US4364073A - Power MOSFET with an anode region - Google Patents

Power MOSFET with an anode region Download PDF

Info

Publication number
US4364073A
US4364073A US06/133,902 US13390280A US4364073A US 4364073 A US4364073 A US 4364073A US 13390280 A US13390280 A US 13390280A US 4364073 A US4364073 A US 4364073A
Authority
US
United States
Prior art keywords
region
drain
source
regions
anode
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Expired - Lifetime
Application number
US06/133,902
Inventor
Hans W. Becke
Carl F. Wheatley, Jr.
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
Intersil Corp
Original Assignee
RCA Corp
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Family has litigation
US case filed in Florida Middle District Court litigation Critical https://portal.unifiedpatents.com/litigation/Florida%20Middle%20District%20Court/case/6%3A97-cv-01158 Source: District Court Jurisdiction: Florida Middle District Court "Unified Patents Litigation Data" by Unified Patents is licensed under a Creative Commons Attribution 4.0 International License.
First worldwide family litigation filed litigation https://patents.darts-ip.com/?family=22460824&utm_source=google_patent&utm_medium=platform_link&utm_campaign=public_patent_search&patent=US4364073(A) "Global patent litigation dataset” by Darts-ip is licensed under a Creative Commons Attribution 4.0 International License.
Application filed by RCA Corp filed Critical RCA Corp
Priority to US06/133,902 priority Critical patent/US4364073A/en
Priority to SE8101263A priority patent/SE456292B/en
Priority to IT20225/81A priority patent/IT1194027B/en
Priority to DE3110230A priority patent/DE3110230C3/en
Priority to GB8108469A priority patent/GB2072422B/en
Priority to FR8105869A priority patent/FR2479567B1/en
Priority to YU774/81A priority patent/YU43009B/en
Priority to PL1981230318A priority patent/PL137347B1/en
Priority to JP4465081A priority patent/JPS56150870A/en
Publication of US4364073A publication Critical patent/US4364073A/en
Application granted granted Critical
Assigned to GE SOLID STATE PATENTS, INC. reassignment GE SOLID STATE PATENTS, INC. ASSIGNMENT OF ASSIGNORS INTEREST. Assignors: RCA CORPORATION
Assigned to HARRIS SEMICONDUCTOR PATENTS, INC. reassignment HARRIS SEMICONDUCTOR PATENTS, INC. CHANGE OF NAME (SEE DOCUMENT FOR DETAILS). EFFECTIVE ON 02/22/1989 Assignors: GE SOLID STATE PATENTS
Assigned to INTERSIL CORPORATION reassignment INTERSIL CORPORATION ASSIGNMENT OF ASSIGNORS INTEREST (SEE DOCUMENT FOR DETAILS). Assignors: HARRIS SEMICONDUCTOR PATENTS, INC.
Assigned to CREDIT SUISSE FIRST BOSTON, AS COLLATERAL AGENT reassignment CREDIT SUISSE FIRST BOSTON, AS COLLATERAL AGENT SECURITY INTEREST (SEE DOCUMENT FOR DETAILS). Assignors: INTERSIL CORPORATION
Anticipated expiration legal-status Critical
Expired - Lifetime legal-status Critical Current

Links

Images

Classifications

    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L29/00Semiconductor devices specially adapted for rectifying, amplifying, oscillating or switching and having potential barriers; Capacitors or resistors having potential barriers, e.g. a PN-junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof ; Multistep manufacturing processes therefor
    • H01L29/66Types of semiconductor device ; Multistep manufacturing processes therefor
    • H01L29/68Types of semiconductor device ; Multistep manufacturing processes therefor controllable by only the electric current supplied, or only the electric potential applied, to an electrode which does not carry the current to be rectified, amplified or switched
    • H01L29/70Bipolar devices
    • H01L29/72Transistor-type devices, i.e. able to continuously respond to applied control signals
    • H01L29/739Transistor-type devices, i.e. able to continuously respond to applied control signals controlled by field-effect, e.g. bipolar static induction transistors [BSIT]
    • H01L29/7393Insulated gate bipolar mode transistors, i.e. IGBT; IGT; COMFET
    • H01L29/7395Vertical transistors, e.g. vertical IGBT
    • H01L29/7396Vertical transistors, e.g. vertical IGBT with a non planar surface, e.g. with a non planar gate or with a trench or recess or pillar in the surface of the emitter, base or collector region for improving current density or short circuiting the emitter and base regions
    • H01L29/7397Vertical transistors, e.g. vertical IGBT with a non planar surface, e.g. with a non planar gate or with a trench or recess or pillar in the surface of the emitter, base or collector region for improving current density or short circuiting the emitter and base regions and a gate structure lying on a slanted or vertical surface or formed in a groove, e.g. trench gate IGBT
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L29/00Semiconductor devices specially adapted for rectifying, amplifying, oscillating or switching and having potential barriers; Capacitors or resistors having potential barriers, e.g. a PN-junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof ; Multistep manufacturing processes therefor
    • H01L29/02Semiconductor bodies ; Multistep manufacturing processes therefor
    • H01L29/06Semiconductor bodies ; Multistep manufacturing processes therefor characterised by their shape; characterised by the shapes, relative sizes, or dispositions of the semiconductor regions ; characterised by the concentration or distribution of impurities within semiconductor regions
    • H01L29/10Semiconductor bodies ; Multistep manufacturing processes therefor characterised by their shape; characterised by the shapes, relative sizes, or dispositions of the semiconductor regions ; characterised by the concentration or distribution of impurities within semiconductor regions with semiconductor regions connected to an electrode not carrying current to be rectified, amplified or switched and such electrode being part of a semiconductor device which comprises three or more electrodes
    • H01L29/1095Body region, i.e. base region, of DMOS transistors or IGBTs
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L29/00Semiconductor devices specially adapted for rectifying, amplifying, oscillating or switching and having potential barriers; Capacitors or resistors having potential barriers, e.g. a PN-junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof ; Multistep manufacturing processes therefor
    • H01L29/66Types of semiconductor device ; Multistep manufacturing processes therefor
    • H01L29/68Types of semiconductor device ; Multistep manufacturing processes therefor controllable by only the electric current supplied, or only the electric potential applied, to an electrode which does not carry the current to be rectified, amplified or switched
    • H01L29/70Bipolar devices
    • H01L29/72Transistor-type devices, i.e. able to continuously respond to applied control signals
    • H01L29/739Transistor-type devices, i.e. able to continuously respond to applied control signals controlled by field-effect, e.g. bipolar static induction transistors [BSIT]
    • H01L29/7393Insulated gate bipolar mode transistors, i.e. IGBT; IGT; COMFET
    • H01L29/7395Vertical transistors, e.g. vertical IGBT

Definitions

  • the present invention relates generally to insulated gate field effect transistors (IGFETs) such as metal oxide semiconductor FETs (MOSFETs). More particularly, it relates to vertical, double diffused MOSFETs (VDMOS) and vertical, grooved MOSFETs (VMOS) used in power applications.
  • IGFETs insulated gate field effect transistors
  • MOSFETs metal oxide semiconductor FETs
  • VDMOS vertical, double diffused MOSFETs
  • VMOS vertical, grooved MOSFETs
  • a conventional IGFET is a unipolar transistor in which current flows from a source region, through a channel in a body region, to a drain region.
  • the source, channel and drain regions are of N or P type conductivity and the body region is of opposite conductivity type.
  • the channel is induced (in an enhancement type device) or removed (in a depletion type device) by means of an electrostatic field produced by charges on a nearby gate electrode.
  • the gate electrode typically lies between source and drain electrodes (disposed respectively on the source and drain regions) and in a MOSFET device it is insulated from the semiconductor surface by an oxide layer.
  • the source and drain electrodes are on opposite semiconductor surfaces and create current flow which is substantially vertical (perpendicular to the semiconductor surfaces) through the device.
  • the substrate is substantially planar and the gate is on the same semiconductor surface as the source electrode.
  • a groove extends into the substrate from one surface and the gate is disposed on the surface of the groove.
  • a minority carrier injecting fourth semiconductor region hereinafter referred to as an anode region
  • IGFET vertical MOSFET
  • the four layer device of the present invention instead performs substantially as a field controlled transistor having improved operating characteristics compared to conventional vertical MOSFETs.
  • a vertical MOSFET includes a semiconductor substrate which includes, in series, adjacent source, body, drain and anode regions of alternate conductivity type.
  • the body region is adjacent to a substrate surface and the source and drain regions are spaced so as to define a channel portion in the body region at that surface.
  • the conductivities and configurations of the body and drain regions are adjusted so that the device functions substantially as a non-regenerative transistor.
  • the anode region provides minority carrier injection into the drain region, thereby reducing device threshold voltage and on resistance while enhancing forward conductance.
  • FIG. 1 is a sectional view of a conventional VDMOS device.
  • FIG. 2 is a sectional view of a VDMOS device embodying the present invention.
  • FIG. 3 is a sectional view of a VMOS device embodying the present invention.
  • FIG. 4 is a graphic comparison of the electrical performance of a low voltage device of the present invention to that of a comparable conventional device.
  • FIG. 5 is a graphic comparison of the electrical performance of a high voltage device of the present invention to that of a comparable conventional device.
  • a conventional VDMOS device 10, illustrated in FIG. 1, includes a substantially planar substrate 12 having first and second opposing surfaces, 14 and 16 respectively, and adjacent source, body and drain regions, 18, 20 and 22 respectively, of alternate conductivity type.
  • the drain region 22 typically comprises a relatively high conductivity portion 24 adjacent to the second surface 16 and an extended drain portion 26, of lower conductivity material, extending to the first surface 14.
  • a pair of body regions 20, spaced apart by the extended drain region 26, extends into the substrate from the first surface 14 and forms a pair of body/drain PN junctions 23.
  • a corresponding pair of source regions 18 extends into the substrate from the first surface 14 within the boundaries of the body regions 20.
  • the source regions are located with respect to the extended drain region therebetween so as to define a pair of channel portions 28 at the first surface of each body region 20.
  • a drain electrode 30 is disposed across the second surface 16 and contacts the relatively high conductivity portion of the drain region 24.
  • a source electrode 32 contacts each source region 18 and body region 20 in an area displaced from the channel portion 28.
  • a gate 34 is disposed on the first surface over both the pair of channel portions 28 and the extended drain region 26 between the channel portions.
  • the gate 34 typically includes an oxide 36 on the substrate surface 14 and an electrode 38 over the oxide.
  • a VDMOS device of the present invention 40 also comprises a substantially planar substrate 42 having first and second opposing major surfaces, 44 and 46 respectively.
  • a substantially planar anode region 48 of first conductivity type is adjacent to the second major surface.
  • a drain region 50 of second conductivity type is disposed across the anode region and extends to the first surface.
  • a pair of body regions 52 of first conductivity type, spaced apart by the drain region 50, extends into the substrate from the first surface, forming a pair of body/drain PN junctions 53.
  • a corresponding pair of source regions 54 of second conductivity type extends into the substrate from the first surface within the boundaries of the body regions 52. The source regions are located with respect to the drain region 50 therebetween so as to define a pair of channel portions 56 at the first surface of each body region 52.
  • An anode electrode 58 is disposed across the second surface, contacting the anode region 48.
  • a pair of source electrodes 60, and a gate 61 comprising a gate oxide 62 and a gate electrode 64, are disposed on the first semiconductor surface in a configuration similar to the one described with reference to device 10.
  • the device 40 is a MOSFET and an oxide 62 underlies the electrode 64, it should be recognized that a functional device would also result if another insulating material(s) (such as Si 3 N 4 ) was substituted for the oxide.
  • the present invention embodied in a vertical, grooved MOSFET (VMOS) device 70 is illustrated in FIG. 3.
  • the VMOS device 70 comprises a substrate 72 having first and second opposing major surfaces, 74 and 76 respectively.
  • a substantially planar anode region 78 of first conductivity type is adjacent to the second surface and a substantially planar second conductivity type drain region 80 is disposed across the anode region.
  • a body region 82 of first conductivity type extends into the substrate from the first surface 74 so as to form a body/drain PN junction 83 with the drain region 80.
  • a groove 84 extends into the substrate from the first surface 74 so as to intercept the body region 82.
  • the groove 84 is V-shaped, its shape is not so limited.
  • the groove might have a curved (e.g. U-shaped) profile, a generally rectangular profile (with walls perpendicular to the semiconductor surface 74) or a substantially V-shaped profile with a flat (i.e. parallel to semiconductor surface 74) bottom surface.
  • a gate 90 is disposed on the surface of the groove 84. It comprises an oxide 92 over the channel portions 88 and an electrode 94 over the oxide, although, again, another insulating material or materials may be substituted for the oxide 92.
  • a pair of source electrodes 96 contacts the source and body regions at the first semiconductor surface 74 and an anode electrode 98 contacts the anode region 78 on the second semiconductor surface 76.
  • the principles of operation of the VMOS device 70 are substantially similar to those of the VDMOS device 40.
  • the basic distinction is that in the VDMOS device the gate is located on a major semiconductor surface such that channel portions are induced in those portions of the body regions at the major semiconductor surface.
  • the gate In the VMOS device, the gate is located on a groove surface and induces channel portions in those portions of the body at the groove surface.
  • the invention is derived by manipulating the conductivities and geometries of the four semiconductor regions such that the device operates as a field effect transistor (FET) having a minority-carrier-injecting anode region in series with the drain region. Although it is a four layer device, it does not function as a thyristor having regenerative properties.
  • Each of the four layer devices 40 and 70 can be considered to comprise two transistors; one consisting of the source, body and drain regions (hereinafter transistor 1) and one consisting of the anode, drain and body regions (hereinafter transistor 2).
  • Transistor 1 has a forward current gain ⁇ 1 from the source region to the drain region and transistor 2 has a forward current gain ⁇ 2 from the anode region to the body region.
  • the current gains ⁇ 1 and ⁇ 2 can be manipulated, for example, by varying the relative conductivities of the body and drain regions while maintaining the source and anode regions at relatively high conductivity. For example, if the source/body/drain/anode conductivities are respectively N+/P+/N/P+, it will generally yield a device in which ⁇ 1 ⁇ 2 . If the respective conductivities are N+/P/N+/P+ it will generally yield ⁇ 1 > ⁇ 2 .
  • the result is a relatively sensitive device which exhibits a relatively low threshold voltage V TH .
  • the device will have a low on resistance R ON , can be controlled with a relatively low gate voltage and will be particularly suitable for relatively low voltage switching applications.
  • R ON resistance
  • ⁇ 1 ⁇ 2 a device having high forward conductance results.
  • the V TH will be higher than in the prior ( ⁇ 1 > ⁇ 2 ) structure, the improved forward conductance (created by anode to drain carrier injection) makes such a device particularly suitable for high voltage switching applications.
  • the drain region 50 or 80 can further comprise a substantially planar relatively high conductivity (N+) portion, 51 or 81 respectively, adjacent to the anode 48 or 78.
  • the remainder of the drain 50 or 80 can comprise a relatively low conductivity (N-) extended drain region 55 or 85.
  • FETs embodying the present invention are suitable for both low and high voltage switching applications.
  • the device is most appropriately suited for applications in which the source-drain voltage V SD is in the approximate range of 40-150 volts.
  • An exemplary I-V (current-voltage) characterization for such a device is represented by curve I in FIG. 4.
  • the abscissa is V SD in volts and the ordinate is current density J D in amps/active device area.
  • Curve I represents the effective R ON when the device is operated at a particular gate-source voltage V GS which is significantly greater than V TH .
  • Curve II represents the R ON for a conventional device under similar operating conditions. At current densities above the point of intersection of the two curves, devices of the present invention exhibit lower forward voltage drop.
  • An approximate I-V characteristic for such a device is represented by curve III in FIG. 5 and the behavior of a comparable conventional device is represented by curve IV.
  • the devices 40 and 70 exhibit very high conduction and very low R ON compared to conventional devices, although the V TH is somewhat increased compared to the low voltage device (curve I, FIG. 4).
  • VDMOS and VMOS devices 40 and 70 comprising a pair of source, body and channel regions, represent generalized preferred embodiments of the present invention. Devices incorporating a single body, source and channel region would also be functional. Furthermore, although the drawings illustrate semiconductor regions of a particular conductivity type, creating N channel devices, operational P channel devices would result if all indicated conductivity types were reversed.
  • VDMOS device 40 and VMOS device 70 can be incorporated into larger devices.
  • a larger device can include a plurality of portions each having the sectional view of the illustrated VDMOS device 40 or VMOS device 70.
  • This plurality of devices might be in the form of an interdigitated, grid or meandering gate geometry as is commonly known in the semiconductor art.

Landscapes

  • Engineering & Computer Science (AREA)
  • Microelectronics & Electronic Packaging (AREA)
  • Power Engineering (AREA)
  • Physics & Mathematics (AREA)
  • Ceramic Engineering (AREA)
  • Condensed Matter Physics & Semiconductors (AREA)
  • General Physics & Mathematics (AREA)
  • Computer Hardware Design (AREA)
  • Insulated Gate Type Field-Effect Transistor (AREA)
  • Metal-Oxide And Bipolar Metal-Oxide Semiconductor Integrated Circuits (AREA)
  • Thyristors (AREA)

Abstract

A vertical MOSFET device having source, body and drain regions, includes an anode region in series with the drain region. The source, body and drain regions have a first forward current gain and the anode, drain and body regions have a second forward current gain, such that the sum of the current gains is less than unity. The anode region provides minority carrier injection into the drain region, enhancing device performance in power applications.

Description

BACKGROUND OF THE INVENTION
The present invention relates generally to insulated gate field effect transistors (IGFETs) such as metal oxide semiconductor FETs (MOSFETs). More particularly, it relates to vertical, double diffused MOSFETs (VDMOS) and vertical, grooved MOSFETs (VMOS) used in power applications.
A conventional IGFET is a unipolar transistor in which current flows from a source region, through a channel in a body region, to a drain region. The source, channel and drain regions are of N or P type conductivity and the body region is of opposite conductivity type. The channel is induced (in an enhancement type device) or removed (in a depletion type device) by means of an electrostatic field produced by charges on a nearby gate electrode. The gate electrode typically lies between source and drain electrodes (disposed respectively on the source and drain regions) and in a MOSFET device it is insulated from the semiconductor surface by an oxide layer.
In vertical MOSFETs, the source and drain electrodes are on opposite semiconductor surfaces and create current flow which is substantially vertical (perpendicular to the semiconductor surfaces) through the device. In vertical VDMOS devices, the substrate is substantially planar and the gate is on the same semiconductor surface as the source electrode. In vertical VMOS devices, a groove extends into the substrate from one surface and the gate is disposed on the surface of the groove.
Both varieties of conventional vertical MOSFETs are thus three layer devices having source, body and drain regions. In the present invention, a minority carrier injecting fourth semiconductor region, hereinafter referred to as an anode region, is introduced to a vertical MOSFET (or IGFET) structure. Although this creates a four layer device, the conductivities and geometries of the four semiconductor regions are manipulated so as not to form a regenerative thyristor. Bipolar effects are deliberately minimized. The four layer device of the present invention instead performs substantially as a field controlled transistor having improved operating characteristics compared to conventional vertical MOSFETs.
SUMMARY OF THE INVENTION
A vertical MOSFET includes a semiconductor substrate which includes, in series, adjacent source, body, drain and anode regions of alternate conductivity type. The body region is adjacent to a substrate surface and the source and drain regions are spaced so as to define a channel portion in the body region at that surface. The conductivities and configurations of the body and drain regions are adjusted so that the device functions substantially as a non-regenerative transistor. During device operation the anode region provides minority carrier injection into the drain region, thereby reducing device threshold voltage and on resistance while enhancing forward conductance.
BRIEF DESCRIPTION OF THE DRAWINGS
FIG. 1 is a sectional view of a conventional VDMOS device.
FIG. 2 is a sectional view of a VDMOS device embodying the present invention.
FIG. 3 is a sectional view of a VMOS device embodying the present invention.
FIG. 4 is a graphic comparison of the electrical performance of a low voltage device of the present invention to that of a comparable conventional device.
FIG. 5 is a graphic comparison of the electrical performance of a high voltage device of the present invention to that of a comparable conventional device.
DETAILED DESCRIPTION
A conventional VDMOS device 10, illustrated in FIG. 1, includes a substantially planar substrate 12 having first and second opposing surfaces, 14 and 16 respectively, and adjacent source, body and drain regions, 18, 20 and 22 respectively, of alternate conductivity type. The drain region 22 typically comprises a relatively high conductivity portion 24 adjacent to the second surface 16 and an extended drain portion 26, of lower conductivity material, extending to the first surface 14. In a typical configuration, a pair of body regions 20, spaced apart by the extended drain region 26, extends into the substrate from the first surface 14 and forms a pair of body/drain PN junctions 23. A corresponding pair of source regions 18 extends into the substrate from the first surface 14 within the boundaries of the body regions 20. The source regions are located with respect to the extended drain region therebetween so as to define a pair of channel portions 28 at the first surface of each body region 20.
A drain electrode 30 is disposed across the second surface 16 and contacts the relatively high conductivity portion of the drain region 24. On the first surface a source electrode 32 contacts each source region 18 and body region 20 in an area displaced from the channel portion 28. A gate 34 is disposed on the first surface over both the pair of channel portions 28 and the extended drain region 26 between the channel portions. The gate 34 typically includes an oxide 36 on the substrate surface 14 and an electrode 38 over the oxide.
As illustrated in FIG. 2, a VDMOS device of the present invention 40 also comprises a substantially planar substrate 42 having first and second opposing major surfaces, 44 and 46 respectively. A substantially planar anode region 48 of first conductivity type is adjacent to the second major surface. A drain region 50 of second conductivity type is disposed across the anode region and extends to the first surface. A pair of body regions 52 of first conductivity type, spaced apart by the drain region 50, extends into the substrate from the first surface, forming a pair of body/drain PN junctions 53. A corresponding pair of source regions 54 of second conductivity type extends into the substrate from the first surface within the boundaries of the body regions 52. The source regions are located with respect to the drain region 50 therebetween so as to define a pair of channel portions 56 at the first surface of each body region 52.
An anode electrode 58 is disposed across the second surface, contacting the anode region 48. A pair of source electrodes 60, and a gate 61 comprising a gate oxide 62 and a gate electrode 64, are disposed on the first semiconductor surface in a configuration similar to the one described with reference to device 10. Although in the preferred embodiment the device 40 is a MOSFET and an oxide 62 underlies the electrode 64, it should be recognized that a functional device would also result if another insulating material(s) (such as Si3 N4) was substituted for the oxide.
The present invention embodied in a vertical, grooved MOSFET (VMOS) device 70 is illustrated in FIG. 3. The VMOS device 70 comprises a substrate 72 having first and second opposing major surfaces, 74 and 76 respectively. A substantially planar anode region 78 of first conductivity type is adjacent to the second surface and a substantially planar second conductivity type drain region 80 is disposed across the anode region. A body region 82 of first conductivity type extends into the substrate from the first surface 74 so as to form a body/drain PN junction 83 with the drain region 80.
A groove 84 extends into the substrate from the first surface 74 so as to intercept the body region 82. A pair of second conductivity type source regions 86, spaced by the groove 84, extends into the substrate from the first surface. Each source region is adjacent to the groove at the first surface and is spaced from the drain region 80 so as to define the length of a channel portion 88 at the groove surface of the body region 82.
It should be recognized that although in the illustrated embodiment the groove 84 is V-shaped, its shape is not so limited. For example, the groove might have a curved (e.g. U-shaped) profile, a generally rectangular profile (with walls perpendicular to the semiconductor surface 74) or a substantially V-shaped profile with a flat (i.e. parallel to semiconductor surface 74) bottom surface.
A gate 90 is disposed on the surface of the groove 84. It comprises an oxide 92 over the channel portions 88 and an electrode 94 over the oxide, although, again, another insulating material or materials may be substituted for the oxide 92. A pair of source electrodes 96 contacts the source and body regions at the first semiconductor surface 74 and an anode electrode 98 contacts the anode region 78 on the second semiconductor surface 76.
The principles of operation of the VMOS device 70 are substantially similar to those of the VDMOS device 40. The basic distinction is that in the VDMOS device the gate is located on a major semiconductor surface such that channel portions are induced in those portions of the body regions at the major semiconductor surface. In the VMOS device, the gate is located on a groove surface and induces channel portions in those portions of the body at the groove surface.
The invention is derived by manipulating the conductivities and geometries of the four semiconductor regions such that the device operates as a field effect transistor (FET) having a minority-carrier-injecting anode region in series with the drain region. Although it is a four layer device, it does not function as a thyristor having regenerative properties. Each of the four layer devices 40 and 70 can be considered to comprise two transistors; one consisting of the source, body and drain regions (hereinafter transistor 1) and one consisting of the anode, drain and body regions (hereinafter transistor 2). Transistor 1 has a forward current gain α1 from the source region to the drain region and transistor 2 has a forward current gain α2 from the anode region to the body region. In the present invention it is essential that the sum of the current gains (α12) of transistor 1 and transistor 2 not exceed unity. This limits charge carrier regeneration so that no thyristor action occurs. As long as α12 <1, operable devices will result if α1 > α2, α12 or α12.
The current gains α1 and α2 can be manipulated, for example, by varying the relative conductivities of the body and drain regions while maintaining the source and anode regions at relatively high conductivity. For example, if the source/body/drain/anode conductivities are respectively N+/P+/N/P+, it will generally yield a device in which α12. If the respective conductivities are N+/P/N+/P+ it will generally yield α12.
When α12 the result is a relatively sensitive device which exhibits a relatively low threshold voltage VTH. The device will have a low on resistance RON, can be controlled with a relatively low gate voltage and will be particularly suitable for relatively low voltage switching applications. Generally, when α12 a device having high forward conductance results. Although the VTH will be higher than in the prior (α12) structure, the improved forward conductance (created by anode to drain carrier injection) makes such a device particularly suitable for high voltage switching applications.
Further improvements in device performance (such as reduced VTH, increased breakdown voltage and faster switching time) can be achieved by varying the conductivity profile within the drain region. For example, in either device 40 or 70 the drain region 50 or 80 can further comprise a substantially planar relatively high conductivity (N+) portion, 51 or 81 respectively, adjacent to the anode 48 or 78. The remainder of the drain 50 or 80 can comprise a relatively low conductivity (N-) extended drain region 55 or 85.
As previously indicated, FETs embodying the present invention are suitable for both low and high voltage switching applications. When α12 (e.g. α1 =0.7 α2 =0.1), the device is most appropriately suited for applications in which the source-drain voltage VSD is in the approximate range of 40-150 volts. An exemplary I-V (current-voltage) characterization for such a device is represented by curve I in FIG. 4. The abscissa is VSD in volts and the ordinate is current density JD in amps/active device area. Curve I represents the effective RON when the device is operated at a particular gate-source voltage VGS which is significantly greater than VTH. Curve II represents the RON for a conventional device under similar operating conditions. At current densities above the point of intersection of the two curves, devices of the present invention exhibit lower forward voltage drop.
In high voltage switching applications, where VSD is approximately 150-2000 volts, the present invention incorporates a structure in which α12 (e.g. α1 =0.1, α2 =0.7). An approximate I-V characteristic for such a device is represented by curve III in FIG. 5 and the behavior of a comparable conventional device is represented by curve IV. In high voltage applications, the devices 40 and 70 exhibit very high conduction and very low RON compared to conventional devices, although the VTH is somewhat increased compared to the low voltage device (curve I, FIG. 4).
It should be noted that the described VDMOS and VMOS devices 40 and 70, comprising a pair of source, body and channel regions, represent generalized preferred embodiments of the present invention. Devices incorporating a single body, source and channel region would also be functional. Furthermore, although the drawings illustrate semiconductor regions of a particular conductivity type, creating N channel devices, operational P channel devices would result if all indicated conductivity types were reversed.
It should also be recognized that both the VDMOS device 40 and VMOS device 70 can be incorporated into larger devices. For example, a larger device can include a plurality of portions each having the sectional view of the illustrated VDMOS device 40 or VMOS device 70. This plurality of devices might be in the form of an interdigitated, grid or meandering gate geometry as is commonly known in the semiconductor art.

Claims (17)

What is claimed is:
1. A vertical MOSFET device, comprising:
a semiconductor substrate, including in series, adjacent source, body, drain and anode regions of alternate conductivity type;
the body region being adjacent to a surface of the substrate;
the source and drain regions being spaced so as to define a channel portion in the body region at said surface;
the source, body and drain regions having a first forward current gain α1 and the anode, drain and body regions having a second forward current gain α2, such that the sum α12 is less than unity, and no thyristor action occurs under any device operating conditions.
2. The device of claim 1, wherein:
the current gain of the source, body and drain regions is greater than the current gain of the anode, drain and body regions.
3. The device of claim 1, wherein:
the current gain of the source, body and drain regions is less than the current gain of the anode, drain and body regions.
4. The device of claim 1, further comprising:
a source electrode contacting the source and body regions;
a gate overlying the channel portion; and an anode electrode contacting the anode region.
5. The device of claim 4, further comprising:
the substrate having first and second opposing major surfaces;
a substantially planar anode region at the second surface;
the drain region disposed across the anode region;
the source electrode on the first surface; and
the anode electrode on the second surface.
6. The device of claim 5, comprising a VDMOS transistor, wherein:
the drain region extends to the first surface;
the body region extends from the first surface and is bounded by the drain region; and
the source region extends from the first surface within the boundaries of the body region.
7. The device of claim 6, further comprising:
a pair of body regions, spaced apart by the drain region, extending into the substrate from the first surface;
a pair of source regions, each extending into the substrate from the first surface within the boundaries of a body region; and
a pair of channel portions, defined by the pair of source regions and the drain region therebetween.
8. The device of claim 7, wherein the gate comprises:
an insulating layer overlying the pair of channel portions and the drain region therebetween; and
an electrode overlying the insulating layer.
9. The device of claim 8, wherein:
the insulating layer is oxide or silicon nitride.
10. The device of claim 5, comprising:
a groove in the first substrate surface; and
a channel portion along a surface of the groove.
11. The device of claims 5 or 10, in which the drain region comprises:
a substantially planar portion, of relatively high conductivity, adjacent to the anode region; and
an extended drain region, of relatively low conductivity, adjacent to the relatively high conductivity portion and to the body region.
12. The device of claim 10, comprising:
the body region extending into the substrate from the first surface, bounded by the drain region;
the groove extending from the first surface so as to intercept the body region; and
a pair of source regions at the first surface, each being adjacent to the groove at the first surface.
13. The device of claim 12, wherein:
the groove is substantially V-shaped, having two wall surfaces and a channel portion along each wall.
14. The device of claim 13, wherein:
a gate overlies each channel portion.
15. The device of claim 14, wherein:
the V-groove further comprises a substantially horizontal bottom surface.
16. The device of claim 12, wherein:
the groove is substantially U-shaped, having two substantially vertical walls and a channel portion along each wall.
17. The device of claim 12, wherein:
the groove is substantially rectangular in cross section, having two substantially vertical walls, a substantially horizontal bottom surface and a channel portion along each wall.
US06/133,902 1980-03-25 1980-03-25 Power MOSFET with an anode region Expired - Lifetime US4364073A (en)

Priority Applications (9)

Application Number Priority Date Filing Date Title
US06/133,902 US4364073A (en) 1980-03-25 1980-03-25 Power MOSFET with an anode region
SE8101263A SE456292B (en) 1980-03-25 1981-02-26 VERTICAL MOSFET DEVICE
IT20225/81A IT1194027B (en) 1980-03-25 1981-03-09 POWER MOSFET EQUIPPED WITH AN ANODIC REGION
DE3110230A DE3110230C3 (en) 1980-03-25 1981-03-17 Vertical MOSFET device
GB8108469A GB2072422B (en) 1980-03-25 1981-03-18 Power mosfet with an anode region
FR8105869A FR2479567B1 (en) 1980-03-25 1981-03-24 VERTICAL MOSFET DEVICE WITH AN ANODE REGION
YU774/81A YU43009B (en) 1980-03-25 1981-03-24 Power mosfet device with anode area
JP4465081A JPS56150870A (en) 1980-03-25 1981-03-25 Vertical mos-fet device
PL1981230318A PL137347B1 (en) 1980-03-25 1981-03-25 Insulated gate mos field effect transistor

Applications Claiming Priority (1)

Application Number Priority Date Filing Date Title
US06/133,902 US4364073A (en) 1980-03-25 1980-03-25 Power MOSFET with an anode region

Publications (1)

Publication Number Publication Date
US4364073A true US4364073A (en) 1982-12-14

Family

ID=22460824

Family Applications (1)

Application Number Title Priority Date Filing Date
US06/133,902 Expired - Lifetime US4364073A (en) 1980-03-25 1980-03-25 Power MOSFET with an anode region

Country Status (9)

Country Link
US (1) US4364073A (en)
JP (1) JPS56150870A (en)
DE (1) DE3110230C3 (en)
FR (1) FR2479567B1 (en)
GB (1) GB2072422B (en)
IT (1) IT1194027B (en)
PL (1) PL137347B1 (en)
SE (1) SE456292B (en)
YU (1) YU43009B (en)

Cited By (91)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US4502070A (en) * 1980-06-26 1985-02-26 Siemens Aktiengesellschaft FET Controlled thyristor
DE3443854A1 (en) * 1983-11-30 1985-06-05 Kabushiki Kaisha Toshiba, Kawasaki, Kanagawa SEMICONDUCTOR ARRANGEMENT
DE3505393A1 (en) * 1984-02-22 1985-08-29 Rca Corp., Princeton, N.J. VERTICAL FIELD EFFECT TRANSISTOR AND METHOD FOR PRODUCING SUCH A COMPONENT
US4541001A (en) * 1982-09-23 1985-09-10 Eaton Corporation Bidirectional power FET with substrate-referenced shield
US4542396A (en) * 1982-09-23 1985-09-17 Eaton Corporation Trapped charge bidirectional power FET
DE3509899A1 (en) * 1984-03-19 1985-09-19 Kabushiki Kaisha Toshiba, Kawasaki, Kanagawa MOS TRANSISTOR ARRANGEMENT WITH VARIABLE CONDUCTIVITY
US4550332A (en) * 1980-10-30 1985-10-29 Veb Zentrum Fur Forschung Und Technologie Mikroelektronik Gate controlled semiconductor device
US4551643A (en) * 1983-10-24 1985-11-05 Rca Corporation Power switching circuitry
US4553151A (en) * 1982-09-23 1985-11-12 Eaton Corporation Bidirectional power FET with field shaping
DE3519389A1 (en) * 1984-05-30 1985-12-19 Kabushiki Kaisha Toshiba, Kawasaki, Kanagawa VARIABLE CONDUCTIVITY MOSFET
JPS60260152A (en) * 1984-06-07 1985-12-23 Nec Corp Mos gate bipolar transistor
JPS6115370A (en) * 1984-06-30 1986-01-23 Toshiba Corp Semiconductor device
US4567641A (en) * 1982-04-12 1986-02-04 General Electric Company Method of fabricating semiconductor devices having a diffused region of reduced length
US4571815A (en) * 1981-11-23 1986-02-25 General Electric Company Method of making vertical channel field controlled device employing a recessed gate structure
JPS6134753U (en) * 1984-07-31 1986-03-03 株式会社明電舎 semiconductor equipment
US4577208A (en) * 1982-09-23 1986-03-18 Eaton Corporation Bidirectional power FET with integral avalanche protection
US4584593A (en) * 1982-07-01 1986-04-22 Siemens Aktiengesellschaft Insulated-gate field-effect transistor (IGFET) with charge carrier injection
US4593458A (en) * 1984-11-02 1986-06-10 General Electric Company Fabrication of integrated circuit with complementary, dielectrically-isolated, high voltage semiconductor devices
US4618872A (en) * 1983-12-05 1986-10-21 General Electric Company Integrated power switching semiconductor devices including IGT and MOSFET structures
US4620211A (en) * 1984-08-13 1986-10-28 General Electric Company Method of reducing the current gain of an inherent bipolar transistor in an insulated-gate semiconductor device and resulting devices
US4631564A (en) * 1984-10-23 1986-12-23 Rca Corporation Gate shield structure for power MOS device
US4639754A (en) * 1985-02-25 1987-01-27 Rca Corporation Vertical MOSFET with diminished bipolar effects
US4641163A (en) * 1982-01-12 1987-02-03 Siemens Aktiengesellschaft MIS-field effect transistor with charge carrier injection
US4644637A (en) * 1983-12-30 1987-02-24 General Electric Company Method of making an insulated-gate semiconductor device with improved shorting region
US4694313A (en) * 1985-02-19 1987-09-15 Harris Corporation Conductivity modulated semiconductor structure
US4743952A (en) * 1983-04-04 1988-05-10 General Electric Company Insulated-gate semiconductor device with low on-resistance
US4779123A (en) * 1985-12-13 1988-10-18 Siliconix Incorporated Insulated gate transistor array
US4782379A (en) * 1981-11-23 1988-11-01 General Electric Company Semiconductor device having rapid removal of majority carriers from an active base region thereof at device turn-off and method of fabricating this device
US4809047A (en) * 1983-09-06 1989-02-28 General Electric Company Insulated-gate semiconductor device with improved base-to-source electrode short and method of fabricating said short
US4810665A (en) * 1986-01-10 1989-03-07 General Electric Company Semiconductor device and method of fabrication
US4837606A (en) * 1984-02-22 1989-06-06 General Electric Company Vertical MOSFET with reduced bipolar effects
US4847671A (en) * 1987-05-19 1989-07-11 General Electric Company Monolithically integrated insulated gate semiconductor device
US4857983A (en) * 1987-05-19 1989-08-15 General Electric Company Monolithically integrated semiconductor device having bidirectional conducting capability and method of fabrication
US4866495A (en) * 1987-05-27 1989-09-12 International Rectifier Corporation High power MOSFET and integrated control circuit therefor for high-side switch application
US4888627A (en) * 1987-05-19 1989-12-19 General Electric Company Monolithically integrated lateral insulated gate semiconductor device
US4898835A (en) * 1988-10-12 1990-02-06 Sgs-Thomson Microelectronics, Inc. Single mask totally self-aligned power MOSFET cell fabrication process
US4904609A (en) * 1988-05-06 1990-02-27 General Electric Company Method of making symmetrical blocking high voltage breakdown semiconductor device
US4910563A (en) * 1988-08-15 1990-03-20 General Electric Company Complementary circuit and structure with common substrate
US4920062A (en) * 1988-10-19 1990-04-24 Kabushiki Kaisha Toshiba Manufacturing method for vertically conductive semiconductor devices
US4963951A (en) * 1985-11-29 1990-10-16 General Electric Company Lateral insulated gate bipolar transistors with improved latch-up immunity
US4969028A (en) * 1980-12-02 1990-11-06 General Electric Company Gate enhanced rectifier
US4972239A (en) * 1986-11-17 1990-11-20 Nissan Motor Company Limited Conductivity modulated MOSFET
US4980743A (en) * 1987-02-26 1990-12-25 Kabushiki Kaisha Toshiba Conductivity-modulation metal oxide semiconductor field effect transistor
US4985743A (en) * 1987-07-21 1991-01-15 Nippondenso Co., Ltd. Insulated gate bipolar transistor
US4990975A (en) * 1988-12-16 1991-02-05 Mitsubishi Denki Kabushiki Kaisha Insulated gate bipolar transistor and method of manufacturing the same
US5023678A (en) * 1987-05-27 1991-06-11 International Rectifier Corporation High power MOSFET and integrated control circuit therefor for high-side switch application
US5032532A (en) * 1987-08-24 1991-07-16 Hitachi, Ltd. Method for fabricating insulated gate semiconductor device
US5065212A (en) * 1984-04-04 1991-11-12 Kabushiki Kaisha Toshiba Semiconductor device
DE4114174A1 (en) * 1990-05-09 1991-11-14 Int Rectifier Corp POWER TRANSISTOR COMPONENT AND METHOD FOR THE PRODUCTION THEREOF
US5068704A (en) * 1987-02-26 1991-11-26 Kabushiki Kaisha Toshiba Method of manufacturing semiconductor device
US5072265A (en) * 1989-01-30 1991-12-10 Fuji Electric Co., Ltd. P-channel insulation gate type bipolar transistor
US5073511A (en) * 1988-03-29 1991-12-17 Sgs-Thomson Microelectronics S.R.L. Method for manufacturing a conductivity modulation mos semiconductor power device (himos)
US5095343A (en) * 1989-06-14 1992-03-10 Harris Corporation Power MOSFET
US5105243A (en) * 1987-02-26 1992-04-14 Kabushiki Kaisha Toshiba Conductivity-modulation metal oxide field effect transistor with single gate structure
US5122848A (en) * 1991-04-08 1992-06-16 Micron Technology, Inc. Insulated-gate vertical field-effect transistor with high current drive and minimum overlap capacitance
US5128277A (en) * 1985-02-20 1992-07-07 Kabushiki Kaisha Toshiba Conductivity modulation type semiconductor device and method for manufacturing the same
US5144401A (en) * 1987-02-26 1992-09-01 Kabushiki Kaisha Toshiba Turn-on/off driving technique for insulated gate thyristor
US5198688A (en) * 1989-03-06 1993-03-30 Fuji Electric Co., Ltd. Semiconductor device provided with a conductivity modulation MISFET
US5212396A (en) * 1983-11-30 1993-05-18 Kabushiki Kaisha Toshiba Conductivity modulated field effect transistor with optimized anode emitter and anode base impurity concentrations
US5237186A (en) * 1987-02-26 1993-08-17 Kabushiki Kaisha Toshiba Conductivity-modulation metal oxide field effect transistor with single gate structure
US5237183A (en) * 1989-12-14 1993-08-17 Motorola, Inc. High reverse voltage IGT
US5250450A (en) * 1991-04-08 1993-10-05 Micron Technology, Inc. Insulated-gate vertical field-effect transistor with high current drive and minimum overlap capacitance
US5262336A (en) * 1986-03-21 1993-11-16 Advanced Power Technology, Inc. IGBT process to produce platinum lifetime control
US5286984A (en) * 1984-05-30 1994-02-15 Kabushiki Kaisha Toshiba Conductivity modulated MOSFET
US5313083A (en) * 1988-12-16 1994-05-17 Raytheon Company R.F. switching circuits
DE3546745C2 (en) * 1984-05-30 1994-06-30 Toshiba Kawasaki Kk Variable conductivity power MOSFET
US5329142A (en) * 1991-08-08 1994-07-12 Kabushiki Kaisha Toshiba Self turn-off insulated-gate power semiconductor device with injection-enhanced transistor structure
US5460985A (en) * 1991-07-26 1995-10-24 Ipics Corporation Production method of a verticle type MOSFET
US5475252A (en) * 1987-01-08 1995-12-12 International Rectifier Corporation Process for manufacture of radiation resistant power MOSFET and radiation resistant power MOSFET
US5510634A (en) * 1993-01-18 1996-04-23 Nippondenso Co., Ltd. Insulated gate bipolar transistor
EP0712152A1 (en) 1994-11-10 1996-05-15 Fuji Electric Co. Ltd. Semiconductor device and method for its manufacture
US5665988A (en) * 1995-02-09 1997-09-09 Fuji Electric Co., Ltd. Conductivity-modulation semiconductor
US5736774A (en) * 1995-06-28 1998-04-07 Fuji Electric Co., Ltd. High voltage integrated circuit, and high voltage level shift unit used for the same
US5766966A (en) * 1996-02-09 1998-06-16 International Rectifier Corporation Power transistor device having ultra deep increased concentration region
DE19707513A1 (en) * 1997-02-25 1998-09-24 Siemens Ag Semiconductor component controllable by field effect
US5831318A (en) * 1996-07-25 1998-11-03 International Rectifier Corporation Radhard mosfet with thick gate oxide and deep channel region
US5850088A (en) * 1996-12-17 1998-12-15 Mitsubishi Denki Kabushiki Kaisha Teg for carrier lifetime evaluation
US5945692A (en) * 1994-05-31 1999-08-31 Mitsubishi Denki Kabushiki Kaisha Semiconductor device and method of fabricating same
US6015737A (en) * 1991-07-26 2000-01-18 Denso Corporation Production method of a vertical type MOSFET
US6150246A (en) * 1996-03-07 2000-11-21 3C Semiconductor Corporation Method of making Os and W/WC/TiC ohmic and rectifying contacts on SiC
US6351009B1 (en) 1999-03-01 2002-02-26 Fairchild Semiconductor Corporation MOS-gated device having a buried gate and process for forming same
US6388272B1 (en) 1996-03-07 2002-05-14 Caldus Semiconductor, Inc. W/WC/TAC ohmic and rectifying contacts on SiC
US6531748B2 (en) 2000-05-11 2003-03-11 Infineon Technologies Ag Semiconductor power component with a reduced parasitic bipolar transistor
US6603173B1 (en) 1991-07-26 2003-08-05 Denso Corporation Vertical type MOSFET
US6656774B1 (en) * 1989-07-03 2003-12-02 Fairchild Semiconductor Corporation Method to enhance operating characteristics of FET, IGBT, and MCT structures
DE102006003932B4 (en) * 2006-01-26 2010-09-16 Infineon Technologies Austria Ag Field effect semiconductor device with a minority carrier emitting source region in a body zone
US7951676B2 (en) 2008-08-29 2011-05-31 Infineon Technologies Ag Semiconductor device and method for the production of a semiconductor device
WO2011123955A1 (en) 2010-04-09 2011-10-13 Daniel John Kenway System and method for energy storage and retrieval
US9611868B2 (en) 2010-04-09 2017-04-04 Shipstone Corporation System and method for energy storage and retrieval
DE102006047244B4 (en) * 2006-10-04 2018-01-18 Infineon Technologies Austria Ag Semiconductor device with a monocrystalline semiconductor body and method for producing the same
EP3823008A1 (en) 2019-11-12 2021-05-19 Paul Scherrer Institut Methods of manufacturing semiconductor devices

Families Citing this family (17)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
SE8107136L (en) * 1980-12-02 1982-06-03 Gen Electric STEERING ELECTRICAL EQUIPMENT
GB2108758B (en) * 1981-10-26 1985-08-21 Intersil Inc Power field-effect transistor structures
US4677452A (en) * 1981-10-26 1987-06-30 Intersil, Inc. Power field-effect transistor structures
IE55992B1 (en) * 1982-04-05 1991-03-13 Gen Electric Insulated gate rectifier with improved current-carrying capability
US4574209A (en) * 1982-06-21 1986-03-04 Eaton Corporation Split gate EFET and circuitry
JPS594077A (en) * 1982-06-30 1984-01-10 Toshiba Corp Field-effect transistor
DE3224642A1 (en) * 1982-07-01 1984-01-05 Siemens AG, 1000 Berlin und 8000 München IGFET WITH INJECTOR ZONE
JPH0680831B2 (en) * 1983-11-30 1994-10-12 株式会社東芝 Semiconductor device
US4641194A (en) * 1984-08-27 1987-02-03 Rca Corporation Kinescope driver in a digital video signal processing system
EP0199293B2 (en) * 1985-04-24 1995-08-30 General Electric Company Insulated gate semiconductor device
JPS62109366A (en) * 1985-11-07 1987-05-20 Fuji Electric Co Ltd Mos field effect transistor
JPS62232167A (en) * 1986-04-02 1987-10-12 Nissan Motor Co Ltd Semiconductor device
JPS63141375A (en) * 1986-12-03 1988-06-13 Fuji Electric Co Ltd Insulated gate field effect transistor
JP2594296B2 (en) * 1987-11-30 1997-03-26 富士電機株式会社 Insulated gate field effect transistor
DE10117483A1 (en) 2001-04-07 2002-10-17 Bosch Gmbh Robert Semiconductor power component and corresponding manufacturing process
DE10117801B4 (en) 2001-04-10 2005-12-22 Robert Bosch Gmbh Semiconductor power device and corresponding manufacturing method
DE10149777A1 (en) 2001-10-09 2003-04-24 Bosch Gmbh Robert Semiconductor circuit structure for motor vehicle ignition has a semiconductor power circuit breaker with main connections, a control connection, a clamping diode device to clamp on an external voltage and a control circuit.

Citations (6)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US3210563A (en) * 1961-10-06 1965-10-05 Westinghouse Electric Corp Four-layer semiconductor switch with particular configuration exhibiting relatively high turn-off gain
US3324359A (en) * 1963-09-30 1967-06-06 Gen Electric Four layer semiconductor switch with the third layer defining a continuous, uninterrupted internal junction
GB1367325A (en) 1970-10-09 1974-09-18 Matsushita Electric Ind Co Ltd Negative resistance semiconductor element
US3900771A (en) * 1970-11-25 1975-08-19 Gerhard Krause Transistor with high current density
US4199774A (en) * 1978-09-18 1980-04-22 The Board Of Trustees Of The Leland Stanford Junior University Monolithic semiconductor switching device
GB2034114A (en) 1978-10-06 1980-05-29 Gen Electric Method of manufacturing a V- groove IGFET

Family Cites Families (7)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
FR1317256A (en) * 1961-12-16 1963-02-08 Teszner Stanislas Improvements to semiconductor devices known as multibrand tecnetrons
US3264493A (en) * 1963-10-01 1966-08-02 Fairchild Camera Instr Co Semiconductor circuit module for a high-gain, high-input impedance amplifier
BE788874A (en) * 1971-09-17 1973-01-02 Western Electric Co INTEGRATED CIRCUIT MODULE
US3831187A (en) * 1973-04-11 1974-08-20 Rca Corp Thyristor having capacitively coupled control electrode
US4156248A (en) * 1977-01-31 1979-05-22 Rca Corporation Gate turn-off semiconductor controlled rectifier device with highly doped buffer region portion
JPS5431352A (en) * 1977-08-10 1979-03-08 Hitachi Ltd Hair iron
DE2904424C2 (en) * 1979-02-06 1982-09-02 Siemens AG, 1000 Berlin und 8000 München Thyristor controlled by field effect transistor

Patent Citations (6)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US3210563A (en) * 1961-10-06 1965-10-05 Westinghouse Electric Corp Four-layer semiconductor switch with particular configuration exhibiting relatively high turn-off gain
US3324359A (en) * 1963-09-30 1967-06-06 Gen Electric Four layer semiconductor switch with the third layer defining a continuous, uninterrupted internal junction
GB1367325A (en) 1970-10-09 1974-09-18 Matsushita Electric Ind Co Ltd Negative resistance semiconductor element
US3900771A (en) * 1970-11-25 1975-08-19 Gerhard Krause Transistor with high current density
US4199774A (en) * 1978-09-18 1980-04-22 The Board Of Trustees Of The Leland Stanford Junior University Monolithic semiconductor switching device
GB2034114A (en) 1978-10-06 1980-05-29 Gen Electric Method of manufacturing a V- groove IGFET

Cited By (115)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US4502070A (en) * 1980-06-26 1985-02-26 Siemens Aktiengesellschaft FET Controlled thyristor
US4550332A (en) * 1980-10-30 1985-10-29 Veb Zentrum Fur Forschung Und Technologie Mikroelektronik Gate controlled semiconductor device
US4969028A (en) * 1980-12-02 1990-11-06 General Electric Company Gate enhanced rectifier
US4782379A (en) * 1981-11-23 1988-11-01 General Electric Company Semiconductor device having rapid removal of majority carriers from an active base region thereof at device turn-off and method of fabricating this device
US4571815A (en) * 1981-11-23 1986-02-25 General Electric Company Method of making vertical channel field controlled device employing a recessed gate structure
US4641163A (en) * 1982-01-12 1987-02-03 Siemens Aktiengesellschaft MIS-field effect transistor with charge carrier injection
US4567641A (en) * 1982-04-12 1986-02-04 General Electric Company Method of fabricating semiconductor devices having a diffused region of reduced length
US4584593A (en) * 1982-07-01 1986-04-22 Siemens Aktiengesellschaft Insulated-gate field-effect transistor (IGFET) with charge carrier injection
US4542396A (en) * 1982-09-23 1985-09-17 Eaton Corporation Trapped charge bidirectional power FET
US4541001A (en) * 1982-09-23 1985-09-10 Eaton Corporation Bidirectional power FET with substrate-referenced shield
US4577208A (en) * 1982-09-23 1986-03-18 Eaton Corporation Bidirectional power FET with integral avalanche protection
US4553151A (en) * 1982-09-23 1985-11-12 Eaton Corporation Bidirectional power FET with field shaping
US4743952A (en) * 1983-04-04 1988-05-10 General Electric Company Insulated-gate semiconductor device with low on-resistance
US4809047A (en) * 1983-09-06 1989-02-28 General Electric Company Insulated-gate semiconductor device with improved base-to-source electrode short and method of fabricating said short
US4551643A (en) * 1983-10-24 1985-11-05 Rca Corporation Power switching circuitry
US5212396A (en) * 1983-11-30 1993-05-18 Kabushiki Kaisha Toshiba Conductivity modulated field effect transistor with optimized anode emitter and anode base impurity concentrations
US4689647A (en) * 1983-11-30 1987-08-25 Kabushiki Kaisha Toshiba Conductivity modulated field effect switch with optimized anode emitter and anode base impurity concentrations
DE3443854A1 (en) * 1983-11-30 1985-06-05 Kabushiki Kaisha Toshiba, Kawasaki, Kanagawa SEMICONDUCTOR ARRANGEMENT
US4618872A (en) * 1983-12-05 1986-10-21 General Electric Company Integrated power switching semiconductor devices including IGT and MOSFET structures
US4644637A (en) * 1983-12-30 1987-02-24 General Electric Company Method of making an insulated-gate semiconductor device with improved shorting region
US4587713A (en) * 1984-02-22 1986-05-13 Rca Corporation Method for making vertical MOSFET with reduced bipolar effects
DE3505393A1 (en) * 1984-02-22 1985-08-29 Rca Corp., Princeton, N.J. VERTICAL FIELD EFFECT TRANSISTOR AND METHOD FOR PRODUCING SUCH A COMPONENT
US4837606A (en) * 1984-02-22 1989-06-06 General Electric Company Vertical MOSFET with reduced bipolar effects
USRE32784E (en) * 1984-03-19 1988-11-15 Kabushiki Kaisha Toshiba Conductivity modulated MOS transistor device
DE3509899A1 (en) * 1984-03-19 1985-09-19 Kabushiki Kaisha Toshiba, Kawasaki, Kanagawa MOS TRANSISTOR ARRANGEMENT WITH VARIABLE CONDUCTIVITY
US4680604A (en) * 1984-03-19 1987-07-14 Kabushiki Kaisha Toshiba Conductivity modulated MOS transistor device
US5065212A (en) * 1984-04-04 1991-11-12 Kabushiki Kaisha Toshiba Semiconductor device
US6025622A (en) * 1984-05-30 2000-02-15 Kabushiki Kaisha Toshiba Conductivity modulated MOSFET
US4881120A (en) * 1984-05-30 1989-11-14 Kabushiki Kaisha Toshiba Conductive modulated MOSFET
US4672407A (en) * 1984-05-30 1987-06-09 Kabushiki Kaisha Toshiba Conductivity modulated MOSFET
DE3519389A1 (en) * 1984-05-30 1985-12-19 Kabushiki Kaisha Toshiba, Kawasaki, Kanagawa VARIABLE CONDUCTIVITY MOSFET
US4782372A (en) * 1984-05-30 1988-11-01 Kabushiki Kaisha Toshiba Lateral conductivity modulated MOSFET
US5780887A (en) * 1984-05-30 1998-07-14 Kabushiki Kaisha Toshiba Conductivity modulated MOSFET
US5286984A (en) * 1984-05-30 1994-02-15 Kabushiki Kaisha Toshiba Conductivity modulated MOSFET
DE3546745C2 (en) * 1984-05-30 1994-06-30 Toshiba Kawasaki Kk Variable conductivity power MOSFET
US5093701A (en) * 1984-05-30 1992-03-03 Kabushiki Kaisha Toshiba Conductivity modulated mosfet
JPS60260152A (en) * 1984-06-07 1985-12-23 Nec Corp Mos gate bipolar transistor
JPH0466110B2 (en) * 1984-06-07 1992-10-22 Nippon Electric Co
JPS6115370A (en) * 1984-06-30 1986-01-23 Toshiba Corp Semiconductor device
JPH0550866B2 (en) * 1984-06-30 1993-07-30 Tokyo Shibaura Electric Co
JPS6134753U (en) * 1984-07-31 1986-03-03 株式会社明電舎 semiconductor equipment
JPH0416443Y2 (en) * 1984-07-31 1992-04-13
US4620211A (en) * 1984-08-13 1986-10-28 General Electric Company Method of reducing the current gain of an inherent bipolar transistor in an insulated-gate semiconductor device and resulting devices
US4631564A (en) * 1984-10-23 1986-12-23 Rca Corporation Gate shield structure for power MOS device
US4593458A (en) * 1984-11-02 1986-06-10 General Electric Company Fabrication of integrated circuit with complementary, dielectrically-isolated, high voltage semiconductor devices
US4694313A (en) * 1985-02-19 1987-09-15 Harris Corporation Conductivity modulated semiconductor structure
US5128277A (en) * 1985-02-20 1992-07-07 Kabushiki Kaisha Toshiba Conductivity modulation type semiconductor device and method for manufacturing the same
US4639754A (en) * 1985-02-25 1987-01-27 Rca Corporation Vertical MOSFET with diminished bipolar effects
US4963951A (en) * 1985-11-29 1990-10-16 General Electric Company Lateral insulated gate bipolar transistors with improved latch-up immunity
US4779123A (en) * 1985-12-13 1988-10-18 Siliconix Incorporated Insulated gate transistor array
US4810665A (en) * 1986-01-10 1989-03-07 General Electric Company Semiconductor device and method of fabrication
US5262336A (en) * 1986-03-21 1993-11-16 Advanced Power Technology, Inc. IGBT process to produce platinum lifetime control
US4972239A (en) * 1986-11-17 1990-11-20 Nissan Motor Company Limited Conductivity modulated MOSFET
US5475252A (en) * 1987-01-08 1995-12-12 International Rectifier Corporation Process for manufacture of radiation resistant power MOSFET and radiation resistant power MOSFET
US4980743A (en) * 1987-02-26 1990-12-25 Kabushiki Kaisha Toshiba Conductivity-modulation metal oxide semiconductor field effect transistor
US5068704A (en) * 1987-02-26 1991-11-26 Kabushiki Kaisha Toshiba Method of manufacturing semiconductor device
US5105243A (en) * 1987-02-26 1992-04-14 Kabushiki Kaisha Toshiba Conductivity-modulation metal oxide field effect transistor with single gate structure
US5144401A (en) * 1987-02-26 1992-09-01 Kabushiki Kaisha Toshiba Turn-on/off driving technique for insulated gate thyristor
US5237186A (en) * 1987-02-26 1993-08-17 Kabushiki Kaisha Toshiba Conductivity-modulation metal oxide field effect transistor with single gate structure
US4847671A (en) * 1987-05-19 1989-07-11 General Electric Company Monolithically integrated insulated gate semiconductor device
US4857983A (en) * 1987-05-19 1989-08-15 General Electric Company Monolithically integrated semiconductor device having bidirectional conducting capability and method of fabrication
US4888627A (en) * 1987-05-19 1989-12-19 General Electric Company Monolithically integrated lateral insulated gate semiconductor device
US4866495A (en) * 1987-05-27 1989-09-12 International Rectifier Corporation High power MOSFET and integrated control circuit therefor for high-side switch application
US5023678A (en) * 1987-05-27 1991-06-11 International Rectifier Corporation High power MOSFET and integrated control circuit therefor for high-side switch application
US4985743A (en) * 1987-07-21 1991-01-15 Nippondenso Co., Ltd. Insulated gate bipolar transistor
US5032532A (en) * 1987-08-24 1991-07-16 Hitachi, Ltd. Method for fabricating insulated gate semiconductor device
US5073511A (en) * 1988-03-29 1991-12-17 Sgs-Thomson Microelectronics S.R.L. Method for manufacturing a conductivity modulation mos semiconductor power device (himos)
US4904609A (en) * 1988-05-06 1990-02-27 General Electric Company Method of making symmetrical blocking high voltage breakdown semiconductor device
US4910563A (en) * 1988-08-15 1990-03-20 General Electric Company Complementary circuit and structure with common substrate
US4898835A (en) * 1988-10-12 1990-02-06 Sgs-Thomson Microelectronics, Inc. Single mask totally self-aligned power MOSFET cell fabrication process
US4920062A (en) * 1988-10-19 1990-04-24 Kabushiki Kaisha Toshiba Manufacturing method for vertically conductive semiconductor devices
US4990975A (en) * 1988-12-16 1991-02-05 Mitsubishi Denki Kabushiki Kaisha Insulated gate bipolar transistor and method of manufacturing the same
US5313083A (en) * 1988-12-16 1994-05-17 Raytheon Company R.F. switching circuits
US5072265A (en) * 1989-01-30 1991-12-10 Fuji Electric Co., Ltd. P-channel insulation gate type bipolar transistor
US5198688A (en) * 1989-03-06 1993-03-30 Fuji Electric Co., Ltd. Semiconductor device provided with a conductivity modulation MISFET
US5095343A (en) * 1989-06-14 1992-03-10 Harris Corporation Power MOSFET
US6656774B1 (en) * 1989-07-03 2003-12-02 Fairchild Semiconductor Corporation Method to enhance operating characteristics of FET, IGBT, and MCT structures
US5237183A (en) * 1989-12-14 1993-08-17 Motorola, Inc. High reverse voltage IGT
DE4114174A1 (en) * 1990-05-09 1991-11-14 Int Rectifier Corp POWER TRANSISTOR COMPONENT AND METHOD FOR THE PRODUCTION THEREOF
AT404525B (en) * 1990-05-09 1998-12-28 Int Rectifier Corp POWER TRANSISTOR DEVICE AND METHOD FOR PRODUCING THE SAME
US5661314A (en) * 1990-05-09 1997-08-26 International Rectifier Corporation Power transistor device having ultra deep increased concentration
US5250450A (en) * 1991-04-08 1993-10-05 Micron Technology, Inc. Insulated-gate vertical field-effect transistor with high current drive and minimum overlap capacitance
US5122848A (en) * 1991-04-08 1992-06-16 Micron Technology, Inc. Insulated-gate vertical field-effect transistor with high current drive and minimum overlap capacitance
US6015737A (en) * 1991-07-26 2000-01-18 Denso Corporation Production method of a vertical type MOSFET
US6603173B1 (en) 1991-07-26 2003-08-05 Denso Corporation Vertical type MOSFET
US5460985A (en) * 1991-07-26 1995-10-24 Ipics Corporation Production method of a verticle type MOSFET
US5329142A (en) * 1991-08-08 1994-07-12 Kabushiki Kaisha Toshiba Self turn-off insulated-gate power semiconductor device with injection-enhanced transistor structure
US5510634A (en) * 1993-01-18 1996-04-23 Nippondenso Co., Ltd. Insulated gate bipolar transistor
USRE41866E1 (en) * 1994-05-31 2010-10-26 Mitsubishi Denki Kabushiki Kaisha Semiconductor device and method of fabricating same
US5945692A (en) * 1994-05-31 1999-08-31 Mitsubishi Denki Kabushiki Kaisha Semiconductor device and method of fabricating same
EP0712152A1 (en) 1994-11-10 1996-05-15 Fuji Electric Co. Ltd. Semiconductor device and method for its manufacture
US5665988A (en) * 1995-02-09 1997-09-09 Fuji Electric Co., Ltd. Conductivity-modulation semiconductor
US5736774A (en) * 1995-06-28 1998-04-07 Fuji Electric Co., Ltd. High voltage integrated circuit, and high voltage level shift unit used for the same
US5766966A (en) * 1996-02-09 1998-06-16 International Rectifier Corporation Power transistor device having ultra deep increased concentration region
US6150246A (en) * 1996-03-07 2000-11-21 3C Semiconductor Corporation Method of making Os and W/WC/TiC ohmic and rectifying contacts on SiC
US6388272B1 (en) 1996-03-07 2002-05-14 Caldus Semiconductor, Inc. W/WC/TAC ohmic and rectifying contacts on SiC
US5831318A (en) * 1996-07-25 1998-11-03 International Rectifier Corporation Radhard mosfet with thick gate oxide and deep channel region
US5850088A (en) * 1996-12-17 1998-12-15 Mitsubishi Denki Kabushiki Kaisha Teg for carrier lifetime evaluation
US6147381A (en) * 1997-02-25 2000-11-14 Infineon Technologies Ag Field effect-controllable semiconductor component
DE19707513A1 (en) * 1997-02-25 1998-09-24 Siemens Ag Semiconductor component controllable by field effect
US20020056871A1 (en) * 1999-03-01 2002-05-16 Harris Corporation MOS-gated device having a buried gate and process for forming same
US6351009B1 (en) 1999-03-01 2002-02-26 Fairchild Semiconductor Corporation MOS-gated device having a buried gate and process for forming same
US6916712B2 (en) 1999-03-01 2005-07-12 Fairchild Semiconductor Corporation MOS-gated device having a buried gate and process for forming same
US20050224868A1 (en) * 1999-03-01 2005-10-13 Kocon Christopher B MOS-gated device having a buried gate and process for forming same
US7388254B2 (en) 1999-03-01 2008-06-17 Fairchild Semiconductor Corporation MOS-gated device having a buried gate and process for forming same
US6531748B2 (en) 2000-05-11 2003-03-11 Infineon Technologies Ag Semiconductor power component with a reduced parasitic bipolar transistor
DE102006003932B4 (en) * 2006-01-26 2010-09-16 Infineon Technologies Austria Ag Field effect semiconductor device with a minority carrier emitting source region in a body zone
DE102006047244B4 (en) * 2006-10-04 2018-01-18 Infineon Technologies Austria Ag Semiconductor device with a monocrystalline semiconductor body and method for producing the same
US7951676B2 (en) 2008-08-29 2011-05-31 Infineon Technologies Ag Semiconductor device and method for the production of a semiconductor device
US8667788B2 (en) 2010-04-09 2014-03-11 Shipstone Corporation System and method for energy storage and retrieval
EP3147518A1 (en) 2010-04-09 2017-03-29 Daniel John Kenway System and method for energy storage and retrieval
US9611868B2 (en) 2010-04-09 2017-04-04 Shipstone Corporation System and method for energy storage and retrieval
WO2011123955A1 (en) 2010-04-09 2011-10-13 Daniel John Kenway System and method for energy storage and retrieval
EP3823008A1 (en) 2019-11-12 2021-05-19 Paul Scherrer Institut Methods of manufacturing semiconductor devices
WO2021094176A1 (en) 2019-11-12 2021-05-20 Paul Scherrer Institut Methods of manufacturing semiconductor devices

Also Published As

Publication number Publication date
DE3110230A1 (en) 1982-01-14
YU43009B (en) 1989-02-28
JPS6150397B2 (en) 1986-11-04
SE8101263L (en) 1981-09-26
FR2479567A1 (en) 1981-10-02
IT8120225A0 (en) 1981-03-09
FR2479567B1 (en) 1986-04-18
SE456292B (en) 1988-09-19
DE3110230C3 (en) 1998-07-09
GB2072422A (en) 1981-09-30
DE3110230C2 (en) 1992-12-24
IT1194027B (en) 1988-08-31
PL137347B1 (en) 1986-05-31
JPS56150870A (en) 1981-11-21
YU77481A (en) 1983-06-30
GB2072422B (en) 1984-05-16
PL230318A1 (en) 1982-01-04

Similar Documents

Publication Publication Date Title
US4364073A (en) Power MOSFET with an anode region
US5489787A (en) Semiconductor device having an insulated gate field effect transistor and exhibiting thyristor action
KR100652449B1 (en) Lateral thin-film silicon-on-insulator soi jfet device
US5581100A (en) Trench depletion MOSFET
US5710455A (en) Lateral MOSFET with modified field plates and damage areas
JP3108439B2 (en) Trench field-effect transistor with reduced punch-through and low RDSon
EP0036887B1 (en) Semiconductor devices controlled by depletion regions
KR100858556B1 (en) Power MOS device with asymmetrical channel structure
JP3631773B2 (en) High voltage MOS transistor with low on-resistance
US4455565A (en) Vertical MOSFET with an aligned gate electrode and aligned drain shield electrode
US4546367A (en) Lateral bidirectional notch FET with extended gate insulator
US4404575A (en) Semiconductor device
US4366495A (en) Vertical MOSFET with reduced turn-on resistance
US5569937A (en) High breakdown voltage silicon carbide transistor
US4729001A (en) Short-channel field effect transistor
US7476932B2 (en) U-shape metal-oxide-semiconductor (UMOS) gate structure for high power MOS-based semiconductor devices
JP2005510059A (en) Field effect transistor semiconductor device
KR100707529B1 (en) Lateral thin-film silicon-on-insulator soi device having multiple zones in the drift region
US4612465A (en) Lateral bidirectional notch FET with gates at non-common potentials
US4553151A (en) Bidirectional power FET with field shaping
KR100256387B1 (en) A lateral insulated gate field effect semiconductor device
EP0071335A2 (en) Field effect transistor
US4571513A (en) Lateral bidirectional dual notch shielded FET
US4571512A (en) Lateral bidirectional shielded notch FET
US4577208A (en) Bidirectional power FET with integral avalanche protection

Legal Events

Date Code Title Description
STCF Information on status: patent grant

Free format text: PATENTED CASE

AS Assignment

Owner name: GE SOLID STATE PATENTS, INC.

Free format text: ASSIGNMENT OF ASSIGNORS INTEREST.;ASSIGNOR:RCA CORPORATION;REEL/FRAME:005548/0073

Effective date: 19871215

AS Assignment

Owner name: HARRIS SEMICONDUCTOR PATENTS, INC.

Free format text: CHANGE OF NAME;ASSIGNOR:GE SOLID STATE PATENTS;REEL/FRAME:005847/0702

Effective date: 19890219

RF Reissue application filed

Effective date: 19971121

AS Assignment

Owner name: INTERSIL CORPORATION, FLORIDA

Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:HARRIS SEMICONDUCTOR PATENTS, INC.;REEL/FRAME:010247/0161

Effective date: 19990813

AS Assignment

Owner name: CREDIT SUISSE FIRST BOSTON, AS COLLATERAL AGENT, N

Free format text: SECURITY INTEREST;ASSIGNOR:INTERSIL CORPORATION;REEL/FRAME:010351/0410

Effective date: 19990813