US3705296A - Count display system - Google Patents

Count display system Download PDF

Info

Publication number
US3705296A
US3705296A US117374A US3705296DA US3705296A US 3705296 A US3705296 A US 3705296A US 117374 A US117374 A US 117374A US 3705296D A US3705296D A US 3705296DA US 3705296 A US3705296 A US 3705296A
Authority
US
United States
Prior art keywords
prescaler
count display
circuit
output
decimal
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Expired - Lifetime
Application number
US117374A
Inventor
Kiyoshi Kochi
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
Iwatsu Electric Co Ltd
Original Assignee
Iwatsu Electric Co Ltd
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Priority claimed from JP1535570A external-priority patent/JPS4942194B1/ja
Priority claimed from JP1535670A external-priority patent/JPS4942195B1/ja
Priority claimed from JP1535470A external-priority patent/JPS4942193B1/ja
Application filed by Iwatsu Electric Co Ltd filed Critical Iwatsu Electric Co Ltd
Application granted granted Critical
Publication of US3705296A publication Critical patent/US3705296A/en
Anticipated expiration legal-status Critical
Expired - Lifetime legal-status Critical Current

Links

Images

Classifications

    • HELECTRICITY
    • H03ELECTRONIC CIRCUITRY
    • H03KPULSE TECHNIQUE
    • H03K21/00Details of pulse counters or frequency dividers
    • H03K21/08Output circuits
    • H03K21/12Output circuits with parallel read-out
    • HELECTRICITY
    • H03ELECTRONIC CIRCUITRY
    • H03KPULSE TECHNIQUE
    • H03K21/00Details of pulse counters or frequency dividers
    • H03K21/02Input circuits

Definitions

  • a count display system having count display devices for counting and displaying numerals of different orders of magnitude, a prescaler having a ratio of frequency division preset in accordance with the lower orders, a first gate circuit responsive to a gate control signal for supplying input signals to the prescaler for a predetermined time interval, a second gate circuit responsive to the gate control signal for supplying the output from the prescaler to the count display device of higher orders, additipnal'circuits responsive to the gate control signal and the output from the prescaler for applying a of reference pulses, to the prescaler and for applying reference pulses of the same number as the reference pulses supplied to the prescaler to the count display device of the lower orders so as to calculate the difference
  • COUNT DISPLAY SYSTEM BACKGROUND OF THE INVENTION This invention relates to a count display system and more particularly to-a count display system utilizing a prescaler system.
  • the prescaler system has been used to display counts of high frequency signals.
  • a prescaler of a predetermined ratio of frequency division is provided in front of a standard counter so as to divide the frequency of the high frequency signal at a prescribed ratio.
  • the frequency divided high frequency signal is then supplied to a conventional counter thus indirectly counting or measuring the high frequency signal.
  • the principal object of this invention is to provide an improved count display system utilizing a prescaler.
  • Another object of this invention is to provide a novel count display system capable of manifesting a desired resolution without utilizing a too high ratio of frequency division.
  • Still another object of this invention is to provide a novel count display system which can decrease the measuring time with high resolution.
  • a further object of this invention is to provide an improved count display system in which the content of the prescaler can be readily read with a simple circuit.
  • Yet another object of this invention provide an improved count display system which does not require resetting the prescaler after counting.
  • a further object of this invention is to provide a count display system utilizing a novel prescaler consisting of a combination of a plurality of frequency dividers of the ratios of frequency division of one-half and onefifth, thus simplifying the construction of the prescaler.
  • Another object of this invention is to provide a novel count display system utilizing an improved count display circuit.
  • a count display system comprising a first count display device for counting and displaying numerals of lower orders of magnitude, a second count display device for counting and displaying numerals of higher orders of magnitude, a prescaler having a ratio of frequency division preset in accordance with the lower orders, first gate circuit means responsive to a gate control signal for supplying input signals to the prescaler for a predetermined time interval, second gate circuit means responsive to the gate control signal for supplying the output from the prescaler to the second count display device, reference pulse control means responsive to the gate control signal'and the output from the prescaler for controlling a supply the reference pulses, means controlled by the output from the reference pulse control means for supplying the reference pulses to the prescaler, and means for supplying pulses of the same number as the reference pulses supplied to the prescaler .to the first count display device so as to calculate the difference between the limiting value of the frequency division of the prescaler and the value actually calculated by utilizing the reference pulse and to
  • the prescaler is comprised by a plurality of serially connected frequency dividers of the ratio of frequency division of one-half each which are connected in the earlier stages of the prescaler and a plurality of serially connected frequency dividers of the ratio of frequency division of one-fifth each which are connected in series with the first mentioned frequency dividers in the later stages of the prescaler.
  • a novel count display circuit comprising a plurality of serially connected decimal counting circuits fordifferent orders of magnitude, a plurality of decoders for converting the outputs of respective decimal counting circuits into respective decimal numbers, a plurality of display units associated with respective decoders for displaying digits 0, 9, 8 2, l in response to the outputs 0, 1, 2 8, 9 of the decoders, and a plurality of bistable circuits, each one of the bistable circuits being connected between two adjacent decimal counting circuits such that it is set by a signal firstly applied to the preceeding decimal counting circuit and reset by the tenth signal and that the bistable circuit sends a signal to the succeeding decimal counting circuit when it is in its set condition.
  • FIG. 5 shows a block diagram of an improved count display circuit and FIG. 6 shows waveforms to explain the operation of the count display circuit shown in FIG. 5.
  • the preferred embodiment of the novel count display system shown in FIG. 1 comprises an input terminal IN supplied with an input signal of a frequency f,
  • a gate control signal input terminal TB supplied with a gate control signal of a frequency f, and a clock pulse input signal CP supplied with a clock pulse (reference pulse) of afrequency f
  • the gate control signal applied to terminal TB is coupled to a flip-flop circuit FFl for enabling various gate circuits to be described later for an interval T,.
  • a gate circuit G is enabled by the output from the flip-flop circuit FFl for supplying the signal applied to input terminal IN to the succeeding stages for the interval T
  • a prescaler PR connected to receive the output from gate circuit G In this example, it is assumed that the prescaler has a ratio of frequency division of 1/100.
  • a gate circuit G is connected to be enabled by the output from flip-flop circuit FFl for supplying the signal from the prescaler PR to the second count display device CD2 in the succeeding stage for the interval T
  • Another flip-flop circuit FF2 is provided which is connected to be set when the output from flip-flop circuit FFl terminates and reset by the output from the prescaler PR.
  • Gate circuits G and G are connected to be enabled by the output from flip-flop circuit FF2 for supplying the clock pulses applied to the clock pulse input terminal CF to succeeding stages for a predetermined time, the output of the gate circuit G being connected to the output side of gate circuit 0,, or the input side of prescaler PR.
  • low speed counting circuits 10DC to 10"DC There are provided a plurality of low speed counting circuits 10DC to 10"DC, memory decoders M" to M" each connected to a corresponding one of low speed counting circuits 10DC to 10DC and display units D to D" respectively connected to memory decorders M to M".
  • These elements are grouped as shown into a first count display device CD1 for counting numerals up to 100 (units order and tens order) and a second count display device CD2 for counting numerals more than 100 (hundreds and more significant orders).
  • the low speed counting circuit lDC of the first count display device CD1 is supplied with the output from gate circuit 0; whereas the low speed counting circuit DC of the second count display device CD2 is supplied with the output from the gate circuit G Various elements of the second count display device CD2 have the same construction as those of a conventional count display circuit.
  • a reset terminal RE is provided for supplying a reset signal to low speed counting circuits 10DC to 10"DC.
  • FIG. 2a shows a gate control signal of a period T, as shown in FIG. 2a.
  • an input signal (FIG. having a period 1
  • the flip-flop circuit FFl will repeat its ON-OFF operations with the period T, as shown in FIG. 2b to enable gate circuits 6, and G for an interval T Consequently, the input signal supplied to input terminal IN is sent to the prescaler PR via gate circuit G and counted by the prescaler.
  • FIG. 2d shows the input signal to be counted.
  • the prescriber is constructed to have a ratio of frequency division of H100, or to provide one output per I00 inputs thus producing one output each time it counts up 100 input signals which is applied to gate circuit G
  • the gate circuit G is maintained in the enabled condition when it receives the output from the prescaler so that the output from the prescaler is sent to the low speed counting circuit 10 DC of the second count display device CD2 and is then displayed by the display unit D via memory decoder M
  • flip-flop circuit FF2 simultaneously, or substantially simultaneously receives a signal from flip-flop circuit FFl and the reset signal from prescaler PR it does not enable gate circuits G and G Where the input signal supplied to input terminal IN has a longer period, for example, as shown in FIG.
  • the prescaler PR will count 76 input signals during the interval T as shown in FIG. 2d so that the prescaler PR does not produce any output within this interval T,.
  • flip-flop circuit FF2 is constructed to be set when flip-flop circuit FFl does not send out any signal, as shown in FIG. 2g, thus enabling gate circuits G and G
  • the clock pulse supplied to the clock pulse input terminal CP is supplied to prescaler PR via gate circuit G so that the prescaler adds the clockpulses to the count of 76 which has been counted up by this time and when it counts up a total of signals it produces one output, as shown in FIG.
  • the clock pulse is also sent to the low speed counting circuit 10DC of the first count display device CD1 via gate circuit G which is displayed by display unit D through memory decorder M".
  • the number of clock pulses sent to the low speed counting circuit 10DC is equal to the number of clock pulses that are counted by the prescaler PR, that is 24, in this case.
  • two signals are supplied to low speed counting circuit 10DC. After being decoded by memory decoders M and M these signals are supplied to display units D and D to display digits 7 and 6, respectively. At this time, since there is no input signal to the prescaler, it is not necessary to reset the same.
  • the prescaler PR will produce one output when it counts up 100 input signals, which is sent to the low speed counting circuit l0 DC of the second count display device CD2 via gate circuit G
  • the flip-flop circuit FF2 is set in the same manner as in the case discussed above where the period of the input signal is longer, thus enabling gate circuits 6:, and G, for supplying 24 clock pulses to the low speed counting circuit 10DC of the first count display device CD1. Consequently, display unit D of the second count display device CD2 displays a digit 1 whereas display units D and D of the first count display device CD1 display digits 7 and 6, respectively.
  • FIG. 3 shows the connection between displays units D and D, memory decoders M" and M, and low speed counting circuits DC and 10DC of the first count display device CD1.
  • the memory decoder is constructed to produce 10 outputs of 0,1 9 according to decimal system in response to signals 1,2,4,8 supplied by the low speed counting circuit 10DC.
  • the display unit D" is connected to the outputs 0,1, 9 of the memory decoder M in the order of 0,9,8,7 2,1.
  • the memory decoder M is constructed to provide 10 outputs in response to the signals supplied from the low speed counting circuit 10DC and the display unit D is connected to'the outputs 0,l,2,3 8,9 of the memory decoder M in the order of9,8,7,6. .2, 1,0.
  • memory decoders M and M provide output signals 4 and 2 whereby display units'D and D display a numeral 76.
  • the counting time or measuring time is expressedby the sum of the time in which the gate control signal is supplied and the read out time.
  • the former equals one second, for example, and the latter, equals 100 ts assuming the ratio of frequency division of the prescaler PR of l/ 100 and the interval of the clock pulses of 1 us, so that the measuring time can be greatly reduced when compared with the prior art system.
  • the prescaler is not required to have a precise ratio of frequency division it can be constructed with a conventional integrated circuit available on the market.
  • the prescaler has a ratio of frequency division of l'/ l 00, it is to be understood that the ratio is not limited to this particular value. It desired a ratio of frequency division of H10 can also be used.
  • low speed decimal counting circuits were shown, a combination of a purely binary counting circuit and a circuit which converts binary numbers into decimal can also be used. In such a case, all circuit elements can be fabricated as integrated circuit elements.
  • the invention provides a novel counting system which can count directly high frequency pulses, can provide the desired resolution without the necessity of increasing the ratio of frequency division, can greatly reduce the measuring time even when the resolution is increased, can readily read out indirectly the content of the prescaler and yet has a simple construction requiring low power. Moreover, according to this system it is not necessary to reset the prescaler to zero.
  • reference characters CP, IN and TB show identical input terminals as those shown in FIG. 1.
  • a single flip-flop circuit FF is used for enabling gate circuits 0;, and G, for the interval T in response to the control signal supplied to the gate control signal input terminal TB.
  • Gate circuit G is connected to be enabled by the gate control signal supplied to gate control signal input terminal TB for supplying the signal supplied to input terminal IN to succeeding stages for interval T
  • the prescaler PR comprises n cascade connected frequency dividers A A A,,, each having a ratio of frequency division of U2, and n cascade connected frequency dividers B B B,,, connected in series with the first group and each having a ratio of frequency division of 1/5.
  • the overall ratio of the frequency division of .the prescaler equals l/l0
  • the reason of disposing the group of the frequency divider circuits of the ratio H2 in front of the group of the frequency divider circuits of the ratio of 1/5 is based on the consideration of the characteristics of the component parts presently available on the market. More particularly, since signals of considerably high frequencies are supplied to the earlier stages of the prescaler, frequency divider circuits of the ratio of 1/2 which can be readily formed to have relatively high frequency characteristics, about 500 MH for example, are included in the earlier stages.
  • Gate circuit G is connected to be enabled by the gate control signal supplied to terminal TB for supplying the output signal from the prescaler to the succeeding count display devices .for interval T
  • Flip-flop circuit FF functions to supply the output to the succeeding stages in response to the gate control signal and to stop supply of the output in response to the output from the prescaler and is reset by the reset signal supplied to the reset'terminal in a manner to be described later.
  • gate circuits G and G are enabled by the output from flip-flop circuit FF for supplying the clock pulses supplied to the clock pulse input terminal GP to the succeeding stages for a predetermined interval, the output of the circuit 6., being connected to the output of gate circuit G, or the input to the prescaler PR.
  • decimal counting circuits 10DC to 10"DC are connected in series and decoders D to to D" are respectively connected to the outputs of the decimal counting circuit.
  • Each decoder functions to convert the outputs I, 2, 4, 8 from each counting circuit into decimal digits of 0, l, 2 8, 9 as in the first embodiment.
  • display units D to D" are connected to the outputs of respective decoders.
  • the reset signal is supplied to a reset terminal RE for resetting decimal counting circuits 10DC to 10"DC and flip-flop circuit FF and the output from the prescaler is sent to a conventional count display device, not shown, via gate circuit G and an output terminal OT.
  • FIG. 4 operates substantially in the same manner asthat shown in FIG. 1, especially when the ratio of frequency division of the prescaler equals l/lOO.
  • the prescaler is comprised by a number of serially connected frequency dividers of the ratios of frequency division of H2 and 1/5, respectively. Consequently, to provide a ratio of frequency division of II I00 it is only necessary to use two frequency dividers of the ratio of H2, each, and two frequency dividers of the ratio of l/5, each, thus obviating the necessity of using two frequency dividers of the ratio of l/ 10 which have more complicated circuit construction. As a consequence, a resolution of only 25MI-I is sufficient for each frequency divider of the ratio of US. To provide an overall ratio of frequency division of l/l000, it is necessary to use only three frequency dividers of the ratio of H2 in the earlier stages and three frequency dividers of the ratio of 1/5 in the later stages.
  • decimal counting circuits 10"DC and 10DC are reset by a reset signal supplied to reset terminal RE, the outputs of both decoders D and D appear at their 0 output terminals thus displaying a numeral 90 upon resetting.
  • the invention further contemplates the provision of a novel count display device or circuit free from such defect.
  • FIG. shows a block diagram of the novel count display circuit comprising a flip-flop circuit FFl having a set terminal S and a reset terminal R.
  • a set signal when a decimal counting circuit DCl produces a 1 output.
  • flip-flop circuit FFl is set by the first pulse supplied to flip-flop circuit FFl and maintains its set state until a reset signal is supplied to reset terminal RE. Further, the flip-flop circuit is connected to receive at its reset terminal R a reset signal from decimal counting circuit DCl when it counts up input signals.
  • the output of flip-flop circuit FF] is connected to the input of a decimal counting circuit DC2 of the next order of magnitude to supply a set output.
  • Display unit D2 for displaying digit of tens order corresponds to the display unit I shown in FIG. 4 but differs therefrom in that its input terminal 0 is positioned to the left of input terminal 9.
  • ten output terminals 0, l, 2 8, 9 of decoder DEC2 correspond respectively to input terminals 0, 9, 8 7 2, 1 of display unit D'2.
  • input terminal 0 of display unit D2 corresponds to output terminal 0 of decoder DEC2 whereas input terminal 9 of display unit D2 to output terminal 1 of decoder DEC2.
  • display unit D1 and decoder DECl for units order of magnitude and display unit D2 and decoder DEC2 for tens orders of magnitude are constructed identically.
  • decimal counting circuit DCl When pulses having a period T1 as shown in FIG. 6a are impressed upon input terminal IN, decimal counting circuit DCl counts successively these pulses to provide outputs at terminals 1, 2, 4 and 8 corresponding to respective counts.
  • FIG. 6b shows the output 1 whereas FIG. 6c output 8. Consequently, the decimal counting circuit DC 1 supplies a set signal to the set terminal of flip-flop circuit FFl in response to the first signal P1 to set the flip-flop circuit PM as shown in FIG. 6d.
  • Decoder DEC2 converts this output into a decimal number which is supplied to display unit D2 through terminals 1 and 9, thus displaying a digit 9.
  • this display unit D1 since a signal is supplied to the input terminal 9 of display unit D1 from the output terminal 1 of decoder DECl this display unit D1 also displays 9.
  • these display units cooperate to display a numeral 99 when the first signal P1 is supplied.
  • decimal counting circuit DCl Upon receiving the eleventh signal P at the input terminal IN, decimal counting circuit DCl functions to supply a set signal to the set terminal S of the flip-flop circuit in the same manner as when it receives the first signal P1. Accordingly, the flip-flop circuit FFl is set and provides an output to the decimal counting circuit DC2, so that an output is supplied to decoder DEC2 from the output terminal 2 of counting circuit DC2. Decoder DEC2 converts this output into a decimal number which is supplied to display unit D2 through output terminal 2, whereby display unit D2 displays a digit 8. Since at this time display unit D1 is displaying a digit 9 the overall display is 98. The same operations are repeated for succeeding input signals.
  • a flip-flop circuit FF2 is added between decimal counting circuit DC2 and the decimal counting circuit (not shown) for the hundreds order such that when decimal counting circuit DC2 receives the first signal the flip-flop circuit FF2 is set and when the decimal counting circuit DC2 receives the tenth signal the flip-flop circuit is reset.
  • this improved count display circuit complements of the signals supplied to the input terminal can be displayed exactly. Accordingly, this display circuit is suitable to display a remaining period.
  • a count display system comprising a first count display device for counting and displaying numerals of lower orders of magnitude, a second count display device for counting and displaying numerals of higher orders of magnitude, a prescaler having a ratio of frequency division preset in accordance with said lower orders, first gate circuit means responsive to a gate control signal for supplying input signals to said prescaler for a predetermined time interval, second gate circuit means responsive to said gate control signal for supplying the output from said prescaler to said second count display device, reference pulse control means responsive to said gate control signal and the output from said prescaler for controlling a supply of reference pulses, means controlled by the output from said reference pulse control means for supplying said reference pulses to said prescaler, and means for supplying pulses of the number as the reference pulses supplied to said prescaler to said first count display device so as to calculate the difference between the limiting value of the frequency division of said prescaler and the value actually counted by utilizing said reference pulses whereby to display the value actually counted
  • a count display system comprising a plurality of successive count display devices, a prescaler having a ratio of frequency division preset in accordance with the number of orders of magnitude to be displayed, first gate means responsive to a gate control signal for supplying input signals tosaid prescaler for a predetermined time interval, second gate circuit means responsive to said gate control signal for supplying the output from said prescaler to succeeding count display devices, reference pulse control means responsive to said gate control signal and the output from said prescaler for controlling a supply of reference pulses, means controlled by the output from said reference pulse control means for supplying said reference pulses to said prescaler, and means for supplying pulses of the same number as the reference pulses supplied to said prescaler to said count display devices, said prescaler including a plurality of serially connected frequency dividers of the ratio of frequency division of 1/2 each which are connected in the earlier stages of said prescaler and a plurality of serially connected frequency dividers of the ratio of frequency division of US each which are connected in series with said first mentioned frequency dividers in
  • said count display devices comprise a plurality of serially connected decimal counting circuits for different orders of magnitude, a plurality of decoders for converting the outputs of respective decimal counting circuits into respective decimal numbers, a plurality of display units associated with respective decoders for displaying digits 0,9,8, 2, l in response to the outputs 0,1,2 8, 9 of said decoders and a plurality of bistable circuits, each one of said bistable circuits being connected between two adjacent decimal counting circuits such that it is set by a signal firstly applied to the preceding decimal counting circuit and reset by the tenth signal applied to the preceding decimal counting circuit, said bistable circuit being adapted to send a signal to the succeeding decimal counting circuit with it is in its set condition.
  • each of said count display devices comprises a decimal counting circuit, a decoder connected to said decimal counting circuit for converting the outputs thereof into decimal numbers and a display unit for displaying said decimal numbers.
  • each of said count displa devices comprises a decimal counting circuit, a deco er connected to said decimal counting circuit for converting the outputs thereof into decimal numbers and a display unit for displaying said decimal numbers.

Abstract

A count display system having count display devices for counting and displaying numerals of different orders of magnitude, a prescaler having a ratio of frequency division preset in accordance with the lower orders, a first gate circuit responsive to a gate control signal for supplying input signals to the prescaler for a predetermined time interval, a second gate circuit responsive to the gate control signal for supplying the output from the prescaler to the count display device of higher orders, additional circuits responsive to the gate control signal and the output from the prescaler for applying a supply of reference pulses, to the prescaler and for applying reference pulses of the same number as the reference pulses supplied to the prescaler to the count display device of the lower orders so as to calculate the difference between the limiting value of the frequency division of the prescaler and the value actually counted by utilizing the reference pulses.

Description

United States Patent Kochi [54] COUNT DISPLAY SYSTEM [72] Kiyoshi Kochl, Tokyo, Japan [73] Iwatsu Electric Company Limited Tokyo, Japan Filed: Feb. 22, 1971 Appl. No.: 117,374
Inventor:
Assignee:
Foreign Application Priority Data Feb. 24, 1970 Feb. 24, 1970 Feb. 24, 1970 Japan ..45/15354 Japan '...45/l5355 Japan ..45/l5356 US. Cl .235/92 EA, 235/92 cc, 235/92 TF, 235/92 DM, 235/92 R im. on. ..H03k 21/18 Field of Search...235/92 cc, 92 TF, 92 BA, 92 DM, 235/92 LG, 92 EV, 92 F; 328/45, 41; 307/226, 224
References Cited UNITED STATES PATENTS 3,067,341 12/1962 Kunzke ..235/92 EV 3,230,383 1/1966 MacArthur ..235/92 T 3,413,449 11/1968 Brown ..235/92 T [451 Dcc.5,1972
3,420,988 1/1969 Hunt et a1. ..235/92 EA Primary Examiner-Thomas A. Robinson Assistant Examiner-Joseph M. Thesz, Jr. Attorney-Chittick, Pfund, Birch, Samuels & Gauthier [571' ABSTRACT A count display system having count display devices for counting and displaying numerals of different orders of magnitude, a prescaler having a ratio of frequency division preset in accordance with the lower orders, a first gate circuit responsive to a gate control signal for supplying input signals to the prescaler for a predetermined time interval, a second gate circuit responsive to the gate control signal for supplying the output from the prescaler to the count display device of higher orders, additipnal'circuits responsive to the gate control signal and the output from the prescaler for applying a of reference pulses, to the prescaler and for applying reference pulses of the same number as the reference pulses supplied to the prescaler to the count display device of the lower orders so as to calculate the difference between the limiting value of the frequency division of the prescaler and the value actually counted by utilizing the reference pulses.
5 Claims, 6 Drawing Figures n :DECODERS Ai%:IvCOUNTERS FFl fATENIEnnu: 5 I972 SHEET 1 [IF 4 INVENTOR KIYOSHI KOCHI AORNEY S SHEET 3 0F 4 INVENTOR KIYOSHI KOCHI Emi ATTORNEYS I'll 2 u n: 2T 3T L O a P [I llll ll m; aim LZF E 21:2; 21:22 32:1; 22.325 fIZZ: 2:22: :H PH OH PATENTEUUEBISIQYZ PATENTEDHEB 5:912
SHEET 3 0E Q DEBT DEB? TU RESET TH TERMINAL UT TF2 T0 SET TERMINAL 0T TF2 (a1 MLUMLLLLLLLL I I l I l l I. I
I l l l l T I i Q! RESET i v T INVENTOR KIYOSHI KOCHI BY W W.RM\
COUNT DISPLAY SYSTEM BACKGROUND OF THE INVENTION This invention relates to a count display system and more particularly to-a count display system utilizing a prescaler system.
The prescaler system has been used to display counts of high frequency signals. According to this system, a prescaler of a predetermined ratio of frequency division is provided in front of a standard counter so as to divide the frequency of the high frequency signal at a prescribed ratio. The frequency divided high frequency signal is then supplied to a conventional counter thus indirectly counting or measuring the high frequency signal.
With this system, however, in order to improve the resolution of counting, it is necessary to increase the counting time inproportion to the ratio of frequency division, thus prolonging the measuring time. Although a method has been proposed wherein the resolution of counting is improved without increasing the counting time, the conditions generally required for the prescaler are strict and-require a complicated combination of special counting circuits thus increasing the cost of the counting device. Another fatal defect of such a system lies in an extreme difficulty in reading out the content of' the counter. For this reason it has been the common practice to reduce the ratio of frequency division or to use particular ratios such as one-tenth and one-hundredth, which sacrifices the resolution, of counting.
SUMMARY OF THE INVENTION Accordingly the principal object of this invention is to provide an improved count display system utilizing a prescaler.
Another object of this invention is to provide a novel count display system capable of manifesting a desired resolution without utilizing a too high ratio of frequency division.
Still another object of this invention is to provide a novel count display system which can decrease the measuring time with high resolution.
A further object of this invention is to provide an improved count display system in which the content of the prescaler can be readily read with a simple circuit.
Yet another object of this invention provide an improved count display system which does not require resetting the prescaler after counting. I
A further object of this invention is to provide a count display system utilizing a novel prescaler consisting of a combination of a plurality of frequency dividers of the ratios of frequency division of one-half and onefifth, thus simplifying the construction of the prescaler.
Another object of this invention is to provide a novel count display system utilizing an improved count display circuit.
Accordihg to one embodiment of this invention there is provided a count display system comprising a first count display device for counting and displaying numerals of lower orders of magnitude, a second count display device for counting and displaying numerals of higher orders of magnitude, a prescaler having a ratio of frequency division preset in accordance with the lower orders, first gate circuit means responsive to a gate control signal for supplying input signals to the prescaler for a predetermined time interval, second gate circuit means responsive to the gate control signal for supplying the output from the prescaler to the second count display device, reference pulse control means responsive to the gate control signal'and the output from the prescaler for controlling a supply the reference pulses, means controlled by the output from the reference pulse control means for supplying the reference pulses to the prescaler, and means for supplying pulses of the same number as the reference pulses supplied to the prescaler .to the first count display device so as to calculate the difference between the limiting value of the frequency division of the prescaler and the value actually calculated by utilizing the reference pulse and to display the value actually counted.
According to a modified embodiment of this invention the prescaler is comprised by a plurality of serially connected frequency dividers of the ratio of frequency division of one-half each which are connected in the earlier stages of the prescaler and a plurality of serially connected frequency dividers of the ratio of frequency division of one-fifth each which are connected in series with the first mentioned frequency dividers in the later stages of the prescaler.
There is also provided a novel count display circuit comprising a plurality of serially connected decimal counting circuits fordifferent orders of magnitude, a plurality of decoders for converting the outputs of respective decimal counting circuits into respective decimal numbers, a plurality of display units associated with respective decoders for displaying digits 0, 9, 8 2, l in response to the outputs 0, 1, 2 8, 9 of the decoders, and a plurality of bistable circuits, each one of the bistable circuits being connected between two adjacent decimal counting circuits such that it is set by a signal firstly applied to the preceeding decimal counting circuit and reset by the tenth signal and that the bistable circuit sends a signal to the succeeding decimal counting circuit when it is in its set condition.
BRIEF DESCRIPTION OF THE DRAWING FIG. 5 shows a block diagram of an improved count display circuit and FIG. 6 shows waveforms to explain the operation of the count display circuit shown in FIG. 5.
DESCRIPTION OF THE PREFERRED EMBODIMENTS The preferred embodiment of the novel count display system shown in FIG. 1 comprises an input terminal IN supplied with an input signal of a frequency f,,
a gate control signal input terminal TB supplied with a gate control signal of a frequency f, and a clock pulse input signal CP supplied with a clock pulse (reference pulse) of afrequency f The gate control signal applied to terminal TB is coupled to a flip-flop circuit FFl for enabling various gate circuits to be described later for an interval T,. A gate circuit G is enabled by the output from the flip-flop circuit FFl for supplying the signal applied to input terminal IN to the succeeding stages for the interval T There is provided a prescaler PR connected to receive the output from gate circuit G In this example, it is assumed that the prescaler has a ratio of frequency division of 1/100. A gate circuit G is connected to be enabled by the output from flip-flop circuit FFl for supplying the signal from the prescaler PR to the second count display device CD2 in the succeeding stage for the interval T Another flip-flop circuit FF2 is provided which is connected to be set when the output from flip-flop circuit FFl terminates and reset by the output from the prescaler PR. Gate circuits G and G are connected to be enabled by the output from flip-flop circuit FF2 for supplying the clock pulses applied to the clock pulse input terminal CF to succeeding stages for a predetermined time, the output of the gate circuit G being connected to the output side of gate circuit 0,, or the input side of prescaler PR.
There are provided a plurality of low speed counting circuits 10DC to 10"DC, memory decoders M" to M" each connected to a corresponding one of low speed counting circuits 10DC to 10DC and display units D to D" respectively connected to memory decorders M to M". These elements are grouped as shown into a first count display device CD1 for counting numerals up to 100 (units order and tens order) and a second count display device CD2 for counting numerals more than 100 (hundreds and more significant orders). The low speed counting circuit lDC of the first count display device CD1 is supplied with the output from gate circuit 0;; whereas the low speed counting circuit DC of the second count display device CD2 is supplied with the output from the gate circuit G Various elements of the second count display device CD2 have the same construction as those of a conventional count display circuit. A reset terminal RE is provided for supplying a reset signal to low speed counting circuits 10DC to 10"DC.
With reference now to FIG. 2, the operation of the novel count display system will be described hereunder.
Assume now that a gate control signal of a period T, as shown in FIG. 2a is impressed upon the gate control signal input terminal TB while an input signal (FIG. having a period 1, is continuously supplied to input terminal IN, then the flip-flop circuit FFl will repeat its ON-OFF operations with the period T, as shown in FIG. 2b to enable gate circuits 6, and G for an interval T Consequently, the input signal supplied to input terminal IN is sent to the prescaler PR via gate circuit G and counted by the prescaler. FIG. 2d shows the input signal to be counted. As above described, the prescriber is constructed to have a ratio of frequency division of H100, or to provide one output per I00 inputs thus producing one output each time it counts up 100 input signals which is applied to gate circuit G As this gate circuit is controlled by the output from flipflop circuit FFl, the gate circuit G is maintained in the enabled condition when it receives the output from the prescaler so that the output from the prescaler is sent to the low speed counting circuit 10 DC of the second count display device CD2 and is then displayed by the display unit D via memory decoder M At this time, since flip-flop circuit FF2 simultaneously, or substantially simultaneously receives a signal from flip-flop circuit FFl and the reset signal from prescaler PR it does not enable gate circuits G and G Where the input signal supplied to input terminal IN has a longer period, for example, as shown in FIG. 2c, where only 76 input signals are supplied during the interval T in which flip-flop circuit FFl is operating, the prescaler PR will count 76 input signals during the interval T as shown in FIG. 2d so that the prescaler PR does not produce any output within this interval T,. For this reason, flip-flop circuit FF2 is constructed to be set when flip-flop circuit FFl does not send out any signal, as shown in FIG. 2g, thus enabling gate circuits G and G Accordingly, the clock pulse supplied to the clock pulse input terminal CP is supplied to prescaler PR via gate circuit G so that the prescaler adds the clockpulses to the count of 76 which has been counted up by this time and when it counts up a total of signals it produces one output, as shown in FIG. 22', which is supplied to gate circuit G and to flip-flop circuit FF2, thus resetting the same. In this example, the number of clock pulses counted by prescaler PR equals 24 and the output from the prescaler is not sent to the second count display device CD2 because gate circuit G is now disenabled. Gate circuits G and G, are also disenabled so that no clockpulses are sent to succeeding stages.
Concurrently with the application of the clock pulse to the prescaler PR, the clock pulse is also sent to the low speed counting circuit 10DC of the first count display device CD1 via gate circuit G which is displayed by display unit D through memory decorder M". At this time, the number of clock pulses sent to the low speed counting circuit 10DC is equal to the number of clock pulses that are counted by the prescaler PR, that is 24, in this case. As a consequence, two signals are supplied to low speed counting circuit 10DC. After being decoded by memory decoders M and M these signals are supplied to display units D and D to display digits 7 and 6, respectively. At this time, since there is no input signal to the prescaler, it is not necessary to reset the same.
Where the input signal supplied to input terminal IN has a shorter period, for example when 176 input signals are supplied during the interval T, in which the flip-flop circuit FFl is operating, the prescaler PR will produce one output when it counts up 100 input signals, which is sent to the low speed counting circuit l0 DC of the second count display device CD2 via gate circuit G When the next 76 pulses are supplied to the prescaler PR, the flip-flop circuit FF2 is set in the same manner as in the case discussed above where the period of the input signal is longer, thus enabling gate circuits 6:, and G, for supplying 24 clock pulses to the low speed counting circuit 10DC of the first count display device CD1. Consequently, display unit D of the second count display device CD2 displays a digit 1 whereas display units D and D of the first count display device CD1 display digits 7 and 6, respectively.
FIG. 3 shows the connection between displays units D and D, memory decoders M" and M, and low speed counting circuits DC and 10DC of the first count display device CD1. The memory decoder is constructed to produce 10 outputs of 0,1 9 according to decimal system in response to signals 1,2,4,8 supplied by the low speed counting circuit 10DC. The display unit D" is connected to the outputs 0,1, 9 of the memory decoder M in the order of 0,9,8,7 2,1. In the same manner, the memory decoder M is constructed to provide 10 outputs in response to the signals supplied from the low speed counting circuit 10DC and the display unit D is connected to'the outputs 0,l,2,3 8,9 of the memory decoder M in the order of9,8,7,6. .2, 1,0.
Accordingly, in this example, memory decoders M and M provide output signals 4 and 2 whereby display units'D and D display a numeral 76.
Considering the resolution of the system, when the interval of the clock pulses is lus and when the frequency f}, of the input signal equals 100 MH respective countdisplay devices are required to have a resolution of at most lMI-I The counting time or measuring time is expressedby the sum of the time in which the gate control signal is supplied and the read out time. The former equals one second, for example, and the latter, equals 100 ts assuming the ratio of frequency division of the prescaler PR of l/ 100 and the interval of the clock pulses of 1 us, so that the measuring time can be greatly reduced when compared with the prior art system.
As the prescaler is not required to have a precise ratio of frequency division it can be constructed with a conventional integrated circuit available on the market.
While in the above description it was assumed that the prescaler has a ratio of frequency division of l'/ l 00, it is to be understood that the ratio is not limited to this particular value. It desired a ratio of frequency division of H10 can also be used.
Although in the illustrated example, low speed decimal counting circuits were shown, a combination of a purely binary counting circuit and a circuit which converts binary numbers into decimal can also be used. In such a case, all circuit elements can be fabricated as integrated circuit elements.
Thus, it will be noted that the invention provides a novel counting system which can count directly high frequency pulses, can provide the desired resolution without the necessity of increasing the ratio of frequency division, can greatly reduce the measuring time even when the resolution is increased, can readily read out indirectly the content of the prescaler and yet has a simple construction requiring low power. Moreover, according to this system it is not necessary to reset the prescaler to zero.
In the modified embodiment shown in FIG. 4 reference characters CP, IN and TB show identical input terminals as those shown in FIG. 1. In this case, however, a single flip-flop circuit FF is used for enabling gate circuits 0;, and G, for the interval T in response to the control signal supplied to the gate control signal input terminal TB. Gate circuit G is connected to be enabled by the gate control signal supplied to gate control signal input terminal TB for supplying the signal supplied to input terminal IN to succeeding stages for interval T In this embodiment, the prescaler PR comprises n cascade connected frequency dividers A A A,,, each having a ratio of frequency division of U2, and n cascade connected frequency dividers B B B,,, connected in series with the first group and each having a ratio of frequency division of 1/5. Thus, the overall ratio of the frequency division of .the prescaler equals l/l0 The reason of disposing the group of the frequency divider circuits of the ratio H2 in front of the group of the frequency divider circuits of the ratio of 1/5 is based on the consideration of the characteristics of the component parts presently available on the market. More particularly, since signals of considerably high frequencies are supplied to the earlier stages of the prescaler, frequency divider circuits of the ratio of 1/2 which can be readily formed to have relatively high frequency characteristics, about 500 MH for example, are included in the earlier stages.
Gate circuit G is connected to be enabled by the gate control signal supplied to terminal TB for supplying the output signal from the prescaler to the succeeding count display devices .for interval T Flip-flop circuit FF functions to supply the output to the succeeding stages in response to the gate control signal and to stop supply of the output in response to the output from the prescaler and is reset by the reset signal supplied to the reset'terminal in a manner to be described later. As above described, gate circuits G and G are enabled by the output from flip-flop circuit FF for supplying the clock pulses supplied to the clock pulse input terminal GP to the succeeding stages for a predetermined interval, the output of the circuit 6., being connected to the output of gate circuit G, or the input to the prescaler PR. n decimal counting circuits 10DC to 10"DC are connected in series and decoders D to to D" are respectively connected to the outputs of the decimal counting circuit. Each decoder functions to convert the outputs I, 2, 4, 8 from each counting circuit into decimal digits of 0, l, 2 8, 9 as in the first embodiment. Again, display units D to D" are connected to the outputs of respective decoders.
The reset signal is supplied to a reset terminal RE for resetting decimal counting circuits 10DC to 10"DC and flip-flop circuit FF and the output from the prescaler is sent to a conventional count display device, not shown, via gate circuit G and an output terminal OT.
The embodiment shown in FIG. 4 operates substantially in the same manner asthat shown in FIG. 1, especially when the ratio of frequency division of the prescaler equals l/lOO.
As above described according to this embodiment the prescaler is comprised by a number of serially connected frequency dividers of the ratios of frequency division of H2 and 1/5, respectively. Consequently, to provide a ratio of frequency division of II I00 it is only necessary to use two frequency dividers of the ratio of H2, each, and two frequency dividers of the ratio of l/5, each, thus obviating the necessity of using two frequency dividers of the ratio of l/ 10 which have more complicated circuit construction. As a consequence, a resolution of only 25MI-I is sufficient for each frequency divider of the ratio of US. To provide an overall ratio of frequency division of l/l000, it is necessary to use only three frequency dividers of the ratio of H2 in the earlier stages and three frequency dividers of the ratio of 1/5 in the later stages.
In the operation of the count display device shown in FIG. 4 when six input signals are supplied these signals are first counted by decimal counting circuit 10DC and are thence sent to decoder D which functions to convert the input signal to a decimal number which is supplied to output terminal 6. At this time since no input signal is supplied to decoder D from decimal counting circuit 10DC an output appears on its output terminal. The display unit I receives the output of decoder D appearing at output terminal 6 at the corresponding input terminal 4 whereas the display unit I receives the output at the output terminal 0 of decoder D at the corresponding input terminal 9, thus displaying a numeral 94 which is a complement of 6 with respect to 100.
With such a construction, however, when these decimal counting circuits 10"DC and 10DC are reset by a reset signal supplied to reset terminal RE, the outputs of both decoders D and D appear at their 0 output terminals thus displaying a numeral 90 upon resetting.
The invention further contemplates the provision of a novel count display device or circuit free from such defect.
FIG. shows a block diagram of the novel count display circuit comprising a flip-flop circuit FFl having a set terminal S and a reset terminal R. To the set terminal S is applied a set signal when a decimal counting circuit DCl produces a 1 output. More particularly, flip-flop circuit FFl is set by the first pulse supplied to flip-flop circuit FFl and maintains its set state until a reset signal is supplied to reset terminal RE. Further, the flip-flop circuit is connected to receive at its reset terminal R a reset signal from decimal counting circuit DCl when it counts up input signals. The output of flip-flop circuit FF] is connected to the input of a decimal counting circuit DC2 of the next order of magnitude to supply a set output.
Display unit D2 for displaying digit of tens order corresponds to the display unit I shown in FIG. 4 but differs therefrom in that its input terminal 0 is positioned to the left of input terminal 9. In other words, ten output terminals 0, l, 2 8, 9 of decoder DEC2 correspond respectively to input terminals 0, 9, 8 7 2, 1 of display unit D'2. For example, input terminal 0 of display unit D2 corresponds to output terminal 0 of decoder DEC2 whereas input terminal 9 of display unit D2 to output terminal 1 of decoder DEC2. In other words, display unit D1 and decoder DECl for units order of magnitude and display unit D2 and decoder DEC2 for tens orders of magnitude are constructed identically.
The operation of the count display circuit shown in FIG. 5 will be described with reference to FIG. 6.
When pulses having a period T1 as shown in FIG. 6a are impressed upon input terminal IN, decimal counting circuit DCl counts successively these pulses to provide outputs at terminals 1, 2, 4 and 8 corresponding to respective counts. FIG. 6b shows the output 1 whereas FIG. 6c output 8. Consequently, the decimal counting circuit DC 1 supplies a set signal to the set terminal of flip-flop circuit FFl in response to the first signal P1 to set the flip-flop circuit PM as shown in FIG. 6d.
whereupon the output of the flip-flop circuit FF1 is supplied to the second decimal counting circuit DC2 to cause it to provide an 1 output. Decoder DEC2 converts this output into a decimal number which is supplied to display unit D2 through terminals 1 and 9, thus displaying a digit 9. At this time, since a signal is supplied to the input terminal 9 of display unit D1 from the output terminal 1 of decoder DECl this display unit D1 also displays 9. Thus these display units cooperate to display a numeral 99 when the first signal P1 is supplied.
The set condition of flip-flop circuit 1 is maintained until decimal counting circuit DCl counts up 10 signals and when the tenth signal P is supplied the counting circuit DCl supplies a reset signal to the reset terminal R of the flip-flop circuit FFl to reset the same. At this time, although no output is supplied to decimal count ing circuit DC2 from flip-flop circuit FFl, since the output is continuously supplied to input terminal 9 of display unit D2 from output terminal 1 of decoder DEC2, display unit D2 still displays a digit 9. Consequently, both display units D1 and D2 cooperate to display a numeral 90.
Upon receiving the eleventh signal P at the input terminal IN, decimal counting circuit DCl functions to supply a set signal to the set terminal S of the flip-flop circuit in the same manner as when it receives the first signal P1. Accordingly, the flip-flop circuit FFl is set and provides an output to the decimal counting circuit DC2, so that an output is supplied to decoder DEC2 from the output terminal 2 of counting circuit DC2. Decoder DEC2 converts this output into a decimal number which is supplied to display unit D2 through output terminal 2, whereby display unit D2 displays a digit 8. Since at this time display unit D1 is displaying a digit 9 the overall display is 98. The same operations are repeated for succeeding input signals.
Although the above description refers to the display of numerals of two orders of magnitude it will be clear the the number of the orders of magnitude can be increased to any desired value. For example, to display numerals of three orders of magnitude, a flip-flop circuit FF2 is added between decimal counting circuit DC2 and the decimal counting circuit (not shown) for the hundreds order such that when decimal counting circuit DC2 receives the first signal the flip-flop circuit FF2 is set and when the decimal counting circuit DC2 receives the tenth signal the flip-flop circuit is reset.
Thus, according to this improved count display circuit, complements of the signals supplied to the input terminal can be displayed exactly. Accordingly, this display circuit is suitable to display a remaining period.
What is claimed is 2 l. A count display system comprising a first count display device for counting and displaying numerals of lower orders of magnitude, a second count display device for counting and displaying numerals of higher orders of magnitude, a prescaler having a ratio of frequency division preset in accordance with said lower orders, first gate circuit means responsive to a gate control signal for supplying input signals to said prescaler for a predetermined time interval, second gate circuit means responsive to said gate control signal for supplying the output from said prescaler to said second count display device, reference pulse control means responsive to said gate control signal and the output from said prescaler for controlling a supply of reference pulses, means controlled by the output from said reference pulse control means for supplying said reference pulses to said prescaler, and means for supplying pulses of the number as the reference pulses supplied to said prescaler to said first count display device so as to calculate the difference between the limiting value of the frequency division of said prescaler and the value actually counted by utilizing said reference pulses whereby to display the value actually counted.
2. A count display system comprising a plurality of successive count display devices, a prescaler having a ratio of frequency division preset in accordance with the number of orders of magnitude to be displayed, first gate means responsive to a gate control signal for supplying input signals tosaid prescaler for a predetermined time interval, second gate circuit means responsive to said gate control signal for supplying the output from said prescaler to succeeding count display devices, reference pulse control means responsive to said gate control signal and the output from said prescaler for controlling a supply of reference pulses, means controlled by the output from said reference pulse control means for supplying said reference pulses to said prescaler, and means for supplying pulses of the same number as the reference pulses supplied to said prescaler to said count display devices, said prescaler including a plurality of serially connected frequency dividers of the ratio of frequency division of 1/2 each which are connected in the earlier stages of said prescaler and a plurality of serially connected frequency dividers of the ratio of frequency division of US each which are connected in series with said first mentioned frequency dividers in the later stages of said prescaler, so that the difference between the limiting value of the frequency division of said prescaler and the value actually calculated is determined by utilizing said reference pulses, whereby to display the value actually counted.
3. The count display circuit according to claim 2 wherein said count display devices comprise a plurality of serially connected decimal counting circuits for different orders of magnitude, a plurality of decoders for converting the outputs of respective decimal counting circuits into respective decimal numbers, a plurality of display units associated with respective decoders for displaying digits 0,9,8, 2, l in response to the outputs 0,1,2 8, 9 of said decoders and a plurality of bistable circuits, each one of said bistable circuits being connected between two adjacent decimal counting circuits such that it is set by a signal firstly applied to the preceding decimal counting circuit and reset by the tenth signal applied to the preceding decimal counting circuit, said bistable circuit being adapted to send a signal to the succeeding decimal counting circuit with it is in its set condition.
4. The count display system according to claim 1 wherein each of said count display devices comprises a decimal counting circuit, a decoder connected to said decimal counting circuit for converting the outputs thereof into decimal numbers and a display unit for displaying said decimal numbers.
5. The count display system according to claim 2 wherein each of said count displa devices comprisesa decimal counting circuit, a deco er connected to said decimal counting circuit for converting the outputs thereof into decimal numbers and a display unit for displaying said decimal numbers.

Claims (5)

1. A count display system comprising a first count display device for counting and displaying numerals of lower orders of magnitude, a second count display device for counting and displaying numerals of higher orders of magnitude, a prescaler having a ratio of frequency division preset in accordance with said lower orders, first gate circuit means responsive to a gate control signal for supplying input signals to said prescaler for a predetermined time interval, second gate circuit means responsive to said gate control signal for supplying the output from said prescaler to said second count display device, reference pulse control means responsive to said gate control signal and the output from said prescaler for controlling a supply of reference pulses, means controlled by the output from said reference pulse control means for supplying said reference pulses to said prescaler, and means for supplying pulses of the number as the reference pulses supplied to said prescaler to said first count display device so as to calculate the difference between the limiting value of the frequency division of said prescaler and the value actually counted by utilizing said reference pulses whereby to display the value actually counted.
2. A count display system comprising a plurality of successive count display devices, a prescaler having a ratio of frequency division preset in accordance with the number of orders of magnitude to be displayed, first gate means responsive to a gate control signal for supplying input signals to said prescaler for a predetermined time interval, second gate circuit means responsive to said gate control signal for supplying the output from said prescaler to succeeding count display devices, reference pulse control means responsive to said gate control signal and the output from said prescaler for controlling a supply of reference pulses, means controlled by the output from said reference pulse control means for supplying said reference pulses to said prescaler, and means for supplying pulses of the same number as the reference pulses supplied to said prescaler to said count display devices, said prescaler including a plurality of serially connected frequency dividers of the ratio of frequency division of 1/2 each which are connected in the earlier stages of said prescaler and a plurality of serially connected frequency dividers of the ratio of frequency division of 1/5 each which are connected in series with said first mentioned frequency dividers in the later stages of said prescaLer, so that the difference between the limiting value of the frequency division of said prescaler and the value actually calculated is determined by utilizing said reference pulses, whereby to display the value actually counted.
3. The count display circuit according to claim 2 wherein said count display devices comprise a plurality of serially connected decimal counting circuits for different orders of magnitude, a plurality of decoders for converting the outputs of respective decimal counting circuits into respective decimal numbers, a plurality of display units associated with respective decoders for displaying digits 0,9,8, . . . 2, 1 in response to the outputs 0,1,2 . . . 8, 9 of said decoders and a plurality of bistable circuits, each one of said bistable circuits being connected between two adjacent decimal counting circuits such that it is set by a signal firstly applied to the preceding decimal counting circuit and reset by the tenth signal applied to the preceding decimal counting circuit, said bistable circuit being adapted to send a signal to the succeeding decimal counting circuit with it is in its set condition.
4. The count display system according to claim 1 wherein each of said count display devices comprises a decimal counting circuit, a decoder connected to said decimal counting circuit for converting the outputs thereof into decimal numbers and a display unit for displaying said decimal numbers.
5. The count display system according to claim 2 wherein each of said count display devices comprises a decimal counting circuit, a decoder connected to said decimal counting circuit for converting the outputs thereof into decimal numbers and a display unit for displaying said decimal numbers.
US117374A 1970-02-24 1971-02-22 Count display system Expired - Lifetime US3705296A (en)

Applications Claiming Priority (3)

Application Number Priority Date Filing Date Title
JP1535570A JPS4942194B1 (en) 1970-02-24 1970-02-24
JP1535670A JPS4942195B1 (en) 1970-02-24 1970-02-24
JP1535470A JPS4942193B1 (en) 1970-02-24 1970-02-24

Publications (1)

Publication Number Publication Date
US3705296A true US3705296A (en) 1972-12-05

Family

ID=27280974

Family Applications (1)

Application Number Title Priority Date Filing Date
US117374A Expired - Lifetime US3705296A (en) 1970-02-24 1971-02-22 Count display system

Country Status (3)

Country Link
US (1) US3705296A (en)
DE (1) DE2108758A1 (en)
GB (1) GB1333855A (en)

Cited By (7)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US3777121A (en) * 1972-11-06 1973-12-04 Rothmans Of Pall Mall Electronic counter
US3863153A (en) * 1971-11-10 1975-01-28 Philips Corp Speed measurement and indication apparatus
US3872288A (en) * 1971-11-01 1975-03-18 Pentron Industries Dual distance calculating and display apparatus
US3976859A (en) * 1974-03-06 1976-08-24 Ferranti Limited Presettable multi-stage binary-coded decimal counters
US4093850A (en) * 1977-02-22 1978-06-06 Cutler-Hammer, Inc. Ratemeter which calculates the reciprocal of the period
US4099048A (en) * 1976-11-09 1978-07-04 Westinghouse Electric Corp. Count logic circuit
US4477920A (en) * 1982-02-26 1984-10-16 Hewlett-Packard Company Variable resolution counter

Citations (4)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US3067341A (en) * 1959-06-20 1962-12-04 Olympia Werke Ag Reversible electronic sequence switching network
US3230383A (en) * 1962-03-12 1966-01-18 Bunker Ramo Clock pulse counter
US3413449A (en) * 1965-04-26 1968-11-26 Bell Telephone Labor Inc Rate registering circuit
US3420988A (en) * 1964-05-25 1969-01-07 Int Standard Electric Corp Digital counting equipments

Patent Citations (4)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US3067341A (en) * 1959-06-20 1962-12-04 Olympia Werke Ag Reversible electronic sequence switching network
US3230383A (en) * 1962-03-12 1966-01-18 Bunker Ramo Clock pulse counter
US3420988A (en) * 1964-05-25 1969-01-07 Int Standard Electric Corp Digital counting equipments
US3413449A (en) * 1965-04-26 1968-11-26 Bell Telephone Labor Inc Rate registering circuit

Cited By (7)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US3872288A (en) * 1971-11-01 1975-03-18 Pentron Industries Dual distance calculating and display apparatus
US3863153A (en) * 1971-11-10 1975-01-28 Philips Corp Speed measurement and indication apparatus
US3777121A (en) * 1972-11-06 1973-12-04 Rothmans Of Pall Mall Electronic counter
US3976859A (en) * 1974-03-06 1976-08-24 Ferranti Limited Presettable multi-stage binary-coded decimal counters
US4099048A (en) * 1976-11-09 1978-07-04 Westinghouse Electric Corp. Count logic circuit
US4093850A (en) * 1977-02-22 1978-06-06 Cutler-Hammer, Inc. Ratemeter which calculates the reciprocal of the period
US4477920A (en) * 1982-02-26 1984-10-16 Hewlett-Packard Company Variable resolution counter

Also Published As

Publication number Publication date
DE2108758A1 (en) 1971-09-16
GB1333855A (en) 1973-10-17

Similar Documents

Publication Publication Date Title
US4017719A (en) Binary rate multiplier with means for spacing output signals
US3705296A (en) Count display system
US3749896A (en) Leading zero suppression display system
US3597641A (en) Integrated circuit chips
US3230353A (en) Pulse rate multiplier
GB1259061A (en)
US3992635A (en) N scale counter
GB1323162A (en) Mean-rate indicating apparatus
US3745315A (en) Ripple-through counters having minimum output propagation delay times
US3588833A (en) Interlaced dynamic data buffer
US5029191A (en) Binary counter with resolution doubling
US3200339A (en) Binary pulse counter for radices 2x+1 where x is any integer
US3600686A (en) Binary pulse rate multipliers
US3617722A (en) Multiple-character generator
US4031693A (en) Electronic digital clocks
GB1352544A (en) Digital clocks
US3651415A (en) Bidirectional counter
GB991765A (en) Incremental integrator and differential analyser
US3918250A (en) Multi-channel digital clock
US3246249A (en) Programmable digital high and low limit detector system
JPS5718128A (en) Frequency dividing circuit
US3654612A (en) Display system using a cathode-ray tube
US3310800A (en) System for converting a decimal fraction of a degree to minutes
JP3338294B2 (en) Counter circuit
US3222503A (en) Set-reset indicator and variable digit counter and indicator