US20230299229A1 - Display apparatus - Google Patents

Display apparatus Download PDF

Info

Publication number
US20230299229A1
US20230299229A1 US18/200,385 US202318200385A US2023299229A1 US 20230299229 A1 US20230299229 A1 US 20230299229A1 US 202318200385 A US202318200385 A US 202318200385A US 2023299229 A1 US2023299229 A1 US 2023299229A1
Authority
US
United States
Prior art keywords
wafers
display apparatus
subpixels
wafer
emit light
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Pending
Application number
US18/200,385
Inventor
Ji Hoon Park
Ji Hun Kang
Chae Hon KIM
Yong Hyun Baek
Hyo Shik CHOI
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
Seoul Viosys Co Ltd
Original Assignee
Seoul Viosys Co Ltd
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Seoul Viosys Co Ltd filed Critical Seoul Viosys Co Ltd
Priority to US18/200,385 priority Critical patent/US20230299229A1/en
Publication of US20230299229A1 publication Critical patent/US20230299229A1/en
Pending legal-status Critical Current

Links

Images

Classifications

    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L33/00Semiconductor devices having potential barriers specially adapted for light emission; Processes or apparatus specially adapted for the manufacture or treatment thereof or of parts thereof; Details thereof
    • H01L33/005Processes
    • H01L33/0095Post-treatment of devices, e.g. annealing, recrystallisation or short-circuit elimination
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L22/00Testing or measuring during manufacture or treatment; Reliability measurements, i.e. testing of parts without further processing to modify the parts as such; Structural arrangements therefor
    • H01L22/30Structural arrangements specially adapted for testing or measuring during manufacture or treatment, or specially adapted for reliability measurements
    • H01L22/34Circuits for electrically characterising or monitoring manufacturing processes, e. g. whole test die, wafers filled with test structures, on-board-devices incorporated on each die, process control monitors or pad structures thereof, devices in scribe line
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L22/00Testing or measuring during manufacture or treatment; Reliability measurements, i.e. testing of parts without further processing to modify the parts as such; Structural arrangements therefor
    • H01L22/20Sequence of activities consisting of a plurality of measurements, corrections, marking or sorting steps
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L25/00Assemblies consisting of a plurality of individual semiconductor or other solid state devices ; Multistep manufacturing processes thereof
    • H01L25/03Assemblies consisting of a plurality of individual semiconductor or other solid state devices ; Multistep manufacturing processes thereof all the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/00, or in a single subclass of H10K, H10N, e.g. assemblies of rectifier diodes
    • H01L25/04Assemblies consisting of a plurality of individual semiconductor or other solid state devices ; Multistep manufacturing processes thereof all the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/00, or in a single subclass of H10K, H10N, e.g. assemblies of rectifier diodes the devices not having separate containers
    • H01L25/075Assemblies consisting of a plurality of individual semiconductor or other solid state devices ; Multistep manufacturing processes thereof all the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/00, or in a single subclass of H10K, H10N, e.g. assemblies of rectifier diodes the devices not having separate containers the devices being of a type provided for in group H01L33/00
    • H01L25/0753Assemblies consisting of a plurality of individual semiconductor or other solid state devices ; Multistep manufacturing processes thereof all the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/00, or in a single subclass of H10K, H10N, e.g. assemblies of rectifier diodes the devices not having separate containers the devices being of a type provided for in group H01L33/00 the devices being arranged next to each other
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L22/00Testing or measuring during manufacture or treatment; Reliability measurements, i.e. testing of parts without further processing to modify the parts as such; Structural arrangements therefor
    • H01L22/10Measuring as part of the manufacturing process
    • H01L22/12Measuring as part of the manufacturing process for structural parameters, e.g. thickness, line width, refractive index, temperature, warp, bond strength, defects, optical inspection, electrical measurement of structural dimensions, metallurgic measurement of diffusions

Definitions

  • the present disclosure relates to a method of fabricating a light emitting device, and in particular, to a method of fabricating a light emitting device having a stacked structure.
  • light emitting diodes As an inorganic light source, light emitting diodes have been used in various fields including displays, vehicular lamps, general lighting, and the like. With various advantages such as long lifespan, low power consumption, and rapid response, light emitting diodes have been replacing existing light sources in the art.
  • Light emitting diodes have been used as backlight light sources in display apparatuses.
  • LED displays that directly realize images using the light emitting diodes have been recently developed.
  • a display apparatus realizes various colors through mixture of blue, green and red light.
  • the display apparatus includes a plurality of pixels, each of which has subpixels corresponding to blue, green and red light, respectively.
  • a color of a certain pixel is determined based on the colors of the sub-pixels so that images can be realized through combination of such pixels.
  • LEDs can emit various colors depending upon materials thereof, it is possible to provide a display apparatus by arranging individual LED chips emitting blue, green and red light on a two-dimensional plane. However, when one LED chip is arranged in each sub-pixel, the number of LED chips may increase, which may require excessive time for a mounting process during fabrication.
  • a light emitting device having a stacked structure in which subpixels of various colors are stacked in the vertical direction has been developed.
  • the light emitting device having a stacked structure is fabricated by stacking a plurality of wafers for implementing light of different colors.
  • FIG. 1 is a schematic perspective view illustrating a method of fabricating a light emitting device having a stacked structure according to the related art.
  • a first wafer 210 , a second wafer 310 , and a third wafer 410 are prepared.
  • the first wafer 210 includes a first substrate 21 and a first LED stack 23
  • the second wafer 310 includes a second substrate 31 and a second LED stack 33
  • the third wafer 410 includes a third substrate 41 and a third LED stack 43 .
  • the first wafer 210 , the second wafer 310 , and the third wafer 410 are stacked to fabricate a light emitting device. Accordingly, the light emitting device has a structure in which the first LED stack 21 , the second LED stack 33 , and the third LED stack 43 are stacked.
  • the light emitting devices fabricated by stacking the first, the second and the third wafers 210 , 310 , and 410 have a lower yield than that of each of the wafers 210 , 310 , and 410 .
  • the light emitting devices fabricated by stacking these wafers has a considerably low yield. Accordingly, due to the defective location of one wafer, the light emitting device including favorable locations of the other wafers is discarded, resulting in a large loss.
  • Exemplary embodiments provide a method of fabricating a light emitting device having a stacked structure for increasing a process yield of the fabrication.
  • a method of fabricating a light emitting device having a stacked structure includes (i) measuring an emission wavelength for each predetermined measurement location of each wafer in a first group of wafers.
  • the first group of wafers includes a plurality of first wafers, a plurality of second wafers, and a plurality of third wafers, and a set of wafers comprises at least one of the first wafers, at least one of the second wafers, and at least one of the third wafers.
  • the method further includes (ii) determining whether each measurement location is defective or not based on a measurement result of the emission wavelength of each location, (iii) forming a test stacked structure by combining said one of the first wafers, said one of the second wafers, and said one of the third wafers in the set of wafers, (iv) calculating a combination yield of the test stacked structure based on a count of defective measurement locations that overlap in the test stacked structure, (v) selecting one or more resultant combinations of the first, the second and the third wafers by comparing each combination yield of the test stacked structure, and (vi) performing a subsequent process using the resultant combinations of the first, the second and the third wafers.
  • the subsequent process includes forming a final stacked structure with the selected resultant combinations of first, the second and the third wafers.
  • the method further includes performing the subsequent process on the combinations of first, the second and the third wafers, where each combination has a combination yield greater than or equal to a reference value.
  • the method further includes determining each yield of each wafer in the first group based on the measurement result of the emission wavelength of each location.
  • determining whether each location is defective or not further includes determining whether or not the measurement result of the emission wavelength of each location is in a preset range from a target wavelength. Measuring the emission wavelength further comprises measuring the emission wavelength using photoluminescence.
  • the method further includes sorting the plurality of first wafers to follow a selected order.
  • Forming the test stacked structure further includes forming the test stacked structure by combining each first wafer following the sorted order with each second wafer and each third wafer selected in random order, respectively.
  • the method further includes preparing the first group of wafers including a total of n first wafers, a total of m second wafers, and a total of k third wafers.
  • n, m and k are natural numbers greater than zero.
  • forming the test stacked structure further includes forming the test stacked structure that include (n!) 2 different combinations of the first wafers, the second wafers, and the third wafers.
  • Calculating the combination yield of the test stacked structure further includes calculating the combination yield of all or a part of the (n!) 2 different combinations based on the count of defective measurement locations that overlap in each test stacked structure.
  • selecting the resultant combinations further comprises comparing the combination yield for all or a part of the (n!) 2 different combinations of the first wafers, the second wafers, and the third wafers.
  • the method further comprises calculating total combination yield Yt by summing the combination yield of all of a part of the (n!) 2 different combinations of the first wafers, the second wafers, and the third wafers.
  • selecting the resultant combinations further comprises selecting the resultant combinations of the first, the second and the third wafers in the order of a highest combination yield.
  • selecting the set of wafers from the first group of wafers further comprises selecting n sets of wafers from the first group of wafers, calculating the combination yield of the test stacked structure based on the n sets of wafers, selecting (m-n) sets of wafers from the first group of wafers, and calculating the combination yield of the test stacked structure based on the (m-n) sets of wafers.
  • the method further includes preparing a second group of wafers including wafers of identical types to types of the first group of wafers, measuring the emission wavelength for each predetermined measurement location of each wafer in the second group, forming another test stacked structure by combining a portion of the wafers in the first group and the wafers in the second group, and calculating combination yields of another test stacked structure based on a count of defective measurement locations that overlap in another test stacked structure.
  • a computer-readable storage medium storing a computational program for calculating combination yields of first wafers, second wafers, and third wafers in a first group, on the basis of the data on whether locations on each wafer in the first group of wafers including a group of first wafers, a group of second wafers, and a group of third wafers is defective or not, respectively.
  • the computational program upon execution by a processor, is configured to perform operations, comprising determining whether or not a measurement result of an emission wavelength for each predetermined measurement location of each wafer is in a preset range from a target wavelength, upon determination that the measurement result is outside of the preset range from the target wavelength, determining that a corresponding measurement location to the measurement result has a defect, and calculating a combination yield of a test stacked structure based on a count of overlapping defective measurement locations in the test stacked structure.
  • the test stacked structure includes a first wafer, a second wafer, and a third wafer, selected from each group and combined in each different predetermined order.
  • the operation further includes determining a resultant combination of the first wafer, the second wafer and the third wafer by comparing each combination yield of each test stacked structure.
  • the operations further comprise determining each yield of each wafer in the first group based on presence or absence of the defect on each wafer.
  • the group of first wafers comprises a total n of first wafers; the group of second wafers comprises a total m of second wafers; and the group of third wafers comprises a total k of third wafers, where n, m, and k are natural numbers and greater than zero.
  • the operations further include calculating the combination yield of the test stacked structure that include (n!) 2 different combinations of the first wafers, the second wafers, and the third wafers.
  • a method of fabricating a light emitting device having a stacked structure includes (i) preparing a first group of wafers including at least two types of wafers, (ii) measuring an emission wavelength for each location of each wafer in the first group, (iii) calculating combination yields of the wafers in the first group based on the measurement result, (iv) determining combinations of wafers based on the combination yields, and (v) performing a subsequent process using the determined combinations of wafers.
  • a computer-readable storage medium stores a computational program for calculating combination yields of first wafers, second wafers, and third wafers in a first group, on the basis of the data on whether locations on each wafer in the first group of wafers including a group of first wafers, a group of second wafers, and a group of third wafers are defective or not, respectively.
  • FIG. 1 is a schematic perspective view illustrating a method of fabricating a light emitting device having a stacked structure according to the related art.
  • FIG. 2 is a schematic flowchart illustrating a method of fabricating a light emitting device having a stacked structure according to one or more embodiments of the present disclosure.
  • FIG. 3 is a schematic plan view illustrating a mapping process of a first wafer.
  • FIG. 4 is a schematic plan view illustrating a mapping process of a second wafer.
  • FIG. 5 is a schematic plan view illustrating a mapping process of a third wafer.
  • FIG. 6 A is a table for showing one example of combination yields according to combinations of wafers.
  • FIG. 6 B is a table for showing another example of combination yields according to combinations of wafers.
  • FIG. 7 is a schematic perspective view illustrating a method of fabricating a light emitting device having a stacked structure according to one or more embodiments of the present disclosure.
  • FIG. 8 is a schematic flowchart illustrating a method of fabricating a light emitting device having a stacked structure according to one or more embodiments of the present disclosure.
  • a method of fabricating a light emitting device includes (i) determining whether each measurement location is defective or not based on a measurement result of the emission wavelength of each location, (ii) forming a test stacked structure by combining one of the first wafers, one of the second wafers, and one of the third wafers in a set of wafers, and (iii) calculating a combination yield of the test stacked structure based on a count of defective measurement locations that overlap in the test stacked structure
  • a method of fabricating a light emitting device having a stacked structure includes preparing a first group of wafers including at least two types of wafers, measuring an emission wavelength for each location of each wafer in the first group, calculating combination yields of the wafers in the first group based on the measurement result, determining combinations of wafers based on the combination yields, and performing a subsequent process using the determined combinations of wafers.
  • an optimum combination may be derived by pre-calculating combination yields of a plurality of wafers, and thus, a yield of fabricating a light emitting device may be improved.
  • the first group of wafers may include first wafers each having a first substrate and a first LED stack grown on the first substrate, second wafers each having a second substrate and a second LED stack grown on the second substrate, and third wafers each having a third substrate and a third LED stack grown on the third substrate.
  • the first, second, and third LED stacks may be configured to emit light of different colors from one another.
  • the first LED stack may be configured to emit red light
  • the second LED stack may be configured to emit blue light
  • the third LED stack may be configured to emit green light
  • the second LED stack may be disposed between the first LED stack and the third LED stack.
  • the first LED stack may be configured to emit red light
  • the second LED stack may be configured to emit green light
  • the third LED stack may be configured to emit blue light
  • the second LED stack may be disposed between the first LED stack and the third LED stack.
  • calculating the combination yields of the first group of wafers may include calculating total combination yields Yt according to all combinations of the wafers in the first group, and determining combinations of wafers based on the combination yields may be determined with a maximum combination yield among the total combination yields.
  • calculating combination yields of the first group of wafers may include fixing an order of one type of wafers in advance, and combination yields with other types of wafers may be calculated in the order of one type of wafers.
  • determining combinations of wafers based on the combination yields may be determined in order of high combination yield with other types of wafers in the order of one type of wafers.
  • the subsequent process may be performed for all combinations of wafers. In other forms, the subsequent process may be performed on combinations each having a combination yield greater than or equal to a reference value among all combinations of wafers.
  • the reference value may be about 50%, about 60%, or about 70%.
  • the method of fabricating the light emitting device may include preparing a second group of wafers including wafers of identical types as those of the first group of wafers, measuring an emission wavelength for each location of each wafer in the second group, calculating combination yields of a portion of wafers in the first group and the wafers in the second group based on the measurement result, determining combinations of wafers based on the combination yields, and performing a subsequent process on the portion of wafers in the first group and the wafers in the second group using the determined combinations of wafers.
  • the subsequent process may be performed on combinations each having a combination yield greater than or equal to a reference value among all combinations of wafers.
  • the portion of wafers in the first group may be at least a portion of wafers having combination yields less than the reference value among the combinations of the first group of wafers.
  • Calculating combination yields of the wafers in the first group may be performed using a computational program.
  • the computational program may be stored in a computer-readable recording medium.
  • a yield of each wafer may be calculated by determining whether each location is defective or not from the measurement result of an emission wavelength of each location. Furthermore, whether each location is defective or not may be determined in a preset range from a target wavelength.
  • the emission wavelength may be measured using photoluminescence.
  • a computer-readable storage medium stores a computational program for calculating combination yields of first wafers, second wafers, and third wafers in a first group, on the basis of the data on whether locations on each wafer in the first group of wafers including a group of first wafers, a group of second wafers, and a group of third wafers are defective or not, respectively.
  • the computational program may calculate combination yields for all combinations of the first wafers, the second wafers, and the third wafers.
  • the computational program may fix an order of any one of the first wafers, the second wafers, and the third wafers, and combination yields of the first wafers, the second wafers, and the third wafers may be calculated according to the fixed order of the wafers.
  • FIG. 2 is a schematic flowchart illustrating a method of fabricating a light emitting device having a stacked structure according to one or more embodiments
  • FIGS. 3 through 5 are schematic plan views illustrating a mapping process of first, second, and third wafers, respectively
  • FIGS. 6 A and 6 B are tables for showing yields according to combinations of wafers.
  • a first group of wafers is prepared.
  • the first group of wafers may include, for example, a plurality of first wafers, a plurality of second wafers, and a plurality of third wafers.
  • a first wafer 210 is shown in FIG. 3
  • a second wafer 310 is shown in FIG. 4
  • a third wafer 410 is shown in FIG. 5 .
  • FIGS. 3 , 4 , and 5 Although only one first wafer R1, only one second wafer B1, and only one third wafer G1 are shown in FIGS. 3 , 4 , and 5 , respectively, there will be provided a plurality of first wafers, a plurality of second wafers, and a plurality of third wafers.
  • first wafers there may be twelve (12) first wafers, twelve (12) second wafers and twelve (12) third wafers, a total of thirty six (36) wafers.
  • a plurality of first wafers 210 , a plurality of second wafers 310 , and a plurality of third wafers 410 may be prepared and designated as the first group.
  • the first group may include a total of thirty six (36) wafers.
  • the first group is described as including three types of wafers by way of example, the inventive concepts are not limited to three types thereof.
  • the first group may include two types of wafers, or may include four or more types of wafers.
  • the number of each of the first, second, and third wafers 210 , 310 , and 410 included in the first group may be identical to one another, but it is not limited thereto and may be different from one another.
  • the plurality of first wafers 210 may be wafers on which a growth process has been performed together in one growth apparatus. These wafers are provided through an identical run.
  • the plurality of second wafers 310 may also be wafers on which a growth process has been performed together in one growth apparatus
  • the plurality of third wafers 410 may also be wafers on which a growth process has been performed together in one growth apparatus.
  • the inventive concepts are not limited thereto.
  • the first group includes the first wafers 210 , the second wafers 310 , or the third wafers 410 grown multiple times in one growth apparatus or grown in multiple growth apparatuses. That is, the first group of wafers may be provided through multiple runs by the same or different growth apparatuses.
  • twelve (12) first wafers 210 , twelve (12) second wafers 310 , and twelve (12) third wafers 410 are included in the first group, in the following exemplary embodiment.
  • the number of wafers included in the first group is not limited thereto, and may be smaller or greater than 12.
  • each of the first wafers 210 includes a first LED stack 23 grown on a first substrate 21
  • each of the second wafers 310 includes a second LED stack 33 grown on a second substrate 31
  • each of the third wafers 410 includes a third LED stack 43 grown on a third substrate 41 .
  • FIG. 3 is a schematic plan view illustrating a mapping process of a first wafer.
  • FIG. 4 is a schematic plan view illustrating a mapping process of a second wafer.
  • FIG. 5 is a schematic plan view illustrating a mapping process of a third wafer.
  • the first LED stack 23 may emit light of a longer wavelength than those of light emitted from the second and third LED stacks 33 and 43
  • the second LED stack 33 may emit light of a longer wavelength than that of light emitted from the third LED stack 43 .
  • the first LED stack 23 may be an inorganic light emitting diode emitting red light
  • the second LED stack 33 may be an inorganic light emitting diode emitting green light
  • the third LED stack 43 may be an inorganic light emitting diode emitting blue light.
  • the second LED stack 33 may emit light of a shorter wavelength than that of light emitted from the third LED stack 43 . Accordingly, luminous intensity of light emitted from the second LED stack 33 may be reduced and luminous intensity of light emitted from the third LED stack 43 may be increased.
  • the first LED stack 23 may be configured to emit red light
  • the second LED stack 33 may be configured to emit blue light
  • the third LED stack 43 may be configured to emit green light.
  • the second LED stack 33 emits light of a shorter wavelength than that of light emitted from the third LED stack 43 , for example, blue light, but it should be noted that the second LED stack 33 may emit light of a longer wavelength than that of light emitted from the third LED stack 43 , for example, green light.
  • Each of the first, second, and third LED stacks 23 , 33 , and 43 may include an n-type semiconductor layer, a p-type semiconductor layer, and a well layer.
  • the first LED stack 23 may include an AlGaInP-based well layer
  • the second LED stack 33 may include an AlGaInN-based well layer
  • the third LED stack 43 may include an AlGaInP-based or AlGaInN-based well layers.
  • Step 201 a performance measurement is carried out for each wafer in the first group.
  • the performance measurement for locations in each wafer is carried out, and whether each location is defective or not may be determined using the measured value. For example, as illustrated in FIG. 3 , it is checked whether each of regions 23 m of the first LED stack 23 grown on the first wafer 210 is defective or not.
  • the result of checking whether each location is defective or not may be stored and mapped so that it can be checked visually by a user.
  • the mapped data can be displayed on a screen or printed on a tangible medium and can be visually inspected by a user. A user may see displays of the wafers 210 (R1), 310 (B1), and/or 410 (G1) on the screen as illustrated in FIGS.
  • 3 - 5 and defective regions 23 m may be distinctly displayed. As illustrated in FIGS. 4 and 5 , the same performance measurement and mapping for each of regions 33 m and 43 m may be carried out for the second wafer 310 and the third wafer 410 .
  • An area for each location such as the regions 22 m , 33 m , and 43 m shown in FIGS. 3 - 5 , for determining whether there is a defect or not may be arbitrarily set, and performance of a measuring tool may be considered.
  • a light emission wavelength at each location is measured using PL (photoluminescence), through which whether each location is defective or not may be determined.
  • a size of the measurement location may be determined by a PL beam size.
  • each location is defective or not, by pre-determining a favorable wavelength range. For example, when the emission wavelength measured using the PL is out of a certain range from a target wavelength, it may be determined as defective.
  • a certain range may be set to be, for example, 2 nm or the like, or may be set to be a ratio of 1% or 0.5% of the target wavelength.
  • Step 201 the performance measurement of all the wafers in the first group is completed, and whether each location of each wafer is defective or not is determined. According to the above results, a yield of each wafer may also be extracted.
  • Step 301 combination yields of the first group of wafers are calculated.
  • the combination yields of the wafers may provide different and more information than an individual yield of each wafer.
  • the light emitting devices fabricated by stacking the first, the second and the third wafers 210 , 310 , and 410 may have a lower yield than that of each of the wafers 210 , 310 , and 410 in some instances.
  • the light emitting devices fabricated by stacking these wafers may have a considerably low yield.
  • the method of fabricating a light emitting device includes forming a test stacked structure by combining one of the first wafers 210 , one of the second wafers 310 , and one of the third wafers 410 such that a combination yield of the test stacked structure is calculated based on a count of defective measurement locations that overlap in the test stacked structure.
  • Each combination yield of each test stacked structure will be compared and one or more resultant combinations of the first, the second and the third wafers 210 , 310 , and 410 will be selected.
  • a final stacked structure can be fabricated with the resultant combinations that provide higher yields.
  • a yield of each combination may be calculated through all possible combinations of the first, second, and third wafers 210 , 310 , and 410 in the first group, through which total combination yields may be derived.
  • a plurality of total combination yields may be derived, and combinations of wafers providing a maximum combination yield may be identified among the total combination yields. This will be described in detail with reference to FIGS. 6 A and 6 B .
  • FIGS. 6 A and 6 B are tables for showing yields according to combinations of wafers.
  • the first, second, and third wafers 210 , 310 , and 410 included in the first group are grouped as R group (RG; R1 through R12), B group (BG; B1 through B12, and G group (GG; G1 through G12), respectively.
  • each of the R group, B group, and G group includes 12 wafers, and R1 through R12, B1 through B12, and G1 through G12 represent respective wafers, but as described above, the inventive concepts are not limited thereto.
  • one of the 12 first wafers, one of the 12 second wafers, and one of the 12 third wafers will be selected and combined. Such combinations of selected wafers correspond to each row of the tables in FIGS. 6 A and 6 B .
  • each yield (Yd; Y1 through Y12) for the combinations C1 through C12 may be calculated based on whether each location of each wafer is defective or not, which was determined previously, and a total combination yield Yt1 may be calculated by summing these yields.
  • each individual wafer has one or more locations to be measured for the performance. After the measurement, it is determined which locations are defective or which locations are not defective. The information for the defective locations on each individual wafer is sufficient for calculating the combination yield as will be further described below.
  • the “yield” means a percentage (%) ratio of good locations to a total locations. The yield of each individual wafer can be determined based on the measurement results, but the yield of the individual wafer may not be used for calculating the combination yield.
  • combination yield C1 for the combination of R1, B1, and G1 wafers is described.
  • the combination yield depends on how many overlaps among the defective locations on each individual wafer in the combination are. More specifically, by way of example only, if ten (10) defective locations of the R1 wafer, ten (10) defective locations of B1 wafer, and ten (10) defective locations of G1 wafers overlap all together, a combination yield of the combination of R1, B1, and G1 wafers is 90%. That is, the combination yield of the combination of R1, B1, and G1 equals to 100*(100 ⁇ 10)/100.
  • the combination yield will be 70% based on the calculation of 100*(100-30)/100. Therefore, as described above, the combination yield can be calculated based on the information of the defective locations for the three wafers.
  • the total combination yield Yt1 is a total combination yield obtained when the first, second, and third wafers 210 , 310 , and 410 are combined in the combination C1 through C12 as illustrated in FIG. 6 A . Meanwhile, when they are combined differently from FIG. 6 A , the yield Yd for each combination may be changed, and thus, the total combination yield Yt will also be changed. For example, as illustrated in FIG. 6 B , even when only an order of the second wafers 310 is changed, combinations completely different from those of FIG. 6 A are formed, and accordingly, a new total combination yield Yt2 is calculated.
  • the maximum combination yield is the maximum combination yield that can be obtained by combining the first, second, and third wafers 210 , 310 , and 410 in the first group in one or more certain orders, and yields of light emitting devices may be maximized by carrying out a subsequent process with these combinations.
  • each number of the first wafers 210 , the second wafers 310 , and the third wafers 410 may be different.
  • One of the first wafers 210 , the second wafers 310 , and the third wafers 410 are selected and combined to make a stacked structure.
  • the total combination should be made with a same number of wafers. For example, there are ten (10) first wafers, fifteen (15) second wafers, and twenty (20) third wafers, their combination yields will be calculated from 10 first wafers, 10 second wafers selected from the 15 second wafers, and 10 third wafers selected from the 20 third wafers.
  • all combinations of the first, second, and third wafers 210 , 310 and 410 may be considered such that the combination yields of all combinations of the wafers 210 , 310 and 410 can be calculated with respect to the 10 first wafers, 15 second wafers, and 20 third wafers.
  • the combination yield will be calculated.
  • the calculation of the above combination yields may be performed using a computational program.
  • the computational program may calculate the yield of each combination by performing an operation based on the measurement result of each of the first, second, and third wafers 210 , 310 , and 410 .
  • the computational program may be performed using an operation device such as a computer system, and the operation may be performed based on the measurement result for each wafer.
  • the computational program may be stored in a computer-readable recording medium.
  • another method may be considered in addition to the method of considering all possible combinations as described above. For example, to reduce the number of cases, an order of one type of wafers may be fixed, and combinations of the remaining wafers may be considered. In some forms, the order of the first wafers is fixed and total combination numbers are determined by the combination of the second wafers and the third wafers.
  • the first wafers R1 through R12 may be arranged in order of high yield, and a combination having a highest yield may be derived in this order. More particularly, first, combination yields Y1 through Y12 are calculated for all combinations of the first wafer R1 having the highest yield among the first wafers R1 through R12 with the second wafers B1 through B12 and the third wafers G1 through G12, and a combination with a highest combination yield Y1 among them is determined.
  • a combination representing an optimum yield Y2 for the first wafer R2 is determined through the same manner with the second wafers and third wafers except for the second wafer and the third wafer combined with the first wafer R1.
  • first wafers R1 through R12 are described above as being fixed in advance in order of high yield
  • the second wafers B1 through B12 may be fixed in advance in order of high yield
  • the third wafers G1 through G12 may be fixed in advance in order of high yield.
  • the order of wafers having relatively high yields among the first, second, and third wafers 210 , 310 , and 410 may be fixed in advance.
  • combinations of wafers on which the process is to be performed are determined based on the calculation of the combination yields of the first, second, and third wafers 210 , 310 , and 410 in the first group.
  • the combinations of wafers on which the process is to be performed may be determined with a total combination of C1 through C12 representing a maximum combination yield Yt among all possible combinations.
  • the wafer combinations on which the process is to be performed may be determined with all combinations in which the order of the first wafers R1 through R12 is fixed in advance and individual combination yields Yd are arranged in order of high yield according to this order.
  • Step 501 the process is carried out according to the determined combinations of wafers to fabricate light emitting devices.
  • the processes may include forming an electrode on each wafer, and may also include bonding the wafers 210 , 310 , and 410 to one another. Furthermore, after the wafers are bonded to one another, at least one of the substrates 21 , 31 , and 41 may be removed.
  • Fabricating light emitting devices using the first, second, and third wafers 210 , 310 , and 410 may be performed in various ways using known techniques.
  • FIG. 7 is a schematic perspective view illustrating a method of fabricating a light emitting device having a stacked structure according to an exemplary embodiment.
  • a first wafer 210 may generally include at least one defective location 23 f
  • a second wafer 310 and a third wafer 410 may also include defective locations 33 f and 43 f respectively.
  • combinations of wafers in which the defective locations 23 f , 33 f , and 43 f of the first wafer 210 , the second wafer 310 , and the third wafer 410 are arranged at an identical location may be selected.
  • at least one of the defective locations of each wafer is set to be overlapped with the defective location of another wafer, and a manufacturing yield of the light emitting device may be improved compared to combinations of wafers in which the defective locations thereof are not overlapped.
  • the second wafer 310 is disposed on the first wafer 210 , and the third wafer 410 is disposed thereon, the inventive concepts are not limited thereto.
  • the second wafer 310 may be disposed on the third wafer 410
  • the first wafer 210 may be disposed thereon.
  • the present disclosure is not limited to all substrates 21 , 31 , and 41 disposed below as illustrated in FIG. 7 .
  • the substrate 31 of the second wafer 310 may be disposed opposite to the first wafer 210 .
  • the substrate 31 may be removed using a laser lift-off technique, for example.
  • a corresponding measurement location of the second wafer 310 with respect to each measurement location of the first wafer 410 is opposite to that in the case where the substrate 31 faces the first wafer 210 . Therefore, considering the wafer bonding method in the process, the yields of the combinations of wafers need to be calculated.
  • all the wafers may not be used in fabricating light emitting devices.
  • wafers of a combination in which a combination yield Yd is less than or equal to a reference value may be held or discarded.
  • the reference value may be set to be 50%, further, 60%, or 70%, for example.
  • discarding all of the wafer combinations in the first group each having a combination yield less than the reference value may cause losses. For example, there might be a case that a yield of one wafer may be very low and yields of other wafers may be relatively favorable, or there might be a case that, even though a yield of each of wafers is relatively favorable, a combination yield of the wafers may be relatively low because defective locations are not overlapped with one another. In this case, when the process is performed using the wafers of these combinations, the yield of the light emitting devices is poor, resulting in a greater process loss.
  • a method of utilizing the wafers in the first group will be described.
  • FIG. 8 is a schematic flowchart illustrating a method of fabricating a light emitting device having a stacked structure according to an exemplary embodiment.
  • the method of fabricating a light emitting device will be described together with the flow chart described with reference to FIG. 2 .
  • a second group of wafers is prepared.
  • the second group of wafers include first wafers 210 , second wafers 310 , and third wafers 410 as the first group of wafers.
  • the second group of wafers are wafers that do not belong to the first group and are distinguished from the first group of wafers.
  • the second group of wafers may be prepared through a different run from that for the first group of wafers.
  • the numbers of the first wafers 210 , the second wafers 310 , and the third wafers 410 included in the second group are not particularly limited.
  • the first, the second, and the third wafers 210 , 310 , and 410 may be prepared in an identical number to one another, but may be prepared in different numbers from one another.
  • Step 203 a performance measurement for each wafer in the second group is carried out.
  • the performance measurement for locations in each wafer is carried out, and whether there is a defect at each location or not may be determined using the measured value.
  • it is checked whether or not each of regions 23 m , 33 m , and 43 m of the first, second, and third LED stacks 23 , 33 , and 43 grown on the first, second, and third wafers 210 , 310 , and 410 is defective, and the result of checking of whether each location is defective or not, may be stored.
  • the defect and the corresponding location are mapped so that it can be checked visually.
  • Step 203 the performance measurement of all the wafers in the second group is completed, and whether each location of each wafer is defective or not is determined. According to the above results, a yield of each wafer may also be extracted.
  • wafer combination yields are calculated by mixing a portion of first group of wafers and the second group of wafers. For example, as described above, at least a portion of first group of wafers among the wafer combinations of the first group having combination yields less than the reference value may be merged into the wafers of second group, and total combination yields thereof may be calculated. As described above, the combination yields may be obtained by calculating the total combination yields for all combinations of all wafers, or by fixing an order of any one of the first, second, and third wafers 210 , 310 , 410 in advance and calculating an optimum yield of each combination.
  • Step 403 a total combination of wafers consisting of the portion of first group of wafers and the second group of wafers is determined based on the previously calculated yields. As such, the wafers may be combined such that the total combination of wafers may achieve the optimum yield.
  • Step 503 the process is carried out according to the determined combinations of wafers to fabricate light emitting devices. Since the process of fabricating light emitting devices for the combinations of wafers is the same as described above, detailed descriptions thereof will be omitted. In addition, it is not required to carry out the process of fabricating light emitting devices for all combinations including all or a portion of first group of wafers, all or a portion of the second group of wafers, or both, but some of these wafers may be discarded, or merged with wafers of other groups.
  • the wafers each having a relatively low combination yield among the wafers in the first group are merged with the wafers in the second group, and it is possible to reduce wafer loss by reducing discarded wafers and improving the yield.
  • individual combination yields Yd and total combination yields Yt according to various combinations of the first wafers R1 through R12, the second wafers B1 through B12, and the third wafers G1 through G12 included in the first group may be calculated using a computational program.
  • This computational program calculates a yield according to a combination of the first, second, and third wafers 210 , 310 , and 410 based on a measurement value at each location of the wafer or based on a determination as to whether there is a defect according to the measurement value.
  • the combination yields of R1, B1, and G1 in which the first wafer R1, the second wafer B1, and the third wafer G1 are combined represent percentage of the number of measurement locations where favorable measurement locations in all 3 wafers overlap when the three wafers are bonded, with respect to the total number of measurement locations in one wafer.
  • the computational program may calculate the combination yields using the data on the stored measurement location, calculate the combination yields for all possible combinations, and calculate the total combination yields Yt accordingly.
  • the calculation of the combination yields may be carried out quickly, and thus, the process time depending on the process of calculating the combination yields may be reduced. Furthermore, as described above, the number of combinations calculated may be reduced by fixing the orders of the group of first wafers RG, the group of second wafers BG, or the group of third wafers GG in advance.
  • the computational program may be integrated into a computer system to perform the procedure for calculating the combination yields.
  • the computer system may include a central processing unit (CPU), memory, and input/output interfaces.
  • the computer system may be a special-purpose computer system or a general-purpose computer system.
  • the computer system is generally coupled with an output apparatus such as a display or various input apparatuses such as mouses and keyboards through I/O interfaces.
  • the computer system may include various circuits such as cache, power supplies, clock circuits, and a communication bus.
  • the display may aid a user's visual understanding by displaying the measurement result of each wafer or the combination yields according to the combinations of wafers, for example, in a wafer map.
  • a memory 420 may include a random access memory (RAM), a read only memory (ROM), a disk drive, a tape drive, or a combination thereof.
  • RAM random access memory
  • ROM read only memory
  • disk drive a tape drive, or a combination thereof.
  • the computational program may be stored in an internal or external memory, or may be stored in the computer as software, and may be executed by the CPU.
  • the light emitting device described herein may be a display apparatus called a micro LED or a mini LED.
  • the light emitting device may be used in a large display apparatus such as an LED TV, a VR display apparatus such as a smart watch 1000 a , a VR headset 1000 b , or an AR display apparatus such as augmented reality glasses 1000 c.

Landscapes

  • Engineering & Computer Science (AREA)
  • Manufacturing & Machinery (AREA)
  • Microelectronics & Electronic Packaging (AREA)
  • Power Engineering (AREA)
  • Computer Hardware Design (AREA)
  • Automation & Control Theory (AREA)
  • Physics & Mathematics (AREA)
  • Condensed Matter Physics & Semiconductors (AREA)
  • General Physics & Mathematics (AREA)
  • Testing Or Measuring Of Semiconductors Or The Like (AREA)

Abstract

A display apparatus includes multiple pixels. The pixels can emit one or more colors of light. Light of the same color emitted by two or more of the pixels can have wavelengths that differ by no more than one percent. The pixels can include a stacked structure including two or more subpixels, with each subpixel emitting light of a different color than the other subpixels in the stacked structure.

Description

    CROSS-REFERENCE OF RELATED APPLICATIONS AND PRIORITY
  • The present application is a division of U.S. patent application Ser. No. 17/193,443, filed Mar. 5, 2021, which claims the benefit of the filing date of U.S. Provisional Application Ser. No. 62/987,132, filed Mar. 9, 2020, the disclosure of each of which is incorporated herein by reference in its entirety.
  • TECHNICAL FIELD
  • The present disclosure relates to a method of fabricating a light emitting device, and in particular, to a method of fabricating a light emitting device having a stacked structure.
  • BACKGROUND
  • As an inorganic light source, light emitting diodes have been used in various fields including displays, vehicular lamps, general lighting, and the like. With various advantages such as long lifespan, low power consumption, and rapid response, light emitting diodes have been replacing existing light sources in the art.
  • Light emitting diodes have been used as backlight light sources in display apparatuses. However, LED displays that directly realize images using the light emitting diodes have been recently developed.
  • In general, a display apparatus realizes various colors through mixture of blue, green and red light. In order to realize various images, the display apparatus includes a plurality of pixels, each of which has subpixels corresponding to blue, green and red light, respectively. A color of a certain pixel is determined based on the colors of the sub-pixels so that images can be realized through combination of such pixels.
  • Since LEDs can emit various colors depending upon materials thereof, it is possible to provide a display apparatus by arranging individual LED chips emitting blue, green and red light on a two-dimensional plane. However, when one LED chip is arranged in each sub-pixel, the number of LED chips may increase, which may require excessive time for a mounting process during fabrication.
  • Recently, in order to solve disadvantages of a conventional LED display in which subpixels are arranged on a two-dimensional plane, a light emitting device having a stacked structure in which subpixels of various colors are stacked in the vertical direction has been developed. The light emitting device having a stacked structure is fabricated by stacking a plurality of wafers for implementing light of different colors.
  • FIG. 1 is a schematic perspective view illustrating a method of fabricating a light emitting device having a stacked structure according to the related art.
  • Referring to FIG. 1 , a first wafer 210, a second wafer 310, and a third wafer 410 are prepared. The first wafer 210 includes a first substrate 21 and a first LED stack 23, the second wafer 310 includes a second substrate 31 and a second LED stack 33, and the third wafer 410 includes a third substrate 41 and a third LED stack 43.
  • Thereafter, the first wafer 210, the second wafer 310, and the third wafer 410 are stacked to fabricate a light emitting device. Accordingly, the light emitting device has a structure in which the first LED stack 21, the second LED stack 33, and the third LED stack 43 are stacked.
  • Meanwhile, since the first, second, and third wafers 210, 310, and 410 are stacked on one another to fabricate the light emitting device, the light emitting devices fabricated by stacking the first, the second and the third wafers 210, 310, and 410 have a lower yield than that of each of the wafers 210, 310, and 410. In particular, as illustrated in FIG. 1 , since defective locations 23 f, 33 f, and 43 f in the wafers 210, 310, and 410 are different from one another, the light emitting devices fabricated by stacking these wafers has a considerably low yield. Accordingly, due to the defective location of one wafer, the light emitting device including favorable locations of the other wafers is discarded, resulting in a large loss.
  • SUMMARY
  • Exemplary embodiments provide a method of fabricating a light emitting device having a stacked structure for increasing a process yield of the fabrication.
  • In one or more embodiments according to the teachings of the present disclosure, a method of fabricating a light emitting device having a stacked structure is provided. The method includes (i) measuring an emission wavelength for each predetermined measurement location of each wafer in a first group of wafers. The first group of wafers includes a plurality of first wafers, a plurality of second wafers, and a plurality of third wafers, and a set of wafers comprises at least one of the first wafers, at least one of the second wafers, and at least one of the third wafers. The method further includes (ii) determining whether each measurement location is defective or not based on a measurement result of the emission wavelength of each location, (iii) forming a test stacked structure by combining said one of the first wafers, said one of the second wafers, and said one of the third wafers in the set of wafers, (iv) calculating a combination yield of the test stacked structure based on a count of defective measurement locations that overlap in the test stacked structure, (v) selecting one or more resultant combinations of the first, the second and the third wafers by comparing each combination yield of the test stacked structure, and (vi) performing a subsequent process using the resultant combinations of the first, the second and the third wafers. The subsequent process includes forming a final stacked structure with the selected resultant combinations of first, the second and the third wafers.
  • In at least one variant, the method further includes performing the subsequent process on the combinations of first, the second and the third wafers, where each combination has a combination yield greater than or equal to a reference value.
  • In another variant, the method further includes determining each yield of each wafer in the first group based on the measurement result of the emission wavelength of each location.
  • In another variant, determining whether each location is defective or not further includes determining whether or not the measurement result of the emission wavelength of each location is in a preset range from a target wavelength. Measuring the emission wavelength further comprises measuring the emission wavelength using photoluminescence.
  • In another variant, the method further includes sorting the plurality of first wafers to follow a selected order. Forming the test stacked structure further includes forming the test stacked structure by combining each first wafer following the sorted order with each second wafer and each third wafer selected in random order, respectively.
  • In at least one variant, the method further includes preparing the first group of wafers including a total of n first wafers, a total of m second wafers, and a total of k third wafers. Here, n, m and k are natural numbers greater than zero. Where m and k are equal to n, forming the test stacked structure further includes forming the test stacked structure that include (n!)2 different combinations of the first wafers, the second wafers, and the third wafers. Calculating the combination yield of the test stacked structure further includes calculating the combination yield of all or a part of the (n!)2 different combinations based on the count of defective measurement locations that overlap in each test stacked structure.
  • In another variant, selecting the resultant combinations further comprises comparing the combination yield for all or a part of the (n!)2 different combinations of the first wafers, the second wafers, and the third wafers.
  • In further another variant, the method further comprises calculating total combination yield Yt by summing the combination yield of all of a part of the (n!)2 different combinations of the first wafers, the second wafers, and the third wafers.
  • In another variant, selecting the resultant combinations further comprises selecting the resultant combinations of the first, the second and the third wafers in the order of a highest combination yield.
  • In further another variant, where m is greater than n, selecting the set of wafers from the first group of wafers further comprises selecting n sets of wafers from the first group of wafers, calculating the combination yield of the test stacked structure based on the n sets of wafers, selecting (m-n) sets of wafers from the first group of wafers, and calculating the combination yield of the test stacked structure based on the (m-n) sets of wafers.
  • In another variant, the method further includes preparing a second group of wafers including wafers of identical types to types of the first group of wafers, measuring the emission wavelength for each predetermined measurement location of each wafer in the second group, forming another test stacked structure by combining a portion of the wafers in the first group and the wafers in the second group, and calculating combination yields of another test stacked structure based on a count of defective measurement locations that overlap in another test stacked structure.
  • In one or more embodiments according to the teachings of the present disclosure, a computer-readable storage medium, storing a computational program for calculating combination yields of first wafers, second wafers, and third wafers in a first group, on the basis of the data on whether locations on each wafer in the first group of wafers including a group of first wafers, a group of second wafers, and a group of third wafers is defective or not, respectively. The computational program, upon execution by a processor, is configured to perform operations, comprising determining whether or not a measurement result of an emission wavelength for each predetermined measurement location of each wafer is in a preset range from a target wavelength, upon determination that the measurement result is outside of the preset range from the target wavelength, determining that a corresponding measurement location to the measurement result has a defect, and calculating a combination yield of a test stacked structure based on a count of overlapping defective measurement locations in the test stacked structure. The test stacked structure includes a first wafer, a second wafer, and a third wafer, selected from each group and combined in each different predetermined order. The operation further includes determining a resultant combination of the first wafer, the second wafer and the third wafer by comparing each combination yield of each test stacked structure.
  • In at least one variant, the operations further comprise determining each yield of each wafer in the first group based on presence or absence of the defect on each wafer.
  • In another variant, the group of first wafers comprises a total n of first wafers; the group of second wafers comprises a total m of second wafers; and the group of third wafers comprises a total k of third wafers, where n, m, and k are natural numbers and greater than zero. Where n, m, and k are an identical number, the operations further include calculating the combination yield of the test stacked structure that include (n!)2 different combinations of the first wafers, the second wafers, and the third wafers.
  • In one or more embodiments according to the teachings of the present disclosure, a method of fabricating a light emitting device having a stacked structure according to an exemplary embodiment includes (i) preparing a first group of wafers including at least two types of wafers, (ii) measuring an emission wavelength for each location of each wafer in the first group, (iii) calculating combination yields of the wafers in the first group based on the measurement result, (iv) determining combinations of wafers based on the combination yields, and (v) performing a subsequent process using the determined combinations of wafers.
  • In another embodiment, a computer-readable storage medium stores a computational program for calculating combination yields of first wafers, second wafers, and third wafers in a first group, on the basis of the data on whether locations on each wafer in the first group of wafers including a group of first wafers, a group of second wafers, and a group of third wafers are defective or not, respectively.
  • DESCRIPTION OF DRAWINGS
  • FIG. 1 is a schematic perspective view illustrating a method of fabricating a light emitting device having a stacked structure according to the related art.
  • FIG. 2 is a schematic flowchart illustrating a method of fabricating a light emitting device having a stacked structure according to one or more embodiments of the present disclosure.
  • FIG. 3 is a schematic plan view illustrating a mapping process of a first wafer.
  • FIG. 4 is a schematic plan view illustrating a mapping process of a second wafer.
  • FIG. 5 is a schematic plan view illustrating a mapping process of a third wafer.
  • FIG. 6A is a table for showing one example of combination yields according to combinations of wafers.
  • FIG. 6B is a table for showing another example of combination yields according to combinations of wafers.
  • FIG. 7 is a schematic perspective view illustrating a method of fabricating a light emitting device having a stacked structure according to one or more embodiments of the present disclosure.
  • FIG. 8 is a schematic flowchart illustrating a method of fabricating a light emitting device having a stacked structure according to one or more embodiments of the present disclosure.
  • DETAILED DESCRIPTION OF EMBODIMENTS
  • Hereinafter, embodiments will be described in detail with reference to the accompanying drawings. The following embodiments are provided by way of example so as to fully convey the spirit of the present disclosure to those skilled in the art to which the present disclosure pertains. Accordingly, the present disclosure is not limited to the embodiments disclosed herein and can also be implemented in different forms. In the drawings, widths, lengths, thicknesses, and the like of devices can be exaggerated for clarity and descriptive purposes. When an element or layer is referred to as being “disposed above” or “disposed on” another element or layer, it can be directly “disposed above” or “disposed on” the other element or layer or intervening devices or layers can be present. Throughout the specification, like reference numerals denote like devices having the same or similar functions.
  • In one or more embodiments according to the teachings of the present disclosure, a method of fabricating a light emitting device includes (i) determining whether each measurement location is defective or not based on a measurement result of the emission wavelength of each location, (ii) forming a test stacked structure by combining one of the first wafers, one of the second wafers, and one of the third wafers in a set of wafers, and (iii) calculating a combination yield of the test stacked structure based on a count of defective measurement locations that overlap in the test stacked structure
  • In one or more embodiments according to the teachings of the present disclosure, a method of fabricating a light emitting device having a stacked structure includes preparing a first group of wafers including at least two types of wafers, measuring an emission wavelength for each location of each wafer in the first group, calculating combination yields of the wafers in the first group based on the measurement result, determining combinations of wafers based on the combination yields, and performing a subsequent process using the determined combinations of wafers.
  • Before performing the process, an optimum combination may be derived by pre-calculating combination yields of a plurality of wafers, and thus, a yield of fabricating a light emitting device may be improved.
  • In at least one variant, the first group of wafers may include first wafers each having a first substrate and a first LED stack grown on the first substrate, second wafers each having a second substrate and a second LED stack grown on the second substrate, and third wafers each having a third substrate and a third LED stack grown on the third substrate. The first, second, and third LED stacks may be configured to emit light of different colors from one another.
  • In another variant, the first LED stack may be configured to emit red light, the second LED stack may be configured to emit blue light, the third LED stack may be configured to emit green light, and the second LED stack may be disposed between the first LED stack and the third LED stack.
  • In further another variant, the first LED stack may be configured to emit red light, the second LED stack may be configured to emit green light, the third LED stack may be configured to emit blue light, and the second LED stack may be disposed between the first LED stack and the third LED stack.
  • In further another variant, calculating the combination yields of the first group of wafers may include calculating total combination yields Yt according to all combinations of the wafers in the first group, and determining combinations of wafers based on the combination yields may be determined with a maximum combination yield among the total combination yields.
  • In another variant, calculating combination yields of the first group of wafers may include fixing an order of one type of wafers in advance, and combination yields with other types of wafers may be calculated in the order of one type of wafers.
  • In further another variant, determining combinations of wafers based on the combination yields may be determined in order of high combination yield with other types of wafers in the order of one type of wafers.
  • In some forms, the subsequent process may be performed for all combinations of wafers. In other forms, the subsequent process may be performed on combinations each having a combination yield greater than or equal to a reference value among all combinations of wafers.
  • In one form, the reference value may be about 50%, about 60%, or about 70%.
  • In one or more embodiments according to the teachings of the present disclosure, the method of fabricating the light emitting device may include preparing a second group of wafers including wafers of identical types as those of the first group of wafers, measuring an emission wavelength for each location of each wafer in the second group, calculating combination yields of a portion of wafers in the first group and the wafers in the second group based on the measurement result, determining combinations of wafers based on the combination yields, and performing a subsequent process on the portion of wafers in the first group and the wafers in the second group using the determined combinations of wafers.
  • In at least one variant, the subsequent process may be performed on combinations each having a combination yield greater than or equal to a reference value among all combinations of wafers.
  • The portion of wafers in the first group may be at least a portion of wafers having combination yields less than the reference value among the combinations of the first group of wafers.
  • Calculating combination yields of the wafers in the first group may be performed using a computational program.
  • The computational program may be stored in a computer-readable recording medium.
  • In another variant, a yield of each wafer may be calculated by determining whether each location is defective or not from the measurement result of an emission wavelength of each location. Furthermore, whether each location is defective or not may be determined in a preset range from a target wavelength.
  • The emission wavelength may be measured using photoluminescence.
  • In one or more embodiments according to the teachings of the present disclosure, a computer-readable storage medium stores a computational program for calculating combination yields of first wafers, second wafers, and third wafers in a first group, on the basis of the data on whether locations on each wafer in the first group of wafers including a group of first wafers, a group of second wafers, and a group of third wafers are defective or not, respectively.
  • In at least one variant, the computational program may calculate combination yields for all combinations of the first wafers, the second wafers, and the third wafers.
  • In another variant, the computational program may fix an order of any one of the first wafers, the second wafers, and the third wafers, and combination yields of the first wafers, the second wafers, and the third wafers may be calculated according to the fixed order of the wafers.
  • Hereinafter, exemplary embodiments of the present disclosure will be described in detail with reference to the accompanying drawings.
  • FIG. 2 is a schematic flowchart illustrating a method of fabricating a light emitting device having a stacked structure according to one or more embodiments, and FIGS. 3 through 5 are schematic plan views illustrating a mapping process of first, second, and third wafers, respectively, and FIGS. 6A and 6B are tables for showing yields according to combinations of wafers.
  • (Step 101)
  • Referring to FIG. 2 , first, in Step 101, a first group of wafers is prepared. The first group of wafers may include, for example, a plurality of first wafers, a plurality of second wafers, and a plurality of third wafers. A first wafer 210 is shown in FIG. 3 , a second wafer 310 is shown in FIG. 4 , and a third wafer 410 is shown in FIG. 5 . Although only one first wafer R1, only one second wafer B1, and only one third wafer G1 are shown in FIGS. 3, 4, and 5 , respectively, there will be provided a plurality of first wafers, a plurality of second wafers, and a plurality of third wafers. By way of example, there may be twelve (12) first wafers, twelve (12) second wafers and twelve (12) third wafers, a total of thirty six (36) wafers. A plurality of first wafers 210, a plurality of second wafers 310, and a plurality of third wafers 410 may be prepared and designated as the first group. Using the above example, the first group may include a total of thirty six (36) wafers. Herein, although the first group is described as including three types of wafers by way of example, the inventive concepts are not limited to three types thereof. For example, the first group may include two types of wafers, or may include four or more types of wafers.
  • The number of each of the first, second, and third wafers 210, 310, and 410 included in the first group may be identical to one another, but it is not limited thereto and may be different from one another. For example, the plurality of first wafers 210 may be wafers on which a growth process has been performed together in one growth apparatus. These wafers are provided through an identical run. Similarly, the plurality of second wafers 310 may also be wafers on which a growth process has been performed together in one growth apparatus, and the plurality of third wafers 410 may also be wafers on which a growth process has been performed together in one growth apparatus. However, the inventive concepts are not limited thereto. For example, the first group includes the first wafers 210, the second wafers 310, or the third wafers 410 grown multiple times in one growth apparatus or grown in multiple growth apparatuses. That is, the first group of wafers may be provided through multiple runs by the same or different growth apparatuses. For convenience of description, it will be described that twelve (12) first wafers 210, twelve (12) second wafers 310, and twelve (12) third wafers 410 are included in the first group, in the following exemplary embodiment. However, as described above, the number of wafers included in the first group is not limited thereto, and may be smaller or greater than 12.
  • Meanwhile, each of the first wafers 210 includes a first LED stack 23 grown on a first substrate 21, each of the second wafers 310 includes a second LED stack 33 grown on a second substrate 31, and each of the third wafers 410 includes a third LED stack 43 grown on a third substrate 41.
  • FIG. 3 is a schematic plan view illustrating a mapping process of a first wafer. FIG. 4 is a schematic plan view illustrating a mapping process of a second wafer. FIG. 5 is a schematic plan view illustrating a mapping process of a third wafer.
  • The first LED stack 23 may emit light of a longer wavelength than those of light emitted from the second and third LED stacks 33 and 43, and the second LED stack 33 may emit light of a longer wavelength than that of light emitted from the third LED stack 43. For example, the first LED stack 23 may be an inorganic light emitting diode emitting red light, the second LED stack 33 may be an inorganic light emitting diode emitting green light, and the third LED stack 43 may be an inorganic light emitting diode emitting blue light.
  • In another exemplary embodiment, to adjust a color mixing ratio of light emitted from the first, second, and third LED stacks 23, 33, and 43, the second LED stack 33 may emit light of a shorter wavelength than that of light emitted from the third LED stack 43. Accordingly, luminous intensity of light emitted from the second LED stack 33 may be reduced and luminous intensity of light emitted from the third LED stack 43 may be increased. For example, the first LED stack 23 may be configured to emit red light, the second LED stack 33 may be configured to emit blue light, and the third LED stack 43 may be configured to emit green light.
  • Hereinafter, although it is exemplarily described that the second LED stack 33 emits light of a shorter wavelength than that of light emitted from the third LED stack 43, for example, blue light, but it should be noted that the second LED stack 33 may emit light of a longer wavelength than that of light emitted from the third LED stack 43, for example, green light.
  • Each of the first, second, and third LED stacks 23, 33, and 43 may include an n-type semiconductor layer, a p-type semiconductor layer, and a well layer. The first LED stack 23 may include an AlGaInP-based well layer, the second LED stack 33 may include an AlGaInN-based well layer, and the third LED stack 43 may include an AlGaInP-based or AlGaInN-based well layers.
  • (Step 201)
  • In Step 201, a performance measurement is carried out for each wafer in the first group. The performance measurement for locations in each wafer is carried out, and whether each location is defective or not may be determined using the measured value. For example, as illustrated in FIG. 3 , it is checked whether each of regions 23 m of the first LED stack 23 grown on the first wafer 210 is defective or not. The result of checking whether each location is defective or not may be stored and mapped so that it can be checked visually by a user. In some forms, the mapped data can be displayed on a screen or printed on a tangible medium and can be visually inspected by a user. A user may see displays of the wafers 210(R1), 310(B1), and/or 410(G1) on the screen as illustrated in FIGS. 3-5 and defective regions 23 m may be distinctly displayed. As illustrated in FIGS. 4 and 5 , the same performance measurement and mapping for each of regions 33 m and 43 m may be carried out for the second wafer 310 and the third wafer 410.
  • An area for each location, such as the regions 22 m, 33 m, and 43 m shown in FIGS. 3-5 , for determining whether there is a defect or not may be arbitrarily set, and performance of a measuring tool may be considered. For example, a light emission wavelength at each location is measured using PL (photoluminescence), through which whether each location is defective or not may be determined. In this case, a size of the measurement location may be determined by a PL beam size. In addition, it is determined whether there are defects at every location on the first wafer 210 where light emitting devices are to be fabricated, by measuring the emission wavelengths for predetermined locations.
  • It is possible to determine whether each location is defective or not, by pre-determining a favorable wavelength range. For example, when the emission wavelength measured using the PL is out of a certain range from a target wavelength, it may be determined as defective. A certain range may be set to be, for example, 2 nm or the like, or may be set to be a ratio of 1% or 0.5% of the target wavelength.
  • In Step 201, the performance measurement of all the wafers in the first group is completed, and whether each location of each wafer is defective or not is determined. According to the above results, a yield of each wafer may also be extracted.
  • (Step 301)
  • In Step 301, combination yields of the first group of wafers are calculated. The combination yields of the wafers may provide different and more information than an individual yield of each wafer. As the first, the second, and the third wafers 210, 310, and 410 are stacked on one another to fabricate the light emitting device, the light emitting devices fabricated by stacking the first, the second and the third wafers 210, 310, and 410 may have a lower yield than that of each of the wafers 210, 310, and 410 in some instances. As previously described in connection with FIG. 1 , since defective locations 23 f, 33 f, and 43 f in the wafers 210, 310, and 410 may be different from one another, the light emitting devices fabricated by stacking these wafers may have a considerably low yield.
  • The method of fabricating a light emitting device according to the teachings of the present disclosure includes forming a test stacked structure by combining one of the first wafers 210, one of the second wafers 310, and one of the third wafers 410 such that a combination yield of the test stacked structure is calculated based on a count of defective measurement locations that overlap in the test stacked structure. Each combination yield of each test stacked structure will be compared and one or more resultant combinations of the first, the second and the third wafers 210, 310, and 410 will be selected. A final stacked structure can be fabricated with the resultant combinations that provide higher yields.
  • There are various manners in which the combination yields are calculated. In an exemplary embodiment, all possible cases of combinations may be considered, as will be described below. More particularly, a yield of each combination may be calculated through all possible combinations of the first, second, and third wafers 210, 310, and 410 in the first group, through which total combination yields may be derived. For the combinations of wafers in the first group, a plurality of total combination yields may be derived, and combinations of wafers providing a maximum combination yield may be identified among the total combination yields. This will be described in detail with reference to FIGS. 6A and 6B.
  • FIGS. 6A and 6B are tables for showing yields according to combinations of wafers. Herein, the first, second, and third wafers 210, 310, and 410 included in the first group are grouped as R group (RG; R1 through R12), B group (BG; B1 through B12, and G group (GG; G1 through G12), respectively. Herein, each of the R group, B group, and G group includes 12 wafers, and R1 through R12, B1 through B12, and G1 through G12 represent respective wafers, but as described above, the inventive concepts are not limited thereto. As will be described below in conjunction with FIG. 7 , one of the 12 first wafers, one of the 12 second wafers, and one of the 12 third wafers, will be selected and combined. Such combinations of selected wafers correspond to each row of the tables in FIGS. 6A and 6B.
  • As illustrated in FIG. 6A, one total combination is provided by 12 combinations C1 through C12 using the first, second, and third wafers 210, 310, and 410. Each yield (Yd; Y1 through Y12) for the combinations C1 through C12 may be calculated based on whether each location of each wafer is defective or not, which was determined previously, and a total combination yield Yt1 may be calculated by summing these yields.
  • More specifically, each individual wafer has one or more locations to be measured for the performance. After the measurement, it is determined which locations are defective or which locations are not defective. The information for the defective locations on each individual wafer is sufficient for calculating the combination yield as will be further described below. Here, the “yield” means a percentage (%) ratio of good locations to a total locations. The yield of each individual wafer can be determined based on the measurement results, but the yield of the individual wafer may not be used for calculating the combination yield.
  • By way of example, calculation for a combination yield C1 for the combination of R1, B1, and G1 wafers is described. For convenience of explanation, it is assumed that there are hundred (100) locations for each individual wafer, and ten (10) defective locations for each individual wafer. The combination yield depends on how many overlaps among the defective locations on each individual wafer in the combination are. More specifically, by way of example only, if ten (10) defective locations of the R1 wafer, ten (10) defective locations of B1 wafer, and ten (10) defective locations of G1 wafers overlap all together, a combination yield of the combination of R1, B1, and G1 wafers is 90%. That is, the combination yield of the combination of R1, B1, and G1 equals to 100*(100−10)/100. If there is no overlap between the defective locations of the R1, B1, and G1 wafers, then there will be 30 defective locations for the combination of the R1, B1, and G1 wafers. Thus, the combination yield will be 70% based on the calculation of 100*(100-30)/100. Therefore, as described above, the combination yield can be calculated based on the information of the defective locations for the three wafers.
  • The total combination yield Yt1 is a total combination yield obtained when the first, second, and third wafers 210, 310, and 410 are combined in the combination C1 through C12 as illustrated in FIG. 6A. Meanwhile, when they are combined differently from FIG. 6A, the yield Yd for each combination may be changed, and thus, the total combination yield Yt will also be changed. For example, as illustrated in FIG. 6B, even when only an order of the second wafers 310 is changed, combinations completely different from those of FIG. 6A are formed, and accordingly, a new total combination yield Yt2 is calculated.
  • When the number of the first wafers 210, the second wafers 310, and the third wafers 410 is n, respectively, possible combinations may be (n!)2 combinations. More particularly, by way of example, when the number of the first, second, and third wafers 210, 310, and 410 is 12, respectively, total combination yields of (n!)2 can be calculated. Among these total combination yields of (n!)2, 12 combinations C1 through C12 representing the maximum combination yield can be determined and selected. The maximum combination yield is the maximum combination yield that can be obtained by combining the first, second, and third wafers 210, 310, and 410 in the first group in one or more certain orders, and yields of light emitting devices may be maximized by carrying out a subsequent process with these combinations.
  • In other embodiments, each number of the first wafers 210, the second wafers 310, and the third wafers 410 may be different. One of the first wafers 210, the second wafers 310, and the third wafers 410 are selected and combined to make a stacked structure. When the first, second and third wafers have different numbers, the total combination should be made with a same number of wafers. For example, there are ten (10) first wafers, fifteen (15) second wafers, and twenty (20) third wafers, their combination yields will be calculated from 10 first wafers, 10 second wafers selected from the 15 second wafers, and 10 third wafers selected from the 20 third wafers. In addition, all combinations of the first, second, and third wafers 210, 310 and 410 may be considered such that the combination yields of all combinations of the wafers 210, 310 and 410 can be calculated with respect to the 10 first wafers, 15 second wafers, and 20 third wafers. In other words, with respect to the 10 first wafers, all of 15 second wafers and all of 20 third wafers will be considered to make different combinations and for each different combination, the combination yield will be calculated.
  • In some forms, the calculation of the above combination yields may be performed using a computational program. The computational program may calculate the yield of each combination by performing an operation based on the measurement result of each of the first, second, and third wafers 210, 310, and 410. The computational program may be performed using an operation device such as a computer system, and the operation may be performed based on the measurement result for each wafer. The computational program may be stored in a computer-readable recording medium.
  • In another exemplary embodiment, another method may be considered in addition to the method of considering all possible combinations as described above. For example, to reduce the number of cases, an order of one type of wafers may be fixed, and combinations of the remaining wafers may be considered. In some forms, the order of the first wafers is fixed and total combination numbers are determined by the combination of the second wafers and the third wafers.
  • For example, the first wafers R1 through R12 may be arranged in order of high yield, and a combination having a highest yield may be derived in this order. More particularly, first, combination yields Y1 through Y12 are calculated for all combinations of the first wafer R1 having the highest yield among the first wafers R1 through R12 with the second wafers B1 through B12 and the third wafers G1 through G12, and a combination with a highest combination yield Y1 among them is determined. When a combination selection for the first wafer R1 is completed, a combination representing an optimum yield Y2 for the first wafer R2 is determined through the same manner with the second wafers and third wafers except for the second wafer and the third wafer combined with the first wafer R1. In this way, all combinations C1 through C12 representing the yields from the highest yield Y1 to a lowest yield Y12 may be determined. According to this method, the number of combinations for which the yields are to be calculated may be significantly reduced compared to that of the previous case.
  • Although the first wafers R1 through R12 are described above as being fixed in advance in order of high yield, the second wafers B1 through B12 may be fixed in advance in order of high yield, or the third wafers G1 through G12 may be fixed in advance in order of high yield. In particular, the order of wafers having relatively high yields among the first, second, and third wafers 210, 310, and 410 may be fixed in advance.
  • (Step 401)
  • In Step 401, combinations of wafers on which the process is to be performed are determined based on the calculation of the combination yields of the first, second, and third wafers 210, 310, and 410 in the first group. In an exemplary embodiment, the combinations of wafers on which the process is to be performed may be determined with a total combination of C1 through C12 representing a maximum combination yield Yt among all possible combinations. In another exemplary embodiment, the wafer combinations on which the process is to be performed may be determined with all combinations in which the order of the first wafers R1 through R12 is fixed in advance and individual combination yields Yd are arranged in order of high yield according to this order.
  • (Step 501)
  • In Step 501, the process is carried out according to the determined combinations of wafers to fabricate light emitting devices. The processes may include forming an electrode on each wafer, and may also include bonding the wafers 210, 310, and 410 to one another. Furthermore, after the wafers are bonded to one another, at least one of the substrates 21, 31, and 41 may be removed.
  • Fabricating light emitting devices using the first, second, and third wafers 210, 310, and 410 may be performed in various ways using known techniques.
  • FIG. 7 is a schematic perspective view illustrating a method of fabricating a light emitting device having a stacked structure according to an exemplary embodiment.
  • Referring to FIG. 7 , a first wafer 210 may generally include at least one defective location 23 f A second wafer 310 and a third wafer 410 may also include defective locations 33 f and 43 f respectively.
  • According to the method of fabricating a light emitting device according to an exemplary embodiment, combinations of wafers in which the defective locations 23 f, 33 f, and 43 f of the first wafer 210, the second wafer 310, and the third wafer 410 are arranged at an identical location may be selected. As shown in FIG. 7 at least one of the defective locations of each wafer is set to be overlapped with the defective location of another wafer, and a manufacturing yield of the light emitting device may be improved compared to combinations of wafers in which the defective locations thereof are not overlapped.
  • Meanwhile, although it is illustrated that the second wafer 310 is disposed on the first wafer 210, and the third wafer 410 is disposed thereon, the inventive concepts are not limited thereto. For example, the second wafer 310 may be disposed on the third wafer 410, and the first wafer 210 may be disposed thereon.
  • In addition, when the wafers are bonded, the present disclosure is not limited to all substrates 21, 31, and 41 disposed below as illustrated in FIG. 7 . For example, when the second wafer 310 is bonded onto the first wafer 210, the substrate 31 of the second wafer 310 may be disposed opposite to the first wafer 210. After the second wafer 310 is bonded onto the first wafer 210, the substrate 31 may be removed using a laser lift-off technique, for example. In this case, a corresponding measurement location of the second wafer 310 with respect to each measurement location of the first wafer 410 is opposite to that in the case where the substrate 31 faces the first wafer 210. Therefore, considering the wafer bonding method in the process, the yields of the combinations of wafers need to be calculated.
  • Meanwhile, although the process may be performed on the combinations of all the wafers 210, 310, and 410 in the first group, all the wafers may not be used in fabricating light emitting devices. For example, wafers of a combination in which a combination yield Yd is less than or equal to a reference value may be held or discarded. The reference value may be set to be 50%, further, 60%, or 70%, for example.
  • Meanwhile, discarding all of the wafer combinations in the first group each having a combination yield less than the reference value may cause losses. For example, there might be a case that a yield of one wafer may be very low and yields of other wafers may be relatively favorable, or there might be a case that, even though a yield of each of wafers is relatively favorable, a combination yield of the wafers may be relatively low because defective locations are not overlapped with one another. In this case, when the process is performed using the wafers of these combinations, the yield of the light emitting devices is poor, resulting in a greater process loss. Hereinafter, a method of utilizing the wafers in the first group will be described.
  • FIG. 8 is a schematic flowchart illustrating a method of fabricating a light emitting device having a stacked structure according to an exemplary embodiment. Herein, the method of fabricating a light emitting device will be described together with the flow chart described with reference to FIG. 2 .
  • (Step 103)
  • In Step 103, a second group of wafers is prepared. The second group of wafers include first wafers 210, second wafers 310, and third wafers 410 as the first group of wafers. However, the second group of wafers are wafers that do not belong to the first group and are distinguished from the first group of wafers. For example, the second group of wafers may be prepared through a different run from that for the first group of wafers.
  • The numbers of the first wafers 210, the second wafers 310, and the third wafers 410 included in the second group are not particularly limited. In addition, the first, the second, and the third wafers 210, 310, and 410 may be prepared in an identical number to one another, but may be prepared in different numbers from one another.
  • (Step 203)
  • In Step 203, a performance measurement for each wafer in the second group is carried out. The performance measurement for locations in each wafer is carried out, and whether there is a defect at each location or not may be determined using the measured value. As previously described with reference to FIGS. 3, 4 and 5 , it is checked whether or not each of regions 23 m, 33 m, and 43 m of the first, second, and third LED stacks 23, 33, and 43 grown on the first, second, and third wafers 210, 310, and 410 is defective, and the result of checking of whether each location is defective or not, may be stored. The defect and the corresponding location are mapped so that it can be checked visually.
  • In Step 203, the performance measurement of all the wafers in the second group is completed, and whether each location of each wafer is defective or not is determined. According to the above results, a yield of each wafer may also be extracted.
  • (Step 303)
  • In Step 303, wafer combination yields are calculated by mixing a portion of first group of wafers and the second group of wafers. For example, as described above, at least a portion of first group of wafers among the wafer combinations of the first group having combination yields less than the reference value may be merged into the wafers of second group, and total combination yields thereof may be calculated. As described above, the combination yields may be obtained by calculating the total combination yields for all combinations of all wafers, or by fixing an order of any one of the first, second, and third wafers 210, 310, 410 in advance and calculating an optimum yield of each combination.
  • (Step 403)
  • In Step 403, a total combination of wafers consisting of the portion of first group of wafers and the second group of wafers is determined based on the previously calculated yields. As such, the wafers may be combined such that the total combination of wafers may achieve the optimum yield.
  • (Step 503)
  • In Step 503, the process is carried out according to the determined combinations of wafers to fabricate light emitting devices. Since the process of fabricating light emitting devices for the combinations of wafers is the same as described above, detailed descriptions thereof will be omitted. In addition, it is not required to carry out the process of fabricating light emitting devices for all combinations including all or a portion of first group of wafers, all or a portion of the second group of wafers, or both, but some of these wafers may be discarded, or merged with wafers of other groups.
  • According to the illustrated exemplary embodiment, the wafers each having a relatively low combination yield among the wafers in the first group are merged with the wafers in the second group, and it is possible to reduce wafer loss by reducing discarded wafers and improving the yield.
  • Meanwhile, in various exemplary embodiments, individual combination yields Yd and total combination yields Yt according to various combinations of the first wafers R1 through R12, the second wafers B1 through B12, and the third wafers G1 through G12 included in the first group may be calculated using a computational program. This computational program calculates a yield according to a combination of the first, second, and third wafers 210, 310, and 410 based on a measurement value at each location of the wafer or based on a determination as to whether there is a defect according to the measurement value. For example, the combination yields of R1, B1, and G1 in which the first wafer R1, the second wafer B1, and the third wafer G1 are combined represent percentage of the number of measurement locations where favorable measurement locations in all 3 wafers overlap when the three wafers are bonded, with respect to the total number of measurement locations in one wafer. The computational program may calculate the combination yields using the data on the stored measurement location, calculate the combination yields for all possible combinations, and calculate the total combination yields Yt accordingly.
  • By using the computational program, the calculation of the combination yields may be carried out quickly, and thus, the process time depending on the process of calculating the combination yields may be reduced. Furthermore, as described above, the number of combinations calculated may be reduced by fixing the orders of the group of first wafers RG, the group of second wafers BG, or the group of third wafers GG in advance.
  • The computational program may be integrated into a computer system to perform the procedure for calculating the combination yields. Typically, the computer system may include a central processing unit (CPU), memory, and input/output interfaces. The computer system may be a special-purpose computer system or a general-purpose computer system.
  • The computer system is generally coupled with an output apparatus such as a display or various input apparatuses such as mouses and keyboards through I/O interfaces. In addition, the computer system may include various circuits such as cache, power supplies, clock circuits, and a communication bus.
  • The display may aid a user's visual understanding by displaying the measurement result of each wafer or the combination yields according to the combinations of wafers, for example, in a wafer map.
  • A memory 420 may include a random access memory (RAM), a read only memory (ROM), a disk drive, a tape drive, or a combination thereof.
  • The computational program may be stored in an internal or external memory, or may be stored in the computer as software, and may be executed by the CPU.
  • The light emitting device described herein may be a display apparatus called a micro LED or a mini LED. The light emitting device may be used in a large display apparatus such as an LED TV, a VR display apparatus such as a smart watch 1000 a, a VR headset 1000 b, or an AR display apparatus such as augmented reality glasses 1000 c.
  • Although some embodiments have been described herein, it should be understood that these embodiments are provided for illustration only and are not to be construed in any way as limiting the present disclosure. It should be understood that features or components of an exemplary embodiment can also be applied to other embodiments without departing from the spirit and scope of the present disclosure.

Claims (20)

1. A display apparatus comprising:
a plurality of pixels, each pixel having a stacked structure including a plurality of wells, wherein the plurality of wells of each pixel emit light of a plurality of different colors; and wherein one of the wells configured to emit light of a first color for a first pixel and a corresponding one of the wells configured to emit light of the first color for a second pixel emit light of the first color with peak wavelengths that differ by less than one percent.
2. The display apparatus of claim 1, wherein the stacked structure is a heterostructure comprising three subpixels stacked in a vertical direction, wherein each of the three subpixels in the heterostructure includes one or more wells configured to emit light of the same color.
3. The display apparatus of claim 2, wherein the one or more wells of each of the three subpixels emit light having a different color than the light emitted by the one or more wells of the other subpixels of the three subpixels.
4. The display apparatus of claim 3, wherein the colors emitted by the three subpixels include: red, green, and blue.
5. The display apparatus of claim 2, wherein each subpixel comprises a p-type semiconductor layer, an n-type semiconductor layer, and a well layer including the one or more wells.
6. The display apparatus of claim 5, wherein at least one of the three subpixels further includes a substrate.
7. The display apparatus of claim 5, wherein, for each of the plurality of pixels:
a first subpixel includes an AlGaInP-based well layer;
a second subpixel includes an AlGaInN-based well layer; and
a third subpixel includes either an AlGaInP-based well layer or an AlGaInN-based well layer.
8. The display apparatus of claim 5, wherein the three subpixels in the stacked structure are bonded to one another.
9. The display apparatus of claim 2, wherein each pixel further includes three electrodes, wherein each of the three electrodes is electrically connected to a different one of the three sub pixels.
10. The display apparatus of claim 1, further comprising a circuit board, wherein each of the plurality of pixels is mounted to the circuit board.
11. The display apparatus of claim 1, wherein the display apparatus is configured to operate as one of an LED TV, a virtual reality (VR) display apparatus, a VR headset, or an augmented reality (AR) display apparatus.
12. A display apparatus comprising:
a first pixel including a first well configured to emit light having a first peak wavelength; and
a second pixel including a second well configured to emit light having a second peak wavelength, wherein the second peak wavelength is within one percent of the first peak wavelength.
13. The display apparatus of claim 12, wherein the first pixel further includes a third well configured to emit light having a third peak wavelength, wherein the second pixel further includes a fourth well configured to emit light having a fourth peak wavelength, wherein the fourth peak wavelength is within one percent of the third peak wavelength, and wherein the third and fourth peak wavelengths are a different color from the color of the first and second peak wavelengths.
14. The display apparatus of claim 13, wherein each of the first pixel and the second pixel includes a stacked structure including the corresponding wells.
15. The display apparatus of claim 14, wherein each stacked structure is a heterostructure comprising at least two subpixels stacked in a vertical direction, wherein the at least two subpixels in the heterostructure are configured to emit light of different colors from each other.
16. The display apparatus of claim 15, wherein each pixel further includes at least two electrodes, wherein each of the at least two electrodes is electrically connected to a different one of the at least two subpixels.
17. The display apparatus of claim 13, wherein the first and second wells are one of AlGaInP-based well layers or AlGaInN-based well layers, and wherein the third and fourth wells are the other of AlGaInP-based well layers or AlGaInN-based well layers.
18. A display apparatus comprising:
a plurality of pixels, each pixel having a stacked structure including at least two subpixels, the at least two subpixels configured to emit light of different colors from each other, wherein a subpixel configured to emit light of a first color for a first pixel and a corresponding subpixel configured to emit light of the first color for a second pixel emit light of the first color with peak wavelengths that differ by less than one percent.
19. The display apparatus of claim 18, wherein each of the at least two subpixels includes one or more wells configured to emit light of the same color, and wherein each pixel further includes at least two electrodes, wherein each of the at least two electrodes is electrically connected to a different one of the at least two subpixels.
20. The display apparatus of claim 18, wherein each of the at least two subpixels comprises a p-type semiconductor layer, an n-type semiconductor layer, and a well layer including one or more wells configured to emit light, and wherein the at least two subpixels are bonded to one another.
US18/200,385 2020-03-09 2023-05-22 Display apparatus Pending US20230299229A1 (en)

Priority Applications (1)

Application Number Priority Date Filing Date Title
US18/200,385 US20230299229A1 (en) 2020-03-09 2023-05-22 Display apparatus

Applications Claiming Priority (3)

Application Number Priority Date Filing Date Title
US202062987132P 2020-03-09 2020-03-09
US17/193,443 US11658263B2 (en) 2020-03-09 2021-03-05 Method of fabricating a light emitting device having a stacked structure
US18/200,385 US20230299229A1 (en) 2020-03-09 2023-05-22 Display apparatus

Related Parent Applications (1)

Application Number Title Priority Date Filing Date
US17/193,443 Division US11658263B2 (en) 2020-03-09 2021-03-05 Method of fabricating a light emitting device having a stacked structure

Publications (1)

Publication Number Publication Date
US20230299229A1 true US20230299229A1 (en) 2023-09-21

Family

ID=77556557

Family Applications (2)

Application Number Title Priority Date Filing Date
US17/193,443 Active 2041-08-14 US11658263B2 (en) 2020-03-09 2021-03-05 Method of fabricating a light emitting device having a stacked structure
US18/200,385 Pending US20230299229A1 (en) 2020-03-09 2023-05-22 Display apparatus

Family Applications Before (1)

Application Number Title Priority Date Filing Date
US17/193,443 Active 2041-08-14 US11658263B2 (en) 2020-03-09 2021-03-05 Method of fabricating a light emitting device having a stacked structure

Country Status (2)

Country Link
US (2) US11658263B2 (en)
WO (1) WO2021182821A1 (en)

Families Citing this family (1)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US11658263B2 (en) * 2020-03-09 2023-05-23 Seoul Viosys Co., Ltd. Method of fabricating a light emitting device having a stacked structure

Family Cites Families (6)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
KR100583529B1 (en) 2003-10-01 2006-05-26 동부일렉트로닉스 주식회사 System and method for calculating yield and managing defect
US7754532B2 (en) 2006-10-19 2010-07-13 Micron Technology, Inc. High density chip packages, methods of forming, and systems including same
WO2013038611A1 (en) 2011-09-16 2013-03-21 パナソニック株式会社 System and method for manufacturing light emitting element, and system and method for manufacturing light emitting element package
KR101593643B1 (en) 2014-09-25 2016-02-15 한국생산기술연구원 Device for inspecting LED epi-wafer using photoluminescence imaging
WO2016064697A1 (en) 2014-10-23 2016-04-28 Glo Ab Wafer scale integration of red, green, and blue leds
US11658263B2 (en) * 2020-03-09 2023-05-23 Seoul Viosys Co., Ltd. Method of fabricating a light emitting device having a stacked structure

Also Published As

Publication number Publication date
US11658263B2 (en) 2023-05-23
US20210280738A1 (en) 2021-09-09
WO2021182821A1 (en) 2021-09-16

Similar Documents

Publication Publication Date Title
US20220319383A1 (en) Display, led chip therefor, pixel therefor, controlling method therefor, computer program therefor
US20230299229A1 (en) Display apparatus
US20190198483A1 (en) Display device
US9705029B2 (en) Light-emitting device and manufacturing method thereof
CN112018224B (en) Die bonding method and display panel
US10680133B2 (en) Light-emitting device and manufacturing method thereof
US20120235142A1 (en) Semiconductor light emitting diode chip, method of manufacturing thereof and method for quality control thereof
WO2021238360A1 (en) Display panel and display device
US11132932B2 (en) Method of operating a light-emitting device
US9583468B2 (en) Light-emitting part and light-emitting apparatus, and production methods therefor
JP5390566B2 (en) LIGHT EMITTING DEVICE PRODUCTION DEVICE AND ITS PRODUCTION METHOD, LIGHT EMITTING MODULE PRODUCTION DEVICE AND ITS PRODUCTION METHOD, LIGHT EMITTING MODULE, LIGHT SOURCE DEVICE, AND LIQUID CRYSTAL DISPLAY DEVICE
US11749187B2 (en) Component for a display device, display device and method of operating the display device
CN112798923A (en) Light emitting diode wafer and light emitting diode wafer detection device and method
KR102244667B1 (en) Method to manufacture Micro-LED pixel package and Micro-LED pixel package by this
US20230128693A1 (en) Electronic device
CN112710944B (en) Light emitting diode wafer and light emitting diode wafer detection device and method
US20220238611A1 (en) Light emitting device
KR20200086063A (en) micro LED display module and method for fabricating the same
KR20230049033A (en) Optoelectronic product and manufacture method thereof

Legal Events

Date Code Title Description
STPP Information on status: patent application and granting procedure in general

Free format text: DOCKETED NEW CASE - READY FOR EXAMINATION