US20230288473A1 - Probe apparatus with a track - Google Patents
Probe apparatus with a track Download PDFInfo
- Publication number
- US20230288473A1 US20230288473A1 US17/690,646 US202217690646A US2023288473A1 US 20230288473 A1 US20230288473 A1 US 20230288473A1 US 202217690646 A US202217690646 A US 202217690646A US 2023288473 A1 US2023288473 A1 US 2023288473A1
- Authority
- US
- United States
- Prior art keywords
- tester
- probe
- wafer
- movement
- probe apparatus
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Granted
Links
- 239000000523 sample Substances 0.000 title claims abstract description 116
- 238000012545 processing Methods 0.000 claims abstract description 43
- 238000004891 communication Methods 0.000 claims abstract description 19
- 238000000034 method Methods 0.000 description 35
- 238000007689 inspection Methods 0.000 description 19
- 230000008569 process Effects 0.000 description 13
- 238000012360 testing method Methods 0.000 description 8
- 238000010586 diagram Methods 0.000 description 4
- 238000004519 manufacturing process Methods 0.000 description 4
- 238000005096 rolling process Methods 0.000 description 4
- 238000003860 storage Methods 0.000 description 4
- 239000000203 mixture Substances 0.000 description 3
- 239000004065 semiconductor Substances 0.000 description 3
- 230000004075 alteration Effects 0.000 description 2
- 238000004590 computer program Methods 0.000 description 2
- 238000003384 imaging method Methods 0.000 description 2
- 230000001413 cellular effect Effects 0.000 description 1
- 230000000295 complement effect Effects 0.000 description 1
- 238000010276 construction Methods 0.000 description 1
- 238000013461 design Methods 0.000 description 1
- 230000006870 function Effects 0.000 description 1
- 238000011065 in-situ storage Methods 0.000 description 1
- 230000003993 interaction Effects 0.000 description 1
- 230000007246 mechanism Effects 0.000 description 1
- 230000005055 memory storage Effects 0.000 description 1
- 229910044991 metal oxide Inorganic materials 0.000 description 1
- 150000004706 metal oxides Chemical class 0.000 description 1
- 230000004048 modification Effects 0.000 description 1
- 238000012986 modification Methods 0.000 description 1
- 230000003287 optical effect Effects 0.000 description 1
- 238000006467 substitution reaction Methods 0.000 description 1
- 239000000758 substrate Substances 0.000 description 1
Images
Classifications
-
- G—PHYSICS
- G01—MEASURING; TESTING
- G01R—MEASURING ELECTRIC VARIABLES; MEASURING MAGNETIC VARIABLES
- G01R31/00—Arrangements for testing electric properties; Arrangements for locating electric faults; Arrangements for electrical testing characterised by what is being tested not provided for elsewhere
- G01R31/28—Testing of electronic circuits, e.g. by signal tracer
- G01R31/2851—Testing of integrated circuits [IC]
- G01R31/2886—Features relating to contacting the IC under test, e.g. probe heads; chucks
- G01R31/2887—Features relating to contacting the IC under test, e.g. probe heads; chucks involving moving the probe head or the IC under test; docking stations
-
- G—PHYSICS
- G01—MEASURING; TESTING
- G01R—MEASURING ELECTRIC VARIABLES; MEASURING MAGNETIC VARIABLES
- G01R31/00—Arrangements for testing electric properties; Arrangements for locating electric faults; Arrangements for electrical testing characterised by what is being tested not provided for elsewhere
- G01R31/28—Testing of electronic circuits, e.g. by signal tracer
- G01R31/282—Testing of electronic circuits specially adapted for particular applications not provided for elsewhere
- G01R31/2831—Testing of materials or semi-finished products, e.g. semiconductor wafers or substrates
-
- G—PHYSICS
- G01—MEASURING; TESTING
- G01R—MEASURING ELECTRIC VARIABLES; MEASURING MAGNETIC VARIABLES
- G01R31/00—Arrangements for testing electric properties; Arrangements for locating electric faults; Arrangements for electrical testing characterised by what is being tested not provided for elsewhere
- G01R31/28—Testing of electronic circuits, e.g. by signal tracer
- G01R31/2851—Testing of integrated circuits [IC]
- G01R31/2886—Features relating to contacting the IC under test, e.g. probe heads; chucks
- G01R31/2891—Features relating to contacting the IC under test, e.g. probe heads; chucks related to sensing or controlling of force, position, temperature
-
- G—PHYSICS
- G01—MEASURING; TESTING
- G01R—MEASURING ELECTRIC VARIABLES; MEASURING MAGNETIC VARIABLES
- G01R1/00—Details of instruments or arrangements of the types included in groups G01R5/00 - G01R13/00 and G01R31/00
- G01R1/02—General constructional details
- G01R1/06—Measuring leads; Measuring probes
- G01R1/067—Measuring probes
- G01R1/06705—Apparatus for holding or moving single probes
Definitions
- the present disclosure relates to a probe apparatus, and more particularly, to a probe apparatus including a track.
- Wafer probers are used to test the electrical characteristics of the device under test (DUT) (e.g., integrated circuit (IC) devices) at the wafer level to check whether the DUT satisfies the product specification.
- DUT device under test
- the current wafer prober enables the probe to be moved with respect to the wafer along the x-axis, y-axis, and z-axis, and enables the wafer to be moved with respect to the probe along the x-axis and y-axis.
- An inspection process may include a series of operations for moving the probe and the wafer to inspect the multiple inspection sites. Therefore, the whole process may be time-consuming It is desirable to provide a probe apparatus and a wafer inspection method which enable the multiple inspection sites on the entire surface of the wafer to be inspected from many more directions than the current wafer prober.
- One aspect of the present disclosure provides a probe apparatus.
- the probe apparatus includes a chuck configured to support a wafer, a track surrounding the chuck, a tester disposed on the track and having a probe.
- the tester is configured to move around the wafer along a circumferential direction.
- the probe apparatus also includes a processing unit in communication with the tester and configured to control a movement of the tester.
- the probe apparatus includes a chuck configured to support a wafer, a track surrounding the chuck, and a tester disposed on the track and having a probe.
- the probe apparatus also includes a processing unit in communication with the tester and configured to move the tester circumferentially around the wafer such that the probe is moved from a first portion on the wafer to a second portion on the wafer.
- the wafer inspection method includes: moving a probe of a tester along at least one direction with respect to a portion on a wafer and moving the tester circumferentially around the wafer such that the probe is moved from said portion on the wafer to a next portion on the wafer.
- the tester can be moved around the wafer along a circumferential direction through the track.
- the probe can be moved with respect to the wafer from many more directions than the current wafer prober, and the flexibility of the probe is increased. Therefore, the entire surface of the wafer can be inspected more quickly.
- FIG. 1 is a block diagram of a probe apparatus in accordance with some embodiments of the present disclosure.
- FIG. 2 is a schematic view of a probe apparatus according to some embodiments of the present disclosure.
- FIG. 3 is a schematic view of a part of a probe apparatus according to some embodiments of the present disclosure.
- FIG. 4 illustrates a flow chart of a wafer inspection method in accordance with some embodiments of the present disclosure.
- FIG. 5 is a schematic view of a wafer according to some embodiments of the present disclosure.
- FIG. 6 is a block diagram of a processing unit of a probe apparatus in accordance with some embodiments of the present disclosure.
- first, second, third, etc. may be used herein to describe various elements, components, regions, layers or sections, these elements, components, regions, layers or sections are not limited by these terms. Rather, these terms are merely used to distinguish one element, component, region, layer or section from another region, layer or section. Thus, a first element, component, region, layer or section discussed below could be termed a second element, component, region, layer or section without departing from the teachings of the present inventive concept.
- FIG. 1 is a block diagram of a probe apparatus 1 in accordance with some embodiments of the present disclosure.
- FIG. 2 is a schematic view of the probe apparatus 1 according to some embodiments of the present disclosure.
- the probe apparatus 1 may be used to test the electrical characteristics of the device under test (DUT) (e.g., integrated circuit (IC) devices) at the wafer level to check whether the DUT satisfies the product specification.
- DUT device under test
- IC integrated circuit
- the probe apparatus 1 may include a tester 11 , a chuck 12 , a track 13 , a processing unit 14 , a sensing unit 15 , a memory unit 16 , and a communication unit 17 .
- a wafer 20 may be disposed on the chuck 12 .
- the tester 11 may be disposed on the track 13 .
- the tester 11 may include a roller, a wheel, or another object that enables the movement of the tester 11 on the track 13 .
- the tester 11 may include one or more sockets 114 and one or more balls 115 rotatably held in the one or more sockets 114 .
- the tester 11 may include a ball joint or a universal joint. For example, the rolling directions of the ball 115 may be universal.
- the ball 115 may be engaged with the track 13 .
- the ball 115 may be mounted on the track 13 .
- the track 13 may include a guiding path or a rolling path for rolling the ball 115 and enabling the movement of the tester 11 .
- the tester 11 may be configured to move around the wafer 20 along a circumferential direction “c” through the track 13 .
- the tester 11 may be configured to move annularly around the wafer 20 .
- the tester 11 may be configured to move along the entire circumference of the wafer 20 .
- the tester 11 may be configured to move around the wafer 20 in a clockwise direction as shown in FIG. 2 .
- the tester 11 may be configured to move around the wafer 20 in a counter-clockwise direction.
- the tester 11 may be configured to provide an electrical signal to the wafer 20 through a probe 112 .
- the probe 112 may be configured to move along at least one of the direction “x,” the direction “y,” and the direction “z” (or the x-axis, the y-axis, and the z-axis) with respect to the wafer 20 .
- the chuck 12 may be configured to support the wafer 20 .
- the chuck 12 may be configured to move along at least one of the direction x and the direction y (or the x-axis and the y-axis) so as to move the wafer 20 along at least one of the direction x and the direction y with respect to the probe 112 .
- the movement of the tester 11 (such as the movement along the circumferential direction c), the movement of probe 112 (such as the movement along the direction x, the movement along the direction y, and the movement along the direction z), and the movement of chuck 12 (such as the movement along the direction x and the movement along the direction y) may be independent from one another.
- the movement of the tester 11 , the movement of probe 112 , and the movement of chuck 12 may be conducted individually or independently.
- the movement of the tester 11 , the movement of probe 112 and the movement of chuck 12 may be conducted concurrently or respectively as desired.
- the movement of the tester 11 , the movement of probe 112 and the movement of chuck 12 may be conducted consecutively or sequentially as desired.
- the movement of the tester 11 , the movement of probe 112 and the movement of chuck 12 may be controlled by the processing unit 14 separately.
- the track 13 may surround the chuck 12 and the wafer 20 on the chuck 12 .
- the track 13 may define a rolling path for the ball 115 .
- the track 13 may define the circumferential direction c for the movement of the tester 11 .
- the processing unit 14 may be in communication with the tester 11 , the probe 112 , and/or the chuck 12 .
- the processing unit 14 may control the movement of the tester 11 , the movement of the probe 112 , and/or the movement of the chuck 12 .
- the processing unit 14 may control the movement of the tester 11 , the movement of the probe 112 , and/or the movement of the chuck 12 independently, individually, or separately.
- the processing unit 14 may control the movement of the tester 11 , the movement of probe 112 , and/or the movement of chuck 12 concurrently or consecutively as desired.
- the processing unit 14 may be configured to conduct a wafer inspection process of the present disclosure.
- the processing unit 14 may be configured to move the tester 11 , the probe 112 , and/or the chuck 12 to inspect multiple inspection sites or portions on the entire surface of the wafer 20 .
- the processing unit 14 may be configured to execute algorithms or computer-executable instructions stored in a memory such as the memory unit 16 or another medium.
- the processing unit 14 may be configured to cause a series of operational steps to be performed on the probe apparatus 1 or other programmable apparatuses to produce a computer implemented process such that the instructions provide processes for implementing the operations specified in the flow charts (described with respect to FIG. 4 ).
- the processing unit 14 may include (or may be) a processor (e.g., a central processing unit (CPU), a graphic processing unit (GPU), a micro processing unit (MCU), an application specific integrated circuit (ASIC) or the like) or a controller.
- a processor e.g., a central processing unit (CPU), a graphic processing unit (GPU), a micro processing unit (MCU), an application specific integrated circuit (ASIC) or the like
- CPU central processing unit
- GPU graphic processing unit
- MCU micro processing unit
- ASIC application specific integrated circuit
- the sensing unit 15 may be in communication with the processing unit 14 . In some embodiments, the sensing unit 15 may also be in communication with the tester 11 , the probe 112 , and/or the chuck 12 . In some embodiments, the sensing unit 15 may be configured to detect whether the tester 11 is offset from the circumferential direction c. For example, the sensing unit 15 may be configured to detect a shift, a tilt, a rotation, or other movement of the tester 11 . For example, the sensing unit 15 may be configured to detect movement of the tester 11 with respect to the track 13 , the chuck 12 , and/or the wafer 20 .
- the sensing unit 15 may be configured to measure an offset direction “c′” of the tester 11 with respect to the circumferential direction c.
- the circumferential direction c is the predetermined or the required moving direction of the tester 11 .
- the offset direction c′ is the moving direction of the tester 11 offset from the circumferential direction c.
- the sensing unit 15 may be configured to measure an offset angle of the tester 11 with respect to the circumferential direction c.
- the sensing unit 15 may be configured to measure an offset distance of the tester 11 with respect to the circumferential direction c.
- the sensing unit 15 may be configured transmit the detecting result (including the offset direction c′) to the processing unit 14 through the communication unit 17 .
- the processing unit 14 may be configured to receive the detecting result (including the offset direction c′) and then adjust the movement of the tester 11 based on the detecting result (including the offset direction c′). For example, the processing unit 14 may be configured to adjust the moving direction, angle, distance of the tester 11 .
- the sensing unit 15 may include a rangefinder, a LiDAR, or another sensor configured to detect information about an environment of the tester 11 and output the information.
- the memory unit 16 may be configured to store algorithms or computer-executable instructions of the processing unit 14 .
- the memory unit 16 may also be configured to store data, such as the trajectory of the tester 11 , the probe 112 , and/or the chuck 12 .
- the memory unit 16 may also be configured to store the detecting result of the sensing unit 15 .
- the memory unit 16 may include random access memory (RAM), read only memory (ROM), hard drives, as well as removable memory devices, which can include memory sticks, memory cards, flash drives, external hard drives, and so on.
- RAM random access memory
- ROM read only memory
- hard drives as well as removable memory devices, which can include memory sticks, memory cards, flash drives, external hard drives, and so on.
- the communication unit 17 may be configured to send/receive data to/from the probe apparatus 1 via wired or wireless techniques (e.g., Wi-Fi, cellular networks, Bluetooth, or the like).
- the communication unit 17 may include a wireless communication transceiver.
- the communication unit 17 may include a transmitter, a receiver, an antenna, and so on.
- the probe apparatus 1 may also interact with other hardware and/or software components not depicted in FIG. 1 and FIG. 2 .
- the probe apparatus 1 may interact with one or more external user interface devices, such as a keyboard, a mouse, a display monitor, a touchscreen, etc.
- the present disclosure may be embodied as a system, method, computer program or any combination thereof Accordingly, the present disclosure may take the form of an entirely hardware embodiment, an entirely software embodiment (including firmware, resident software, micro-code, etc.) or an embodiment combining software and hardware aspects that may all generally be referred to herein as a “unit,” “module” or “system.” Furthermore, the present disclosure may take the form of a computer program embodied in any tangible medium of expression having computer usable program code embodied in the medium.
- the present disclosure may be described in the general context of algorithms or computer-executable instructions, such as programs, being executed by a computer.
- programs include routines, programs, objects, components, data structures, etc., that perform particular tasks or implement particular abstract data types.
- the present disclosure may also be practiced in distributed computing environments where tasks are performed by remote processing devices that are linked through a communications network.
- programs may be located in both local and remote computer storage media including memory storage devices.
- FIG. 3 is a schematic view of a part of a probe apparatus according to some embodiments of the present disclosure.
- the tester 11 in FIG. 3 may be a part of the probe apparatus 1 in FIG. 2 .
- the tester 11 may include a probe card 111 , the one or more probes (or probe pins) 112 , and a camera 113 .
- a DUT of the wafer 20 may be disposed under the tester 11 .
- the wafer 20 may be disposed on the chuck 12 .
- the chuck 12 may include a regulator 121 for moving the chuck 12 and to enable the movement of chuck 12 (such as the movement along the direction x and the movement along the direction y shown in FIG. 2 ).
- the tester 11 may provide an electrical signal to test the DUT of the wafer 20 .
- the electrical signal may be transferred to the DUT by contacting one or more pads (or testing pads) 201 on the DUT of the wafer 20 with the one or more probes 112 .
- the camera 113 may capture an image of the DUT after the pads 201 have been contacted by the probes 112 .
- the number of the probes 112 may be adjusted based on requirements and is not limited to the present disclosure.
- the camera 113 may be configured to capture an image of the DUT of the wafer 20 . In some embodiments, the camera 113 may be configured to capture an image of the DUT of the wafer 20 during the wafer inspection process of the present disclosure. In some embodiments, the camera 113 may be configured to capture an image of the DUT of the wafer 20 in situ.
- the camera 113 may include one or more lenses (such as objective lens, zoom lens, relay lens, imaging lens, condensing lens, etc.), one or more light sources (such as a low-power light source, an external light source, a near-infrared light source, etc.), a charge-coupled device (CCD), a complementary metal-oxide semiconductor (CMOS) imaging sensor, or one or more signal converters (such as an analog-to-digital (A/D) converter).
- the camera 113 may be omitted.
- the DUT of the wafer 20 may be a die that has completed front-end fabrication.
- the wafer 20 may include a plurality of DUTs.
- DUT in addition to the wafer 20 , another kind of DUT may be disposed under the tester 11 to undergo a process for testing electrical characteristics.
- the examples of DUTs are a semiconductor package, a semiconductor substrate, a circuit, a memory cell (such as a dynamic random access memory cell (DRAM cell)), etc.
- the system and method of the present disclosure can be applied for any DUT in order to test the electrical characteristics.
- FIG. 4 illustrates a flow chart of a wafer inspection method 40 in accordance with some embodiments of the present disclosure.
- the wafer inspection method 40 can be conducted by the processing unit 14 .
- the step or operation S 41 is moving a probe along at least one direction with respect to a portion on a wafer.
- the sites or the portions 20 a , 20 b, 20 c, 20 d, and 20 e on the wafer 20 represent the predetermined portions to be inspected or detected by the probe 112 .
- the probe 112 may be moved along at least one of the direction “x 1 ,” the direction “y 1 ,” and the direction “z 1 ” (or the x-axis, the y-axis, and the z-axis) with respect to the portion 20 a of the wafer 20 .
- the movements of the probe 112 may be controlled by a processing unit (such as the processing unit 14 in FIG. 2 ).
- the step or operation S 42 is moving the tester circumferentially around the wafer such that the probe is moved from one portion on the wafer to a next portion on the wafer.
- the tester (such as the tester 11 in FIG. 2 ) is moved (along the track 13 in FIG. 2 ) circumferentially around the wafer 20 . Therefore, the probe 112 of the tester is moved from the portion 20 a to the portion 20 b along the circumferential direction c 1 .
- the movements of the tester may be controlled by a processing unit (such as the processing unit 14 in FIGS. 2 ).
- the step or operation S 43 is detecting whether the tester is offset from a circumferential direction.
- a sensing unit (such as the sensing unit 15 in FIG. 2 ) may be configured to detect a shift, a tilt, a rotation, or other movement of the tester 11 .
- the sensing unit may be configured to detect movement of the tester 11 with respect to the track 13 , the chuck 12 , and/or the wafer 20 shown in FIG. 2 .
- the wafer inspection method 40 proceeds to the step or operation S 44 , measuring an offset direction with respect to the circumferential direction.
- a sensing unit (such as the sensing unit 15 in FIG. 2 ) may be configured to measure an offset direction c 1 ′ of the tester 11 with respect to the circumferential direction c 1 .
- the wafer inspection method 40 proceeds to the step or operation S 45 , adjusting a movement of the tester based on the offset direction.
- the sensing unit may be configured to transmit the detecting result (including the offset direction c 1 ′) to the processing unit 14 through a communication unit (such as the communication unit 17 in FIG. 2 ).
- the processing unit 14 may be configured to receive the detecting result (including the offset direction c 1 ′) and then adjust the movement of the tester 11 based on the detecting result (including the offset direction c 1 ′).
- the processing unit 14 may be configured to adjust the moving direction, angle, distance of the tester 11 .
- the wafer inspection method 40 proceeds to the step or operation S 46 , repeating S 41 and S 42 until all of the predetermined portions on the wafer are inspected.
- the probe 112 may be moved along at least one of the direction “x 2 ,” the direction “y 2 ,” and the direction “z 2 ” (or the x-axis, the y-axis, and the z-axis) with respect to the portion 20 b of the wafer 20 .
- the tester such as the tester 11 in FIG. 2
- the probe 112 of the tester is moved from the portion 20 b to the portion 20 c along the circumferential direction c 2 .
- the probe 112 may be moved along at least one of the direction “x 3 ,” the direction “y 3 ,” and the direction “z 3 ” (or the x-axis, the y-axis, and the z-axis) with respect to the portion 20 c of the wafer 20 . Then, the tester (such as the tester 11 in FIG. 2 ) is moved (along the track 13 in FIG. 2 ) circumferentially around the wafer 20 . Therefore, the probe 112 of the tester is moved from the portion 20 c to the portion 20 d along the circumferential direction c 3 .
- the probe 112 may be moved along at least one of the direction “x 4 ,” the direction “y 4 ,” and the direction “z 4 ” (or the x-axis, the y-axis, and the z-axis) with respect to the portion 20 d of the wafer 20 .
- the probe 112 may be configured to move around the wafer 20 in a clockwise direction.
- the portions 20 a , 20 b, 20 c, and 20 d are inspected or tested sequentially.
- the probe 112 may be configured to move around the wafer 20 in a counter-clockwise direction.
- the portions 20 d, 20 c, 20 b , and 20 a are inspected or tested sequentially.
- the portions 20 a, 20 b, 20 c, and 20 d may be inspected or tested in an interval manner
- the order of the portions may be different from the above order and can be adjusted as desired.
- the wafer inspection method 40 proceeds to the step or operation S 47 , moving the tester along a radial direction such that the probe is moved to a central portion on the wafer.
- the tester (such as the tester 11 in FIG. 2 ) is moved along a radial direction r of the wafer 20 . Therefore, the probe 112 of the tester is moved from the portion 20 d to a central portion 20 e along the radial direction r.
- the probe 112 may be moved along at least one of the direction “x 5 ,” the direction “y 5 ,” and the direction “z 5 ” (or the x-axis, the y-axis, and the z-axis) with respect to the central portion 20 e of the wafer 20 .
- the central portion 20 e may be inspected or tested between any two of the portions 20 a, 20 b, 20 c, and 20 d.
- the tester 11 can be moved around the wafer 20 along a circumferential direction (such as the circumferential directions c, c 1 , c 2 , and c 3 ) through the track 13 .
- the probe 112 can be moved with respect to the wafer 20 from many more directions than the current wafer prober, and the flexibility of the probe 112 is increased. Therefore, the entire surface of the wafer 20 can be inspected more quickly.
- Any reference in the specification to a method should be applied mutatis mutandis to a system capable of executing the method. Any reference in the specification to a system should be applied mutatis mutandis to a method that may be executed by the system.
- FIG. 6 is a block diagram of the processing unit 14 of the probe apparatus 1 in accordance with some embodiments of the present disclosure.
- the processing unit 14 may include a processor 140 , a network interface (I/F) 141 , an input/output (I/O) device 142 , a storage 143 , and a memory 144 communicatively coupled via a bus 147 or another interconnection communication mechanism.
- a processor 140 may include a processor 140 , a network interface (I/F) 141 , an input/output (I/O) device 142 , a storage 143 , and a memory 144 communicatively coupled via a bus 147 or another interconnection communication mechanism.
- one or more operations or functionalities of the probe apparatus 1 are realized by the processor 140 , which is programmed for performing such operations and functionalities.
- One or more of the I/F 141 , the I/O device 142 , the storage 143 , and the memory 144 are operable to receive instructions, data, design rules, netlists, layouts, models and other parameters for processing by the processor 140 .
- the I/F 141 may be coupled to the bus 147 to connect the processor 140 to the Internet.
- the I/O device 142 may include an input device, an output device, or a combined input/output device for enabling user interaction with the probe apparatus 1 .
- An input device comprises, for example, a keyboard, keypad, mouse, trackball, trackpad, or cursor direction keys for communicating information and commands to the processor 140 .
- An output device includes, for example, a display, a printer, a voice synthesizer, etc., for communicating information to a user.
- the storage device 143 such as a magnetic disk or optical disk, may be coupled to the bus 147 for storing data or instructions.
- the memory 144 may include RAM, ROM, hard drives, as well as removable memory devices, which can include memory sticks, memory cards, flash drives, external hard drives, and so on.
- the memory 144 may include a kernel 145 and a user space 146 .
- the memory 144 may be coupled to the bus 147 for storing data or instructions to be executed by the processor 140 .
- the memory 144 may also be used, in some embodiments, for storing temporary variables or other intermediate information during execution of instructions to be executed by the processor 140 .
- the probe apparatus includes a chuck configured to support a wafer, a track surrounding the chuck, and a tester disposed on the track and having a probe.
- the tester is configured to move around the wafer along a circumferential direction.
- the probe apparatus also includes a processing unit in communication with the tester and configured to control a movement of the tester.
- the probe apparatus includes a chuck configured to support a wafer, a track surrounding the chuck, and a tester disposed on the track and having a probe.
- the probe apparatus also includes a processing unit in communication with the tester and configured to move the tester circumferentially around the wafer such that the probe is moved from a first portion on the wafer to a second portion on the wafer.
- the wafer inspection method includes: moving a probe of a tester along at least one direction with respect to a portion on a wafer and moving the tester circumferentially around the wafer such that the probe is moved from said portion on the wafer to next portion on the wafer.
- the tester can be moved around the wafer along a circumferential direction through the track.
- the probe can be moved with respect to the wafer from many more directions than the current wafer prober, and the flexibility of the probe is increased. Therefore, the entire surface of the wafer can be inspected more quickly.
Landscapes
- Engineering & Computer Science (AREA)
- General Engineering & Computer Science (AREA)
- Physics & Mathematics (AREA)
- General Physics & Mathematics (AREA)
- Computer Hardware Design (AREA)
- Microelectronics & Electronic Packaging (AREA)
- Testing Or Measuring Of Semiconductors Or The Like (AREA)
Abstract
A probe apparatus includes a chuck configured to support a wafer, a track surrounding the chuck, a tester disposed on the track and having a probe. The tester is configured to move around the wafer along a circumferential direction. The probe apparatus also includes a processing unit in communication with the tester and configured to control a movement of the tester.
Description
- The present disclosure relates to a probe apparatus, and more particularly, to a probe apparatus including a track.
- Wafer probers are used to test the electrical characteristics of the device under test (DUT) (e.g., integrated circuit (IC) devices) at the wafer level to check whether the DUT satisfies the product specification. To inspect multiple inspection sites or portions on the entire surface of the wafer, the current wafer prober enables the probe to be moved with respect to the wafer along the x-axis, y-axis, and z-axis, and enables the wafer to be moved with respect to the probe along the x-axis and y-axis.
- An inspection process may include a series of operations for moving the probe and the wafer to inspect the multiple inspection sites. Therefore, the whole process may be time-consuming It is desirable to provide a probe apparatus and a wafer inspection method which enable the multiple inspection sites on the entire surface of the wafer to be inspected from many more directions than the current wafer prober.
- This Discussion of the Background section is provided for background information only. The statements in this Discussion of the Background are not an admission that the subject matter disclosed herein constitutes prior art with respect to the present disclosure, and no part of this Discussion of the Background may be used as an admission that any part of this application constitutes prior art with respect to the present disclosure.
- One aspect of the present disclosure provides a probe apparatus.
- The probe apparatus includes a chuck configured to support a wafer, a track surrounding the chuck, a tester disposed on the track and having a probe. The tester is configured to move around the wafer along a circumferential direction. The probe apparatus also includes a processing unit in communication with the tester and configured to control a movement of the tester.
- Another aspect of the present disclosure provides a probe apparatus. The probe apparatus includes a chuck configured to support a wafer, a track surrounding the chuck, and a tester disposed on the track and having a probe. The probe apparatus also includes a processing unit in communication with the tester and configured to move the tester circumferentially around the wafer such that the probe is moved from a first portion on the wafer to a second portion on the wafer.
- Another aspect of the present disclosure provides a wafer inspection method. The wafer inspection method includes: moving a probe of a tester along at least one direction with respect to a portion on a wafer and moving the tester circumferentially around the wafer such that the probe is moved from said portion on the wafer to a next portion on the wafer.
- By providing the track surrounding the chuck, the tester can be moved around the wafer along a circumferential direction through the track. The probe can be moved with respect to the wafer from many more directions than the current wafer prober, and the flexibility of the probe is increased. Therefore, the entire surface of the wafer can be inspected more quickly.
- In addition, since the movement of the tester and/or the probe can be controlled by algorithms or computer-executable instructions, human error can be avoided or minimized.
- The foregoing has outlined rather broadly the features and technical advantages of the present disclosure so that the detailed description of the disclosure that follows may be better understood. Additional features and advantages of the disclosure will be described hereinafter, and form the subject of the claims of the disclosure. It should be appreciated by those skilled in the art that the conception and specific embodiment disclosed may be readily utilized as a basis for modifying or designing other structures or processes for carrying out the same purposes of the present disclosure. It should also be realized by those skilled in the art that such equivalent constructions do not depart from the spirit and scope of the disclosure as set forth in the appended claims.
- A more complete understanding of the present disclosure may be derived by referring to the detailed description and claims when considered in connection with the Figures, where like reference numbers refer to similar elements throughout the Figures, and:
-
FIG. 1 is a block diagram of a probe apparatus in accordance with some embodiments of the present disclosure. -
FIG. 2 is a schematic view of a probe apparatus according to some embodiments of the present disclosure. -
FIG. 3 is a schematic view of a part of a probe apparatus according to some embodiments of the present disclosure. -
FIG. 4 illustrates a flow chart of a wafer inspection method in accordance with some embodiments of the present disclosure. -
FIG. 5 is a schematic view of a wafer according to some embodiments of the present disclosure. -
FIG. 6 is a block diagram of a processing unit of a probe apparatus in accordance with some embodiments of the present disclosure. - Embodiments, or examples, of the disclosure illustrated in the drawings are now described using specific language. It shall be understood that no limitation of the scope of the disclosure is hereby intended. Any alteration or modification of the described embodiments, and any further applications of principles described in this document, are to be considered as normally occurring to one of ordinary skill in the art to which the disclosure relates. Reference numerals may be repeated throughout the embodiments, but this does not necessarily mean that feature(s) of one embodiment apply to another embodiment, even if they share the same reference numeral.
- It shall be understood that, although the terms first, second, third, etc., may be used herein to describe various elements, components, regions, layers or sections, these elements, components, regions, layers or sections are not limited by these terms. Rather, these terms are merely used to distinguish one element, component, region, layer or section from another region, layer or section. Thus, a first element, component, region, layer or section discussed below could be termed a second element, component, region, layer or section without departing from the teachings of the present inventive concept.
- The terminology used herein is for the purpose of describing particular example embodiments only, and is not intended to be limited to the present inventive concept. As used herein, the singular forms “a,” “an” and “the” are intended to include the plural forms as well, unless the context clearly indicates otherwise. It shall be further understood that the terms “comprises” and “comprising,” when used in this specification, point out the presence of stated features, integers, steps, operations, elements, or components, but do not preclude the presence or addition of one or more other features, integers, steps, operations, elements, components, or groups thereof.
-
FIG. 1 is a block diagram of a probe apparatus 1 in accordance with some embodiments of the present disclosure.FIG. 2 is a schematic view of the probe apparatus 1 according to some embodiments of the present disclosure. - The probe apparatus 1 may be used to test the electrical characteristics of the device under test (DUT) (e.g., integrated circuit (IC) devices) at the wafer level to check whether the DUT satisfies the product specification.
- Referring to
FIG. 1 andFIG. 2 , the probe apparatus 1 may include atester 11, achuck 12, atrack 13, aprocessing unit 14, asensing unit 15, amemory unit 16, and acommunication unit 17. Awafer 20 may be disposed on thechuck 12. - The
tester 11 may be disposed on thetrack 13. In some embodiments, thetester 11 may include a roller, a wheel, or another object that enables the movement of thetester 11 on thetrack 13. In some embodiments, thetester 11 may include one ormore sockets 114 and one ormore balls 115 rotatably held in the one ormore sockets 114. In some embodiments, thetester 11 may include a ball joint or a universal joint. For example, the rolling directions of theball 115 may be universal. - The
ball 115 may be engaged with thetrack 13. Theball 115 may be mounted on thetrack 13. Thetrack 13 may include a guiding path or a rolling path for rolling theball 115 and enabling the movement of thetester 11. For example, thetester 11 may be configured to move around thewafer 20 along a circumferential direction “c” through thetrack 13. In some embodiments, thetester 11 may be configured to move annularly around thewafer 20. For example, thetester 11 may be configured to move along the entire circumference of thewafer 20. In some embodiments, thetester 11 may be configured to move around thewafer 20 in a clockwise direction as shown inFIG. 2 . However, in some other embodiments, thetester 11 may be configured to move around thewafer 20 in a counter-clockwise direction. - The
tester 11 may be configured to provide an electrical signal to thewafer 20 through aprobe 112. In some embodiments, theprobe 112 may be configured to move along at least one of the direction “x,” the direction “y,” and the direction “z” (or the x-axis, the y-axis, and the z-axis) with respect to thewafer 20. - The
chuck 12 may be configured to support thewafer 20. In some embodiments, thechuck 12 may be configured to move along at least one of the direction x and the direction y (or the x-axis and the y-axis) so as to move thewafer 20 along at least one of the direction x and the direction y with respect to theprobe 112. - In some embodiments, the movement of the tester 11 (such as the movement along the circumferential direction c), the movement of probe 112 (such as the movement along the direction x, the movement along the direction y, and the movement along the direction z), and the movement of chuck 12 (such as the movement along the direction x and the movement along the direction y) may be independent from one another.
- For example, the movement of the
tester 11, the movement ofprobe 112, and the movement ofchuck 12 may be conducted individually or independently. For example, the movement of thetester 11, the movement ofprobe 112 and the movement ofchuck 12 may be conducted concurrently or respectively as desired. For example, the movement of thetester 11, the movement ofprobe 112 and the movement ofchuck 12 may be conducted consecutively or sequentially as desired. For example, the movement of thetester 11, the movement ofprobe 112 and the movement ofchuck 12 may be controlled by theprocessing unit 14 separately. - The
track 13 may surround thechuck 12 and thewafer 20 on thechuck 12. In some embodiments, thetrack 13 may define a rolling path for theball 115. In some embodiments, thetrack 13 may define the circumferential direction c for the movement of thetester 11. - The
processing unit 14 may be in communication with thetester 11, theprobe 112, and/or thechuck 12. Theprocessing unit 14 may control the movement of thetester 11, the movement of theprobe 112, and/or the movement of thechuck 12. - In some embodiments, the
processing unit 14 may control the movement of thetester 11, the movement of theprobe 112, and/or the movement of thechuck 12 independently, individually, or separately. For example, theprocessing unit 14 may control the movement of thetester 11, the movement ofprobe 112, and/or the movement ofchuck 12 concurrently or consecutively as desired. - The
processing unit 14 may be configured to conduct a wafer inspection process of the present disclosure. For example, theprocessing unit 14 may be configured to move thetester 11, theprobe 112, and/or thechuck 12 to inspect multiple inspection sites or portions on the entire surface of thewafer 20. - The
processing unit 14 may be configured to execute algorithms or computer-executable instructions stored in a memory such as thememory unit 16 or another medium. For example, theprocessing unit 14 may be configured to cause a series of operational steps to be performed on the probe apparatus 1 or other programmable apparatuses to produce a computer implemented process such that the instructions provide processes for implementing the operations specified in the flow charts (described with respect toFIG. 4 ). - In some embodiments, the
processing unit 14 may include (or may be) a processor (e.g., a central processing unit (CPU), a graphic processing unit (GPU), a micro processing unit (MCU), an application specific integrated circuit (ASIC) or the like) or a controller. - The
sensing unit 15 may be in communication with theprocessing unit 14. In some embodiments, thesensing unit 15 may also be in communication with thetester 11, theprobe 112, and/or thechuck 12. In some embodiments, thesensing unit 15 may be configured to detect whether thetester 11 is offset from the circumferential direction c. For example, thesensing unit 15 may be configured to detect a shift, a tilt, a rotation, or other movement of thetester 11. For example, thesensing unit 15 may be configured to detect movement of thetester 11 with respect to thetrack 13, thechuck 12, and/or thewafer 20. - In some embodiments, the
sensing unit 15 may be configured to measure an offset direction “c′” of thetester 11 with respect to the circumferential direction c. For example, the circumferential direction c is the predetermined or the required moving direction of thetester 11. For example, the offset direction c′ is the moving direction of thetester 11 offset from the circumferential direction c. - For example, the
sensing unit 15 may be configured to measure an offset angle of thetester 11 with respect to the circumferential direction c. For example, thesensing unit 15 may be configured to measure an offset distance of thetester 11 with respect to the circumferential direction c. - In some embodiments, the
sensing unit 15 may be configured transmit the detecting result (including the offset direction c′) to theprocessing unit 14 through thecommunication unit 17. In some embodiments, theprocessing unit 14 may be configured to receive the detecting result (including the offset direction c′) and then adjust the movement of thetester 11 based on the detecting result (including the offset direction c′). For example, theprocessing unit 14 may be configured to adjust the moving direction, angle, distance of thetester 11. - In some embodiments, the
sensing unit 15 may include a rangefinder, a LiDAR, or another sensor configured to detect information about an environment of thetester 11 and output the information. - The
memory unit 16 may be configured to store algorithms or computer-executable instructions of theprocessing unit 14. Thememory unit 16 may also be configured to store data, such as the trajectory of thetester 11, theprobe 112, and/or thechuck 12. Thememory unit 16 may also be configured to store the detecting result of thesensing unit 15. - In some embodiments, the
memory unit 16 may include random access memory (RAM), read only memory (ROM), hard drives, as well as removable memory devices, which can include memory sticks, memory cards, flash drives, external hard drives, and so on. - The
communication unit 17 may be configured to send/receive data to/from the probe apparatus 1 via wired or wireless techniques (e.g., Wi-Fi, cellular networks, Bluetooth, or the like). In some embodiments, thecommunication unit 17 may include a wireless communication transceiver. For example, thecommunication unit 17 may include a transmitter, a receiver, an antenna, and so on. - Although there are seven units in the probe apparatus 1, the present disclosure is not limited thereto. For example, in some embodiments, there may be any number of units in the probe apparatus 1. In addition, in some embodiments, the probe apparatus 1 may also interact with other hardware and/or software components not depicted in
FIG. 1 andFIG. 2 . For example, the probe apparatus 1 may interact with one or more external user interface devices, such as a keyboard, a mouse, a display monitor, a touchscreen, etc. - The present disclosure may be embodied as a system, method, computer program or any combination thereof Accordingly, the present disclosure may take the form of an entirely hardware embodiment, an entirely software embodiment (including firmware, resident software, micro-code, etc.) or an embodiment combining software and hardware aspects that may all generally be referred to herein as a “unit,” “module” or “system.” Furthermore, the present disclosure may take the form of a computer program embodied in any tangible medium of expression having computer usable program code embodied in the medium.
- The present disclosure may be described in the general context of algorithms or computer-executable instructions, such as programs, being executed by a computer. Generally, programs include routines, programs, objects, components, data structures, etc., that perform particular tasks or implement particular abstract data types. The present disclosure may also be practiced in distributed computing environments where tasks are performed by remote processing devices that are linked through a communications network. In a distributed computing environment, programs may be located in both local and remote computer storage media including memory storage devices.
-
FIG. 3 is a schematic view of a part of a probe apparatus according to some embodiments of the present disclosure. In some embodiments, thetester 11 inFIG. 3 may be a part of the probe apparatus 1 inFIG. 2 . - In some embodiments, the
tester 11 may include aprobe card 111, the one or more probes (or probe pins) 112, and acamera 113. - A DUT of the
wafer 20 may be disposed under thetester 11. Thewafer 20 may be disposed on thechuck 12. Thechuck 12 may include aregulator 121 for moving thechuck 12 and to enable the movement of chuck 12 (such as the movement along the direction x and the movement along the direction y shown inFIG. 2 ). - The
tester 11 may provide an electrical signal to test the DUT of thewafer 20. The electrical signal may be transferred to the DUT by contacting one or more pads (or testing pads) 201 on the DUT of thewafer 20 with the one ormore probes 112. Thecamera 113 may capture an image of the DUT after thepads 201 have been contacted by theprobes 112. - The number of the
probes 112 may be adjusted based on requirements and is not limited to the present disclosure. - The
camera 113 may be configured to capture an image of the DUT of thewafer 20. In some embodiments, thecamera 113 may be configured to capture an image of the DUT of thewafer 20 during the wafer inspection process of the present disclosure. In some embodiments, thecamera 113 may be configured to capture an image of the DUT of thewafer 20 in situ. - In some embodiments, the
camera 113 may include one or more lenses (such as objective lens, zoom lens, relay lens, imaging lens, condensing lens, etc.), one or more light sources (such as a low-power light source, an external light source, a near-infrared light source, etc.), a charge-coupled device (CCD), a complementary metal-oxide semiconductor (CMOS) imaging sensor, or one or more signal converters (such as an analog-to-digital (A/D) converter). In some embodiments, thecamera 113 may be omitted. - The DUT of the
wafer 20 may be a die that has completed front-end fabrication. Thewafer 20 may include a plurality of DUTs. - In some embodiments of the present disclosure, in addition to the
wafer 20, another kind of DUT may be disposed under thetester 11 to undergo a process for testing electrical characteristics. The examples of DUTs are a semiconductor package, a semiconductor substrate, a circuit, a memory cell (such as a dynamic random access memory cell (DRAM cell)), etc. The system and method of the present disclosure can be applied for any DUT in order to test the electrical characteristics. -
FIG. 4 illustrates a flow chart of awafer inspection method 40 in accordance with some embodiments of the present disclosure. - The
wafer inspection method 40 can be conducted by theprocessing unit 14. - The step or operation S41 is moving a probe along at least one direction with respect to a portion on a wafer.
- For example, as shown in
FIG. 5 , the sites or theportions wafer 20 represent the predetermined portions to be inspected or detected by theprobe 112. On theportion 20 a, theprobe 112 may be moved along at least one of the direction “x1,” the direction “y1,” and the direction “z1” (or the x-axis, the y-axis, and the z-axis) with respect to theportion 20 a of thewafer 20. In some embodiments, the movements of theprobe 112 may be controlled by a processing unit (such as theprocessing unit 14 inFIG. 2 ). - The step or operation S42 is moving the tester circumferentially around the wafer such that the probe is moved from one portion on the wafer to a next portion on the wafer.
- For example, as shown in
FIG. 5 , the tester (such as thetester 11 inFIG. 2 ) is moved (along thetrack 13 inFIG. 2 ) circumferentially around thewafer 20. Therefore, theprobe 112 of the tester is moved from theportion 20 a to the portion 20 b along the circumferential direction c 1. In some embodiments, the movements of the tester may be controlled by a processing unit (such as theprocessing unit 14 inFIGS. 2 ). - The step or operation S43 is detecting whether the tester is offset from a circumferential direction.
- For example, a sensing unit (such as the
sensing unit 15 inFIG. 2 ) may be configured to detect a shift, a tilt, a rotation, or other movement of thetester 11. For example, the sensing unit may be configured to detect movement of thetester 11 with respect to thetrack 13, thechuck 12, and/or thewafer 20 shown inFIG. 2 . - If it is detected that the tester is offset from a circumferential direction (such as the circumferential direction c1), the
wafer inspection method 40 proceeds to the step or operation S44, measuring an offset direction with respect to the circumferential direction. - For example, as shown in
FIG. 5 , a sensing unit (such as thesensing unit 15 inFIG. 2 ) may be configured to measure an offset direction c1′ of thetester 11 with respect to the circumferential direction c1. - Then, the
wafer inspection method 40 proceeds to the step or operation S45, adjusting a movement of the tester based on the offset direction. - For example, the sensing unit may be configured to transmit the detecting result (including the offset direction c1′) to the
processing unit 14 through a communication unit (such as thecommunication unit 17 inFIG. 2 ). Theprocessing unit 14 may be configured to receive the detecting result (including the offset direction c1′) and then adjust the movement of thetester 11 based on the detecting result (including the offset direction c1′). For example, theprocessing unit 14 may be configured to adjust the moving direction, angle, distance of thetester 11. - If it is detected that the tester is offset from a circumferential direction (such as the circumferential direction c1), the
wafer inspection method 40 proceeds to the step or operation S46, repeating S41 and S42 until all of the predetermined portions on the wafer are inspected. - 15 [0070] For example, as shown in
FIG. 5 , on the portion 20 b, theprobe 112 may be moved along at least one of the direction “x2,” the direction “y2,” and the direction “z2” (or the x-axis, the y-axis, and the z-axis) with respect to the portion 20 b of thewafer 20. Then, the tester (such as thetester 11 inFIG. 2 ) is moved (along thetrack 13 inFIG. 2 ) circumferentially around thewafer 20. Therefore, theprobe 112 of the tester is moved from the portion 20 b to theportion 20 c along the circumferential direction c2. - On the
portion 20 c, theprobe 112 may be moved along at least one of the direction “x3,” the direction “y3,” and the direction “z3” (or the x-axis, the y-axis, and the z-axis) with respect to theportion 20 c of thewafer 20. Then, the tester (such as thetester 11 inFIG. 2 ) is moved (along thetrack 13 inFIG. 2 ) circumferentially around thewafer 20. Therefore, theprobe 112 of the tester is moved from theportion 20 c to theportion 20 d along the circumferential direction c3. - On the
portion 20 d, theprobe 112 may be moved along at least one of the direction “x4,” the direction “y4,” and the direction “z4” (or the x-axis, the y-axis, and the z-axis) with respect to theportion 20 d of thewafer 20. - In some embodiments, the
probe 112 may be configured to move around thewafer 20 in a clockwise direction. Theportions probe 112 may be configured to move around thewafer 20 in a counter-clockwise direction. Theportions - In some embodiments, the
portions - There may be any number of predetermined portions on the
wafer 20. After the all of the predetermined portions on thewafer 20 are inspected, thewafer inspection method 40 proceeds to the step or operation S47, moving the tester along a radial direction such that the probe is moved to a central portion on the wafer. - For example, as shown in
FIG. 5 , the tester (such as thetester 11 inFIG. 2 ) is moved along a radial direction r of thewafer 20. Therefore, theprobe 112 of the tester is moved from theportion 20 d to acentral portion 20 e along the radial direction r. - On the
central portion 20 e, theprobe 112 may be moved along at least one of the direction “x5,” the direction “y5,” and the direction “z5” (or the x-axis, the y-axis, and the z-axis) with respect to thecentral portion 20 e of thewafer 20. - In some embodiments, the
central portion 20 e may be inspected or tested between any two of theportions - According to some embodiments of the present disclosure, providing the
track 13 surrounding thechuck 12, thetester 11 can be moved around thewafer 20 along a circumferential direction (such as the circumferential directions c, c1, c2, and c3) through thetrack 13. Theprobe 112 can be moved with respect to thewafer 20 from many more directions than the current wafer prober, and the flexibility of theprobe 112 is increased. Therefore, the entire surface of thewafer 20 can be inspected more quickly. - In addition, since the movement of the
tester 11 and/or theprobe 112 can be controlled by algorithms or computer-executable instructions, human error can be avoided or minimized. - Any reference in the specification to a method should be applied mutatis mutandis to a system capable of executing the method. Any reference in the specification to a system should be applied mutatis mutandis to a method that may be executed by the system.
-
FIG. 6 is a block diagram of theprocessing unit 14 of the probe apparatus 1 in accordance with some embodiments of the present disclosure. - The
processing unit 14 may include aprocessor 140, a network interface (I/F) 141, an input/output (I/O)device 142, astorage 143, and amemory 144 communicatively coupled via abus 147 or another interconnection communication mechanism. - In some embodiments, one or more operations or functionalities of the probe apparatus 1 are realized by the
processor 140, which is programmed for performing such operations and functionalities. One or more of the I/F 141, the I/O device 142, thestorage 143, and thememory 144 are operable to receive instructions, data, design rules, netlists, layouts, models and other parameters for processing by theprocessor 140. - The I/
F 141 may be coupled to thebus 147 to connect theprocessor 140 to the Internet. - The I/
O device 142 may include an input device, an output device, or a combined input/output device for enabling user interaction with the probe apparatus 1. An input device comprises, for example, a keyboard, keypad, mouse, trackball, trackpad, or cursor direction keys for communicating information and commands to theprocessor 140. An output device includes, for example, a display, a printer, a voice synthesizer, etc., for communicating information to a user. - The
storage device 143, such as a magnetic disk or optical disk, may be coupled to thebus 147 for storing data or instructions. - The
memory 144 may include RAM, ROM, hard drives, as well as removable memory devices, which can include memory sticks, memory cards, flash drives, external hard drives, and so on. Thememory 144 may include akernel 145 and auser space 146. Thememory 144 may be coupled to thebus 147 for storing data or instructions to be executed by theprocessor 140. Thememory 144 may also be used, in some embodiments, for storing temporary variables or other intermediate information during execution of instructions to be executed by theprocessor 140. - One aspect of the present disclosure provides a probe apparatus. The probe apparatus includes a chuck configured to support a wafer, a track surrounding the chuck, and a tester disposed on the track and having a probe. The tester is configured to move around the wafer along a circumferential direction. The probe apparatus also includes a processing unit in communication with the tester and configured to control a movement of the tester.
- Another aspect of the present disclosure provides a probe apparatus. The probe apparatus includes a chuck configured to support a wafer, a track surrounding the chuck, and a tester disposed on the track and having a probe. The probe apparatus also includes a processing unit in communication with the tester and configured to move the tester circumferentially around the wafer such that the probe is moved from a first portion on the wafer to a second portion on the wafer.
- Another aspect of the present disclosure provides a wafer inspection method. The wafer inspection method includes: moving a probe of a tester along at least one direction with respect to a portion on a wafer and moving the tester circumferentially around the wafer such that the probe is moved from said portion on the wafer to next portion on the wafer.
- By providing the track surrounding the chuck, the tester can be moved around the wafer along a circumferential direction through the track. The probe can be moved with respect to the wafer from many more directions than the current wafer prober, and the flexibility of the probe is increased. Therefore, the entire surface of the wafer can be inspected more quickly.
- In addition, since the movement of the tester and/or the probe can be controlled by algorithms or computer-executable instructions, human error can be avoided or minimized.
- Although the present disclosure and its advantages have been described in detail, it should be understood that various changes, substitutions and alterations can be made herein without departing from the spirit and scope of the disclosure as defined by the appended claims. For example, many of the processes discussed above can be implemented in different methodologies and replaced by other processes, or a combination thereof.
- Moreover, the scope of the present application is not intended to be limited to the particular embodiments of the process, machine, manufacture, and composition of matter, means, methods and steps described in the specification. As one of ordinary skill in the art will readily appreciate from the present disclosure, processes, machines, manufacture, compositions of matter, means, methods, or steps, presently existing or later to be developed, that perform substantially the same function or achieve substantially the same result as the corresponding embodiments described herein may be utilized according to the present disclosure. Accordingly, the appended claims are intended to include within their scope such processes, machines, manufacture, compositions of matter, means, methods, or steps.
Claims (12)
1. A probe apparatus, comprising:
a chuck configured to support a wafer;
a track surrounding the chuck, wherein the track includes a guiding path;
a tester engaged with and moving along the guiding path of the track and having a probe, wherein the tester is configured to move around the wafer along a circumferential direction; and
a processing unit in communication with the tester and configured to control a movement of the tester.
2. The probe apparatus of claim 1 , wherein the probe is configured to be moved along at least one direction with respect to the wafer.
3. The probe apparatus of claim 2 , wherein the processing unit is configured to control a movement of the probe.
4. The probe apparatus of claim 3 , wherein the movement of the probe is independent of the movement of the tester.
5. The probe apparatus of claim 4 , wherein the processing unit is configured to move the probe and the tester concurrently.
6. The probe apparatus of claim 4 , wherein the processing unit is configured to move the probe and the tester consecutively.
7. The probe apparatus of claim 1 , wherein the chuck is configured to be moved along at least one direction such that the wafer is moved with respect to the probe.
8. The probe apparatus of claim 7 , wherein the processing unit is configured to control a movement of the chuck.
9. The probe apparatus of claim 1 , wherein the tester includes a socket and a ball rotatably held by the socket.
10. The probe apparatus of claim 1 , further comprising:
a sensing unit configured to detect whether the tester is offset from the circumferential direction.
11. The probe apparatus of claim 10 , wherein the sensing unit is further configured to measure an offset direction of the tester with respect to the circumferential direction.
12. The probe apparatus of claim 11 , wherein the processing unit is further configured to adjust the movement of the tester based on the offset direction.
Priority Applications (3)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US17/690,646 US11747394B1 (en) | 2022-03-09 | 2022-03-09 | Probe apparatus with a track |
TW111118976A TWI847139B (en) | 2022-03-09 | 2022-05-20 | Probe apparatus with a track |
TW111118977A TWI825731B (en) | 2022-03-09 | 2022-05-20 | Probe apparatus and wafer inspecton method |
Applications Claiming Priority (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US17/690,646 US11747394B1 (en) | 2022-03-09 | 2022-03-09 | Probe apparatus with a track |
Publications (2)
Publication Number | Publication Date |
---|---|
US11747394B1 US11747394B1 (en) | 2023-09-05 |
US20230288473A1 true US20230288473A1 (en) | 2023-09-14 |
Family
ID=87882382
Family Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US17/690,646 Active US11747394B1 (en) | 2022-03-09 | 2022-03-09 | Probe apparatus with a track |
Country Status (1)
Country | Link |
---|---|
US (1) | US11747394B1 (en) |
Citations (3)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US20030201764A1 (en) * | 2002-04-26 | 2003-10-30 | Jafari Nasser Ali | Unified apparatus and method to assure probe card-to-wafer parallelism in semiconductor automatic wafer test, probe card measurement systems, and probe card manufacturing |
US6970006B2 (en) * | 2000-08-16 | 2005-11-29 | Infineon Technologies Ag | Apparatus for the automated testing, calibration and characterization of test adapters |
US7119566B2 (en) * | 2002-03-22 | 2006-10-10 | Electro Scientific Industries, Inc. | Test probe alignment apparatus |
Family Cites Families (4)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
CN101464474B (en) | 2007-12-20 | 2012-03-21 | 和舰科技(苏州)有限公司 | Semiconductor measuring probe bench with rotatable probe card |
CN109100425A (en) | 2018-09-05 | 2018-12-28 | 中国电建集团山东电力建设第工程有限公司 | A kind of bolt ultrasound examination scanning equipment |
CN110542369A (en) | 2019-10-10 | 2019-12-06 | 上海紫燕合金应用科技有限公司 | Flatness and straightness detection device |
CN213903611U (en) | 2020-12-16 | 2021-08-06 | 浙江树人学院(浙江树人大学) | Probe device of automatic probe test table |
-
2022
- 2022-03-09 US US17/690,646 patent/US11747394B1/en active Active
Patent Citations (3)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US6970006B2 (en) * | 2000-08-16 | 2005-11-29 | Infineon Technologies Ag | Apparatus for the automated testing, calibration and characterization of test adapters |
US7119566B2 (en) * | 2002-03-22 | 2006-10-10 | Electro Scientific Industries, Inc. | Test probe alignment apparatus |
US20030201764A1 (en) * | 2002-04-26 | 2003-10-30 | Jafari Nasser Ali | Unified apparatus and method to assure probe card-to-wafer parallelism in semiconductor automatic wafer test, probe card measurement systems, and probe card manufacturing |
Also Published As
Publication number | Publication date |
---|---|
US11747394B1 (en) | 2023-09-05 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
US10026011B2 (en) | Mask inspection apparatus, mask evaluation method and mask evaluation system | |
US9250071B2 (en) | Measurement apparatus and correction method of the same | |
US10269111B2 (en) | Method of inspecting semiconductor wafer, an inspection system for performing the same, and a method of fabricating semiconductor device using the same | |
KR20170129892A (en) | Sub-pixel alignment of inspection for design | |
US10302697B2 (en) | Automated scan chain diagnostics using emission | |
US20240328774A1 (en) | CMM Downtime System | |
CN114678288A (en) | Wafer testing method and device and computer readable storage medium | |
US11668745B1 (en) | Probe apparatus having a track and wafer inspection method using the same | |
US11747394B1 (en) | Probe apparatus with a track | |
CN110736910A (en) | Flying probe test method, test device, test equipment and storage medium of PCB | |
CN108662992B (en) | Surface measurement method and surface measurement system | |
TWI825731B (en) | Probe apparatus and wafer inspecton method | |
JP2015090446A (en) | Measuring device | |
CN113238906B (en) | Touch performance test method and system of curved surface display device and electronic equipment | |
US10504802B2 (en) | Target location in semiconductor manufacturing | |
US20220383473A1 (en) | Method and system for diagnosing a semiconductor wafer | |
KR102686163B1 (en) | Particle measurement device, three-dimensional shape measurement device, prober device, particle measurement system and particle measurement method | |
US20230334648A1 (en) | Wafer inspection system method | |
US20230334647A1 (en) | Wafer inspection system | |
JPH11219997A (en) | Electronic device check system and manufacture of electronic device | |
TWI803353B (en) | Wafer inspection method | |
JP4634478B2 (en) | Sample inspection apparatus and sample inspection method | |
JP2019139104A (en) | Pattern inspection method and device | |
CN113916507B (en) | Device and method for testing infrared common aperture optical system with small space and high integration level | |
US20240185058A1 (en) | Semiconductor film thickness prediction using machine-learning |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
FEPP | Fee payment procedure |
Free format text: ENTITY STATUS SET TO UNDISCOUNTED (ORIGINAL EVENT CODE: BIG.); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY |
|
AS | Assignment |
Owner name: NANYA TECHNOLOGY CORPORATION, TAIWAN Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNORS:CHEN, YI-JU;JAO, JUI-HSIU;REEL/FRAME:059375/0813 Effective date: 20220118 |
|
STCF | Information on status: patent grant |
Free format text: PATENTED CASE |