US20230189596A1 - Display panel and display device - Google Patents

Display panel and display device Download PDF

Info

Publication number
US20230189596A1
US20230189596A1 US18/166,874 US202318166874A US2023189596A1 US 20230189596 A1 US20230189596 A1 US 20230189596A1 US 202318166874 A US202318166874 A US 202318166874A US 2023189596 A1 US2023189596 A1 US 2023189596A1
Authority
US
United States
Prior art keywords
line
conductive
conductive line
display panel
display region
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Pending
Application number
US18/166,874
Inventor
Yao Huang
Weiyun HUANG
Yue Long
Binyan Wang
Guobo Yang
Benlian Wang
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
BOE Technology Group Co Ltd
Chengdu BOE Optoelectronics Technology Co Ltd
Original Assignee
BOE Technology Group Co Ltd
Chengdu BOE Optoelectronics Technology Co Ltd
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by BOE Technology Group Co Ltd, Chengdu BOE Optoelectronics Technology Co Ltd filed Critical BOE Technology Group Co Ltd
Priority to US18/166,874 priority Critical patent/US20230189596A1/en
Assigned to CHENGDU BOE OPTOELECTRONICS TECHNOLOGY CO., LTD., BOE TECHNOLOGY GROUP CO., LTD. reassignment CHENGDU BOE OPTOELECTRONICS TECHNOLOGY CO., LTD. ASSIGNMENT OF ASSIGNORS INTEREST (SEE DOCUMENT FOR DETAILS). Assignors: WANG, Benlian
Assigned to BOE TECHNOLOGY GROUP CO., LTD., CHENGDU BOE OPTOELECTRONICS TECHNOLOGY CO., LTD. reassignment BOE TECHNOLOGY GROUP CO., LTD. ASSIGNMENT OF ASSIGNORS INTEREST (SEE DOCUMENT FOR DETAILS). Assignors: YANG, Guobo
Assigned to CHENGDU BOE OPTOELECTRONICS TECHNOLOGY CO., LTD., BOE TECHNOLOGY GROUP CO., LTD. reassignment CHENGDU BOE OPTOELECTRONICS TECHNOLOGY CO., LTD. ASSIGNMENT OF ASSIGNORS INTEREST (SEE DOCUMENT FOR DETAILS). Assignors: WANG, BINYAN
Assigned to BOE TECHNOLOGY GROUP CO., LTD., CHENGDU BOE OPTOELECTRONICS TECHNOLOGY CO., LTD. reassignment BOE TECHNOLOGY GROUP CO., LTD. ASSIGNMENT OF ASSIGNORS INTEREST (SEE DOCUMENT FOR DETAILS). Assignors: LONG, Yue
Assigned to BOE TECHNOLOGY GROUP CO., LTD., CHENGDU BOE OPTOELECTRONICS TECHNOLOGY CO., LTD. reassignment BOE TECHNOLOGY GROUP CO., LTD. ASSIGNMENT OF ASSIGNORS INTEREST (SEE DOCUMENT FOR DETAILS). Assignors: HUANG, WEIYUN
Assigned to BOE TECHNOLOGY GROUP CO., LTD., CHENGDU BOE OPTOELECTRONICS TECHNOLOGY CO., LTD. reassignment BOE TECHNOLOGY GROUP CO., LTD. ASSIGNMENT OF ASSIGNORS INTEREST (SEE DOCUMENT FOR DETAILS). Assignors: HUANG, Yao
Publication of US20230189596A1 publication Critical patent/US20230189596A1/en
Pending legal-status Critical Current

Links

Images

Classifications

    • HELECTRICITY
    • H10SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
    • H10KORGANIC ELECTRIC SOLID-STATE DEVICES
    • H10K59/00Integrated devices, or assemblies of multiple devices, comprising at least one organic light-emitting element covered by group H10K50/00
    • H10K59/10OLED displays
    • H10K59/12Active-matrix OLED [AMOLED] displays
    • H10K59/122Pixel-defining structures or layers, e.g. banks
    • HELECTRICITY
    • H04ELECTRIC COMMUNICATION TECHNIQUE
    • H04MTELEPHONIC COMMUNICATION
    • H04M1/00Substation equipment, e.g. for use by subscribers
    • H04M1/02Constructional features of telephone sets
    • H04M1/0202Portable telephone sets, e.g. cordless phones, mobile phones or bar type handsets
    • H04M1/026Details of the structure or mounting of specific components
    • H04M1/0266Details of the structure or mounting of specific components for a display module assembly
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L27/00Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate
    • H01L27/02Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having at least one potential-jump barrier or surface barrier; including integrated passive circuit elements with at least one potential-jump barrier or surface barrier
    • H01L27/12Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having at least one potential-jump barrier or surface barrier; including integrated passive circuit elements with at least one potential-jump barrier or surface barrier the substrate being other than a semiconductor body, e.g. an insulating body
    • H01L27/1214Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having at least one potential-jump barrier or surface barrier; including integrated passive circuit elements with at least one potential-jump barrier or surface barrier the substrate being other than a semiconductor body, e.g. an insulating body comprising a plurality of TFTs formed on a non-semiconducting substrate, e.g. driving circuits for AMLCDs
    • H01L27/124Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having at least one potential-jump barrier or surface barrier; including integrated passive circuit elements with at least one potential-jump barrier or surface barrier the substrate being other than a semiconductor body, e.g. an insulating body comprising a plurality of TFTs formed on a non-semiconducting substrate, e.g. driving circuits for AMLCDs with a particular composition, shape or layout of the wiring layers specially adapted to the circuit arrangement, e.g. scanning lines in LCD pixel circuits
    • HELECTRICITY
    • H10SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
    • H10KORGANIC ELECTRIC SOLID-STATE DEVICES
    • H10K59/00Integrated devices, or assemblies of multiple devices, comprising at least one organic light-emitting element covered by group H10K50/00
    • H10K59/10OLED displays
    • H10K59/12Active-matrix OLED [AMOLED] displays
    • H10K59/123Connection of the pixel electrodes to the thin film transistors [TFT]
    • HELECTRICITY
    • H10SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
    • H10KORGANIC ELECTRIC SOLID-STATE DEVICES
    • H10K59/00Integrated devices, or assemblies of multiple devices, comprising at least one organic light-emitting element covered by group H10K50/00
    • H10K59/10OLED displays
    • H10K59/12Active-matrix OLED [AMOLED] displays
    • H10K59/131Interconnections, e.g. wiring lines or terminals
    • HELECTRICITY
    • H04ELECTRIC COMMUNICATION TECHNIQUE
    • H04MTELEPHONIC COMMUNICATION
    • H04M1/00Substation equipment, e.g. for use by subscribers
    • H04M1/02Constructional features of telephone sets
    • H04M1/0202Portable telephone sets, e.g. cordless phones, mobile phones or bar type handsets
    • H04M1/026Details of the structure or mounting of specific components
    • H04M1/0264Details of the structure or mounting of specific components for a camera module assembly
    • HELECTRICITY
    • H10SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
    • H10KORGANIC ELECTRIC SOLID-STATE DEVICES
    • H10K59/00Integrated devices, or assemblies of multiple devices, comprising at least one organic light-emitting element covered by group H10K50/00
    • H10K59/30Devices specially adapted for multicolour light emission
    • H10K59/35Devices specially adapted for multicolour light emission comprising red-green-blue [RGB] subpixels
    • H10K59/351Devices specially adapted for multicolour light emission comprising red-green-blue [RGB] subpixels comprising more than three subpixels, e.g. red-green-blue-white [RGBW]

Definitions

  • At least one embodiment of the present disclosure relates to a display panel and a display device.
  • a display panel Based on a design of an under-screen camera, a display panel generally includes a high Pixels Per Inch (PPI) region and a low PPI region, but generally, the display panel has relatively low light transmittance in the low PPI region, which is not beneficial for improving a display effect of the camera in an imaging region.
  • PPI Pixels Per Inch
  • At least one embodiment of the present disclosure relates to a display panel and a display device.
  • At least one embodiment of the present disclosure provides a display panel, including: a first display region; a second display region, located at least on one side of the first display region; a plurality of pixel units, located in the first display region and the second display region, a density of pixel units in the first display region being less than that of pixel units in the second display region, and each of the plurality of pixel units including a pixel circuit; and a first power supply line, configured to supply a first voltage signal to the pixel circuit;
  • the first power supply line includes a plurality of first conductive lines, a plurality of second conductive lines, and a plurality of third conductive lines, each of the plurality of first conductive lines extends from the second display region to the first display region, each of the plurality of second conductive lines is located in the first display region and located between adjacent ones of the plurality of first conductive lines, each of the plurality of second conductive lines extends in a first direction, each of the plurality of third conductive lines extends in a second
  • the plurality of second conductive lines are sequentially arranged in the first direction.
  • the adjacent ones of the plurality of second conductive lines are not directly connected.
  • a length of a part of the first conductive line located in the first display region in the first direction is greater than that of the second conductive line in the first direction.
  • the first conductive line includes parts located in different layers, and the parts located in the different layers are connected through a via hole that penetrates an insulation layer.
  • the first power supply line further includes a fourth conductive line, the fourth conductive line extends in the second direction, the second conductive line is connected to the first conductive line by the fourth conductive line, and a length of the fourth conductive line in the second direction is less than or equal to that of the third conductive line in the second direction.
  • a plurality of fourth conductive lines are provided, the plurality of fourth conductive lines are located between adjacent ones of the plurality of third conductive lines, and the plurality of fourth conductive lines are sequentially arranged in the second direction, and adjacent ones of the plurality of fourth conductive lines are spaced apart from each other in the second direction.
  • a part of the first conductive line is located in a same layer as the third conductive line, and the fourth conductive line is located in a same layer as the third conductive line.
  • the pixel units in the first display region constitute a plurality of pixel islands, each of the plurality of pixel islands at least includes two pixels located in two adjacent rows, the first conductive line and the second conductive line overlap with the two pixel units located in the two adjacent rows, respectively.
  • the pixel unit further includes a light-emitting element
  • the pixel circuit includes a first transistor and a second transistor, the first transistor is connected with the second transistor, and the second transistor is connected with the light-emitting element
  • the first transistor includes a first channel and a second channel, the first channel and the second channel are connected by a conductive portion
  • the second conductive line further includes a connection arm, the connection arm and the conductive portion of one pixel unit in the pixel island that overlaps with the second conductive line are spaced apart from each other in a third direction, and partially overlap with each other in the third direction, and the third direction is perpendicular to the first direction, and is perpendicular to the second direction.
  • a shape of the connection arm includes a C shape.
  • the first conductive line has a branch, and the branch and the conductive portion of one pixel unit in the pixel island that overlaps with the first conductive line are spaced apart from each other in the third direction, and partially overlap with each other in the third direction.
  • the first direction is perpendicular to the second direction.
  • the first power supply line further includes a fifth conductive line, the fifth conductive line extends in the first direction, and the fifth conductive line is located in the second display region, the fifth conductive line is located between adjacent ones of the plurality of first conductive lines, and the fifth conductive line and the second conductive line adjacent thereto are spaced apart from each other in the first direction.
  • the display panel further includes an initialization signal line configured to supply an initialization signal to the pixel circuit, the second conductive line is surrounded by a part of the initialization signal line.
  • the first conductive line includes a first part and a second part, the first part of the first conductive line is located in a same layer as the second conductive line, and the second part of the first conductive line is not located in a same layer as the second conductive line, and the first part of the first conductive line is surrounded by the part of the initialization signal line.
  • the first part of the first conductive line has a first sub-portion extending in the first direction and a second sub-portion extending in the second direction, the second sub-portion has a branch, and the branch extends in the first direction.
  • a length of the branch in the first direction is less than that of the first sub-portion in the first direction.
  • the pixel unit further includes a light-emitting element
  • the pixel circuit includes a first transistor and a second transistor, the first transistor is connected with the second transistor, the second transistor is connected with the light-emitting element, the first transistor includes a first channel and a second channel, the first channel and the second channel are connected by a conductive portion, the branch and the conductive portion of one pixel unit in the pixel island that overlaps with the first conductive line are spaced apart from each other in the third direction, and partially overlap with each other in the third direction, and the third direction is perpendicular to the first direction, and is perpendicular to the second direction.
  • the second conductive line further includes a connection arm, the connection arm and the conductive portion of one pixel unit in the pixel island that overlaps with the second conductive line are spaced apart from each other in the third direction, and partially overlap with each other in the third direction.
  • the display panel further includes a base substrate and a data line, the data line is configured to supply a data signal to the pixel circuit, and the data line includes a first data line, the first data line extends from the first display region to the second display region, and an orthographic projection of the first data line partially overlaps with an orthographic projection of the third conductive line on the base substrate.
  • the first data line includes a first part and a second part, and the first part of the first data line partially overlaps with the third conductive line, the second part of the first data line does not overlap with the third conductive line, and the first part of the first data line and the second part of the first data line are located in different layers, respectively.
  • a light transmission region is provided between adjacent ones of the plurality of pixel islands, and the first part of the first data line is located between the adjacent ones of the plurality of pixel islands.
  • two first data lines are provided, the two first data lines are connected with two adjacent columns of pixel units, respectively, and orthographic projections of the two first data lines partially overlap with an orthographic projection of a same third conductive line on the base substrate.
  • the display panel further includes a gate line, the gate line is configured to supply a scan signal to a row of pixel units, the gate line includes a first gate line, the first gate line extends from the second display region to the first display region, and the light transmission region is defined by two adjacent first gate lines and two adjacent first data lines.
  • At least one embodiment of the present disclosure provides a display device, including any one of the display panels as described above.
  • FIG. 1 A to FIG. 1 C are schematic diagrams of a display panel provided by some embodiments of the present disclosure
  • FIG. 2 is a schematic diagram of a second display region of a display panel provided by an embodiment of the present disclosure
  • FIG. 3 is a schematic diagram of a first display region of a display panel provided by an embodiment of the present disclosure
  • FIG. 4 is a schematic diagram of a pixel unit and a signal line for providing a signal to the pixel unit in a display panel provided by an embodiment of the present disclosure
  • FIG. 5 is a schematic diagram of a display panel
  • FIG. 6 A to FIG. 6 E are schematic diagrams of a display panel provided by some embodiments of the present disclosure.
  • FIG. 7 A is a schematic diagram of a display panel provided by an embodiment of the present disclosure.
  • FIG. 7 B is a schematic diagram of a display panel provided by an embodiment of the present disclosure.
  • FIG. 8 is a principle diagram of a pixel circuit of a display panel provided by an embodiment of the present disclosure.
  • FIG. 9 is a plan view of a semiconductor pattern in a display panel provided by an embodiment of the present disclosure.
  • FIG. 10 is a plan view of a first conductive pattern layer in a display panel provided by an embodiment of the present disclosure.
  • FIG. 11 is a plan view of a second conductive pattern layer in a display panel provided by an embodiment of the present disclosure.
  • FIG. 12 is a plan view of a first insulation layer in a display panel provided by an embodiment of the present disclosure.
  • FIG. 13 is a plan view of a third conductive pattern layer in a display panel provided by an embodiment of the present disclosure.
  • FIG. 14 is a plan view of a second insulation layer in a display panel provided by an embodiment of the present disclosure.
  • FIG. 15 is a plan view of a pixel electrode layer in a display panel provided by an embodiment of the present disclosure.
  • FIG. 16 is a plan view of a pixel definition layer in a display panel provided by an embodiment of the present disclosure.
  • FIG. 17 is a schematic diagram of forming an active layer of a thin film transistor in a display panel provided by an embodiment of the present disclosure
  • FIG. 18 is a schematic plan view after forming a second conductive pattern layer and a first insulation layer in a display panel provided by an embodiment of the present disclosure
  • FIG. 19 is a schematic plan view after forming a third conductive pattern layer in a display panel provided an embodiment of the present disclosure.
  • FIG. 20 is a schematic plan view after forming a second insulation layer in a display panel provided by an embodiment of the present disclosure
  • FIG. 21 is a schematic plan view after forming a pixel electrode layer in a display panel provided by an embodiment of the present disclosure.
  • FIG. 22 is a schematic plan view after forming a pixel definition layer in a display panel provided by an embodiment of the present disclosure
  • FIG. 23 is a schematic plan view of adjacent pixel islands in a second direction in a first display region in a display panel provided by an embodiment of the present disclosure
  • FIG. 24 is a schematic cross-sectional view of a display panel provided by an embodiment of the present disclosure.
  • FIG. 25 is a schematic cross-sectional view of a display panel provided by an embodiment of the present disclosure.
  • each first power supply line is of a meshed structure.
  • a display panel provided by an embodiment of the present disclosure optimizes a signal line in the low PPI region, for example, the embodiment of the present disclosure optimizes conductive lines of a meshed first power supply line that are arranged horizontally and vertically, to achieve higher transmittance.
  • FIG. 1 A to FIG. 1 C are schematic diagrams of a display panel provided by some embodiments of the present disclosure.
  • the display panel includes a first display region R 1 and a second display region R 2 .
  • the first display region R 1 is a high Pixels Per Inch (PPI) region
  • the second display region R 2 is a low PPI region.
  • the second display region R 2 is a partial light transmission region.
  • the second display region R 2 is located at least on one side of the first display region R 1 .
  • the display panel illustrated in FIG. 1 A and FIG. 1 B further includes a third region R 3 .
  • a sensor such as a camera may be provided in the first display region R 1 (as illustrated in FIG. 1 C ), or in the first display region R 1 and the third region R 3 (as illustrated in FIG. 1 A and FIG. 1 B ).
  • the third region R 3 illustrated in FIG. 1 A and FIG. 1 B may be a through hole region, that is, a material in a position corresponding to the third region R 3 is removed to form a through hole.
  • the sensor can receive ambient light. Taking the sensor being a camera as an example, an under-screen camera is implemented, such that when a screen is used normally, the first display region corresponding to the sensor can display an image normally, and when the camera is shooting, the ambient light can pass through the first display region, which supports normal use.
  • the sensor is provided on a non-display side of the display panel.
  • the sensor may also be referred to as an under-screen component.
  • FIG. 1 A further illustrates a plurality of gate lines 113 and a plurality of data lines 313 .
  • the plurality of gate lines 113 include a first gate line GL 1
  • the plurality of data lines 313 includes a first data line DL 1 .
  • the first gate line GL 1 extends from the second display region R 2 to the first display region R 1 .
  • the first data line DL 1 extends from the first display region R 1 to the second display region R 2 .
  • a certain element extending from the first display region R 1 to the second display region R 2 can be understood as that the element is located in the first display region R 1 and the second display region R 2 , or it can be said that a certain element extends from the second display region R 2 to the first display region R 1 .
  • FIG. 1 A schematically illustrates several gate lines 113 and several data lines 313 , and the number of the gate lines 113 and the number of the data lines 313 can be determined as required.
  • the plurality of gate lines 113 and the plurality of data lines 313 intersect with each other and are insulated from each other.
  • FIG. 2 is a schematic diagram of a second display region of a display panel provided by an embodiment of the present disclosure.
  • FIG. 3 is a schematic diagram of a first display region of a display panel provided by an embodiment of the present disclosure.
  • the display panel includes a plurality of pixel units P 0 , and the plurality of pixel units P 0 include a first pixel unit 101 , a second pixel unit 102 , a third pixel unit 103 , and a fourth pixel unit 104 .
  • One first pixel unit 101 , one second pixel unit 102 , one third pixel unit 103 , and one fourth pixel unit 104 constitute a pixel group P 1 .
  • one pixel group P 1 includes two pixels; and in the pixel group P 1 , one first pixel unit 101 and one second pixel unit 102 constitute one pixel, and one third pixel unit 103 and one fourth pixel unit 104 constitute one pixel.
  • One pixel group P 1 forms two virtual pixels to improve the display effect.
  • one pixel group P 1 is a repeating unit, and the repeating units are arranged in an array in the second display region R 2 .
  • one pixel group P 1 is referred to as a pixel island A 1 .
  • the first display region R 1 includes a plurality of light transmission regions R 0 ; the light transmission region R 0 is located between adjacent pixel islands A 1 .
  • the ambient light can pass through the light transmission region R 0 .
  • the light transmission region R 0 may include a base substrate and a transparent insulation layer located on the base substrate, and the light transmission region R 0 does not have a light shielding structure, for example, a metal trace.
  • the light transmission region R 0 is located in a region defined by four adjacent pixel islands A 1 , but not limited thereto. For example, as illustrated in FIG. 3 , adjacent pixel islands A 1 are provided at intervals.
  • An embodiment of the present disclosure takes the first pixel unit 101 being a red pixel unit, the second pixel unit 102 being a green pixel unit, the third pixel unit 103 being a blue pixel unit, and the fourth pixel unit 104 being a green pixel unit as an example; and in other embodiments, the pixel group may also use pixel units of other colors.
  • an arrangement mode of a plurality of pixel units P 0 in the display panel is not limited to those illustrated in FIG. 2 and FIG. 3 .
  • the plurality of pixel units P 0 are located in the first display region R 1 and the second display region R 2 , and the density of pixel units in the first display region R 1 is lower than that of pixel units in the second display region R 2 . Or, the density of pixels in the first display region R 1 is lower than that of pixels in the second display region R 2 .
  • the density of the pixel units in the first display region R 1 illustrated in FIG. 3 is one quarter of the density of the pixel units in the second display region R 2 . That is, the density of the pixels in the first display region R 1 illustrated in FIG. 3 is one quarter of the density of the pixels in the second display region R 2 .
  • An arrangement mode of the light transmission regions R 0 and the pixel units in the first display region R 1 is not limited to that illustrated in FIG. 3 , and can be set as required.
  • the density of the pixel units in the first display region R 1 is one half, one third, one sixth, one eighth or the like of the density of the pixel units in the second display region R 2 that is different from one quarter.
  • the display panel further includes gate lines 113 and data lines 313 .
  • the gate lines 113 and the data lines 313 are insulated from each other.
  • Each gate line 113 is connected with a row of pixel units, and each data line 313 is connected with a column of pixel units.
  • the gate line 113 is configured to supply a scan signal to a row of pixel units.
  • the data lines 313 include a first data line DL 1 .
  • the first data line DL 1 is located at least in the first display region R 1 .
  • the first data line DL 1 extends from the first display region R 1 to the second display region R 2 .
  • the gate lines include a first gate line GL 1 , and the first gate line GL 1 extends from the second display region R 2 to the first display region R 1 .
  • the light transmission region R 0 is defined by two adjacent first gate lines GL 1 and two adjacent first data lines DL 1 , but not limited thereto.
  • FIG. 4 is a schematic diagram of a pixel unit and a signal line for providing a signal to the pixel unit in a display panel provided by an embodiment of the present disclosure.
  • the display panel includes: a plurality of pixel units P 0 , each pixel unit P 0 includes a light-emitting element EMC and a pixel circuit 10 for providing a driving current to the light-emitting element EMC, and the light-emitting element EMC can be an electroluminescent element, such as an organic electroluminescent element, which can be an Organic Light-Emitting Diode (OLED), for example.
  • OLED Organic Light-Emitting Diode
  • the display panel further includes an initialization signal line 210 , a light-emitting control signal line 110 , a data line 313 , a first power supply line 311 , and a second power supply line 312 .
  • the gate line 113 is configured to supply a scan signal SCAN to the pixel circuit 10 .
  • the light-emitting control signal line 110 is configured to supply a light-emitting control signal EM to the pixel unit P 0 .
  • the data line 313 is configured to supply a data signal DATA to the pixel circuit 10 .
  • the first power supply line 311 is configured to supply a constant first voltage signal ELVDD to the pixel circuit 10
  • the second power supply line 312 is configured to supply a constant second voltage signal ELVSS to the pixel circuit 10
  • the first voltage signal ELVDD is greater than the second voltage signal ELVSS.
  • the initialization signal line 210 is configured to supply an initialization signal Vint to the pixel circuit 10 .
  • the initialization signal Vint is a constant voltage signal, and its magnitude may be between the first voltage signal ELVDD and the second voltage signal ELVSS, for example, but not limited thereto.
  • the initialization signal Vint may be less than or equal to the second voltage signal ELVSS.
  • the pixel circuit 10 outputs a driving current to drive the light-emitting element EMC to emit light under the control of signals such as the scan signal SCAN, the data signal DATA, the initialization signal Vint, the first voltage signal ELVDD, the second voltage signal ELVSS, and the light-emitting control signal EM.
  • the light-emitting element EMC includes a pixel electrode E 1 and a common electrode E 2 .
  • the pixel electrode E 1 is connected with the pixel circuit 10
  • the common electrode E 2 is connected with the second power supply line 312 .
  • FIG. 5 is a schematic diagram of a display panel. As illustrated in FIG. 5 , whether in the first display region R 1 or in the second display region R 2 , the first power supply line 3110 is of a meshed structure, and horizontal parts of the first power supply line 3110 are directly connected, and vertical parts of the first power supply line 3110 are directly connected. However, a wiring mode of the first power supply line of the meshed structure makes the light transmittance of the first display region R 1 relatively low.
  • FIG. 6 A to FIG. 6 E are schematic diagrams of display panels provided by some embodiments of the present disclosure.
  • the first power supply line 311 includes a plurality of first conductive lines L 1 , a plurality of second conductive lines L 2 , and a plurality of third conductive lines L 3
  • the first conductive line L 1 extends from the second display region R 2 to the first display region R 1
  • the plurality of second conductive lines L 2 are located in the first display region R 1 and located between adjacent first conductive lines L 1
  • each second conductive line L 2 extends in a first direction D 1
  • the third conductive line L 3 is located at least in the first display region R 1 , for example, the third conductive line L 3 extends from the second display region R 2 to the first display region R 1
  • the third conductive line L 3 extends in a second direction D 2
  • the first direction D 1 intersects with the second direction D 2
  • adjacent second conductive lines L 2 are spaced
  • the first direction D 1 is perpendicular to the second direction D 2 , but not limited thereto.
  • the first conductive line L 1 extends in the first direction D 1 .
  • the second conductive line L 2 is only located in the first display region R 1 .
  • an element extending in a certain direction is not necessarily in a straight line, or may also have a curve or folded line part.
  • an extension direction of a certain element refers to a general extension trend of the element, for example, not every part of the element necessarily extends in this direction.
  • adjusting a structure of the first power supply line in the first display region is equivalent to removing some of the first power supply lines provided in the second direction in the typical display panel, which simplifies the first power supply lines in the first display region and improves the light transmittance of the first display region.
  • the first conductive line L 1 and the second conductive line L 2 are connected with two adjacent rows of pixel units in one pixel island A 1 , respectively, but not limited thereto; and in other embodiments, the pixel island A 1 can further include more than two rows of pixel units.
  • the pixel island A 1 at least includes two pixel units located in two adjacent rows, and the first conductive line L 1 and the second conductive line L 2 overlap with the two pixel units located in the two adjacent rows, respectively.
  • the first conductive line L 1 overlaps with the first pixel unit 101
  • the second conductive line L 2 overlaps with the third pixel unit 103 .
  • the first conductive line L 1 further overlaps with the second pixel unit 102
  • the second conductive line L 2 further overlaps with the fourth pixel unit 104 .
  • a plurality of second conductive lines L 2 are sequentially arranged in the first direction D 1 .
  • adjacent second conductive lines L 2 are not directly connected, and a plurality of second conductive lines L 2 that are not directly connected are formed by removing part of the first power supply lines provided in the first direction.
  • the length of the part of the first conductive line L 1 located in the first display region R 1 in the first direction D 1 is greater than that of the second conductive line L 2 in the first direction D 1 .
  • the first power supply line 311 further includes a fourth conductive line L 4 , the fourth conductive line L 4 extends in the second direction D 2 , and the second conductive line L 2 is connected to the first conductive line L 1 by the fourth conductive line L 4 , and the length of the fourth conductive line L 4 in the second direction D 2 is less than or equal to that of the third conductive line L 3 in the second direction D 2 .
  • the length of the fourth conductive line L 4 in the second direction D 2 is less than that of the third conductive line L 3 in the second direction D 2 .
  • the length of the fourth conductive line L 4 in the second direction D 2 is equal to that of the third conductive line L 3 in the second direction D 2 .
  • a plurality of fourth conductive lines L 4 are provided, and are sequentially arranged in the second direction D 2 , and adjacent fourth conductive lines L 4 are spaced apart from each other in the second direction D 2 .
  • the plurality of fourth conductive lines L 41 are located between the third conductive line L 31 and the third conductive line L 32 , and the third conductive line L 31 and the third conductive line L 32 are adjacent third conductive lines L 3 .
  • FIG. 6 A illustrates three fourth conductive lines L 41 , but the number of the fourth conductive lines L 4 located between the adjacent third conductive lines L 3 is not limited to that illustrated in the drawing, and can be determined as required. Because the plurality of fourth conductive lines L 4 are spaced apart from each other in the second direction D 2 , it is equivalent to removing parts of the first power supply lines in the typical display panel provided in the second direction, thereby reducing wiring, optimizing a trace space, and improving the light transmittance.
  • the first power supply line 311 further includes a fifth conductive line L 5 , the fifth conductive line L 5 extends in the first direction D 1 , the fifth conductive line L 5 is located in the second display region R 2 , and the fifth conductive line L 5 is located between adjacent first conductive lines L 1 , the fifth conductive line L 5 and the second conductive line L 2 adjacent thereto are spaced apart from each other in the first direction D 1 .
  • wiring is reduced and the light transmittance is improved.
  • each pixel island includes two rows and three columns of pixel units.
  • the number of the pixel units included in each pixel island and an arrangement mode of the pixel units are not limited, as long as the row number of the pixel units included in each pixel island is greater than or equal to two, the arrangement mode of the first power supply lines provided by the embodiment of the present disclosure can be used.
  • the first power supply line 311 further includes a plurality of sixth conductive lines L 6 , the sixth conductive lines L 6 are located in the second display region R 2 , and the sixth conductive lines L 6 extend in the second direction D 2 .
  • the plurality of fifth conductive lines L 5 and the plurality of sixth conductive lines L 6 are provided in a crossed manner.
  • the fifth conductive lines L 5 and the sixth conductive lines L 6 are all located only in the second display region R 2 .
  • FIG. 7 A is a schematic diagram of a display panel provided by an embodiment of the present disclosure.
  • the same gate line 113 connects pixel units in the second display regions located on both sides of the first display region R 1 and pixel units located in the first display region R 1 to constitute a row of pixel units.
  • the embodiment of the present disclosure does not limit a shape of the first conductive line, as long as the first conductive line can extend from the second display region R 2 to the first display region R 1 .
  • the first power supply line in FIG. 7 A may also be replaced with a first power supply line in other embodiments of the present disclosure.
  • an extension mode of the gate line 113 is not limited to that illustrated in FIG. 7 A , as long as an arrangement mode of the gate line 113 can make pixels in the second display region R 2 and pixels in the first display region R 1 connected.
  • FIG. 7 B is a schematic diagram of a display panel provided by an embodiment of the present disclosure.
  • the display panel illustrated in FIG. 7 B adjusts arrangement positions of some gate lines located in the first display region. That is, in the display panel illustrated in FIG. 7 B , two gate lines are separately provided at an upper side and a lower side of the pixel island, respectively, while in the display panel illustrated in FIG. 7 A , two gate lines are provided at a lower side of the pixel island.
  • FIG. 6 A to FIG. 6 E, 7 A and 7 B are described with reference to the case where the second conductive line is connected with one of two adjacent first conductive lines but not directly connected with the other one of the two adjacent first conductive lines, by way of example.
  • the fourth conductive line is in contact with one of two adjacent first conductive lines, for example, through a via hole penetrating an insulation layer.
  • a row of pixel units is pixel units connected to the same gate line 113
  • a column of pixel units is pixel units connected to the same data line 313 .
  • the first conductive line L 1 , the second conductive line L 2 , and the fifth conductive line L 5 all extending in a row direction
  • the third conductive line L 3 , the fourth conductive line L 4 , and the sixth conductive line L 6 extending in a column direction as an example, but not limited thereto.
  • first conductive line L 1 , the second conductive line L 2 , and the fifth conductive line L 5 may all extend in the column direction
  • third conductive line L 3 , the fourth conductive line L 4 , and the sixth conductive line L 6 may extend in the row direction, and correspondingly, the second direction D 2 and the first direction D 1 are also interchanged with each other.
  • FIG. 6 A to FIG. 6 E take the pixel island including two rows of pixel units as an example.
  • the pixel island may further include three or more rows of pixel units.
  • the plurality of second conductive lines may be understood as second conductive lines connected with the same row of pixel units.
  • the plurality of second conductive lines can be understood as the second conductive lines connected with the same column of pixel units.
  • FIG. 8 to FIG. 25 Some embodiments of the present disclosure are described below in conjunction with FIG. 8 to FIG. 25 . It is illustrated with a pixel circuit of 7T1C as an example in FIG. 8 to FIG. 24 .
  • FIG. 8 is a principle diagram of a pixel circuit of a display panel provided by an embodiment of the present disclosure.
  • FIG. 9 is a plan view of a semiconductor pattern in a display panel provided by an embodiment of the present disclosure.
  • FIG. 10 is a plan view of a first conductive pattern layer in a display panel provided by an embodiment of the present disclosure.
  • FIG. 11 is a plan view of a second conductive pattern layer in a display panel provided by an embodiment of the present disclosure.
  • FIG. 12 is a plan view of a first insulation layer in a display panel provided by an embodiment of the present disclosure.
  • FIG. 13 is a plan view of a third conductive pattern layer in a display panel provided by an embodiment of the present disclosure.
  • FIG. 14 is a plan view of a second insulation layer in a display panel provided by an embodiment of the present disclosure.
  • FIG. 15 is a plan view of a pixel electrode layer in a display panel provided by an embodiment of the present disclosure.
  • FIG. 16 is a plan view of a pixel definition layer in a display panel provided by an embodiment of the present disclosure.
  • FIG. 17 is a schematic diagram of forming an active layer of a thin film transistor in a display panel provided by an embodiment of the present disclosure.
  • FIG. 18 is a schematic plan view after forming a second conductive pattern layer and a first insulation layer in a display panel provided by an embodiment of the present disclosure.
  • FIG. 19 is a schematic plan view after forming a third conductive pattern layer in a display panel provided an embodiment of the present disclosure.
  • FIG. 20 is a schematic plan view after forming a second insulation layer in a display panel provided by an embodiment of the present disclosure.
  • FIG. 21 is a schematic plan view after forming a pixel electrode layer in a display panel provided by an embodiment of the present disclosure.
  • FIG. 22 is a schematic plan view after forming a pixel definition layer in a display panel provided by an embodiment of the present disclosure.
  • FIG. 23 is a schematic plan view of adjacent pixel islands in a second direction in a first display region in a display panel provided by an embodiment of the present disclosure.
  • FIG. 24 is a schematic cross-sectional view of a display panel provided by an embodiment of the present disclosure.
  • FIG. 25 is a schematic cross-sectional view of a display panel provided by an embodiment of the present disclosure.
  • the insulation layer is illustrated in the form of via holes, and the insulation layer itself undergoes transparency treatment.
  • the gate line 113 is configured to supply the scan signal SCAN to the pixel circuit 10 .
  • the light-emitting control signal line 110 is configured to supply the light-emitting control signal EM to the pixel unit P 0 .
  • the data line 313 is configured to supply the data signal DATA to the pixel circuit 10 .
  • the first power supply line 311 is configured to supply the constant first voltage signal ELVDD to the pixel circuit 10
  • the second power supply line 312 is configured to supply the constant second voltage signal ELVSS to the pixel circuit 10
  • the first voltage signal ELVDD is greater than the second voltage signal ELVSS.
  • the initialization signal line 210 is configured to supply the initialization signal Vint to the pixel circuit 10 .
  • the initialization signal Vint is a constant voltage signal, and its magnitude may be between the first voltage signal ELVDD and the second voltage signal ELVSS, but not limited thereto.
  • the initialization signal Vint may be less than or equal to the second voltage signal ELVSS.
  • the pixel circuit outputs a driving current to drive the light-emitting element 20 to emit light under the control of signals such as the scan signal SCAN, the data signal DATA, the initialization signal Vint, the first voltage signal ELVDD, the second voltage signal ELVSS, and the light-emitting control signal EM.
  • the light-emitting element 20 emits red light, green light, blue light, white light or the like when driven by its corresponding pixel circuit 10 .
  • the pixel circuit 10 includes a driving transistor T 1 , a data writing transistor T 2 , a threshold compensation transistor T 3 , a first light-emitting control transistor T 4 , a second light-emitting control transistor T 5 , a first reset transistor T 6 , a second reset transistor T 7 , and a storage capacitor C 1 .
  • the driving transistor T 1 is electrically connected with the light-emitting element 20 and outputs a driving current to drive the light-emitting element 20 to emit light under the control of the signals such as the scan signal SCAN, the data signal DATA, the first voltage signal ELVDD, and the second voltage signal ELVSS.
  • the display panel provided by an embodiment of the present disclosure further includes: a data driving circuit and a scan driving circuit.
  • the data driving circuit is configured to supply a data signal DATA to the pixel unit P 0 according to an instruction of a control circuit.
  • the scan driving circuit is configured to supply signals such as a light-emitting control signal EM, a scan signal SCAN, and a reset control signal RESET to the pixel unit P 0 according to the instruction of a control circuit.
  • the control circuit includes an external integrated circuit (IC), but not limited thereto.
  • the scan driving circuit is a Gate Driver On Array (GOA) structure that is mounted on the display panel, or a driver chip (IC) structure for bonding with the display panel.
  • GAA Gate Driver On Array
  • IC driver chip
  • the light-emitting control signal EM and the scan signal SCAN can also be provided by using different driving circuits, respectively.
  • the display panel further includes a power supply (not illustrated) to provide the voltage signals, which can be a voltage source or a current source as required, and the power supply is configured to supply the first voltage signal ELVDD, the second power supply voltage ELVSS, the initialization signal Vint and the like to the pixel unit P 0 by the first power supply line 311 , the second power supply line 312 and the initialization signal line 210 , respectively.
  • a second electrode C 12 of the storage capacitor C 1 is electrically connected with the first power supply line 311
  • a first electrode C 11 of the storage capacitor C 1 is electrically connected with a second electrode T 32 of the threshold compensation transistor T 3
  • a gate electrode T 20 of the data writing transistor T 2 is electrically connected with the gate line 113
  • a first electrode T 21 and a second electrode T 22 of the data writing transistor T 2 are electrically connected with the data line 313 and a first electrode T 11 of the driving transistor T 1 , respectively.
  • a gate electrode T 30 of the threshold compensation transistor T 3 is electrically connected with the gate line 113
  • a first electrode T 31 of the threshold compensation transistor T 3 is electrically connected with a second electrode T 12 of the driving transistor T 1
  • a second electrode T 32 of the threshold compensation transistor T 3 is electrically connected with a gate electrode T 10 of the driving transistor T 1 .
  • a gate electrode T 40 of the first light-emitting control transistor T 4 and a gate electrode T 50 of the second light-emitting control transistor T 5 are both connected with the light-emitting control signal line 110 .
  • a first electrode T 41 and a second electrode T 42 of the first light-emitting control transistor T 4 are electrically connected with the first power supply line 311 and a first electrode T 11 of the driving transistor T 1 , respectively.
  • a first electrode T 51 and a second electrode T 52 of the second light-emitting control transistor T 5 are electrically connected with a second electrode T 12 of the driving transistor T 1 and a pixel electrode E 1 (which can be an anode of the OLED) of the light-emitting element 20 , respectively.
  • a common electrode E 2 (which may be a common electrode of the OLED, such as a cathode) of the light-emitting element 20 is electrically connected with the second power supply line 312 .
  • a gate electrode T 60 of the first reset transistor T 6 is electrically connected with the first reset control signal line 111
  • a first electrode T 61 of the first reset transistor T 6 is electrically connected with the initialization signal line 210 (a first initialization signal line 211 )
  • a second electrode T 62 of the first reset transistor T 6 is electrically connected with a gate electrode T 10 of the driving transistor T 1 .
  • a gate electrode T 70 of the second reset transistor T 7 is electrically connected with the second reset control signal line 112 , a first electrode T 71 of the second reset transistor T 7 is electrically connected with the initialization signal line 210 (a second initialization signal line 212 ), and a second electrode T 72 of the second reset transistor T 7 is electrically connected with the pixel electrode E 1 of the light-emitting element 20 .
  • FIG. 9 illustrates a semiconductor pattern SCP
  • FIG. 10 illustrates a first conductive pattern layer LY 1
  • a first gate insulation layer is provided between the first conductive pattern layer LY 1 and the semiconductor pattern SCP.
  • the semiconductor pattern SCP is doped by taking the first conductive pattern layer LY 1 as a mask, such that a region of the semiconductor pattern SCP that is covered by the first conductive pattern layer LY 1 retains semiconductor characteristics, forming a channel of the thin film transistor, while a region of the semiconductor pattern SCP that is not covered by the first conductive pattern layer LY 1 is converted into a conductor, forming a source electrode or drain electrode of the thin film transistor.
  • FIG. 17 illustrates an active layer ALT formed after the semiconductor pattern SCP is partially converted into a conductor.
  • the first conductive pattern layer LY 1 includes a first reset control signal line 111 , a second reset control signal line 112 , a light-emitting control signal line 110 , a gate line 113 , and a first electrode C 11 of a storage capacitor C 1 .
  • FIG. 10 further illustrates a first part DL 11 (conductive line 114 ) of the first data line DL 1 .
  • FIG. 10 further illustrates a gate line GL 0 , the gate line GL 0 is a part of the gate line that extends from the second display region to the first display region.
  • the first reset control signal line 111 and the second reset control signal line 112 are connected with each other.
  • FIG. 11 illustrates a second conductive pattern layer LY 2 , and a second gate insulation layer is provided between the second conductive pattern layer LY 2 and the first conductive pattern layer LY 1 .
  • the second conductive pattern layer LY 2 includes a block BK 0 , a block BK 1 , an initialization signal line 210 , and a second electrode C 12 of the storage capacitor C 1 .
  • the second electrode C 12 of the storage capacitor C 1 has an opening OPN.
  • the initialization signal line 210 includes a first initialization signal line 211 and a second initialization signal line 212 .
  • the second conductive pattern layer LY 2 includes a first part L 11 and a third part L 13 of the first conductive line L 1 . As illustrated in FIG.
  • FIG. 12 illustrates a pattern of a first insulation layer ISL 1 , dots in the drawing are via holes in the first insulation layer ISL 1 , and the first insulation layer ISL 1 includes at least one of a first gate insulation layer, a second gate insulation layer, and an interlayer insulation layer.
  • the interlayer insulation layer is located between the second conductive pattern layer LY 2 and the third conductive pattern layer LY 3 .
  • FIG. 18 illustrates a schematic plan view after forming the first insulation layer ISL 1 .
  • FIG. 13 illustrates the third conductive pattern layer LY 3
  • the third conductive pattern layer LY 3 includes a third conductive line L 3 (a part of the first power supply line 311 ), a second part DL 12 of the data line (a part of the data line 313 ), a first connection electrode 31 a, a second connection electrode 31 b, a third connection electrode 31 c, and a fourth connection electrode 31 d.
  • the third conductive pattern layer LY 3 further includes a second part L 12 of the first conductive line L 1 .
  • a first part L 11 and a third part L 13 of the first conductive line L 1 are connected by the second part L 12 .
  • the data line 313 is electrically connected with the first electrode T 21 of the data writing transistor T 2 through a via hole V 4
  • the first power supply line 311 is electrically connected with the first electrode T 41 of the first light-emitting control transistor T 4 through a via hole V 3
  • the first power supply line 311 is electrically connected with the second electrode C 12 of the storage capacitor C 1 through a via hole V 6
  • the first power supply line 311 is electrically connected with a block BK 1 through a via hole V 5 .
  • One end of the first connection electrode 31 a is electrically connected with the first initialization signal line 211 through a via hole V 11 , and the other end of the first connection electrode 31 a is electrically connected with the first electrode T 61 of the first reset transistor T 6 through a via hole V 12 , such that the first electrode T 61 of the first reset transistor T 6 is electrically connected with the first initialization signal line 211 .
  • One end of the second connection electrode 31 b is electrically connected with the second electrode T 62 of the first reset transistor T 6 through a via hole V 21 , and the other end of the second connection electrode 31 b is electrically connected with the gate electrode T 10 (i.e.
  • the third connection electrode 31 c is electrically connected with the second initialization signal line 212 through a via hole V 31 , and the other end of the third connection electrode 31 c is electrically connected with the first electrode T 71 of the second reset transistor T 7 through a via hole V 32 , such that the first electrode T 71 of the second reset transistor T 7 is electrically connected with the first initialization signal line 211 .
  • the fourth connection electrode 31 d is electrically connected with the second electrode T 52 of the second light-emitting control transistor T 5 through a via hole V 1 .
  • the fourth connection electrode 31 d can be configured to be electrically connected with a pixel electrode E 1 (referring to FIG. 8 ) of a subsequently formed light-emitting element 20 .
  • FIG. 14 illustrates the second insulation layer ISL 2 , and dots in FIG. 14 are via holes V 1 in the second insulation layer ISL 2 .
  • the via holes V 1 include a via hole V 10 , a via hole V 20 , a via hole V 30 , and a via hole V 40 .
  • FIG. 20 is a plan view after forming the second insulation layer.
  • FIG. 15 illustrates an electrode layer ETL.
  • the electrode layer ETL includes a plurality of pixel electrodes E 1 .
  • the electrode layer ETL includes a pixel electrode E 11 of the first pixel unit 101 , a pixel electrode E 12 of the second pixel unit 102 , a pixel electrode E 13 of the third pixel unit 103 , and a pixel electrode E 14 of the fourth pixel unit 104 .
  • FIG. 21 is a plan view of a display panel after forming the electrode layer.
  • the pixel electrode E 14 of the fourth pixel unit 104 includes an extension portion E 0 , and an orthographic projection of the extension portion E 0 on the base substrate can cover an orthographic projection of a shared electrode (the second electrode T 22 of the data writing transistor T 2 and the second electrode T 42 of the first light-emitting control transistor T 4 ) on the base substrate, to improve the stability and service life of the data writing transistor T 2 and the first light-emitting control transistor T 4 , thereby improving the long-term light-emitting stability and service life of the display panel.
  • a shared electrode the second electrode T 22 of the data writing transistor T 2 and the second electrode T 42 of the first light-emitting control transistor T 4
  • FIG. 16 illustrates a plan view of a pixel definition layer.
  • the pixel definition layer PDL includes a plurality of openings, and the plurality of openings include an opening OPN 1 , an opening OPN 2 , an opening OPN 3 , and an opening OPN 4 .
  • FIG. 22 illustrates a schematic diagram of a display panel after forming a pixel definition layer. As illustrated in FIG. 22 , the opening OPN 1 exposes a part of the pixel electrode E 11 , the opening OPN 2 exposes a part of the pixel electrode E 12 , the opening OPN 3 exposes a part of the pixel electrode E 13 , and the opening OPN 4 exposes a part of the pixel electrode E 14 .
  • a light-emitting functional layer and the common electrodes are formed, and then a light-emitting element EMC is formed.
  • transistors used in the embodiment of the present disclosure may be thin film transistors, field effect transistors, or other switching components with the like characteristics.
  • a source electrode and a drain electrode of the transistor used herein may be symmetrical in structure, so the source electrode and the drain electrode of the transistor may have no difference in structure.
  • one of the two electrodes is directly referred to as a first electrode, and the other of the two electrodes is referred to as a second electrode, and therefore the first electrode and the second electrode of all or part of the transistors in the embodiments of the present disclosure are interchangeable as required.
  • the first electrode of the transistor described in the embodiment of the present disclosure may be the source electrode, and the second electrode may be the drain electrode; alternatively, the first electrode of the transistor may be the drain electrode, and the second electrode may be the source electrode.
  • the transistors may be classified into N-type transistors and P-type transistors according to the characteristics of the transistors.
  • the embodiments of the present disclosure illustrate the technical solution of the present disclosure in detail by taking the transistors as P-type transistors as an example. Based on the description and teaching of the implementations of the present disclosure, one of ordinary skill in the art can easily think of an implementation in which at least some of the transistors in the pixel circuit structure of the embodiment of the present disclosure adopt N-type transistors, that is, an implementation of using a transistor of N-type or a combination of a N-type transistor and a P-type transistor, without any inventive work, therefore, these implementations are also within the scope of the present disclosure.
  • the embodiments of the present disclosure include, but are not limited thereto. It should be noted that the embodiment of the present disclosure does not limit the number of the thin film transistors and the number of the capacitors included in the pixel circuit.
  • the pixel circuit of the display panel can also be of a structure including other numbers of transistors, such as a 7T2C structure, a 6T1C structure, a 6T2C structure, or a 9T2C structure, which is not limited by the embodiment of the present disclosure.
  • FIG. 25 is a schematic cross-sectional view of a display panel provided by an embodiment of the present disclosure.
  • the display panel includes a thin film transistor 50 and a storage capacitor C 1 .
  • the thin film transistor 50 includes an active layer ATL 1 located on a base substrate BS, a first gate insulation layer GI 1 located on the side of the active layer ATL 1 away from the base substrate BS, and a gate electrode GE located on the side of the first gate insulation layer GI 1 away from the base substrate BS.
  • the display panel further includes a second gate insulation layer GI 2 located on the side of the gate electrode GE away from the base substrate BS, an interlayer insulation layer ILD located on the side of the second gate insulation layer GI 2 away from the base substrate BS, and a connection electrode CNE 1 located on the side of the interlayer insulation layer ILD away from the base substrate BS.
  • the active layer ATL 1 includes a channel CN 11 and a first electrode ET 1 and a second electrode ET 2 that are located on both sides of the channel CN 11 , respectively, and the connection electrode CNE 1 is connected with the second electrode ET 2 through a via hole that penetrates the first gate insulation layer GI 1 , the second gate insulation layer GI 2 , and the interlayer insulation layer ILD.
  • the storage capacitor C 1 includes a first electrode C 11 and a second electrode C 12 , the first electrode C 11 and the gate electrode GE are located in the same layer, and are both located in the first conductive pattern layer LY 1 , and the second electrode C 12 is located between the second gate insulation layer GI 2 and the interlayer insulation layer ILD, and is located in the second conductive pattern layer LY 2 .
  • One of the first electrode ET 1 and the second electrode ET 2 is a source electrode, and the other of the first electrode ET 1 and the second electrode ET 2 is a drain electrode.
  • the connection electrode CNE 1 is located on the third conductive pattern layer LY 3 .
  • the display panel further includes a passivation layer PVX and a planarization layer PLN.
  • the connection electrode CNE 1 may be the fourth connection electrode 31 d
  • the thin film transistor 50 may be the second light-emitting control transistor T 5 .
  • the display panel further includes a light-emitting element EMC, the light-emitting element EMC includes a pixel electrode E 1 , a light-emitting functional layer EML, and a common electrode E 2 , and the pixel electrode E 1 is connected with the connection electrode CNE 1 through a via hole that penetrates the passivation layer PVX and the planarization layer PLN.
  • the display panel further includes an encapsulation layer CPS, and the encapsulation layer CPS includes a first encapsulation layer CPS 1 , a second encapsulation layer CPS 2 , and a third encapsulation layer CPS 3 .
  • the first encapsulation layer CPS 1 and the third encapsulation layer CPS 3 are each an inorganic material layer, and the second encapsulation layer CPS 2 is an organic material layer.
  • the pixel electrode E 1 is an anode
  • the common electrode E 2 is a cathode, but not limited thereto.
  • the light-emitting element EMC includes an organic light-emitting diode.
  • the light-emitting functional layer is located between the common electrode E 2 and the pixel electrode E 1 .
  • the light-emitting functional layer EML includes at least a light-emitting layer, and may further include at least one of a hole transport layer, a hole injection layer, an electron transport layer, and an electron injection layer.
  • the display panel further includes a pixel definition layer PDL and a spacer PS.
  • the pixel definition layer PDL has an opening, the opening is configured to define a light-emitting area (a light exit region, an effective light-emitting area) of the pixel unit, and a spacer PS is configured to support a fine metal mask when forming the light-emitting functional layer EML.
  • FIG. 25 illustrates that the spacers PS are provided on opposite sides of the light-emitting element, but is not limited thereto.
  • the data line is configured to input a data signal to the pixel unit
  • the first power supply signal line is configured to input a first power supply voltage to the driving transistor.
  • the second power supply signal line is configured to input a second power supply voltage to the pixel unit.
  • the first power supply voltage is a constant voltage
  • the second power supply voltage is a constant voltage.
  • the first power supply voltage is a positive voltage
  • the second power supply voltage is a negative voltage, but not limited thereto.
  • the first power supply voltage is a positive voltage
  • the second power supply signal line is grounded.
  • the first insulation layer ISL 1 includes at least one of a first gate insulation layer GI 1 , a second gate insulation layer GI 2 , and an interlayer insulation layer ILD, and the second insulation layer ISL 2 includes a planarization layer PLN.
  • the first gate insulation layer GI 1 , the second gate insulation layer GI 2 , the interlayer insulation layer ILD, the passivation layer PVX, the planarization layer PLN, the pixel definition layer PDL, and the spacer PS are all made of an insulation material.
  • the materials of the first gate insulation layer GI 1 , the second gate insulation layer GI 2 , the interlayer insulation layer ILD, and the passivation layer PVX include at least one of SiOx and SiNx, but are not limited thereto.
  • the planarization layer PLN, the pixel definition layer PDL, and the spacer PS can be made of an organic insulation material, such as resin, but not limited thereto.
  • the threshold compensation transistor T 3 includes a first channel CN 1 and a second channel CN 2 , and the first channel CN 1 and the second channel CN 2 are connected by a conductive portion CP.
  • the second conductive line L 2 further includes a connection arm L 21 .
  • the threshold compensation transistor T 3 is a dual-gate transistor, and the conductive portion CP is in a floating state when the threshold compensation transistor T 3 is turned off, and is easily affected by a jump of a voltage on a surrounding line.
  • the voltage jump of the conductive portion CP will affect a leakage current of the threshold compensation transistor T 3 , which affects the luminous brightness of the pixel unit, and thus, it is necessary to keep the voltage of the conductive portion CP stable.
  • a block can be designed to form a capacitor with the conductive portion CP, and the block can have a constant voltage signal, such that the voltage of the conductive portion CP in a floating state also remains stable.
  • the block BK 0 , the block BK, and the connection arm L 21 mentioned in the embodiments of the present disclosure all play a role in stabilizing the voltage of the conductive portion CP.
  • connection arm L 21 partially overlaps with the conductive portion CP of the threshold compensation transistor T 3 to form a capacitor C 0 , and the first gate insulation layer GI 1 and the second gate insulation layer GI 2 are provided between the connection arm L 21 and the conductive portion CP.
  • FIG. 24 further illustrates the second channel CN 2 .
  • the capacitor C 0 may be referred to as a stabilization capacitor, and the connection arm L 21 and the conductive portion CP are two electrode plates of the capacitor C 0 .
  • a gate electrode GE 2 and the second channel CN 2 overlap with each other in a direction perpendicular to the base substrate BS.
  • the gate electrode GE 2 is a gate electrode of the threshold compensation transistor T 3 .
  • the second connection electrode 31 b is connected with the second electrode T 32 of the threshold compensation transistor T 3 .
  • the second conductive line L 2 further includes a connection arm L 21 , and the connection arm L 21 and the conductive portion CP are spaced apart from each other in a third direction D 3 and partially overlap with each other in the third direction D 3 (referring to FIG. 24 ).
  • a shape of the connection arm L 21 includes a C shape.
  • the connection arm L 21 may be generally C-shaped.
  • the connecting arm L 21 may also be in other shapes, as long as it can play a role of stabilizing the threshold compensation transistor T 3 .
  • the third direction D 3 is perpendicular to the first direction D 1 and is perpendicular to the second direction D 2
  • the third direction D 3 is a direction perpendicular to the base substrate BS
  • the first gate insulation layer GI 1 and the second gate insulation layer GI 2 are provided between the connection arm L 21 and the conductive portion CP.
  • each of the first direction D 1 and the second direction D 2 is a direction parallel with a main surface of the base substrate BS
  • the third direction D 3 is a direction perpendicular to the main surface of the base substrate BS.
  • Various elements are formed on the main surface of the base substrate BS.
  • the first part L 11 includes a first sub-portion La extending in the first direction D 1 and a second sub-portion Lb extending in the second direction, the second sub-portion Lb has a branch, the branch extends in the first direction D 1 , and the block BK 0 is the branch of the second sub-portion Lb.
  • the branch (the block BK 0 ) of the second sub-portion Lb and the conductive portion of one pixel unit in the pixel island that overlaps with the first conductive line L 1 are spaced apart from each other in the third direction D 3 , and partially overlap with each other in the third direction D 3 .
  • the branch (the block BK 0 ) of the second sub-portion Lb and the conductive portion CP of one pixel unit (the pixel unit at an upper left corner of FIG. 24 ) in the pixel island that overlaps with the first conductive line L 1 are spaced apart from each other in the third direction D 3 , and partially overlap with each other in the third direction D 3 .
  • the length of the branch (the block BK 0 ) in the first direction D 1 is less than that of the first sub-portion La in the first direction D 1 .
  • the pixel circuit 10 includes a first transistor and a second transistor, the first transistor is connected with the second transistor, the second transistor is connected with the light-emitting element, the first transistor includes a first channel CN 1 and a second channel CN 2 , the first channel CN 1 and the second channel CN 2 are connected by the conductive portion CP, and the second conductive line L 2 further includes a connection arm L 21 , and the connection arm L 21 and the conductive portion CP of one pixel unit in the pixel island that overlaps with the second conductive line L 2 (the pixel unit located at a lower left corner in FIG.
  • the first transistor and the second transistor are a threshold compensation transistor T 3 and a light-emitting control transistor connected with the light-emitting element in the pixel circuit 10 , respectively.
  • the light-emitting control transistor connected with the light-emitting element is the second light-emitting control transistor T 5 .
  • the block or the connection arm that forms the capacitor with the conductive portion CP in the first transistor in the pixel island may also use other forms, which is not limited herein.
  • the block BK 0 (the branch of the second sub-portion Lb) and the connection arm L 21 are both connected to the third conductive line L 3 of a current column of pixel units, and the block BK is connected to the third conductive line in a column of pixel units that is adjacent to a column of pixel units of which the conductive portion is covered by the block BK. That is, as illustrated in FIG. 19 , the block BK 0 (the branch of the second sub-portion Lb), the connection arm L 21 , and the block BK are all connected to the same third conductive line L 3 .
  • the initialization signal line 210 includes a plurality of hollowed-out regions HP
  • the second conductive line L 2 is located in one hollowed-out region HP, and is surrounded by the part of the initialization signal line that defines the hollowed-out region HP, and the second conductive line L 2 does not overlap with the part of the initialization signal line that defines the hollowed-out region HP. That is, the second conductive line L 2 is completely surrounded by the part of the initialization signal line that defines the hollowed-out region HP.
  • the hollowed-out region HP is a position corresponding to the part of the film that is removed when forming the initialization signal line 210 .
  • the first conductive line L 1 includes a first part L 11 and a second part L 12 , the first part L 11 of the first conductive line L 1 is located in the same layer as the second conductive line L 2 , and the second part L 12 of the first conductive line L 1 is not located in the same layer as the second conductive line L 2 , and the second part L 12 of the first conductive line L 1 at least partially overlaps with the initialization signal line 210 .
  • FIG. 11 , FIG. 13 and FIG. 19 the first conductive line L 1 includes a first part L 11 and a second part L 12 , the first part L 11 of the first conductive line L 1 is located in the same layer as the second conductive line L 2 , and the second part L 12 of the first conductive line L 1 is not located in the same layer as the second conductive line L 2 , and the second part L 12 of the first conductive line L 1 at least partially overlaps with the initialization signal line 210 .
  • the first part L 11 of the first conductive line L 1 and the second conductive line L 2 are both located in the second conductive pattern layer LY 2
  • the second part L 12 of the first conductive line L 1 is located in the third conductive pattern layer LY 3 .
  • the second conductive line L 2 is surrounded by a part of the initialization signal line 210
  • the first part L 11 of the first conductive line L 1 is surrounded by a part of the initialization signal line 210
  • the second conductive line L 2 is surrounded by a part 210 a of the initialization signal line 210 located at the lower side
  • the first part L 11 of the first conductive line L 1 is surrounded by a part 210 b of the initialization signal line 210 located at the upper side.
  • the data line 313 includes a first data line DL 1 , the first data line DL 1 extends from the first display region R 1 to the second display region R 2 , and an orthographic projection of the first data line DL 1 on the base substrate BS partially overlaps with an orthographic projection of the third conductive line L 3 on the base substrate BS.
  • This arrangement mode is beneficial for reducing the wiring area and improving the light transmittance.
  • the first data line DL 1 includes a first part DL 11 and a second part DL 12 , the first part DL 11 of the first data line DL 1 partially overlaps with the third conductive line L 3 , and the second part DL 12 of the first data line DL 1 does not overlap with the third conductive line L 4 , and the first part DL 11 of the first data line DL 1 and the second part DL 12 of the first data line DL 1 are located in different layers, respectively.
  • FIG. 13 , FIG. 18 and FIG. 19 the first data line DL 1 includes a first part DL 11 and a second part DL 12 , the first part DL 11 of the first data line DL 1 partially overlaps with the third conductive line L 3 , and the second part DL 12 of the first data line DL 1 does not overlap with the third conductive line L 4 , and the first part DL 11 of the first data line DL 1 and the second part DL 12 of the first data line DL 1 are located in different layers, respectively.
  • the first part DL 11 (a conductive line 214 ) of the first data line DL 1 on the left side is located in the second conductive pattern layer, and the second part DL 12 of the first data line DL 1 on the left side is located in the third conductive pattern layer.
  • the first part DL 11 (a conductive line 114 ) of the first data line DL 1 on the right side is located in the first conductive pattern layer, and the second part DL 12 of the first data line DL 1 on the right side is located in the third conductive pattern layer.
  • the first part DL 11 of the first data line DL 1 is located between adjacent pixel islands A 1 .
  • two first data lines DL 1 are provided, the two first data lines DL 1 are connected with two adjacent columns of pixel units, respectively, and orthographic projections of the two first data lines DL 1 on the base substrate BS overlap with an orthographic projection of the same third conductive line L 3 on the base substrate BS.
  • This arrangement mode makes the data line located between pixel islands in two adjacent columns of pixel units hidden under the third line, thereby reducing the wiring area and improving the light transmittance.
  • the first conductive line L 1 includes parts located in different layers, and the parts located in different layers are connected through a via hole that penetrates an insulation layer.
  • the first conductive line L 1 includes a first part L 11 , a second part L 12 , and a third part L 13 .
  • the first part L 11 and the third part L 13 are located in the second conductive pattern layer LY 2
  • the second part L 12 is located in the third conductive pattern layer LY 3 .
  • the first part L 11 and the second part L 12 are connected through a via hole V 41 that penetrates an insulation layer
  • the third part L 13 and the second part L 12 are connected through a via hole V 42 that penetrates the insulation layer.
  • an interlayer dielectric layer ILD is provided between the second conductive pattern layer LY 2 and the third conductive pattern layer LY 3 , that is, the via hole V 41 penetrates the interlayer dielectric layer ILD, and the via hole V 42 penetrates the interlayer dielectric layer ILD.
  • a part (the second part L 12 ) of the first conductive line L 1 and the third conductive line L 3 are located in the same layer, and are both located in the third conductive pattern layer LY 3 .
  • the fourth conductive line L 4 and the third conductive line L 3 are located in the same layer, and are both located in the third conductive pattern layer LY 3 .
  • the display device may be a display device such as an Organic Light-Emitting Diode (OLED) display device, and any product or component with a display function including the display device, such as a TV, a digital camera, a mobile phone, a watch, a tablet computer, a notebook computer, and a navigator.
  • OLED Organic Light-Emitting Diode
  • the first conductive line L 1 may include a part located in the first conductive pattern layer and a part located in the second conductive pattern layer
  • the second conductive line L 2 is only composed of a part located in the second conductive pattern layer
  • the third conductive line L 3 is only composed of a part located in the third conductive pattern layer
  • the fourth conductive line L 43 is only composed of only a part located in the third conductive pattern layer
  • the fifth conductive line L 5 may include a part located in the first conductive pattern layer and a part located in the second conductive pattern layer, but not limited thereto, which can be provided as required.
  • a second electrode C 12 of the storage capacitor C 1 of the pixel unit P 0 is a part of the second conductive line L 2 or a part of the first conductive line L 1 .

Abstract

A display panel and a display device, the display panel comprising: a first display region; a second display region, at least partially positioned on one side of the first display region; a plurality of pixel units, the density of pixel units in the first display region being less than the density of pixel units in the second display region, and the pixel units comprising pixel circuits; and first power supply lines, configured to supply a first voltage signal to the pixel circuits. The first power supply lines comprise a plurality of first wires, a plurality of second wires, and a plurality of third wires, the first wires extending from the second display region to the first display region, the plurality of second wires being positioned in the first display region, positioned between adjacent first wires, and extending in a first direction, and the third wires extending along a second direction, the first direction intersecting with the second direction. The third wires extend from the second display region to the first display region, and adjacent second wires are spaced apart in the first direction. The second wires being connected to the first wires by means of the third wires.

Description

    CROSS-REFERENCE TO RELATED APPLICATIONS
  • This application is a continuation of U.S. application Ser. No. 17/760,461, filed Aug. 10, 2022, which was the National Stage of PCT/CN2021/094383, filed May 18, 2021, which claims priority to and the benefit of Chinese Patent Application No. 202010498518.8, filed Jun. 4, 2020, the entireties of which are hereby incorporated herein by reference.
  • TECHNICAL FIELD
  • At least one embodiment of the present disclosure relates to a display panel and a display device.
  • BACKGROUND
  • Based on a design of an under-screen camera, a display panel generally includes a high Pixels Per Inch (PPI) region and a low PPI region, but generally, the display panel has relatively low light transmittance in the low PPI region, which is not beneficial for improving a display effect of the camera in an imaging region.
  • SUMMARY
  • At least one embodiment of the present disclosure relates to a display panel and a display device.
  • At least one embodiment of the present disclosure provides a display panel, including: a first display region; a second display region, located at least on one side of the first display region; a plurality of pixel units, located in the first display region and the second display region, a density of pixel units in the first display region being less than that of pixel units in the second display region, and each of the plurality of pixel units including a pixel circuit; and a first power supply line, configured to supply a first voltage signal to the pixel circuit; the first power supply line includes a plurality of first conductive lines, a plurality of second conductive lines, and a plurality of third conductive lines, each of the plurality of first conductive lines extends from the second display region to the first display region, each of the plurality of second conductive lines is located in the first display region and located between adjacent ones of the plurality of first conductive lines, each of the plurality of second conductive lines extends in a first direction, each of the plurality of third conductive lines extends in a second direction, and the first direction intersects with the second direction, the third conductive line extends from the second display region to the first display region, and adjacent ones of the plurality of second conductive lines are spaced apart from each other in the first direction, and the second conductive line is connected with the first conductive line by the third conductive line.
  • According to the display panel provided by some embodiments of the present disclosure, the plurality of second conductive lines are sequentially arranged in the first direction.
  • According to the display panel provided by some embodiments of the present disclosure, the adjacent ones of the plurality of second conductive lines are not directly connected.
  • According to the display panel provided by some embodiments of the present disclosure, a length of a part of the first conductive line located in the first display region in the first direction is greater than that of the second conductive line in the first direction.
  • According to the display panel provided by some embodiments of the present disclosure, the first conductive line includes parts located in different layers, and the parts located in the different layers are connected through a via hole that penetrates an insulation layer.
  • According to the display panel provided by some embodiments of the present disclosure, the first power supply line further includes a fourth conductive line, the fourth conductive line extends in the second direction, the second conductive line is connected to the first conductive line by the fourth conductive line, and a length of the fourth conductive line in the second direction is less than or equal to that of the third conductive line in the second direction.
  • According to the display panel provided by some embodiments of the present disclosure, a plurality of fourth conductive lines are provided, the plurality of fourth conductive lines are located between adjacent ones of the plurality of third conductive lines, and the plurality of fourth conductive lines are sequentially arranged in the second direction, and adjacent ones of the plurality of fourth conductive lines are spaced apart from each other in the second direction.
  • According to the display panel provided by some embodiments of the present disclosure, a part of the first conductive line is located in a same layer as the third conductive line, and the fourth conductive line is located in a same layer as the third conductive line.
  • According to the display panel provided by some embodiments of the present disclosure, the pixel units in the first display region constitute a plurality of pixel islands, each of the plurality of pixel islands at least includes two pixels located in two adjacent rows, the first conductive line and the second conductive line overlap with the two pixel units located in the two adjacent rows, respectively.
  • According to the display panel provided by some embodiments of the present disclosure, the pixel unit further includes a light-emitting element, the pixel circuit includes a first transistor and a second transistor, the first transistor is connected with the second transistor, and the second transistor is connected with the light-emitting element, the first transistor includes a first channel and a second channel, the first channel and the second channel are connected by a conductive portion, and the second conductive line further includes a connection arm, the connection arm and the conductive portion of one pixel unit in the pixel island that overlaps with the second conductive line are spaced apart from each other in a third direction, and partially overlap with each other in the third direction, and the third direction is perpendicular to the first direction, and is perpendicular to the second direction.
  • According to the display panel provided by some embodiments of the present disclosure, a shape of the connection arm includes a C shape.
  • According to the display panel provided by some embodiments of the present disclosure, the first conductive line has a branch, and the branch and the conductive portion of one pixel unit in the pixel island that overlaps with the first conductive line are spaced apart from each other in the third direction, and partially overlap with each other in the third direction.
  • According to the display panel provided by some embodiments of the present disclosure, the first direction is perpendicular to the second direction.
  • According to the display panel provided by some embodiments of the present disclosure, the first power supply line further includes a fifth conductive line, the fifth conductive line extends in the first direction, and the fifth conductive line is located in the second display region, the fifth conductive line is located between adjacent ones of the plurality of first conductive lines, and the fifth conductive line and the second conductive line adjacent thereto are spaced apart from each other in the first direction.
  • According to the display panel provided by some embodiments of the present disclosure, the display panel further includes an initialization signal line configured to supply an initialization signal to the pixel circuit, the second conductive line is surrounded by a part of the initialization signal line.
  • According to the display panel provided by some embodiments of the present disclosure, the first conductive line includes a first part and a second part, the first part of the first conductive line is located in a same layer as the second conductive line, and the second part of the first conductive line is not located in a same layer as the second conductive line, and the first part of the first conductive line is surrounded by the part of the initialization signal line.
  • According to the display panel provided by some embodiments of the present disclosure, the first part of the first conductive line has a first sub-portion extending in the first direction and a second sub-portion extending in the second direction, the second sub-portion has a branch, and the branch extends in the first direction.
  • According to the display panel provided by some embodiments of the present disclosure, a length of the branch in the first direction is less than that of the first sub-portion in the first direction.
  • According to the display panel provided by some embodiments of the present disclosure, the pixel unit further includes a light-emitting element, the pixel circuit includes a first transistor and a second transistor, the first transistor is connected with the second transistor, the second transistor is connected with the light-emitting element, the first transistor includes a first channel and a second channel, the first channel and the second channel are connected by a conductive portion, the branch and the conductive portion of one pixel unit in the pixel island that overlaps with the first conductive line are spaced apart from each other in the third direction, and partially overlap with each other in the third direction, and the third direction is perpendicular to the first direction, and is perpendicular to the second direction.
  • According to the display panel provided by some embodiments of the present disclosure, the second conductive line further includes a connection arm, the connection arm and the conductive portion of one pixel unit in the pixel island that overlaps with the second conductive line are spaced apart from each other in the third direction, and partially overlap with each other in the third direction.
  • According to the display panel provided by some embodiments of the present disclosure, the display panel further includes a base substrate and a data line, the data line is configured to supply a data signal to the pixel circuit, and the data line includes a first data line, the first data line extends from the first display region to the second display region, and an orthographic projection of the first data line partially overlaps with an orthographic projection of the third conductive line on the base substrate.
  • According to the display panel provided by some embodiments of the present disclosure, the first data line includes a first part and a second part, and the first part of the first data line partially overlaps with the third conductive line, the second part of the first data line does not overlap with the third conductive line, and the first part of the first data line and the second part of the first data line are located in different layers, respectively.
  • According to the display panel provided by some embodiments of the present disclosure, a light transmission region is provided between adjacent ones of the plurality of pixel islands, and the first part of the first data line is located between the adjacent ones of the plurality of pixel islands.
  • According to the display panel provided by some embodiments of the present disclosure, two first data lines are provided, the two first data lines are connected with two adjacent columns of pixel units, respectively, and orthographic projections of the two first data lines partially overlap with an orthographic projection of a same third conductive line on the base substrate.
  • According to the display panel provided by some embodiments of the present disclosure, the display panel further includes a gate line, the gate line is configured to supply a scan signal to a row of pixel units, the gate line includes a first gate line, the first gate line extends from the second display region to the first display region, and the light transmission region is defined by two adjacent first gate lines and two adjacent first data lines.
  • At least one embodiment of the present disclosure provides a display device, including any one of the display panels as described above.
  • BRIEF DESCRIPTION OF THE DRAWINGS
  • In order to clearly illustrate the technical solution of the embodiments of the present disclosure, the drawings of the embodiments will be briefly described. It is obvious that the described drawings in the following are only related to some embodiments of the present disclosure without constituting any limitation thereto.
  • FIG. 1A to FIG. 1C are schematic diagrams of a display panel provided by some embodiments of the present disclosure;
  • FIG. 2 is a schematic diagram of a second display region of a display panel provided by an embodiment of the present disclosure;
  • FIG. 3 is a schematic diagram of a first display region of a display panel provided by an embodiment of the present disclosure;
  • FIG. 4 is a schematic diagram of a pixel unit and a signal line for providing a signal to the pixel unit in a display panel provided by an embodiment of the present disclosure;
  • FIG. 5 is a schematic diagram of a display panel;
  • FIG. 6A to FIG. 6E are schematic diagrams of a display panel provided by some embodiments of the present disclosure;
  • FIG. 7A is a schematic diagram of a display panel provided by an embodiment of the present disclosure;
  • FIG. 7B is a schematic diagram of a display panel provided by an embodiment of the present disclosure;
  • FIG. 8 is a principle diagram of a pixel circuit of a display panel provided by an embodiment of the present disclosure;
  • FIG. 9 is a plan view of a semiconductor pattern in a display panel provided by an embodiment of the present disclosure;
  • FIG. 10 is a plan view of a first conductive pattern layer in a display panel provided by an embodiment of the present disclosure;
  • FIG. 11 is a plan view of a second conductive pattern layer in a display panel provided by an embodiment of the present disclosure;
  • FIG. 12 is a plan view of a first insulation layer in a display panel provided by an embodiment of the present disclosure;
  • FIG. 13 is a plan view of a third conductive pattern layer in a display panel provided by an embodiment of the present disclosure;
  • FIG. 14 is a plan view of a second insulation layer in a display panel provided by an embodiment of the present disclosure;
  • FIG. 15 is a plan view of a pixel electrode layer in a display panel provided by an embodiment of the present disclosure;
  • FIG. 16 is a plan view of a pixel definition layer in a display panel provided by an embodiment of the present disclosure;
  • FIG. 17 is a schematic diagram of forming an active layer of a thin film transistor in a display panel provided by an embodiment of the present disclosure;
  • FIG. 18 is a schematic plan view after forming a second conductive pattern layer and a first insulation layer in a display panel provided by an embodiment of the present disclosure;
  • FIG. 19 is a schematic plan view after forming a third conductive pattern layer in a display panel provided an embodiment of the present disclosure;
  • FIG. 20 is a schematic plan view after forming a second insulation layer in a display panel provided by an embodiment of the present disclosure;
  • FIG. 21 is a schematic plan view after forming a pixel electrode layer in a display panel provided by an embodiment of the present disclosure;
  • FIG. 22 is a schematic plan view after forming a pixel definition layer in a display panel provided by an embodiment of the present disclosure;
  • FIG. 23 is a schematic plan view of adjacent pixel islands in a second direction in a first display region in a display panel provided by an embodiment of the present disclosure;
  • FIG. 24 is a schematic cross-sectional view of a display panel provided by an embodiment of the present disclosure; and
  • FIG. 25 is a schematic cross-sectional view of a display panel provided by an embodiment of the present disclosure.
  • DETAILED DESCRIPTION
  • In order to make objectives, technical details, and advantages of the embodiments of the present disclosure clearer, the technical solutions of the embodiments will be described in a clearly and fully understandable way in connection with the drawings related to the embodiments of the present disclosure. Apparently, the described embodiments are just a part but not all of the embodiments of the present disclosure. Based on the described embodiments herein, those skilled in the art can obtain other embodiment(s), without any inventive work, which should be within the scope of the present disclosure.
  • Unless otherwise defined, all the technical and scientific terms used herein have the same meanings as commonly understood by one of ordinary skill in the art to which the present disclosure belongs. The terms “first”, “second”, etc., which are used in the present disclosure, are not intended to indicate any sequence, amount or importance, but distinguish various components. Also, the terms “comprise,” “comprising,” “include,” “including,” etc., are intended to specify that the elements or the objects stated before these terms encompass the elements or the objects and equivalents thereof listed after these terms, but do not preclude the other elements or objects. The phrases “connect”, “connected”, etc., are not intended to define a physical connection or mechanical connection, but may include an electrical connection, directly or indirectly. “On,” “under,” “right,” “left” and the like are only used to indicate relative position relationship, and when the position of the described object is changed, the relative position relationship may be changed accordingly.
  • In a typical display panel, whether in a high PPI region or in a low PPI region, each first power supply line is of a meshed structure. In order to improve light transmittance of the low PPI region and improve a display effect of a camera in an imaging region, a display panel provided by an embodiment of the present disclosure optimizes a signal line in the low PPI region, for example, the embodiment of the present disclosure optimizes conductive lines of a meshed first power supply line that are arranged horizontally and vertically, to achieve higher transmittance.
  • FIG. 1A to FIG. 1C are schematic diagrams of a display panel provided by some embodiments of the present disclosure. As illustrated in FIG. 1A to FIG. 1C, the display panel includes a first display region R1 and a second display region R2. The first display region R1 is a high Pixels Per Inch (PPI) region, and the second display region R2 is a low PPI region. The second display region R2 is a partial light transmission region. As illustrated in FIG. 1A to FIG. 1C, the second display region R2 is located at least on one side of the first display region R1. The display panel illustrated in FIG. 1A and FIG. 1B further includes a third region R3. A sensor such as a camera may be provided in the first display region R1 (as illustrated in FIG. 1C), or in the first display region R1 and the third region R3 (as illustrated in FIG. 1A and FIG. 1B). The third region R3 illustrated in FIG. 1A and FIG. 1B may be a through hole region, that is, a material in a position corresponding to the third region R3 is removed to form a through hole. The sensor can receive ambient light. Taking the sensor being a camera as an example, an under-screen camera is implemented, such that when a screen is used normally, the first display region corresponding to the sensor can display an image normally, and when the camera is shooting, the ambient light can pass through the first display region, which supports normal use. For example, the sensor is provided on a non-display side of the display panel. The sensor may also be referred to as an under-screen component.
  • FIG. 1A further illustrates a plurality of gate lines 113 and a plurality of data lines 313. The plurality of gate lines 113 include a first gate line GL1, and the plurality of data lines 313 includes a first data line DL1. The first gate line GL1 extends from the second display region R2 to the first display region R1. The first data line DL1 extends from the first display region R1 to the second display region R2. In an embodiment of the present disclosure, a certain element extending from the first display region R1 to the second display region R2 can be understood as that the element is located in the first display region R1 and the second display region R2, or it can be said that a certain element extends from the second display region R2 to the first display region R1. For the sake of clear illustration, FIG. 1A schematically illustrates several gate lines 113 and several data lines 313, and the number of the gate lines 113 and the number of the data lines 313 can be determined as required. The plurality of gate lines 113 and the plurality of data lines 313 intersect with each other and are insulated from each other.
  • FIG. 2 is a schematic diagram of a second display region of a display panel provided by an embodiment of the present disclosure. FIG. 3 is a schematic diagram of a first display region of a display panel provided by an embodiment of the present disclosure. As illustrated in FIG. 2 and FIG. 3 , the display panel includes a plurality of pixel units P0, and the plurality of pixel units P0 include a first pixel unit 101, a second pixel unit 102, a third pixel unit 103, and a fourth pixel unit 104. One first pixel unit 101, one second pixel unit 102, one third pixel unit 103, and one fourth pixel unit 104 constitute a pixel group P1. For example, one pixel group P1 includes two pixels; and in the pixel group P1, one first pixel unit 101 and one second pixel unit 102 constitute one pixel, and one third pixel unit 103 and one fourth pixel unit 104 constitute one pixel. One pixel group P1 forms two virtual pixels to improve the display effect. For example, one pixel group P1 is a repeating unit, and the repeating units are arranged in an array in the second display region R2. As illustrated in FIG. 3 , in the first display region R1, one pixel group P1 is referred to as a pixel island A1. The first display region R1 includes a plurality of light transmission regions R0; the light transmission region R0 is located between adjacent pixel islands A1. The ambient light can pass through the light transmission region R0. For example, the light transmission region R0 may include a base substrate and a transparent insulation layer located on the base substrate, and the light transmission region R0 does not have a light shielding structure, for example, a metal trace. For example, the light transmission region R0 is located in a region defined by four adjacent pixel islands A1, but not limited thereto. For example, as illustrated in FIG. 3 , adjacent pixel islands A1 are provided at intervals.
  • An embodiment of the present disclosure takes the first pixel unit 101 being a red pixel unit, the second pixel unit 102 being a green pixel unit, the third pixel unit 103 being a blue pixel unit, and the fourth pixel unit 104 being a green pixel unit as an example; and in other embodiments, the pixel group may also use pixel units of other colors. Of course, in other embodiments, an arrangement mode of a plurality of pixel units P0 in the display panel is not limited to those illustrated in FIG. 2 and FIG. 3 .
  • Referring to FIG. 2 and FIG. 3 , the plurality of pixel units P0 are located in the first display region R1 and the second display region R2, and the density of pixel units in the first display region R1 is lower than that of pixel units in the second display region R2. Or, the density of pixels in the first display region R1 is lower than that of pixels in the second display region R2. The density of the pixel units in the first display region R1 illustrated in FIG. 3 is one quarter of the density of the pixel units in the second display region R2. That is, the density of the pixels in the first display region R1 illustrated in FIG. 3 is one quarter of the density of the pixels in the second display region R2. An arrangement mode of the light transmission regions R0 and the pixel units in the first display region R1 is not limited to that illustrated in FIG. 3 , and can be set as required. For example, in other embodiments, the density of the pixel units in the first display region R1 is one half, one third, one sixth, one eighth or the like of the density of the pixel units in the second display region R2 that is different from one quarter.
  • For example, as illustrated in FIG. 1A and FIG. 3 , the display panel further includes gate lines 113 and data lines 313. The gate lines 113 and the data lines 313 are insulated from each other. Each gate line 113 is connected with a row of pixel units, and each data line 313 is connected with a column of pixel units. For example, the gate line 113 is configured to supply a scan signal to a row of pixel units.
  • For example, as illustrated in FIG. 1A and FIG. 3 , the data lines 313 include a first data line DL1. The first data line DL1 is located at least in the first display region R1. For example, the first data line DL1 extends from the first display region R1 to the second display region R2.
  • For example, as illustrated in FIG. 1A and FIG. 3 , the gate lines include a first gate line GL1, and the first gate line GL1 extends from the second display region R2 to the first display region R1. As illustrated in FIG. 3 , the light transmission region R0 is defined by two adjacent first gate lines GL1 and two adjacent first data lines DL1, but not limited thereto.
  • FIG. 4 is a schematic diagram of a pixel unit and a signal line for providing a signal to the pixel unit in a display panel provided by an embodiment of the present disclosure. As illustrated in FIG. 4 , the display panel includes: a plurality of pixel units P0, each pixel unit P0 includes a light-emitting element EMC and a pixel circuit 10 for providing a driving current to the light-emitting element EMC, and the light-emitting element EMC can be an electroluminescent element, such as an organic electroluminescent element, which can be an Organic Light-Emitting Diode (OLED), for example.
  • As illustrated in FIG. 4 , the display panel further includes an initialization signal line 210, a light-emitting control signal line 110, a data line 313, a first power supply line 311, and a second power supply line 312. For example, the gate line 113 is configured to supply a scan signal SCAN to the pixel circuit 10. The light-emitting control signal line 110 is configured to supply a light-emitting control signal EM to the pixel unit P0. The data line 313 is configured to supply a data signal DATA to the pixel circuit 10. The first power supply line 311 is configured to supply a constant first voltage signal ELVDD to the pixel circuit 10, the second power supply line 312 is configured to supply a constant second voltage signal ELVSS to the pixel circuit 10, and the first voltage signal ELVDD is greater than the second voltage signal ELVSS. The initialization signal line 210 is configured to supply an initialization signal Vint to the pixel circuit 10. The initialization signal Vint is a constant voltage signal, and its magnitude may be between the first voltage signal ELVDD and the second voltage signal ELVSS, for example, but not limited thereto. For example, the initialization signal Vint may be less than or equal to the second voltage signal ELVSS. For example, the pixel circuit 10 outputs a driving current to drive the light-emitting element EMC to emit light under the control of signals such as the scan signal SCAN, the data signal DATA, the initialization signal Vint, the first voltage signal ELVDD, the second voltage signal ELVSS, and the light-emitting control signal EM. As illustrated in FIG. 4 , the light-emitting element EMC includes a pixel electrode E1 and a common electrode E2. The pixel electrode E1 is connected with the pixel circuit 10, and the common electrode E2 is connected with the second power supply line 312.
  • FIG. 5 is a schematic diagram of a display panel. As illustrated in FIG. 5 , whether in the first display region R1 or in the second display region R2, the first power supply line 3110 is of a meshed structure, and horizontal parts of the first power supply line 3110 are directly connected, and vertical parts of the first power supply line 3110 are directly connected. However, a wiring mode of the first power supply line of the meshed structure makes the light transmittance of the first display region R1 relatively low.
  • FIG. 6A to FIG. 6E are schematic diagrams of display panels provided by some embodiments of the present disclosure. As illustrated in FIG. 6A to FIG. 6E, the first power supply line 311 includes a plurality of first conductive lines L1, a plurality of second conductive lines L2, and a plurality of third conductive lines L3, the first conductive line L1 extends from the second display region R2 to the first display region R1, the plurality of second conductive lines L2 are located in the first display region R1 and located between adjacent first conductive lines L1, each second conductive line L2 extends in a first direction D1, and the third conductive line L3 is located at least in the first display region R1, for example, the third conductive line L3 extends from the second display region R2 to the first display region R1, the third conductive line L3 extends in a second direction D2, the first direction D1 intersects with the second direction D2, and adjacent second conductive lines L2 are spaced apart from each other in the first direction D1, and the second conductive line L2 is connected with the first conductive line L1 by the third conductive line L3. For example, the first direction D1 is perpendicular to the second direction D2, but not limited thereto. For example, the first conductive line L1 extends in the first direction D1. For example, in an embodiment of the present disclosure, the second conductive line L2 is only located in the first display region R1. In an embodiment of the present disclosure, an element extending in a certain direction is not necessarily in a straight line, or may also have a curve or folded line part. For example, an extension direction of a certain element refers to a general extension trend of the element, for example, not every part of the element necessarily extends in this direction.
  • In the display panel provided by an embodiment of the present disclosure, adjusting a structure of the first power supply line in the first display region is equivalent to removing some of the first power supply lines provided in the second direction in the typical display panel, which simplifies the first power supply lines in the first display region and improves the light transmittance of the first display region.
  • For example, as illustrated in FIG. 6A to FIG. 6E, the first conductive line L1 and the second conductive line L2 are connected with two adjacent rows of pixel units in one pixel island A1, respectively, but not limited thereto; and in other embodiments, the pixel island A1 can further include more than two rows of pixel units. For example, as illustrated in FIG. 6A to FIG. 6E, the pixel island A1 at least includes two pixel units located in two adjacent rows, and the first conductive line L1 and the second conductive line L2 overlap with the two pixel units located in the two adjacent rows, respectively. For example, as illustrated in FIG. 6A to FIG. 6E, the first conductive line L1 overlaps with the first pixel unit 101, and the second conductive line L2 overlaps with the third pixel unit 103. For example, as illustrated in FIG. 6A to FIG. 6E, the first conductive line L1 further overlaps with the second pixel unit 102, and the second conductive line L2 further overlaps with the fourth pixel unit 104.
  • For example, as illustrated in FIG. 6A to FIG. 6E, a plurality of second conductive lines L2 are sequentially arranged in the first direction D1. For example, as illustrated in FIG. 6A to FIG. 6E, adjacent second conductive lines L2 are not directly connected, and a plurality of second conductive lines L2 that are not directly connected are formed by removing part of the first power supply lines provided in the first direction.
  • For example, as illustrated in FIG. 6A to FIG. 6E, in order to improve the light transmittance of the first display region, the length of the part of the first conductive line L1 located in the first display region R1 in the first direction D1 is greater than that of the second conductive line L2 in the first direction D1.
  • For example, as illustrated in FIG. 6A to FIG. 6E, the first power supply line 311 further includes a fourth conductive line L4, the fourth conductive line L4 extends in the second direction D2, and the second conductive line L2 is connected to the first conductive line L1 by the fourth conductive line L4, and the length of the fourth conductive line L4 in the second direction D2 is less than or equal to that of the third conductive line L3 in the second direction D2. In the display panel illustrated in FIG. 6A, FIG. 6B and FIG. 6E, the length of the fourth conductive line L4 in the second direction D2 is less than that of the third conductive line L3 in the second direction D2. In the display panel illustrated in FIG. 6C, the length of the fourth conductive line L4 in the second direction D2 is equal to that of the third conductive line L3 in the second direction D2.
  • For example, as illustrated in FIG. 6A to FIG. 6E, in order to further improve the light transmittance of the first display region, a plurality of fourth conductive lines L4 are provided, and are sequentially arranged in the second direction D2, and adjacent fourth conductive lines L4 are spaced apart from each other in the second direction D2. For example, as illustrated in FIG. 6A, the plurality of fourth conductive lines L41 are located between the third conductive line L31 and the third conductive line L32, and the third conductive line L31 and the third conductive line L32 are adjacent third conductive lines L3. FIG. 6A illustrates three fourth conductive lines L41, but the number of the fourth conductive lines L4 located between the adjacent third conductive lines L3 is not limited to that illustrated in the drawing, and can be determined as required. Because the plurality of fourth conductive lines L4 are spaced apart from each other in the second direction D2, it is equivalent to removing parts of the first power supply lines in the typical display panel provided in the second direction, thereby reducing wiring, optimizing a trace space, and improving the light transmittance.
  • For example, as illustrated in FIG. 6A to FIG. 6E, the first power supply line 311 further includes a fifth conductive line L5, the fifth conductive line L5 extends in the first direction D1, the fifth conductive line L5 is located in the second display region R2, and the fifth conductive line L5 is located between adjacent first conductive lines L1, the fifth conductive line L5 and the second conductive line L2 adjacent thereto are spaced apart from each other in the first direction D1. Thus, at a junction position of the first display region and the second display region, wiring is reduced and the light transmittance is improved.
  • In the display panel illustrated in FIG. 6E, each pixel island includes two rows and three columns of pixel units. In an embodiment of the present disclosure, the number of the pixel units included in each pixel island and an arrangement mode of the pixel units are not limited, as long as the row number of the pixel units included in each pixel island is greater than or equal to two, the arrangement mode of the first power supply lines provided by the embodiment of the present disclosure can be used.
  • As illustrated in FIG. 6A and FIG. 6B, in the display panel, the first power supply line 311 further includes a plurality of sixth conductive lines L6, the sixth conductive lines L6 are located in the second display region R2, and the sixth conductive lines L6 extend in the second direction D2. In the second display region R2, the plurality of fifth conductive lines L5 and the plurality of sixth conductive lines L6 are provided in a crossed manner. In an embodiment of the present disclosure, the fifth conductive lines L5 and the sixth conductive lines L6 are all located only in the second display region R2.
  • FIG. 7A is a schematic diagram of a display panel provided by an embodiment of the present disclosure. As illustrated in FIG. 7A, the same gate line 113 connects pixel units in the second display regions located on both sides of the first display region R1 and pixel units located in the first display region R1 to constitute a row of pixel units. The embodiment of the present disclosure does not limit a shape of the first conductive line, as long as the first conductive line can extend from the second display region R2 to the first display region R1. The first power supply line in FIG. 7A may also be replaced with a first power supply line in other embodiments of the present disclosure. Moreover, an extension mode of the gate line 113 is not limited to that illustrated in FIG. 7A, as long as an arrangement mode of the gate line 113 can make pixels in the second display region R2 and pixels in the first display region R1 connected.
  • FIG. 7B is a schematic diagram of a display panel provided by an embodiment of the present disclosure. Compared with the display panel illustrated in FIG. 7A, the display panel illustrated in FIG. 7B adjusts arrangement positions of some gate lines located in the first display region. That is, in the display panel illustrated in FIG. 7B, two gate lines are separately provided at an upper side and a lower side of the pixel island, respectively, while in the display panel illustrated in FIG. 7A, two gate lines are provided at a lower side of the pixel island.
  • FIG. 6A to FIG. 6E, 7A and 7B are described with reference to the case where the second conductive line is connected with one of two adjacent first conductive lines but not directly connected with the other one of the two adjacent first conductive lines, by way of example. In the display panel illustrated in FIG. 6A to FIG. 6E, 7A and 7B, the fourth conductive line is in contact with one of two adjacent first conductive lines, for example, through a via hole penetrating an insulation layer.
  • For example, in an embodiment of the present disclosure, a row of pixel units is pixel units connected to the same gate line 113, and a column of pixel units is pixel units connected to the same data line 313. In an embodiment of the present disclosure, it is illustrated with the first conductive line L1, the second conductive line L2, and the fifth conductive line L5 all extending in a row direction, and the third conductive line L3, the fourth conductive line L4, and the sixth conductive line L6 extending in a column direction as an example, but not limited thereto. In other embodiments, the first conductive line L1, the second conductive line L2, and the fifth conductive line L5 may all extend in the column direction, and the third conductive line L3, the fourth conductive line L4, and the sixth conductive line L6 may extend in the row direction, and correspondingly, the second direction D2 and the first direction D1 are also interchanged with each other.
  • FIG. 6A to FIG. 6E take the pixel island including two rows of pixel units as an example. In other embodiments, the pixel island may further include three or more rows of pixel units. In this case, the plurality of second conductive lines may be understood as second conductive lines connected with the same row of pixel units. In the case where the first conductive line L1, the second conductive line L2, and the fifth conductive line L5 all extend in the column direction, and the third conductive line L3, the fourth conductive line L4 and the sixth conductive line L6 extend in the row direction, the plurality of second conductive lines can be understood as the second conductive lines connected with the same column of pixel units.
  • Some embodiments of the present disclosure are described below in conjunction with FIG. 8 to FIG. 25 . It is illustrated with a pixel circuit of 7T1C as an example in FIG. 8 to FIG. 24 .
  • FIG. 8 is a principle diagram of a pixel circuit of a display panel provided by an embodiment of the present disclosure. FIG. 9 is a plan view of a semiconductor pattern in a display panel provided by an embodiment of the present disclosure. FIG. 10 is a plan view of a first conductive pattern layer in a display panel provided by an embodiment of the present disclosure. FIG. 11 is a plan view of a second conductive pattern layer in a display panel provided by an embodiment of the present disclosure. FIG. 12 is a plan view of a first insulation layer in a display panel provided by an embodiment of the present disclosure. FIG. 13 is a plan view of a third conductive pattern layer in a display panel provided by an embodiment of the present disclosure. FIG. 14 is a plan view of a second insulation layer in a display panel provided by an embodiment of the present disclosure. FIG. 15 is a plan view of a pixel electrode layer in a display panel provided by an embodiment of the present disclosure. FIG. 16 is a plan view of a pixel definition layer in a display panel provided by an embodiment of the present disclosure. FIG. 17 is a schematic diagram of forming an active layer of a thin film transistor in a display panel provided by an embodiment of the present disclosure. FIG. 18 is a schematic plan view after forming a second conductive pattern layer and a first insulation layer in a display panel provided by an embodiment of the present disclosure. FIG. 19 is a schematic plan view after forming a third conductive pattern layer in a display panel provided an embodiment of the present disclosure. FIG. 20 is a schematic plan view after forming a second insulation layer in a display panel provided by an embodiment of the present disclosure. FIG. 21 is a schematic plan view after forming a pixel electrode layer in a display panel provided by an embodiment of the present disclosure. FIG. 22 is a schematic plan view after forming a pixel definition layer in a display panel provided by an embodiment of the present disclosure. FIG. 23 is a schematic plan view of adjacent pixel islands in a second direction in a first display region in a display panel provided by an embodiment of the present disclosure. FIG. 24 is a schematic cross-sectional view of a display panel provided by an embodiment of the present disclosure. FIG. 25 is a schematic cross-sectional view of a display panel provided by an embodiment of the present disclosure. In the embodiments of the present disclosure, for the sake of clarity of illustration, in a plan view, the insulation layer is illustrated in the form of via holes, and the insulation layer itself undergoes transparency treatment.
  • For example, referring to FIG. 8 , the gate line 113 is configured to supply the scan signal SCAN to the pixel circuit 10. The light-emitting control signal line 110 is configured to supply the light-emitting control signal EM to the pixel unit P0. The data line 313 is configured to supply the data signal DATA to the pixel circuit 10. The first power supply line 311 is configured to supply the constant first voltage signal ELVDD to the pixel circuit 10, and the second power supply line 312 is configured to supply the constant second voltage signal ELVSS to the pixel circuit 10, and the first voltage signal ELVDD is greater than the second voltage signal ELVSS. The initialization signal line 210 is configured to supply the initialization signal Vint to the pixel circuit 10. The initialization signal Vint is a constant voltage signal, and its magnitude may be between the first voltage signal ELVDD and the second voltage signal ELVSS, but not limited thereto. For example, the initialization signal Vint may be less than or equal to the second voltage signal ELVSS. For example, the pixel circuit outputs a driving current to drive the light-emitting element 20 to emit light under the control of signals such as the scan signal SCAN, the data signal DATA, the initialization signal Vint, the first voltage signal ELVDD, the second voltage signal ELVSS, and the light-emitting control signal EM. The light-emitting element 20 emits red light, green light, blue light, white light or the like when driven by its corresponding pixel circuit 10.
  • As illustrated in FIG. 8 , the pixel circuit 10 includes a driving transistor T1, a data writing transistor T2, a threshold compensation transistor T3, a first light-emitting control transistor T4, a second light-emitting control transistor T5, a first reset transistor T6, a second reset transistor T7, and a storage capacitor C1. The driving transistor T1 is electrically connected with the light-emitting element 20 and outputs a driving current to drive the light-emitting element 20 to emit light under the control of the signals such as the scan signal SCAN, the data signal DATA, the first voltage signal ELVDD, and the second voltage signal ELVSS.
  • For example, the display panel provided by an embodiment of the present disclosure further includes: a data driving circuit and a scan driving circuit. The data driving circuit is configured to supply a data signal DATA to the pixel unit P0 according to an instruction of a control circuit. The scan driving circuit is configured to supply signals such as a light-emitting control signal EM, a scan signal SCAN, and a reset control signal RESET to the pixel unit P0 according to the instruction of a control circuit. For example, the control circuit includes an external integrated circuit (IC), but not limited thereto. For example, the scan driving circuit is a Gate Driver On Array (GOA) structure that is mounted on the display panel, or a driver chip (IC) structure for bonding with the display panel. For example, the light-emitting control signal EM and the scan signal SCAN can also be provided by using different driving circuits, respectively. For example, the display panel further includes a power supply (not illustrated) to provide the voltage signals, which can be a voltage source or a current source as required, and the power supply is configured to supply the first voltage signal ELVDD, the second power supply voltage ELVSS, the initialization signal Vint and the like to the pixel unit P0 by the first power supply line 311, the second power supply line 312 and the initialization signal line 210, respectively.
  • As illustrated in FIG. 8 , a second electrode C12 of the storage capacitor C1 is electrically connected with the first power supply line 311, and a first electrode C11 of the storage capacitor C1 is electrically connected with a second electrode T32 of the threshold compensation transistor T3. A gate electrode T20 of the data writing transistor T2 is electrically connected with the gate line 113, and a first electrode T21 and a second electrode T22 of the data writing transistor T2 are electrically connected with the data line 313 and a first electrode T11 of the driving transistor T1, respectively. A gate electrode T30 of the threshold compensation transistor T3 is electrically connected with the gate line 113, a first electrode T31 of the threshold compensation transistor T3 is electrically connected with a second electrode T12 of the driving transistor T1, and a second electrode T32 of the threshold compensation transistor T3 is electrically connected with a gate electrode T10 of the driving transistor T1.
  • For example, as illustrated in FIG. 8 , a gate electrode T40 of the first light-emitting control transistor T4 and a gate electrode T50 of the second light-emitting control transistor T5 are both connected with the light-emitting control signal line 110.
  • For example, as illustrated in FIG. 8 , a first electrode T41 and a second electrode T42 of the first light-emitting control transistor T4 are electrically connected with the first power supply line 311 and a first electrode T11 of the driving transistor T1, respectively. A first electrode T51 and a second electrode T52 of the second light-emitting control transistor T5 are electrically connected with a second electrode T12 of the driving transistor T1 and a pixel electrode E1 (which can be an anode of the OLED) of the light-emitting element 20, respectively. A common electrode E2 (which may be a common electrode of the OLED, such as a cathode) of the light-emitting element 20 is electrically connected with the second power supply line 312.
  • For example, as illustrated in FIG. 8 , a gate electrode T60 of the first reset transistor T6 is electrically connected with the first reset control signal line 111, a first electrode T61 of the first reset transistor T6 is electrically connected with the initialization signal line 210 (a first initialization signal line 211), and a second electrode T62 of the first reset transistor T6 is electrically connected with a gate electrode T10 of the driving transistor T1. A gate electrode T70 of the second reset transistor T7 is electrically connected with the second reset control signal line 112, a first electrode T71 of the second reset transistor T7 is electrically connected with the initialization signal line 210 (a second initialization signal line 212), and a second electrode T72 of the second reset transistor T7 is electrically connected with the pixel electrode E1 of the light-emitting element 20.
  • FIG. 9 illustrates a semiconductor pattern SCP, and FIG. 10 illustrates a first conductive pattern layer LY1. A first gate insulation layer is provided between the first conductive pattern layer LY1 and the semiconductor pattern SCP. The semiconductor pattern SCP is doped by taking the first conductive pattern layer LY1 as a mask, such that a region of the semiconductor pattern SCP that is covered by the first conductive pattern layer LY1 retains semiconductor characteristics, forming a channel of the thin film transistor, while a region of the semiconductor pattern SCP that is not covered by the first conductive pattern layer LY1 is converted into a conductor, forming a source electrode or drain electrode of the thin film transistor. FIG. 17 illustrates an active layer ALT formed after the semiconductor pattern SCP is partially converted into a conductor.
  • As illustrated in FIG. 10 , the first conductive pattern layer LY1 includes a first reset control signal line 111, a second reset control signal line 112, a light-emitting control signal line 110, a gate line 113, and a first electrode C11 of a storage capacitor C1. FIG. 10 further illustrates a first part DL11 (conductive line 114) of the first data line DL1. FIG. 10 further illustrates a gate line GL0, the gate line GL0 is a part of the gate line that extends from the second display region to the first display region. For example, referring to FIG. 19 , in an embodiment of the present disclosure, the first reset control signal line 111 and the second reset control signal line 112 are connected with each other.
  • FIG. 11 illustrates a second conductive pattern layer LY2, and a second gate insulation layer is provided between the second conductive pattern layer LY2 and the first conductive pattern layer LY1. The second conductive pattern layer LY2 includes a block BK0, a block BK1, an initialization signal line 210, and a second electrode C12 of the storage capacitor C1. The second electrode C12 of the storage capacitor C1 has an opening OPN. The initialization signal line 210 includes a first initialization signal line 211 and a second initialization signal line 212. As illustrated in FIG. 11 , the second conductive pattern layer LY2 includes a first part L11 and a third part L13 of the first conductive line L1. As illustrated in FIG. 11 , the block BK0 extends from the first conductive line L1. FIG. 12 illustrates a pattern of a first insulation layer ISL1, dots in the drawing are via holes in the first insulation layer ISL1, and the first insulation layer ISL1 includes at least one of a first gate insulation layer, a second gate insulation layer, and an interlayer insulation layer. The interlayer insulation layer is located between the second conductive pattern layer LY2 and the third conductive pattern layer LY3. Regarding the first gate insulation layer, the second gate insulation layer and the interlayer insulation layer, the first conductive pattern layer LY1, the second conductive pattern layer LY2, and the third conductive pattern layer LY3, reference may be made to FIG. 24 and FIG. 25 . FIG. 18 illustrates a schematic plan view after forming the first insulation layer ISL1.
  • FIG. 13 illustrates the third conductive pattern layer LY3, and the third conductive pattern layer LY3 includes a third conductive line L3 (a part of the first power supply line 311), a second part DL12 of the data line (a part of the data line 313), a first connection electrode 31 a, a second connection electrode 31 b, a third connection electrode 31 c, and a fourth connection electrode 31 d. As illustrated in FIG. 13 , the third conductive pattern layer LY3 further includes a second part L12 of the first conductive line L1. A first part L11 and a third part L13 of the first conductive line L1 are connected by the second part L12.
  • Referring to FIG. 13 , FIG. 17 , FIG. 18 and FIG. 19 , the data line 313 is electrically connected with the first electrode T21 of the data writing transistor T2 through a via hole V4, the first power supply line 311 is electrically connected with the first electrode T41 of the first light-emitting control transistor T4 through a via hole V3, the first power supply line 311 is electrically connected with the second electrode C12 of the storage capacitor C1 through a via hole V6, and the first power supply line 311 is electrically connected with a block BK1 through a via hole V5. One end of the first connection electrode 31 a is electrically connected with the first initialization signal line 211 through a via hole V11, and the other end of the first connection electrode 31 a is electrically connected with the first electrode T61 of the first reset transistor T6 through a via hole V12, such that the first electrode T61 of the first reset transistor T6 is electrically connected with the first initialization signal line 211. One end of the second connection electrode 31 b is electrically connected with the second electrode T62 of the first reset transistor T6 through a via hole V21, and the other end of the second connection electrode 31 b is electrically connected with the gate electrode T10 (i.e. the first electrode C11 of the storage capacitor C1) of the driving transistor T1 through a via hole V22, such that the second electrode T62 of the first reset transistor T6 is electrically connected with the gate electrode T10 (that is, the first electrode C11 of the storage capacitor C1) of the driving transistor T1. One end of the third connection electrode 31 c is electrically connected with the second initialization signal line 212 through a via hole V31, and the other end of the third connection electrode 31 c is electrically connected with the first electrode T71 of the second reset transistor T7 through a via hole V32, such that the first electrode T71 of the second reset transistor T7 is electrically connected with the first initialization signal line 211. The fourth connection electrode 31 d is electrically connected with the second electrode T52 of the second light-emitting control transistor T5 through a via hole V1. The fourth connection electrode 31 d can be configured to be electrically connected with a pixel electrode E1 (referring to FIG. 8 ) of a subsequently formed light-emitting element 20.
  • FIG. 14 illustrates the second insulation layer ISL2, and dots in FIG. 14 are via holes V1 in the second insulation layer ISL2. As illustrated in FIG. 14 , the via holes V1 include a via hole V10, a via hole V20, a via hole V30, and a via hole V40. FIG. 20 is a plan view after forming the second insulation layer.
  • FIG. 15 illustrates an electrode layer ETL. The electrode layer ETL includes a plurality of pixel electrodes E1. The electrode layer ETL includes a pixel electrode E11 of the first pixel unit 101, a pixel electrode E12 of the second pixel unit 102, a pixel electrode E13 of the third pixel unit 103, and a pixel electrode E14 of the fourth pixel unit 104. The pixel electrode E11 of the first pixel unit 101 is connected with the corresponding fourth connection electrode 31 d through the via hole V10, the pixel electrode E12 of the second pixel unit 102 is connected with the corresponding fourth connection electrode 31 d through the via hole V20, and the pixel electrode E13 of the third pixel unit 103 is connected with the corresponding fourth connection electrode 31 d through the via hole V30, and the pixel electrode E14 of the fourth pixel unit 104 is connected with the corresponding fourth connection electrode 31 d through the via hole V40. FIG. 21 is a plan view of a display panel after forming the electrode layer.
  • Referring to FIG. 15 and FIG. 22 , the pixel electrode E14 of the fourth pixel unit 104 includes an extension portion E0, and an orthographic projection of the extension portion E0 on the base substrate can cover an orthographic projection of a shared electrode (the second electrode T22 of the data writing transistor T2 and the second electrode T42 of the first light-emitting control transistor T4) on the base substrate, to improve the stability and service life of the data writing transistor T2 and the first light-emitting control transistor T4, thereby improving the long-term light-emitting stability and service life of the display panel.
  • FIG. 16 illustrates a plan view of a pixel definition layer. As illustrated in FIG. 16 , the pixel definition layer PDL includes a plurality of openings, and the plurality of openings include an opening OPN1, an opening OPN2, an opening OPN3, and an opening OPN4. FIG. 22 illustrates a schematic diagram of a display panel after forming a pixel definition layer. As illustrated in FIG. 22 , the opening OPN1 exposes a part of the pixel electrode E11, the opening OPN 2 exposes a part of the pixel electrode E12, the opening OPN3 exposes a part of the pixel electrode E13, and the opening OPN4 exposes a part of the pixel electrode E14. In a subsequent process, a light-emitting functional layer and the common electrodes are formed, and then a light-emitting element EMC is formed.
  • It should be explained that, transistors used in the embodiment of the present disclosure may be thin film transistors, field effect transistors, or other switching components with the like characteristics. A source electrode and a drain electrode of the transistor used herein may be symmetrical in structure, so the source electrode and the drain electrode of the transistor may have no difference in structure. In the embodiments of the present disclosure, in order to distinguish two electrodes of the transistor apart from a gate electrode, one of the two electrodes is directly referred to as a first electrode, and the other of the two electrodes is referred to as a second electrode, and therefore the first electrode and the second electrode of all or part of the transistors in the embodiments of the present disclosure are interchangeable as required. For example, the first electrode of the transistor described in the embodiment of the present disclosure may be the source electrode, and the second electrode may be the drain electrode; alternatively, the first electrode of the transistor may be the drain electrode, and the second electrode may be the source electrode.
  • In addition, the transistors may be classified into N-type transistors and P-type transistors according to the characteristics of the transistors. The embodiments of the present disclosure illustrate the technical solution of the present disclosure in detail by taking the transistors as P-type transistors as an example. Based on the description and teaching of the implementations of the present disclosure, one of ordinary skill in the art can easily think of an implementation in which at least some of the transistors in the pixel circuit structure of the embodiment of the present disclosure adopt N-type transistors, that is, an implementation of using a transistor of N-type or a combination of a N-type transistor and a P-type transistor, without any inventive work, therefore, these implementations are also within the scope of the present disclosure.
  • It is illustrated with the pixel circuit of 7T1C as an example in FIG. 8 to FIG. 25 , and the embodiments of the present disclosure include, but are not limited thereto. It should be noted that the embodiment of the present disclosure does not limit the number of the thin film transistors and the number of the capacitors included in the pixel circuit. For example, in some other embodiments, the pixel circuit of the display panel can also be of a structure including other numbers of transistors, such as a 7T2C structure, a 6T1C structure, a 6T2C structure, or a 9T2C structure, which is not limited by the embodiment of the present disclosure.
  • FIG. 25 is a schematic cross-sectional view of a display panel provided by an embodiment of the present disclosure. For example, as illustrated in FIG. 25 , the display panel includes a thin film transistor 50 and a storage capacitor C1. The thin film transistor 50 includes an active layer ATL1 located on a base substrate BS, a first gate insulation layer GI1 located on the side of the active layer ATL1 away from the base substrate BS, and a gate electrode GE located on the side of the first gate insulation layer GI1 away from the base substrate BS. The display panel further includes a second gate insulation layer GI2 located on the side of the gate electrode GE away from the base substrate BS, an interlayer insulation layer ILD located on the side of the second gate insulation layer GI2 away from the base substrate BS, and a connection electrode CNE1 located on the side of the interlayer insulation layer ILD away from the base substrate BS. The active layer ATL1 includes a channel CN11 and a first electrode ET1 and a second electrode ET2 that are located on both sides of the channel CN11, respectively, and the connection electrode CNE1 is connected with the second electrode ET2 through a via hole that penetrates the first gate insulation layer GI1, the second gate insulation layer GI2, and the interlayer insulation layer ILD. The storage capacitor C1 includes a first electrode C11 and a second electrode C12, the first electrode C11 and the gate electrode GE are located in the same layer, and are both located in the first conductive pattern layer LY1, and the second electrode C12 is located between the second gate insulation layer GI2 and the interlayer insulation layer ILD, and is located in the second conductive pattern layer LY2. One of the first electrode ET1 and the second electrode ET2 is a source electrode, and the other of the first electrode ET1 and the second electrode ET2 is a drain electrode. The connection electrode CNE1 is located on the third conductive pattern layer LY3. The display panel further includes a passivation layer PVX and a planarization layer PLN. For example, the connection electrode CNE1 may be the fourth connection electrode 31 d, and the thin film transistor 50 may be the second light-emitting control transistor T5.
  • As illustrated in FIG. 25 , the display panel further includes a light-emitting element EMC, the light-emitting element EMC includes a pixel electrode E1, a light-emitting functional layer EML, and a common electrode E2, and the pixel electrode E1 is connected with the connection electrode CNE1 through a via hole that penetrates the passivation layer PVX and the planarization layer PLN. The display panel further includes an encapsulation layer CPS, and the encapsulation layer CPS includes a first encapsulation layer CPS1, a second encapsulation layer CPS2, and a third encapsulation layer CPS3. For example, the first encapsulation layer CPS1 and the third encapsulation layer CPS3 are each an inorganic material layer, and the second encapsulation layer CPS2 is an organic material layer. For example, the pixel electrode E1 is an anode, and the common electrode E2 is a cathode, but not limited thereto.
  • For example, the light-emitting element EMC includes an organic light-emitting diode. The light-emitting functional layer is located between the common electrode E2 and the pixel electrode E1. The light-emitting functional layer EML includes at least a light-emitting layer, and may further include at least one of a hole transport layer, a hole injection layer, an electron transport layer, and an electron injection layer.
  • As illustrated in FIG. 25 , the display panel further includes a pixel definition layer PDL and a spacer PS. The pixel definition layer PDL has an opening, the opening is configured to define a light-emitting area (a light exit region, an effective light-emitting area) of the pixel unit, and a spacer PS is configured to support a fine metal mask when forming the light-emitting functional layer EML. FIG. 25 illustrates that the spacers PS are provided on opposite sides of the light-emitting element, but is not limited thereto.
  • For example, the data line is configured to input a data signal to the pixel unit, and the first power supply signal line is configured to input a first power supply voltage to the driving transistor. The second power supply signal line is configured to input a second power supply voltage to the pixel unit. The first power supply voltage is a constant voltage, and the second power supply voltage is a constant voltage. For example, the first power supply voltage is a positive voltage, and the second power supply voltage is a negative voltage, but not limited thereto. For example, in some embodiments, the first power supply voltage is a positive voltage, and the second power supply signal line is grounded.
  • Referring to FIG. 25 , in an embodiment of the present disclosure, the first insulation layer ISL1 includes at least one of a first gate insulation layer GI1, a second gate insulation layer GI2, and an interlayer insulation layer ILD, and the second insulation layer ISL2 includes a planarization layer PLN.
  • For example, the first gate insulation layer GI1, the second gate insulation layer GI2, the interlayer insulation layer ILD, the passivation layer PVX, the planarization layer PLN, the pixel definition layer PDL, and the spacer PS are all made of an insulation material. For example, the materials of the first gate insulation layer GI1, the second gate insulation layer GI2, the interlayer insulation layer ILD, and the passivation layer PVX include at least one of SiOx and SiNx, but are not limited thereto. For example, the planarization layer PLN, the pixel definition layer PDL, and the spacer PS can be made of an organic insulation material, such as resin, but not limited thereto.
  • Referring to FIG. 17 , the threshold compensation transistor T3 includes a first channel CN1 and a second channel CN2, and the first channel CN1 and the second channel CN2 are connected by a conductive portion CP. Referring to FIG. 18 , the second conductive line L2 further includes a connection arm L21. The threshold compensation transistor T3 is a dual-gate transistor, and the conductive portion CP is in a floating state when the threshold compensation transistor T3 is turned off, and is easily affected by a jump of a voltage on a surrounding line. The voltage jump of the conductive portion CP will affect a leakage current of the threshold compensation transistor T3, which affects the luminous brightness of the pixel unit, and thus, it is necessary to keep the voltage of the conductive portion CP stable. A block can be designed to form a capacitor with the conductive portion CP, and the block can have a constant voltage signal, such that the voltage of the conductive portion CP in a floating state also remains stable. The block BK0, the block BK, and the connection arm L21 mentioned in the embodiments of the present disclosure all play a role in stabilizing the voltage of the conductive portion CP.
  • Referring to FIG. 24 , the connection arm L21 partially overlaps with the conductive portion CP of the threshold compensation transistor T3 to form a capacitor C0, and the first gate insulation layer GI1 and the second gate insulation layer GI2 are provided between the connection arm L21 and the conductive portion CP. FIG. 24 further illustrates the second channel CN2. The capacitor C0 may be referred to as a stabilization capacitor, and the connection arm L21 and the conductive portion CP are two electrode plates of the capacitor C0. As illustrated in FIG. 24 , a gate electrode GE2 and the second channel CN2 overlap with each other in a direction perpendicular to the base substrate BS. The gate electrode GE2 is a gate electrode of the threshold compensation transistor T3. As illustrated in FIG. 24 , the second connection electrode 31 b is connected with the second electrode T32 of the threshold compensation transistor T3.
  • Referring to FIG. 19 , the second conductive line L2 further includes a connection arm L21, and the connection arm L21 and the conductive portion CP are spaced apart from each other in a third direction D3 and partially overlap with each other in the third direction D3 (referring to FIG. 24 ). For example, a shape of the connection arm L21 includes a C shape. It should be noted that the connection arm L21 may be generally C-shaped. Of course, the connecting arm L21 may also be in other shapes, as long as it can play a role of stabilizing the threshold compensation transistor T3.
  • For example, the third direction D3 is perpendicular to the first direction D1 and is perpendicular to the second direction D2, the third direction D3 is a direction perpendicular to the base substrate BS, and the first gate insulation layer GI1 and the second gate insulation layer GI2 are provided between the connection arm L21 and the conductive portion CP. For example, each of the first direction D1 and the second direction D2 is a direction parallel with a main surface of the base substrate BS, and the third direction D3 is a direction perpendicular to the main surface of the base substrate BS. Various elements are formed on the main surface of the base substrate BS.
  • Referring to FIG. 11 , FIG. 19 and FIG. 24 , the first part L11 includes a first sub-portion La extending in the first direction D1 and a second sub-portion Lb extending in the second direction, the second sub-portion Lb has a branch, the branch extends in the first direction D1, and the block BK0 is the branch of the second sub-portion Lb. Referring to FIG. 17 , FIG. 19 and FIG. 24 , the branch (the block BK0) of the second sub-portion Lb and the conductive portion of one pixel unit in the pixel island that overlaps with the first conductive line L1 are spaced apart from each other in the third direction D3, and partially overlap with each other in the third direction D3. Referring to FIG. 17 , FIG. 19 and FIG. 24 , the branch (the block BK0) of the second sub-portion Lb and the conductive portion CP of one pixel unit (the pixel unit at an upper left corner of FIG. 24 ) in the pixel island that overlaps with the first conductive line L1 are spaced apart from each other in the third direction D3, and partially overlap with each other in the third direction D3. For example, the length of the branch (the block BK0) in the first direction D1 is less than that of the first sub-portion La in the first direction D1.
  • For example, referring to FIG. 8 , FIG. 17 , FIG. 19 and FIG. 24 , the pixel circuit 10 includes a first transistor and a second transistor, the first transistor is connected with the second transistor, the second transistor is connected with the light-emitting element, the first transistor includes a first channel CN1 and a second channel CN2, the first channel CN1 and the second channel CN2 are connected by the conductive portion CP, and the second conductive line L2 further includes a connection arm L21, and the connection arm L21 and the conductive portion CP of one pixel unit in the pixel island that overlaps with the second conductive line L2 (the pixel unit located at a lower left corner in FIG. 19 ) are spaced apart from each other in the third direction D3, and partially overlap with each other in the third direction D3. For example, the first transistor and the second transistor are a threshold compensation transistor T3 and a light-emitting control transistor connected with the light-emitting element in the pixel circuit 10, respectively. For example, the light-emitting control transistor connected with the light-emitting element is the second light-emitting control transistor T5. Of course, in other embodiments of the present disclosure, the block or the connection arm that forms the capacitor with the conductive portion CP in the first transistor in the pixel island may also use other forms, which is not limited herein.
  • For example, referring to FIG. 19 , in an embodiment of the present disclosure, the block BK0 (the branch of the second sub-portion Lb) and the connection arm L21 are both connected to the third conductive line L3 of a current column of pixel units, and the block BK is connected to the third conductive line in a column of pixel units that is adjacent to a column of pixel units of which the conductive portion is covered by the block BK. That is, as illustrated in FIG. 19 , the block BK0 (the branch of the second sub-portion Lb), the connection arm L21, and the block BK are all connected to the same third conductive line L3.
  • For example, as illustrated in FIG. 11 , the initialization signal line 210 includes a plurality of hollowed-out regions HP, the second conductive line L2 is located in one hollowed-out region HP, and is surrounded by the part of the initialization signal line that defines the hollowed-out region HP, and the second conductive line L2 does not overlap with the part of the initialization signal line that defines the hollowed-out region HP. That is, the second conductive line L2 is completely surrounded by the part of the initialization signal line that defines the hollowed-out region HP. In an embodiment of the present disclosure, the hollowed-out region HP is a position corresponding to the part of the film that is removed when forming the initialization signal line 210.
  • For example, referring to FIG. 11 , FIG. 13 and FIG. 19 , the first conductive line L1 includes a first part L11 and a second part L12, the first part L11 of the first conductive line L1 is located in the same layer as the second conductive line L2, and the second part L12 of the first conductive line L1 is not located in the same layer as the second conductive line L2, and the second part L12 of the first conductive line L1 at least partially overlaps with the initialization signal line 210. Referring to FIG. 11 , FIG. 13 and FIG. 19 , the first part L11 of the first conductive line L1 and the second conductive line L2 are both located in the second conductive pattern layer LY2, and the second part L12 of the first conductive line L1 is located in the third conductive pattern layer LY3.
  • For example, referring to FIG. 11 , FIG. 13 and FIG. 19 , the second conductive line L2 is surrounded by a part of the initialization signal line 210, and the first part L11 of the first conductive line L1 is surrounded by a part of the initialization signal line 210. Referring to FIG. 11 , FIG. 13 and FIG. 19 , the second conductive line L2 is surrounded by a part 210 a of the initialization signal line 210 located at the lower side, and the first part L11 of the first conductive line L1 is surrounded by a part 210 b of the initialization signal line 210 located at the upper side.
  • For example, referring to FIG. 3 and FIG. 19 , the data line 313 includes a first data line DL1, the first data line DL1 extends from the first display region R1 to the second display region R2, and an orthographic projection of the first data line DL1 on the base substrate BS partially overlaps with an orthographic projection of the third conductive line L3 on the base substrate BS. This arrangement mode is beneficial for reducing the wiring area and improving the light transmittance.
  • For example, referring to FIG. 13 , FIG. 18 and FIG. 19 , the first data line DL1 includes a first part DL11 and a second part DL12, the first part DL11 of the first data line DL1 partially overlaps with the third conductive line L3, and the second part DL12 of the first data line DL1 does not overlap with the third conductive line L4, and the first part DL11 of the first data line DL1 and the second part DL12 of the first data line DL1 are located in different layers, respectively. For example, in FIG. 19 , the first part DL11 (a conductive line 214) of the first data line DL1 on the left side is located in the second conductive pattern layer, and the second part DL12 of the first data line DL1 on the left side is located in the third conductive pattern layer. In FIG. 19 , the first part DL11 (a conductive line 114) of the first data line DL1 on the right side is located in the first conductive pattern layer, and the second part DL12 of the first data line DL1 on the right side is located in the third conductive pattern layer. For example, referring to FIG. 3 , FIG. 19 and FIG. 23 , the first part DL11 of the first data line DL1 is located between adjacent pixel islands A1.
  • For example, referring to FIG. 13 and FIG. 19 , two first data lines DL1 are provided, the two first data lines DL1 are connected with two adjacent columns of pixel units, respectively, and orthographic projections of the two first data lines DL1 on the base substrate BS overlap with an orthographic projection of the same third conductive line L3 on the base substrate BS. This arrangement mode makes the data line located between pixel islands in two adjacent columns of pixel units hidden under the third line, thereby reducing the wiring area and improving the light transmittance.
  • For example, the first conductive line L1 includes parts located in different layers, and the parts located in different layers are connected through a via hole that penetrates an insulation layer. Referring to FIG. 19 , the first conductive line L1 includes a first part L11, a second part L12, and a third part L13. The first part L11 and the third part L13 are located in the second conductive pattern layer LY2, and the second part L12 is located in the third conductive pattern layer LY3. The first part L11 and the second part L12 are connected through a via hole V41 that penetrates an insulation layer, and the third part L13 and the second part L12 are connected through a via hole V42 that penetrates the insulation layer. Referring to FIG. 24 and FIG. 25 , an interlayer dielectric layer ILD is provided between the second conductive pattern layer LY2 and the third conductive pattern layer LY3, that is, the via hole V41 penetrates the interlayer dielectric layer ILD, and the via hole V42 penetrates the interlayer dielectric layer ILD.
  • For example, referring to FIG. 19 , a part (the second part L12) of the first conductive line L1 and the third conductive line L3 are located in the same layer, and are both located in the third conductive pattern layer LY3. The fourth conductive line L4 and the third conductive line L3 are located in the same layer, and are both located in the third conductive pattern layer LY3.
  • At least one embodiment of the present disclosure further provides a display device, including any of the above display panels. For example, the display device may be a display device such as an Organic Light-Emitting Diode (OLED) display device, and any product or component with a display function including the display device, such as a TV, a digital camera, a mobile phone, a watch, a tablet computer, a notebook computer, and a navigator.
  • For example, in an embodiment of the present disclosure, the first conductive line L1 may include a part located in the first conductive pattern layer and a part located in the second conductive pattern layer, the second conductive line L2 is only composed of a part located in the second conductive pattern layer, the third conductive line L3 is only composed of a part located in the third conductive pattern layer, the fourth conductive line L43 is only composed of only a part located in the third conductive pattern layer, and the fifth conductive line L5 may include a part located in the first conductive pattern layer and a part located in the second conductive pattern layer, but not limited thereto, which can be provided as required.
  • For example, referring to FIG. 11 and FIG. 19 , in an embodiment of the present disclosure, a second electrode C12 of the storage capacitor C1 of the pixel unit P0 is a part of the second conductive line L2 or a part of the first conductive line L1.
  • The following statements should be noted.
  • (1) Unless otherwise defined, the same reference numeral refers to the same meaning in the embodiments and the drawings of the present disclosure.
  • (2) The accompanying drawings involve only the structure(s) in connection with the embodiment(s) of the present disclosure, and other structure(s) can be referred to common design(s).
  • (3) For the sake of clarity, in the drawings used to describe the embodiments of the present disclosure, the thickness of a layer or region is exaggerated. It can be understood that when an element such as a layer, film, region, or substrate is referred to as being “on” or “under” another element, the element can be “directly” “on” or “under” the other element, or there may be intermediate elements.
  • (4) In the case of no conflict, the features in the same embodiment and different embodiments of the present disclosure can be combined with each other.
  • The above are only specific implementations of the present disclosure, the protection scope of the present disclosure is not limited thereto. Any changes or substitutions easily occur to those skilled in the art within the technical scope of the present disclosure should be covered in the protection scope of the present disclosure. Therefore, the protection scope of the present disclosure should be based on the protection scope of the claims.

Claims (20)

What is claimed is:
1. A display panel, comprising:
a first display region;
a second display region, located at least on one side of the first display region;
a plurality of pixel units, located in the first display region and the second display region, a density of pixel units in the first display region being less than that of pixel units in the second display region, and each of the plurality of pixel units comprising a pixel circuit; and
a first power supply line, configured to supply a first voltage signal to the pixel circuit,
wherein the first power supply line comprises a plurality of first conductive lines, a plurality of second conductive lines, and a plurality of third conductive lines, each of the plurality of first conductive lines extends from the second display region to the first display region, each of the plurality of second conductive lines is located in the first display region and located between adjacent ones of the plurality of first conductive lines, each of the plurality of second conductive lines extends in a first direction, each of the plurality of third conductive lines extends in a second direction, and the first direction intersects with the second direction, and
adjacent ones of the plurality of second conductive lines are spaced apart from each other in the second direction, and the second conductive line is connected with the first conductive line by the third conductive line.
2. The display panel according to claim 1, wherein the plurality of second conductive lines are sequentially arranged in the first direction.
3. The display panel according to claim 1, wherein the adjacent ones of the plurality of second conductive lines are not directly connected.
4. The display panel according to claim 1, wherein a length of a part of the first conductive line located in the first display region in the first direction is greater than that of the second conductive line in the first direction.
5. The display panel according to claim 1, wherein the first conductive line comprises parts located in different layers, and the parts located in the different layers are connected through a via hole that penetrates an insulation layer.
6. The display panel according to claim 1, wherein the first power supply line further comprises a fourth conductive line, the fourth conductive line extends in the second direction, the second conductive line is connected to the first conductive line by the fourth conductive line, and a length of the fourth conductive line in the second direction is less than or equal to that of the third conductive line in the second direction.
7. The display panel according to claim 1, wherein a plurality of fourth conductive lines are provided, the plurality of fourth conductive lines are located between adjacent ones of the plurality of third conductive lines, and the plurality of fourth conductive lines are sequentially arranged in the second direction, and adjacent ones of the plurality of fourth conductive lines are spaced apart from each other in the second direction.
8. The display panel according to claim 6, wherein a part of the first conductive line is located in a same layer as the fourth conductive line.
9. The display panel according to claim 1, wherein the pixel units in the first display region constitute a plurality of pixel islands, each of the plurality of pixel islands at least comprises two pixel units located in two adjacent rows, the first conductive line and the second conductive line overlap with the two pixel units located in the two adjacent rows, respectively.
10. The display panel according to claim 1, wherein the first direction is perpendicular to the second direction.
11. The display panel according to claim 1, wherein the first power supply line further comprises a fifth conductive line, the fifth conductive line extends in the first direction, and the fifth conductive line is located in the second display region, and the fifth conductive line and the second conductive line adjacent thereto are spaced apart from each other in the first direction.
12. The display panel according to claim 9, further comprising an initialization signal line configured to supply an initialization signal to the pixel circuit, wherein the second conductive line is surrounded by a part of the initialization signal line.
13. The display panel according to claim 12, wherein the first conductive line comprises a first part and a second part, the first part of the first conductive line is located in a same layer as the second conductive line, and the second part of the first conductive line is not located in a same layer as the second conductive line, and the first part of the first conductive line is surrounded by the part of the initialization signal line.
14. The display panel according to claim 9, further comprising a base substrate and a data line, wherein the data line is configured to supply a data signal to the pixel circuit, and the data line comprises a first data line, wherein the first data line extends from the first display region to the second display region, and an orthographic projection of the first data line partially overlaps with an orthographic projection of the third conductive line on the base substrate.
15. The display panel according to claim 14, wherein the first data line comprises a first part and a second part, and the first part of the first data line partially overlaps with the third conductive line, the second part of the first data line does not overlap with the third conductive line.
16. The display panel according to claim 14, wherein two first data lines are provided, the two first data lines are connected with two adjacent columns of pixel units, respectively, and orthographic projections of the two first data lines partially overlap with an orthographic projection of a same third conductive line on the base substrate.
17. The display panel according to claim 14, further comprising a gate line, wherein the gate line is configured to supply a scan signal to a row of pixel units, the gate line comprises a first gate line, the first gate line extends from the second display region to the first display region, and the light transmission region is defined by two adjacent first gate lines and two adjacent first data lines.
18. The display panel according to claim 15, wherein the first conductive line comprises a first part and a second part, the first part of the first conductive line is located in a same layer as the second conductive line, and the second part of the first conductive line is not located in a same layer as the second conductive line, and the first part of the first conductive line is surrounded by the part of an initialization signal line, the initialization signal line is configured to supply an initialization signal to the pixel circuit, and the second conductive line is surrounded by a part of the initialization signal line.
19. The display panel according to claim 18, wherein the first part of the first conductive line has a first sub-portion extending in the first direction and a second sub-portion extending in the second direction, the second sub-portion has a branch, and the branch extends in the first direction.
20. A display device, comprising the display panel according to claim 1 and a sensor, wherein the sensor is located at a side of the display panel and overlaps with the first display region.
US18/166,874 2020-06-04 2023-02-09 Display panel and display device Pending US20230189596A1 (en)

Priority Applications (1)

Application Number Priority Date Filing Date Title
US18/166,874 US20230189596A1 (en) 2020-06-04 2023-02-09 Display panel and display device

Applications Claiming Priority (5)

Application Number Priority Date Filing Date Title
CN202010498518.8A CN113764461A (en) 2020-06-04 2020-06-04 Display panel and display device
CN202010498518.8 2020-06-04
PCT/CN2021/094383 WO2021244279A1 (en) 2020-06-04 2021-05-18 Display panel and display device
US202217760461A 2022-08-10 2022-08-10
US18/166,874 US20230189596A1 (en) 2020-06-04 2023-02-09 Display panel and display device

Related Parent Applications (2)

Application Number Title Priority Date Filing Date
US17/760,461 Continuation US20230091142A1 (en) 2020-06-04 2021-05-18 Display panel and display device
PCT/CN2021/094383 Continuation WO2021244279A1 (en) 2020-06-04 2021-05-18 Display panel and display device

Publications (1)

Publication Number Publication Date
US20230189596A1 true US20230189596A1 (en) 2023-06-15

Family

ID=78783469

Family Applications (3)

Application Number Title Priority Date Filing Date
US17/760,461 Pending US20230091142A1 (en) 2020-06-04 2021-05-18 Display panel and display device
US17/936,533 Pending US20240114731A1 (en) 2020-06-04 2022-09-29 Display panel and display device
US18/166,874 Pending US20230189596A1 (en) 2020-06-04 2023-02-09 Display panel and display device

Family Applications Before (2)

Application Number Title Priority Date Filing Date
US17/760,461 Pending US20230091142A1 (en) 2020-06-04 2021-05-18 Display panel and display device
US17/936,533 Pending US20240114731A1 (en) 2020-06-04 2022-09-29 Display panel and display device

Country Status (5)

Country Link
US (3) US20230091142A1 (en)
EP (1) EP4106001A4 (en)
JP (1) JP2023529038A (en)
CN (2) CN113764461A (en)
WO (1) WO2021244279A1 (en)

Families Citing this family (1)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
WO2023216200A1 (en) * 2022-05-12 2023-11-16 京东方科技集团股份有限公司 Display substrate and display apparatus

Family Cites Families (7)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
WO2019062236A1 (en) * 2017-09-30 2019-04-04 昆山国显光电有限公司 Display screen, display screen driving method and display device thereof
CN110265458B (en) * 2019-06-27 2021-12-03 京东方科技集团股份有限公司 Array substrate, manufacturing method thereof, display panel and display device
CN110288945B (en) * 2019-06-28 2023-09-29 武汉天马微电子有限公司 Display panel and display device
CN113707028B (en) * 2019-06-28 2023-04-07 武汉天马微电子有限公司 Display panel and display device
CN110767097B (en) * 2019-11-27 2021-12-31 武汉天马微电子有限公司 Display panel and display device
CN114203791A (en) * 2019-11-29 2022-03-18 武汉天马微电子有限公司 Display panel and display device
CN114999361A (en) * 2020-01-03 2022-09-02 武汉天马微电子有限公司 Display panel and display device

Also Published As

Publication number Publication date
CN117396032A (en) 2024-01-12
US20240114731A1 (en) 2024-04-04
EP4106001A4 (en) 2023-10-04
JP2023529038A (en) 2023-07-07
US20230091142A1 (en) 2023-03-23
WO2021244279A1 (en) 2021-12-09
EP4106001A1 (en) 2022-12-21
CN113764461A (en) 2021-12-07

Similar Documents

Publication Publication Date Title
US20220320217A1 (en) Display panel and display device
KR102443121B1 (en) Display panel, manufacturing method thereof, and display device
CN113196374B (en) Display substrate and display device
US20220376003A1 (en) Display panel and display apparatus
WO2022056907A1 (en) Display substrate and display apparatus
US11804176B2 (en) Display substrate and display device
CN111834395A (en) Transparent display panel, display device and display panel thereof
US20230030745A1 (en) Display substrate and display apparatus
US20220077244A1 (en) Display substrate and manufacturing method thereof, and display device
US20230189596A1 (en) Display panel and display device
US20240046873A1 (en) Display device
US11387310B2 (en) Array substrate with connection portion connecting power bus and power line and display panel
US20230306904A1 (en) Display panel and display device
US20230419897A1 (en) Display substrate and display device
US20230260454A1 (en) Display substrate, display panel and display apparatus
EP4336484A1 (en) Display substrate and display device
WO2023230915A1 (en) Display substrates and display apparatus
WO2023230919A1 (en) Display substrate and display device
US11910678B1 (en) Display panel and display device
US20220199739A1 (en) Display panel and display device
US11844255B2 (en) Display device having a second electrode layer connected to an auxiliary electrode layer, display panel and manufacturing method thereof
CN219228311U (en) Display substrate and display device
US20240078978A1 (en) Display substrate, method for manufacturing the same, and display device
US20240130179A1 (en) Display substrate, method of manufacturing the same and display device
US20240138211A1 (en) Display substrate and display device

Legal Events

Date Code Title Description
AS Assignment

Owner name: CHENGDU BOE OPTOELECTRONICS TECHNOLOGY CO., LTD., CHINA

Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:WANG, BENLIAN;REEL/FRAME:062645/0473

Effective date: 20220316

Owner name: BOE TECHNOLOGY GROUP CO., LTD., CHINA

Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:YANG, GUOBO;REEL/FRAME:062645/0431

Effective date: 20220316

Owner name: CHENGDU BOE OPTOELECTRONICS TECHNOLOGY CO., LTD., CHINA

Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:YANG, GUOBO;REEL/FRAME:062645/0431

Effective date: 20220316

Owner name: BOE TECHNOLOGY GROUP CO., LTD., CHINA

Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:WANG, BENLIAN;REEL/FRAME:062645/0473

Effective date: 20220316

Owner name: BOE TECHNOLOGY GROUP CO., LTD., CHINA

Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:WANG, BINYAN;REEL/FRAME:062645/0370

Effective date: 20220316

Owner name: CHENGDU BOE OPTOELECTRONICS TECHNOLOGY CO., LTD., CHINA

Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:WANG, BINYAN;REEL/FRAME:062645/0370

Effective date: 20220316

Owner name: BOE TECHNOLOGY GROUP CO., LTD., CHINA

Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:LONG, YUE;REEL/FRAME:062645/0289

Effective date: 20220316

Owner name: CHENGDU BOE OPTOELECTRONICS TECHNOLOGY CO., LTD., CHINA

Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:LONG, YUE;REEL/FRAME:062645/0289

Effective date: 20220316

Owner name: BOE TECHNOLOGY GROUP CO., LTD., CHINA

Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:HUANG, WEIYUN;REEL/FRAME:062645/0227

Effective date: 20220316

Owner name: CHENGDU BOE OPTOELECTRONICS TECHNOLOGY CO., LTD., CHINA

Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:HUANG, WEIYUN;REEL/FRAME:062645/0227

Effective date: 20220316

Owner name: BOE TECHNOLOGY GROUP CO., LTD., CHINA

Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:HUANG, YAO;REEL/FRAME:062645/0112

Effective date: 20220316

Owner name: CHENGDU BOE OPTOELECTRONICS TECHNOLOGY CO., LTD., CHINA

Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:HUANG, YAO;REEL/FRAME:062645/0112

Effective date: 20220316

STPP Information on status: patent application and granting procedure in general

Free format text: DOCKETED NEW CASE - READY FOR EXAMINATION