US20220302151A1 - Three-dimensional memory devices and methods for forming the same - Google Patents
Three-dimensional memory devices and methods for forming the same Download PDFInfo
- Publication number
- US20220302151A1 US20220302151A1 US17/352,244 US202117352244A US2022302151A1 US 20220302151 A1 US20220302151 A1 US 20220302151A1 US 202117352244 A US202117352244 A US 202117352244A US 2022302151 A1 US2022302151 A1 US 2022302151A1
- Authority
- US
- United States
- Prior art keywords
- layer
- dielectric
- channel
- doped
- implementations
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Pending
Links
- 238000000034 method Methods 0.000 title claims abstract description 96
- 239000004065 semiconductor Substances 0.000 claims abstract description 318
- 239000002131 composite material Substances 0.000 claims abstract description 65
- 238000011049 filling Methods 0.000 claims description 109
- 239000000758 substrate Substances 0.000 claims description 77
- 239000003989 dielectric material Substances 0.000 claims description 61
- VYPSYNLAJGMNEJ-UHFFFAOYSA-N Silicium dioxide Chemical compound O=[Si]=O VYPSYNLAJGMNEJ-UHFFFAOYSA-N 0.000 claims description 53
- 229910052814 silicon oxide Inorganic materials 0.000 claims description 53
- 229910021420 polycrystalline silicon Inorganic materials 0.000 claims description 50
- 229920005591 polysilicon Polymers 0.000 claims description 50
- 229910052581 Si3N4 Inorganic materials 0.000 claims description 37
- HQVNEWCFYHHQES-UHFFFAOYSA-N silicon nitride Chemical compound N12[Si]34N5[Si]62N3[Si]51N64 HQVNEWCFYHHQES-UHFFFAOYSA-N 0.000 claims description 37
- 238000003860 storage Methods 0.000 claims description 24
- 238000005530 etching Methods 0.000 claims description 23
- 230000000903 blocking effect Effects 0.000 claims description 17
- 230000005641 tunneling Effects 0.000 claims description 17
- 238000000151 deposition Methods 0.000 claims description 13
- 230000003213 activating effect Effects 0.000 claims description 2
- 239000010410 layer Substances 0.000 description 725
- 230000008569 process Effects 0.000 description 65
- 239000010408 film Substances 0.000 description 61
- 230000002093 peripheral effect Effects 0.000 description 38
- 239000002019 doping agent Substances 0.000 description 31
- XUIMIQQOPSSXEZ-UHFFFAOYSA-N Silicon Chemical compound [Si] XUIMIQQOPSSXEZ-UHFFFAOYSA-N 0.000 description 30
- 229910052710 silicon Inorganic materials 0.000 description 30
- 239000010703 silicon Substances 0.000 description 30
- 239000000463 material Substances 0.000 description 24
- 238000000427 thin-film deposition Methods 0.000 description 23
- 238000000231 atomic layer deposition Methods 0.000 description 22
- 238000005229 chemical vapour deposition Methods 0.000 description 22
- 238000005240 physical vapour deposition Methods 0.000 description 22
- 238000004519 manufacturing process Methods 0.000 description 20
- 229910052751 metal Inorganic materials 0.000 description 15
- 239000002184 metal Substances 0.000 description 15
- 238000001039 wet etching Methods 0.000 description 15
- 239000010949 copper Substances 0.000 description 14
- 238000001994 activation Methods 0.000 description 12
- 229910052802 copper Inorganic materials 0.000 description 11
- 229910021332 silicide Inorganic materials 0.000 description 11
- 229910052721 tungsten Inorganic materials 0.000 description 11
- 238000001312 dry etching Methods 0.000 description 10
- 229910052698 phosphorus Inorganic materials 0.000 description 10
- 229910052785 arsenic Inorganic materials 0.000 description 9
- 239000004020 conductor Substances 0.000 description 9
- 238000001020 plasma etching Methods 0.000 description 7
- 239000012790 adhesive layer Substances 0.000 description 6
- 229910052782 aluminium Inorganic materials 0.000 description 6
- 230000015572 biosynthetic process Effects 0.000 description 6
- 238000005516 engineering process Methods 0.000 description 5
- 230000006870 function Effects 0.000 description 5
- 238000005468 ion implantation Methods 0.000 description 5
- KRHYYFGTRYWZRS-UHFFFAOYSA-N Fluorane Chemical compound F KRHYYFGTRYWZRS-UHFFFAOYSA-N 0.000 description 4
- NRTOMJZYCJJWKI-UHFFFAOYSA-N Titanium nitride Chemical compound [Ti]#N NRTOMJZYCJJWKI-UHFFFAOYSA-N 0.000 description 4
- 238000010586 diagram Methods 0.000 description 4
- 238000009792 diffusion process Methods 0.000 description 4
- 238000005036 potential barrier Methods 0.000 description 4
- FVBUAEGBCNSCDD-UHFFFAOYSA-N silicide(4-) Chemical compound [Si-4] FVBUAEGBCNSCDD-UHFFFAOYSA-N 0.000 description 4
- 125000006850 spacer group Chemical group 0.000 description 4
- WGTYBPLFGIVFAS-UHFFFAOYSA-M tetramethylammonium hydroxide Chemical compound [OH-].C[N+](C)(C)C WGTYBPLFGIVFAS-UHFFFAOYSA-M 0.000 description 4
- 230000004913 activation Effects 0.000 description 3
- -1 but not limited to Substances 0.000 description 3
- 229910021419 crystalline silicon Inorganic materials 0.000 description 3
- 238000002955 isolation Methods 0.000 description 3
- 238000002161 passivation Methods 0.000 description 3
- JBRZTFJDHDCESZ-UHFFFAOYSA-N AsGa Chemical compound [As]#[Ga] JBRZTFJDHDCESZ-UHFFFAOYSA-N 0.000 description 2
- NBIIXXVUZAFLBC-UHFFFAOYSA-N Phosphoric acid Chemical compound OP(O)(O)=O NBIIXXVUZAFLBC-UHFFFAOYSA-N 0.000 description 2
- 229910000577 Silicon-germanium Inorganic materials 0.000 description 2
- 238000013459 approach Methods 0.000 description 2
- 230000008878 coupling Effects 0.000 description 2
- 238000010168 coupling process Methods 0.000 description 2
- 238000005859 coupling reaction Methods 0.000 description 2
- 230000000694 effects Effects 0.000 description 2
- 239000012467 final product Substances 0.000 description 2
- 239000003574 free electron Substances 0.000 description 2
- 229910052732 germanium Inorganic materials 0.000 description 2
- GNPVGFCGXDBREM-UHFFFAOYSA-N germanium atom Chemical compound [Ge] GNPVGFCGXDBREM-UHFFFAOYSA-N 0.000 description 2
- 239000011521 glass Substances 0.000 description 2
- 238000011065 in-situ storage Methods 0.000 description 2
- 150000002739 metals Chemical class 0.000 description 2
- 238000012986 modification Methods 0.000 description 2
- 230000004048 modification Effects 0.000 description 2
- 239000004033 plastic Substances 0.000 description 2
- 238000005498 polishing Methods 0.000 description 2
- 229910052594 sapphire Inorganic materials 0.000 description 2
- 239000010980 sapphire Substances 0.000 description 2
- 238000012546 transfer Methods 0.000 description 2
- RYGMFSIKBFXOCR-UHFFFAOYSA-N Copper Chemical compound [Cu] RYGMFSIKBFXOCR-UHFFFAOYSA-N 0.000 description 1
- 229910001218 Gallium arsenide Inorganic materials 0.000 description 1
- 101000934888 Homo sapiens Succinate dehydrogenase cytochrome b560 subunit, mitochondrial Proteins 0.000 description 1
- GPXJNWSHGFTCBW-UHFFFAOYSA-N Indium phosphide Chemical compound [In]#P GPXJNWSHGFTCBW-UHFFFAOYSA-N 0.000 description 1
- OAICVXFJPJFONN-UHFFFAOYSA-N Phosphorus Chemical compound [P] OAICVXFJPJFONN-UHFFFAOYSA-N 0.000 description 1
- 102100025393 Succinate dehydrogenase cytochrome b560 subunit, mitochondrial Human genes 0.000 description 1
- LEVVHYCKPQWKOP-UHFFFAOYSA-N [Si].[Ge] Chemical compound [Si].[Ge] LEVVHYCKPQWKOP-UHFFFAOYSA-N 0.000 description 1
- 230000006978 adaptation Effects 0.000 description 1
- 239000000853 adhesive Substances 0.000 description 1
- 230000001070 adhesive effect Effects 0.000 description 1
- XAGFODPZIPBFFR-UHFFFAOYSA-N aluminium Chemical compound [Al] XAGFODPZIPBFFR-UHFFFAOYSA-N 0.000 description 1
- 229910000147 aluminium phosphate Inorganic materials 0.000 description 1
- 229910021417 amorphous silicon Inorganic materials 0.000 description 1
- 238000000137 annealing Methods 0.000 description 1
- 229910052787 antimony Inorganic materials 0.000 description 1
- WATWJIUSRGPENY-UHFFFAOYSA-N antimony atom Chemical compound [Sb] WATWJIUSRGPENY-UHFFFAOYSA-N 0.000 description 1
- 238000003491 array Methods 0.000 description 1
- RQNWIZPPADIBDY-UHFFFAOYSA-N arsenic atom Chemical compound [As] RQNWIZPPADIBDY-UHFFFAOYSA-N 0.000 description 1
- 239000003990 capacitor Substances 0.000 description 1
- 238000006243 chemical reaction Methods 0.000 description 1
- 239000010941 cobalt Substances 0.000 description 1
- 229910017052 cobalt Inorganic materials 0.000 description 1
- GUTLYIVDDKVIGB-UHFFFAOYSA-N cobalt atom Chemical compound [Co] GUTLYIVDDKVIGB-UHFFFAOYSA-N 0.000 description 1
- 238000004891 communication Methods 0.000 description 1
- 239000012792 core layer Substances 0.000 description 1
- 238000012937 correction Methods 0.000 description 1
- 238000013500 data storage Methods 0.000 description 1
- 230000007812 deficiency Effects 0.000 description 1
- 230000008021 deposition Effects 0.000 description 1
- 238000013461 design Methods 0.000 description 1
- 238000001035 drying Methods 0.000 description 1
- 238000000227 grinding Methods 0.000 description 1
- 238000010438 heat treatment Methods 0.000 description 1
- 238000002513 implantation Methods 0.000 description 1
- 239000012212 insulator Substances 0.000 description 1
- 239000011229 interlayer Substances 0.000 description 1
- 238000001459 lithography Methods 0.000 description 1
- 238000007726 management method Methods 0.000 description 1
- 239000012811 non-conductive material Substances 0.000 description 1
- 230000003071 parasitic effect Effects 0.000 description 1
- 239000011574 phosphorus Substances 0.000 description 1
- 238000000206 photolithography Methods 0.000 description 1
- 238000009832 plasma treatment Methods 0.000 description 1
- 238000012545 processing Methods 0.000 description 1
- 239000000047 product Substances 0.000 description 1
- 229910000679 solder Inorganic materials 0.000 description 1
- 238000013403 standard screening design Methods 0.000 description 1
- 230000003068 static effect Effects 0.000 description 1
- 239000000126 substance Substances 0.000 description 1
- 238000007669 thermal treatment Methods 0.000 description 1
- WFKWXMTUELFFGS-UHFFFAOYSA-N tungsten Chemical compound [W] WFKWXMTUELFFGS-UHFFFAOYSA-N 0.000 description 1
- 239000010937 tungsten Substances 0.000 description 1
- 238000002604 ultrasonography Methods 0.000 description 1
- 239000011800 void material Substances 0.000 description 1
Images
Classifications
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10B—ELECTRONIC MEMORY DEVICES
- H10B41/00—Electrically erasable-and-programmable ROM [EEPROM] devices comprising floating gates
- H10B41/20—Electrically erasable-and-programmable ROM [EEPROM] devices comprising floating gates characterised by three-dimensional arrangements, e.g. with cells on different height levels
- H10B41/23—Electrically erasable-and-programmable ROM [EEPROM] devices comprising floating gates characterised by three-dimensional arrangements, e.g. with cells on different height levels with source and drain on different levels, e.g. with sloping channels
- H10B41/27—Electrically erasable-and-programmable ROM [EEPROM] devices comprising floating gates characterised by three-dimensional arrangements, e.g. with cells on different height levels with source and drain on different levels, e.g. with sloping channels the channels comprising vertical portions, e.g. U-shaped channels
-
- H01L27/11556—
-
- H01L27/11524—
-
- H01L27/11526—
-
- H01L27/1157—
-
- H01L27/11573—
-
- H01L27/11582—
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10B—ELECTRONIC MEMORY DEVICES
- H10B41/00—Electrically erasable-and-programmable ROM [EEPROM] devices comprising floating gates
- H10B41/30—Electrically erasable-and-programmable ROM [EEPROM] devices comprising floating gates characterised by the memory core region
- H10B41/35—Electrically erasable-and-programmable ROM [EEPROM] devices comprising floating gates characterised by the memory core region with a cell select transistor, e.g. NAND
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10B—ELECTRONIC MEMORY DEVICES
- H10B41/00—Electrically erasable-and-programmable ROM [EEPROM] devices comprising floating gates
- H10B41/40—Electrically erasable-and-programmable ROM [EEPROM] devices comprising floating gates characterised by the peripheral circuit region
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10B—ELECTRONIC MEMORY DEVICES
- H10B43/00—EEPROM devices comprising charge-trapping gate insulators
- H10B43/20—EEPROM devices comprising charge-trapping gate insulators characterised by three-dimensional arrangements, e.g. with cells on different height levels
- H10B43/23—EEPROM devices comprising charge-trapping gate insulators characterised by three-dimensional arrangements, e.g. with cells on different height levels with source and drain on different levels, e.g. with sloping channels
- H10B43/27—EEPROM devices comprising charge-trapping gate insulators characterised by three-dimensional arrangements, e.g. with cells on different height levels with source and drain on different levels, e.g. with sloping channels the channels comprising vertical portions, e.g. U-shaped channels
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10B—ELECTRONIC MEMORY DEVICES
- H10B43/00—EEPROM devices comprising charge-trapping gate insulators
- H10B43/30—EEPROM devices comprising charge-trapping gate insulators characterised by the memory core region
- H10B43/35—EEPROM devices comprising charge-trapping gate insulators characterised by the memory core region with cell select transistors, e.g. NAND
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10B—ELECTRONIC MEMORY DEVICES
- H10B43/00—EEPROM devices comprising charge-trapping gate insulators
- H10B43/40—EEPROM devices comprising charge-trapping gate insulators characterised by the peripheral circuit region
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10B—ELECTRONIC MEMORY DEVICES
- H10B43/00—EEPROM devices comprising charge-trapping gate insulators
- H10B43/50—EEPROM devices comprising charge-trapping gate insulators characterised by the boundary region between the core and peripheral circuit regions
Definitions
- the present disclosure relates to three-dimensional (3D) memory devices and fabrication methods thereof.
- Planar memory cells are scaled to smaller sizes by improving process technology, circuit design, programming algorithm, and fabrication process.
- feature sizes of the memory cells approach a lower limit
- planar process and fabrication techniques become challenging and costly.
- memory density for planar memory cells approaches an upper limit.
- a 3D memory architecture can address the density limitation in planar memory cells.
- the 3D memory architecture includes a memory array and peripheral devices for controlling signals to and from the memory array.
- a 3D memory device in one aspect, includes a stack structure including interleaved conductive layers and dielectric layers, a doped semiconductor layer, and a channel structure extending through the stack structure and in contact with the doped semiconductor layer.
- the channel structure includes a composite dielectric film and a semiconductor channel along a first direction.
- the composite dielectric film includes a gate dielectric portion and a memory portion along a second direction perpendicular to the first direction. A part of the gate dielectric portion faces, along the first direction, one of the conductive layers that is closest to the doped semiconductor layer.
- a 3D memory device in another aspect, includes a stack structure including interleaved conductive layers and dielectric layers, and a channel structure extending through the stack structure.
- the conductive layers include one or more source select gate lines and a plurality of word lines.
- the channel structure includes a composite dielectric film and a semiconductor channel along a first direction.
- the composite dielectric film includes a gate dielectric portion and a memory portion along a second direction perpendicular to the first direction. A part of the gate dielectric portion faces, along the first direction, the one or more source select gate lines.
- the semiconductor channel includes a doped portion. A part of the doped portion faces, along the first direction, the one or more source select gate lines.
- a system in still another aspect, includes a 3D memory device configured to store data and a controller circuit coupled to the 3D memory device.
- the 3D memory device includes a stack structure including interleaved conductive layers and dielectric layers, and a channel structure extending through the stack structure.
- the conductive layers include one or more source select gate lines and a plurality of word lines.
- the channel structure includes a composite dielectric film and a semiconductor channel along a first direction.
- the composite dielectric film includes a gate dielectric portion and a memory portion along a second direction perpendicular to the first direction. A part of the gate dielectric portion faces, along the first direction, the one or more source select gate lines.
- the semiconductor channel includes a doped portion. A part of the doped portion faces, along the first direction, the one or more source select gate lines.
- the controller circuit is configured to operate the composite dielectric film via the conductive layers.
- a method for forming a 3D memory device is provided.
- a filling layer is formed above a substrate.
- a stack structure is formed above the filling layer.
- a channel structure extending through and beyond the stack structure and the filling layer is formed.
- the channel structure includes a first dielectric layer, a second dielectric layer, a third dielectric layer, and a semiconductor channel.
- the substrate and a part of the channel structure extending beyond the filling layer are sequentially removed to expose a part of the channel structure.
- a part of the second dielectric layer of the channel structure is replaced with a fourth dielectric layer including a dielectric material different from the second dielectric layer.
- FIG. 1A illustrates a side view of a cross-section of an exemplary 3D memory device, according to some aspects of the present disclosure.
- FIG. 1B illustrates a side view of a cross-section of another exemplary 3D memory device, according to some aspects of the present disclosure.
- FIG. 2A illustrates an enlarged side view of a cross-section of an exemplary channel structure in the 3D memory device in FIG. 1A , according to some aspects of the present disclosure.
- FIG. 2B illustrates an enlarged side view of a cross-section of another exemplary channel structure in the 3D memory device in FIG. 1A , according to some aspects of the present disclosure.
- FIGS. 3A-3Q illustrate a fabrication process for forming an exemplary 3D memory device, according to some aspects of the present disclosure.
- FIGS. 4A and 4B illustrate a fabrication process for forming another exemplary 3D memory device, according to some aspects of the present disclosure.
- FIG. 5 illustrates a flowchart of an exemplary method for forming a 3D memory device, according to some aspects of the present disclosure.
- FIG. 6 illustrates a flowchart of another exemplary method for forming a 3D memory device, according to some aspects of the present disclosure.
- FIG. 7 illustrates a block diagram of an exemplary system having a 3D memory device, according to some aspects of the present disclosure.
- FIG. 8A illustrates a diagram of an exemplary memory card having a 3D memory device, according to some aspects of the present disclosure.
- FIG. 8B illustrates a diagram of an exemplary solid-state drive (SSD) having a 3D memory device, according to some aspects of the present disclosure.
- SSD solid-state drive
- terminology may be understood at least in part from usage in context.
- the term “one or more” as used herein, depending at least in part upon context may be used to describe any feature, structure, or characteristic in a singular sense or may be used to describe combinations of features, structures or characteristics in a plural sense.
- terms, such as “a,” “an,” or “the,” again, may be understood to convey a singular usage or to convey a plural usage, depending at least in part upon context.
- the term “based on” may be understood as not necessarily intended to convey an exclusive set of factors and may, instead, allow for existence of additional factors not necessarily expressly described, again, depending at least in part on context.
- spatially relative terms such as “beneath,” “below,” “lower,” “above,” “upper,” and the like, may be used herein for ease of description to describe one element or feature's relationship to another element(s) or feature(s) as illustrated in the figures.
- the spatially relative terms are intended to encompass different orientations of the device in use or operation in addition to the orientation depicted in the figures.
- the apparatus may be otherwise oriented (rotated 90 degrees or at other orientations), and the spatially relative descriptors used herein may likewise be interpreted accordingly.
- the term “substrate” refers to a material onto which subsequent material layers are added.
- the substrate itself can be patterned. Materials added on top of the substrate can be patterned or can remain unpatterned.
- the substrate can include a wide array of semiconductor materials, such as silicon, germanium, gallium arsenide, indium phosphide, etc.
- the substrate can be made from an electrically non-conductive material, such as a glass, a plastic, or a sapphire wafer.
- a layer refers to a material portion including a region with a thickness.
- a layer can extend over the entirety of an underlying or overlying structure or may have an extent less than the extent of an underlying or overlying structure. Further, a layer can be a region of a homogeneous or inhomogeneous continuous structure that has a thickness less than the thickness of the continuous structure. For example, a layer can be located between any pair of horizontal planes between, or at, a top surface and a bottom surface of the continuous structure. A layer can extend horizontally, vertically, and/or along a tapered surface.
- a substrate can be a layer, can include one or more layers therein, and/or can have one or more layers thereupon, thereabove, and/or therebelow.
- a layer can include multiple layers.
- an interconnect layer can include one or more conductors and contact layers (in which interconnect lines and/or vertical interconnect access (via) contacts are formed) and one or more dielectric layers.
- a semiconductor layer is selectively grown to surround the sidewalls of channel structures, e.g., known as sidewall selective epitaxial growth (SEG).
- SEG sidewall selective epitaxial growth
- the formation of sidewall SEG avoids the etching of the memory film and the semiconductor channel at the bottom surface of channel holes (a.k.a. SONO punch), thereby increasing the process window, in particular when fabricating 3D NAND memory devices with advanced technologies, such as having 90 or more levels with a multi-deck architecture.
- the NAND memory string of 3D NAND memory devices includes a source select gate (SSG) transistor at the source end, which uses a portion of the memory film of the channel structure close to the source end as the gate dielectric.
- SSG source select gate
- the memory film is usually a composite dielectric film having different dielectric materials, such as silicon nitride in the storage layer, the performance of the SSG transistor may be affected by the composite gate dielectric film.
- the present disclosure introduces a solution in which the contact resistance between the semiconductor channel and the sidewall SEG or the conductive layer can be reduced, and the SSG transistor performance can be improved.
- the semiconductor channel is partially doped, such that part of the semiconductor channel that forms the source contact is highly doped to lower the potential barrier while leaving another part of the semiconductor channel that forms the memory cells remaining undoped or lowly doped.
- one end of each channel structure is opened from the backside to expose the doped part of the respective semiconductor channel, and the 3D memory device further includes a doped semiconductor layer electrically connecting the exposed doped parts of the semiconductor channels to further reduce the contact resistance and sheet resistance.
- the doped semiconductor layer may include a plug extending the channel structure by replacing parts of the composite dielectric film and capping layer of the channel structure to increase the contact area and further reduce contact resistance.
- the electric performance of the 3D memory devices can be improved.
- a portion of the composite dielectric film of the channel structure that faces the SSG line can become the gate dielectric portion that has the same dielectric material, such as silicon oxide, thereby improving the performance of the corresponding SSG transistor.
- part of the composite dielectric film having silicon nitride is replaced with silicon oxide from the backside during the fabrication process to form the gate dielectric portion of the composite dielectric film.
- FIG. 1A illustrates a side view of a cross-section of an exemplary 3D memory device 100 , according to some aspects of the present disclosure.
- 3D memory device 100 is a bonded chip including a first semiconductor structure 102 and a second semiconductor structure 104 stacked over first semiconductor structure 102 .
- First and second semiconductor structures 102 and 104 are jointed at a bonding interface 106 therebetween, according to some implementations. As shown in FIG.
- first semiconductor structure 102 can include a substrate 101 , which can include silicon (e.g., single crystalline silicon, c-Si), silicon germanium (SiGe), gallium arsenide (GaAs), germanium (Ge), silicon-on-insulator (SOI), or any other suitable materials.
- silicon e.g., single crystalline silicon, c-Si
- SiGe silicon germanium
- GaAs gallium arsenide
- Ge germanium
- SOI silicon-on-insulator
- First semiconductor structure 102 of 3D memory device 100 can include peripheral circuits 108 on substrate 101 . It is noted that x and y axes are included in FIG. 1A to further illustrate the spatial relationship of the components in 3D memory device 100 having substrate 101 .
- Substrate 101 includes two lateral surfaces (e.g., a top surface and a bottom surface) extending laterally in the x-direction (i.e., the lateral direction).
- one component e.g., a layer or a device
- another component e.g., a layer or a device
- the substrate of the semiconductor device e.g., substrate 101
- the y-direction i.e., the vertical direction
- peripheral circuit 108 is configured to control and sense 3D memory device 100 .
- Peripheral circuit 108 can be any suitable digital, analog, and/or mixed-signal control and sensing circuits used for facilitating the operation of 3D memory device 100 including, but not limited to, a page buffer, a decoder (e.g., a row decoder and a column decoder), a sense amplifier, a driver (e.g., a word line driver), a charge pump, a current or voltage reference, or any active or passive components of the circuit (e.g., transistors, diodes, resistors, or capacitors).
- Peripheral circuit 108 can include transistors formed on substrate 101 , in which the entirety or part of the transistors are formed in substrate 101 (e.g., below the top surface of substrate 101 ) and/or directly on substrate 101 . Isolation regions (e.g., shallow trench isolations (STIs)) and doped regions (e.g., source regions and drain regions of the transistors) can be formed in substrate 101 as well.
- Isolation regions e.g., shallow trench isolations (STIs)
- doped regions e.g., source regions and drain regions of the transistors
- peripheral circuit 108 may further include any other circuits compatible with the advanced logic processes including logic circuits, such as processors and programmable logic devices (PLDs), or memory circuits, such as static random-access memory (SRAM) and dynamic RAM (DRAM).
- logic circuits such as processors and programmable logic devices (PLDs)
- SRAM static random-access memory
- DRAM dynamic RAM
- first semiconductor structure 102 of 3D memory device 100 further includes an interconnect layer (not shown) above peripheral circuits 108 to transfer electrical signals to and from peripheral circuits 108 .
- the interconnect layer can include a plurality of interconnects (also referred to herein as contacts), including lateral interconnect lines and vertical interconnect access (VIA) contacts.
- the term interconnects can broadly include any suitable types of interconnects, such as middle-end-of-line (MEOL) interconnects and back-end-of-line (BEOL) interconnects.
- the interconnect layer can further include one or more interlayer dielectric (ILD) layers (a.k.a. intermetal dielectric (IMD) layers) in which the interconnect lines and VIA contacts can form.
- ILD interlayer dielectric
- the interconnect layer can include interconnect lines and VIA contacts in multiple ILD layers.
- the interconnect lines and VIA contacts in the interconnect layer can include conductive materials including, but not limited to, tungsten (W), cobalt (Co), copper (Cu), aluminum (Al), silicides, or any combination thereof.
- the ILD layers in the interconnect layer can include dielectric materials including, but not limited to, silicon oxide, silicon nitride, silicon oxynitride, low dielectric constant (low-k) dielectrics, or any combination thereof.
- first semiconductor structure 102 of 3D memory device 100 can further include a bonding layer 110 at bonding interface 106 and above the interconnect layer and peripheral circuits 108 .
- Bonding layer 110 can include a plurality of bonding contacts 111 and dielectrics electrically isolating bonding contacts 111 .
- Bonding contacts 111 can include conductive materials including, but not limited to, W, Co, Cu, Al, silicides, or any combination thereof.
- the remaining area of bonding layer 110 can be formed with dielectrics including, but not limited to, silicon oxide, silicon nitride, silicon oxynitride, low-k dielectrics, or any combination thereof. Bonding contacts 111 and surrounding dielectrics in bonding layer 110 can be used for hybrid bonding.
- second semiconductor structure 104 of 3D memory device 100 can also include a bonding layer 112 at bonding interface 106 and above bonding layer 110 of first semiconductor structure 102 .
- Bonding layer 112 can include a plurality of bonding contacts 113 and dielectrics electrically isolating bonding contacts 113 .
- Bonding contacts 113 can include conductive materials including, but not limited to, W, Co, Cu, Al, silicides, or any combination thereof.
- the remaining area of bonding layer 112 can be formed with dielectrics including, but not limited to, silicon oxide, silicon nitride, silicon oxynitride, low-k dielectrics, or any combination thereof. Bonding contacts 113 and surrounding dielectrics in bonding layer 112 can be used for hybrid bonding. Bonding contacts 113 are in contact with bonding contacts 111 at bonding interface 106 , according to some implementations.
- second semiconductor structure 104 can be bonded on top of first semiconductor structure 102 in a face-to-face manner at bonding interface 106 .
- bonding interface 106 is disposed between bonding layers 110 and 112 as a result of hybrid bonding (also known as “metal/dielectric hybrid bonding”), which is a direct bonding technology (e.g., forming bonding between surfaces without using intermediate layers, such as solder or adhesives) and can obtain metal-metal bonding and dielectric-dielectric bonding simultaneously.
- bonding interface 106 is the place at which bonding layers 112 and 110 are met and bonded.
- bonding interface 106 can be a layer with a certain thickness that includes the top surface of bonding layer 110 of first semiconductor structure 102 and the bottom surface of bonding layer 112 of second semiconductor structure 104 .
- second semiconductor structure 104 of 3D memory device 100 further includes an interconnect layer (not shown) above bonding layer 112 to transfer electrical signals.
- the interconnect layer can include a plurality of interconnects, such as MEOL interconnects and BEOL interconnects.
- the interconnect layer can further include one or more ILD layers in which the interconnect lines and VIA contacts can form.
- the interconnect lines and VIA contacts in the interconnect layer can include conductive materials including, but not limited to W, Co, Cu, Al, silicides, or any combination thereof.
- the ILD layers in the interconnect layer can include dielectric materials including, but not limited to, silicon oxide, silicon nitride, silicon oxynitride, low-k dielectrics, or any combination thereof.
- 3D memory device 100 is a NAND Flash memory device in which memory cells are provided in the form of an array of NAND memory strings.
- Each NAND memory string can include a respective channel structure 124 .
- each channel structure 124 can extend vertically through a plurality of pairs each including a stack conductive layer 116 and a stack dielectric layer 118 .
- the interleaved stack conductive layers 116 and stack dielectric layers 118 are part of a memory stack 114 .
- the number of the pairs of stack conductive layers 116 and stack dielectric layers 118 in memory stack 114 determines the number of memory cells in 3D memory device 100 .
- memory stack 114 may have a multi-deck architecture (not shown), which includes a plurality of memory decks stacked over one another.
- the numbers of the pairs of stack conductive layers 116 and stack dielectric layers 118 in each memory deck can be the same or different.
- Memory stack 114 can include a plurality of interleaved stack conductive layers 116 and stack dielectric layers 118 .
- Stack conductive layers 116 and stack dielectric layers 118 in memory stack 114 can alternate in the vertical direction. In other words, except the ones at the top or bottom of memory stack 114 , each stack conductive layer 116 can be adjoined by two stack dielectric layers 118 on both sides, and each stack dielectric layer 118 can be adjoined by two stack conductive layers 116 on both sides.
- Stack conductive layers 116 can include conductive materials including, but not limited to, W, Co, Cu, Al, polysilicon, doped silicon, silicides, or any combination thereof.
- Each stack conductive layer 116 can include a gate electrode (gate line) surrounded by an adhesive layer and a gate dielectric layer.
- the gate electrode of stack conductive layer 116 can extend laterally as a word line, ending at one or more staircase structures of memory stack 114 .
- Stack dielectric layers 118 can include dielectric materials including, but not limited to, silicon oxide, silicon nitride, silicon oxynitride, or any combination thereof.
- second semiconductor structure 104 of 3D memory device 100 can also include a filling layer 120 above memory stack 114 .
- Filling layer 120 can include polysilicon, a high dielectric constant (high-k) dielectric, or a metal.
- a high-k dielectric may include any dielectric materials having a dielectric constant higher than that of silicon oxide (e.g., k>3.7).
- filling layer 120 in second semiconductor structure 104 of 3D memory device 100 may not work as the sidewall SEGs and/or the conductive layer and thus, may include materials other than doped polysilicon, such as dielectrics (e.g., high-k dielectrics), metals (e.g., W, Co, Cu, or Al), metal silicides, or undoped polysilicon. It is understood that in some examples, filling layer 120 may include doped polysilicon as well.
- each channel structure 124 includes a channel hole filled with a semiconductor channel 128 and a composite dielectric film 126 .
- the remaining space of the channel hole can be partially filled with a capping layer 127 including dielectric materials, such as silicon oxide, and/or an air gap (not shown).
- Channel structure 124 can have a cylinder shape (e.g., a pillar shape).
- Capping layer 127 , semiconductor channel 128 , and composite dielectric film 126 are arranged radially from the center toward the outer surface of the pillar in this order, according to some implementations.
- Composite dielectric film 126 can radially circumscribes semiconductor channel 128 along the lateral direction (e.g., the x-direction in FIG.
- Composite dielectric film 126 can be formed laterally between semiconductor channel 128 and stack conductive layers 116 and stack dielectric layers 118 .
- Each channel structure 124 can extend vertically through interleaved stack conductive layers 116 and stack dielectric layers 118 of memory stack 114 and in contact with filling layer 120 . That is, channel structure 124 can extend through memory stack 114 in the positive y-direction.
- the upper end of composite dielectric film 126 is flush with the interface between filling layer 120 and memory stack 114 , i.e., the bottom surface of filling layer 120 and the top surface of memory stack 114 , according to some implementation.
- semiconductor channel 128 includes silicon, such as amorphous silicon, polysilicon, or single crystalline silicon. Also referred to the enlarged side view of channel structure 124 in FIG. 2A , semiconductor channel 128 can include a doped portion 128 a and an undoped portion 128 b. As described below with respect to the fabrication process, from the fabrication process perspective, in some implementations, part of doped portion 128 a of semiconductor channel 128 extends beyond memory stack 114 in a first direction (e.g., the positive y-direction in FIG. 2A ).
- the upper end of doped portion 128 a can be above the interface between filling layer 120 and memory stack 114 , i.e., the bottom surface of filling layer 120 and the top surface of memory stack 114 .
- the part of doped portion 128 a that extends beyond memory stack 114 can extend into plug 123 . That is, the extended part of doped portion 128 a can be embedded into plug 123 and surrounded by plug 123 radially, as shown in the top plan view of a cross-section through plug 123 in FIG. 2A .
- plug 123 can have the same material with the same type of dopant and doping profile as the extended part of doped portion 128 a.
- the interface and boundary between the extended part of doped portion 128 a of semiconductor channel 128 and plug 123 of doped semiconductor layer 122 may become indistinguishable and thus cannot be discerned in 3D memory device 100 .
- the extended part of doped portion 128 a into plug 123 can also be considered as not part of semiconductor channel 128 , and doped portion 128 a of semiconductor channel 128 may not extend beyond memory stack 114 in the vertical direction.
- the upper ends of semiconductor channel 128 and composite dielectric film 126 may be flush with the interface between filling layer 120 and memory stack 114 , i.e., the bottom surface of filling layer 120 and the top surface of memory stack 114 . That is, the upper end of channel structure 124 may be in contact with plug 123 of doped semiconductor channel at the interface between filling layer 120 and memory stack 114 .
- doped portion 128 a of semiconductor channel 128 extends beyond one of stack conductive layers 116 in a second direction opposite to the first direction (e.g., the negative y-direction in FIG. 2A ). It is understood that one or more of stack conductive layers 116 that are close to filling layer 120 may be source select gate line 201 (SSG line, sometimes referred to as bottom select gate (BSG) line), and the rest of stack conductive layer 116 may include word lines 203 . Doped portion 128 a of semiconductor channel 128 also extends beyond a source select gate line 201 that is closest to filling layer 120 , according to some implementations.
- SSG line sometimes referred to as bottom select gate (BSG) line
- doped portion 128 a may extend beyond all source select gate lines 201 .
- doped portion 128 a may not extend further to face word lines 203 along the second direction (e.g., the x-direction in FIG. 2A ) perpendicular to the first direction. That is, the lower end of doped portion 128 a is between source select gate lines 201 and word lines 203 in the vertical direction, according to some implementations.
- doped portion 128 a of semiconductor channel 128 includes N-type doped polysilicon.
- the dopant can be any suitable N-type dopants, such as phosphorus (P), arsenic (Ar), or antimony (Sb), which contribute free electrons and increase the conductivity of the intrinsic semiconductor.
- the doping concentration of doped portion 128 a is between about 10 19 cm ⁇ 3 and about 10 21 cm ⁇ 3 , such as between 10 19 cm ⁇ 3 and 10 21 cm ⁇ 3 (e.g., 10 19 cm ⁇ 3 , 2 ⁇ 10 19 cm ⁇ 3 , 3 ⁇ 10 19 cm ⁇ 3 , 4 ⁇ 10 19 cm ⁇ 3 , 5 ⁇ 10 19 cm ⁇ 3 , 6 ⁇ 10 19 cm ⁇ 3 , 7 ⁇ 10 19 cm ⁇ 3 , 8 ⁇ 10 19 cm ⁇ 3 , 9 ⁇ 10 19 cm ⁇ 3 , 10 20 cm ⁇ 3 , 2 ⁇ 10 20 cm ⁇ 3 , 3 ⁇ 10 20 cm ⁇ 3 , 4 ⁇ 10 20 cm ⁇ 3 , 5 ⁇ 10 20 cm ⁇ 3 , 6 ⁇ 10 20 cm ⁇ 3 , 7 ⁇ 10 20 cm ⁇ 3 , 8 ⁇ 10 20 cm ⁇ 3 , 9 ⁇ 10 20 cm ⁇ 3 , 10 21 cm ⁇ 3 , any range bounded by the lower end by any of
- doped portion 128 a can significantly reduce the contact resistance between semiconductor channel 128 and a doped semiconductor layer 122 compared with intrinsic semiconductors. It is understood that in some examples, the diffusion of the dopant may be confined in doped portion 128 a of semiconductor channel 128 , such that the rest of semiconductor channel 128 , i.e., the part that faces word lines 203 , is undoped portion 128 b that still includes intrinsic semiconductor, such as intrinsic polysilicon (i.e., the doping concentration is nominally zero).
- the doping concentration profile described above can reduce the potential barrier, the contact resistance, and the sheet resistance at doped portion 128 a of semiconductor channel 128 , which makes electrical connections for the source of the corresponding NAND memory string, without altering the intrinsic nature of undoped portion 128 b of semiconductor channel 128 that forms the memory cells of the NAND memory string.
- composite dielectric film 126 includes a gate dielectric portion 126 a and a memory portion 126 b along the vertical direction (e.g., the y-direction in FIG. 2A ). Gate dielectric portion 126 a and memory portion 126 b can be in contact with one another in the vertical direction. Similar to doped portion 128 a of semiconductor channel 128 , gate dielectric portion 126 a of composite dielectric film 126 can extend beyond one of stack conductive layers 116 in the vertical direction (e.g., the negative y-direction in FIG. 2A ).
- gate dielectric portion 126 a of composite dielectric film 126 also extends beyond source select gate line 201 that is closest to filling layer 120 . It is understood that if second semiconductor structure 104 of 3D memory device 100 includes more than one source select gate line 201 , gate dielectric portion 126 a may extend beyond all source select gate lines 201 . In other words, part of gate dielectric portion 126 a of composite dielectric film 126 faces, along the lateral direction (e.g., the x-direction in FIG. 2A ), at least one of stack conductive layers 116 that is closest to doped semiconductor layer 122 , for example, one or more source select gate lines 201 . Similar to undoped portion 128 b of semiconductor channel 128 , memory portion 126 b of composite dielectric film 126 can face word lines 203 along the lateral direction (e.g., the x-direction in FIG. 2A ).
- memory portion 126 b can include a tunneling layer 214 , a storage layer 213 (also known as a “charge trap layer”), and a blocking layer 211 stacking along the lateral direction (e.g., the x-direction in FIG. 2A ).
- Capping layer 127 , semiconductor channel 128 (e.g., undoped portion 128 b ), tunneling layer 214 , storage layer 213 , and blocking layer 211 of memory portion 126 b are arranged radially from the center toward the outer surface of the pillar in this order, according to some implementations.
- Tunneling layer 214 can include silicon oxide, silicon oxynitride, or any combination thereof.
- Storage layer 213 can include silicon nitride, silicon oxynitride, silicon, or any combination thereof.
- Blocking layer 211 can include silicon oxide, silicon oxynitride, high-k dielectrics, or any combination thereof.
- memory portion 126 b of composite dielectric film 126 of can include a composite layer of silicon oxide/silicon nitride/silicon oxide (ONO).
- tunneling layer 214 , storage layer 213 , and blocking layer 211 may include silicon oxide, silicon nitride, and silicon oxide, respectively.
- gate dielectric portion 126 a can include a first gate dielectric layer 205 , a second gate dielectric layer 207 , and a third gate dielectric layer 209 stacking along the lateral direction (e.g., the x-direction in FIG. 2A ).
- Capping layer 127 , semiconductor channel 128 (e.g., doped portion 128 a ), third gate dielectric layer 209 , second gate dielectric layer 207 , and first gate dielectric layer 205 of gate dielectric portion 126 a are arranged radially from the center toward the outer surface of the pillar in this order, according to some implementations.
- first, second, and third gate dielectric layers 205 , 207 , and 209 include a same dielectric material, such as silicon oxide.
- first, second, and third gate dielectric layers 205 , 207 , and 209 may become indistinguishable and thus cannot be discerned in 3D memory device 100 .
- gate dielectric portion 126 a of composite dielectric film 126 may be considered having a single dielectric layer with the same dielectric material, such as silicon oxide.
- First gate dielectric layer 205 can be in contact with blocking layer 211 in the vertical direction
- second gate dielectric layer 207 can be in contact with storage layer 213 in the vertical direction
- third gate dielectric layer 209 can be in contact with tunneling layer 214 in the vertical direction.
- first gate dielectric layer 205 and blocking layer 211 include a same dielectric material, such as silicon oxide.
- third gate dielectric layer 209 and tunneling layer 214 include a same dielectric material, such as silicon oxide.
- each of blocking layer 211 , tunneling layer 214 , and first and third gate dielectric layers 205 and 209 may include silicon oxide.
- second gate dielectric layer 207 and storage layer 213 have different dielectric materials.
- storage layer 213 may include silicon nitride
- second gate dielectric layer 207 may include a dielectric material than other silicon nitride.
- second gate dielectric layer 207 may include silicon oxide.
- gate dielectric portion 126 a of composite dielectric film 126 can act as the gate dielectric of the SSG transistor of the NAND memory string corresponding to channel structure 124 .
- gate dielectric portion 126 a can have more uniform dielectric materials free of silicon nitride (e.g., only silicon oxide) to improve the performance of the SSG transistor.
- memory portion 126 b of composite dielectric film 126 that faces word lines 203 can maintain its function as a memory film (including storage layer 213 having silicon nitride) of memory cells of the NAND memory string corresponding to channel structure 124 .
- three dielectric layers stacking along the lateral direction can be formed first, and then the silicon nitride of the middle dielectric layer may be partially replaced with silicon oxide to form composite dielectric film 126 disclosed herein.
- gate dielectric portion 126 a of composite dielectric film 126 can include one or more air gaps (i.e., not being fully filled with dielectric material(s)), as shown in FIG. 2B .
- the entirety of second dielectric layer 207 of gate dielectric portion 126 a is replaced with an air gap, as shown in FIG. 2B .
- second dielectric layer 207 of gate dielectric portion 126 a may be replaced with one or more air gaps. That is, second dielectric layer 207 of gate dielectric portion 126 a can include air gap(s) in the dielectric material, such as silicon oxide.
- first dielectric layer 205 and/or third dielectric layer 209 may be partially or fully filled with air gaps as well, like second dielectric layer 207 in FIG. 2B .
- gate dielectric portion 126 a and memory portion 126 b of composite dielectric film 126 may not be fully in contact with one another along the vertical direction, but rather with some space (e.g., air gaps) inbetween.
- the air gap(s) in gate dielectric portion 126 a of composite dielectric film 126 are void(s) formed as a result of the fabrication variation or deficiency.
- the air gap(s) in gate dielectric portion 126 a of composite dielectric film 126 are formed to avoid gate dielectric portion 126 a from being broken-down due to a high voltage applied to the gate dielectric of the corresponding SSG transistor, for example, due to the gate-induced drain leakage (GIDL) effect in an erase operation.
- GIDL gate-induced drain leakage
- channel structure 124 further includes a channel plug 129 in the bottom portion (e.g., at the lower end) of channel structure 124 .
- a component e.g., channel structure 124
- the lower end of the component e.g., channel structure 124
- Channel plug 129 can include semiconductor materials (e.g., polysilicon).
- channel plug 129 functions as the drain of channel structure 124 .
- second semiconductor structure 104 of 3D memory device 100 includes doped semiconductor layer 122 .
- Each channel structure 124 can extend through memory stack 114 in the vertical direction and be in contact with doped semiconductor layer 122 .
- part of doped portion 128 a of each semiconductor channel 128 extends beyond memory stack 114 in the vertical direction and is in contact with doped semiconductor layer 122 , such that doped semiconductor layer 122 can electrically connect multiple channel structures 124 through their doped portions 128 a of semiconductor channels 128 .
- doped semiconductor layer 122 may provide electrical connections between the sources of an array of NAND memory strings in the same block, i.e., the array common source (ACS), with or without filling layer 120 (depending on whether filling layer 120 is conductive or not).
- filling layer 120 may not have to include conductive materials, such as metals or doped polysilicon, as doped semiconductor layer 122 alone can electrically connect the sources of multiple NAND memory strings. As a result, the material and dimension constraints on filling layer 120 can be relaxed.
- doped semiconductor layer 122 includes two portions: a plate 121 in contact with filling layer 120 , and plugs 123 each extending from plate 121 into filling layer 120 and in contact with semiconductor channel 128 of channel structure 124 .
- Plate 121 of doped semiconductor layer 122 is above and in contact with filling layer 120 , according to some implementations.
- plate 121 can connect multiple plugs 123 , each of which is in contact with a respective channel structure 124 .
- doped portion 128 a of semiconductor channel 128 extends into plug 123 of doped semiconductor layer 122 , according to some implementations.
- part of channel structure 124 can be removed to form a recess in filling layer 120 where plug 123 can be formed into.
- plug 123 of doped semiconductor layer 122 can be in contact with gate dielectric portion 126 a of composite dielectric film 126 and capping layer 127 in the vertical direction.
- plug 123 protrudes into filling layer 120 , such that the lower end of plug 123 is flush with the interface between filling layer 120 and memory stack 114 . That is, composite dielectric film 126 and capping layer 127 do not extend beyond memory stack 114 due to the existent of plug 123 , according to some implementations.
- the formation of memory stack 114 and the formation of doped portion 128 a of semiconductor channel 128 and doped semiconductor layer 122 can occur at opposite sides of filling layer 120 , thereby avoiding any deposition or etching process through openings extending through memory stack 114 , thereby reducing the fabrication complexity and cost and increasing the yield and vertical scalability.
- doped semiconductor layer 122 (including plate 121 and plugs 123 ) also includes N-type doped polysilicon.
- the dopant can be any suitable N-type dopants, such as P, Ar, or Sb, which contribute free electrons and increase the conductivity of the intrinsic semiconductor.
- the doping concentration of doped semiconductor layer 122 is between about 10 19 cm ⁇ 3 and about 10 21 cm ⁇ 3 , such as between 10 19 cm ⁇ 3 and 10 21 cm ⁇ 3 (e.g.
- doped semiconductor layer 122 can significantly reduce the contact resistance between semiconductor channel 128 and doped semiconductor channel 122 as well as the sheet resistance of doped semiconductor layer 122 , compared with intrinsic semiconductors.
- doped portion 128 a of semiconductor channel 128 and doped semiconductor layer 122 have the same material (e.g., N-type doped polysilicon) with the same dopant as well as a continuous doping profile due to the same local activation process performed thereon.
- the interface and boundary between doped portion 128 a of semiconductor channel 128 and plug 123 of doped semiconductor layer 122 may become indistinguishable and thus cannot be discerned in 3D memory device 100 .
- the contact resistance between the NAND memory strings (i.e., at the ACS of NAND memory strings in the same block) can be reduced, thereby improving the electrical performance of 3D memory device 100 .
- doped portion 128 a of semiconductor channel 128 can be embedded in plug 123 of doped semiconductor layer 122 , thereby increasing the contact area between semiconductor channel 128 and doped semiconductor layer 122 , which further reduces the contact resistance therebetween.
- N-type doped semiconductor layer 122 can enable gate-induced drain leakage (GIDL)-assisted body biasing for erase operations for 3D memory device 100 .
- GIDL gate-induced drain leakage
- the GIDL around source select gate line(s) 201 can generate hole current (i.e., source leakage current) into semiconductor channel 128 from the source of the corresponding NAND memory string to raise the body potential for erase operations. That is, N-type doped semiconductor layer 122 is configured to generate GIDL-assisted body biasing when performing an erase operation, according to some implementations. In some implementations, by also doping part of semiconductor channel 128 facing source select gate line(s) 201 as well as by replacing silicon nitride with silicon oxide in the portion of composite dielectric film 126 that faces source select gate line(s) 201 , the GIDL effect can be further enhanced.
- second semiconductor structure 104 of 3D memory device 100 can further include insulating structures 130 each extending vertically through interleaved stack conductive layers 116 and stack dielectric layers 118 of memory stack 114 .
- Insulating structures 130 stops at the bottom surface of filling layer 120 , i.e., does not extend vertically into filling layer 120 , according to some implementations. That is, the top surface of insulating structure 130 can be flush with the bottom surface of filling layer 120 .
- Each insulating structure 130 can also extend laterally to separate channel structures 124 into a plurality of blocks.
- memory stack 114 can be divided into a plurality of memory blocks by insulating structures 130 , such that the array of channel structures 124 can be separated into each memory block.
- insulating structure 130 does not include any contact therein (i.e., not functioning as the source contact) and thus, does not introduce parasitic capacitance and leakage current with stack conductive layers 116 , according to some implementations.
- each insulating structure 130 includes an opening (e.g., a slit) filled with one or more dielectric materials, including, but not limited to, silicon oxide, silicon nitride, silicon oxynitride, or any combination thereof.
- each insulating structure 130 may be filled with silicon oxide. It is understood that in some examples (as shown in FIG. 1A ), insulating structure 130 may be partially filled with non-dielectric materials, such as polysilicon, to adjust the mechanical properties, e.g., the hardness and/or stress, of insulating structure 130 .
- the opening for forming insulating structure 130 is not used for forming doped semiconductor layer 122 and doped portion 128 a of semiconductor channel 128 , the increased aspect ratio of the opening (e.g., greater than 50) as the number of interleaved stack conductive layers 116 and stack dielectric layers 118 increases would not affect the formation of doped semiconductor layer 122 and doped portion 128 a of semiconductor channel 128 .
- 3D memory device 100 can include one or more backside source contacts 132 above and in contact with doped semiconductor layer 122 , as shown in FIG. 1A .
- Source contact 132 and memory stack 114 (and insulating structure 130 therethrough) can be disposed at opposite sides of filling layer 120 and thus, viewed as a “backside” source contact.
- source contact 132 is electrically connected to semiconductor channel 128 of channel structure 124 through doped semiconductor layer 122 .
- Source contacts 132 can include any suitable types of contacts.
- source contacts 132 include a VIA contact.
- source contacts 132 include a wall-shaped contact extending laterally.
- Source contact 132 can include one or more conductive layers, such as a metal layer (e.g., W, Co, Cu, or Al) or a silicide layer surrounded by an adhesive layer (e.g., titanium nitride (TiN)).
- a metal layer e.g., W, Co, Cu, or Al
- a silicide layer surrounded by an adhesive layer (e.g., titanium nitride (TiN)).
- 3D memory device 100 can further include a BEOL interconnect layer 133 above and electrically connected to source contact 132 for pad-out, e.g., transferring electrical signals between 3D memory device 100 and external circuits.
- interconnect layer 133 includes one or more ILD layers 134 on doped semiconductor layer 122 and a redistribution layer 136 on ILD layers 134 .
- the upper end of source contact 132 is flush with the top surface of ILD layers 134 , and the bottom surface of redistribution layer 136 , and source contact 132 extends vertically through ILD layers 134 to be in contact with doped semiconductor layer 122 , according to some implementations.
- ILD layers 134 in interconnect layer 133 can include dielectric materials including, but not limited to, silicon oxide, silicon nitride, silicon oxynitride, low-k dielectrics, or any combination thereof.
- Redistribution layer 136 in interconnect layer 133 can include conductive materials including, but not limited to W, Co, Cu, Al, silicides, or any combination thereof.
- interconnect layer 133 further includes a passivation layer 138 as the outmost layer for passivation and protection of 3D memory device 100 . Part of redistribution layer 136 can be exposed from passivation layer 138 as contact pads 140 .
- interconnect layer 133 of 3D memory device 100 can also include contact pads 140 for wire bonding and/or bonding with an interposer.
- source contacts 132 and redistribution layer 136 may be formed by the same process and have the same material, e.g., Al.
- source contacts 132 may be viewed as part of BEOL interconnect layer 133 as well in some examples.
- second semiconductor structure 104 of 3D memory device 100 further includes contacts 142 and 144 through doped semiconductor layer 122 and filling layer 120 .
- doped semiconductor layer 122 can include polysilicon
- contacts 142 and 144 are through silicon contacts (TSCs), according to some implementations.
- contact 142 extends through doped semiconductor layer 122 , filling layer 120 , and ILD layers 134 to be in contact with redistribution layer 136 , such that doped semiconductor layer 122 is electrically connected to contact 142 through source contact 132 and redistribution layer 136 of interconnect layer 133 .
- contact 144 extends through doped semiconductor layer 122 , filling layer 120 , and ILD layers 134 to be in contact with contact pad 140 .
- Contacts 142 and 144 each can include one or more conductive layers, such as a metal layer (e.g., W, Co, Cu, or Al) or a silicide layer surrounded by an adhesive layer (e.g., TiN).
- at least contact 144 further includes a spacer (e.g., a dielectric layer) to electrically separate contact 144 from doped semiconductor layer 122 and filling layer 120 .
- 3D memory device 100 further includes peripheral contacts 146 and 148 each extending vertically outside of memory stack 114 .
- Each peripheral contact 146 or 148 can have a depth greater than the depth of memory stack 114 to extend vertically from bonding layer 112 to filling layer 120 in a peripheral region that is outside of memory stack 114 .
- peripheral contact 146 is below and in contact with contact 142 , such that doped semiconductor layer 122 is electrically connected to peripheral circuit 108 in first semiconductor structure 102 through at least source contact 132 , redistribution layer 136 , contact 142 , and peripheral contact 146 .
- peripheral contact 148 is below and in contact with contact 144 , such that peripheral circuit 108 in first semiconductor structure 102 is electrically connected to contact pad 140 for pad-out through at least contact 144 and peripheral contact 148 .
- Peripheral contacts 146 and 148 each can include one or more conductive layers, such as a metal layer (e.g., W, Co, Cu, or Al) or a silicide layer surrounded by an adhesive layer (e.g., TiN).
- 3D memory device 100 also includes a variety of local contacts (also known as “C 1 ”) as part of the interconnect structure, which are in contact with a structure in memory stack 114 directly.
- the local contacts include channel local contacts 150 each below and in contact with the lower end of respective channel structure 124 .
- Each channel local contact 150 can be electrically connected to a bit line contact (not shown) for bit line fan-out.
- the local contacts further include word line local contacts 152 each below and in contact with respective stack conductive layer 116 (including a word line) at the staircase structure of memory stack 114 for word line fan-out.
- Local contacts such as channel local contacts 150 and word line local contacts 152 , can be electrically connected to peripheral circuits 108 of first semiconductor structure 102 through at least bonding layers 112 and 110 .
- Local contacts such as channel local contacts 150 and word line local contacts 152 , each can include one or more conductive layers, such as a metal layer (e.g., W, Co, Cu, or Al) or a silicide layer surrounded by an adhesive layer (e.g., TiN).
- a metal layer e.g., W, Co, Cu, or Al
- an adhesive layer e.g., TiN
- FIG. 1A Although an exemplary 3D memory device 100 is shown in FIG. 1A , it is understood that by varying the relative positions of first and second semiconductor structures 102 and 104 , the usage of backside source contacts 132 or known front side source contacts (not shown), and/or the pad-out locations (e.g., through first semiconductor structure 102 and/or second semiconductor structure 104 ), any other suitable architectures of 3D memory devices may be applicable in the present disclosure without further detailed elaboration.
- FIG. 1B illustrates a side view of a cross-section of another exemplary 3D memory device 160 , according to some implementations of the present disclosure.
- 3D memory device 160 is similar to 3D memory device 100 except for the different structures of doped semiconductor layer 122 and the upper ends of composite dielectric film 126 and capping layer 127 . It is understood that the details of other same structures in both 3D memory devices 160 and 100 are not repeated for ease of description.
- doped semiconductor layer 122 does not include any plug (e.g., plug 123 in FIG. 1A ) extending into filling layer 120 , according to some implementations. That is, in some implementations, the entire doped semiconductor layer 122 may be viewed as plate 121 . Without plug 123 extending into filling layer 120 , channel structure 124 (including composite dielectric film 126 and capping layer 127 ) can extend beyond memory stack 114 in the vertical direction (e.g., the positive y-direction in FIG. 1B ) and is in contact with doped semiconductor layer 122 . That is, the upper ends of composite dielectric film 126 , semiconductor channel 128 , and capping layer 127 can be flush with one another and in contact with doped semiconductor layer 122 .
- any plug e.g., plug 123 in FIG. 1A
- FIG. 7 illustrates a block diagram of an exemplary system 700 having a 3D memory device, according to some aspects of the present disclosure.
- System 700 can be a mobile phone, a desktop computer, a laptop computer, a tablet, a vehicle computer, a gaming console, a printer, a positioning device, a wearable electronic device, a smart sensor, a virtual reality (VR) device, an argument reality (AR) device, or any other suitable electronic devices having storage therein.
- system 700 can include a host 708 and a memory system 702 having one or more 3D memory devices 704 and a memory controller 706 .
- Host 708 can be a processor of an electronic device, such as a central processing unit (CPU), or a system-on-chip (SoC), such as an application processor (AP). Host 708 can be configured to send or receive data to or from 3D memory devices 704 .
- CPU central processing unit
- SoC system-on-chip
- AP application processor
- 3D memory device 704 can be any 3D memory devices disclosed herein, such as 3D memory devices 100 and 160 shown in FIGS. 1A and 1B .
- each 3D memory device 704 includes a NAND Flash memory.
- the semiconductor channel of 3D memory device 704 can be partially doped such that part of the semiconductor channel that forms the source contact is highly doped to lower the potential barrier while leaving another part of the semiconductor channel that forms the memory cells remaining undoped or lowly doped.
- One end of each channel structure of 3D memory device 704 can be opened from the backside to expose the doped part of the respective semiconductor channel.
- 3D memory device 704 can further include a doped semiconductor layer electrically connecting the exposed doped parts of the semiconductor channels to further reduce the contact resistance and sheet resistance.
- 3D memory device 704 can include a composite dielectric film having a gate dielectric portion that faces the source select gate line(s).
- the gate dielectric portion can be free of silicon nitride (e.g., including only silicon oxide) and act as the gate dielectric of the SSG transistor.
- the electric performance of 3D memory device 704 can be improved, which in turn improves the performance of memory system 702 and system 700 , e.g., achieving higher operation speed.
- Memory controller 706 (a.k.a., a controller circuit) is coupled to 3D memory device 704 and host 708 and is configured to control 3D memory device 704 , according to some implementations.
- the controller circuit may be configured to operate composite dielectric film 126 via stack conductive layers 116 (e.g., source select gate line(s) 201 ).
- Memory controller 706 can manage the data stored in 3D memory device 704 and communicate with host 708 .
- memory controller 706 is designed for operating in a low duty-cycle environment like secure digital (SD) cards, compact Flash (CF) cards, universal serial bus (USB) Flash drives, or other media for use in electronic devices, such as personal computers, digital cameras, mobile phones, etc.
- SD secure digital
- CF compact Flash
- USB universal serial bus
- memory controller 706 is designed for operating in a high duty-cycle environment SSDs or embedded multi-media-cards (eMMCs) used as data storage for mobile devices, such as smartphones, tablets, laptop computers, etc., and enterprise storage arrays.
- Memory controller 706 can be configured to control operations of 3D memory device 704 , such as read, erase, and program operations.
- Memory controller 706 can also be configured to manage various functions with respect to the data stored or to be stored in 3D memory device 704 including, but not limited to bad-block management, garbage collection, logical-to-physical address conversion, wear leveling, etc.
- memory controller 706 is further configured to process error correction codes (ECCs) with respect to the data read from or written to 3D memory device 704 .
- ECCs error correction codes
- Memory controller 706 can communicate with an external device (e.g., host 708 ) according to a particular communication protocol.
- memory controller 706 may communicate with the external device through at least one of various interface protocols, such as a USB protocol, an MMC protocol, a peripheral component interconnection (PCI) protocol, a PCI-express (PCI-E) protocol, an advanced technology attachment (ATA) protocol, a serial-ATA protocol, a parallel-ATA protocol, a small computer small interface (SCSI) protocol, an enhanced small disk interface (ESDI) protocol, an integrated drive electronics (IDE) protocol, a Firewire protocol, etc.
- various interface protocols such as a USB protocol, an MMC protocol, a peripheral component interconnection (PCI) protocol, a PCI-express (PCI-E) protocol, an advanced technology attachment (ATA) protocol, a serial-ATA protocol, a parallel-ATA protocol, a small computer small interface (SCSI) protocol, an enhanced small disk interface (ESDI) protocol, an integrated drive electronics (IDE) protocol,
- Memory controller 706 and one or more 3D memory devices 704 can be integrated into various types of storage devices, for example, be included in the same package, such as a universal Flash storage (UFS) package or an eMMC package. That is, memory system 702 can be implemented and packaged into different types of end electronic products. In one example as shown in FIG. 8A , memory controller 706 and a single 3D memory device 704 may be integrated into a memory card 802 .
- UFS universal Flash storage
- Memory card 802 can include a PC card (PCMCIA, personal computer memory card international association), a CF card, a smart media (SM) card, a memory stick, a multimedia card (MMC, RS-MMC, MMCmicro), an SD card (SD, miniSD, microSD, SDHC), a UFS, etc.
- Memory card 802 can further include a memory card connector 804 electrically coupling memory card 802 with a host (e.g., host 708 in FIG. 7 ).
- memory controller 706 and multiple 3D memory devices 704 may be integrated into an SSD 806 .
- SSD 806 can further include an SSD connector 808 electrically coupling SSD 806 with a host (e.g., host 708 in FIG. 7 ).
- the storage capacity and/or the operation speed of SSD 806 is greater than those of memory card 802 .
- FIGS. 3A-3Q illustrate a fabrication process for forming an exemplary 3D memory device, according to some implementations of the present disclosure.
- FIG. 5 illustrates a flowchart of a method 500 for forming an exemplary 3D memory device, according to some implementations of the present disclosure. Examples of the 3D memory device depicted in FIGS. 3A-3Q and 5 include 3D memory device 100 depicted in FIG. 1A . FIGS. 3A-3Q and 5 will be described together. It is understood that the operations shown in method 500 are not exhaustive and that other operations can be performed as well before, after, or between any of the illustrated operations. Further, some of the operations may be performed simultaneously, or in a different order than shown in FIG. 5 .
- method 500 starts at operation 502 , in which a peripheral circuit is formed on a first substrate.
- the first substrate can be a silicon substrate.
- a plurality of transistors are formed on a silicon substrate 350 using a plurality of processes including, but not limited to, photolithography, etching, thin film deposition, thermal growth, implantation, chemical mechanical polishing (CMP), and any other suitable processes.
- doped regions are formed in silicon substrate 350 by ion implantation and/or thermal diffusion, which function, for example, as source regions and/or drain regions of the transistors.
- isolation regions e.g., STIs
- the transistors can form peripheral circuits 352 on silicon substrate 350 .
- a bonding layer 348 is formed above peripheral circuits 352 .
- Bonding layer 348 includes bonding contacts electrically connected to peripheral circuits 352 .
- an ILD layer is deposited using one or more thin film deposition processes, such as chemical vapor deposition (CVD), physical vapor deposition (PVD), atomic layer deposition (ALD), or any combination thereof; the bonding contacts through the ILD layer are formed using wet etching and/or dry etching, e.g., reactive ion etching (RIE), followed by one or more thin film deposition processes, such as ALD, CVD, PVD, any other suitable processes, or any combination thereof.
- CVD chemical vapor deposition
- PVD physical vapor deposition
- ALD atomic layer deposition
- Method 500 proceeds to operation 504 , as illustrated in FIG. 5 , in which a filling layer is formed above a second substrate, and a stack structure is formed above the filling layer.
- the filling layer and stack structure can be formed on the front side of the second substrate on which semiconductor devices can be formed.
- the second substrate can be a silicon substrate. It is understood that since the second substrate will be removed from the final product, the second substrate may be part of a dummy wafer, for example, a carrier substrate, made of any suitable materials, such as glass, sapphire, plastic, silicon, to name a few, to reduce the cost of the second substrate.
- the substrate is a carrier substrate.
- the filling layer includes polysilicon, a high-k dielectric, or a metal
- the stack structure includes a dielectric stack having interleaved stack dielectric layers and stack sacrificial layers. It is understood that in some examples, the stack structure may include a memory stack having interleaved stack dielectric layers (e.g., silicon oxide layers) and stack conductive layers (e.g., polysilicon layers).
- a variety of stop layers can be formed between the second substrate and the filling layer.
- a first stop layer and a second stop layer are sequentially formed between the second substrate and the filling layer.
- the first stop layer can include silicon oxide or silicon nitride
- the second stop layer can include silicon oxide or polysilicon.
- a third stop layer such as a silicon nitride layer or a polysilicon layer, is formed between the second stop layer and the filling layer.
- a single stop layer such as a silicon oxide layer or a high-k dielectric layer, is formed between the second substrate and the filling layer.
- a first stop layer 303 is formed above a carrier substrate 302 , a second stop layer 304 is formed on first stop layer 303 , and a filling layer 306 is formed on second stop layer 304 .
- Filling layer 306 can include polysilicon, a high-k dielectric, or a metal.
- Second stop layer 304 can act as an etch stop layer when etching the channel holes from the front side and thus, may include any suitable materials that have a high etching selectivity (e.g., greater than about 5) with respect to the material directly on second stop layer 304 , such as silicon oxide or polysilicon.
- First stop layer 303 can act as a CMP/etch stop layer when removing carrier substrate 302 from the backside and thus, may include any suitable materials other than the material of carrier substrate 302 , such as silicon nitride or silicon oxide. It is understood that in some examples, pad oxide layers (e.g., silicon oxide layers) may be formed between carrier substrate 302 and first stop layer 303 to relax the stress between different layers and avoid peeling.
- pad oxide layers e.g., silicon oxide layers
- a stack of silicon oxide layer (pad oxide layer), silicon nitride layer (first stop layer 303 ), and silicon oxide layer (second stop layer 304 ) can be sequentially formed on carrier substrate 302 using one or more thin film deposition processes including, but not limited to, CVD, PVD, ALD, or any combination thereof.
- filling layer 306 is formed by depositing polysilicon, or any other suitable materials, such as a high-k dielectric or a metal, on second stop layer 304 using one or more thin film deposition processes including, but not limited to, CVD, PVD, ALD, or any combination thereof.
- CVD high-k dielectric
- PVD silicon oxide layer
- stop layer(s) may be used in other examples as well.
- a single oxide layer or a high-k dielectric layer (as first and second stop layers 303 and 304 ) may be formed on carrier substrate 302 using one or more thin film deposition processes including, but not limited to, CVD, PVD, ALD, or any combination thereof.
- a dielectric stack 308 including a plurality pairs of a first dielectric layer (referred to herein as “stack sacrificial layer” 312 ) and a second dielectric layer (referred to herein as “stack dielectric layers” 310 , together referred to herein as “dielectric layer pairs”) is formed on filling layer 306 .
- Dielectric stack 308 includes interleaved stack sacrificial layers 312 and stack dielectric layers 310 , according to some implementations.
- Stack dielectric layers 310 and stack sacrificial layers 312 can be alternatingly deposited on filling layer 306 above carrier substrate 302 to form dielectric stack 308 .
- each stack dielectric layer 310 includes a layer of silicon oxide
- each stack sacrificial layer 312 includes a layer of silicon nitride.
- Dielectric stack 308 can be formed by one or more thin film deposition processes including, but not limited to, CVD, PVD, ALD, or any combination thereof.
- a staircase structure can be formed on the edge of dielectric stack 308 .
- the staircase structure can be formed by performing a plurality of so-called “trim-etch” cycles to the dielectric layer pairs of dielectric stack 308 toward carrier substrate 302 . Due to the repeated trim-etch cycles applied to the dielectric layer pairs of dielectric stack 308 , dielectric stack 308 can have one or more tilted edges and a top dielectric layer pair shorter than the bottom one, as shown in FIG. 3B .
- Method 500 proceeds to operation 506 , as illustrated in FIG. 5 , in which a channel structure extending through and beyond the dielectric stack and the filling layer is formed.
- the channel structure can include a first dielectric layer, a second dielectric layer, a third dielectric layer, and a semiconductor channel.
- a channel hole extending through the dielectric stack and the filling layer is formed, stopping at the second stop layer, and the first dielectric layer, the second dielectric layer, the third dielectric layer, and the semiconductor channel are sequentially formed in the channel hole.
- the second dielectric layer includes a dielectric material different from the first and third dielectric layers.
- the second dielectric layer may include silicon nitride.
- each channel hole is an opening extending vertically through and beyond dielectric stack 308 and filling layer 306 , stopping at second stop layer 304 .
- a plurality of openings are formed, such that each opening becomes the location for growing an individual channel structure 314 in the later process.
- fabrication processes for forming the channel holes of channel structures 314 include wet etching and/or dry etching, such as deep RIE (DRIE). The etching of the channel holes continues until being stopped by second stop layer 304 , such as silicon oxide or polysilicon, according to some implementations.
- DRIE deep RIE
- the etching conditions such as etching rate and time, can be controlled to ensure that each channel hole has reached and stopped by second stop layer 304 to minimize the gouging variations among the channel holes and channel structures 314 formed therein. It is understood that depending on the specific etching selectivity, one or more channel holes may extend into second stop layer 304 to a small extent, which is still viewed as being stopped by second stop layer 304 in the present disclosure.
- first dielectric layer 317 , a second dielectric layer 316 , a third dielectric layer 315 , and a semiconductor channel 318 are sequentially formed in this order along sidewalls and the bottom surface of the channel hole.
- first, second, and third dielectric layers 317 , 316 , and 315 are first deposited along the sidewalls and bottom surface of the channel hole in this order using one or more thin film deposition processes, such as ALD, CVD, PVD, any other suitable processes, or any combination thereof, to form the memory film.
- Semiconductor channel 318 then can be formed by depositing a semiconductor material, such as polysilicon (e.g., undoped polysilicon), over third dielectric layer 315 using one or more thin film deposition processes, such as ALD, CVD, PVD, any other suitable processes, or any combination thereof.
- a semiconductor material such as polysilicon (e.g., undoped polysilicon)
- a thin film deposition processes such as ALD, CVD, PVD, any other suitable processes, or any combination thereof.
- a first silicon oxide layer, a silicon nitride layer, a second silicon oxide layer, and a polysilicon layer are sequentially deposited to form first dielectric layer 317 , second dielectric layer 316 , third dielectric layer 315 , and semiconductor channel 318 .
- a capping layer 319 is formed in the channel hole and over semiconductor channel 318 to fully or partially fill the channel hole (e.g., without or with an air gap).
- Capping layer 319 can be formed by depositing a dielectric material, such as silicon oxide, using one or more thin film deposition processes, such as ALD, CVD, PVD, any other suitable processes, or any combination thereof.
- a channel plug can then be formed in the top portion of the channel hole.
- a recess can be formed in the top portion of the channel hole by wet etching and/or drying etching parts of semiconductor channel 318 and capping layer 319 in the top portion of the channel hole.
- the channel plug can then be formed by depositing semiconductor materials, such as polysilicon, into the recess by one or more thin film deposition processes, such as CVD, PVD, ALD, or any combination thereof.
- Channel structure 314 is thereby formed through and beyond dielectric stack 308 and filling layer 306 , stopping at second stop layer 304 , according to some implementations.
- a slit 320 is an opening that extends vertically through dielectric stack 308 and stops at filling layer 306 .
- fabrication processes for forming slit 320 include wet etching and/or dry etching, such as DRIE.
- a gate replacement then can be performed through slit 320 to replace dielectric stack 308 with a memory stack 330 (shown in FIG. 3E ).
- lateral recesses 322 are first formed by removing stack sacrificial layers 312 (shown in FIG. 3C ) through slit 320 .
- stack sacrificial layers 312 are removed by applying etchants through slit 320 , creating lateral recesses 322 interleaved between stack dielectric layers 310 .
- the etchants can include any suitable etchants that etch stack sacrificial layers 312 selective to stack dielectric layers 310 .
- stack conductive layers 328 are deposited into lateral recesses 322 (shown in FIG. 3D ) through slit 320 .
- a gate dielectric layer 332 is deposited into lateral recesses 322 prior to stack conductive layers 328 , such that stack conductive layers 328 are deposited on gate dielectric layer 332 .
- Stack conductive layers 328 such as metal layers, can be deposited using one or more thin film deposition processes, such as ALD, CVD, PVD, any other suitable processes, or any combination thereof.
- gate dielectric layer 332 such as a high-k dielectric layer, is formed along the sidewall and at the bottom of slit 320 as well.
- Memory stack 330 including interleaved stack conductive layers 328 and stack dielectric layers 310 is thereby formed, replacing dielectric stack 308 (shown in FIG. 3D ), according to some implementations.
- Insulating structure 336 extending vertically through memory stack 330 is formed, stopping on the top surface of filling layer 306 .
- Insulating structure 336 can be formed by depositing one or more dielectric materials, such as silicon oxide, into slit 320 to fully or partially fill slit 320 (with or without an air gap) using one or more thin film deposition processes, such as ALD, CVD, PVD, any other suitable processes, or any combination thereof.
- insulating structure 336 includes gate dielectric layer 332 (e.g., including high-k dielectrics) and a dielectric capping layer 334 (e.g., including silicon oxide).
- dielectric capping layer 334 may partially fill the slit 320 , and a polysilicon core layer 335 may fill the remaining space of slit 320 as part of insulating structure 336 to adjust the mechanical properties, such as hardness or stress, of insulating structure 336 .
- a local dielectric layer can be formed on memory stack 330 by depositing dielectric materials, such as silicon oxide or silicon nitride, using one or more thin film deposition processes, such as CVD, PVD, ALD, or any combination thereof, on top of memory stack 330 .
- Channel local contacts 344 , word line local contacts 342 , and peripheral contacts 338 and 340 can be formed by etching contact openings through the local dielectric layer (and any other ILD layers) using wet etching and/or dry etching, e.g., RIE, followed by filling the contact openings with conductive materials using one or more thin film deposition processes, such as ALD, CVD, PVD, any other suitable processes, or any combination thereof.
- wet etching and/or dry etching e.g., RIE
- thin film deposition processes such as ALD, CVD, PVD, any other suitable processes, or any combination thereof.
- a bonding layer 346 is formed above channel local contacts 344 , word line local contacts 342 , and peripheral contacts 338 and 340 .
- Bonding layer 346 includes bonding contacts electrically connected to channel local contacts 344 , word line local contacts 342 , and peripheral contacts 338 and 340 .
- an ILD layer is deposited using one or more thin film deposition processes, such as CVD, PVD, ALD, or any combination thereof, and the bonding contacts are formed through the ILD layer using wet etching and/or dry etching, e.g., RIE, followed by one or more thin film deposition processes, such as ALD, CVD, PVD, any other suitable processes, or any combination thereof.
- Method 500 proceeds to operation 508 , as illustrated in FIG. 5 , in which the first substrate and the second substrate are bonded in a face-to-face manner, such that the memory stack is above the peripheral circuit.
- the bonding can include hybrid bonding.
- carrier substrate 302 and components formed thereon e.g., memory stack 330 and channel structures 314 formed therethrough
- Bonding layer 346 facing down is bonded with bonding layer 348 facing up, i.e., in a face-to-face manner, thereby forming a bonding interface 354 between carrier substrate 302 and silicon substrate 350 , according to some implementations.
- a treatment process e.g., a plasma treatment, a wet treatment, and/or a thermal treatment, is applied to the bonding surfaces prior to the bonding.
- the bonding contacts in bonding layer 346 and the bonding contacts in bonding layer 348 are aligned and in contact with one another, such that memory stack 330 and channel structures 314 formed therethrough can be electrically connected to peripheral circuits 352 and are above peripheral circuits 352 .
- Method 500 proceeds to operation 510 , as illustrated in FIG. 5 , in which the second substrate and part of the channel structure extending beyond the filling layer are sequentially removed to expose part of the channel structure.
- the removal can be performed from the backside of the second substrate.
- the second substrate is removed, stopping at the first stop layer; at 604 , the first stop layer is removed, stopping at the second stop layer; at 606 , the second stop layer and the part of the channel structure are removed, stopping at the filling layer.
- the removed part of the channel structure extends into the second stop layer, and the second stop layer and the part of the channel structure extending into the second stop layer are polished.
- carrier substrate 302 (and a pad oxide layer between carrier substrate 302 and first stop layer 303 , shown in FIG. 3G ) are completely removed from the backside until being stopped by first stop layer 303 (e.g., a silicon nitride layer).
- first stop layer 303 e.g., a silicon nitride layer.
- Carrier substrate 302 can be completely removed using CMP, grinding, dry etching, and/or wet etching. In some implementations, carrier substrate 302 is peeled off In some implementations in which carrier substrate 302 includes silicon and first stop layer 303 includes silicon nitride, carrier substrate 302 is removed using silicon CMP, which can be automatically stopped when reaching first stop layer 303 having materials other than silicon, i.e., acting as a backside CMP stop layer.
- carrier substrate 302 (a silicon substrate) is removed using wet etching by tetramethylammonium hydroxide (TMAH), which is automatically stopped when reaching first stop layer 303 having materials other than silicon, i.e., acting as a backside etch stop layer.
- TMAH tetramethylammonium hydroxide
- First stop layer 303 can ensure the complete removal of carrier substrate 302 without the concern of thickness uniformity after thinning.
- first and second stop layers 303 and 304 (shown in FIG. 3H ) then can be completely removed as well using wet etching with suitable etchants, such as phosphoric acid and hydrofluoric acid, until being stopped by filling layer 306 having a different material (e.g., polysilicon) from second stop layer 304 .
- suitable etchants such as phosphoric acid and hydrofluoric acid
- filling layer 306 having a different material e.g., polysilicon
- second stop layer 304 and the part of channel structure 314 extending into second stop layer 304 are removed together by polishing, such as CMP, stopping at filling layer 306 . It is understood that in case that channel structure 314 does not extend beyond filling layer 306 and into second stop layer 304 , the removal of the upper end of channel structure 314 may be skipped.
- channel structure 314 from the backside is much less challenging and has a higher production yield compared with the known solutions using front side wet etching via the openings (e.g., slit 320 in FIG. 3D ) through dielectric stack 308 /memory stack 330 with a high aspect ratio (e.g., greater than 50).
- a high aspect ratio e.g., greater than 50.
- Method 500 proceeds to operation 512 , as illustrated in FIG. 5 , in which part of the second dielectric layer of the channel structure is replaced with a fourth dielectric layer including a dielectric material different from the second dielectric layer.
- a fourth dielectric layer including a dielectric material different from the second dielectric layer.
- the part of the second dielectric layer is etched back to form a recess at 608 , and the fourth dielectric layer is deposited to fill the recess at 610 .
- part of second dielectric layer 316 is removed to form a recess 321 surrounded by the top portions of first and third dielectric layers 317 and 315 .
- part of second dielectric layer 316 of channel structure 314 may be etched back to form recess 321 , for example, using dry etching and/or wet etching.
- the etching of second dielectric layer 316 can be controlled by controlling the etching time and/or etching rate, such that the etching does not continue beyond the source select gate line(s) (e.g., one or more stack conductive layers 328 closest to filling layer 306 ).
- a fourth dielectric layer 323 is deposited to partially or fully fill recess 321 (in FIG. 3J ), such that the removed part of second dielectric layer 316 is replaced by fourth dielectric layer 323 .
- Fourth dielectric layer 323 can be in contact with the remainder of second dielectric layer 316 along the vertical direction, as well as in contact with first and third dielectric layers 317 and 315 , respectively, along the lateral direction.
- fourth dielectric layer 323 includes silicon oxide, the same dielectric material of first and third dielectric layers 317 and 315 , while second dielectric layer 316 includes silicon nitride.
- a dielectric material e.g., silicon nitride
- a thin film deposition process such as ALD, CVD, PVD, any other suitable processes, or any combination thereof, followed by CMP to remove the excess dielectric material.
- recess 321 may be partially filled with fourth dielectric layer 323 , such that an air gap is also formed in fourth dielectric layer 323 . It is further understood that in some examples, recess 321 may not be filled with fourth dielectric layer 323 at all, such that recess 321 remains as an air gap in the final product the 3D memory device.
- parts of the first, third, and fourth dielectric layers that extend into the filling layer are removed to form a recess at 612 , and part of the semiconductor channel exposed by the recess is doped at 614 .
- first, third, and fourth dielectric layers 317 , 315 , and 323 and capping layer 319 are removed to form a recess 325 to expose the top portion of semiconductor channel 318 .
- first, third, and fourth dielectric layers 317 , 315 , and 323 and capping layer 319 of channel structure 314 may have the same dielectric material, such as silicon oxide, and thus, may be selectively etched back against semiconductor channel 318 having polysilicon using wet etching with hydrofluoric acid as the etchant.
- the etching of first, third, and fourth dielectric layers 317 , 315 , and 323 and capping layer 319 can be controlled by controlling the etching time and/or etching rate, such that the etching does not continue beyond filling layer 306 into memory stack 330 .
- the formation of recess 325 can expose part of semiconductor channel 318 .
- the top portion of semiconductor channel 318 exposed by recess 325 is doped to increase its conductivity.
- a tilted ion implantation process may be performed to dope the top portion of semiconductor channel 318 (e.g., including polysilicon) exposed by recess 325 with any suitable dopants (e.g., N-type dopants such as P, As, or Sb) to a desired doping concentration.
- any suitable dopants e.g., N-type dopants such as P, As, or Sb
- Method 500 proceeds to operation 514 , as illustrated in FIG. 5 , in which a doped semiconductor layer in contact with the exposed part of the semiconductor channel is formed.
- the dopants include an N-type dopant.
- a layer of polysilicon is deposited into the recess and onto the filling layer, and at 612 , the deposited layer of polysilicon is doped.
- a doped semiconductor layer 360 is formed in recess 325 (shown in FIG. 3J ), surrounding and in contact with the exposed part of semiconductor channel 318 , as well as outside of recess 321 on filling layer 306 .
- a semiconductor layer (e.g., polysilicon) is deposited in recess 325 in contact with the exposed part of semiconductor channel 318 , first, third, and fourth dielectric layers 317 , 315 , and 323 , and capping layer 319 , as well as outside of recess 321 in contact with filling layer 306 using one or more thin film deposition processes, such as ALD, CVD, PVD, any other suitable processes, or any combination thereof.
- the deposited semiconductor layer can be doped with N-type dopant(s), such as P, As, or Sb, using ion implantation and/or thermal diffusion.
- doped semiconductor layer 360 in-situ doping of N-type dopants, such as P, As, or Sb, is performed when depositing the semiconductor layer into recess 325 and on filling layer 306 .
- a CMP process can be performed to remove any excess doped semiconductor layer 360 as needed.
- Method 500 proceeds to operation 516 , as illustrated in FIG. 5 , in which the doped semiconductor layer and the part of the semiconductor channel that is in contact with the doped semiconductor layer are locally activated.
- to locally activate heat is applied in a confined area having the doped semiconductor layer and the part of the semiconductor channel to activate dopants in the doped semiconductor layer and the part of the semiconductor channel.
- the confined area can be between the stack structure and the doped semiconductor layer.
- the doping concentration of the doped semiconductor layer and the doping concentration of the part of the semiconductor channel in contact with the doped semiconductor layer each is between 10 19 cm ⁇ 3 and 10 21 cm ⁇ 3 after the activation.
- doped semiconductor layer 360 and the part of semiconductor channel 318 in contact with doped semiconductor layer 360 are locally activated.
- heat is applied in a confined area having doped semiconductor layer 360 and the part of semiconductor channel 318 to activate the dopant(s) therein, such as N-type dopants (e.g., P, As, or Sb).
- the confined area may be between memory stack 330 and doped semiconductor layer 360 in the vertical direction.
- the heat can be applied and focused by any suitable techniques, such as annealing, laser, ultrasound, or any other suitable thermal process.
- the confined area that can be affected by the heat during the local activation process does not extend to and beyond bonding interface 354 to avoid heating bonding interface 354 and Cu interconnects used for connecting peripheral circuits 352 .
- the local activation process can activate the dopants doped into doped semiconductor layer 360 (and the exposed part of semiconductor channel 318 in case it is already doped).
- the doping concentration of doped semiconductor layer 360 and the doping concentration of the exposed part of semiconductor channel 318 each is between 10 19 cm ⁇ 3 and 10 21 cm ⁇ 3 after the activation.
- the local activation process is controlled such that the dopants in doped semiconductor layer 360 (and in the exposed part of semiconductor channel 318 in case it is already doped) can diffuse from the source of channel structure 314 towards the drain of channel structure 314 until beyond the source select gate line(s) (e.g., one or more stack conductive layers 328 closest to filling layer 306 ), but not facing the word lines, as described above with respect to FIG. 2A .
- the source select gate line(s) e.g., one or more stack conductive layers 328 closest to filling layer 306
- doped semiconductor layer 360 can act as the doping source during the local activation process to diffuse the dopants from doped semiconductor layer 360 into semiconductor channel 318 , such that at least the part of semiconductor channel 318 that is in contact with doped semiconductor layer 360 can become a doped portion, and doped semiconductor layer 360 and the doped portion of semiconductor channel 318 can have the same dopants and doping concentration.
- the local activation process can activate the dopants such that the dopants can occupy the silicon lattices to reduce the contact resistance between doped semiconductor layer 360 and semiconductor channel 318 as well as to reduce the sheet resistance of doped semiconductor layer 360 .
- any potential damages to the heat-sensitive structures, such as bonding interface 354 and Cu interconnects used for connecting peripheral circuits 352 can be reduced or avoided.
- Method 500 proceeds to operation 518 , as illustrated in FIG. 5 , in which a source contact is formed in contact with the doped semiconductor layer.
- one or more ILD layers 356 are formed on doped semiconductor layer 360 .
- ILD layers 356 can be formed by depositing dielectric materials on the top surface of doped semiconductor layer 360 using one or more thin film deposition processes, such as ALD, CVD, PVD, any other suitable processes, or any combination thereof.
- source contact openings 358 can be formed through ILD layers 356 to expose parts of doped semiconductor layer 360 .
- source contact opening 358 is formed using wet etching and/or dry etching, such as RIE.
- a source contact as part of conductive layer 370 , is formed in each source contact opening 358 (shown in FIG. 3P ) at the backside of filling layer 306 .
- the source contact is above and in contact with doped semiconductor layer 360 , according to some implementations.
- conductive layer 370 such as Al, is deposited into source contact opening 358 using one or more thin film deposition processes, such as ALD, CVD, PVD, any other suitable processes, or any combination thereof, to fill source contact opening 358 .
- a planarization process such as OH, can then be performed to remove excess conductive layer 370 .
- conductive layer 370 also includes a redistribution layer above and in contact with the source contacts. That is, conductive layer 370 is not only deposited into source contact openings 358 as the source contacts, but also deposited outside of source contact openings 358 onto ILD layers 356 as the redistribution layer that electrically connects multiple source contacts, according to some implementations.
- conductive layer 370 further includes contacts extending through ILD layers 356 , doped semiconductor layer 360 , and filling layer 306 . That is, conductive layer 370 is not only deposited into source contact openings 358 as the source contacts, but also deposited into contact openings 363 and 361 (shown in FIG. 3P ) as the contacts that are electrically connected to peripheral contacts 338 and 340 . As illustrated in FIGS. 3Q and 3P , contact openings 363 and 361 each extending through a spacer layer 371 , ILD layers 356 , doped semiconductor layer 360 , and filling layer 306 are formed using wet etching and/or dry etching, such as RIE.
- contact openings 363 and 361 are patterned using lithography to be aligned with peripheral contacts 338 and 340 , respectively. The etching of contact openings 363 and 361 can stop at the upper ends of peripheral contacts 338 and 340 to expose peripheral contacts 338 and 340 . As illustrated in FIG. 3P , a spacer 362 is formed from spacer layer 371 along the sidewalls of contact openings 363 and 361 to electrically separate doped semiconductor layer 360 .
- FIGS. 4A and 4B illustrate a fabrication process for forming another exemplary 3D memory device, according to some implementations of the present disclosure.
- Examples of the 3D memory device depicted in FIGS. 4A and 4B include 3D memory device 160 depicted in FIG. 1B .
- the top portion of semiconductor channel 318 is doped to increase its conductivity without first etching back first, third, and fourth dielectric layers 317 , 315 , and 323 and capping layer 319 to expose part of semiconductor channel 318 .
- a tilted ion implantation process may be performed to dope the top portion of semiconductor channel 318 (e.g., including polysilicon) with any suitable dopants (e.g., N-type dopants such as P, As, or Sb) to a desired doping concentration.
- any suitable dopants e.g., N-type dopants such as P, As, or Sb
- a layer of polysilicon is deposited onto the filling layer, and the deposited layer of polysilicon is doped.
- doped semiconductor layer 360 is formed on filling layer 306 as well as on the upper end of channel structure 314 .
- semiconductor layer e.g., polysilicon
- semiconductor layer is deposited on filling layer 306 using one or more thin film deposition processes, such as ALD, CVD, PVD, any other suitable processes, or any combination thereof.
- the deposited semiconductor layer can be doped with N-type dopant(s), such as P, As, or Sb, using ion implantation and/or thermal diffusion.
- doped semiconductor layer 360 in-situ doping of N-type dopants, such as P, As, or Sb, is performed when depositing the semiconductor layer on filling layer 306 .
- N-type dopants such as P, As, or Sb
- a CHIP process can be performed to remove any excess doped semiconductor layer 360 as needed.
- doped semiconductor layer 360 and the doped portion of semiconductor channel 318 are locally activated.
- heat is applied in a confined area having doped semiconductor layer 360 and the doped portion of semiconductor channel 318 to activate the dopant(s) therein, such as N-type dopants (e.g., P, As, or Sb).
- the local activation process can activate the dopants doped into doped semiconductor layer 360 and the doped portion of semiconductor channel 318 .
- the doping concentration of doped semiconductor layer 360 and the doping concentration of the doped portion of semiconductor channel 318 each is between 10 19 cm ⁇ 3 and 10 21 cm ⁇ 3 after the activation.
- the local activation process is controlled such that the dopants in doped semiconductor layer 360 and the doped portion of semiconductor channel 318 can diffuse from the source of channel structure 314 towards the drain of channel structure 314 until beyond the source select gate line(s) (e.g., one or more stack conductive layers 328 closest to filling layer 306 ), but not facing the word lines, as described above with respect to FIG. 2A .
- the source select gate line(s) e.g., one or more stack conductive layers 328 closest to filling layer 306
- a 3D memory device includes a stack structure including interleaved conductive layers and dielectric layers, a doped semiconductor layer, and a channel structure extending through the stack structure and in contact with the doped semiconductor layer.
- the channel structure includes a composite dielectric film and a semiconductor channel along a first direction.
- the composite dielectric film includes a gate dielectric portion and a memory portion along a second direction perpendicular to the first direction. A part of the gate dielectric portion faces, along the first direction, one of the conductive layers that is closest to the doped semiconductor layer.
- the memory portion of the composite dielectric film includes a blocking layer, a storage layer, and a tunneling layer stacking along the first direction
- the gate dielectric portion of the composite dielectric film comprises a first gate dielectric layer, a second gate dielectric layer, and a third gate dielectric layer.
- the blocking layer and the first gate dielectric layer include a same dielectric material
- the tunneling layer and the third gate dielectric layer include a same dielectric material
- the storage layer and the second gate dielectric layer include different dielectric materials.
- the storage layer includes silicon nitride.
- each of the blocking layer, the tunneling layer, and the first and third gate dielectric layers includes silicon oxide.
- the first, second, and third dielectric layers include a same dielectric material.
- the one of the conductive layers includes a source select gate line.
- the semiconductor channel includes a doped portion, and a part of the doped portion faces, along the first direction, the one of the conductive layers that is closest to the doped semiconductor layer.
- the doped portion of the semiconductor channel and the doped semiconductor layer each includes N-type doped polysilicon.
- the 3D memory device further includes a filling layer between the stack structure and the doped semiconductor layer.
- the doped semiconductor layer includes a plate and a plug extending from the plate into the filling layer and in contact with the semiconductor channel.
- the doped semiconductor layer is configured to generate GIDL-assisted body bias when performing an erase operation.
- the composite dielectric film radially circumscribes the semiconductor channel along the first direction.
- a 3D memory device includes a stack structure including interleaved conductive layers and dielectric layers, and a channel structure extending through the stack structure.
- the conductive layers include one or more source select gate lines and a plurality of word lines.
- the channel structure includes a composite dielectric film and a semiconductor channel along a first direction.
- the composite dielectric film includes a gate dielectric portion and a memory portion along a second direction perpendicular to the first direction. A part of the gate dielectric portion faces, along the first direction, the one or more source select gate lines.
- the semiconductor channel includes a doped portion. A part of the doped portion faces, along the first direction, the one or more source select gate lines.
- the composite dielectric film radially circumscribes the semiconductor channel along the first direction.
- the 3D memory device further includes a doped semiconductor layer in contact with the doped portion of the semiconductor channel.
- the source select gate lines are closer to the doped semiconductor layer than the word lines.
- the memory portion of the composite dielectric film includes a blocking layer, a storage layer, and a tunneling layer stacking along the first direction
- the gate dielectric portion of the composite dielectric film includes a first gate dielectric layer, a second gate dielectric layer, and a third gate dielectric layer.
- the blocking layer and the first gate dielectric layer include a same dielectric material
- the tunneling layer and the third gate dielectric layer include a same dielectric material
- the storage layer and the second gate dielectric layer include different dielectric materials.
- the storage layer includes silicon nitride.
- each of the blocking layer, the tunneling layer, and the first and third gate dielectric layers includes silicon oxide.
- the first, second, and third dielectric layers include a same dielectric material.
- the 3D memory device further includes a filling layer between the stack structure and the doped semiconductor layer.
- the doped semiconductor layer includes a plate and a plug extending from the plate into the filling layer and in contact with the semiconductor channel.
- the doped semiconductor layer is configured to generate GIDL-assisted body bias when performing an erase operation.
- the doped portion of the semiconductor channel and the doped semiconductor layer each includes N-type doped polysilicon.
- a system includes a 3D memory device configured to store data and a controller circuit coupled to the 3D memory device.
- the 3D memory device includes a stack structure including interleaved conductive layers and dielectric layers, and a channel structure extending through the stack structure.
- the conductive layers include one or more source select gate lines and a plurality of word lines.
- the channel structure includes a composite dielectric film and a semiconductor channel along a first direction.
- the composite dielectric film includes a gate dielectric portion and a memory portion along a second direction perpendicular to the first direction. A part of the gate dielectric portion faces, along the first direction, the one or more source select gate lines.
- the semiconductor channel includes a doped portion. A part of the doped portion faces, along the first direction, the one or more source select gate lines.
- the controller circuit is configured to operate the composite dielectric film via the conductive layers.
- a method for forming a 3D memory device is provided.
- a filling layer is formed above a substrate.
- a stack structure is formed above the filling layer.
- a channel structure extending through and beyond the stack structure and the filling layer is formed.
- the channel structure includes a first dielectric layer, a second dielectric layer, a third dielectric layer, and a semiconductor channel.
- the substrate and a part of the channel structure extending beyond the filling layer are sequentially removed to expose a part of the channel structure.
- a part of the second dielectric layer of the channel structure is replaced with a fourth dielectric layer including a dielectric material different from the second dielectric layer.
- the second dielectric layer includes a dielectric material different from the first and third dielectric layers.
- the second dielectric layer includes silicon nitride.
- the part of the second dielectric layer of the channel structure is etched back to form a recess, and the fourth dielectric layer is deposited to fill the recess.
- a doped semiconductor layer is formed in contact with the semiconductor channel, and the doped semiconductor layer and the part of the semiconductor channel in contact with the doped semiconductor layer are locally activated.
- heat is applied in a confined area having the doped semiconductor layer and the part of the semiconductor channel to activate dopants in the doped semiconductor layer and the part of the semiconductor channel.
- the confined area is between the stack structure and the doped semiconductor layer.
- the part of the semiconductor channel is doped.
- parts of the first, third, and fourth dielectric layers that extend into the filling layer are removed to form a recess.
- a layer of polysilicon is deposited into the recess and onto the filling layer, and the deposited layer of polysilicon is doped.
- a first stop layer and a second stop layer are sequentially formed between the substrate and the filling layer.
- the first stop layer includes silicon oxide or silicon nitride
- the second stop layer includes silicon oxide or polysilicon
- the filling layer includes polysilicon, a high-k dielectric, or a metal.
- a channel hole extending through the stack structure and the filling layer is formed, stopping at the second stop layer, and the first dielectric layer, the second dielectric layer, the third dielectric layer, and the semiconductor channel are sequentially formed in the channel hole.
- the substrate is removed, stopping at the first stop layer, the first stop layer is removed, stopping at the second stop layer, and the second stop layer and the part of the channel structure are removed, stopping at the filling layer.
- a source contact is formed in contact with the doped semiconductor layer.
Landscapes
- Semiconductor Memories (AREA)
- Non-Volatile Memory (AREA)
- Manufacturing Of Printed Circuit Boards (AREA)
- Ultra Sonic Daignosis Equipment (AREA)
Abstract
Three-dimensional (3D) memory devices and methods for forming the same are disclosed. In certain aspects, a 3D memory device includes a stack structure including interleaved conductive layers and dielectric layers, a doped semiconductor layer, and a channel structure extending through the stack structure and in contact with the doped semiconductor layer. The channel structure includes a composite dielectric film and a semiconductor channel along a first direction. The composite dielectric film includes a gate dielectric portion and a memory portion along a second direction perpendicular to the first direction. A part of the gate dielectric portion faces, along the first direction, one of the conductive layers that is closest to the doped semiconductor layer.
Description
- This application is continuation of International Application No. PCT/CN2021/082026, filed on Mar. 22, 2021, entitled “THREE-DIMENSIONAL MEMORY DEVICES AND METHODS FOR FORMING THE SAME,” which is hereby incorporated by reference in its entirety. This application is also related to co-pending U.S. application Ser. No. ______, Attorney Docketing No. 10018-01-0167-US, filed on even date, entitled “THREE-DIMENSIONAL MEMORY DEVICES AND METHODS FOR FORMING THE SAME,” and co-pending U.S. application Ser. No. ______, Attorney Docketing No. 10018-01-0164-US, filed on even date, entitled “THREE-DIMENSIONAL MEMORY DEVICES AND METHODS FOR FORMING THE SAME,” all of which are hereby incorporated by reference in their entireties.
- The present disclosure relates to three-dimensional (3D) memory devices and fabrication methods thereof.
- Planar memory cells are scaled to smaller sizes by improving process technology, circuit design, programming algorithm, and fabrication process. However, as feature sizes of the memory cells approach a lower limit, planar process and fabrication techniques become challenging and costly. As a result, memory density for planar memory cells approaches an upper limit.
- A 3D memory architecture can address the density limitation in planar memory cells. The 3D memory architecture includes a memory array and peripheral devices for controlling signals to and from the memory array.
- In one aspect, a 3D memory device includes a stack structure including interleaved conductive layers and dielectric layers, a doped semiconductor layer, and a channel structure extending through the stack structure and in contact with the doped semiconductor layer. The channel structure includes a composite dielectric film and a semiconductor channel along a first direction. The composite dielectric film includes a gate dielectric portion and a memory portion along a second direction perpendicular to the first direction. A part of the gate dielectric portion faces, along the first direction, one of the conductive layers that is closest to the doped semiconductor layer.
- In another aspect, a 3D memory device includes a stack structure including interleaved conductive layers and dielectric layers, and a channel structure extending through the stack structure. The conductive layers include one or more source select gate lines and a plurality of word lines. The channel structure includes a composite dielectric film and a semiconductor channel along a first direction. The composite dielectric film includes a gate dielectric portion and a memory portion along a second direction perpendicular to the first direction. A part of the gate dielectric portion faces, along the first direction, the one or more source select gate lines. The semiconductor channel includes a doped portion. A part of the doped portion faces, along the first direction, the one or more source select gate lines.
- In still another aspect, a system includes a 3D memory device configured to store data and a controller circuit coupled to the 3D memory device. The 3D memory device includes a stack structure including interleaved conductive layers and dielectric layers, and a channel structure extending through the stack structure. The conductive layers include one or more source select gate lines and a plurality of word lines. The channel structure includes a composite dielectric film and a semiconductor channel along a first direction. The composite dielectric film includes a gate dielectric portion and a memory portion along a second direction perpendicular to the first direction. A part of the gate dielectric portion faces, along the first direction, the one or more source select gate lines. The semiconductor channel includes a doped portion. A part of the doped portion faces, along the first direction, the one or more source select gate lines. The controller circuit is configured to operate the composite dielectric film via the conductive layers.
- In yet another aspect, a method for forming a 3D memory device is provided. A filling layer is formed above a substrate. A stack structure is formed above the filling layer. A channel structure extending through and beyond the stack structure and the filling layer is formed. The channel structure includes a first dielectric layer, a second dielectric layer, a third dielectric layer, and a semiconductor channel. The substrate and a part of the channel structure extending beyond the filling layer are sequentially removed to expose a part of the channel structure. A part of the second dielectric layer of the channel structure is replaced with a fourth dielectric layer including a dielectric material different from the second dielectric layer.
- The accompanying drawings, which are incorporated herein and form a part of the specification, illustrate aspects of the present disclosure and, together with the description, further serve to explain the principles of the present disclosure and to enable a person skilled in the pertinent art to make and use the present disclosure.
-
FIG. 1A illustrates a side view of a cross-section of an exemplary 3D memory device, according to some aspects of the present disclosure. -
FIG. 1B illustrates a side view of a cross-section of another exemplary 3D memory device, according to some aspects of the present disclosure. -
FIG. 2A illustrates an enlarged side view of a cross-section of an exemplary channel structure in the 3D memory device inFIG. 1A , according to some aspects of the present disclosure. -
FIG. 2B illustrates an enlarged side view of a cross-section of another exemplary channel structure in the 3D memory device inFIG. 1A , according to some aspects of the present disclosure. -
FIGS. 3A-3Q illustrate a fabrication process for forming an exemplary 3D memory device, according to some aspects of the present disclosure. -
FIGS. 4A and 4B illustrate a fabrication process for forming another exemplary 3D memory device, according to some aspects of the present disclosure. -
FIG. 5 illustrates a flowchart of an exemplary method for forming a 3D memory device, according to some aspects of the present disclosure. -
FIG. 6 illustrates a flowchart of another exemplary method for forming a 3D memory device, according to some aspects of the present disclosure. -
FIG. 7 illustrates a block diagram of an exemplary system having a 3D memory device, according to some aspects of the present disclosure. -
FIG. 8A illustrates a diagram of an exemplary memory card having a 3D memory device, according to some aspects of the present disclosure. -
FIG. 8B illustrates a diagram of an exemplary solid-state drive (SSD) having a 3D memory device, according to some aspects of the present disclosure. - The present disclosure will be described with reference to the accompanying drawings.
- Although specific configurations and arrangements are discussed, it should be understood that this is done for illustrative purposes only. As such, other configurations and arrangements can be used without departing from the scope of the present disclosure. Also, the present disclosure can also be employed in a variety of other applications. Functional and structural features as described in the present disclosures can be combined, adjusted, and modified with one another and in ways not specifically depicted in the drawings, such that these combinations, adjustments, and modifications are within the scope of the present disclosure.
- In general, terminology may be understood at least in part from usage in context. For example, the term “one or more” as used herein, depending at least in part upon context, may be used to describe any feature, structure, or characteristic in a singular sense or may be used to describe combinations of features, structures or characteristics in a plural sense. Similarly, terms, such as “a,” “an,” or “the,” again, may be understood to convey a singular usage or to convey a plural usage, depending at least in part upon context. In addition, the term “based on” may be understood as not necessarily intended to convey an exclusive set of factors and may, instead, allow for existence of additional factors not necessarily expressly described, again, depending at least in part on context.
- It should be readily understood that the meaning of “on,” “above,” and “over” in the present disclosure should be interpreted in the broadest manner such that “on” not only means “directly on” something but also includes the meaning of “on” something with an intermediate feature or a layer therebetween, and that “above” or “over” not only means the meaning of “above” or “over” something but can also include the meaning it is “above” or “over” something with no intermediate feature or layer therebetween (i.e., directly on something).
- Further, spatially relative terms, such as “beneath,” “below,” “lower,” “above,” “upper,” and the like, may be used herein for ease of description to describe one element or feature's relationship to another element(s) or feature(s) as illustrated in the figures. The spatially relative terms are intended to encompass different orientations of the device in use or operation in addition to the orientation depicted in the figures. The apparatus may be otherwise oriented (rotated 90 degrees or at other orientations), and the spatially relative descriptors used herein may likewise be interpreted accordingly.
- As used herein, the term “substrate” refers to a material onto which subsequent material layers are added. The substrate itself can be patterned. Materials added on top of the substrate can be patterned or can remain unpatterned. Furthermore, the substrate can include a wide array of semiconductor materials, such as silicon, germanium, gallium arsenide, indium phosphide, etc. Alternatively, the substrate can be made from an electrically non-conductive material, such as a glass, a plastic, or a sapphire wafer.
- As used herein, the term “layer” refers to a material portion including a region with a thickness. A layer can extend over the entirety of an underlying or overlying structure or may have an extent less than the extent of an underlying or overlying structure. Further, a layer can be a region of a homogeneous or inhomogeneous continuous structure that has a thickness less than the thickness of the continuous structure. For example, a layer can be located between any pair of horizontal planes between, or at, a top surface and a bottom surface of the continuous structure. A layer can extend horizontally, vertically, and/or along a tapered surface. A substrate can be a layer, can include one or more layers therein, and/or can have one or more layers thereupon, thereabove, and/or therebelow. A layer can include multiple layers. For example, an interconnect layer can include one or more conductors and contact layers (in which interconnect lines and/or vertical interconnect access (via) contacts are formed) and one or more dielectric layers.
- In some 3D NAND memory devices, a semiconductor layer is selectively grown to surround the sidewalls of channel structures, e.g., known as sidewall selective epitaxial growth (SEG). Compared with another type of semiconductor layer that is epitaxial growth at the source end of the channel structures, e.g., bottom SEG, the formation of sidewall SEG avoids the etching of the memory film and the semiconductor channel at the bottom surface of channel holes (a.k.a. SONO punch), thereby increasing the process window, in particular when fabricating 3D NAND memory devices with advanced technologies, such as having 90 or more levels with a multi-deck architecture.
- However, because intrinsic (pure, undoped) semiconductor materials, such as intrinsic polysilicon, are used to form the semiconductor channel, a relatively high potential barrier exists between the semiconductor channel and the sidewall SEG or the conductive layer in contact with the semiconductor channel, thereby introducing high contact resistance therebetween. The electric performance of the 3D memory device can be affected by the high contact resistance.
- Moreover, the NAND memory string of 3D NAND memory devices includes a source select gate (SSG) transistor at the source end, which uses a portion of the memory film of the channel structure close to the source end as the gate dielectric. However, as the memory film is usually a composite dielectric film having different dielectric materials, such as silicon nitride in the storage layer, the performance of the SSG transistor may be affected by the composite gate dielectric film.
- To address the aforementioned issues, the present disclosure introduces a solution in which the contact resistance between the semiconductor channel and the sidewall SEG or the conductive layer can be reduced, and the SSG transistor performance can be improved. In some implementations, the semiconductor channel is partially doped, such that part of the semiconductor channel that forms the source contact is highly doped to lower the potential barrier while leaving another part of the semiconductor channel that forms the memory cells remaining undoped or lowly doped. In some implementations, one end of each channel structure is opened from the backside to expose the doped part of the respective semiconductor channel, and the 3D memory device further includes a doped semiconductor layer electrically connecting the exposed doped parts of the semiconductor channels to further reduce the contact resistance and sheet resistance. For example, the doped semiconductor layer may include a plug extending the channel structure by replacing parts of the composite dielectric film and capping layer of the channel structure to increase the contact area and further reduce contact resistance. As a result, the electric performance of the 3D memory devices can be improved.
- Moreover, consistent with the scope of the present disclosure, a portion of the composite dielectric film of the channel structure that faces the SSG line can become the gate dielectric portion that has the same dielectric material, such as silicon oxide, thereby improving the performance of the corresponding SSG transistor. In some implementations, part of the composite dielectric film having silicon nitride is replaced with silicon oxide from the backside during the fabrication process to form the gate dielectric portion of the composite dielectric film.
-
FIG. 1A illustrates a side view of a cross-section of an exemplary3D memory device 100, according to some aspects of the present disclosure. In some implementations,3D memory device 100 is a bonded chip including afirst semiconductor structure 102 and asecond semiconductor structure 104 stacked overfirst semiconductor structure 102. First andsecond semiconductor structures bonding interface 106 therebetween, according to some implementations. As shown inFIG. 1A ,first semiconductor structure 102 can include asubstrate 101, which can include silicon (e.g., single crystalline silicon, c-Si), silicon germanium (SiGe), gallium arsenide (GaAs), germanium (Ge), silicon-on-insulator (SOI), or any other suitable materials. -
First semiconductor structure 102 of3D memory device 100 can includeperipheral circuits 108 onsubstrate 101. It is noted that x and y axes are included inFIG. 1A to further illustrate the spatial relationship of the components in3D memory device 100 havingsubstrate 101.Substrate 101 includes two lateral surfaces (e.g., a top surface and a bottom surface) extending laterally in the x-direction (i.e., the lateral direction). As used herein, whether one component (e.g., a layer or a device) is on, above, or below another component (e.g., a layer or a device) of a semiconductor device (e.g., 3D memory device 100) is determined relative to the substrate of the semiconductor device (e.g., substrate 101) in the y-direction (i.e., the vertical direction) when the substrate is positioned in the lowest plane of the semiconductor device in they-direction. The same notion for describing spatial relationships is applied throughout the present disclosure. - In some implementations,
peripheral circuit 108 is configured to control andsense 3D memory device 100.Peripheral circuit 108 can be any suitable digital, analog, and/or mixed-signal control and sensing circuits used for facilitating the operation of3D memory device 100 including, but not limited to, a page buffer, a decoder (e.g., a row decoder and a column decoder), a sense amplifier, a driver (e.g., a word line driver), a charge pump, a current or voltage reference, or any active or passive components of the circuit (e.g., transistors, diodes, resistors, or capacitors).Peripheral circuit 108 can include transistors formed onsubstrate 101, in which the entirety or part of the transistors are formed in substrate 101 (e.g., below the top surface of substrate 101) and/or directly onsubstrate 101. Isolation regions (e.g., shallow trench isolations (STIs)) and doped regions (e.g., source regions and drain regions of the transistors) can be formed insubstrate 101 as well. The transistors are high-speed with advanced logic processes (e.g., technology nodes of 90 nm, 65 nm, 45 nm, 32 nm, 28 nm, 20 nm, 16 nm, 14 nm, 10 nm, 7 nm, 5 nm, 3 nm, 2 nm, etc.), according to some implementations. It is understood that in some implementations,peripheral circuit 108 may further include any other circuits compatible with the advanced logic processes including logic circuits, such as processors and programmable logic devices (PLDs), or memory circuits, such as static random-access memory (SRAM) and dynamic RAM (DRAM). - In some implementations,
first semiconductor structure 102 of3D memory device 100 further includes an interconnect layer (not shown) aboveperipheral circuits 108 to transfer electrical signals to and fromperipheral circuits 108. The interconnect layer can include a plurality of interconnects (also referred to herein as contacts), including lateral interconnect lines and vertical interconnect access (VIA) contacts. As used herein, the term interconnects can broadly include any suitable types of interconnects, such as middle-end-of-line (MEOL) interconnects and back-end-of-line (BEOL) interconnects. The interconnect layer can further include one or more interlayer dielectric (ILD) layers (a.k.a. intermetal dielectric (IMD) layers) in which the interconnect lines and VIA contacts can form. That is, the interconnect layer can include interconnect lines and VIA contacts in multiple ILD layers. The interconnect lines and VIA contacts in the interconnect layer can include conductive materials including, but not limited to, tungsten (W), cobalt (Co), copper (Cu), aluminum (Al), silicides, or any combination thereof. The ILD layers in the interconnect layer can include dielectric materials including, but not limited to, silicon oxide, silicon nitride, silicon oxynitride, low dielectric constant (low-k) dielectrics, or any combination thereof. - As shown in
FIG. 1A ,first semiconductor structure 102 of3D memory device 100 can further include abonding layer 110 atbonding interface 106 and above the interconnect layer andperipheral circuits 108.Bonding layer 110 can include a plurality ofbonding contacts 111 and dielectrics electrically isolatingbonding contacts 111.Bonding contacts 111 can include conductive materials including, but not limited to, W, Co, Cu, Al, silicides, or any combination thereof. The remaining area ofbonding layer 110 can be formed with dielectrics including, but not limited to, silicon oxide, silicon nitride, silicon oxynitride, low-k dielectrics, or any combination thereof.Bonding contacts 111 and surrounding dielectrics inbonding layer 110 can be used for hybrid bonding. - Similarly, as shown in
FIG. 1A ,second semiconductor structure 104 of3D memory device 100 can also include abonding layer 112 atbonding interface 106 and abovebonding layer 110 offirst semiconductor structure 102.Bonding layer 112 can include a plurality ofbonding contacts 113 and dielectrics electrically isolatingbonding contacts 113.Bonding contacts 113 can include conductive materials including, but not limited to, W, Co, Cu, Al, silicides, or any combination thereof. The remaining area ofbonding layer 112 can be formed with dielectrics including, but not limited to, silicon oxide, silicon nitride, silicon oxynitride, low-k dielectrics, or any combination thereof.Bonding contacts 113 and surrounding dielectrics inbonding layer 112 can be used for hybrid bonding.Bonding contacts 113 are in contact withbonding contacts 111 atbonding interface 106, according to some implementations. - As described below in detail,
second semiconductor structure 104 can be bonded on top offirst semiconductor structure 102 in a face-to-face manner atbonding interface 106. In some implementations,bonding interface 106 is disposed betweenbonding layers bonding interface 106 is the place at which bonding layers 112 and 110 are met and bonded. In practice,bonding interface 106 can be a layer with a certain thickness that includes the top surface ofbonding layer 110 offirst semiconductor structure 102 and the bottom surface ofbonding layer 112 ofsecond semiconductor structure 104. - In some implementations,
second semiconductor structure 104 of3D memory device 100 further includes an interconnect layer (not shown) abovebonding layer 112 to transfer electrical signals. The interconnect layer can include a plurality of interconnects, such as MEOL interconnects and BEOL interconnects. The interconnect layer can further include one or more ILD layers in which the interconnect lines and VIA contacts can form. The interconnect lines and VIA contacts in the interconnect layer can include conductive materials including, but not limited to W, Co, Cu, Al, silicides, or any combination thereof. The ILD layers in the interconnect layer can include dielectric materials including, but not limited to, silicon oxide, silicon nitride, silicon oxynitride, low-k dielectrics, or any combination thereof. - In some implementations,
3D memory device 100 is a NAND Flash memory device in which memory cells are provided in the form of an array of NAND memory strings. Each NAND memory string can include arespective channel structure 124. As shown inFIG. 1A , eachchannel structure 124 can extend vertically through a plurality of pairs each including a stackconductive layer 116 and astack dielectric layer 118. The interleaved stackconductive layers 116 and stackdielectric layers 118 are part of amemory stack 114. The number of the pairs of stackconductive layers 116 and stackdielectric layers 118 inmemory stack 114 determines the number of memory cells in3D memory device 100. It is understood that in some implementations,memory stack 114 may have a multi-deck architecture (not shown), which includes a plurality of memory decks stacked over one another. The numbers of the pairs of stackconductive layers 116 and stackdielectric layers 118 in each memory deck can be the same or different. -
Memory stack 114 can include a plurality of interleaved stackconductive layers 116 and stackdielectric layers 118. Stackconductive layers 116 and stackdielectric layers 118 inmemory stack 114 can alternate in the vertical direction. In other words, except the ones at the top or bottom ofmemory stack 114, each stackconductive layer 116 can be adjoined by two stackdielectric layers 118 on both sides, and each stackdielectric layer 118 can be adjoined by two stackconductive layers 116 on both sides. Stackconductive layers 116 can include conductive materials including, but not limited to, W, Co, Cu, Al, polysilicon, doped silicon, silicides, or any combination thereof. Each stackconductive layer 116 can include a gate electrode (gate line) surrounded by an adhesive layer and a gate dielectric layer. The gate electrode of stackconductive layer 116 can extend laterally as a word line, ending at one or more staircase structures ofmemory stack 114. Stackdielectric layers 118 can include dielectric materials including, but not limited to, silicon oxide, silicon nitride, silicon oxynitride, or any combination thereof. - As shown in
FIG. 1A ,second semiconductor structure 104 of3D memory device 100 can also include afilling layer 120 abovememory stack 114. Fillinglayer 120 can include polysilicon, a high dielectric constant (high-k) dielectric, or a metal. For example, a high-k dielectric may include any dielectric materials having a dielectric constant higher than that of silicon oxide (e.g., k>3.7). Different from some known solutions in whichfilling layer 120 acts as the sidewall SEGs surroundingchannel structures 124 and/or a conductive layer electrically connectingchannel structures 124, such as a doped polysilicon layer, fillinglayer 120 insecond semiconductor structure 104 of3D memory device 100 may not work as the sidewall SEGs and/or the conductive layer and thus, may include materials other than doped polysilicon, such as dielectrics (e.g., high-k dielectrics), metals (e.g., W, Co, Cu, or Al), metal silicides, or undoped polysilicon. It is understood that in some examples, fillinglayer 120 may include doped polysilicon as well. - In some implementations, each
channel structure 124 includes a channel hole filled with asemiconductor channel 128 and acomposite dielectric film 126. As shown inFIG. 1A , the remaining space of the channel hole can be partially filled with acapping layer 127 including dielectric materials, such as silicon oxide, and/or an air gap (not shown).Channel structure 124 can have a cylinder shape (e.g., a pillar shape). Cappinglayer 127,semiconductor channel 128, andcomposite dielectric film 126 are arranged radially from the center toward the outer surface of the pillar in this order, according to some implementations.Composite dielectric film 126 can radially circumscribessemiconductor channel 128 along the lateral direction (e.g., the x-direction inFIG. 1A ).Composite dielectric film 126 can be formed laterally betweensemiconductor channel 128 and stackconductive layers 116 and stackdielectric layers 118. Eachchannel structure 124 can extend vertically through interleaved stackconductive layers 116 and stackdielectric layers 118 ofmemory stack 114 and in contact with fillinglayer 120. That is,channel structure 124 can extend throughmemory stack 114 in the positive y-direction. The upper end of compositedielectric film 126 is flush with the interface betweenfilling layer 120 andmemory stack 114, i.e., the bottom surface of fillinglayer 120 and the top surface ofmemory stack 114, according to some implementation. - In some implementations,
semiconductor channel 128 includes silicon, such as amorphous silicon, polysilicon, or single crystalline silicon. Also referred to the enlarged side view ofchannel structure 124 inFIG. 2A ,semiconductor channel 128 can include a dopedportion 128 a and anundoped portion 128 b. As described below with respect to the fabrication process, from the fabrication process perspective, in some implementations, part of dopedportion 128 a ofsemiconductor channel 128 extends beyondmemory stack 114 in a first direction (e.g., the positive y-direction inFIG. 2A ). That is, the upper end of dopedportion 128 a can be above the interface betweenfilling layer 120 andmemory stack 114, i.e., the bottom surface of fillinglayer 120 and the top surface ofmemory stack 114. As described below with respect to aplug 123 of a dopedsemiconductor layer 122, the part of dopedportion 128 a that extends beyondmemory stack 114 can extend intoplug 123. That is, the extended part of dopedportion 128 a can be embedded intoplug 123 and surrounded byplug 123 radially, as shown in the top plan view of a cross-section throughplug 123 inFIG. 2A . In some implementations, plug 123 can have the same material with the same type of dopant and doping profile as the extended part of dopedportion 128 a. As a result, it is understood that the interface and boundary between the extended part of dopedportion 128 a ofsemiconductor channel 128 and plug 123 of dopedsemiconductor layer 122 may become indistinguishable and thus cannot be discerned in3D memory device 100. In other words, from the structure perspective, the extended part of dopedportion 128 a intoplug 123 can also be considered as not part ofsemiconductor channel 128, and dopedportion 128 a ofsemiconductor channel 128 may not extend beyondmemory stack 114 in the vertical direction. Instead, the upper ends ofsemiconductor channel 128 andcomposite dielectric film 126 may be flush with the interface betweenfilling layer 120 andmemory stack 114, i.e., the bottom surface of fillinglayer 120 and the top surface ofmemory stack 114. That is, the upper end ofchannel structure 124 may be in contact withplug 123 of doped semiconductor channel at the interface betweenfilling layer 120 andmemory stack 114. - In some implementations, doped
portion 128 a ofsemiconductor channel 128 extends beyond one of stackconductive layers 116 in a second direction opposite to the first direction (e.g., the negative y-direction inFIG. 2A ). It is understood that one or more of stackconductive layers 116 that are close to fillinglayer 120 may be source select gate line 201 (SSG line, sometimes referred to as bottom select gate (BSG) line), and the rest of stackconductive layer 116 may include word lines 203.Doped portion 128 a ofsemiconductor channel 128 also extends beyond a sourceselect gate line 201 that is closest to fillinglayer 120, according to some implementations. It is understood that ifsecond semiconductor structure 104 of3D memory device 100 includes more than one sourceselect gate line 201, dopedportion 128 a may extend beyond all source select gate lines 201. On the other hand, dopedportion 128 a may not extend further to faceword lines 203 along the second direction (e.g., the x-direction inFIG. 2A ) perpendicular to the first direction. That is, the lower end of dopedportion 128 a is between sourceselect gate lines 201 andword lines 203 in the vertical direction, according to some implementations. - In some implementations, doped
portion 128 a ofsemiconductor channel 128 includes N-type doped polysilicon. The dopant can be any suitable N-type dopants, such as phosphorus (P), arsenic (Ar), or antimony (Sb), which contribute free electrons and increase the conductivity of the intrinsic semiconductor. In some implementations, the doping concentration of dopedportion 128 a is between about 1019 cm−3 and about 1021 cm−3, such as between 1019 cm−3 and 1021 cm−3 (e.g., 1019 cm−3, 2×1019 cm−3, 3 ×1019 cm−3, 4×1019 cm−3, 5×1019 cm−3, 6×1019 cm−3, 7×1019 cm−3, 8×1019 cm−3, 9×1019 cm−3, 1020 cm−3, 2×1020 cm−3, 3×1020 cm−3, 4×1020 cm−3, 5×1020 cm−3, 6×1020 cm−3, 7×1020 cm−3, 8×1020 cm−3, 9×1020 cm−3, 1021 cm−3, any range bounded by the lower end by any of these values, or in any range defined by any two of these values). The doping concentrations of dopedportion 128 a disclosed herein can significantly reduce the contact resistance betweensemiconductor channel 128 and adoped semiconductor layer 122 compared with intrinsic semiconductors. It is understood that in some examples, the diffusion of the dopant may be confined in dopedportion 128 a ofsemiconductor channel 128, such that the rest ofsemiconductor channel 128, i.e., the part that facesword lines 203, isundoped portion 128 b that still includes intrinsic semiconductor, such as intrinsic polysilicon (i.e., the doping concentration is nominally zero). The doping concentration profile described above can reduce the potential barrier, the contact resistance, and the sheet resistance atdoped portion 128 a ofsemiconductor channel 128, which makes electrical connections for the source of the corresponding NAND memory string, without altering the intrinsic nature ofundoped portion 128 b ofsemiconductor channel 128 that forms the memory cells of the NAND memory string. - As shown in
FIG. 2A , in some implementations,composite dielectric film 126 includes a gatedielectric portion 126 a and amemory portion 126 b along the vertical direction (e.g., the y-direction inFIG. 2A ). Gatedielectric portion 126 a andmemory portion 126 b can be in contact with one another in the vertical direction. Similar to dopedportion 128 a ofsemiconductor channel 128, gatedielectric portion 126 a of compositedielectric film 126 can extend beyond one of stackconductive layers 116 in the vertical direction (e.g., the negative y-direction inFIG. 2A ). That is, in some implementations, gatedielectric portion 126 a of compositedielectric film 126 also extends beyond sourceselect gate line 201 that is closest to fillinglayer 120. It is understood that ifsecond semiconductor structure 104 of3D memory device 100 includes more than one sourceselect gate line 201, gatedielectric portion 126 a may extend beyond all source select gate lines 201. In other words, part of gatedielectric portion 126 a of compositedielectric film 126 faces, along the lateral direction (e.g., the x-direction inFIG. 2A ), at least one of stackconductive layers 116 that is closest to dopedsemiconductor layer 122, for example, one or more source select gate lines 201. Similar toundoped portion 128 b ofsemiconductor channel 128,memory portion 126 b of compositedielectric film 126 can faceword lines 203 along the lateral direction (e.g., the x-direction inFIG. 2A ). - As shown in the bottom plan view of a cross-section through
memory portion 126 b of compositedielectric film 126 inFIG. 2A ,memory portion 126 b can include atunneling layer 214, a storage layer 213 (also known as a “charge trap layer”), and ablocking layer 211 stacking along the lateral direction (e.g., the x-direction inFIG. 2A ). Cappinglayer 127, semiconductor channel 128 (e.g.,undoped portion 128 b),tunneling layer 214,storage layer 213, and blockinglayer 211 ofmemory portion 126 b are arranged radially from the center toward the outer surface of the pillar in this order, according to some implementations.Tunneling layer 214 can include silicon oxide, silicon oxynitride, or any combination thereof.Storage layer 213 can include silicon nitride, silicon oxynitride, silicon, or any combination thereof. Blockinglayer 211 can include silicon oxide, silicon oxynitride, high-k dielectrics, or any combination thereof. In one example,memory portion 126 b of compositedielectric film 126 of can include a composite layer of silicon oxide/silicon nitride/silicon oxide (ONO). In other words, tunnelinglayer 214,storage layer 213, and blockinglayer 211 may include silicon oxide, silicon nitride, and silicon oxide, respectively. - As shown in the middle plan view of a cross-section through gate
dielectric portion 126 a of compositedielectric film 126 inFIG. 2A , gatedielectric portion 126 a can include a firstgate dielectric layer 205, a secondgate dielectric layer 207, and a thirdgate dielectric layer 209 stacking along the lateral direction (e.g., the x-direction inFIG. 2A ). Cappinglayer 127, semiconductor channel 128 (e.g., dopedportion 128 a), thirdgate dielectric layer 209, secondgate dielectric layer 207, and firstgate dielectric layer 205 of gatedielectric portion 126 a are arranged radially from the center toward the outer surface of the pillar in this order, according to some implementations. In some implementations, first, second, and third gatedielectric layers dielectric layers 3D memory device 100. In other words, gatedielectric portion 126 a of compositedielectric film 126 may be considered having a single dielectric layer with the same dielectric material, such as silicon oxide. - First
gate dielectric layer 205 can be in contact with blockinglayer 211 in the vertical direction, secondgate dielectric layer 207 can be in contact withstorage layer 213 in the vertical direction, and thirdgate dielectric layer 209 can be in contact withtunneling layer 214 in the vertical direction. In some implementations, firstgate dielectric layer 205 and blockinglayer 211 include a same dielectric material, such as silicon oxide. In some implementations, thirdgate dielectric layer 209 andtunneling layer 214 include a same dielectric material, such as silicon oxide. For example, each of blockinglayer 211,tunneling layer 214, and first and third gatedielectric layers gate dielectric layer 205 and blockinglayer 211 as well as the interface and boundary between thirdgate dielectric layer 209 andtunneling layer 214 may become indistinguishable and thus cannot be discerned in3D memory device 100. Conversely, in some implementations, secondgate dielectric layer 207 andstorage layer 213 have different dielectric materials. For example,storage layer 213 may include silicon nitride, while secondgate dielectric layer 207 may include a dielectric material than other silicon nitride. In one example, secondgate dielectric layer 207 may include silicon oxide. - By facing source select gate line(s) 201, gate
dielectric portion 126 a of compositedielectric film 126 can act as the gate dielectric of the SSG transistor of the NAND memory string corresponding to channelstructure 124. Compared withmemory portion 126 b, which includesstorage layer 213 having silicon nitride, gatedielectric portion 126 a can have more uniform dielectric materials free of silicon nitride (e.g., only silicon oxide) to improve the performance of the SSG transistor. On the other hand,memory portion 126 b of compositedielectric film 126 that facesword lines 203 can maintain its function as a memory film (includingstorage layer 213 having silicon nitride) of memory cells of the NAND memory string corresponding to channelstructure 124. As described below with respect to the fabrication process, three dielectric layers stacking along the lateral direction can be formed first, and then the silicon nitride of the middle dielectric layer may be partially replaced with silicon oxide to formcomposite dielectric film 126 disclosed herein. - Consistent with the scope of the present disclosure, gate
dielectric portion 126 a of compositedielectric film 126 can include one or more air gaps (i.e., not being fully filled with dielectric material(s)), as shown inFIG. 2B . In some implementations, the entirety of seconddielectric layer 207 of gatedielectric portion 126 a is replaced with an air gap, as shown inFIG. 2B . It is understood that in some examples, only a portion of seconddielectric layer 207 of gatedielectric portion 126 a may be replaced with one or more air gaps. That is,second dielectric layer 207 of gatedielectric portion 126 a can include air gap(s) in the dielectric material, such as silicon oxide. Although not shown, it is further understood that in some examples, firstdielectric layer 205 and/or thirddielectric layer 209 may be partially or fully filled with air gaps as well, like seconddielectric layer 207 inFIG. 2B . As a result, in some implementations, gatedielectric portion 126 a andmemory portion 126 b of compositedielectric film 126 may not be fully in contact with one another along the vertical direction, but rather with some space (e.g., air gaps) inbetween. In some implementations, the air gap(s) in gatedielectric portion 126 a of compositedielectric film 126 are void(s) formed as a result of the fabrication variation or deficiency. In some implementations, the air gap(s) in gatedielectric portion 126 a of compositedielectric film 126 are formed to avoid gatedielectric portion 126 a from being broken-down due to a high voltage applied to the gate dielectric of the corresponding SSG transistor, for example, due to the gate-induced drain leakage (GIDL) effect in an erase operation. - In some implementations,
channel structure 124 further includes achannel plug 129 in the bottom portion (e.g., at the lower end) ofchannel structure 124. As used herein, the upper end of a component (e.g., channel structure 124) is the end farther away fromsubstrate 101 in the y-direction, and the lower end of the component (e.g., channel structure 124) is the end closer tosubstrate 101 in they-direction whensubstrate 101 is positioned in the lowest plane of3D memory device 100.Channel plug 129 can include semiconductor materials (e.g., polysilicon). In some implementations,channel plug 129 functions as the drain ofchannel structure 124. - As shown in
FIG. 1A , in some implementations,second semiconductor structure 104 of3D memory device 100 includes dopedsemiconductor layer 122. Eachchannel structure 124 can extend throughmemory stack 114 in the vertical direction and be in contact with dopedsemiconductor layer 122. In some implementations, part of dopedportion 128 a of eachsemiconductor channel 128 extends beyondmemory stack 114 in the vertical direction and is in contact with dopedsemiconductor layer 122, such that dopedsemiconductor layer 122 can electrically connectmultiple channel structures 124 through theirdoped portions 128 a ofsemiconductor channels 128. For example, dopedsemiconductor layer 122 may provide electrical connections between the sources of an array of NAND memory strings in the same block, i.e., the array common source (ACS), with or without filling layer 120 (depending on whether fillinglayer 120 is conductive or not). In other words, fillinglayer 120 may not have to include conductive materials, such as metals or doped polysilicon, as dopedsemiconductor layer 122 alone can electrically connect the sources of multiple NAND memory strings. As a result, the material and dimension constraints on fillinglayer 120 can be relaxed. - As shown in
FIG. 1A , in some implementations, dopedsemiconductor layer 122 includes two portions: aplate 121 in contact with fillinglayer 120, and plugs 123 each extending fromplate 121 into fillinglayer 120 and in contact withsemiconductor channel 128 ofchannel structure 124.Plate 121 of dopedsemiconductor layer 122 is above and in contact with fillinglayer 120, according to some implementations. By extending laterally abovemultiple channel structures 124,plate 121 can connectmultiple plugs 123, each of which is in contact with arespective channel structure 124. Also referred toFIG. 2A , dopedportion 128 a ofsemiconductor channel 128 extends intoplug 123 of dopedsemiconductor layer 122, according to some implementations. As described below in detail with respect to the fabrication of3D memory device 100, part ofchannel structure 124 can be removed to form a recess in fillinglayer 120 whereplug 123 can be formed into. Also, plug 123 of dopedsemiconductor layer 122 can be in contact with gatedielectric portion 126 a of compositedielectric film 126 andcapping layer 127 in the vertical direction. As shown inFIG. 2A , in some implementations, plug 123 protrudes into fillinglayer 120, such that the lower end ofplug 123 is flush with the interface betweenfilling layer 120 andmemory stack 114. That is,composite dielectric film 126 andcapping layer 127 do not extend beyondmemory stack 114 due to the existent ofplug 123, according to some implementations. - As described below in detail, the formation of
memory stack 114 and the formation of dopedportion 128 a ofsemiconductor channel 128 and dopedsemiconductor layer 122 can occur at opposite sides of fillinglayer 120, thereby avoiding any deposition or etching process through openings extending throughmemory stack 114, thereby reducing the fabrication complexity and cost and increasing the yield and vertical scalability. - Similar to doped
portion 128 a ofsemiconductor channel 128, in some implementations, doped semiconductor layer 122 (includingplate 121 and plugs 123) also includes N-type doped polysilicon. The dopant can be any suitable N-type dopants, such as P, Ar, or Sb, which contribute free electrons and increase the conductivity of the intrinsic semiconductor. Similar to dopedportion 128 a ofsemiconductor channel 128, in some implementations, the doping concentration of dopedsemiconductor layer 122 is between about 1019 cm−3 and about 1021 cm−3, such as between 1019 cm−3 and 1021 cm−3 (e.g. 1019 cm−3, 2×1019 cm−3, 3×1019 cm−3, 4×1019 cm−3, 5×1019 cm−3, 6×1019 cm−3, 7×1019 cm−3, 8×1019 cm−3, 9×1019 cm−3, 1020 cm−3, 2×1020 cm−3, 3×1020 cm−3, 4×1020 cm−3, 5×1020 cm−3, 6×1020 cm−3, 7×1020 cm−3, 8×1020 cm−3, 9×1020 cm−3, 1021 cm−3, any range bounded by the lower end by any of these values, or in any range defined by any two of these values). The doping concentrations of dopedsemiconductor layer 122 disclosed herein can significantly reduce the contact resistance betweensemiconductor channel 128 and dopedsemiconductor channel 122 as well as the sheet resistance of dopedsemiconductor layer 122, compared with intrinsic semiconductors. As described below in detail, in some implementations, dopedportion 128 a ofsemiconductor channel 128 and dopedsemiconductor layer 122 have the same material (e.g., N-type doped polysilicon) with the same dopant as well as a continuous doping profile due to the same local activation process performed thereon. Thus, it is understood that the interface and boundary betweendoped portion 128 a ofsemiconductor channel 128 and plug 123 of dopedsemiconductor layer 122 may become indistinguishable and thus cannot be discerned in3D memory device 100. - By doping and contacting
semiconductor channel 128 and dopedsemiconductor layer 122, the contact resistance between the NAND memory strings (i.e., at the ACS of NAND memory strings in the same block) can be reduced, thereby improving the electrical performance of3D memory device 100. As shown inFIGS. 1A and 2 , by extendingplug 123 into fillinglayer 120, dopedportion 128 a ofsemiconductor channel 128 can be embedded inplug 123 of dopedsemiconductor layer 122, thereby increasing the contact area betweensemiconductor channel 128 and dopedsemiconductor layer 122, which further reduces the contact resistance therebetween. N-type dopedsemiconductor layer 122 can enable gate-induced drain leakage (GIDL)-assisted body biasing for erase operations for3D memory device 100. The GIDL around source select gate line(s) 201 can generate hole current (i.e., source leakage current) intosemiconductor channel 128 from the source of the corresponding NAND memory string to raise the body potential for erase operations. That is, N-type dopedsemiconductor layer 122 is configured to generate GIDL-assisted body biasing when performing an erase operation, according to some implementations. In some implementations, by also doping part ofsemiconductor channel 128 facing source select gate line(s) 201 as well as by replacing silicon nitride with silicon oxide in the portion of compositedielectric film 126 that faces source select gate line(s) 201, the GIDL effect can be further enhanced. - As shown in
FIG. 1A ,second semiconductor structure 104 of3D memory device 100 can further include insulatingstructures 130 each extending vertically through interleaved stackconductive layers 116 and stackdielectric layers 118 ofmemory stack 114. Insulatingstructures 130 stops at the bottom surface of fillinglayer 120, i.e., does not extend vertically into fillinglayer 120, according to some implementations. That is, the top surface of insulatingstructure 130 can be flush with the bottom surface of fillinglayer 120. Each insulatingstructure 130 can also extend laterally to separatechannel structures 124 into a plurality of blocks. That is,memory stack 114 can be divided into a plurality of memory blocks by insulatingstructures 130, such that the array ofchannel structures 124 can be separated into each memory block. Different from the slit structures in existing 3D NAND memory devices, which include front side ACS contacts, insulatingstructure 130 does not include any contact therein (i.e., not functioning as the source contact) and thus, does not introduce parasitic capacitance and leakage current with stackconductive layers 116, according to some implementations. In some implementations, each insulatingstructure 130 includes an opening (e.g., a slit) filled with one or more dielectric materials, including, but not limited to, silicon oxide, silicon nitride, silicon oxynitride, or any combination thereof. In one example, each insulatingstructure 130 may be filled with silicon oxide. It is understood that in some examples (as shown inFIG. 1A ), insulatingstructure 130 may be partially filled with non-dielectric materials, such as polysilicon, to adjust the mechanical properties, e.g., the hardness and/or stress, of insulatingstructure 130. - Moreover, as described below in detail, because the opening for forming insulating
structure 130 is not used for forming dopedsemiconductor layer 122 and dopedportion 128 a ofsemiconductor channel 128, the increased aspect ratio of the opening (e.g., greater than 50) as the number of interleaved stackconductive layers 116 and stackdielectric layers 118 increases would not affect the formation of dopedsemiconductor layer 122 and dopedportion 128 a ofsemiconductor channel 128. - Instead of the front side source contacts,
3D memory device 100 can include one or morebackside source contacts 132 above and in contact with dopedsemiconductor layer 122, as shown inFIG. 1A .Source contact 132 and memory stack 114 (and insulatingstructure 130 therethrough) can be disposed at opposite sides of fillinglayer 120 and thus, viewed as a “backside” source contact. In some implementations,source contact 132 is electrically connected tosemiconductor channel 128 ofchannel structure 124 through dopedsemiconductor layer 122.Source contacts 132 can include any suitable types of contacts. In some implementations,source contacts 132 include a VIA contact. In some implementations,source contacts 132 include a wall-shaped contact extending laterally.Source contact 132 can include one or more conductive layers, such as a metal layer (e.g., W, Co, Cu, or Al) or a silicide layer surrounded by an adhesive layer (e.g., titanium nitride (TiN)). - As shown in
FIG. 1A ,3D memory device 100 can further include aBEOL interconnect layer 133 above and electrically connected to source contact 132 for pad-out, e.g., transferring electrical signals between3D memory device 100 and external circuits. In some implementations,interconnect layer 133 includes one or more ILD layers 134 on dopedsemiconductor layer 122 and aredistribution layer 136 on ILD layers 134. The upper end ofsource contact 132 is flush with the top surface of ILD layers 134, and the bottom surface ofredistribution layer 136, and source contact 132 extends vertically throughILD layers 134 to be in contact with dopedsemiconductor layer 122, according to some implementations. ILD layers 134 ininterconnect layer 133 can include dielectric materials including, but not limited to, silicon oxide, silicon nitride, silicon oxynitride, low-k dielectrics, or any combination thereof.Redistribution layer 136 ininterconnect layer 133 can include conductive materials including, but not limited to W, Co, Cu, Al, silicides, or any combination thereof. In some implementations,interconnect layer 133 further includes apassivation layer 138 as the outmost layer for passivation and protection of3D memory device 100. Part ofredistribution layer 136 can be exposed frompassivation layer 138 ascontact pads 140. That is,interconnect layer 133 of3D memory device 100 can also includecontact pads 140 for wire bonding and/or bonding with an interposer. As described below with respect to the fabrication process, in some implementations,source contacts 132 andredistribution layer 136 may be formed by the same process and have the same material, e.g., Al. Thus,source contacts 132 may be viewed as part ofBEOL interconnect layer 133 as well in some examples. - In some implementations,
second semiconductor structure 104 of3D memory device 100 further includescontacts semiconductor layer 122 and fillinglayer 120. As dopedsemiconductor layer 122 can include polysilicon,contacts semiconductor layer 122, fillinglayer 120, andILD layers 134 to be in contact withredistribution layer 136, such that dopedsemiconductor layer 122 is electrically connected to contact 142 throughsource contact 132 andredistribution layer 136 ofinterconnect layer 133. In some implementations, contact 144 extends through dopedsemiconductor layer 122, fillinglayer 120, andILD layers 134 to be in contact withcontact pad 140.Contacts separate contact 144 from dopedsemiconductor layer 122 and fillinglayer 120. - In some implementations,
3D memory device 100 further includesperipheral contacts memory stack 114. Eachperipheral contact memory stack 114 to extend vertically frombonding layer 112 to fillinglayer 120 in a peripheral region that is outside ofmemory stack 114. In some implementations,peripheral contact 146 is below and in contact withcontact 142, such that dopedsemiconductor layer 122 is electrically connected toperipheral circuit 108 infirst semiconductor structure 102 through at leastsource contact 132,redistribution layer 136, contact 142, andperipheral contact 146. In some implementations,peripheral contact 148 is below and in contact withcontact 144, such thatperipheral circuit 108 infirst semiconductor structure 102 is electrically connected to contactpad 140 for pad-out through at least contact 144 andperipheral contact 148.Peripheral contacts - As shown in
FIG. 1A ,3D memory device 100 also includes a variety of local contacts (also known as “C1”) as part of the interconnect structure, which are in contact with a structure inmemory stack 114 directly. In some implementations, the local contacts include channellocal contacts 150 each below and in contact with the lower end ofrespective channel structure 124. Each channellocal contact 150 can be electrically connected to a bit line contact (not shown) for bit line fan-out. In some implementations, the local contacts further include word linelocal contacts 152 each below and in contact with respective stack conductive layer 116 (including a word line) at the staircase structure ofmemory stack 114 for word line fan-out. Local contacts, such as channellocal contacts 150 and word linelocal contacts 152, can be electrically connected toperipheral circuits 108 offirst semiconductor structure 102 through at least bondinglayers local contacts 150 and word linelocal contacts 152, each can include one or more conductive layers, such as a metal layer (e.g., W, Co, Cu, or Al) or a silicide layer surrounded by an adhesive layer (e.g., TiN). - Although an exemplary
3D memory device 100 is shown inFIG. 1A , it is understood that by varying the relative positions of first andsecond semiconductor structures backside source contacts 132 or known front side source contacts (not shown), and/or the pad-out locations (e.g., throughfirst semiconductor structure 102 and/or second semiconductor structure 104), any other suitable architectures of 3D memory devices may be applicable in the present disclosure without further detailed elaboration. -
FIG. 1B illustrates a side view of a cross-section of another exemplary3D memory device 160, according to some implementations of the present disclosure.3D memory device 160 is similar to3D memory device 100 except for the different structures of dopedsemiconductor layer 122 and the upper ends of compositedielectric film 126 andcapping layer 127. It is understood that the details of other same structures in both3D memory devices - As shown in
FIG. 1B , dopedsemiconductor layer 122 does not include any plug (e.g., plug 123 inFIG. 1A ) extending into fillinglayer 120, according to some implementations. That is, in some implementations, the entire dopedsemiconductor layer 122 may be viewed asplate 121. Withoutplug 123 extending into fillinglayer 120, channel structure 124 (includingcomposite dielectric film 126 and capping layer 127) can extend beyondmemory stack 114 in the vertical direction (e.g., the positive y-direction inFIG. 1B ) and is in contact with dopedsemiconductor layer 122. That is, the upper ends of compositedielectric film 126,semiconductor channel 128, andcapping layer 127 can be flush with one another and in contact with dopedsemiconductor layer 122. -
FIG. 7 illustrates a block diagram of anexemplary system 700 having a 3D memory device, according to some aspects of the present disclosure.System 700 can be a mobile phone, a desktop computer, a laptop computer, a tablet, a vehicle computer, a gaming console, a printer, a positioning device, a wearable electronic device, a smart sensor, a virtual reality (VR) device, an argument reality (AR) device, or any other suitable electronic devices having storage therein. As shown inFIG. 7 ,system 700 can include ahost 708 and amemory system 702 having one or more3D memory devices 704 and amemory controller 706. Host 708 can be a processor of an electronic device, such as a central processing unit (CPU), or a system-on-chip (SoC), such as an application processor (AP). Host 708 can be configured to send or receive data to or from3D memory devices 704. -
3D memory device 704 can be any 3D memory devices disclosed herein, such as3D memory devices FIGS. 1A and 1B . In some implementations, each3D memory device 704 includes a NAND Flash memory. Consistent with the scope of the present disclosure, the semiconductor channel of3D memory device 704 can be partially doped such that part of the semiconductor channel that forms the source contact is highly doped to lower the potential barrier while leaving another part of the semiconductor channel that forms the memory cells remaining undoped or lowly doped. One end of each channel structure of3D memory device 704 can be opened from the backside to expose the doped part of the respective semiconductor channel.3D memory device 704 can further include a doped semiconductor layer electrically connecting the exposed doped parts of the semiconductor channels to further reduce the contact resistance and sheet resistance. Moreover,3D memory device 704 can include a composite dielectric film having a gate dielectric portion that faces the source select gate line(s). The gate dielectric portion can be free of silicon nitride (e.g., including only silicon oxide) and act as the gate dielectric of the SSG transistor. As a result, the electric performance of3D memory device 704 can be improved, which in turn improves the performance ofmemory system 702 andsystem 700, e.g., achieving higher operation speed. - Memory controller 706 (a.k.a., a controller circuit) is coupled to
3D memory device 704 andhost 708 and is configured to control3D memory device 704, according to some implementations. For example, the controller circuit may be configured to operatecomposite dielectric film 126 via stack conductive layers 116 (e.g., source select gate line(s) 201).Memory controller 706 can manage the data stored in3D memory device 704 and communicate withhost 708. In some implementations,memory controller 706 is designed for operating in a low duty-cycle environment like secure digital (SD) cards, compact Flash (CF) cards, universal serial bus (USB) Flash drives, or other media for use in electronic devices, such as personal computers, digital cameras, mobile phones, etc. In some implementations,memory controller 706 is designed for operating in a high duty-cycle environment SSDs or embedded multi-media-cards (eMMCs) used as data storage for mobile devices, such as smartphones, tablets, laptop computers, etc., and enterprise storage arrays.Memory controller 706 can be configured to control operations of3D memory device 704, such as read, erase, and program operations.Memory controller 706 can also be configured to manage various functions with respect to the data stored or to be stored in3D memory device 704 including, but not limited to bad-block management, garbage collection, logical-to-physical address conversion, wear leveling, etc. In some implementations,memory controller 706 is further configured to process error correction codes (ECCs) with respect to the data read from or written to3D memory device 704. Any other suitable functions may be performed bymemory controller 706 as well, for example, formatting3D memory device 704.Memory controller 706 can communicate with an external device (e.g., host 708) according to a particular communication protocol. For example,memory controller 706 may communicate with the external device through at least one of various interface protocols, such as a USB protocol, an MMC protocol, a peripheral component interconnection (PCI) protocol, a PCI-express (PCI-E) protocol, an advanced technology attachment (ATA) protocol, a serial-ATA protocol, a parallel-ATA protocol, a small computer small interface (SCSI) protocol, an enhanced small disk interface (ESDI) protocol, an integrated drive electronics (IDE) protocol, a Firewire protocol, etc. -
Memory controller 706 and one or more3D memory devices 704 can be integrated into various types of storage devices, for example, be included in the same package, such as a universal Flash storage (UFS) package or an eMMC package. That is,memory system 702 can be implemented and packaged into different types of end electronic products. In one example as shown inFIG. 8A ,memory controller 706 and a single3D memory device 704 may be integrated into amemory card 802.Memory card 802 can include a PC card (PCMCIA, personal computer memory card international association), a CF card, a smart media (SM) card, a memory stick, a multimedia card (MMC, RS-MMC, MMCmicro), an SD card (SD, miniSD, microSD, SDHC), a UFS, etc.Memory card 802 can further include amemory card connector 804 electricallycoupling memory card 802 with a host (e.g., host 708 inFIG. 7 ). In another example as shown inFIG. 8B ,memory controller 706 and multiple3D memory devices 704 may be integrated into anSSD 806.SSD 806 can further include anSSD connector 808electrically coupling SSD 806 with a host (e.g., host 708 inFIG. 7 ). In some implementations, the storage capacity and/or the operation speed ofSSD 806 is greater than those ofmemory card 802. -
FIGS. 3A-3Q illustrate a fabrication process for forming an exemplary 3D memory device, according to some implementations of the present disclosure.FIG. 5 illustrates a flowchart of amethod 500 for forming an exemplary 3D memory device, according to some implementations of the present disclosure. Examples of the 3D memory device depicted inFIGS. 3A-3Q and 5 include3D memory device 100 depicted inFIG. 1A .FIGS. 3A-3Q and 5 will be described together. It is understood that the operations shown inmethod 500 are not exhaustive and that other operations can be performed as well before, after, or between any of the illustrated operations. Further, some of the operations may be performed simultaneously, or in a different order than shown inFIG. 5 . - Referring to
FIG. 5 ,method 500 starts atoperation 502, in which a peripheral circuit is formed on a first substrate. The first substrate can be a silicon substrate. As illustrated inFIG. 3G , a plurality of transistors are formed on asilicon substrate 350 using a plurality of processes including, but not limited to, photolithography, etching, thin film deposition, thermal growth, implantation, chemical mechanical polishing (CMP), and any other suitable processes. In some implementations, doped regions (not shown) are formed insilicon substrate 350 by ion implantation and/or thermal diffusion, which function, for example, as source regions and/or drain regions of the transistors. In some implementations, isolation regions (e.g., STIs) are also formed insilicon substrate 350 by wet etching and/or dry etching and thin film deposition. The transistors can formperipheral circuits 352 onsilicon substrate 350. - As illustrated in
FIG. 3G , abonding layer 348 is formed aboveperipheral circuits 352.Bonding layer 348 includes bonding contacts electrically connected toperipheral circuits 352. Toform bonding layer 348, an ILD layer is deposited using one or more thin film deposition processes, such as chemical vapor deposition (CVD), physical vapor deposition (PVD), atomic layer deposition (ALD), or any combination thereof; the bonding contacts through the ILD layer are formed using wet etching and/or dry etching, e.g., reactive ion etching (RIE), followed by one or more thin film deposition processes, such as ALD, CVD, PVD, any other suitable processes, or any combination thereof. -
Method 500 proceeds tooperation 504, as illustrated inFIG. 5 , in which a filling layer is formed above a second substrate, and a stack structure is formed above the filling layer. The filling layer and stack structure can be formed on the front side of the second substrate on which semiconductor devices can be formed. The second substrate can be a silicon substrate. It is understood that since the second substrate will be removed from the final product, the second substrate may be part of a dummy wafer, for example, a carrier substrate, made of any suitable materials, such as glass, sapphire, plastic, silicon, to name a few, to reduce the cost of the second substrate. In some implementations, the substrate is a carrier substrate. In some implementations, the filling layer includes polysilicon, a high-k dielectric, or a metal, and the stack structure includes a dielectric stack having interleaved stack dielectric layers and stack sacrificial layers. It is understood that in some examples, the stack structure may include a memory stack having interleaved stack dielectric layers (e.g., silicon oxide layers) and stack conductive layers (e.g., polysilicon layers). - To better control the gauging and surface flatness of various structures to be formed on the second substrate, a variety of stop layers can be formed between the second substrate and the filling layer. In some implementations, a first stop layer and a second stop layer are sequentially formed between the second substrate and the filling layer. The first stop layer can include silicon oxide or silicon nitride, and the second stop layer can include silicon oxide or polysilicon. In some implementations, a third stop layer, such as a silicon nitride layer or a polysilicon layer, is formed between the second stop layer and the filling layer. In some implementations, a single stop layer, such as a silicon oxide layer or a high-k dielectric layer, is formed between the second substrate and the filling layer.
- As illustrated in
FIG. 3A , afirst stop layer 303 is formed above acarrier substrate 302, asecond stop layer 304 is formed onfirst stop layer 303, and afilling layer 306 is formed onsecond stop layer 304. Fillinglayer 306 can include polysilicon, a high-k dielectric, or a metal.Second stop layer 304 can act as an etch stop layer when etching the channel holes from the front side and thus, may include any suitable materials that have a high etching selectivity (e.g., greater than about 5) with respect to the material directly onsecond stop layer 304, such as silicon oxide or polysilicon.First stop layer 303 can act as a CMP/etch stop layer when removingcarrier substrate 302 from the backside and thus, may include any suitable materials other than the material ofcarrier substrate 302, such as silicon nitride or silicon oxide. It is understood that in some examples, pad oxide layers (e.g., silicon oxide layers) may be formed betweencarrier substrate 302 andfirst stop layer 303 to relax the stress between different layers and avoid peeling. - As shown in
FIG. 3A , a stack of silicon oxide layer (pad oxide layer), silicon nitride layer (first stop layer 303), and silicon oxide layer (second stop layer 304) can be sequentially formed oncarrier substrate 302 using one or more thin film deposition processes including, but not limited to, CVD, PVD, ALD, or any combination thereof. In some implementations, fillinglayer 306 is formed by depositing polysilicon, or any other suitable materials, such as a high-k dielectric or a metal, onsecond stop layer 304 using one or more thin film deposition processes including, but not limited to, CVD, PVD, ALD, or any combination thereof. For ease of description, the combination of the stop layers shown inFIG. 3A is used through the present disclosure to describe the fabrication process. It is understood that, however, any other suitable combinations of stop layer(s) may be used in other examples as well. In an example not shown, a single oxide layer or a high-k dielectric layer (as first and second stop layers 303 and 304) may be formed oncarrier substrate 302 using one or more thin film deposition processes including, but not limited to, CVD, PVD, ALD, or any combination thereof. - As illustrated in
FIG. 3B , adielectric stack 308 including a plurality pairs of a first dielectric layer (referred to herein as “stack sacrificial layer” 312) and a second dielectric layer (referred to herein as “stack dielectric layers” 310, together referred to herein as “dielectric layer pairs”) is formed on fillinglayer 306.Dielectric stack 308 includes interleaved stacksacrificial layers 312 and stackdielectric layers 310, according to some implementations. Stackdielectric layers 310 and stacksacrificial layers 312 can be alternatingly deposited on fillinglayer 306 abovecarrier substrate 302 to formdielectric stack 308. In some implementations, each stackdielectric layer 310 includes a layer of silicon oxide, and each stacksacrificial layer 312 includes a layer of silicon nitride.Dielectric stack 308 can be formed by one or more thin film deposition processes including, but not limited to, CVD, PVD, ALD, or any combination thereof. As illustrated inFIG. 3B , a staircase structure can be formed on the edge ofdielectric stack 308. The staircase structure can be formed by performing a plurality of so-called “trim-etch” cycles to the dielectric layer pairs ofdielectric stack 308 towardcarrier substrate 302. Due to the repeated trim-etch cycles applied to the dielectric layer pairs ofdielectric stack 308,dielectric stack 308 can have one or more tilted edges and a top dielectric layer pair shorter than the bottom one, as shown inFIG. 3B . -
Method 500 proceeds tooperation 506, as illustrated inFIG. 5 , in which a channel structure extending through and beyond the dielectric stack and the filling layer is formed. The channel structure can include a first dielectric layer, a second dielectric layer, a third dielectric layer, and a semiconductor channel. In some implementations, to form the channel structure, a channel hole extending through the dielectric stack and the filling layer is formed, stopping at the second stop layer, and the first dielectric layer, the second dielectric layer, the third dielectric layer, and the semiconductor channel are sequentially formed in the channel hole. In some implementations, the second dielectric layer includes a dielectric material different from the first and third dielectric layers. For example, the second dielectric layer may include silicon nitride. - As illustrated in
FIG. 3B , each channel hole is an opening extending vertically through and beyonddielectric stack 308 and fillinglayer 306, stopping atsecond stop layer 304. In some implementations, a plurality of openings are formed, such that each opening becomes the location for growing anindividual channel structure 314 in the later process. In some implementations, fabrication processes for forming the channel holes ofchannel structures 314 include wet etching and/or dry etching, such as deep RIE (DRIE). The etching of the channel holes continues until being stopped bysecond stop layer 304, such as silicon oxide or polysilicon, according to some implementations. In some implementations, the etching conditions, such as etching rate and time, can be controlled to ensure that each channel hole has reached and stopped bysecond stop layer 304 to minimize the gouging variations among the channel holes andchannel structures 314 formed therein. It is understood that depending on the specific etching selectivity, one or more channel holes may extend intosecond stop layer 304 to a small extent, which is still viewed as being stopped bysecond stop layer 304 in the present disclosure. - As illustrated in
FIG. 3B , a firstdielectric layer 317, asecond dielectric layer 316, a thirddielectric layer 315, and asemiconductor channel 318 are sequentially formed in this order along sidewalls and the bottom surface of the channel hole. In some implementations, first, second, and thirddielectric layers Semiconductor channel 318 then can be formed by depositing a semiconductor material, such as polysilicon (e.g., undoped polysilicon), over thirddielectric layer 315 using one or more thin film deposition processes, such as ALD, CVD, PVD, any other suitable processes, or any combination thereof. In some implementations, a first silicon oxide layer, a silicon nitride layer, a second silicon oxide layer, and a polysilicon layer (a “SONO” structure) are sequentially deposited to form firstdielectric layer 317,second dielectric layer 316, thirddielectric layer 315, andsemiconductor channel 318. - As illustrated in
FIG. 3B , acapping layer 319 is formed in the channel hole and oversemiconductor channel 318 to fully or partially fill the channel hole (e.g., without or with an air gap). Cappinglayer 319 can be formed by depositing a dielectric material, such as silicon oxide, using one or more thin film deposition processes, such as ALD, CVD, PVD, any other suitable processes, or any combination thereof. A channel plug can then be formed in the top portion of the channel hole. A recess can be formed in the top portion of the channel hole by wet etching and/or drying etching parts ofsemiconductor channel 318 andcapping layer 319 in the top portion of the channel hole. The channel plug can then be formed by depositing semiconductor materials, such as polysilicon, into the recess by one or more thin film deposition processes, such as CVD, PVD, ALD, or any combination thereof.Channel structure 314 is thereby formed through and beyonddielectric stack 308 and fillinglayer 306, stopping atsecond stop layer 304, according to some implementations. - As illustrated in
FIG. 3C , aslit 320 is an opening that extends vertically throughdielectric stack 308 and stops at fillinglayer 306. In some implementations, fabrication processes for formingslit 320 include wet etching and/or dry etching, such as DRIE. A gate replacement then can be performed throughslit 320 to replacedielectric stack 308 with a memory stack 330 (shown inFIG. 3E ). - As illustrated in
FIG. 3D ,lateral recesses 322 are first formed by removing stack sacrificial layers 312 (shown inFIG. 3C ) throughslit 320. In some implementations, stacksacrificial layers 312 are removed by applying etchants throughslit 320, creatinglateral recesses 322 interleaved between stack dielectric layers 310. The etchants can include any suitable etchants that etch stacksacrificial layers 312 selective to stackdielectric layers 310. - As illustrated in
FIG. 3E , stack conductive layers 328 (including gate electrodes and adhesive layers) are deposited into lateral recesses 322 (shown inFIG. 3D ) throughslit 320. In some implementations, a gate dielectric layer 332 is deposited intolateral recesses 322 prior to stack conductive layers 328, such that stack conductive layers 328 are deposited on gate dielectric layer 332. Stack conductive layers 328, such as metal layers, can be deposited using one or more thin film deposition processes, such as ALD, CVD, PVD, any other suitable processes, or any combination thereof. In some implementations, gate dielectric layer 332, such as a high-k dielectric layer, is formed along the sidewall and at the bottom ofslit 320 as well.Memory stack 330 including interleaved stack conductive layers 328 and stackdielectric layers 310 is thereby formed, replacing dielectric stack 308 (shown inFIG. 3D ), according to some implementations. - As illustrated in
FIG. 3E , an insulatingstructure 336 extending vertically throughmemory stack 330 is formed, stopping on the top surface of fillinglayer 306. Insulatingstructure 336 can be formed by depositing one or more dielectric materials, such as silicon oxide, intoslit 320 to fully or partially fill slit 320 (with or without an air gap) using one or more thin film deposition processes, such as ALD, CVD, PVD, any other suitable processes, or any combination thereof. In some implementations, insulatingstructure 336 includes gate dielectric layer 332 (e.g., including high-k dielectrics) and a dielectric capping layer 334 (e.g., including silicon oxide). In some implementations, dielectric capping layer 334 may partially fill theslit 320, and a polysilicon core layer 335 may fill the remaining space ofslit 320 as part of insulatingstructure 336 to adjust the mechanical properties, such as hardness or stress, of insulatingstructure 336. - As illustrated in
FIG. 3F , after the formation of insulatingstructure 336, local contacts, including channellocal contacts 344 and word linelocal contacts 342, andperipheral contacts memory stack 330 by depositing dielectric materials, such as silicon oxide or silicon nitride, using one or more thin film deposition processes, such as CVD, PVD, ALD, or any combination thereof, on top ofmemory stack 330. Channellocal contacts 344, word linelocal contacts 342, andperipheral contacts - As illustrated in
FIG. 3F , abonding layer 346 is formed above channellocal contacts 344, word linelocal contacts 342, andperipheral contacts Bonding layer 346 includes bonding contacts electrically connected to channellocal contacts 344, word linelocal contacts 342, andperipheral contacts form bonding layer 346, an ILD layer is deposited using one or more thin film deposition processes, such as CVD, PVD, ALD, or any combination thereof, and the bonding contacts are formed through the ILD layer using wet etching and/or dry etching, e.g., RIE, followed by one or more thin film deposition processes, such as ALD, CVD, PVD, any other suitable processes, or any combination thereof. -
Method 500 proceeds tooperation 508, as illustrated inFIG. 5 , in which the first substrate and the second substrate are bonded in a face-to-face manner, such that the memory stack is above the peripheral circuit. The bonding can include hybrid bonding. As illustrated inFIG. 3G ,carrier substrate 302 and components formed thereon (e.g.,memory stack 330 andchannel structures 314 formed therethrough) are flipped upside down.Bonding layer 346 facing down is bonded withbonding layer 348 facing up, i.e., in a face-to-face manner, thereby forming abonding interface 354 betweencarrier substrate 302 andsilicon substrate 350, according to some implementations. In some implementations, a treatment process, e.g., a plasma treatment, a wet treatment, and/or a thermal treatment, is applied to the bonding surfaces prior to the bonding. After the bonding, the bonding contacts inbonding layer 346 and the bonding contacts inbonding layer 348 are aligned and in contact with one another, such thatmemory stack 330 andchannel structures 314 formed therethrough can be electrically connected toperipheral circuits 352 and are aboveperipheral circuits 352. -
Method 500 proceeds tooperation 510, as illustrated inFIG. 5 , in which the second substrate and part of the channel structure extending beyond the filling layer are sequentially removed to expose part of the channel structure. The removal can be performed from the backside of the second substrate. As shown inFIG. 6 , in some implementations, to sequentially remove the second substrate and the part of the channel structure, at 602, the second substrate is removed, stopping at the first stop layer; at 604, the first stop layer is removed, stopping at the second stop layer; at 606, the second stop layer and the part of the channel structure are removed, stopping at the filling layer. In some implementations, the removed part of the channel structure extends into the second stop layer, and the second stop layer and the part of the channel structure extending into the second stop layer are polished. - As illustrated in
FIG. 3H , carrier substrate 302 (and a pad oxide layer betweencarrier substrate 302 andfirst stop layer 303, shown inFIG. 3G ) are completely removed from the backside until being stopped by first stop layer 303 (e.g., a silicon nitride layer).Carrier substrate 302 can be completely removed using CMP, grinding, dry etching, and/or wet etching. In some implementations,carrier substrate 302 is peeled off In some implementations in whichcarrier substrate 302 includes silicon andfirst stop layer 303 includes silicon nitride,carrier substrate 302 is removed using silicon CMP, which can be automatically stopped when reachingfirst stop layer 303 having materials other than silicon, i.e., acting as a backside CMP stop layer. In some implementations, carrier substrate 302 (a silicon substrate) is removed using wet etching by tetramethylammonium hydroxide (TMAH), which is automatically stopped when reachingfirst stop layer 303 having materials other than silicon, i.e., acting as a backside etch stop layer.First stop layer 303 can ensure the complete removal ofcarrier substrate 302 without the concern of thickness uniformity after thinning. - As shown in
FIG. 3I , first and second stop layers 303 and 304 (shown inFIG. 3H ) then can be completely removed as well using wet etching with suitable etchants, such as phosphoric acid and hydrofluoric acid, until being stopped by fillinglayer 306 having a different material (e.g., polysilicon) fromsecond stop layer 304. As shown inFIG. 3I , part ofchannel structure 314 extending beyond fillinglayer 306 is removed, such that the upper end ofchannel structure 314 becomes flush with the top surface of fillinglayer 306. In some implementations in which part ofchannel structure 314 extends intosecond stop layer 304,second stop layer 304 and the part ofchannel structure 314 extending intosecond stop layer 304 are removed together by polishing, such as CMP, stopping at fillinglayer 306. It is understood that in case thatchannel structure 314 does not extend beyond fillinglayer 306 and intosecond stop layer 304, the removal of the upper end ofchannel structure 314 may be skipped. - The removal of parts of
channel structure 314 from the backside is much less challenging and has a higher production yield compared with the known solutions using front side wet etching via the openings (e.g., slit 320 inFIG. 3D ) throughdielectric stack 308/memory stack 330 with a high aspect ratio (e.g., greater than 50). By avoiding the issues introduced by the high aspect ratio ofslit 320, the fabrication complexity and cost can be reduced, and the yield can be increased. Also, the vertical scalability (e.g., the increasing level ofdielectric stack 308/memory stack 330) can be improved as well. -
Method 500 proceeds tooperation 512, as illustrated inFIG. 5 , in which part of the second dielectric layer of the channel structure is replaced with a fourth dielectric layer including a dielectric material different from the second dielectric layer. As shown inFIG. 6 , in some implementations, to replace the part of the second dielectric layer of the channel structure with the fourth dielectric layer, the part of the second dielectric layer is etched back to form a recess at 608, and the fourth dielectric layer is deposited to fill the recess at 610. - As illustrated in
FIG. 3J , part of seconddielectric layer 316 is removed to form arecess 321 surrounded by the top portions of first and thirddielectric layers dielectric layer 316 ofchannel structure 314 may be etched back toform recess 321, for example, using dry etching and/or wet etching. The etching of seconddielectric layer 316 can be controlled by controlling the etching time and/or etching rate, such that the etching does not continue beyond the source select gate line(s) (e.g., one or more stack conductive layers 328 closest to filling layer 306). - As illustrated in
FIG. 3K , a fourthdielectric layer 323 is deposited to partially or fully fill recess 321 (inFIG. 3J ), such that the removed part of seconddielectric layer 316 is replaced by fourthdielectric layer 323.Fourth dielectric layer 323 can be in contact with the remainder of seconddielectric layer 316 along the vertical direction, as well as in contact with first and thirddielectric layers dielectric layer 323 includes silicon oxide, the same dielectric material of first and thirddielectric layers dielectric layer 316 includes silicon nitride. To form fourthdielectric layer 323, a dielectric material (e.g., silicon nitride) can be deposited inrecess 321 using one or more thin film deposition processes, such as ALD, CVD, PVD, any other suitable processes, or any combination thereof, followed by CMP to remove the excess dielectric material. - It is understood that in some examples,
recess 321 may be partially filled with fourthdielectric layer 323, such that an air gap is also formed in fourthdielectric layer 323. It is further understood that in some examples,recess 321 may not be filled with fourthdielectric layer 323 at all, such thatrecess 321 remains as an air gap in the final product the 3D memory device. - As shown in
FIG. 6 , in some implementations, parts of the first, third, and fourth dielectric layers that extend into the filling layer are removed to form a recess at 612, and part of the semiconductor channel exposed by the recess is doped at 614. - As illustrated in
FIG. 3L , parts of first, third, and fourthdielectric layers capping layer 319 are removed to form arecess 325 to expose the top portion ofsemiconductor channel 318. For example, first, third, and fourthdielectric layers capping layer 319 ofchannel structure 314 may have the same dielectric material, such as silicon oxide, and thus, may be selectively etched back againstsemiconductor channel 318 having polysilicon using wet etching with hydrofluoric acid as the etchant. The etching of first, third, and fourthdielectric layers capping layer 319 can be controlled by controlling the etching time and/or etching rate, such that the etching does not continue beyond fillinglayer 306 intomemory stack 330. The formation ofrecess 325 can expose part ofsemiconductor channel 318. In some implementations, the top portion ofsemiconductor channel 318 exposed byrecess 325 is doped to increase its conductivity. For example, a tilted ion implantation process may be performed to dope the top portion of semiconductor channel 318 (e.g., including polysilicon) exposed byrecess 325 with any suitable dopants (e.g., N-type dopants such as P, As, or Sb) to a desired doping concentration. -
Method 500 proceeds tooperation 514, as illustrated inFIG. 5 , in which a doped semiconductor layer in contact with the exposed part of the semiconductor channel is formed. In some implementations, the dopants include an N-type dopant. As shown inFIG. 6 , in some implementations, to form the doped semiconductor layer, at 616, a layer of polysilicon is deposited into the recess and onto the filling layer, and at 612, the deposited layer of polysilicon is doped. - As illustrated in
FIG. 3M , a dopedsemiconductor layer 360 is formed in recess 325 (shown inFIG. 3J ), surrounding and in contact with the exposed part ofsemiconductor channel 318, as well as outside ofrecess 321 on fillinglayer 306. In some implementations, to form dopedsemiconductor layer 360, a semiconductor layer (e.g., polysilicon) is deposited inrecess 325 in contact with the exposed part ofsemiconductor channel 318, first, third, and fourthdielectric layers capping layer 319, as well as outside ofrecess 321 in contact with fillinglayer 306 using one or more thin film deposition processes, such as ALD, CVD, PVD, any other suitable processes, or any combination thereof. The deposited semiconductor layer can be doped with N-type dopant(s), such as P, As, or Sb, using ion implantation and/or thermal diffusion. In some implementations, to form dopedsemiconductor layer 360, in-situ doping of N-type dopants, such as P, As, or Sb, is performed when depositing the semiconductor layer intorecess 325 and on fillinglayer 306. In some implementations, a CMP process can be performed to remove any excess dopedsemiconductor layer 360 as needed. -
Method 500 proceeds tooperation 516, as illustrated inFIG. 5 , in which the doped semiconductor layer and the part of the semiconductor channel that is in contact with the doped semiconductor layer are locally activated. In some implementations, to locally activate, heat is applied in a confined area having the doped semiconductor layer and the part of the semiconductor channel to activate dopants in the doped semiconductor layer and the part of the semiconductor channel. The confined area can be between the stack structure and the doped semiconductor layer. In some implementations, the doping concentration of the doped semiconductor layer and the doping concentration of the part of the semiconductor channel in contact with the doped semiconductor layer each is between 1019 cm−3 and 1021 cm−3 after the activation. - As illustrated in
FIG. 3N , dopedsemiconductor layer 360 and the part ofsemiconductor channel 318 in contact with dopedsemiconductor layer 360 are locally activated. In some implementations, heat is applied in a confined area having dopedsemiconductor layer 360 and the part ofsemiconductor channel 318 to activate the dopant(s) therein, such as N-type dopants (e.g., P, As, or Sb). For example, the confined area may be betweenmemory stack 330 and dopedsemiconductor layer 360 in the vertical direction. The heat can be applied and focused by any suitable techniques, such as annealing, laser, ultrasound, or any other suitable thermal process. In some implementations, the confined area that can be affected by the heat during the local activation process does not extend to and beyondbonding interface 354 to avoidheating bonding interface 354 and Cu interconnects used for connectingperipheral circuits 352. The local activation process can activate the dopants doped into doped semiconductor layer 360 (and the exposed part ofsemiconductor channel 318 in case it is already doped). As a result, the doping concentration of dopedsemiconductor layer 360 and the doping concentration of the exposed part ofsemiconductor channel 318 each is between 1019 cm−3 and 1021 cm−3 after the activation. In some implementations, the local activation process is controlled such that the dopants in doped semiconductor layer 360 (and in the exposed part ofsemiconductor channel 318 in case it is already doped) can diffuse from the source ofchannel structure 314 towards the drain ofchannel structure 314 until beyond the source select gate line(s) (e.g., one or more stack conductive layers 328 closest to filling layer 306), but not facing the word lines, as described above with respect toFIG. 2A . In case the exposed part ofsemiconductor channel 318 has not been doped yet, dopedsemiconductor layer 360 can act as the doping source during the local activation process to diffuse the dopants from dopedsemiconductor layer 360 intosemiconductor channel 318, such that at least the part ofsemiconductor channel 318 that is in contact with dopedsemiconductor layer 360 can become a doped portion, and dopedsemiconductor layer 360 and the doped portion ofsemiconductor channel 318 can have the same dopants and doping concentration. - The local activation process can activate the dopants such that the dopants can occupy the silicon lattices to reduce the contact resistance between doped
semiconductor layer 360 andsemiconductor channel 318 as well as to reduce the sheet resistance of dopedsemiconductor layer 360. On the other hand, by confining the heat during the local activation process into an area without heat-sensitive structures, any potential damages to the heat-sensitive structures, such asbonding interface 354 and Cu interconnects used for connectingperipheral circuits 352, can be reduced or avoided. -
Method 500 proceeds tooperation 518, as illustrated inFIG. 5 , in which a source contact is formed in contact with the doped semiconductor layer. As illustrated inFIG. 3O , one or more ILD layers 356 are formed on dopedsemiconductor layer 360. ILD layers 356 can be formed by depositing dielectric materials on the top surface of dopedsemiconductor layer 360 using one or more thin film deposition processes, such as ALD, CVD, PVD, any other suitable processes, or any combination thereof. As illustrated inFIG. 3P ,source contact openings 358 can be formed throughILD layers 356 to expose parts of dopedsemiconductor layer 360. In some implementations,source contact opening 358 is formed using wet etching and/or dry etching, such as RIE. - As illustrated in
FIG. 3Q , a source contact, as part ofconductive layer 370, is formed in each source contact opening 358 (shown inFIG. 3P ) at the backside of fillinglayer 306. The source contact is above and in contact with dopedsemiconductor layer 360, according to some implementations. In some implementations,conductive layer 370, such as Al, is deposited intosource contact opening 358 using one or more thin film deposition processes, such as ALD, CVD, PVD, any other suitable processes, or any combination thereof, to fillsource contact opening 358. A planarization process, such as OH, can then be performed to remove excessconductive layer 370. - As illustrated in
FIG. 3Q , in some implementations,conductive layer 370 also includes a redistribution layer above and in contact with the source contacts. That is,conductive layer 370 is not only deposited intosource contact openings 358 as the source contacts, but also deposited outside ofsource contact openings 358 onto ILD layers 356 as the redistribution layer that electrically connects multiple source contacts, according to some implementations. - As illustrated in
FIG. 3Q , in some implementations,conductive layer 370 further includes contacts extending throughILD layers 356, dopedsemiconductor layer 360, and fillinglayer 306. That is,conductive layer 370 is not only deposited intosource contact openings 358 as the source contacts, but also deposited intocontact openings 363 and 361 (shown inFIG. 3P ) as the contacts that are electrically connected toperipheral contacts FIGS. 3Q and 3P ,contact openings spacer layer 371, ILD layers 356, dopedsemiconductor layer 360, and fillinglayer 306 are formed using wet etching and/or dry etching, such as RIE. In some implementations,contact openings peripheral contacts contact openings peripheral contacts peripheral contacts FIG. 3P , aspacer 362 is formed fromspacer layer 371 along the sidewalls ofcontact openings semiconductor layer 360. -
FIGS. 4A and 4B illustrate a fabrication process for forming another exemplary 3D memory device, according to some implementations of the present disclosure. Examples of the 3D memory device depicted inFIGS. 4A and 4B include3D memory device 160 depicted inFIG. 1B . Different fromFIG. 3L in whichrecess 325 is formed by etching back first, third, and fourthdielectric layers capping layer 319, as shown inFIG. 4A , the top portion ofsemiconductor channel 318 is doped to increase its conductivity without first etching back first, third, and fourthdielectric layers capping layer 319 to expose part ofsemiconductor channel 318. For example, a tilted ion implantation process may be performed to dope the top portion of semiconductor channel 318 (e.g., including polysilicon) with any suitable dopants (e.g., N-type dopants such as P, As, or Sb) to a desired doping concentration. - In some implementations, to form the doped semiconductor layer, a layer of polysilicon is deposited onto the filling layer, and the deposited layer of polysilicon is doped. As shown in
FIG. 4A , dopedsemiconductor layer 360 is formed on fillinglayer 306 as well as on the upper end ofchannel structure 314. In some implementations, to form dopedsemiconductor layer 360, semiconductor layer (e.g., polysilicon) is deposited on fillinglayer 306 using one or more thin film deposition processes, such as ALD, CVD, PVD, any other suitable processes, or any combination thereof. The deposited semiconductor layer can be doped with N-type dopant(s), such as P, As, or Sb, using ion implantation and/or thermal diffusion. In some implementations, to form dopedsemiconductor layer 360, in-situ doping of N-type dopants, such as P, As, or Sb, is performed when depositing the semiconductor layer on fillinglayer 306. In some implementations, a CHIP process can be performed to remove any excess dopedsemiconductor layer 360 as needed. - As shown in
FIG. 4B , dopedsemiconductor layer 360 and the doped portion ofsemiconductor channel 318 are locally activated. In some implementations, heat is applied in a confined area having dopedsemiconductor layer 360 and the doped portion ofsemiconductor channel 318 to activate the dopant(s) therein, such as N-type dopants (e.g., P, As, or Sb). The local activation process can activate the dopants doped into dopedsemiconductor layer 360 and the doped portion ofsemiconductor channel 318. As a result, the doping concentration of dopedsemiconductor layer 360 and the doping concentration of the doped portion ofsemiconductor channel 318 each is between 1019 cm−3 and 1021 cm−3 after the activation. In some implementations, the local activation process is controlled such that the dopants in dopedsemiconductor layer 360 and the doped portion ofsemiconductor channel 318 can diffuse from the source ofchannel structure 314 towards the drain ofchannel structure 314 until beyond the source select gate line(s) (e.g., one or more stack conductive layers 328 closest to filling layer 306), but not facing the word lines, as described above with respect toFIG. 2A . - According to one aspect of the present disclosure, a 3D memory device includes a stack structure including interleaved conductive layers and dielectric layers, a doped semiconductor layer, and a channel structure extending through the stack structure and in contact with the doped semiconductor layer. The channel structure includes a composite dielectric film and a semiconductor channel along a first direction. The composite dielectric film includes a gate dielectric portion and a memory portion along a second direction perpendicular to the first direction. A part of the gate dielectric portion faces, along the first direction, one of the conductive layers that is closest to the doped semiconductor layer.
- In some implementations, the memory portion of the composite dielectric film includes a blocking layer, a storage layer, and a tunneling layer stacking along the first direction, and the gate dielectric portion of the composite dielectric film comprises a first gate dielectric layer, a second gate dielectric layer, and a third gate dielectric layer.
- In some implementations, the blocking layer and the first gate dielectric layer include a same dielectric material, the tunneling layer and the third gate dielectric layer include a same dielectric material, and the storage layer and the second gate dielectric layer include different dielectric materials.
- In some implementations, the storage layer includes silicon nitride.
- In some implementations, each of the blocking layer, the tunneling layer, and the first and third gate dielectric layers includes silicon oxide.
- In some implementations, the first, second, and third dielectric layers include a same dielectric material.
- In some implementations, the one of the conductive layers includes a source select gate line.
- In some implementations, the semiconductor channel includes a doped portion, and a part of the doped portion faces, along the first direction, the one of the conductive layers that is closest to the doped semiconductor layer.
- In some implementations, the doped portion of the semiconductor channel and the doped semiconductor layer each includes N-type doped polysilicon.
- In some implementations, the 3D memory device further includes a filling layer between the stack structure and the doped semiconductor layer.
- In some implementations, the doped semiconductor layer includes a plate and a plug extending from the plate into the filling layer and in contact with the semiconductor channel.
- In some implementations, the doped semiconductor layer is configured to generate GIDL-assisted body bias when performing an erase operation.
- In some implementations, the composite dielectric film radially circumscribes the semiconductor channel along the first direction.
- According to another aspect of the present disclosure, a 3D memory device includes a stack structure including interleaved conductive layers and dielectric layers, and a channel structure extending through the stack structure. The conductive layers include one or more source select gate lines and a plurality of word lines. The channel structure includes a composite dielectric film and a semiconductor channel along a first direction. The composite dielectric film includes a gate dielectric portion and a memory portion along a second direction perpendicular to the first direction. A part of the gate dielectric portion faces, along the first direction, the one or more source select gate lines. The semiconductor channel includes a doped portion. A part of the doped portion faces, along the first direction, the one or more source select gate lines.
- In some implementations, the composite dielectric film radially circumscribes the semiconductor channel along the first direction.
- In some implementations, the 3D memory device further includes a doped semiconductor layer in contact with the doped portion of the semiconductor channel. In some implementations, the source select gate lines are closer to the doped semiconductor layer than the word lines.
- In some implementations, the memory portion of the composite dielectric film includes a blocking layer, a storage layer, and a tunneling layer stacking along the first direction, and the gate dielectric portion of the composite dielectric film includes a first gate dielectric layer, a second gate dielectric layer, and a third gate dielectric layer.
- In some implementations, the blocking layer and the first gate dielectric layer include a same dielectric material, the tunneling layer and the third gate dielectric layer include a same dielectric material, and the storage layer and the second gate dielectric layer include different dielectric materials.
- In some implementations, the storage layer includes silicon nitride.
- In some implementations, each of the blocking layer, the tunneling layer, and the first and third gate dielectric layers includes silicon oxide.
- In some implementations, the first, second, and third dielectric layers include a same dielectric material.
- In some implementations, the 3D memory device further includes a filling layer between the stack structure and the doped semiconductor layer.
- In some implementations, the doped semiconductor layer includes a plate and a plug extending from the plate into the filling layer and in contact with the semiconductor channel.
- In some implementations, the doped semiconductor layer is configured to generate GIDL-assisted body bias when performing an erase operation.
- In some implementations, the doped portion of the semiconductor channel and the doped semiconductor layer each includes N-type doped polysilicon.
- According to still another aspect of the present disclosure, a system includes a 3D memory device configured to store data and a controller circuit coupled to the 3D memory device. The 3D memory device includes a stack structure including interleaved conductive layers and dielectric layers, and a channel structure extending through the stack structure. The conductive layers include one or more source select gate lines and a plurality of word lines. The channel structure includes a composite dielectric film and a semiconductor channel along a first direction. The composite dielectric film includes a gate dielectric portion and a memory portion along a second direction perpendicular to the first direction. A part of the gate dielectric portion faces, along the first direction, the one or more source select gate lines. The semiconductor channel includes a doped portion. A part of the doped portion faces, along the first direction, the one or more source select gate lines. The controller circuit is configured to operate the composite dielectric film via the conductive layers.
- According to yet another aspect of the present disclosure, a method for forming a 3D memory device is provided. A filling layer is formed above a substrate. A stack structure is formed above the filling layer. A channel structure extending through and beyond the stack structure and the filling layer is formed. The channel structure includes a first dielectric layer, a second dielectric layer, a third dielectric layer, and a semiconductor channel. The substrate and a part of the channel structure extending beyond the filling layer are sequentially removed to expose a part of the channel structure. A part of the second dielectric layer of the channel structure is replaced with a fourth dielectric layer including a dielectric material different from the second dielectric layer.
- In some implementations, the second dielectric layer includes a dielectric material different from the first and third dielectric layers.
- In some implementations, the second dielectric layer includes silicon nitride.
- In some implementations, to replace the part of the second dielectric layer of the channel structure with the fourth dielectric layer, the part of the second dielectric layer is etched back to form a recess, and the fourth dielectric layer is deposited to fill the recess.
- In some implementations, a doped semiconductor layer is formed in contact with the semiconductor channel, and the doped semiconductor layer and the part of the semiconductor channel in contact with the doped semiconductor layer are locally activated.
- In some implementations, to locally activate, heat is applied in a confined area having the doped semiconductor layer and the part of the semiconductor channel to activate dopants in the doped semiconductor layer and the part of the semiconductor channel.
- In some implementations, the confined area is between the stack structure and the doped semiconductor layer.
- In some implementations, prior to forming the doped semiconductor layer, the part of the semiconductor channel is doped.
- In some implementations, parts of the first, third, and fourth dielectric layers that extend into the filling layer are removed to form a recess.
- In some implementations, to form the doped semiconductor layer, a layer of polysilicon is deposited into the recess and onto the filling layer, and the deposited layer of polysilicon is doped.
- In some implementations, a first stop layer and a second stop layer are sequentially formed between the substrate and the filling layer.
- In some implementations, the first stop layer includes silicon oxide or silicon nitride, the second stop layer includes silicon oxide or polysilicon, and the filling layer includes polysilicon, a high-k dielectric, or a metal.
- In some implementations, to form the channel structure, a channel hole extending through the stack structure and the filling layer is formed, stopping at the second stop layer, and the first dielectric layer, the second dielectric layer, the third dielectric layer, and the semiconductor channel are sequentially formed in the channel hole.
- In some implementations, to sequentially remove the substrate and the part of the channel structure, the substrate is removed, stopping at the first stop layer, the first stop layer is removed, stopping at the second stop layer, and the second stop layer and the part of the channel structure are removed, stopping at the filling layer.
- In some implementations, after locally activating the doped semiconductor layer, a source contact is formed in contact with the doped semiconductor layer.
- The foregoing description of the specific implementations can be readily modified and/or adapted for various applications. Therefore, such adaptations and modifications are intended to be within the meaning and range of equivalents of the disclosed implementations, based on the teaching and guidance presented herein.
- The breadth and scope of the present disclosure should not be limited by any of the above-described exemplary implementations, but should be defined only in accordance with the following claims and their equivalents.
Claims (20)
1. A three-dimensional (3D) memory device, comprising:
a stack structure comprising interleaved conductive layers and dielectric layers;
a doped semiconductor layer; and
a channel structure extending through the stack structure and in contact with the doped semiconductor layer, the channel structure comprising a composite dielectric film and a semiconductor channel along a first direction, wherein the composite dielectric film comprises a gate dielectric portion and a memory portion along a second direction perpendicular to the first direction, and a part of the gate dielectric portion facing, along the first direction, one of the conductive layers that is closest to the doped semiconductor layer.
2. The 3D memory device of claim 1 , wherein
the memory portion of the composite dielectric film comprises a blocking layer, a storage layer, and a tunneling layer stacking along the first direction; and
the gate dielectric portion of the composite dielectric film comprises a first gate dielectric layer, a second gate dielectric layer, and a third gate dielectric layer.
3. The 3D memory device of claim 2 , wherein
the blocking layer and the first gate dielectric layer comprise a same dielectric material;
the tunneling layer and the third gate dielectric layer comprise a same dielectric material; and
the storage layer and the second gate dielectric layer comprise different dielectric materials.
4. The 3D memory device of claim 2 , wherein the storage layer comprises silicon nitride.
5. The 3D memory device of claim 3 , wherein each of the blocking layer, the tunneling layer, and the first and third gate dielectric layers comprises silicon oxide.
6. The 3D memory device of claim 2 , wherein the first, second, and third dielectric layers comprise a same dielectric material.
7. The 3D memory device of claim 1 , wherein the one of the conductive layers comprises a source select gate line.
8. The 3D memory device of claim 1 , wherein
the semiconductor channel comprises a doped portion; and
a part of the doped portion faces, along the first direction, the one of the conductive layers that is closest to the doped semiconductor layer.
9. The 3D memory device of claim 8 , wherein the doped portion of the semiconductor channel and the doped semiconductor layer each comprises N-type doped polysilicon.
10. The 3D memory device of claim 1 , further comprising a filling layer between the stack structure and the doped semiconductor layer.
11. The 3D memory device of claim 10 , wherein the doped semiconductor layer comprises a plate and a plug extending from the plate into the filling layer and in contact with the semiconductor channel.
12. A three-dimensional (3D) memory device, comprising:
a stack structure comprising interleaved conductive layers and dielectric layers, wherein the conductive layers comprise one or more source select gate lines and a plurality of word lines; and
a channel structure extending through the stack structure, the channel structure comprising a composite dielectric film and a semiconductor channel along a first direction, wherein
the composite dielectric film comprises a gate dielectric portion and a memory portion along a second direction perpendicular to the first direction, a part of the gate dielectric portion facing, along the first direction, the one or more source select gate lines; and
the semiconductor channel comprises a doped portion, a part of the doped portion facing, along the first direction, the one or more source select gate lines.
13. A method for forming a three-dimensional (3D) memory device, comprising:
forming a filling layer above a substrate;
forming a stack structure above the filling layer;
forming a channel structure extending through and beyond the stack structure and the filling layer, the channel structure comprising a first dielectric layer, a second dielectric layer, a third dielectric layer, and a semiconductor channel;
sequentially removing the substrate and a part of the channel structure extending beyond the filling layer to expose a part of the channel structure; and
replacing a part of the second dielectric layer of the channel structure with a fourth dielectric layer comprising a dielectric material different from the second dielectric layer.
14. The method of claim 13 , wherein the second dielectric layer comprises a dielectric material different from the first and third dielectric layers.
15. The method of claim 13 , wherein replacing the part of the second dielectric layer of the channel structure with the fourth dielectric layer comprises:
etching back the part of the second dielectric layer to form a recess; and
depositing the fourth dielectric layer to fill the recess.
16. The method of claim 13 , further comprising:
forming a doped semiconductor layer in contact with the semiconductor channel; and
locally activating the doped semiconductor layer and the part of the semiconductor channel in contact with the doped semiconductor layer.
17. The method of claim 16 , further comprising, prior to forming the doped semiconductor layer, doping the part of the semiconductor channel.
18. The method of claim 16 , further comprising removing parts of the first, third, and fourth dielectric layers that extend into the filling layer to form a recess.
19. The method of claim 18 , wherein forming the doped semiconductor layer comprises:
depositing a layer of polysilicon into the recess and onto the filling layer; and
doping the deposited layer of polysilicon.
20. The method of claim 16 , wherein forming the doped semiconductor layer comprises:
depositing a layer of polysilicon onto the filling layer; and
doping the deposited layer of polysilicon.
Applications Claiming Priority (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
PCT/CN2021/082026 WO2022198368A1 (en) | 2021-03-22 | 2021-03-22 | Three-dimensional memory devices and methods for forming the same |
Related Parent Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
PCT/CN2021/082026 Continuation WO2022198368A1 (en) | 2021-03-22 | 2021-03-22 | Three-dimensional memory devices and methods for forming the same |
Publications (1)
Publication Number | Publication Date |
---|---|
US20220302151A1 true US20220302151A1 (en) | 2022-09-22 |
Family
ID=76876002
Family Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US17/352,244 Pending US20220302151A1 (en) | 2021-03-22 | 2021-06-18 | Three-dimensional memory devices and methods for forming the same |
Country Status (7)
Country | Link |
---|---|
US (1) | US20220302151A1 (en) |
EP (1) | EP4282003A1 (en) |
JP (1) | JP2024512525A (en) |
KR (1) | KR20230137467A (en) |
CN (1) | CN113169188A (en) |
TW (1) | TWI791218B (en) |
WO (1) | WO2022198368A1 (en) |
Cited By (1)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US20230209836A1 (en) * | 2021-12-29 | 2023-06-29 | Taiwan Semiconductor Manufacturing Company, Ltd. | Memory device and method for fabricating the same |
Families Citing this family (1)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
WO2023077264A1 (en) * | 2021-11-02 | 2023-05-11 | 中国科学院微电子研究所 | Storage cell, and three-dimensional memory and operation method therefor |
Citations (11)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US8779499B2 (en) * | 2011-04-19 | 2014-07-15 | Kabushiki Kaisha Toshiba | Nonvolatile semiconductor memory device and method of manufacturing the same |
US9406693B1 (en) * | 2015-04-20 | 2016-08-02 | Sandisk Technologies Llc | Selective removal of charge-trapping layer for select gate transistors and dummy memory cells in 3D stacked memory |
US10367000B2 (en) * | 2017-03-23 | 2019-07-30 | Toshiba Memory Corporation | Semiconductor device and method for manufacturing same |
US10748927B1 (en) * | 2019-02-05 | 2020-08-18 | Sandisk Technologies Llc | Three-dimensional memory device with drain-select-level isolation structures and method of making the same |
US11069707B2 (en) * | 2019-10-29 | 2021-07-20 | Sandisk Technologies Llc | Variable die size memory device and methods of manufacturing the same |
US11211403B2 (en) * | 2017-11-27 | 2021-12-28 | Samsung Electronics Co., Ltd. | Nonvolatile memory device having a vertical structure and a memory system including the same |
US11348910B2 (en) * | 2019-09-02 | 2022-05-31 | Samsung Electronics Co., Ltd. | Non-volatile memory device |
US11482531B2 (en) * | 2021-02-08 | 2022-10-25 | Sandisk Technologies Llc | Three-dimensional memory device including multi-bit charge storage elements and methods for forming the same |
US11552000B2 (en) * | 2017-03-10 | 2023-01-10 | Kioxia Corporation | Semiconductor device and method for manufacturing same |
US11594544B2 (en) * | 2019-11-13 | 2023-02-28 | Samsung Electronics Co., Ltd. | Semiconductor devices with string select channel for improved upper connection |
US11605644B2 (en) * | 2019-03-29 | 2023-03-14 | Yangtze Memory Technologies Co., Ltd. | Memory stacks having silicon nitride gate-to-gate dielectric layers and methods for forming the same |
Family Cites Families (20)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
JP2015079802A (en) * | 2013-10-15 | 2015-04-23 | 株式会社東芝 | Nonvolatile semiconductor memory device |
US9449983B2 (en) * | 2013-12-19 | 2016-09-20 | Sandisk Technologies Llc | Three dimensional NAND device with channel located on three sides of lower select gate and method of making thereof |
US9356040B2 (en) * | 2014-06-27 | 2016-05-31 | Macronix International Co., Ltd. | Junction formation for vertical gate 3D NAND memory |
KR102549452B1 (en) * | 2016-03-31 | 2023-06-30 | 에스케이하이닉스 주식회사 | Semiconductor device and manufacturing method thereof |
US10128265B2 (en) * | 2017-01-18 | 2018-11-13 | Micron Technology, Inc. | Memory cells, integrated structures and memory arrays |
KR102368932B1 (en) * | 2017-06-01 | 2022-03-02 | 삼성전자주식회사 | Semiconductor Memory Device |
US10438964B2 (en) * | 2017-06-26 | 2019-10-08 | Sandisk Technologies Llc | Three-dimensional memory device having direct source contact and metal oxide blocking dielectric and method of making thereof |
CN107527918B (en) * | 2017-08-31 | 2019-02-12 | 长江存储科技有限责任公司 | A kind of 3D nand memory memory cell structure and its manufacturing method |
US10283452B2 (en) * | 2017-09-15 | 2019-05-07 | Yangtze Memory Technology Co., Ltd. | Three-dimensional memory devices having a plurality of NAND strings |
CN107887395B (en) * | 2017-11-30 | 2018-12-14 | 长江存储科技有限责任公司 | NAND memory and preparation method thereof |
US10580783B2 (en) * | 2018-03-01 | 2020-03-03 | Sandisk Technologies Llc | Multi-tier three-dimensional memory device containing differential etch rate field oxides and method of making the same |
JP2019165135A (en) * | 2018-03-20 | 2019-09-26 | 東芝メモリ株式会社 | Semiconductor storage device |
JP7046228B2 (en) * | 2018-07-20 | 2022-04-01 | 長江存儲科技有限責任公司 | 3D memory element |
KR102585801B1 (en) * | 2018-07-27 | 2023-10-05 | 양쯔 메모리 테크놀로지스 씨오., 엘티디. | Multi-stack three-dimensional memory device and method of manufacturing same |
US11018151B2 (en) * | 2018-09-26 | 2021-05-25 | Sandisk Technologies Llc | Three-dimensional flat NAND memory device including wavy word lines and method of making the same |
KR102216132B1 (en) * | 2019-08-26 | 2021-02-16 | 에스케이하이닉스 주식회사 | Semiconductor device and manufacturing method of semiconductor device |
CN111354730B (en) * | 2020-03-12 | 2023-04-11 | 长江存储科技有限责任公司 | Three-dimensional memory and preparation method thereof |
CN111370423B (en) * | 2020-03-16 | 2023-01-17 | 长江存储科技有限责任公司 | Three-dimensional memory and manufacturing method thereof |
CN111801798B (en) * | 2020-05-27 | 2021-04-16 | 长江存储科技有限责任公司 | Three-dimensional memory device |
CN111799265B (en) * | 2020-06-30 | 2021-06-04 | 湘潭大学 | Three-dimensional NAND type ferroelectric field effect transistor memory and preparation method thereof |
-
2021
- 2021-03-22 EP EP21932003.3A patent/EP4282003A1/en active Pending
- 2021-03-22 JP JP2023557780A patent/JP2024512525A/en active Pending
- 2021-03-22 WO PCT/CN2021/082026 patent/WO2022198368A1/en active Application Filing
- 2021-03-22 KR KR1020237030671A patent/KR20230137467A/en active Search and Examination
- 2021-03-22 CN CN202180000915.0A patent/CN113169188A/en active Pending
- 2021-05-10 TW TW110116744A patent/TWI791218B/en active
- 2021-06-18 US US17/352,244 patent/US20220302151A1/en active Pending
Patent Citations (11)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US8779499B2 (en) * | 2011-04-19 | 2014-07-15 | Kabushiki Kaisha Toshiba | Nonvolatile semiconductor memory device and method of manufacturing the same |
US9406693B1 (en) * | 2015-04-20 | 2016-08-02 | Sandisk Technologies Llc | Selective removal of charge-trapping layer for select gate transistors and dummy memory cells in 3D stacked memory |
US11552000B2 (en) * | 2017-03-10 | 2023-01-10 | Kioxia Corporation | Semiconductor device and method for manufacturing same |
US10367000B2 (en) * | 2017-03-23 | 2019-07-30 | Toshiba Memory Corporation | Semiconductor device and method for manufacturing same |
US11211403B2 (en) * | 2017-11-27 | 2021-12-28 | Samsung Electronics Co., Ltd. | Nonvolatile memory device having a vertical structure and a memory system including the same |
US10748927B1 (en) * | 2019-02-05 | 2020-08-18 | Sandisk Technologies Llc | Three-dimensional memory device with drain-select-level isolation structures and method of making the same |
US11605644B2 (en) * | 2019-03-29 | 2023-03-14 | Yangtze Memory Technologies Co., Ltd. | Memory stacks having silicon nitride gate-to-gate dielectric layers and methods for forming the same |
US11348910B2 (en) * | 2019-09-02 | 2022-05-31 | Samsung Electronics Co., Ltd. | Non-volatile memory device |
US11069707B2 (en) * | 2019-10-29 | 2021-07-20 | Sandisk Technologies Llc | Variable die size memory device and methods of manufacturing the same |
US11594544B2 (en) * | 2019-11-13 | 2023-02-28 | Samsung Electronics Co., Ltd. | Semiconductor devices with string select channel for improved upper connection |
US11482531B2 (en) * | 2021-02-08 | 2022-10-25 | Sandisk Technologies Llc | Three-dimensional memory device including multi-bit charge storage elements and methods for forming the same |
Cited By (1)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US20230209836A1 (en) * | 2021-12-29 | 2023-06-29 | Taiwan Semiconductor Manufacturing Company, Ltd. | Memory device and method for fabricating the same |
Also Published As
Publication number | Publication date |
---|---|
TW202238946A (en) | 2022-10-01 |
TWI791218B (en) | 2023-02-01 |
WO2022198368A1 (en) | 2022-09-29 |
JP2024512525A (en) | 2024-03-19 |
CN113169188A (en) | 2021-07-23 |
EP4282003A1 (en) | 2023-11-29 |
KR20230137467A (en) | 2023-10-04 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
US20220302150A1 (en) | Three-dimensional memory devices and methods for forming the same | |
US20220302151A1 (en) | Three-dimensional memory devices and methods for forming the same | |
US20220302149A1 (en) | Three-dimensional memory devices and methods for forming the same | |
WO2023273477A1 (en) | Three-dimensional memory devices and methods for forming the same | |
US20220406795A1 (en) | Three-dimensional memory device with divided drain select gate lines and method for forming the same | |
US20230005944A1 (en) | Three-dimensional memory devices and methods for forming the same | |
US11935862B2 (en) | Three-dimensional memory devices and methods for forming the same | |
US20230005940A1 (en) | Three-dimensional memory device and method for forming the same | |
US20230413541A1 (en) | Three-dimensional memory devices and methods for forming the same | |
US20230005941A1 (en) | Three-dimensional memory devices and methods for forming the same | |
US11956958B2 (en) | Method for fabricating three-dimensional semiconductor device using buried stop layer in substrate | |
WO2024103569A1 (en) | Three-dimensional memory devices | |
US20240164100A1 (en) | Three-dimensional memory devices | |
WO2022246792A1 (en) | Three-dimensional memory device and method for forming the same | |
TWI840014B (en) | Memory device, memory system and method for forming memory device | |
US20230133874A1 (en) | Three-dimensional memory device having staircase structure and method for forming the same | |
US20240224520A1 (en) | Memory device containing tsg deck and method of forming the same | |
US20220384475A1 (en) | Three-dimensional memory device and method for forming the same |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
AS | Assignment |
Owner name: YANGTZE MEMORY TECHNOLOGIES CO., LTD., CHINA Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNORS:ZHANG, KUN;ZHOU, WENXI;XIA, ZHILIANG;SIGNING DATES FROM 20210610 TO 20210611;REEL/FRAME:056593/0739 |
|
STPP | Information on status: patent application and granting procedure in general |
Free format text: DOCKETED NEW CASE - READY FOR EXAMINATION |
|
STPP | Information on status: patent application and granting procedure in general |
Free format text: NON FINAL ACTION MAILED |
|
STPP | Information on status: patent application and granting procedure in general |
Free format text: RESPONSE TO NON-FINAL OFFICE ACTION ENTERED AND FORWARDED TO EXAMINER |
|
STPP | Information on status: patent application and granting procedure in general |
Free format text: NON FINAL ACTION MAILED |