US20210391425A1 - Transistors with sectioned extension regions - Google Patents
Transistors with sectioned extension regions Download PDFInfo
- Publication number
- US20210391425A1 US20210391425A1 US16/899,086 US202016899086A US2021391425A1 US 20210391425 A1 US20210391425 A1 US 20210391425A1 US 202016899086 A US202016899086 A US 202016899086A US 2021391425 A1 US2021391425 A1 US 2021391425A1
- Authority
- US
- United States
- Prior art keywords
- section
- region
- gate structure
- longitudinal axis
- extension
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Granted
Links
- 239000000758 substrate Substances 0.000 claims abstract description 60
- 238000000034 method Methods 0.000 claims abstract description 25
- 230000005669 field effect Effects 0.000 claims abstract description 19
- 125000001475 halogen functional group Chemical group 0.000 claims description 45
- 239000002019 doping agent Substances 0.000 claims description 18
- 238000005468 ion implantation Methods 0.000 claims description 12
- 230000008569 process Effects 0.000 claims description 11
- 150000002500 ions Chemical class 0.000 description 20
- 238000002513 implantation Methods 0.000 description 15
- 239000010410 layer Substances 0.000 description 6
- 125000006850 spacer group Chemical group 0.000 description 5
- VYPSYNLAJGMNEJ-UHFFFAOYSA-N Silicium dioxide Chemical compound O=[Si]=O VYPSYNLAJGMNEJ-UHFFFAOYSA-N 0.000 description 4
- 230000015572 biosynthetic process Effects 0.000 description 4
- 239000003989 dielectric material Substances 0.000 description 4
- 239000004065 semiconductor Substances 0.000 description 4
- ZOXJGFHDIHLPTG-UHFFFAOYSA-N Boron Chemical compound [B] ZOXJGFHDIHLPTG-UHFFFAOYSA-N 0.000 description 3
- OAICVXFJPJFONN-UHFFFAOYSA-N Phosphorus Chemical compound [P] OAICVXFJPJFONN-UHFFFAOYSA-N 0.000 description 3
- 229910052785 arsenic Inorganic materials 0.000 description 3
- RQNWIZPPADIBDY-UHFFFAOYSA-N arsenic atom Chemical compound [As] RQNWIZPPADIBDY-UHFFFAOYSA-N 0.000 description 3
- 229910052796 boron Inorganic materials 0.000 description 3
- 238000000151 deposition Methods 0.000 description 3
- 238000005530 etching Methods 0.000 description 3
- 230000006870 function Effects 0.000 description 3
- 230000006872 improvement Effects 0.000 description 3
- 238000004519 manufacturing process Methods 0.000 description 3
- 230000000873 masking effect Effects 0.000 description 3
- 229910052751 metal Inorganic materials 0.000 description 3
- 239000002184 metal Substances 0.000 description 3
- 229910052698 phosphorus Inorganic materials 0.000 description 3
- 239000011574 phosphorus Substances 0.000 description 3
- 238000004380 ashing Methods 0.000 description 2
- 239000011229 interlayer Substances 0.000 description 2
- 238000002955 isolation Methods 0.000 description 2
- 238000001459 lithography Methods 0.000 description 2
- 239000000463 material Substances 0.000 description 2
- 229910021420 polycrystalline silicon Inorganic materials 0.000 description 2
- 235000012239 silicon dioxide Nutrition 0.000 description 2
- 239000000377 silicon dioxide Substances 0.000 description 2
- 229910052581 Si3N4 Inorganic materials 0.000 description 1
- 238000013459 approach Methods 0.000 description 1
- 239000000919 ceramic Substances 0.000 description 1
- 239000007795 chemical reaction product Substances 0.000 description 1
- 238000005229 chemical vapour deposition Methods 0.000 description 1
- 239000004020 conductor Substances 0.000 description 1
- 239000013078 crystal Substances 0.000 description 1
- 230000007423 decrease Effects 0.000 description 1
- 230000001419 dependent effect Effects 0.000 description 1
- 238000005516 engineering process Methods 0.000 description 1
- 229910000449 hafnium oxide Inorganic materials 0.000 description 1
- WIHZLLGSGQNAGK-UHFFFAOYSA-N hafnium(4+);oxygen(2-) Chemical compound [O-2].[O-2].[Hf+4] WIHZLLGSGQNAGK-UHFFFAOYSA-N 0.000 description 1
- 239000013067 intermediate product Substances 0.000 description 1
- 238000001465 metallisation Methods 0.000 description 1
- 238000012986 modification Methods 0.000 description 1
- 230000004048 modification Effects 0.000 description 1
- 229910021421 monocrystalline silicon Inorganic materials 0.000 description 1
- 239000000615 nonconductor Substances 0.000 description 1
- 229920002120 photoresistant polymer Polymers 0.000 description 1
- 238000001020 plasma etching Methods 0.000 description 1
- 238000005498 polishing Methods 0.000 description 1
- 229920005591 polysilicon Polymers 0.000 description 1
- 239000000047 product Substances 0.000 description 1
- 230000009467 reduction Effects 0.000 description 1
- 238000005389 semiconductor device fabrication Methods 0.000 description 1
- HQVNEWCFYHHQES-UHFFFAOYSA-N silicon nitride Chemical compound N12[Si]34N5[Si]62N3[Si]51N64 HQVNEWCFYHHQES-UHFFFAOYSA-N 0.000 description 1
- 238000004528 spin coating Methods 0.000 description 1
- 239000000126 substance Substances 0.000 description 1
Images
Classifications
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L29/00—Semiconductor devices specially adapted for rectifying, amplifying, oscillating or switching and having potential barriers; Capacitors or resistors having potential barriers, e.g. a PN-junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof ; Multistep manufacturing processes therefor
- H01L29/02—Semiconductor bodies ; Multistep manufacturing processes therefor
- H01L29/06—Semiconductor bodies ; Multistep manufacturing processes therefor characterised by their shape; characterised by the shapes, relative sizes, or dispositions of the semiconductor regions ; characterised by the concentration or distribution of impurities within semiconductor regions
- H01L29/10—Semiconductor bodies ; Multistep manufacturing processes therefor characterised by their shape; characterised by the shapes, relative sizes, or dispositions of the semiconductor regions ; characterised by the concentration or distribution of impurities within semiconductor regions with semiconductor regions connected to an electrode not carrying current to be rectified, amplified or switched and such electrode being part of a semiconductor device which comprises three or more electrodes
- H01L29/1025—Channel region of field-effect devices
- H01L29/1029—Channel region of field-effect devices of field-effect transistors
- H01L29/1033—Channel region of field-effect devices of field-effect transistors with insulated gate, e.g. characterised by the length, the width, the geometric contour or the doping structure
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L29/00—Semiconductor devices specially adapted for rectifying, amplifying, oscillating or switching and having potential barriers; Capacitors or resistors having potential barriers, e.g. a PN-junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof ; Multistep manufacturing processes therefor
- H01L29/66—Types of semiconductor device ; Multistep manufacturing processes therefor
- H01L29/66007—Multistep manufacturing processes
- H01L29/66075—Multistep manufacturing processes of devices having semiconductor bodies comprising group 14 or group 13/15 materials
- H01L29/66227—Multistep manufacturing processes of devices having semiconductor bodies comprising group 14 or group 13/15 materials the devices being controllable only by the electric current supplied or the electric potential applied, to an electrode which does not carry the current to be rectified, amplified or switched, e.g. three-terminal devices
- H01L29/66409—Unipolar field-effect transistors
- H01L29/66477—Unipolar field-effect transistors with an insulated gate, i.e. MISFET
- H01L29/66568—Lateral single gate silicon transistors
- H01L29/66575—Lateral single gate silicon transistors where the source and drain or source and drain extensions are self-aligned to the sides of the gate
- H01L29/6659—Lateral single gate silicon transistors where the source and drain or source and drain extensions are self-aligned to the sides of the gate with both lightly doped source and drain extensions and source and drain self-aligned to the sides of the gate, e.g. lightly doped drain [LDD] MOSFET, double diffused drain [DDD] MOSFET
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/04—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer
- H01L21/18—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer the devices having semiconductor bodies comprising elements of Group IV of the Periodic Table or AIIIBV compounds with or without impurities, e.g. doping materials
- H01L21/26—Bombardment with radiation
- H01L21/263—Bombardment with radiation with high-energy radiation
- H01L21/265—Bombardment with radiation with high-energy radiation producing ion implantation
- H01L21/26586—Bombardment with radiation with high-energy radiation producing ion implantation characterised by the angle between the ion beam and the crystal planes or the main crystal surface
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/70—Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
- H01L21/77—Manufacture or treatment of devices consisting of a plurality of solid state components or integrated circuits formed in, or on, a common substrate
- H01L21/78—Manufacture or treatment of devices consisting of a plurality of solid state components or integrated circuits formed in, or on, a common substrate with subsequent division of the substrate into plural individual devices
- H01L21/82—Manufacture or treatment of devices consisting of a plurality of solid state components or integrated circuits formed in, or on, a common substrate with subsequent division of the substrate into plural individual devices to produce devices, e.g. integrated circuits, each consisting of a plurality of components
- H01L21/822—Manufacture or treatment of devices consisting of a plurality of solid state components or integrated circuits formed in, or on, a common substrate with subsequent division of the substrate into plural individual devices to produce devices, e.g. integrated circuits, each consisting of a plurality of components the substrate being a semiconductor, using silicon technology
- H01L21/8232—Field-effect technology
- H01L21/8234—MIS technology, i.e. integration processes of field effect transistors of the conductor-insulator-semiconductor type
- H01L21/8238—Complementary field-effect transistors, e.g. CMOS
- H01L21/823814—Complementary field-effect transistors, e.g. CMOS with a particular manufacturing method of the source or drain structures, e.g. specific source or drain implants or silicided source or drain structures or raised source or drain structures
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L27/00—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate
- H01L27/02—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having potential barriers; including integrated passive circuit elements having potential barriers
- H01L27/04—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having potential barriers; including integrated passive circuit elements having potential barriers the substrate being a semiconductor body
- H01L27/08—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having potential barriers; including integrated passive circuit elements having potential barriers the substrate being a semiconductor body including only semiconductor components of a single kind
- H01L27/085—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having potential barriers; including integrated passive circuit elements having potential barriers the substrate being a semiconductor body including only semiconductor components of a single kind including field-effect components only
- H01L27/088—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having potential barriers; including integrated passive circuit elements having potential barriers the substrate being a semiconductor body including only semiconductor components of a single kind including field-effect components only the components being field-effect transistors with insulated gate
- H01L27/092—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having potential barriers; including integrated passive circuit elements having potential barriers the substrate being a semiconductor body including only semiconductor components of a single kind including field-effect components only the components being field-effect transistors with insulated gate complementary MIS field-effect transistors
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L29/00—Semiconductor devices specially adapted for rectifying, amplifying, oscillating or switching and having potential barriers; Capacitors or resistors having potential barriers, e.g. a PN-junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof ; Multistep manufacturing processes therefor
- H01L29/02—Semiconductor bodies ; Multistep manufacturing processes therefor
- H01L29/06—Semiconductor bodies ; Multistep manufacturing processes therefor characterised by their shape; characterised by the shapes, relative sizes, or dispositions of the semiconductor regions ; characterised by the concentration or distribution of impurities within semiconductor regions
- H01L29/0684—Semiconductor bodies ; Multistep manufacturing processes therefor characterised by their shape; characterised by the shapes, relative sizes, or dispositions of the semiconductor regions ; characterised by the concentration or distribution of impurities within semiconductor regions characterised by the shape, relative sizes or dispositions of the semiconductor regions or junctions between the regions
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L29/00—Semiconductor devices specially adapted for rectifying, amplifying, oscillating or switching and having potential barriers; Capacitors or resistors having potential barriers, e.g. a PN-junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof ; Multistep manufacturing processes therefor
- H01L29/02—Semiconductor bodies ; Multistep manufacturing processes therefor
- H01L29/06—Semiconductor bodies ; Multistep manufacturing processes therefor characterised by their shape; characterised by the shapes, relative sizes, or dispositions of the semiconductor regions ; characterised by the concentration or distribution of impurities within semiconductor regions
- H01L29/08—Semiconductor bodies ; Multistep manufacturing processes therefor characterised by their shape; characterised by the shapes, relative sizes, or dispositions of the semiconductor regions ; characterised by the concentration or distribution of impurities within semiconductor regions with semiconductor regions connected to an electrode carrying current to be rectified, amplified or switched and such electrode being part of a semiconductor device which comprises three or more electrodes
- H01L29/0843—Source or drain regions of field-effect devices
- H01L29/0847—Source or drain regions of field-effect devices of field-effect transistors with insulated gate
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L29/00—Semiconductor devices specially adapted for rectifying, amplifying, oscillating or switching and having potential barriers; Capacitors or resistors having potential barriers, e.g. a PN-junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof ; Multistep manufacturing processes therefor
- H01L29/02—Semiconductor bodies ; Multistep manufacturing processes therefor
- H01L29/06—Semiconductor bodies ; Multistep manufacturing processes therefor characterised by their shape; characterised by the shapes, relative sizes, or dispositions of the semiconductor regions ; characterised by the concentration or distribution of impurities within semiconductor regions
- H01L29/10—Semiconductor bodies ; Multistep manufacturing processes therefor characterised by their shape; characterised by the shapes, relative sizes, or dispositions of the semiconductor regions ; characterised by the concentration or distribution of impurities within semiconductor regions with semiconductor regions connected to an electrode not carrying current to be rectified, amplified or switched and such electrode being part of a semiconductor device which comprises three or more electrodes
- H01L29/1025—Channel region of field-effect devices
- H01L29/1029—Channel region of field-effect devices of field-effect transistors
- H01L29/1033—Channel region of field-effect devices of field-effect transistors with insulated gate, e.g. characterised by the length, the width, the geometric contour or the doping structure
- H01L29/1041—Channel region of field-effect devices of field-effect transistors with insulated gate, e.g. characterised by the length, the width, the geometric contour or the doping structure with a non-uniform doping structure in the channel region surface
- H01L29/1045—Channel region of field-effect devices of field-effect transistors with insulated gate, e.g. characterised by the length, the width, the geometric contour or the doping structure with a non-uniform doping structure in the channel region surface the doping structure being parallel to the channel length, e.g. DMOS like
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L29/00—Semiconductor devices specially adapted for rectifying, amplifying, oscillating or switching and having potential barriers; Capacitors or resistors having potential barriers, e.g. a PN-junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof ; Multistep manufacturing processes therefor
- H01L29/02—Semiconductor bodies ; Multistep manufacturing processes therefor
- H01L29/06—Semiconductor bodies ; Multistep manufacturing processes therefor characterised by their shape; characterised by the shapes, relative sizes, or dispositions of the semiconductor regions ; characterised by the concentration or distribution of impurities within semiconductor regions
- H01L29/10—Semiconductor bodies ; Multistep manufacturing processes therefor characterised by their shape; characterised by the shapes, relative sizes, or dispositions of the semiconductor regions ; characterised by the concentration or distribution of impurities within semiconductor regions with semiconductor regions connected to an electrode not carrying current to be rectified, amplified or switched and such electrode being part of a semiconductor device which comprises three or more electrodes
- H01L29/107—Substrate region of field-effect devices
- H01L29/1075—Substrate region of field-effect devices of field-effect transistors
- H01L29/1079—Substrate region of field-effect devices of field-effect transistors with insulated gate
- H01L29/1083—Substrate region of field-effect devices of field-effect transistors with insulated gate with an inactive supplementary region, e.g. for preventing punch-through, improving capacity effect or leakage current
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L29/00—Semiconductor devices specially adapted for rectifying, amplifying, oscillating or switching and having potential barriers; Capacitors or resistors having potential barriers, e.g. a PN-junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof ; Multistep manufacturing processes therefor
- H01L29/02—Semiconductor bodies ; Multistep manufacturing processes therefor
- H01L29/06—Semiconductor bodies ; Multistep manufacturing processes therefor characterised by their shape; characterised by the shapes, relative sizes, or dispositions of the semiconductor regions ; characterised by the concentration or distribution of impurities within semiconductor regions
- H01L29/10—Semiconductor bodies ; Multistep manufacturing processes therefor characterised by their shape; characterised by the shapes, relative sizes, or dispositions of the semiconductor regions ; characterised by the concentration or distribution of impurities within semiconductor regions with semiconductor regions connected to an electrode not carrying current to be rectified, amplified or switched and such electrode being part of a semiconductor device which comprises three or more electrodes
- H01L29/1095—Body region, i.e. base region, of DMOS transistors or IGBTs
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L29/00—Semiconductor devices specially adapted for rectifying, amplifying, oscillating or switching and having potential barriers; Capacitors or resistors having potential barriers, e.g. a PN-junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof ; Multistep manufacturing processes therefor
- H01L29/66—Types of semiconductor device ; Multistep manufacturing processes therefor
- H01L29/66007—Multistep manufacturing processes
- H01L29/66075—Multistep manufacturing processes of devices having semiconductor bodies comprising group 14 or group 13/15 materials
- H01L29/66227—Multistep manufacturing processes of devices having semiconductor bodies comprising group 14 or group 13/15 materials the devices being controllable only by the electric current supplied or the electric potential applied, to an electrode which does not carry the current to be rectified, amplified or switched, e.g. three-terminal devices
- H01L29/66409—Unipolar field-effect transistors
- H01L29/66477—Unipolar field-effect transistors with an insulated gate, i.e. MISFET
- H01L29/665—Unipolar field-effect transistors with an insulated gate, i.e. MISFET using self aligned silicidation, i.e. salicide
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L29/00—Semiconductor devices specially adapted for rectifying, amplifying, oscillating or switching and having potential barriers; Capacitors or resistors having potential barriers, e.g. a PN-junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof ; Multistep manufacturing processes therefor
- H01L29/66—Types of semiconductor device ; Multistep manufacturing processes therefor
- H01L29/66007—Multistep manufacturing processes
- H01L29/66075—Multistep manufacturing processes of devices having semiconductor bodies comprising group 14 or group 13/15 materials
- H01L29/66227—Multistep manufacturing processes of devices having semiconductor bodies comprising group 14 or group 13/15 materials the devices being controllable only by the electric current supplied or the electric potential applied, to an electrode which does not carry the current to be rectified, amplified or switched, e.g. three-terminal devices
- H01L29/66409—Unipolar field-effect transistors
- H01L29/66477—Unipolar field-effect transistors with an insulated gate, i.e. MISFET
- H01L29/6656—Unipolar field-effect transistors with an insulated gate, i.e. MISFET using multiple spacer layers, e.g. multiple sidewall spacers
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L29/00—Semiconductor devices specially adapted for rectifying, amplifying, oscillating or switching and having potential barriers; Capacitors or resistors having potential barriers, e.g. a PN-junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof ; Multistep manufacturing processes therefor
- H01L29/66—Types of semiconductor device ; Multistep manufacturing processes therefor
- H01L29/66007—Multistep manufacturing processes
- H01L29/66075—Multistep manufacturing processes of devices having semiconductor bodies comprising group 14 or group 13/15 materials
- H01L29/66227—Multistep manufacturing processes of devices having semiconductor bodies comprising group 14 or group 13/15 materials the devices being controllable only by the electric current supplied or the electric potential applied, to an electrode which does not carry the current to be rectified, amplified or switched, e.g. three-terminal devices
- H01L29/66409—Unipolar field-effect transistors
- H01L29/66477—Unipolar field-effect transistors with an insulated gate, i.e. MISFET
- H01L29/66568—Lateral single gate silicon transistors
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L29/00—Semiconductor devices specially adapted for rectifying, amplifying, oscillating or switching and having potential barriers; Capacitors or resistors having potential barriers, e.g. a PN-junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof ; Multistep manufacturing processes therefor
- H01L29/66—Types of semiconductor device ; Multistep manufacturing processes therefor
- H01L29/66007—Multistep manufacturing processes
- H01L29/66075—Multistep manufacturing processes of devices having semiconductor bodies comprising group 14 or group 13/15 materials
- H01L29/66227—Multistep manufacturing processes of devices having semiconductor bodies comprising group 14 or group 13/15 materials the devices being controllable only by the electric current supplied or the electric potential applied, to an electrode which does not carry the current to be rectified, amplified or switched, e.g. three-terminal devices
- H01L29/66409—Unipolar field-effect transistors
- H01L29/66477—Unipolar field-effect transistors with an insulated gate, i.e. MISFET
- H01L29/66568—Lateral single gate silicon transistors
- H01L29/66659—Lateral single gate silicon transistors with asymmetry in the channel direction, e.g. lateral high-voltage MISFETs with drain offset region, extended drain MISFETs
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L29/00—Semiconductor devices specially adapted for rectifying, amplifying, oscillating or switching and having potential barriers; Capacitors or resistors having potential barriers, e.g. a PN-junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof ; Multistep manufacturing processes therefor
- H01L29/66—Types of semiconductor device ; Multistep manufacturing processes therefor
- H01L29/68—Types of semiconductor device ; Multistep manufacturing processes therefor controllable by only the electric current supplied, or only the electric potential applied, to an electrode which does not carry the current to be rectified, amplified or switched
- H01L29/76—Unipolar devices, e.g. field effect transistors
- H01L29/772—Field effect transistors
- H01L29/78—Field effect transistors with field effect produced by an insulated gate
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L29/00—Semiconductor devices specially adapted for rectifying, amplifying, oscillating or switching and having potential barriers; Capacitors or resistors having potential barriers, e.g. a PN-junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof ; Multistep manufacturing processes therefor
- H01L29/66—Types of semiconductor device ; Multistep manufacturing processes therefor
- H01L29/68—Types of semiconductor device ; Multistep manufacturing processes therefor controllable by only the electric current supplied, or only the electric potential applied, to an electrode which does not carry the current to be rectified, amplified or switched
- H01L29/76—Unipolar devices, e.g. field effect transistors
- H01L29/772—Field effect transistors
- H01L29/78—Field effect transistors with field effect produced by an insulated gate
- H01L29/7833—Field effect transistors with field effect produced by an insulated gate with lightly doped drain or source extension, e.g. LDD MOSFET's; DDD MOSFET's
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L29/00—Semiconductor devices specially adapted for rectifying, amplifying, oscillating or switching and having potential barriers; Capacitors or resistors having potential barriers, e.g. a PN-junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof ; Multistep manufacturing processes therefor
- H01L29/66—Types of semiconductor device ; Multistep manufacturing processes therefor
- H01L29/68—Types of semiconductor device ; Multistep manufacturing processes therefor controllable by only the electric current supplied, or only the electric potential applied, to an electrode which does not carry the current to be rectified, amplified or switched
- H01L29/76—Unipolar devices, e.g. field effect transistors
- H01L29/772—Field effect transistors
- H01L29/78—Field effect transistors with field effect produced by an insulated gate
- H01L29/7833—Field effect transistors with field effect produced by an insulated gate with lightly doped drain or source extension, e.g. LDD MOSFET's; DDD MOSFET's
- H01L29/7835—Field effect transistors with field effect produced by an insulated gate with lightly doped drain or source extension, e.g. LDD MOSFET's; DDD MOSFET's with asymmetrical source and drain regions, e.g. lateral high-voltage MISFETs with drain offset region, extended drain MISFETs
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L29/00—Semiconductor devices specially adapted for rectifying, amplifying, oscillating or switching and having potential barriers; Capacitors or resistors having potential barriers, e.g. a PN-junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof ; Multistep manufacturing processes therefor
- H01L29/66—Types of semiconductor device ; Multistep manufacturing processes therefor
- H01L29/68—Types of semiconductor device ; Multistep manufacturing processes therefor controllable by only the electric current supplied, or only the electric potential applied, to an electrode which does not carry the current to be rectified, amplified or switched
- H01L29/76—Unipolar devices, e.g. field effect transistors
- H01L29/772—Field effect transistors
- H01L29/78—Field effect transistors with field effect produced by an insulated gate
- H01L29/7833—Field effect transistors with field effect produced by an insulated gate with lightly doped drain or source extension, e.g. LDD MOSFET's; DDD MOSFET's
- H01L29/7836—Field effect transistors with field effect produced by an insulated gate with lightly doped drain or source extension, e.g. LDD MOSFET's; DDD MOSFET's with a significant overlap between the lightly doped extension and the gate electrode
Definitions
- the present invention relates to semiconductor device fabrication and integrated circuits and, more specifically, to structures for a field-effect transistor and methods of forming a structure for a field-effect transistor.
- Complementary-metal-oxide-semiconductor (CMOS) processes may be employed to build a combination of p-type and n-type field-effect transistors that are used as devices to construct, for example, logic cells.
- Field-effect transistors generally include a source, a drain, a body supplying a channel region between the source and drain, and a gate electrode overlapped with the channel region. When a control voltage exceeding a characteristic threshold voltage is applied to the gate electrode, carrier flow occurs in the channel region between the source and drain to produce a device output current.
- a structure for a field-effect transistor includes a gate structure over a channel region of a substrate.
- the gate structure has a longitudinal axis, a first sidewall, and a second sidewall opposite to the first sidewall.
- the structure further includes a first source/drain region in the substrate adjacent to the first sidewall of the gate structure, a second source/drain region in the substrate adjacent to the second sidewall of the gate structure, and an extension region in the substrate.
- the extension region includes a first section and a second section that each overlap with the first source/drain region. The first section and the second section of the extension region are spaced apart along the longitudinal axis of the gate structure. A portion of the channel region is positioned along the longitudinal axis of the gate structure between the first section and the second section of the extension region.
- a method of forming a structure for a field-effect transistor includes forming a gate structure that is arranged over a channel region of a substrate, forming a first source/drain region in the substrate adjacent to a first sidewall of the gate structure, forming a second source/drain region in the substrate adjacent to a second sidewall of the gate structure, and forming an extension region in the substrate.
- the extension region includes a first section and a second section that each overlap with the first source/drain region, and the first section and the second section of the extension region are spaced apart along a longitudinal axis of the gate structure.
- a portion of the channel region is positioned along the longitudinal axis of the gate structure between the first section and the second section of the extension region.
- FIG. 1 is a top view of a structure for a field-effect transistor in accordance with embodiments of the invention.
- FIG. 2 is a cross-sectional view taken generally along line 2 - 2 in FIG. 1 .
- FIG. 3 is a top view of the structure at a fabrication stage subsequent to FIG. 1 .
- FIG. 4 is a cross-sectional view taken generally along line 4 - 4 in FIG. 3 .
- FIG. 4A is a cross-sectional view taken generally along line 4 A- 4 A in FIG. 3 .
- FIG. 5 is a top view of a structure for a field-effect transistor in accordance with alternative embodiments of the invention.
- FIG. 6 is a cross-sectional view taken generally along line 6 - 6 in FIG. 5 .
- FIG. 6A is a cross-sectional view taken generally along line 6 A- 6 A in FIG. 5 .
- a structure 10 for a field-effect transistor includes a gate structure 12 that is arranged over a substrate 14 .
- the substrate 14 may be comprised of a single-crystal semiconductor material, such as single-crystal silicon, that is lightly doped (e.g., lightly p-type doped).
- Shallow trench isolation regions 16 may surround an active region of the substrate 14 .
- the shallow trench isolation regions 16 may be formed by defining trenches in the substrate 14 with lithography and etching processes, depositing a layer comprised of a dielectric material (e.g., silicon dioxide) by chemical vapor deposition, and planarizing with chemical-mechanical polishing.
- a dielectric material e.g., silicon dioxide
- the gate structure 12 extends laterally along a longitudinal axis 18 over and across the active area of the substrate 14 .
- the gate structure 12 may include a gate electrode 20 composed of a conductor, such as doped polycrystalline silicon (i.e., polysilicon) or a work function metal, and a gate dielectric 22 composed of an electrical insulator, such as silicon dioxide or a high-k dielectric material such as hafnium oxide.
- Sidewall spacers 24 are arranged adjacent to the side surfaces or sidewalls 19 , 21 of the gate structure 12 .
- the sidewall spacers 24 may be formed by depositing a conformal layer comprised of a dielectric material (e.g., silicon nitride) over the gate structures 12 and etching the deposited conformal layer with an anisotropic etching process, such as reactive ion etching.
- a dielectric material e.g., silicon nitride
- the structure 10 includes a source/drain region 26 and a source/drain region 28 that are arranged proximate to the opposite spacer-clad sidewalls 19 of the gate structure 12 .
- the term “source/drain region” means a doped region of semiconductor material that can function as either a source or a drain of a field-effect transistor.
- the source/drain region 26 may provide a source in the structure 10
- the source/drain region 28 may provide a drain in the structure 10 .
- the source/drain region 26 may provide a drain in the structure 10
- the source/drain region 28 may provide a source in the structure 10 .
- the source/drain regions 26 , 28 are doped to have a conductivity type of the same polarity. To that end, the source/drain regions 26 , 28 may be concurrently formed by an ion implantation process in respective portions of the substrate 14 .
- the source/drain regions 26 , 28 contain a concentration of an n-type or p-type dopant and may be heavily doped.
- the source/drain regions 26 , 28 may be formed in the substrate 14 by implanting ions of a p-type dopant (e.g., boron) that provides p-type electrical conductivity.
- a p-type dopant e.g., boron
- the source/drain regions 26 , 28 may be formed in the substrate 14 by implanting ions of an n-type dopant (e.g., phosphorus and/or arsenic) that provides n-type conductivity.
- an n-type dopant e.g., phosphorus and/or arsenic
- the dopant concentrations of the source/drain region 26 and the source/drain region 28 may be equal or substantially equal.
- Ion implantation introduces energetic ions, as indicated diagrammatically by the single-headed arrows, with ion trajectories that stop over a depth range in the substrate 14 .
- the ions may be generated from a suitable source gas and implanted into the substrate 14 with given implantation conditions using an ion implantation tool.
- the implantation conditions e.g., ion species, dose, kinetic energy, tilt angle
- the gate structure 12 may function to self-align the ion implantation process forming the source/drain regions 26 , 28 .
- the source/drain regions 26 , 28 may have a top surface coincides with a top surface 11 of the substrate 14 , and the source/drain regions 26 , 28 may be located entirely at and below the top surface 11 of the substrate 14 .
- a channel region 17 which is provided by a portion of the substrate 14 , is laterally arranged between the source/drain region 26 and the source/drain region 28 .
- the source/drain region 26 has a boundary 30 defining an interface at which the conductivity type changes from that of the source/drain region 26 to that of the channel region 17 .
- the source/drain region 28 also has a boundary 30 defining an interface at which the conductivity type changes from that of the source/drain region 28 to that of the channel region 17 .
- the boundaries 30 extend to a depth, dl, relative to the top surface 11 of the substrate 14 .
- an extension region 32 may be provided adjacent to the source/drain region 26
- an extension region 34 may be provided adjacent to the source/drain region 28 .
- the extension regions 32 , 34 may be formed in patterned sections 38 by a masked ion implantation process.
- an implantation mask 36 may be formed by a lithography process that includes openings arranged over unmasked portions of the substrate 14 in which the sections of the extension regions 32 , 34 are formed.
- the implantation mask 36 may include a layer of, for example, an organic photoresist that is applied by a spin coating process, pre-baked, exposed to light projected through a photomask, baked after exposure, and developed with a chemical developer. After forming the implantation mask 36 , the sections 38 of the extension region 32 and the sections 38 of the extension region 34 may be formed in the unmasked portions of the substrate 14 by ion implantation.
- the sections 38 of the extension regions 32 , 34 contain a concentration of a dopant of the same type of electrical conductivity (i.e., polarity type) as the dopant contained in the source/drain regions 26 , 28 and may be heavily doped.
- the sections 38 of the extension regions 32 , 34 may be formed in the substrate 14 by implanting ions of a p-type dopant (e.g., boron) that provides p-type electrical conductivity.
- the sections 38 of the extension regions 32 , 34 may be formed in the substrate 14 by implanting ions of an n-type dopant (e.g., phosphorus and/or arsenic) that provides n-type conductivity.
- an n-type dopant e.g., phosphorus and/or arsenic
- the dopant concentrations of the sections 38 of the extension region 32 and the sections 38 of the extension region 34 may be equal or substantially equal.
- An ion implantation process introduces energetic ions, as indicated diagrammatically by the single-headed arrows, with ion trajectories that stop over a depth range in the substrate 14 .
- the ions may be generated from a suitable source gas and implanted into the substrate 14 with given implantation conditions using an ion implantation tool.
- the implantation conditions e.g., ion species, dose, kinetic energy, tilt angle
- the implantation mask 36 has a thickness sufficient to stop the energetic ions before reaching masked portions of the substrate 14 .
- the implantation mask 36 may be removed by, for example, ashing.
- the sections 38 of the extension regions 32 , 34 are positioned at spaced-apart locations beneath the gate structure 12 and its sidewall spacers 24 that reflect the locations of the openings in the implantation mask 36 .
- Each section 38 of the extension region 32 and each section 38 of the extension region 34 has a boundary 33 defining an interface at which the conductivity type changes from that of the extension regions 32 , 34 to that of the substrate 14 .
- the boundary 33 extends to a depth, dl, relative to the top surface 11 of the substrate 14 .
- the sections 38 of the extension regions 32 , 34 effectively shorten the gate length, as well as the width dimension of the channel region 17 , at the location of the sections 38 .
- the sections 38 of the extension region 32 overlap with the source/drain region 26 and extend laterally from the source/drain region 26 to terminate at a side edge of the boundary 33 .
- the sections 38 of the extension region 32 are laterally positioned with a spaced-apart arrangement along the longitudinal axis 18 of the gate structure 12 .
- the sections 38 of the extension region 32 are positioned in a direction transverse to the longitudinal axis 18 beneath the sidewall spacer 24 at the sidewall 19 of the gate structure 12 and beneath a portion of the gate structure 12 .
- the sections 38 of the extension region 34 overlap with the source/drain region 28 and extend laterally from the source/drain region 28 to terminate at a side edge of the boundary 33 .
- the sections 38 of the extension region 34 are also spaced apart along the longitudinal axis 18 of the gate structure 12 (i.e., in a direction parallel to the longitudinal axis 18 ).
- the sections 38 of the extension region 34 are also positioned in a direction transverse to the longitudinal axis 18 beneath the sidewall spacer 24 at the sidewall 21 of the gate structure 12 and beneath a portion of the gate structure 12 .
- the sections 38 of the extension regions 32 , 34 may have a constant pitch along the longitudinal axis 18 of the gate structure 12 . In an embodiment, the sections 38 of the extension regions 32 , 34 may have a variable pitch along the longitudinal axis 18 of the gate structure.
- Portions 40 of the channel region 17 are laterally positioned along the longitudinal axis 18 of the gate structure 12 between the sections 38 of the extension region 32 .
- the portions 40 of the channel region 17 may fully separate adjacent sections 38 of the extension region 32 from each other and may be coextensive with (i.e., share a common boundary with) the source/drain region 26 over a portion of its boundary 30 .
- Portions 40 of the channel region 17 are also laterally positioned along the longitudinal axis 18 between the sections 38 of the extension region 34 and may be coextensive with (i.e., share a common boundary with) the source/drain region 28 over a portion of its boundary 30 .
- the portions 40 may fully separate adjacent sections 38 of the extension region 34 from each other.
- the portions 40 span in a direction transverse to the longitudinal axis 18 from one end at the boundary 30 of the source/drain region 26 to an opposite end at the boundary 30 of the source/drain region 28 .
- Portions 41 of the channel region 17 are laterally positioned between the sections 38 of the extension region 32 and between the sections 38 of the extension region 34 in a direction transverse to the longitudinal axis 18 .
- the portions 40 of the channel region 17 may be wider than the portions 41 in the transverse direction, and the portions 40 may extend from the boundary 30 shared with the source/drain region 26 to the boundary 30 shared with the source/drain region 28 .
- the sections 38 of the extension region 32 and the portions 40 of the channel region 17 provide a modulated doping profile in a direction parallel to the longitudinal axis 18 of the gate structure 12 and adjacent to the sidewall 19 of the gate structure 12 .
- the sections 38 of the extension region 34 and the portions 40 of the channel region 17 provide a modulated doping profile in a direction parallel to the longitudinal axis 18 of the gate structure 12 and adjacent to the sidewall 21 of the gate structure 12 . Due to the masking during their formation, the different modulated doping profiles match in a direction along the longitudinal axis 18 .
- the sectioned extension regions 32 , 34 may provide a significant improvement to the figure of merit, in comparison to non-sectioned extension regions, through capacitance (Coff) reduction.
- the improvement may be achieved without strain engineering or gate oxide scaling, and without resorting to a different device geometry (e.g., a fin-type field-effect transistor).
- extension region 32 and the extension region 34 may be formed in an asymmetrical manner.
- the extension region 32 may be formed with the sections 38
- the extension region 34 may be formed in its entirety without masking such that the extension region 34 lacks the sections 38 .
- the extension region 34 may therefore be continuous and lack the portions 40 of the channel region 17 .
- MOL Middle-of-line
- BEOL back-end-of-line
- metal features such as contacts, vias, and wiring
- the interconnect structure may be formed by depositing interlayer dielectric layers composed of dielectric material and forming the metal features in the various interlayer dielectric layers to define metallization levels.
- the structure 10 may include a halo region 42 and a halo region 44 that are each formed in sections 48 by ion implantation with the implantation mask 36 in place.
- the sections 48 of the halo region 42 may coincide in position and overlap with the sections 38 of the extension region 32 .
- the sections 48 of the halo region 44 may coincide in position and overlap with the sections 38 of the extension region 34 .
- the halo regions 42 , 44 extend to a greater depth in the substrate 14 than the extension regions 32 , 34 .
- the sections 48 of the halo regions 42 , 44 may be positioned laterally along the longitudinal axis 18 of the gate structure 12 and spaced apart by the unimplanted portions 40 of the channel region 17 .
- the sections 48 of the halo regions 42 , 44 are generally located beneath the boundary 33 of the extension regions 32 , 34 and beneath at least a portion of the boundary of the source/drain regions 26 , 28 .
- the portions 40 of the channel region 17 are laterally positioned along the longitudinal axis 18 of the gate structure 12 between the sections 48 of the halo region 42 .
- the portions 40 fully separate adjacent sections 48 of the halo region 42 from each other.
- the portions 40 of the channel region 17 are also laterally positioned along the longitudinal axis 18 of the gate structure 12 between the sections 48 of the halo region 44 .
- the portions 40 fully separate adjacent sections 48 of the halo region 44 from each other.
- Portions 43 of the channel region 17 are also laterally positioned in a direction transverse to the longitudinal axis 18 of the gate structure 12 between the sections 48 of the halo region 42 and the sections 48 of the halo region 44 .
- the portions 40 are wider than the portions 43 in the transverse direction, and the portions 41 ( FIG. 4A ) are also wider than the portions 43 in the transverse direction.
- the halo regions 42 , 44 contain a concentration of a dopant having the opposite type of electrical conductivity (i.e., polarity type) to the dopant contained in the source/drain regions 26 , 28 and the extension regions 32 , 34 .
- the halo regions 42 , 44 have the same conductivity type as the channel region 17 and locally increase the doping concentration of the channel region 17 . In the latter regard, that the halo regions 42 , 44 have a higher dopant concentration than the unimplanted channel region 17 .
- the halo regions 42 , 44 may be formed by implanting ions of an n-type dopant (e.g., phosphorus and/or arsenic) that provides n-type electrical conductivity.
- an n-type dopant e.g., phosphorus and/or arsenic
- the halo regions 42 , 44 may be formed by implanting ions of a p-type dopant (e.g., boron) that provides p-type conductivity.
- the halo region 42 and the halo region 44 may have equal or substantially equal dopant concentrations.
- An ion implantation process introduces energetic ions, as indicated diagrammatically by the single-headed arrows, with ion trajectories that stop over a depth range in the substrate 14 .
- the ions may be generated from a suitable source gas and implanted into the substrate 14 with given implantation conditions using an ion implantation tool.
- the implantation conditions e.g., ion species, dose, kinetic energy, tilt angle
- the implantation mask 36 has a thickness sufficient to stop the energetic ions before reaching masked portions of the substrate 14 .
- the implantation mask 36 may be removed by, for example, ashing.
- the extension regions 32 , 34 and the halo regions 42 , 44 may be formed in an asymmetrical manner.
- the extension region 32 may be formed with the sections 38 and the halo region 42 may be formed with the sections 48
- the extension region 34 and the halo region 44 may be formed in their entirety without masking such that the extension region 34 lacks the sections 38 and the halo region 44 lacks the sections 48 .
- the extension region 34 and the halo region 44 are continuous along the longitudinal axis 18 of the gate structure and lack the portions 40 of the channel region 17 .
- the methods as described above are used in the fabrication of integrated circuit chips.
- the resulting integrated circuit chips can be distributed by the fabricator in raw wafer form (e.g., as a single wafer that has multiple unpackaged chips), as a bare die, or in a packaged form.
- the chip is mounted in a single chip package (e.g., a plastic carrier, with leads that are affixed to a motherboard or other higher level carrier) or in a multichip package (e.g., a ceramic carrier that has either or both surface interconnections or buried interconnections).
- the chip may be integrated with other chips, discrete circuit elements, and/or other signal processing devices as part of either an intermediate product or an end product.
- references herein to terms such as “vertical”, “horizontal”, etc. are made by way of example, and not by way of limitation, to establish a frame of reference.
- the term “horizontal” as used herein is defined as a plane parallel to a conventional plane of a semiconductor substrate, regardless of its actual three-dimensional spatial orientation.
- the terms “vertical” and “normal” refer to a direction perpendicular to the horizontal, as just defined.
- the term “lateral” refers to a direction within the horizontal plane.
- references herein to terms modified by language of approximation such as “about”, “approximately”, and “substantially”, are not to be limited to the precise value specified.
- the language of approximation may correspond to the precision of an instrument used to measure the value and, unless otherwise dependent on the precision of the instrument, may indicate +/ ⁇ 10% of the stated value(s).
- a feature “connected” or “coupled” to or with another feature may be directly connected or coupled to or with the other feature or, instead, one or more intervening features may be present.
- a feature may be “directly connected” or “directly coupled” to or with another feature if intervening features are absent.
- a feature may be “indirectly connected” or “indirectly coupled” to or with another feature if at least one intervening feature is present.
- a feature “on” or “contacting” another feature may be directly on or in direct contact with the other feature or, instead, one or more intervening features may be present.
- a feature may be “directly on” or in “direct contact” with another feature if intervening features are absent.
- a feature may be “indirectly on” or in “indirect contact” with another feature if at least one intervening feature is present.
Landscapes
- Engineering & Computer Science (AREA)
- Power Engineering (AREA)
- Microelectronics & Electronic Packaging (AREA)
- Physics & Mathematics (AREA)
- Computer Hardware Design (AREA)
- Condensed Matter Physics & Semiconductors (AREA)
- General Physics & Mathematics (AREA)
- Ceramic Engineering (AREA)
- Manufacturing & Machinery (AREA)
- High Energy & Nuclear Physics (AREA)
- Chemical & Material Sciences (AREA)
- Crystallography & Structural Chemistry (AREA)
- Health & Medical Sciences (AREA)
- Toxicology (AREA)
- Insulated Gate Type Field-Effect Transistor (AREA)
Abstract
Description
- The present invention relates to semiconductor device fabrication and integrated circuits and, more specifically, to structures for a field-effect transistor and methods of forming a structure for a field-effect transistor.
- Complementary-metal-oxide-semiconductor (CMOS) processes may be employed to build a combination of p-type and n-type field-effect transistors that are used as devices to construct, for example, logic cells. Field-effect transistors generally include a source, a drain, a body supplying a channel region between the source and drain, and a gate electrode overlapped with the channel region. When a control voltage exceeding a characteristic threshold voltage is applied to the gate electrode, carrier flow occurs in the channel region between the source and drain to produce a device output current.
- As device size increases, the capacitance when the device is ‘OFF’ (i.e., Coff) increases and the resistance when the device is ‘ON’ (i.e., Ron) decreases, but the product of Coff and Ron (i.e., the figure of merit) remains constant. Historical approaches to improve the figure of merit have included strain engineering for higher carrier mobility, gate oxide scaling, and different device geometries (e.g., fin-type field-effect transistors).
- Improved structures for a field-effect transistor and methods of forming a structure for a field-effect transistor are needed.
- In an embodiment of the invention, a structure for a field-effect transistor is provided. The structure includes a gate structure over a channel region of a substrate. The gate structure has a longitudinal axis, a first sidewall, and a second sidewall opposite to the first sidewall. The structure further includes a first source/drain region in the substrate adjacent to the first sidewall of the gate structure, a second source/drain region in the substrate adjacent to the second sidewall of the gate structure, and an extension region in the substrate. The extension region includes a first section and a second section that each overlap with the first source/drain region. The first section and the second section of the extension region are spaced apart along the longitudinal axis of the gate structure. A portion of the channel region is positioned along the longitudinal axis of the gate structure between the first section and the second section of the extension region.
- In an embodiment of the invention, a method of forming a structure for a field-effect transistor is provided. The method includes forming a gate structure that is arranged over a channel region of a substrate, forming a first source/drain region in the substrate adjacent to a first sidewall of the gate structure, forming a second source/drain region in the substrate adjacent to a second sidewall of the gate structure, and forming an extension region in the substrate. The extension region includes a first section and a second section that each overlap with the first source/drain region, and the first section and the second section of the extension region are spaced apart along a longitudinal axis of the gate structure. A portion of the channel region is positioned along the longitudinal axis of the gate structure between the first section and the second section of the extension region.
- The accompanying drawings, which are incorporated in and constitute a part of this specification, illustrate various embodiments of the invention and, together with a general description of the invention given above and the detailed description of the embodiments given below, serve to explain the embodiments of the invention. In the drawings, like reference numerals refer to like features in the various views.
-
FIG. 1 is a top view of a structure for a field-effect transistor in accordance with embodiments of the invention. -
FIG. 2 is a cross-sectional view taken generally along line 2-2 inFIG. 1 . -
FIG. 3 is a top view of the structure at a fabrication stage subsequent toFIG. 1 . -
FIG. 4 is a cross-sectional view taken generally along line 4-4 inFIG. 3 . -
FIG. 4A is a cross-sectional view taken generally alongline 4A-4A inFIG. 3 . -
FIG. 5 is a top view of a structure for a field-effect transistor in accordance with alternative embodiments of the invention. -
FIG. 6 is a cross-sectional view taken generally along line 6-6 inFIG. 5 . -
FIG. 6A is a cross-sectional view taken generally alongline 6A-6A inFIG. 5 . - With reference to
FIGS. 1, 2 and in accordance with embodiments of the invention, astructure 10 for a field-effect transistor includes agate structure 12 that is arranged over asubstrate 14. Thesubstrate 14 may be comprised of a single-crystal semiconductor material, such as single-crystal silicon, that is lightly doped (e.g., lightly p-type doped). Shallowtrench isolation regions 16 may surround an active region of thesubstrate 14. The shallowtrench isolation regions 16 may be formed by defining trenches in thesubstrate 14 with lithography and etching processes, depositing a layer comprised of a dielectric material (e.g., silicon dioxide) by chemical vapor deposition, and planarizing with chemical-mechanical polishing. - The
gate structure 12 extends laterally along alongitudinal axis 18 over and across the active area of thesubstrate 14. Thegate structure 12 may include agate electrode 20 composed of a conductor, such as doped polycrystalline silicon (i.e., polysilicon) or a work function metal, and a gate dielectric 22 composed of an electrical insulator, such as silicon dioxide or a high-k dielectric material such as hafnium oxide.Sidewall spacers 24 are arranged adjacent to the side surfaces orsidewalls gate structure 12. Thesidewall spacers 24 may be formed by depositing a conformal layer comprised of a dielectric material (e.g., silicon nitride) over thegate structures 12 and etching the deposited conformal layer with an anisotropic etching process, such as reactive ion etching. - The
structure 10 includes a source/drain region 26 and a source/drain region 28 that are arranged proximate to the opposite spacer-clad sidewalls 19 of thegate structure 12. As used herein, the term “source/drain region” means a doped region of semiconductor material that can function as either a source or a drain of a field-effect transistor. In an embodiment, the source/drain region 26 may provide a source in thestructure 10, and the source/drain region 28 may provide a drain in thestructure 10. In an alternative embodiment, the source/drain region 26 may provide a drain in thestructure 10, and the source/drain region 28 may provide a source in thestructure 10. - The source/
drain regions drain regions substrate 14. The source/drain regions drain regions substrate 14 by implanting ions of a p-type dopant (e.g., boron) that provides p-type electrical conductivity. In an alternative embodiment, the source/drain regions substrate 14 by implanting ions of an n-type dopant (e.g., phosphorus and/or arsenic) that provides n-type conductivity. The dopant concentrations of the source/drain region 26 and the source/drain region 28 may be equal or substantially equal. - Ion implantation introduces energetic ions, as indicated diagrammatically by the single-headed arrows, with ion trajectories that stop over a depth range in the
substrate 14. The ions may be generated from a suitable source gas and implanted into thesubstrate 14 with given implantation conditions using an ion implantation tool. The implantation conditions (e.g., ion species, dose, kinetic energy, tilt angle) may be selected to tune the characteristics (e.g., depth profile) of the source/drain region 28. Thegate structure 12 may function to self-align the ion implantation process forming the source/drain regions - The source/
drain regions top surface 11 of thesubstrate 14, and the source/drain regions top surface 11 of thesubstrate 14. Achannel region 17, which is provided by a portion of thesubstrate 14, is laterally arranged between the source/drain region 26 and the source/drain region 28. The source/drain region 26 has aboundary 30 defining an interface at which the conductivity type changes from that of the source/drain region 26 to that of thechannel region 17. The source/drain region 28 also has aboundary 30 defining an interface at which the conductivity type changes from that of the source/drain region 28 to that of thechannel region 17. Theboundaries 30 extend to a depth, dl, relative to thetop surface 11 of thesubstrate 14. - With reference to
FIGS. 3, 4, 4A in which like reference numerals refer to like features inFIGS. 1, 2 and at a subsequent fabrication stage, anextension region 32 may be provided adjacent to the source/drain region 26, and anextension region 34 may be provided adjacent to the source/drain region 28. Theextension regions sections 38 by a masked ion implantation process. To that end, animplantation mask 36 may be formed by a lithography process that includes openings arranged over unmasked portions of thesubstrate 14 in which the sections of theextension regions implantation mask 36 may include a layer of, for example, an organic photoresist that is applied by a spin coating process, pre-baked, exposed to light projected through a photomask, baked after exposure, and developed with a chemical developer. After forming theimplantation mask 36, thesections 38 of theextension region 32 and thesections 38 of theextension region 34 may be formed in the unmasked portions of thesubstrate 14 by ion implantation. - The
sections 38 of theextension regions drain regions drain regions sections 38 of theextension regions substrate 14 by implanting ions of a p-type dopant (e.g., boron) that provides p-type electrical conductivity. In an alternative embodiment in which the source/drain regions sections 38 of theextension regions substrate 14 by implanting ions of an n-type dopant (e.g., phosphorus and/or arsenic) that provides n-type conductivity. The dopant concentrations of thesections 38 of theextension region 32 and thesections 38 of theextension region 34 may be equal or substantially equal. - An ion implantation process introduces energetic ions, as indicated diagrammatically by the single-headed arrows, with ion trajectories that stop over a depth range in the
substrate 14. The ions may be generated from a suitable source gas and implanted into thesubstrate 14 with given implantation conditions using an ion implantation tool. The implantation conditions (e.g., ion species, dose, kinetic energy, tilt angle) may be selected to tune the characteristics (e.g., depth profile) of thesections 38 of theextension regions implantation mask 36 has a thickness sufficient to stop the energetic ions before reaching masked portions of thesubstrate 14. Following the formation of thesections 38 of theextension regions implantation mask 36 may be removed by, for example, ashing. - The
sections 38 of theextension regions gate structure 12 and itssidewall spacers 24 that reflect the locations of the openings in theimplantation mask 36. Eachsection 38 of theextension region 32 and eachsection 38 of theextension region 34 has aboundary 33 defining an interface at which the conductivity type changes from that of theextension regions substrate 14. Theboundary 33 extends to a depth, dl, relative to thetop surface 11 of thesubstrate 14. Thesections 38 of theextension regions channel region 17, at the location of thesections 38. - The
sections 38 of theextension region 32 overlap with the source/drain region 26 and extend laterally from the source/drain region 26 to terminate at a side edge of theboundary 33. Thesections 38 of theextension region 32 are laterally positioned with a spaced-apart arrangement along thelongitudinal axis 18 of thegate structure 12. Thesections 38 of theextension region 32 are positioned in a direction transverse to thelongitudinal axis 18 beneath thesidewall spacer 24 at thesidewall 19 of thegate structure 12 and beneath a portion of thegate structure 12. - The
sections 38 of theextension region 34 overlap with the source/drain region 28 and extend laterally from the source/drain region 28 to terminate at a side edge of theboundary 33. Thesections 38 of theextension region 34 are also spaced apart along thelongitudinal axis 18 of the gate structure 12 (i.e., in a direction parallel to the longitudinal axis 18). Thesections 38 of theextension region 34 are also positioned in a direction transverse to thelongitudinal axis 18 beneath thesidewall spacer 24 at thesidewall 21 of thegate structure 12 and beneath a portion of thegate structure 12. - In an embodiment, the
sections 38 of theextension regions longitudinal axis 18 of thegate structure 12. In an embodiment, thesections 38 of theextension regions longitudinal axis 18 of the gate structure. -
Portions 40 of thechannel region 17 are laterally positioned along thelongitudinal axis 18 of thegate structure 12 between thesections 38 of theextension region 32. Theportions 40 of thechannel region 17 may fully separateadjacent sections 38 of theextension region 32 from each other and may be coextensive with (i.e., share a common boundary with) the source/drain region 26 over a portion of itsboundary 30.Portions 40 of thechannel region 17 are also laterally positioned along thelongitudinal axis 18 between thesections 38 of theextension region 34 and may be coextensive with (i.e., share a common boundary with) the source/drain region 28 over a portion of itsboundary 30. Theportions 40 may fully separateadjacent sections 38 of theextension region 34 from each other. Theportions 40 span in a direction transverse to thelongitudinal axis 18 from one end at theboundary 30 of the source/drain region 26 to an opposite end at theboundary 30 of the source/drain region 28. -
Portions 41 of thechannel region 17 are laterally positioned between thesections 38 of theextension region 32 and between thesections 38 of theextension region 34 in a direction transverse to thelongitudinal axis 18. Theportions 40 of thechannel region 17 may be wider than theportions 41 in the transverse direction, and theportions 40 may extend from theboundary 30 shared with the source/drain region 26 to theboundary 30 shared with the source/drain region 28. - In combination, the
sections 38 of theextension region 32 and theportions 40 of thechannel region 17 provide a modulated doping profile in a direction parallel to thelongitudinal axis 18 of thegate structure 12 and adjacent to thesidewall 19 of thegate structure 12. Similarly, in combination, thesections 38 of theextension region 34 and theportions 40 of thechannel region 17 provide a modulated doping profile in a direction parallel to thelongitudinal axis 18 of thegate structure 12 and adjacent to thesidewall 21 of thegate structure 12. Due to the masking during their formation, the different modulated doping profiles match in a direction along thelongitudinal axis 18. - The sectioned
extension regions - In an alternative embodiment, the
extension region 32 and theextension region 34 may be formed in an asymmetrical manner. In that regard, theextension region 32 may be formed with thesections 38, and theextension region 34 may be formed in its entirety without masking such that theextension region 34 lacks thesections 38. Theextension region 34 may therefore be continuous and lack theportions 40 of thechannel region 17. - Middle-of-line (MOL) processing and back-end-of-line (BEOL) processing follow, which includes formation of metal features, such as contacts, vias, and wiring, for an interconnect structure that is coupled with the field-effect transistor. The interconnect structure may be formed by depositing interlayer dielectric layers composed of dielectric material and forming the metal features in the various interlayer dielectric layers to define metallization levels.
- With reference to
FIGS. 5, 6, 6A in which like reference numerals refer to like features inFIGS. 4, 4A and in accordance with alternative embodiments of the invention, thestructure 10 may include ahalo region 42 and ahalo region 44 that are each formed insections 48 by ion implantation with theimplantation mask 36 in place. Thesections 48 of thehalo region 42 may coincide in position and overlap with thesections 38 of theextension region 32. Thesections 48 of thehalo region 44 may coincide in position and overlap with thesections 38 of theextension region 34. Thehalo regions substrate 14 than theextension regions - The
sections 48 of thehalo regions longitudinal axis 18 of thegate structure 12 and spaced apart by theunimplanted portions 40 of thechannel region 17. Thesections 48 of thehalo regions boundary 33 of theextension regions drain regions portions 40 of thechannel region 17 are laterally positioned along thelongitudinal axis 18 of thegate structure 12 between thesections 48 of thehalo region 42. Theportions 40 fully separateadjacent sections 48 of thehalo region 42 from each other. Theportions 40 of thechannel region 17 are also laterally positioned along thelongitudinal axis 18 of thegate structure 12 between thesections 48 of thehalo region 44. Theportions 40 fully separateadjacent sections 48 of thehalo region 44 from each other.Portions 43 of thechannel region 17 are also laterally positioned in a direction transverse to thelongitudinal axis 18 of thegate structure 12 between thesections 48 of thehalo region 42 and thesections 48 of thehalo region 44. Theportions 40 are wider than theportions 43 in the transverse direction, and the portions 41 (FIG. 4A ) are also wider than theportions 43 in the transverse direction. - The
halo regions drain regions extension regions halo regions channel region 17 and locally increase the doping concentration of thechannel region 17. In the latter regard, that thehalo regions unimplanted channel region 17. In an embodiment in which the source/drain regions extension regions halo regions drain regions extension regions halo regions halo region 42 and thehalo region 44 may have equal or substantially equal dopant concentrations. - An ion implantation process introduces energetic ions, as indicated diagrammatically by the single-headed arrows, with ion trajectories that stop over a depth range in the
substrate 14. The ions may be generated from a suitable source gas and implanted into thesubstrate 14 with given implantation conditions using an ion implantation tool. The implantation conditions (e.g., ion species, dose, kinetic energy, tilt angle) may be selected to tune the characteristics (e.g., depth profile) of thehalo regions implantation mask 36 has a thickness sufficient to stop the energetic ions before reaching masked portions of thesubstrate 14. Following the formation of theextension regions halo regions implantation mask 36 may be removed by, for example, ashing. - In an alternative embodiment, the
extension regions halo regions extension region 32 may be formed with thesections 38 and thehalo region 42 may be formed with thesections 48, and theextension region 34 and thehalo region 44 may be formed in their entirety without masking such that theextension region 34 lacks thesections 38 and thehalo region 44 lacks thesections 48. Theextension region 34 and thehalo region 44 are continuous along thelongitudinal axis 18 of the gate structure and lack theportions 40 of thechannel region 17. - The methods as described above are used in the fabrication of integrated circuit chips. The resulting integrated circuit chips can be distributed by the fabricator in raw wafer form (e.g., as a single wafer that has multiple unpackaged chips), as a bare die, or in a packaged form. In the latter case, the chip is mounted in a single chip package (e.g., a plastic carrier, with leads that are affixed to a motherboard or other higher level carrier) or in a multichip package (e.g., a ceramic carrier that has either or both surface interconnections or buried interconnections). In any case, the chip may be integrated with other chips, discrete circuit elements, and/or other signal processing devices as part of either an intermediate product or an end product.
- References herein to terms such as “vertical”, “horizontal”, etc. are made by way of example, and not by way of limitation, to establish a frame of reference. The term “horizontal” as used herein is defined as a plane parallel to a conventional plane of a semiconductor substrate, regardless of its actual three-dimensional spatial orientation. The terms “vertical” and “normal” refer to a direction perpendicular to the horizontal, as just defined. The term “lateral” refers to a direction within the horizontal plane.
- References herein to terms modified by language of approximation, such as “about”, “approximately”, and “substantially”, are not to be limited to the precise value specified. The language of approximation may correspond to the precision of an instrument used to measure the value and, unless otherwise dependent on the precision of the instrument, may indicate +/−10% of the stated value(s).
- A feature “connected” or “coupled” to or with another feature may be directly connected or coupled to or with the other feature or, instead, one or more intervening features may be present. A feature may be “directly connected” or “directly coupled” to or with another feature if intervening features are absent. A feature may be “indirectly connected” or “indirectly coupled” to or with another feature if at least one intervening feature is present. A feature “on” or “contacting” another feature may be directly on or in direct contact with the other feature or, instead, one or more intervening features may be present. A feature may be “directly on” or in “direct contact” with another feature if intervening features are absent. A feature may be “indirectly on” or in “indirect contact” with another feature if at least one intervening feature is present.
- The descriptions of the various embodiments of the present invention have been presented for purposes of illustration, but are not intended to be exhaustive or limited to the embodiments disclosed. Many modifications and variations will be apparent to those of ordinary skill in the art without departing from the scope and spirit of the described embodiments. The terminology used herein was chosen to best explain the principles of the embodiments, the practical application or technical improvement over technologies found in the marketplace, or to enable others of ordinary skill in the art to understand the embodiments disclosed herein.
Claims (20)
Priority Applications (3)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US16/899,086 US11205701B1 (en) | 2020-06-11 | 2020-06-11 | Transistors with sectioned extension regions |
DE102021111650.3A DE102021111650A1 (en) | 2020-06-11 | 2021-05-05 | Transistors with subdivided expansion areas |
CN202110509973.8A CN113809158A (en) | 2020-06-11 | 2021-05-11 | Transistor with segmented extension regions |
Applications Claiming Priority (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US16/899,086 US11205701B1 (en) | 2020-06-11 | 2020-06-11 | Transistors with sectioned extension regions |
Publications (2)
Publication Number | Publication Date |
---|---|
US20210391425A1 true US20210391425A1 (en) | 2021-12-16 |
US11205701B1 US11205701B1 (en) | 2021-12-21 |
Family
ID=78718882
Family Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US16/899,086 Active 2040-07-14 US11205701B1 (en) | 2020-06-11 | 2020-06-11 | Transistors with sectioned extension regions |
Country Status (3)
Country | Link |
---|---|
US (1) | US11205701B1 (en) |
CN (1) | CN113809158A (en) |
DE (1) | DE102021111650A1 (en) |
Citations (5)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US20070001232A1 (en) * | 2005-07-01 | 2007-01-04 | Tsu-Jae King | Integrated circuit on corrugated substrate |
US20090294850A1 (en) * | 2008-05-30 | 2009-12-03 | International Business Machines Corporation | Method to tailor location of peak electric field directly underneath an extension spacer for enhanced programmability of a prompt-shift device |
US7704844B2 (en) * | 2007-10-04 | 2010-04-27 | International Business Machines Corporation | High performance MOSFET |
US20110294270A1 (en) * | 2010-05-27 | 2011-12-01 | Elpida Memory, Inc. | Method of manufacturing semiconductor device |
US9111959B2 (en) * | 2013-06-17 | 2015-08-18 | Magnachip Semiconductor, Ltd. | Semiconductor device and manufacture method thereof |
Family Cites Families (13)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US6121666A (en) | 1997-06-27 | 2000-09-19 | Sun Microsystems, Inc. | Split gate oxide asymmetric MOS devices |
US6475868B1 (en) | 1999-08-18 | 2002-11-05 | Advanced Micro Devices, Inc. | Oxygen implantation for reduction of junction capacitance in MOS transistors |
US7163878B2 (en) * | 2004-11-12 | 2007-01-16 | Texas Instruments Incorporated | Ultra-shallow arsenic junction formation in silicon germanium |
US7364957B2 (en) | 2006-07-20 | 2008-04-29 | Taiwan Semiconductor Manufacturing Company, Ltd. | Method and apparatus for semiconductor device with improved source/drain junctions |
US7960788B2 (en) * | 2007-01-25 | 2011-06-14 | Taiwan Semiconductor Manufacturing Company, Ltd. | Replacing symmetric transistors with asymmetric transistors |
US20090121286A1 (en) * | 2007-11-14 | 2009-05-14 | Qimonda Ag | Integrated Circuit Comprising a Field Effect Transistor and Method of Fabricating the Same |
DE102008049719A1 (en) | 2008-09-30 | 2010-04-08 | Advanced Micro Devices, Inc., Sunnyvale | Asymmetric transistor devices made by asymmetric spacers and suitable implantation |
US20100308405A1 (en) * | 2009-06-08 | 2010-12-09 | International Business Machines Corporation | Mosfet on silicon-on-insulator with internal body contact |
US8236661B2 (en) | 2009-09-28 | 2012-08-07 | International Business Machines Corporation | Self-aligned well implant for improving short channel effects control, parasitic capacitance, and junction leakage |
US7989297B2 (en) * | 2009-11-09 | 2011-08-02 | International Business Machines Corporation | Asymmetric epitaxy and application thereof |
DE102015003082B4 (en) * | 2015-03-11 | 2020-12-10 | Elmos Semiconductor Se | MOS transistor with an improved on-resistance |
US10026830B2 (en) * | 2015-04-29 | 2018-07-17 | Stmicroelectronics, Inc. | Tunneling field effect transistor (TFET) having a semiconductor fin structure |
US10529818B1 (en) * | 2018-07-26 | 2020-01-07 | Taiwan Semiconductor Manufacturing Co., Ltd. | Semiconductor device with reduced flicker noise |
-
2020
- 2020-06-11 US US16/899,086 patent/US11205701B1/en active Active
-
2021
- 2021-05-05 DE DE102021111650.3A patent/DE102021111650A1/en active Pending
- 2021-05-11 CN CN202110509973.8A patent/CN113809158A/en active Pending
Patent Citations (5)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US20070001232A1 (en) * | 2005-07-01 | 2007-01-04 | Tsu-Jae King | Integrated circuit on corrugated substrate |
US7704844B2 (en) * | 2007-10-04 | 2010-04-27 | International Business Machines Corporation | High performance MOSFET |
US20090294850A1 (en) * | 2008-05-30 | 2009-12-03 | International Business Machines Corporation | Method to tailor location of peak electric field directly underneath an extension spacer for enhanced programmability of a prompt-shift device |
US20110294270A1 (en) * | 2010-05-27 | 2011-12-01 | Elpida Memory, Inc. | Method of manufacturing semiconductor device |
US9111959B2 (en) * | 2013-06-17 | 2015-08-18 | Magnachip Semiconductor, Ltd. | Semiconductor device and manufacture method thereof |
Also Published As
Publication number | Publication date |
---|---|
CN113809158A (en) | 2021-12-17 |
DE102021111650A1 (en) | 2021-12-16 |
US11205701B1 (en) | 2021-12-21 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
US9728632B2 (en) | Deep silicon via as a drain sinker in integrated vertical DMOS transistor | |
US6855581B2 (en) | Method for fabricating a high-voltage high-power integrated circuit device | |
US7078776B2 (en) | Low threshold voltage semiconductor device | |
US8187941B2 (en) | Method of manufacturing semiconductor device | |
US10164006B1 (en) | LDMOS FinFET structures with trench isolation in the drain extension | |
EP3258498B1 (en) | Ldmos design for a finfet device | |
US10644149B1 (en) | LDMOS fin-type field-effect transistors including a dummy gate | |
JPH02239633A (en) | Manufacture of submicron silicon gate mosfet | |
US10290712B1 (en) | LDMOS finFET structures with shallow trench isolation inside the fin | |
US9953831B1 (en) | Device structures with multiple nitrided layers | |
US10121878B1 (en) | LDMOS finFET structures with multiple gate structures | |
US10593674B1 (en) | Deep fence isolation for logic cells | |
US6544853B1 (en) | Reduction of negative bias temperature instability using fluorine implantation | |
US11563085B2 (en) | Transistors with separately-formed source and drain | |
US20200035785A1 (en) | Soi device structures with doped regions providing charge sinking | |
US11205701B1 (en) | Transistors with sectioned extension regions | |
US11502193B2 (en) | Extended-drain metal-oxide-semiconductor devices with a multiple-thickness buffer dielectric layer | |
US10741685B2 (en) | Semiconductor devices having a fin channel arranged between source and drift regions and methods of manufacturing the same | |
US20210249307A1 (en) | Transistors with asymmetrically-positioned source/drain regions | |
US11239366B2 (en) | Transistors with an asymmetrical source and drain | |
US11888062B2 (en) | Extended-drain metal-oxide-semiconductor devices with a silicon-germanium layer beneath a portion of the gate | |
US9818652B1 (en) | Commonly-bodied field-effect transistors | |
US20230268436A1 (en) | Extended-drain metal-oxide-semiconductor devices with a gap between the drain and body wells | |
CN113437149B (en) | Semiconductor structure and forming method thereof | |
US20230238428A1 (en) | Trench isolation having three portions with different materials, and ldmos fet including same |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
AS | Assignment |
Owner name: GLOBALFOUNDRIES INC., CAYMAN ISLANDS Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNORS:ALDRIDGE, HENRY;ELLIS-MONAGHAN, JOHN J.;ABOU-KHALIL, MICHEL J.;REEL/FRAME:052912/0865 Effective date: 20200610 |
|
FEPP | Fee payment procedure |
Free format text: ENTITY STATUS SET TO UNDISCOUNTED (ORIGINAL EVENT CODE: BIG.); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY |
|
AS | Assignment |
Owner name: GLOBALFOUNDRIES U.S. INC., CALIFORNIA Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:GLOBALFOUNDRIES INC.;REEL/FRAME:054633/0001 Effective date: 20201022 |
|
AS | Assignment |
Owner name: GLOBALFOUNDRIES U.S. INC., NEW YORK Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:WILMINGTON TRUST, NATIONAL ASSOCIATION;REEL/FRAME:056987/0001 Effective date: 20201117 |
|
STCF | Information on status: patent grant |
Free format text: PATENTED CASE |
|
CC | Certificate of correction |