US20210263354A1 - Display panel manufacturing process and display panel - Google Patents

Display panel manufacturing process and display panel Download PDF

Info

Publication number
US20210263354A1
US20210263354A1 US16/313,885 US201816313885A US2021263354A1 US 20210263354 A1 US20210263354 A1 US 20210263354A1 US 201816313885 A US201816313885 A US 201816313885A US 2021263354 A1 US2021263354 A1 US 2021263354A1
Authority
US
United States
Prior art keywords
metal
substrate
layer
metal layer
recessed region
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Granted
Application number
US16/313,885
Other versions
US11119362B1 (en
Inventor
Chuan Wu
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
HKC Co Ltd
Chongqing HKC Optoelectronics Technology Co Ltd
Original Assignee
HKC Co Ltd
Chongqing HKC Optoelectronics Technology Co Ltd
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by HKC Co Ltd, Chongqing HKC Optoelectronics Technology Co Ltd filed Critical HKC Co Ltd
Assigned to CHONGQING HKC OPTOELECTRONICS TECHNOLOGY CO., LTD., HKC Corporation Limited reassignment CHONGQING HKC OPTOELECTRONICS TECHNOLOGY CO., LTD. ASSIGNMENT OF ASSIGNORS INTEREST (SEE DOCUMENT FOR DETAILS). Assignors: WU, Chuan
Publication of US20210263354A1 publication Critical patent/US20210263354A1/en
Application granted granted Critical
Publication of US11119362B1 publication Critical patent/US11119362B1/en
Active legal-status Critical Current
Adjusted expiration legal-status Critical

Links

Images

Classifications

    • GPHYSICS
    • G02OPTICS
    • G02FOPTICAL DEVICES OR ARRANGEMENTS FOR THE CONTROL OF LIGHT BY MODIFICATION OF THE OPTICAL PROPERTIES OF THE MEDIA OF THE ELEMENTS INVOLVED THEREIN; NON-LINEAR OPTICS; FREQUENCY-CHANGING OF LIGHT; OPTICAL LOGIC ELEMENTS; OPTICAL ANALOGUE/DIGITAL CONVERTERS
    • G02F1/00Devices or arrangements for the control of the intensity, colour, phase, polarisation or direction of light arriving from an independent light source, e.g. switching, gating or modulating; Non-linear optics
    • G02F1/01Devices or arrangements for the control of the intensity, colour, phase, polarisation or direction of light arriving from an independent light source, e.g. switching, gating or modulating; Non-linear optics for the control of the intensity, phase, polarisation or colour 
    • G02F1/13Devices or arrangements for the control of the intensity, colour, phase, polarisation or direction of light arriving from an independent light source, e.g. switching, gating or modulating; Non-linear optics for the control of the intensity, phase, polarisation or colour  based on liquid crystals, e.g. single liquid crystal display cells
    • G02F1/133Constructional arrangements; Operation of liquid crystal cells; Circuit arrangements
    • G02F1/136Liquid crystal cells structurally associated with a semi-conducting layer or substrate, e.g. cells forming part of an integrated circuit
    • G02F1/1362Active matrix addressed cells
    • G02F1/136227Through-hole connection of the pixel electrode to the active element through an insulation layer
    • GPHYSICS
    • G02OPTICS
    • G02FOPTICAL DEVICES OR ARRANGEMENTS FOR THE CONTROL OF LIGHT BY MODIFICATION OF THE OPTICAL PROPERTIES OF THE MEDIA OF THE ELEMENTS INVOLVED THEREIN; NON-LINEAR OPTICS; FREQUENCY-CHANGING OF LIGHT; OPTICAL LOGIC ELEMENTS; OPTICAL ANALOGUE/DIGITAL CONVERTERS
    • G02F1/00Devices or arrangements for the control of the intensity, colour, phase, polarisation or direction of light arriving from an independent light source, e.g. switching, gating or modulating; Non-linear optics
    • G02F1/01Devices or arrangements for the control of the intensity, colour, phase, polarisation or direction of light arriving from an independent light source, e.g. switching, gating or modulating; Non-linear optics for the control of the intensity, phase, polarisation or colour 
    • G02F1/13Devices or arrangements for the control of the intensity, colour, phase, polarisation or direction of light arriving from an independent light source, e.g. switching, gating or modulating; Non-linear optics for the control of the intensity, phase, polarisation or colour  based on liquid crystals, e.g. single liquid crystal display cells
    • G02F1/133Constructional arrangements; Operation of liquid crystal cells; Circuit arrangements
    • G02F1/1333Constructional arrangements; Manufacturing methods
    • G02F1/1339Gaskets; Spacers; Sealing of cells
    • GPHYSICS
    • G02OPTICS
    • G02FOPTICAL DEVICES OR ARRANGEMENTS FOR THE CONTROL OF LIGHT BY MODIFICATION OF THE OPTICAL PROPERTIES OF THE MEDIA OF THE ELEMENTS INVOLVED THEREIN; NON-LINEAR OPTICS; FREQUENCY-CHANGING OF LIGHT; OPTICAL LOGIC ELEMENTS; OPTICAL ANALOGUE/DIGITAL CONVERTERS
    • G02F1/00Devices or arrangements for the control of the intensity, colour, phase, polarisation or direction of light arriving from an independent light source, e.g. switching, gating or modulating; Non-linear optics
    • G02F1/01Devices or arrangements for the control of the intensity, colour, phase, polarisation or direction of light arriving from an independent light source, e.g. switching, gating or modulating; Non-linear optics for the control of the intensity, phase, polarisation or colour 
    • G02F1/13Devices or arrangements for the control of the intensity, colour, phase, polarisation or direction of light arriving from an independent light source, e.g. switching, gating or modulating; Non-linear optics for the control of the intensity, phase, polarisation or colour  based on liquid crystals, e.g. single liquid crystal display cells
    • G02F1/133Constructional arrangements; Operation of liquid crystal cells; Circuit arrangements
    • G02F1/1333Constructional arrangements; Manufacturing methods
    • GPHYSICS
    • G02OPTICS
    • G02FOPTICAL DEVICES OR ARRANGEMENTS FOR THE CONTROL OF LIGHT BY MODIFICATION OF THE OPTICAL PROPERTIES OF THE MEDIA OF THE ELEMENTS INVOLVED THEREIN; NON-LINEAR OPTICS; FREQUENCY-CHANGING OF LIGHT; OPTICAL LOGIC ELEMENTS; OPTICAL ANALOGUE/DIGITAL CONVERTERS
    • G02F1/00Devices or arrangements for the control of the intensity, colour, phase, polarisation or direction of light arriving from an independent light source, e.g. switching, gating or modulating; Non-linear optics
    • G02F1/01Devices or arrangements for the control of the intensity, colour, phase, polarisation or direction of light arriving from an independent light source, e.g. switching, gating or modulating; Non-linear optics for the control of the intensity, phase, polarisation or colour 
    • G02F1/13Devices or arrangements for the control of the intensity, colour, phase, polarisation or direction of light arriving from an independent light source, e.g. switching, gating or modulating; Non-linear optics for the control of the intensity, phase, polarisation or colour  based on liquid crystals, e.g. single liquid crystal display cells
    • G02F1/133Constructional arrangements; Operation of liquid crystal cells; Circuit arrangements
    • G02F1/1333Constructional arrangements; Manufacturing methods
    • G02F1/1343Electrodes
    • G02F1/134309Electrodes characterised by their geometrical arrangement
    • GPHYSICS
    • G02OPTICS
    • G02FOPTICAL DEVICES OR ARRANGEMENTS FOR THE CONTROL OF LIGHT BY MODIFICATION OF THE OPTICAL PROPERTIES OF THE MEDIA OF THE ELEMENTS INVOLVED THEREIN; NON-LINEAR OPTICS; FREQUENCY-CHANGING OF LIGHT; OPTICAL LOGIC ELEMENTS; OPTICAL ANALOGUE/DIGITAL CONVERTERS
    • G02F1/00Devices or arrangements for the control of the intensity, colour, phase, polarisation or direction of light arriving from an independent light source, e.g. switching, gating or modulating; Non-linear optics
    • G02F1/01Devices or arrangements for the control of the intensity, colour, phase, polarisation or direction of light arriving from an independent light source, e.g. switching, gating or modulating; Non-linear optics for the control of the intensity, phase, polarisation or colour 
    • G02F1/13Devices or arrangements for the control of the intensity, colour, phase, polarisation or direction of light arriving from an independent light source, e.g. switching, gating or modulating; Non-linear optics for the control of the intensity, phase, polarisation or colour  based on liquid crystals, e.g. single liquid crystal display cells
    • G02F1/133Constructional arrangements; Operation of liquid crystal cells; Circuit arrangements
    • G02F1/1333Constructional arrangements; Manufacturing methods
    • G02F1/1343Electrodes
    • G02F1/13439Electrodes characterised by their electrical, optical, physical properties; materials therefor; method of making
    • GPHYSICS
    • G02OPTICS
    • G02FOPTICAL DEVICES OR ARRANGEMENTS FOR THE CONTROL OF LIGHT BY MODIFICATION OF THE OPTICAL PROPERTIES OF THE MEDIA OF THE ELEMENTS INVOLVED THEREIN; NON-LINEAR OPTICS; FREQUENCY-CHANGING OF LIGHT; OPTICAL LOGIC ELEMENTS; OPTICAL ANALOGUE/DIGITAL CONVERTERS
    • G02F1/00Devices or arrangements for the control of the intensity, colour, phase, polarisation or direction of light arriving from an independent light source, e.g. switching, gating or modulating; Non-linear optics
    • G02F1/01Devices or arrangements for the control of the intensity, colour, phase, polarisation or direction of light arriving from an independent light source, e.g. switching, gating or modulating; Non-linear optics for the control of the intensity, phase, polarisation or colour 
    • G02F1/13Devices or arrangements for the control of the intensity, colour, phase, polarisation or direction of light arriving from an independent light source, e.g. switching, gating or modulating; Non-linear optics for the control of the intensity, phase, polarisation or colour  based on liquid crystals, e.g. single liquid crystal display cells
    • G02F1/133Constructional arrangements; Operation of liquid crystal cells; Circuit arrangements
    • G02F1/1333Constructional arrangements; Manufacturing methods
    • G02F1/1345Conductors connecting electrodes to cell terminals
    • GPHYSICS
    • G02OPTICS
    • G02FOPTICAL DEVICES OR ARRANGEMENTS FOR THE CONTROL OF LIGHT BY MODIFICATION OF THE OPTICAL PROPERTIES OF THE MEDIA OF THE ELEMENTS INVOLVED THEREIN; NON-LINEAR OPTICS; FREQUENCY-CHANGING OF LIGHT; OPTICAL LOGIC ELEMENTS; OPTICAL ANALOGUE/DIGITAL CONVERTERS
    • G02F1/00Devices or arrangements for the control of the intensity, colour, phase, polarisation or direction of light arriving from an independent light source, e.g. switching, gating or modulating; Non-linear optics
    • G02F1/01Devices or arrangements for the control of the intensity, colour, phase, polarisation or direction of light arriving from an independent light source, e.g. switching, gating or modulating; Non-linear optics for the control of the intensity, phase, polarisation or colour 
    • G02F1/13Devices or arrangements for the control of the intensity, colour, phase, polarisation or direction of light arriving from an independent light source, e.g. switching, gating or modulating; Non-linear optics for the control of the intensity, phase, polarisation or colour  based on liquid crystals, e.g. single liquid crystal display cells
    • G02F1/133Constructional arrangements; Operation of liquid crystal cells; Circuit arrangements
    • G02F1/1333Constructional arrangements; Manufacturing methods
    • G02F1/1343Electrodes
    • G02F1/134309Electrodes characterised by their geometrical arrangement
    • G02F1/134318Electrodes characterised by their geometrical arrangement having a patterned common electrode

Definitions

  • This application relates to the field of display technologies, and in particular, to a display panel manufacturing process and a display panel.
  • liquid crystal displays are widely applied.
  • Most of liquid crystal displays on the market are backlight-type liquid crystal displays, including liquid crystal panels and backlight modules.
  • a working principle of a liquid crystal panel is placing liquid crystal molecules between two parallel substrates and applying a drive voltage to the two glass substrates to control rotation directions of the liquid crystal molecules, to refract light of the backlight module to generate a picture.
  • liquid crystals are rotated by a vertical electric field loaded and formed between a color filter substrate and an array substrate, so that the liquid crystals form different deflection angles, and thereby, upper polarizer can transmit light of different intensities.
  • the electric field on the color filter substrate transfers a signal from the array substrate to the color filter substrate by a transfer pad.
  • a coil of mesh common metal electrode of a first metal layer and a second metal layer is usually arranged around the periphery of the panel, and a transfer pad is designed at a suitable position. The transfer pad is positioned on the first metal layer or a transparent electrode layer is laid on the first metal layer and the second metal layer to form a transfer pad.
  • a common electrode signal transmitted by the first metal layer is transferred, in the transfer pad region, through the first metal layer via an Au ball to a common electrode of the color filter substrate, and transmitted from the array substrate to the color filter substrate.
  • a transfer pad is formed in a sealant region beside a visible area (AA area) on the array substrate side, and then an Au ball is sprinkled in the liquid crystal cell manufacturing stage to form an electrical connection between a pixel electrode and a common electrode.
  • AA area visible area
  • Au ball is sprinkled in the liquid crystal cell manufacturing stage to form an electrical connection between a pixel electrode and a common electrode.
  • the sealant and the Au ball are coated, a display abnormality may occur.
  • An objective of this application is to provide a display panel manufacturing process and a display panel to resolve the display abnormality of the display panel.
  • this application provides a display panel manufacturing process, comprising the steps of:
  • a gate insulating layer on a first surface of the first metal layer, and etching off a portion of the gate insulating layer corresponding to a transfer pad to form a gate insulating recessed region:
  • a passivation layer on a first surface of the second metal layer, and etching off a portion of the passivation layer corresponding to the transfer pad to form a passivation recessed region, the width of the passivation recessed region being greater than the width of the second metal recessed region, and an exposed surface of the second metal layer being a second metal transfer pad;
  • a transparent electrode layer on the first surface of the second metal layer such that the transparent electrode layer covers the second metal transfer pad and the transparent electrode layer is in communication with the common line through the second metal transfer pad, to form a first substrate;
  • the step of forming a transparent electrode layer on the first surface of the second metal layer such that the transparent electrode layer covers the second metal transfer pad and the transparent electrode layer is in communication with the common line through the second metal transfer pad comprises:
  • the step of forming a transparent electrode layer on the first surface of the second metal layer such that the transparent electrode layer covers the second metal transfer pad and the transparent electrode layer is in communication with the common line through the second metal transfer pad comprises:
  • the first metal layer and the common line of the first substrate are formed by the same manufacturing process and are electrically connected to each other.
  • the second metal layer and the common line of the second substrate are formed by the same manufacturing process and are electrically connected to each other.
  • the common line of the first substrate and the first metal layer or the second metal layer are made through a same mask, and the first metal layer and the second metal layer are electrically connected through a via hole.
  • This application further discloses a display panel, comprising:
  • the first substrate comprises a common line
  • the second substrate comprises a common electrode
  • the first substrate comprises:
  • a first metal layer arranged on the substrate:
  • a gate insulating layer arranged on a first surface of the first metal layer, and hollowed out corresponding to the transfer pad to form a gate insulating recessed region;
  • a second metal layer arranged on a first surface of the gate insulating layer, a portion of the second metal layer corresponding to the gate insulating recessed region being hollowed out to form a second metal recessed region:
  • a passivation layer arranged on a first surface of the second metal layer, a portion of the passivation layer corresponding to the gate insulating recessed region being hollowed out to form a passivation recessed region, the width of the passivation recessed region being greater than the width of the second metal recessed region, and an exposed surface of the second metal layer being a second metal transfer pad;
  • a transparent electrode layer covering the second metal transfer pad, the transparent electrode layer being in communication with the common line of the first substrate, wherein
  • the Au ball is arranged at a position of the transparent electrode layer corresponding to the second metal recessed region, and communicates the transparent electrode layer of the first substrate with the common electrode of the second substrate.
  • the transparent electrode layer covers the second metal transfer pad, and meanwhile, covers the surface of the first metal layer, and side walls of sides of the gate insulating layer and the second metal layer corresponding to the second metal recessed region.
  • the first metal recessed region is located at a hollowed portion of the first metal layer corresponding to the transfer pad; and the transparent electrode layer covers the first metal recessed region, side walls of sides of the gate insulating layer and the second metal layer corresponding to the second metal recessed region, and the second metal transfer pad.
  • This application further discloses a display device, comprising the foregoing display panel.
  • liquid crystals are rotated by a vertical electric field loaded and formed between a first substrate and a second substrate, so that the liquid crystals form different deflection angles, and thereby, the upper polarizer can transmit light of different intensities.
  • a conductive transfer pad needs to be arranged in the sealant of the first substrate, so that the Au ball contacts the upper and lower substrates; and at the position where no Au ball is arranged, it is possible not to arrange the transfer pad.
  • the transparent electrode layer in communication with the common line is laid; and in the position where the transfer pad is not arranged, the common line can be hollowed out to form a mesh to facilitate light curing on the sealant.
  • the transparent electrode layer covers the second metal transfer pad, the transparent electrode layer is in communication with the common line through the second metal transfer pad, and the Au ball is arranged on the first surface of the transparent electrode layer, so that the Au ball communicates the transparent electrode layer of the first substrate with the common electrode of the second substrate, to finally implement the mutual conduction between the common line of the first substrate and the common electrode of the second substrate.
  • the second metal transfer pad increases the overall width of the transfer pad, the coated sealant is prevented from overflowing from the transfer pad, thereby improving the display quality.
  • FIG. 1 is a schematic view of the basic structure of a display panel according to an embodiment of this application.
  • FIG. 2 is an enlarged schematic view of the A-A′ area in FIG. 1 .
  • FIG. 3 is a cross-sectional schematic view of the A-A′ area in FIG. 1 .
  • FIG. 4 is a schematic diagram of a display panel manufacturing process according to an embodiment of this application.
  • FIG. 5 is a schematic view (1) of the structure of a display panel according to an embodiment of this application.
  • FIG. 6 is a schematic view (2) of the structure of a display panel according to an embodiment of this application.
  • FIG. 7 is a schematic view (3) of the structure of a display panel according to an embodiment of this application.
  • FIG. 8 is a structural schematic view of a display device according to an embodiment of this application.
  • orientation or position relationships indicated by the terms such as “center”, “transverse”, “on”, “below”, “left”, “right”, “vertical”, “horizontal”, “top”, “bottom”, “inside”, and “outside” are based on orientation or position relationships shown in the accompanying drawings, and are used only for ease and brevity of illustration and description, rather than indicating or implying that the mentioned apparatus or component must have a particular orientation or must be constructed and operated in a particular orientation. Therefore, such terms should not be construed as limiting of this application.
  • first and second are used only for the purpose of description, and should not be understood as indicating or implying the relative importance or implicitly specifying the number of the indicated technical features. Therefore, a feature defined by “first” or “second” can explicitly or implicitly includes one or more of said features.
  • a plurality of means two or more than two.
  • the terms “include”, “comprise” and any variant thereof are intended to cover non-exclusive inclusion.
  • connection may be a fixed connection, a detachable connection, or an integral connection; or the connection may be a mechanical connection or an electrical connection; or the connection may be a direct connection, an indirect connection through an intermediary, or internal communication between two components.
  • mount e.g., a fixed connection, a detachable connection, or an integral connection
  • connection may be a mechanical connection or an electrical connection
  • connection may be a direct connection, an indirect connection through an intermediary, or internal communication between two components.
  • a first surface corresponds to, for example, an upper surface.
  • this application discloses a display panel manufacturing process, including the steps of:
  • a gate insulating layer 30 on a first surface of the first metal layer 20 , and etching off a portion of the gate insulating layer 30 corresponding to a transfer pad 202 to form a gate insulating recessed region 301 ;
  • a passivation layer 50 on a first surface of the second metal layer 40 , and etching off a portion of the passivation layer 50 corresponding to the transfer pad 202 to form a passivation recessed region 501 , the width of the passivation recessed region 501 being greater than the width of the second metal recessed region 401 , and an exposed surface of the second metal layer 40 being a second metal transfer pad 90 :
  • a transparent electrode layer 60 on the first surface of the second metal layer 40 such that the transparent electrode layer 60 covers the second metal transfer pad 90 and the transparent electrode layer 60 is in communication with the common line through the second metal transfer pad 90 , to form a first substrate;
  • the first substrate is an array substrate
  • the second substrate 80 is a color filter substrate.
  • liquid crystals are rotated by a vertical electric field loaded and formed between the array substrate and the color filter substrate, so that the liquid crystals form different deflection angles, and thereby, the upper polarizer can transmit light of different intensities.
  • a conductive transfer pad 202 needs to be arranged in the sealant of the array substrate, so that the Au ball 70 contacts the upper and lower substrates; and at the position where no Au ball 70 is arranged, it is possible not to arrange the transfer pad 202 .
  • the transparent electrode layer 60 in communication with the common line is laid; and in the position where the transfer pad 202 is not arranged, the common line can be hollowed out to form a mesh to facilitate light curing on the sealant.
  • the Au ball 70 and the sealant are coated, if the Au ball 70 is pressed to protrude from the transfer pad 202 , the upper and lower substrates are not well-conducted, or the thickness of the cell is abnormal, causing display abnormality.
  • the transparent electrode layer 60 covers the second metal transfer pad 90 , the transparent electrode layer 60 is in communication with the common line through the second metal transfer pad 90 , and the Au ball 70 is arranged on the first surface of the transparent electrode layer 60 , so that the Au ball 70 communicates the transparent electrode layer 60 of the army substrate with the common electrode of the color filter substrate, to finally implement the mutual conduction between the common line of the array substrate and the common electrode of the color filter substrate.
  • the second metal transfer pad 90 increases the overall width of the transfer pad 202 , the coated sealant can be prevented from overflowing from the transfer pad 202 , thereby improving the display quality.
  • the substrate 10 may be a glass substrate.
  • the step of forming a transparent electrode layer 60 on the first surface of the second metal layer 40 such that the transparent electrode layer 60 covers the second metal transfer pad 90 and the transparent electrode layer 60 is in communication with the common line through the second metal transfer pad 90 includes:
  • the formed transparent electrode layer 60 covers the surface of the first surface of the first metal layer 20 corresponding to the transfer pad 202 , and the transparent electrode layer 60 is in direct contact with the first metal layer 20 , so that the conductivity is high.
  • a display panel 2 manufacturing process including the steps of:
  • the portion of the first metal layer 20 corresponding to the transfer pad 202 is partially etched off to form the first metal recessed region 201 , the formed transparent electrode layer 60 covers the first metal recessed region 201 , and meanwhile, covers the side walls of the gate insulating layer 30 and the second metal layer 40 corresponding to the second metal recessed region 401 , and the second metal transfer pad 90 , and thus, the depth of the transfer pad 202 is increased, so that the coated sealant can be prevented from overflowing from the transfer pad 202 , thereby improving the display quality.
  • the first metal layer 20 and the common line of the first substrate are formed by the same manufacturing process and are electrically connected to each other.
  • the first substrate is an array substrate, and the first metal layer 20 and the common line of the array substrate are formed by the same manufacturing process, so that the electrode can be connected without punching, thereby reducing the manufacturing process.
  • the second metal layer 40 and the common line of the second substrate are formed by the same manufacturing process and are electrically connected to each other.
  • the first substrate is an array substrate
  • the second metal layer 40 and the common line of the array substrate are formed by the same manufacturing process, so that the electrode can be connected without punching, thereby reducing the manufacturing process.
  • the common line of the first substrate and the first metal layer 20 or second metal layer 40 are made through a same mask, and the first metal layer 20 and the second metal layer 40 are electrically connected through a via hole.
  • the first substrate is an array substrate, and the first metal layer 20 and the second metal layer 40 are electrically connected through a via hole, thereby reducing the possibility of an open circuit caused by disconnection.
  • the second metal layer 40 is insulated from the second metal layer 40 of the display area 100 ; and when the first common electrode of the array substrate is in the same layer and electrically connected to the second metal layer 40 , the first metal layer 20 is insulated from the first metal layer 20 of the display area 100 , to prevent crosstalk.
  • a display panel 2 including:
  • the first substrate includes a common line
  • the second substrate 80 includes a common electrode
  • an Au ball 70 arranged in a non-display area 200 of the display panel 2 , and conducting the common line of the first substrate and the common electrode of the second substrate 80 , the Au ball 70 being positioned at a transfer pad 202 , where
  • the first substrate includes:
  • a first metal layer 20 arranged on the substrate
  • a gate insulating layer 30 arranged on a first surface of the first metal layer 20 , and hollowed out corresponding to the transfer pad 202 to form a gate insulating recessed region 301 ;
  • a second metal layer 40 arranged on a first surface of the gate insulating layer 30 , a portion of the second metal layer 40 corresponding to the gate insulating recessed region 301 being hollowed out to form a second metal recessed region 401 ;
  • a passivation layer 50 arranged on a first surface of the second metal layer 40 , a portion of the passivation layer 50 corresponding to the gate insulating recessed region 301 being hollowed out to form a passivation recessed region 501 , the width of the passivation recessed region 501 being greater than the width of the second metal recessed region 40 , and an exposed surface of the second metal layer 40 being a second metal transfer pad 90 ;
  • a transparent electrode layer 60 covering the second metal transfer pad 90 , the transparent electrode layer 60 being in communication with the common line of the first substrate,
  • the Au ball 70 is arranged at a position of the transparent electrode layer 60 corresponding to the second metal recessed region 401 , and communicates the transparent electrode layer 60 of the first substrate with the common electrode of the second substrate 80 .
  • liquid crystals are rotated by a vertical electric field loaded and formed between the first substrate and the second substrate 80 , so that the liquid crystals form different deflection angles, and thereby, the upper polarizer can transmit light of different intensities.
  • a conductive transfer pad 202 needs to be arranged in the sealant of the first substrate, so that the Au ball 70 contacts the upper and lower substrates; and at the position where no Au ball 70 is arranged, it is possible not to arrange the transfer pad 202 .
  • the transparent electrode layer 60 in communication with the common line is laid; and in the position where the transfer pad 202 is not arranged, the common line can be hollowed out to form a mesh to facilitate light curing on the sealant.
  • the Au ball 70 and the sealant are coated, if the Au ball 70 is pressed to protrude from the transfer pad 202 , the upper and lower substrates are not well-conducted, or the thickness of the cell is abnormal, causing display abnormality.
  • the transparent electrode layer 60 covers the second metal transfer pad 90 , the transparent electrode layer 60 is in communication with the common line through the second metal transfer pad 90 , and the Au ball 70 is arranged on the first surface of the transparent electrode layer 60 , so that the Au ball 70 communicates the transparent electrode layer 60 of the first substrate with the common electrode of the second substrate 80 , to finally implement the mutual conduction between the common line of the first substrate and the common electrode of the second substrate 80 .
  • the second metal transfer pad 90 increases the overall width of the transfer pad 202 , the coated sealant can be prevented from overflowing from the transfer pad 202 , thereby improving the display quality.
  • the transparent electrode layer 60 covers the second metal transfer pad 90 , and meanwhile, covers the surface of the first metal layer 20 , and side walls of sides of the gate insulating layer 30 and the second metal layer 40 corresponding to the second metal recessed region 401 .
  • the formed transparent electrode layer 60 covers the surface of the first surface of the first metal layer 20 corresponding to the transfer pad 202 , and the transparent electrode layer 60 is in direct contact with the first metal layer 20 , so the conductivity is high.
  • the first metal recessed region 201 is located at a hollowed portion of the first metal layer 20 corresponding to the transfer pad 202 ; and the transparent electrode layer 60 covers the first metal recessed region 201 , side walls of sides of the gate insulating layer 30 and the second metal layer 40 corresponding to the second metal recessed region 401 , and the second metal transfer pad 90 .
  • the portion of the first metal layer 20 corresponding to the transfer pad 202 is partially etched off to form the first metal recessed region 201 , the formed transparent electrode layer 60 covers the first metal recessed region 201 , and meanwhile, covers the side walls of the gate insulating layer 30 and the second metal layer 40 corresponding to the second metal recessed region 401 , and the second metal transfer pad 90 , and thus, the depth of the transfer pad 202 is increased, so that the coated sealant can be prevented from overflowing from the transfer pad 202 , thereby improving the display quality.
  • the thickness of the first metal layer 20 generally ranges from 1500 to 8000 angstroms ( ⁇ ), or from 2000 to 8000 ⁇ .
  • the width of the second metal transfer pad 90 adjacent to the first connection region 201 is X1, and the range of X1 is generally 5 ⁇ m ⁇ X1 ⁇ 500 ⁇ m or 10 ⁇ m ⁇ X1 ⁇ 500 ⁇ m; and the width of the second metal transfer pad 90 adjacent to the second connection region 203 is X2, and the range of X2 is generally 5 ⁇ m ⁇ X2 ⁇ 500 ⁇ m or 10 ⁇ m ⁇ X2 ⁇ 500 ⁇ m.
  • a display panel 2 including:
  • the array substrate being arranged opposite to the color filter substrate,
  • the array substrate includes a common line, and the color filter substrate includes a common electrode;
  • an Au ball 70 arranged in a non-display area 200 of the display panel 2 , and conducting the common line of the array substrate and the common electrode of the color filter substrate 80 , the Au ball 70 being positioned at a transfer pad 202 , where
  • the array substrate includes:
  • first metal layer 20 arranged on the substrate, the first metal layer 20 being hollowed out corresponding to the transfer pad 202 to form a first metal recessed region 201 ;
  • a gate insulating layer 30 arranged on a first surface of the first metal layer 20 , and hollowed out corresponding to the first metal recessed region 201 to form a gate insulating recessed region 301 , the width of the gate insulating recessed region 301 being greater than the width of the first metal recessed region 201 , and an exposed surface of the first metal layer being a first metal transfer pad 91 ;
  • a second metal layer 40 arranged on a first surface of the gate insulating layer 30 , a portion of the second metal layer 40 corresponding to the gate insulating recessed region 301 being hollowed out to form a second metal recessed region 401 ;
  • a passivation layer 50 arranged on a first surface of the second metal layer 40 , a portion of the passivation layer 50 corresponding to the second metal recessed region 401 being hollowed out to form a passivation recessed region 501 ;
  • a transparent electrode layer 60 covering the first metal recessed region 201 and the first metal transfer pad 91 , the transparent electrode layer 60 being in communication with the common line of the array substrate,
  • the Au ball 70 is arranged at a position of the transparent electrode layer 60 corresponding to the first metal recessed region 201 , and communicates the transparent electrode layer 60 of the first substrate with the common electrode of the second substrate 80 .
  • the substrate when manufacturing the array substrate, the substrate is covered with the metal material layer, the portion of the metal material layer corresponding to the transfer pad 202 is etched off to form the first metal recessed region 201 , the transparent electrode layer 60 is formed on the first surface of the first metal recessed region 201 , the transparent electrode layer 60 is electrically connected to the common line, the Au ball 70 is arranged on the first surface of the transparent electrode layer 60 , the Au ball 70 communicates the common line of the array substrate with the common electrode of the color filter substrate, and the first metal recessed region 201 increases the depth of the transfer pad 202 , so that the coated Au ball 70 and sealant can be prevented from overflowing from the transfer pad 202 , thereby improving the display quality.
  • a display device 1 including the foregoing display panel 2 .
  • the panel of this application may be a twisted nematic (TN) panel, an in-plane switching (IPS) panel, or a multi-domain vertical alignment (VA) panel, and may certainly be any other suitable type of panel.
  • TN twisted nematic
  • IPS in-plane switching
  • VA multi-domain vertical alignment

Abstract

This application discloses a display panel manufacturing process and a display panel. The manufacturing process includes: forming a common line, a common electrode and a transparent electrode layer, the transparent electrode layer being in communication with the common line; and arranging an Au ball on the transparent electrode layer, and enabling the Au ball to communicate the transparent electrodes layer with the common electrode.

Description

  • This application claims priority to Chinese Patent Application No. CN201811179579.7, filed with the Chinese Patent Office on Oct. 10, 2018 and entitled “DISPLAY PANEL MANUFACTURING PROCESS AND DISPLAY PANEL”, which is incorporated herein by reference in its entirety.
  • TECHNICAL FIELD
  • This application relates to the field of display technologies, and in particular, to a display panel manufacturing process and a display panel.
  • BACKGROUND
  • Statement herein merely provides background information related to this application and does not necessarily constitute the existing technology.
  • Contributing to many advantages such as thinness, power saving, and no radiation, liquid crystal displays are widely applied. Most of liquid crystal displays on the market are backlight-type liquid crystal displays, including liquid crystal panels and backlight modules. A working principle of a liquid crystal panel is placing liquid crystal molecules between two parallel substrates and applying a drive voltage to the two glass substrates to control rotation directions of the liquid crystal molecules, to refract light of the backlight module to generate a picture.
  • In a liquid crystal display (LCD) of the vertical alignment (VA) technology, liquid crystals are rotated by a vertical electric field loaded and formed between a color filter substrate and an array substrate, so that the liquid crystals form different deflection angles, and thereby, upper polarizer can transmit light of different intensities. During the electric field loading process, the electric field on the color filter substrate transfers a signal from the array substrate to the color filter substrate by a transfer pad. A coil of mesh common metal electrode of a first metal layer and a second metal layer is usually arranged around the periphery of the panel, and a transfer pad is designed at a suitable position. The transfer pad is positioned on the first metal layer or a transparent electrode layer is laid on the first metal layer and the second metal layer to form a transfer pad. During the actual working process of the panel, a common electrode signal transmitted by the first metal layer is transferred, in the transfer pad region, through the first metal layer via an Au ball to a common electrode of the color filter substrate, and transmitted from the array substrate to the color filter substrate.
  • A transfer pad is formed in a sealant region beside a visible area (AA area) on the array substrate side, and then an Au ball is sprinkled in the liquid crystal cell manufacturing stage to form an electrical connection between a pixel electrode and a common electrode. However, when the sealant and the Au ball are coated, a display abnormality may occur.
  • SUMMARY
  • An objective of this application is to provide a display panel manufacturing process and a display panel to resolve the display abnormality of the display panel.
  • To achieve the foregoing objective, this application provides a display panel manufacturing process, comprising the steps of:
  • covering a substrate with a metal material layer to form a first metal layer located in a non-display area and a common line located in a display area;
  • forming a gate insulating layer on a first surface of the first metal layer, and etching off a portion of the gate insulating layer corresponding to a transfer pad to form a gate insulating recessed region:
  • forming a second metal layer on a first surface of the gate insulating layer, and etching off a portion of the second metal layer corresponding to the gate insulating recessed region to form a second metal recessed region;
  • forming a passivation layer on a first surface of the second metal layer, and etching off a portion of the passivation layer corresponding to the transfer pad to form a passivation recessed region, the width of the passivation recessed region being greater than the width of the second metal recessed region, and an exposed surface of the second metal layer being a second metal transfer pad;
  • forming a transparent electrode layer on the first surface of the second metal layer such that the transparent electrode layer covers the second metal transfer pad and the transparent electrode layer is in communication with the common line through the second metal transfer pad, to form a first substrate;
  • forming a second substrate provided with a common electrode; and
  • arranging an Au ball on a first surface of the transparent electrode layer, and enabling the Au ball to communicate the transparent electrode layer of the first substrate with the common electrode of the second substrate.
  • Optionally, the step of forming a transparent electrode layer on the first surface of the second metal layer such that the transparent electrode layer covers the second metal transfer pad and the transparent electrode layer is in communication with the common line through the second metal transfer pad comprises:
  • covering the surface of the first surface of the first metal layer corresponding to the transfer pad, side walls of the gate insulating layer and the second metal layer corresponding to the second metal recessed region, and the second metal transfer pad with the formed transparent electrode layer.
  • Optionally, the step of forming a transparent electrode layer on the first surface of the second metal layer such that the transparent electrode layer covers the second metal transfer pad and the transparent electrode layer is in communication with the common line through the second metal transfer pad comprises:
  • partially etching off a portion of the first metal layer corresponding to the transfer pad to form a first metal recessed region; and
  • covering the first metal recessed region, side walls of the gate insulating layer and the second metal layer corresponding to the second metal recessed region, and the second metal transfer pad with the formed transparent electrode layer.
  • Optionally, the first metal layer and the common line of the first substrate are formed by the same manufacturing process and are electrically connected to each other.
  • Optionally, the second metal layer and the common line of the second substrate are formed by the same manufacturing process and are electrically connected to each other.
  • Optionally, the common line of the first substrate and the first metal layer or the second metal layer are made through a same mask, and the first metal layer and the second metal layer are electrically connected through a via hole.
  • This application further discloses a display panel, comprising:
  • a first substrate;
  • a second substrate, arranged opposite to the first substrate, wherein
  • the first substrate comprises a common line, and the second substrate comprises a common electrode; and
  • an Au ball, arranged in a non-display area of the display panel, and conducting the common line of the first substrate and the common electrode of the second substrate, the Au ball being positioned at a transfer pad, wherein
  • the first substrate comprises:
  • a substrate;
  • a first metal layer, arranged on the substrate:
  • a gate insulating layer, arranged on a first surface of the first metal layer, and hollowed out corresponding to the transfer pad to form a gate insulating recessed region;
  • a second metal layer, arranged on a first surface of the gate insulating layer, a portion of the second metal layer corresponding to the gate insulating recessed region being hollowed out to form a second metal recessed region:
  • a passivation layer, arranged on a first surface of the second metal layer, a portion of the passivation layer corresponding to the gate insulating recessed region being hollowed out to form a passivation recessed region, the width of the passivation recessed region being greater than the width of the second metal recessed region, and an exposed surface of the second metal layer being a second metal transfer pad; and
  • a transparent electrode layer, covering the second metal transfer pad, the transparent electrode layer being in communication with the common line of the first substrate, wherein
  • the Au ball is arranged at a position of the transparent electrode layer corresponding to the second metal recessed region, and communicates the transparent electrode layer of the first substrate with the common electrode of the second substrate.
  • Optionally, the transparent electrode layer covers the second metal transfer pad, and meanwhile, covers the surface of the first metal layer, and side walls of sides of the gate insulating layer and the second metal layer corresponding to the second metal recessed region.
  • Optionally, the first metal recessed region is located at a hollowed portion of the first metal layer corresponding to the transfer pad; and the transparent electrode layer covers the first metal recessed region, side walls of sides of the gate insulating layer and the second metal layer corresponding to the second metal recessed region, and the second metal transfer pad.
  • This application further discloses a display device, comprising the foregoing display panel.
  • In an LCD of the vertical alignment (VA) technology, liquid crystals are rotated by a vertical electric field loaded and formed between a first substrate and a second substrate, so that the liquid crystals form different deflection angles, and thereby, the upper polarizer can transmit light of different intensities. During the electric field loading process, in order to make the common line on the first substrate and the common electrode of the second substrate conductive to each other, a conductive transfer pad needs to be arranged in the sealant of the first substrate, so that the Au ball contacts the upper and lower substrates; and at the position where no Au ball is arranged, it is possible not to arrange the transfer pad. In the transfer pad of the first substrate, the transparent electrode layer in communication with the common line is laid; and in the position where the transfer pad is not arranged, the common line can be hollowed out to form a mesh to facilitate light curing on the sealant. In such the solution, after cell alignment, when the Au ball and the sealant are coated, if the Au ball is pressed to protrude from the transfer pad, the upper and lower substrates are not well-conducted, or the thickness of the cell is abnormal, causing display abnormality. In this solution, the transparent electrode layer covers the second metal transfer pad, the transparent electrode layer is in communication with the common line through the second metal transfer pad, and the Au ball is arranged on the first surface of the transparent electrode layer, so that the Au ball communicates the transparent electrode layer of the first substrate with the common electrode of the second substrate, to finally implement the mutual conduction between the common line of the first substrate and the common electrode of the second substrate. In this way, since the second metal transfer pad increases the overall width of the transfer pad, the coated sealant is prevented from overflowing from the transfer pad, thereby improving the display quality.
  • BRIEF DESCRIPTION OF DRAWINGS
  • The included accompanying drawings are used to provide further understanding of the embodiments of this application, constitute a part of the specification, and are used to illustrate implementations of this application and explain the principle of this application together with literal descriptions. Apparently, the accompanying drawings in the following descriptions are merely some embodiments of this application, and a person of ordinary skill in the art can also obtain other accompanying drawings according to these accompanying drawings without involving any creative effort. In the accompanying drawings:
  • FIG. 1 is a schematic view of the basic structure of a display panel according to an embodiment of this application.
  • FIG. 2 is an enlarged schematic view of the A-A′ area in FIG. 1.
  • FIG. 3 is a cross-sectional schematic view of the A-A′ area in FIG. 1.
  • FIG. 4 is a schematic diagram of a display panel manufacturing process according to an embodiment of this application.
  • FIG. 5 is a schematic view (1) of the structure of a display panel according to an embodiment of this application.
  • FIG. 6 is a schematic view (2) of the structure of a display panel according to an embodiment of this application.
  • FIG. 7 is a schematic view (3) of the structure of a display panel according to an embodiment of this application.
  • FIG. 8 is a structural schematic view of a display device according to an embodiment of this application.
  • DETAILED DESCRIPTION
  • Specific structures and functional details disclosed herein are merely representative, and are intended to describe the objectives of the exemplary embodiments of this application. However, this application may be specifically implemented in many alternative forms, and should not be construed as being limited to the embodiments set forth herein.
  • In the description of this application, it should be understood that orientation or position relationships indicated by the terms such as “center”, “transverse”, “on”, “below”, “left”, “right”, “vertical”, “horizontal”, “top”, “bottom”, “inside”, and “outside” are based on orientation or position relationships shown in the accompanying drawings, and are used only for ease and brevity of illustration and description, rather than indicating or implying that the mentioned apparatus or component must have a particular orientation or must be constructed and operated in a particular orientation. Therefore, such terms should not be construed as limiting of this application. In addition, the terms such as “first” and “second” are used only for the purpose of description, and should not be understood as indicating or implying the relative importance or implicitly specifying the number of the indicated technical features. Therefore, a feature defined by “first” or “second” can explicitly or implicitly includes one or more of said features. In the description of this application, unless otherwise stated, “a plurality of” means two or more than two. In addition, the terms “include”, “comprise” and any variant thereof are intended to cover non-exclusive inclusion.
  • In the description of this application, it should be noted that unless otherwise explicitly specified or defined, the terms such as “mount”, “install”, “connect”, and “connection” should be understood in a broad sense. For example, the connection may be a fixed connection, a detachable connection, or an integral connection; or the connection may be a mechanical connection or an electrical connection; or the connection may be a direct connection, an indirect connection through an intermediary, or internal communication between two components. Persons of ordinary skill in the art may understand the specific meanings of the foregoing terms in this application according to specific situations.
  • The terminology used herein is for the purpose of describing specific embodiments only and is not intended to be limiting of exemplary embodiments. As used herein, the singular forms “a”, “an” and “the” are intended to include the plural forms as well, unless the context clearly indicates otherwise. It should be further understood that the terms “include” and/or “comprise” when used in this specification, specify the presence of stated features, integers, steps, operations, elements, and/or components, but do not preclude the presence or addition of one or more other features, integers, steps, operations, elements, components, and/or combinations thereof.
  • A first surface corresponds to, for example, an upper surface.
  • This application is further described below with reference to the accompanying drawings and optional embodiments.
  • As shown in FIG. 1 to FIG. 8, in an embodiment, this application discloses a display panel manufacturing process, including the steps of:
  • covering a substrate 10 with a metal material layer to form a first metal layer 20 located in a non-display area 200 and a common line located in a display area 100;
  • forming a gate insulating layer 30 on a first surface of the first metal layer 20, and etching off a portion of the gate insulating layer 30 corresponding to a transfer pad 202 to form a gate insulating recessed region 301;
  • forming a second metal layer 40 on a first surface of the gate insulating layer 30, and etching off a portion of the second metal layer 40 corresponding to the gate insulating recessed region 301 to form a second metal recessed region 401;
  • forming a passivation layer 50 on a first surface of the second metal layer 40, and etching off a portion of the passivation layer 50 corresponding to the transfer pad 202 to form a passivation recessed region 501, the width of the passivation recessed region 501 being greater than the width of the second metal recessed region 401, and an exposed surface of the second metal layer 40 being a second metal transfer pad 90:
  • forming a transparent electrode layer 60 on the first surface of the second metal layer 40 such that the transparent electrode layer 60 covers the second metal transfer pad 90 and the transparent electrode layer 60 is in communication with the common line through the second metal transfer pad 90, to form a first substrate;
  • forming a second substrate 80 provided with a common electrode; and
  • arranging an Au ball 70 on a first surface of the transparent electrode layer 60, and enabling the Au ball 70 to communicate the transparent electrode layer 60 of the first substrate with the common electrode of the second substrate 80.
  • The first substrate is an array substrate, and the second substrate 80 is a color filter substrate.
  • In an LCD of the vertical alignment (VA) technology, liquid crystals are rotated by a vertical electric field loaded and formed between the array substrate and the color filter substrate, so that the liquid crystals form different deflection angles, and thereby, the upper polarizer can transmit light of different intensities. During the electric field loading process, in order to make the common line on the array substrate and the common electrode of the color filter substrate conductive to each other, a conductive transfer pad 202 needs to be arranged in the sealant of the array substrate, so that the Au ball 70 contacts the upper and lower substrates; and at the position where no Au ball 70 is arranged, it is possible not to arrange the transfer pad 202. In the transfer pad 202 of the array substrate, the transparent electrode layer 60 in communication with the common line is laid; and in the position where the transfer pad 202 is not arranged, the common line can be hollowed out to form a mesh to facilitate light curing on the sealant. In such the solution, after cell alignment, when the Au ball 70 and the sealant are coated, if the Au ball 70 is pressed to protrude from the transfer pad 202, the upper and lower substrates are not well-conducted, or the thickness of the cell is abnormal, causing display abnormality. In this solution, the transparent electrode layer 60 covers the second metal transfer pad 90, the transparent electrode layer 60 is in communication with the common line through the second metal transfer pad 90, and the Au ball 70 is arranged on the first surface of the transparent electrode layer 60, so that the Au ball 70 communicates the transparent electrode layer 60 of the army substrate with the common electrode of the color filter substrate, to finally implement the mutual conduction between the common line of the array substrate and the common electrode of the color filter substrate. In this way, since the second metal transfer pad 90 increases the overall width of the transfer pad 202, the coated sealant can be prevented from overflowing from the transfer pad 202, thereby improving the display quality.
  • The substrate 10 may be a glass substrate.
  • In an embodiment, the step of forming a transparent electrode layer 60 on the first surface of the second metal layer 40 such that the transparent electrode layer 60 covers the second metal transfer pad 90 and the transparent electrode layer 60 is in communication with the common line through the second metal transfer pad 90 includes:
  • covering the surface of the first surface of the first metal layer 20 corresponding to the transfer pad 202, side walls of the gate insulating layer 30 and the second metal layer 40 corresponding to the second metal recessed region 401, and the second metal transfer pad 90 with the formed transparent electrode layer 60.
  • In this solution, the formed transparent electrode layer 60 covers the surface of the first surface of the first metal layer 20 corresponding to the transfer pad 202, and the transparent electrode layer 60 is in direct contact with the first metal layer 20, so that the conductivity is high.
  • As an embodiment of this application, with reference to FIG. 4, a display panel 2 manufacturing process is disclosed, including the steps of:
  • S41: covering a substrate 10 with a metal material layer to form a first metal layer 20 located in a non-display area 200 and a common line located in a display area 100, and partially etching off a portion of the first metal layer 20 corresponding to the transfer pad 202 to form a first metal recessed region 201;
  • S42: forming a gate insulating layer 30 on a first surface of the first metal layer 20, and etching off a portion of the gate insulating layer 30 corresponding to the transfer pad 202 to form a gate insulating recessed region 301:
  • S43: forming a second metal layer 40 on a first surface of the gate insulating layer 30, and etching off a portion of the second metal layer 40 corresponding to the gate insulating recessed region 301 to form a second metal recessed region 401;
  • S44: forming a passivation layer 50 on a first surface of the second metal layer 40, and etching off a portion of the passivation layer 50 corresponding to the transfer pad 202 to form a passivation recessed region 501, the width of the passivation recessed region 501 being greater than the width of the second metal recessed region 401, and an exposed surface of the second metal layer 40 being a second metal transfer pad 90:
  • S45: forming a transparent electrode layer 60 on a first surface of the second metal layer 40, the formed transparent electrode layer 60 covering the first metal recessed region 201, side walls of the gate insulating layer 30 and the second metal layer 40 corresponding to the second metal recessed region 401, and the second metal transfer pad 90;
  • S46: enabling the transparent electrode layer 60 to be in communication with the common line through the second metal transfer pad 90 to form a first substrate;
  • S47: forming a second substrate 80 provided with a common electrode; and
  • S48: arranging an Au ball 70 on a first surface of the transparent electrode layer 60, and enabling the Au ball 70 to communicate the transparent electrode layer 60 of the first substrate with the common electrode of the second substrate 80.
  • In this solution, the portion of the first metal layer 20 corresponding to the transfer pad 202 is partially etched off to form the first metal recessed region 201, the formed transparent electrode layer 60 covers the first metal recessed region 201, and meanwhile, covers the side walls of the gate insulating layer 30 and the second metal layer 40 corresponding to the second metal recessed region 401, and the second metal transfer pad 90, and thus, the depth of the transfer pad 202 is increased, so that the coated sealant can be prevented from overflowing from the transfer pad 202, thereby improving the display quality.
  • In an embodiment, the first metal layer 20 and the common line of the first substrate are formed by the same manufacturing process and are electrically connected to each other.
  • In this solution, the first substrate is an array substrate, and the first metal layer 20 and the common line of the array substrate are formed by the same manufacturing process, so that the electrode can be connected without punching, thereby reducing the manufacturing process.
  • In an embodiment, the second metal layer 40 and the common line of the second substrate are formed by the same manufacturing process and are electrically connected to each other.
  • In this solution, the first substrate is an array substrate, and the second metal layer 40 and the common line of the array substrate are formed by the same manufacturing process, so that the electrode can be connected without punching, thereby reducing the manufacturing process.
  • In an embodiment, the common line of the first substrate and the first metal layer 20 or second metal layer 40 are made through a same mask, and the first metal layer 20 and the second metal layer 40 are electrically connected through a via hole.
  • In this solution, the first substrate is an array substrate, and the first metal layer 20 and the second metal layer 40 are electrically connected through a via hole, thereby reducing the possibility of an open circuit caused by disconnection. When the first common electrode of the array substrate is in the same layer and electrically connected to the first metal layer 20, the second metal layer 40 is insulated from the second metal layer 40 of the display area 100; and when the first common electrode of the array substrate is in the same layer and electrically connected to the second metal layer 40, the first metal layer 20 is insulated from the first metal layer 20 of the display area 100, to prevent crosstalk.
  • As another embodiment of this application, with reference to FIG. 5 and FIG. 6, a display panel 2 is disclosed, including:
  • a first substrate;
  • a second substrate 80, arranged opposite to the first substrate, where
  • the first substrate includes a common line, and the second substrate 80 includes a common electrode; and
  • an Au ball 70, arranged in a non-display area 200 of the display panel 2, and conducting the common line of the first substrate and the common electrode of the second substrate 80, the Au ball 70 being positioned at a transfer pad 202, where
  • the first substrate includes:
  • a substrate 10;
  • a first metal layer 20, arranged on the substrate;
  • a gate insulating layer 30, arranged on a first surface of the first metal layer 20, and hollowed out corresponding to the transfer pad 202 to form a gate insulating recessed region 301;
  • a second metal layer 40, arranged on a first surface of the gate insulating layer 30, a portion of the second metal layer 40 corresponding to the gate insulating recessed region 301 being hollowed out to form a second metal recessed region 401;
  • a passivation layer 50, arranged on a first surface of the second metal layer 40, a portion of the passivation layer 50 corresponding to the gate insulating recessed region 301 being hollowed out to form a passivation recessed region 501, the width of the passivation recessed region 501 being greater than the width of the second metal recessed region 40, and an exposed surface of the second metal layer 40 being a second metal transfer pad 90; and
  • a transparent electrode layer 60, covering the second metal transfer pad 90, the transparent electrode layer 60 being in communication with the common line of the first substrate, where
  • the Au ball 70 is arranged at a position of the transparent electrode layer 60 corresponding to the second metal recessed region 401, and communicates the transparent electrode layer 60 of the first substrate with the common electrode of the second substrate 80.
  • In an LCD of the vertical alignment (VA) technology, liquid crystals are rotated by a vertical electric field loaded and formed between the first substrate and the second substrate 80, so that the liquid crystals form different deflection angles, and thereby, the upper polarizer can transmit light of different intensities. During the electric field loading process, in order to make the common line on the first substrate and the common electrode of the second substrate 80 conductive to each other, a conductive transfer pad 202 needs to be arranged in the sealant of the first substrate, so that the Au ball 70 contacts the upper and lower substrates; and at the position where no Au ball 70 is arranged, it is possible not to arrange the transfer pad 202. In the transfer pad 202 of the first substrate, the transparent electrode layer 60 in communication with the common line is laid; and in the position where the transfer pad 202 is not arranged, the common line can be hollowed out to form a mesh to facilitate light curing on the sealant. In such the solution, after cell alignment, when the Au ball 70 and the sealant are coated, if the Au ball 70 is pressed to protrude from the transfer pad 202, the upper and lower substrates are not well-conducted, or the thickness of the cell is abnormal, causing display abnormality. In this solution, the transparent electrode layer 60 covers the second metal transfer pad 90, the transparent electrode layer 60 is in communication with the common line through the second metal transfer pad 90, and the Au ball 70 is arranged on the first surface of the transparent electrode layer 60, so that the Au ball 70 communicates the transparent electrode layer 60 of the first substrate with the common electrode of the second substrate 80, to finally implement the mutual conduction between the common line of the first substrate and the common electrode of the second substrate 80. In this way, since the second metal transfer pad 90 increases the overall width of the transfer pad 202, the coated sealant can be prevented from overflowing from the transfer pad 202, thereby improving the display quality.
  • In an embodiment, with reference to FIG. 5, the transparent electrode layer 60 covers the second metal transfer pad 90, and meanwhile, covers the surface of the first metal layer 20, and side walls of sides of the gate insulating layer 30 and the second metal layer 40 corresponding to the second metal recessed region 401.
  • In this solution, the formed transparent electrode layer 60 covers the surface of the first surface of the first metal layer 20 corresponding to the transfer pad 202, and the transparent electrode layer 60 is in direct contact with the first metal layer 20, so the conductivity is high.
  • In an embodiment, with reference to FIG. 6, the first metal recessed region 201 is located at a hollowed portion of the first metal layer 20 corresponding to the transfer pad 202; and the transparent electrode layer 60 covers the first metal recessed region 201, side walls of sides of the gate insulating layer 30 and the second metal layer 40 corresponding to the second metal recessed region 401, and the second metal transfer pad 90.
  • In this solution, the portion of the first metal layer 20 corresponding to the transfer pad 202 is partially etched off to form the first metal recessed region 201, the formed transparent electrode layer 60 covers the first metal recessed region 201, and meanwhile, covers the side walls of the gate insulating layer 30 and the second metal layer 40 corresponding to the second metal recessed region 401, and the second metal transfer pad 90, and thus, the depth of the transfer pad 202 is increased, so that the coated sealant can be prevented from overflowing from the transfer pad 202, thereby improving the display quality.
  • The thickness of the first metal layer 20 generally ranges from 1500 to 8000 angstroms (Å), or from 2000 to 8000 Å.
  • The width of the second metal transfer pad 90 adjacent to the first connection region 201 is X1, and the range of X1 is generally 5 μm≤X1≤500 μm or 10 μm≤X1≤500 μm; and the width of the second metal transfer pad 90 adjacent to the second connection region 203 is X2, and the range of X2 is generally 5 μm≤X2≤500 μm or 10 μm≤X2≤500 μm.
  • As an embodiment of this application, with reference to FIG. 7, a display panel 2 is disclosed, including:
  • an array substrate;
  • a color filter substrate, the array substrate being arranged opposite to the color filter substrate, where
  • the array substrate includes a common line, and the color filter substrate includes a common electrode; and
  • an Au ball 70, arranged in a non-display area 200 of the display panel 2, and conducting the common line of the array substrate and the common electrode of the color filter substrate 80, the Au ball 70 being positioned at a transfer pad 202, where
  • the array substrate includes:
  • a substrate 10;
  • a first metal layer 20, arranged on the substrate, the first metal layer 20 being hollowed out corresponding to the transfer pad 202 to form a first metal recessed region 201;
  • a gate insulating layer 30, arranged on a first surface of the first metal layer 20, and hollowed out corresponding to the first metal recessed region 201 to form a gate insulating recessed region 301, the width of the gate insulating recessed region 301 being greater than the width of the first metal recessed region 201, and an exposed surface of the first metal layer being a first metal transfer pad 91;
  • a second metal layer 40, arranged on a first surface of the gate insulating layer 30, a portion of the second metal layer 40 corresponding to the gate insulating recessed region 301 being hollowed out to form a second metal recessed region 401;
  • a passivation layer 50, arranged on a first surface of the second metal layer 40, a portion of the passivation layer 50 corresponding to the second metal recessed region 401 being hollowed out to form a passivation recessed region 501; and
  • a transparent electrode layer 60, covering the first metal recessed region 201 and the first metal transfer pad 91, the transparent electrode layer 60 being in communication with the common line of the array substrate, where
  • the Au ball 70 is arranged at a position of the transparent electrode layer 60 corresponding to the first metal recessed region 201, and communicates the transparent electrode layer 60 of the first substrate with the common electrode of the second substrate 80.
  • In this solution, when manufacturing the array substrate, the substrate is covered with the metal material layer, the portion of the metal material layer corresponding to the transfer pad 202 is etched off to form the first metal recessed region 201, the transparent electrode layer 60 is formed on the first surface of the first metal recessed region 201, the transparent electrode layer 60 is electrically connected to the common line, the Au ball 70 is arranged on the first surface of the transparent electrode layer 60, the Au ball 70 communicates the common line of the array substrate with the common electrode of the color filter substrate, and the first metal recessed region 201 increases the depth of the transfer pad 202, so that the coated Au ball 70 and sealant can be prevented from overflowing from the transfer pad 202, thereby improving the display quality.
  • As another embodiment of this application, with reference to FIG. 8, a display device 1 is disclosed, including the foregoing display panel 2.
  • The panel of this application may be a twisted nematic (TN) panel, an in-plane switching (IPS) panel, or a multi-domain vertical alignment (VA) panel, and may certainly be any other suitable type of panel.
  • The foregoing contents are detailed descriptions of this application in conjunction with specific optional embodiments, and it should not be considered that the specific implementation of this application is limited to these descriptions. Persons of ordinary skill in the art can further make simple deductions or replacements without departing from the concept of this application, and such deductions or replacements should all be considered as falling within the protection scope of this application.

Claims (19)

What is claimed is:
1. A display panel manufacturing process, comprising the steps of:
covering a substrate with a metal material layer to form a first metal layer located in a non-display area and a common line located in a display area;
forming a gate insulating layer on a first surface of the first metal layer, and etching off a portion of the gate insulating layer corresponding to a transfer pad to form a gate insulating recessed region;
forming a second metal layer on a first surface of the gate insulating layer, and etching off a portion of the second metal layer corresponding to the gate insulating recessed region to form a second metal recessed region;
forming a passivation layer on a first surface of the second metal layer, and etching off a portion of the passivation layer corresponding to the transfer pad to form a passivation recessed region, the width of the passivation recessed region being greater than the width of the second metal recessed region, and an exposed surface of the second metal layer being a second metal transfer pad;
forming a transparent electrode layer on the first surface of the second metal layer such that the transparent electrode layer covers the second metal transfer pad and the transparent electrode layer is in communication with the common line through the second metal transfer pad, to form a first substrate;
forming a second substrate provided with a common electrode; and
arranging an Au ball on a first surface of the transparent electrode layer, and enabling the Au ball to communicate the transparent electrode layer of the first substrate with the common electrode of the second substrate.
2. The display panel manufacturing process according to claim 1, wherein the step of forming a transparent electrode layer on the first surface of the second metal layer such that the transparent electrode layer covers the second metal transfer pad and the transparent electrode layer is in communication with the common line through the second metal transfer pad comprises:
covering the surface of the first surface of the first metal layer corresponding to the transfer pad, side walls of the gate insulating layer and the second metal layer corresponding to the second metal recessed region, and the second metal transfer pad with the formed transparent electrode layer.
3. The display panel manufacturing process according to claim 1, wherein the step of forming a transparent electrode layer on the first surface of the second metal layer such that the transparent electrode layer covers the second metal transfer pad and the transparent electrode layer is in communication with the common line through the second metal transfer pad comprises:
partially etching off a portion of the first metal layer corresponding to the transfer pad to form a first metal recessed region; and
covering the first metal recessed region, side walls of the gate insulating layer and the second metal layer corresponding to the second metal recessed region, and the second metal transfer pad with the formed transparent electrode layer.
4. The display panel manufacturing process according to claim 1, wherein the first metal layer and the common line of the first substrate are formed by the same manufacturing process and are electrically connected to each other.
5. The display panel manufacturing process according to claim 1, wherein the second metal layer and the common line of the first substrate are formed by the same manufacturing process and are electrically connected to each other.
6. The display panel manufacturing process according to claim 1, wherein the common line of the first substrate and the first metal layer or the second metal layer are made through a same mask, and the first metal layer and the second metal layer are electrically connected through a via hole.
7. A display panel, comprising:
a first substrate;
a second substrate, arranged opposite to the first substrate, wherein
the first substrate comprises a common line, and the second substrate comprises a common electrode; and
an Au ball, arranged in a non-display area of the display panel, and conducting the common line of the first substrate and the common electrode of the second substrate, the Au ball being positioned at a transfer pad, wherein
the first substrate comprises:
a substrate;
a first metal layer, arranged on the substrate;
a gate insulating layer, arranged on a first surface of the first metal layer, and hollowed out corresponding to the transfer pad to form a gate insulating recessed region;
a second metal layer, arranged on a first surface of the gate insulating layer, a portion of the second metal layer corresponding to the gate insulating recessed region being hollowed out to form a second metal recessed region;
a passivation layer, arranged on a first surface of the second metal layer, a portion of the passivation layer corresponding to the gate insulating recessed region being hollowed out to form a passivation recessed region, the width of the passivation recessed region being greater than the width of the second metal recessed region, and an exposed surface of the second metal layer being a second metal transfer pad; and
a transparent electrode layer, covering the second metal transfer pad, the transparent electrode layer being in communication with the common line of the first substrate, wherein
the Au ball is arranged at a position of the transparent electrode layer corresponding to the second metal recessed region, and communicates the transparent electrode layer of the first substrate with the common electrode of the second substrate.
8. The display panel according to claim 7, wherein the transparent electrode layer covers the second metal transfer pad, and meanwhile, covers the surface of the first metal layer, and side walls of sides of the gate insulating layer and the second metal layer corresponding to the second metal recessed region.
9. The display panel according to claim 7, wherein
the first metal recessed region is located at a hollowed portion of the first metal layer corresponding to the transfer pad; and the transparent electrode layer covers the first metal recessed region, side walls of sides of the gate insulating layer and the second metal layer corresponding to the second metal recessed region, and the second metal transfer pad.
10. The display panel according to claim 7, wherein the first metal layer and the common line of the first substrate are formed by the same manufacturing process and are electrically connected to each other.
11. The display panel according to claim 7, wherein the second metal layer and the common line of the first substrate are formed by the same manufacturing process and are electrically connected to each other.
12. The display panel according to claim 7, wherein the common line of the first substrate and the first metal layer or the second metal layer are made through a same mask, and the first metal layer and the second metal layer are electrically connected through a via hole.
13. The display panel according to claim 7, wherein the first substrate is an array substrate, and the second substrate is a color filter substrate.
14. A display device, the display device comprising a display panel, wherein
the display panel comprises a first substrate;
a second substrate, arranged opposite to the first substrate, wherein
the first substrate comprises a common line, and the second substrate comprises a common electrode; and
an Au ball, arranged in a non-display area of the display panel, and conducting the common line of the first substrate and the common electrode of the second substrate, the Au ball being positioned at a transfer pad, wherein
the first substrate comprises:
a substrate;
a first metal layer, arranged on the substrate;
a gate insulating layer, arranged on a first surface of the first metal layer, and hollowed out corresponding to the transfer pad to form a gate insulating recessed region;
a second metal layer, arranged on a first surface of the gate insulating layer, a portion of the second metal layer corresponding to the gate insulating recessed region being hollowed out to form a second metal recessed region;
a passivation layer, arranged on a first surface of the second metal layer, a portion of the passivation layer corresponding to the gate insulating recessed region being hollowed out to form a passivation recessed region, the width of the passivation recessed region being greater than the width of the second metal recessed region, and an exposed surface of the second metal layer being a second metal transfer pad; and
a transparent electrode layer, covering the second metal transfer pad, the transparent electrode layer being in communication with the common line of the first substrate, wherein
the Au ball is arranged at a position of the transparent electrode layer corresponding to the second metal recessed region, and communicates the transparent electrode layer of the first substrate with the common electrode of the second substrate.
15. The display device according to claim 14, wherein the transparent electrode layer covers the second metal transfer pad, and meanwhile, covers the surface of the first metal layer, and side walls of sides of the gate insulating layer and the second metal layer corresponding to the second metal recessed region.
16. The display device according to claim 14, wherein the first metal recessed region is located at a hollowed portion of the first metal layer corresponding to the transfer pad; and the transparent electrode layer covers the first metal recessed region, side walls of sides of the gate insulating layer and the second metal layer corresponding to the second metal recessed region, and the second metal transfer pad.
17. The display device according to claim 14, wherein the first metal layer and the common line of the first substrate are formed by the same manufacturing process and are electrically connected to each other.
18. The display device according to claim 14, wherein the second metal layer and the common line of the first substrate are formed by the same manufacturing process and are electrically connected to each other.
19. The display device according to claim 14, wherein the common line of the first substrate and the first metal layer or the second metal layer are made through a same mask, and the first metal layer and the second metal layer are electrically connected through a via hole.
US16/313,885 2018-10-10 2018-11-13 Display panel manufacturing process and display panel Active 2040-02-29 US11119362B1 (en)

Applications Claiming Priority (3)

Application Number Priority Date Filing Date Title
CN201811179579.7 2018-10-10
CN201811179579.7A CN109239991B (en) 2018-10-10 2018-10-10 Display panel manufacturing process and display panel
PCT/CN2018/115208 WO2020073415A1 (en) 2018-10-10 2018-11-13 Process for manufacturing display panel and display panel

Publications (2)

Publication Number Publication Date
US20210263354A1 true US20210263354A1 (en) 2021-08-26
US11119362B1 US11119362B1 (en) 2021-09-14

Family

ID=65054429

Family Applications (1)

Application Number Title Priority Date Filing Date
US16/313,885 Active 2040-02-29 US11119362B1 (en) 2018-10-10 2018-11-13 Display panel manufacturing process and display panel

Country Status (3)

Country Link
US (1) US11119362B1 (en)
CN (1) CN109239991B (en)
WO (1) WO2020073415A1 (en)

Families Citing this family (4)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
CN109239998B (en) * 2018-10-10 2020-03-31 惠科股份有限公司 Display panel and manufacturing process thereof
CN110109300B (en) * 2019-04-23 2021-12-03 深圳市华星光电半导体显示技术有限公司 Display panel and manufacturing method thereof
CN111326532A (en) * 2020-03-18 2020-06-23 深圳市华星光电半导体显示技术有限公司 Array substrate and display panel
CN114594625B (en) * 2022-02-23 2023-11-21 厦门天马微电子有限公司 Display panel and manufacturing method thereof

Family Cites Families (24)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
JP2003029275A (en) * 2001-07-19 2003-01-29 Seiko Epson Corp Optoelectronic device, electronic equipment and method of manufacturing optoelectronic device
JP2003066465A (en) * 2001-08-30 2003-03-05 Seiko Epson Corp Liquid crystal device and manufacturing method therefor
JP2004053815A (en) * 2002-07-18 2004-02-19 Sharp Corp Liquid crystal display device
JP4269741B2 (en) * 2003-03-27 2009-05-27 カシオ計算機株式会社 Liquid crystal display element
KR101153299B1 (en) * 2005-06-30 2012-06-07 엘지디스플레이 주식회사 Liquid Crystal Display Device and Fabrication method thereof
JP2007219235A (en) * 2006-02-17 2007-08-30 United Microdisplay Optronics Corp Liquid crystal panel and method for fablicating the same
JP2008070652A (en) * 2006-09-14 2008-03-27 Toshiba Matsushita Display Technology Co Ltd Liquid crystal display device
TWI372282B (en) * 2008-08-25 2012-09-11 Au Optronics Corp Liquid crystal display panel and manufacturing method thereof
CN101699335A (en) * 2009-06-24 2010-04-28 深超光电(深圳)有限公司 Liquid crystal display panel and manufacturing method thereof
KR101591476B1 (en) * 2009-10-19 2016-02-19 삼성디스플레이 주식회사 Display substrate method for manufacturing the sane and display device having the display substrate
KR101097333B1 (en) * 2010-02-11 2011-12-23 삼성모바일디스플레이주식회사 Liquid Crystal Display Panel
JP2012173534A (en) * 2011-02-22 2012-09-10 Stanley Electric Co Ltd Liquid crystal optical element, and manufacturing method for liquid crystal optical element
CN102830550B (en) * 2011-06-15 2015-05-27 上海天马微电子有限公司 Liquid crystal display device
TWI454809B (en) * 2011-06-24 2014-10-01 Au Optronics Corp Liquid crystal display panel
CN102650776B (en) * 2011-08-02 2014-09-03 北京京东方光电科技有限公司 Liquid crystal display panel and liquid crystal display
CN203287657U (en) * 2013-05-30 2013-11-13 上海天马微电子有限公司 Embedded-type touch color-film substrate and liquid crystal display
CN104216189B (en) * 2014-09-26 2017-04-19 南京中电熊猫液晶显示科技有限公司 Liquid crystal display panel and manufacturing method thereof
CN104317125A (en) * 2014-11-13 2015-01-28 合肥鑫晟光电科技有限公司 Display device
KR20160065315A (en) * 2014-11-28 2016-06-09 삼성디스플레이 주식회사 Liquid crystal display device
CN104777650B (en) * 2015-04-22 2018-10-30 京东方科技集团股份有限公司 Tft array substrate, its production method, liquid crystal display panel and display device
KR102431444B1 (en) * 2015-07-14 2022-08-11 삼성디스플레이 주식회사 Liquid crystal display device and method of manufacturing the same
KR102374554B1 (en) * 2015-10-02 2022-03-15 삼성디스플레이 주식회사 Liquid crystal display device and manufacturing method thereof
CN108255354B (en) * 2016-12-29 2021-03-12 南京瀚宇彩欣科技有限责任公司 Embedded touch display panel
CN107024809A (en) * 2017-05-27 2017-08-08 深圳市华星光电技术有限公司 Liquid crystal cell lens panel and liquid crystal display device

Also Published As

Publication number Publication date
CN109239991A (en) 2019-01-18
US11119362B1 (en) 2021-09-14
CN109239991B (en) 2021-01-08
WO2020073415A1 (en) 2020-04-16

Similar Documents

Publication Publication Date Title
US11119362B1 (en) Display panel manufacturing process and display panel
EP2889681B1 (en) Curved liquid crystal display
US7453540B2 (en) Liquid crystal display device with particular electrodes
US11126044B1 (en) Display device comprising a flip chip film connected to a connecting surface of a plurality of bonding pins and manufacturing method thereof
US8547505B2 (en) Liquid crystal display
US20100090995A1 (en) Display apparatus having larger display area
US20210364875A1 (en) Display panel and display panel manufacturing process
US8488092B2 (en) Array substrate and liquid crystal display device using the same
US9798206B2 (en) Liquid crystal display apparatus
US6665045B2 (en) Liquid crystal display panel and method of manufacturing the same
KR20110107654A (en) High light transmittance in-plan switchin liquid crystal display device and method for manufacturing the same
CN111290182A (en) Liquid crystal display panel
US20040008313A1 (en) Liquid crystal display device and method for manufacturing the same
US10551702B1 (en) Array substrate, display panel, and display device
KR20130104429A (en) Liquid crystal display device and method of fabricating the same
WO2012090788A1 (en) Display element
CN107179626B (en) Color film substrate and manufacturing method thereof
KR20080065373A (en) Liquid crystal display panel
US9703152B2 (en) Liquid crystal display device
US11150528B1 (en) Display panel and display device
KR20130053592A (en) Thin film transistor substrate and method of fabricating the same
US8681297B2 (en) Liquid crystal display panel, and liquid crystal display device
US20180046020A1 (en) Liquid crystal display apparatus and its liquid crystal panel
US10795202B2 (en) Display devices
CN109917597B (en) Pixel structure and display panel

Legal Events

Date Code Title Description
AS Assignment

Owner name: CHONGQING HKC OPTOELECTRONICS TECHNOLOGY CO., LTD., CHINA

Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:WU, CHUAN;REEL/FRAME:047864/0179

Effective date: 20181113

Owner name: HKC CORPORATION LIMITED, CHINA

Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:WU, CHUAN;REEL/FRAME:047864/0179

Effective date: 20181113

FEPP Fee payment procedure

Free format text: ENTITY STATUS SET TO UNDISCOUNTED (ORIGINAL EVENT CODE: BIG.); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY

STCF Information on status: patent grant

Free format text: PATENTED CASE