US20210134762A1 - Semiconductor device - Google Patents

Semiconductor device Download PDF

Info

Publication number
US20210134762A1
US20210134762A1 US16/492,307 US201816492307A US2021134762A1 US 20210134762 A1 US20210134762 A1 US 20210134762A1 US 201816492307 A US201816492307 A US 201816492307A US 2021134762 A1 US2021134762 A1 US 2021134762A1
Authority
US
United States
Prior art keywords
layer
mounting layer
semiconductor device
front surface
arm mounting
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Granted
Application number
US16/492,307
Other versions
US11233037B2 (en
Inventor
Kenji Hayashi
Akihiro SUZAKI
Masaaki Matsuo
Ryuta Watanabe
Makoto IKENAGA
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
Rohm Co Ltd
Original Assignee
Rohm Co Ltd
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Priority claimed from JP2018078529A external-priority patent/JP7163054B2/en
Application filed by Rohm Co Ltd filed Critical Rohm Co Ltd
Assigned to ROHM CO., LTD. reassignment ROHM CO., LTD. ASSIGNMENT OF ASSIGNORS INTEREST (SEE DOCUMENT FOR DETAILS). Assignors: SUZAKI, Akihiro, HAYASHI, KENJI, IKENAGA, MAKOTO, MATSUO, MASAAKI, WATANABE, RYUTA
Publication of US20210134762A1 publication Critical patent/US20210134762A1/en
Application granted granted Critical
Publication of US11233037B2 publication Critical patent/US11233037B2/en
Active legal-status Critical Current
Adjusted expiration legal-status Critical

Links

Images

Classifications

    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L25/00Assemblies consisting of a plurality of individual semiconductor or other solid state devices ; Multistep manufacturing processes thereof
    • H01L25/03Assemblies consisting of a plurality of individual semiconductor or other solid state devices ; Multistep manufacturing processes thereof all the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/00, or in a single subclass of H10K, H10N, e.g. assemblies of rectifier diodes
    • H01L25/04Assemblies consisting of a plurality of individual semiconductor or other solid state devices ; Multistep manufacturing processes thereof all the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/00, or in a single subclass of H10K, H10N, e.g. assemblies of rectifier diodes the devices not having separate containers
    • H01L25/07Assemblies consisting of a plurality of individual semiconductor or other solid state devices ; Multistep manufacturing processes thereof all the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/00, or in a single subclass of H10K, H10N, e.g. assemblies of rectifier diodes the devices not having separate containers the devices being of a type provided for in group H01L29/00
    • H01L25/072Assemblies consisting of a plurality of individual semiconductor or other solid state devices ; Multistep manufacturing processes thereof all the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/00, or in a single subclass of H10K, H10N, e.g. assemblies of rectifier diodes the devices not having separate containers the devices being of a type provided for in group H01L29/00 the devices being arranged next to each other
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L23/00Details of semiconductor or other solid state devices
    • H01L23/02Containers; Seals
    • H01L23/04Containers; Seals characterised by the shape of the container or parts, e.g. caps, walls
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L23/00Details of semiconductor or other solid state devices
    • H01L23/02Containers; Seals
    • H01L23/04Containers; Seals characterised by the shape of the container or parts, e.g. caps, walls
    • H01L23/043Containers; Seals characterised by the shape of the container or parts, e.g. caps, walls the container being a hollow construction and having a conductive base as a mounting as well as a lead for the semiconductor body
    • H01L23/049Containers; Seals characterised by the shape of the container or parts, e.g. caps, walls the container being a hollow construction and having a conductive base as a mounting as well as a lead for the semiconductor body the other leads being perpendicular to the base
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L23/00Details of semiconductor or other solid state devices
    • H01L23/02Containers; Seals
    • H01L23/04Containers; Seals characterised by the shape of the container or parts, e.g. caps, walls
    • H01L23/053Containers; Seals characterised by the shape of the container or parts, e.g. caps, walls the container being a hollow construction and having an insulating or insulated base as a mounting for the semiconductor body
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L23/00Details of semiconductor or other solid state devices
    • H01L23/16Fillings or auxiliary members in containers or encapsulations, e.g. centering rings
    • H01L23/18Fillings characterised by the material, its physical or chemical properties, or its arrangement within the complete device
    • H01L23/24Fillings characterised by the material, its physical or chemical properties, or its arrangement within the complete device solid or gel at the normal operating temperature of the device
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L23/00Details of semiconductor or other solid state devices
    • H01L23/16Fillings or auxiliary members in containers or encapsulations, e.g. centering rings
    • H01L23/18Fillings characterised by the material, its physical or chemical properties, or its arrangement within the complete device
    • H01L23/26Fillings characterised by the material, its physical or chemical properties, or its arrangement within the complete device including materials for absorbing or reacting with moisture or other undesired substances, e.g. getters
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L23/00Details of semiconductor or other solid state devices
    • H01L23/28Encapsulations, e.g. encapsulating layers, coatings, e.g. for protection
    • H01L23/29Encapsulations, e.g. encapsulating layers, coatings, e.g. for protection characterised by the material, e.g. carbon
    • H01L23/293Organic, e.g. plastic
    • H01L23/296Organo-silicon compounds
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L23/00Details of semiconductor or other solid state devices
    • H01L23/28Encapsulations, e.g. encapsulating layers, coatings, e.g. for protection
    • H01L23/31Encapsulations, e.g. encapsulating layers, coatings, e.g. for protection characterised by the arrangement or shape
    • H01L23/3107Encapsulations, e.g. encapsulating layers, coatings, e.g. for protection characterised by the arrangement or shape the device being completely enclosed
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L23/00Details of semiconductor or other solid state devices
    • H01L23/28Encapsulations, e.g. encapsulating layers, coatings, e.g. for protection
    • H01L23/31Encapsulations, e.g. encapsulating layers, coatings, e.g. for protection characterised by the arrangement or shape
    • H01L23/3107Encapsulations, e.g. encapsulating layers, coatings, e.g. for protection characterised by the arrangement or shape the device being completely enclosed
    • H01L23/3135Double encapsulation or coating and encapsulation
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L23/00Details of semiconductor or other solid state devices
    • H01L23/28Encapsulations, e.g. encapsulating layers, coatings, e.g. for protection
    • H01L23/31Encapsulations, e.g. encapsulating layers, coatings, e.g. for protection characterised by the arrangement or shape
    • H01L23/3157Partial encapsulation or coating
    • H01L23/3185Partial encapsulation or coating the coating covering also the sidewalls of the semiconductor body
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L23/00Details of semiconductor or other solid state devices
    • H01L23/34Arrangements for cooling, heating, ventilating or temperature compensation ; Temperature sensing arrangements
    • H01L23/42Fillings or auxiliary members in containers or encapsulations selected or arranged to facilitate heating or cooling
    • H01L23/433Auxiliary members in containers characterised by their shape, e.g. pistons
    • H01L23/4334Auxiliary members in encapsulations
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L23/00Details of semiconductor or other solid state devices
    • H01L23/564Details not otherwise provided for, e.g. protection against moisture
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L24/00Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
    • H01L24/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L24/26Layer connectors, e.g. plate connectors, solder or adhesive layers; Manufacturing methods related thereto
    • H01L24/31Structure, shape, material or disposition of the layer connectors after the connecting process
    • H01L24/32Structure, shape, material or disposition of the layer connectors after the connecting process of an individual layer connector
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L24/00Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
    • H01L24/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L24/34Strap connectors, e.g. copper straps for grounding power devices; Manufacturing methods related thereto
    • H01L24/39Structure, shape, material or disposition of the strap connectors after the connecting process
    • H01L24/40Structure, shape, material or disposition of the strap connectors after the connecting process of an individual strap connector
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L24/00Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
    • H01L24/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L24/42Wire connectors; Manufacturing methods related thereto
    • H01L24/47Structure, shape, material or disposition of the wire connectors after the connecting process
    • H01L24/48Structure, shape, material or disposition of the wire connectors after the connecting process of an individual wire connector
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L24/00Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
    • H01L24/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L24/42Wire connectors; Manufacturing methods related thereto
    • H01L24/47Structure, shape, material or disposition of the wire connectors after the connecting process
    • H01L24/49Structure, shape, material or disposition of the wire connectors after the connecting process of a plurality of wire connectors
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L24/00Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
    • H01L24/73Means for bonding being of different types provided for in two or more of groups H01L24/10, H01L24/18, H01L24/26, H01L24/34, H01L24/42, H01L24/50, H01L24/63, H01L24/71
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L25/00Assemblies consisting of a plurality of individual semiconductor or other solid state devices ; Multistep manufacturing processes thereof
    • H01L25/18Assemblies consisting of a plurality of individual semiconductor or other solid state devices ; Multistep manufacturing processes thereof the devices being of types provided for in two or more different subgroups of the same main group of groups H01L27/00 - H01L33/00, or in a single subclass of H10K, H10N
    • HELECTRICITY
    • H02GENERATION; CONVERSION OR DISTRIBUTION OF ELECTRIC POWER
    • H02MAPPARATUS FOR CONVERSION BETWEEN AC AND AC, BETWEEN AC AND DC, OR BETWEEN DC AND DC, AND FOR USE WITH MAINS OR SIMILAR POWER SUPPLY SYSTEMS; CONVERSION OF DC OR AC INPUT POWER INTO SURGE OUTPUT POWER; CONTROL OR REGULATION THEREOF
    • H02M7/00Conversion of ac power input into dc power output; Conversion of dc power input into ac power output
    • H02M7/42Conversion of dc power input into ac power output without possibility of reversal
    • H02M7/44Conversion of dc power input into ac power output without possibility of reversal by static converters
    • H02M7/48Conversion of dc power input into ac power output without possibility of reversal by static converters using discharge tubes with control electrode or semiconductor devices with control electrode
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/02Bonding areas; Manufacturing methods related thereto
    • H01L2224/04Structure, shape, material or disposition of the bonding areas prior to the connecting process
    • H01L2224/04026Bonding areas specifically adapted for layer connectors
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/02Bonding areas; Manufacturing methods related thereto
    • H01L2224/04Structure, shape, material or disposition of the bonding areas prior to the connecting process
    • H01L2224/04042Bonding areas specifically adapted for wire connectors, e.g. wirebond pads
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/02Bonding areas; Manufacturing methods related thereto
    • H01L2224/04Structure, shape, material or disposition of the bonding areas prior to the connecting process
    • H01L2224/05Structure, shape, material or disposition of the bonding areas prior to the connecting process of an individual bonding area
    • H01L2224/0554External layer
    • H01L2224/05599Material
    • H01L2224/056Material with a principal constituent of the material being a metal or a metalloid, e.g. boron [B], silicon [Si], germanium [Ge], arsenic [As], antimony [Sb], tellurium [Te] and polonium [Po], and alloys thereof
    • H01L2224/05638Material with a principal constituent of the material being a metal or a metalloid, e.g. boron [B], silicon [Si], germanium [Ge], arsenic [As], antimony [Sb], tellurium [Te] and polonium [Po], and alloys thereof the principal constituent melting at a temperature of greater than or equal to 950°C and less than 1550°C
    • H01L2224/05644Gold [Au] as principal constituent
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/02Bonding areas; Manufacturing methods related thereto
    • H01L2224/04Structure, shape, material or disposition of the bonding areas prior to the connecting process
    • H01L2224/05Structure, shape, material or disposition of the bonding areas prior to the connecting process of an individual bonding area
    • H01L2224/0554External layer
    • H01L2224/05599Material
    • H01L2224/056Material with a principal constituent of the material being a metal or a metalloid, e.g. boron [B], silicon [Si], germanium [Ge], arsenic [As], antimony [Sb], tellurium [Te] and polonium [Po], and alloys thereof
    • H01L2224/05638Material with a principal constituent of the material being a metal or a metalloid, e.g. boron [B], silicon [Si], germanium [Ge], arsenic [As], antimony [Sb], tellurium [Te] and polonium [Po], and alloys thereof the principal constituent melting at a temperature of greater than or equal to 950°C and less than 1550°C
    • H01L2224/05655Nickel [Ni] as principal constituent
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/02Bonding areas; Manufacturing methods related thereto
    • H01L2224/04Structure, shape, material or disposition of the bonding areas prior to the connecting process
    • H01L2224/06Structure, shape, material or disposition of the bonding areas prior to the connecting process of a plurality of bonding areas
    • H01L2224/0601Structure
    • H01L2224/0603Bonding areas having different sizes, e.g. different heights or widths
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/02Bonding areas; Manufacturing methods related thereto
    • H01L2224/04Structure, shape, material or disposition of the bonding areas prior to the connecting process
    • H01L2224/06Structure, shape, material or disposition of the bonding areas prior to the connecting process of a plurality of bonding areas
    • H01L2224/061Disposition
    • H01L2224/0618Disposition being disposed on at least two different sides of the body, e.g. dual array
    • H01L2224/06181On opposite sides of the body
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/26Layer connectors, e.g. plate connectors, solder or adhesive layers; Manufacturing methods related thereto
    • H01L2224/28Structure, shape, material or disposition of the layer connectors prior to the connecting process
    • H01L2224/29Structure, shape, material or disposition of the layer connectors prior to the connecting process of an individual layer connector
    • H01L2224/29001Core members of the layer connector
    • H01L2224/29099Material
    • H01L2224/291Material with a principal constituent of the material being a metal or a metalloid, e.g. boron [B], silicon [Si], germanium [Ge], arsenic [As], antimony [Sb], tellurium [Te] and polonium [Po], and alloys thereof
    • H01L2224/29101Material with a principal constituent of the material being a metal or a metalloid, e.g. boron [B], silicon [Si], germanium [Ge], arsenic [As], antimony [Sb], tellurium [Te] and polonium [Po], and alloys thereof the principal constituent melting at a temperature of less than 400°C
    • H01L2224/29111Tin [Sn] as principal constituent
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/26Layer connectors, e.g. plate connectors, solder or adhesive layers; Manufacturing methods related thereto
    • H01L2224/31Structure, shape, material or disposition of the layer connectors after the connecting process
    • H01L2224/32Structure, shape, material or disposition of the layer connectors after the connecting process of an individual layer connector
    • H01L2224/321Disposition
    • H01L2224/32151Disposition the layer connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive
    • H01L2224/32221Disposition the layer connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked
    • H01L2224/32225Disposition the layer connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being non-metallic, e.g. insulating substrate with or without metallisation
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/34Strap connectors, e.g. copper straps for grounding power devices; Manufacturing methods related thereto
    • H01L2224/36Structure, shape, material or disposition of the strap connectors prior to the connecting process
    • H01L2224/37Structure, shape, material or disposition of the strap connectors prior to the connecting process of an individual strap connector
    • H01L2224/37001Core members of the connector
    • H01L2224/37099Material
    • H01L2224/371Material with a principal constituent of the material being a metal or a metalloid, e.g. boron [B], silicon [Si], germanium [Ge], arsenic [As], antimony [Sb], tellurium [Te] and polonium [Po], and alloys thereof
    • H01L2224/37138Material with a principal constituent of the material being a metal or a metalloid, e.g. boron [B], silicon [Si], germanium [Ge], arsenic [As], antimony [Sb], tellurium [Te] and polonium [Po], and alloys thereof the principal constituent melting at a temperature of greater than or equal to 950°C and less than 1550°C
    • H01L2224/37147Copper [Cu] as principal constituent
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/34Strap connectors, e.g. copper straps for grounding power devices; Manufacturing methods related thereto
    • H01L2224/39Structure, shape, material or disposition of the strap connectors after the connecting process
    • H01L2224/40Structure, shape, material or disposition of the strap connectors after the connecting process of an individual strap connector
    • H01L2224/4005Shape
    • H01L2224/4009Loop shape
    • H01L2224/40095Kinked
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/34Strap connectors, e.g. copper straps for grounding power devices; Manufacturing methods related thereto
    • H01L2224/39Structure, shape, material or disposition of the strap connectors after the connecting process
    • H01L2224/40Structure, shape, material or disposition of the strap connectors after the connecting process of an individual strap connector
    • H01L2224/401Disposition
    • H01L2224/40135Connecting between different semiconductor or solid-state bodies, i.e. chip-to-chip
    • H01L2224/40137Connecting between different semiconductor or solid-state bodies, i.e. chip-to-chip the bodies being arranged next to each other, e.g. on a common substrate
    • H01L2224/40139Connecting between different semiconductor or solid-state bodies, i.e. chip-to-chip the bodies being arranged next to each other, e.g. on a common substrate with an intermediate bond, e.g. continuous strap daisy chain
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/34Strap connectors, e.g. copper straps for grounding power devices; Manufacturing methods related thereto
    • H01L2224/39Structure, shape, material or disposition of the strap connectors after the connecting process
    • H01L2224/40Structure, shape, material or disposition of the strap connectors after the connecting process of an individual strap connector
    • H01L2224/401Disposition
    • H01L2224/40151Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive
    • H01L2224/40221Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked
    • H01L2224/40225Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being non-metallic, e.g. insulating substrate with or without metallisation
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/34Strap connectors, e.g. copper straps for grounding power devices; Manufacturing methods related thereto
    • H01L2224/39Structure, shape, material or disposition of the strap connectors after the connecting process
    • H01L2224/40Structure, shape, material or disposition of the strap connectors after the connecting process of an individual strap connector
    • H01L2224/404Connecting portions
    • H01L2224/40475Connecting portions connected to auxiliary connecting means on the bonding areas
    • H01L2224/40499Material of the auxiliary connecting means
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/42Wire connectors; Manufacturing methods related thereto
    • H01L2224/44Structure, shape, material or disposition of the wire connectors prior to the connecting process
    • H01L2224/45Structure, shape, material or disposition of the wire connectors prior to the connecting process of an individual wire connector
    • H01L2224/45001Core members of the connector
    • H01L2224/4501Shape
    • H01L2224/45012Cross-sectional shape
    • H01L2224/45015Cross-sectional shape being circular
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/42Wire connectors; Manufacturing methods related thereto
    • H01L2224/44Structure, shape, material or disposition of the wire connectors prior to the connecting process
    • H01L2224/45Structure, shape, material or disposition of the wire connectors prior to the connecting process of an individual wire connector
    • H01L2224/45001Core members of the connector
    • H01L2224/45099Material
    • H01L2224/451Material with a principal constituent of the material being a metal or a metalloid, e.g. boron (B), silicon (Si), germanium (Ge), arsenic (As), antimony (Sb), tellurium (Te) and polonium (Po), and alloys thereof
    • H01L2224/45117Material with a principal constituent of the material being a metal or a metalloid, e.g. boron (B), silicon (Si), germanium (Ge), arsenic (As), antimony (Sb), tellurium (Te) and polonium (Po), and alloys thereof the principal constituent melting at a temperature of greater than or equal to 400°C and less than 950°C
    • H01L2224/45124Aluminium (Al) as principal constituent
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/42Wire connectors; Manufacturing methods related thereto
    • H01L2224/44Structure, shape, material or disposition of the wire connectors prior to the connecting process
    • H01L2224/45Structure, shape, material or disposition of the wire connectors prior to the connecting process of an individual wire connector
    • H01L2224/45001Core members of the connector
    • H01L2224/45099Material
    • H01L2224/451Material with a principal constituent of the material being a metal or a metalloid, e.g. boron (B), silicon (Si), germanium (Ge), arsenic (As), antimony (Sb), tellurium (Te) and polonium (Po), and alloys thereof
    • H01L2224/45138Material with a principal constituent of the material being a metal or a metalloid, e.g. boron (B), silicon (Si), germanium (Ge), arsenic (As), antimony (Sb), tellurium (Te) and polonium (Po), and alloys thereof the principal constituent melting at a temperature of greater than or equal to 950°C and less than 1550°C
    • H01L2224/45144Gold (Au) as principal constituent
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/42Wire connectors; Manufacturing methods related thereto
    • H01L2224/47Structure, shape, material or disposition of the wire connectors after the connecting process
    • H01L2224/48Structure, shape, material or disposition of the wire connectors after the connecting process of an individual wire connector
    • H01L2224/4805Shape
    • H01L2224/4809Loop shape
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/42Wire connectors; Manufacturing methods related thereto
    • H01L2224/47Structure, shape, material or disposition of the wire connectors after the connecting process
    • H01L2224/48Structure, shape, material or disposition of the wire connectors after the connecting process of an individual wire connector
    • H01L2224/4805Shape
    • H01L2224/4809Loop shape
    • H01L2224/48095Kinked
    • H01L2224/48096Kinked the kinked part being in proximity to the bonding area on the semiconductor or solid-state body
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/42Wire connectors; Manufacturing methods related thereto
    • H01L2224/47Structure, shape, material or disposition of the wire connectors after the connecting process
    • H01L2224/48Structure, shape, material or disposition of the wire connectors after the connecting process of an individual wire connector
    • H01L2224/481Disposition
    • H01L2224/48135Connecting between different semiconductor or solid-state bodies, i.e. chip-to-chip
    • H01L2224/48137Connecting between different semiconductor or solid-state bodies, i.e. chip-to-chip the bodies being arranged next to each other, e.g. on a common substrate
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/42Wire connectors; Manufacturing methods related thereto
    • H01L2224/47Structure, shape, material or disposition of the wire connectors after the connecting process
    • H01L2224/48Structure, shape, material or disposition of the wire connectors after the connecting process of an individual wire connector
    • H01L2224/481Disposition
    • H01L2224/48135Connecting between different semiconductor or solid-state bodies, i.e. chip-to-chip
    • H01L2224/48137Connecting between different semiconductor or solid-state bodies, i.e. chip-to-chip the bodies being arranged next to each other, e.g. on a common substrate
    • H01L2224/48139Connecting between different semiconductor or solid-state bodies, i.e. chip-to-chip the bodies being arranged next to each other, e.g. on a common substrate with an intermediate bond, e.g. continuous wire daisy chain
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/42Wire connectors; Manufacturing methods related thereto
    • H01L2224/47Structure, shape, material or disposition of the wire connectors after the connecting process
    • H01L2224/48Structure, shape, material or disposition of the wire connectors after the connecting process of an individual wire connector
    • H01L2224/481Disposition
    • H01L2224/48151Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive
    • H01L2224/48221Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked
    • H01L2224/48225Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being non-metallic, e.g. insulating substrate with or without metallisation
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/42Wire connectors; Manufacturing methods related thereto
    • H01L2224/47Structure, shape, material or disposition of the wire connectors after the connecting process
    • H01L2224/48Structure, shape, material or disposition of the wire connectors after the connecting process of an individual wire connector
    • H01L2224/484Connecting portions
    • H01L2224/4846Connecting portions with multiple bonds on the same bonding area
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/42Wire connectors; Manufacturing methods related thereto
    • H01L2224/47Structure, shape, material or disposition of the wire connectors after the connecting process
    • H01L2224/49Structure, shape, material or disposition of the wire connectors after the connecting process of a plurality of wire connectors
    • H01L2224/4901Structure
    • H01L2224/4903Connectors having different sizes, e.g. different diameters
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/42Wire connectors; Manufacturing methods related thereto
    • H01L2224/47Structure, shape, material or disposition of the wire connectors after the connecting process
    • H01L2224/49Structure, shape, material or disposition of the wire connectors after the connecting process of a plurality of wire connectors
    • H01L2224/494Connecting portions
    • H01L2224/4943Connecting portions the connecting portions being staggered
    • H01L2224/49431Connecting portions the connecting portions being staggered on the semiconductor or solid-state body
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/73Means for bonding being of different types provided for in two or more of groups H01L2224/10, H01L2224/18, H01L2224/26, H01L2224/34, H01L2224/42, H01L2224/50, H01L2224/63, H01L2224/71
    • H01L2224/732Location after the connecting process
    • H01L2224/73201Location after the connecting process on the same surface
    • H01L2224/73221Strap and wire connectors
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/73Means for bonding being of different types provided for in two or more of groups H01L2224/10, H01L2224/18, H01L2224/26, H01L2224/34, H01L2224/42, H01L2224/50, H01L2224/63, H01L2224/71
    • H01L2224/732Location after the connecting process
    • H01L2224/73251Location after the connecting process on different surfaces
    • H01L2224/73263Layer and strap connectors
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/73Means for bonding being of different types provided for in two or more of groups H01L2224/10, H01L2224/18, H01L2224/26, H01L2224/34, H01L2224/42, H01L2224/50, H01L2224/63, H01L2224/71
    • H01L2224/732Location after the connecting process
    • H01L2224/73251Location after the connecting process on different surfaces
    • H01L2224/73265Layer and wire connectors
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/80Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected
    • H01L2224/83Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected using a layer connector
    • H01L2224/8338Bonding interfaces outside the semiconductor or solid-state body
    • H01L2224/83399Material
    • H01L2224/834Material with a principal constituent of the material being a metal or a metalloid, e.g. boron [B], silicon [Si], germanium [Ge], arsenic [As], antimony [Sb], tellurium [Te] and polonium [Po], and alloys thereof
    • H01L2224/83438Material with a principal constituent of the material being a metal or a metalloid, e.g. boron [B], silicon [Si], germanium [Ge], arsenic [As], antimony [Sb], tellurium [Te] and polonium [Po], and alloys thereof the principal constituent melting at a temperature of greater than or equal to 950°C and less than 1550°C
    • H01L2224/83439Silver [Ag] as principal constituent
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/80Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected
    • H01L2224/83Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected using a layer connector
    • H01L2224/83909Post-treatment of the layer connector or bonding area
    • H01L2224/83951Forming additional members, e.g. for reinforcing, fillet sealant
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/80Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected
    • H01L2224/84Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected using a strap connector
    • H01L2224/8438Bonding interfaces outside the semiconductor or solid-state body
    • H01L2224/84399Material
    • H01L2224/844Material with a principal constituent of the material being a metal or a metalloid, e.g. boron [B], silicon [Si], germanium [Ge], arsenic [As], antimony [Sb], tellurium [Te] and polonium [Po], and alloys thereof
    • H01L2224/84438Material with a principal constituent of the material being a metal or a metalloid, e.g. boron [B], silicon [Si], germanium [Ge], arsenic [As], antimony [Sb], tellurium [Te] and polonium [Po], and alloys thereof the principal constituent melting at a temperature of greater than or equal to 950°C and less than 1550°C
    • H01L2224/84439Silver [Ag] as principal constituent
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/80Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected
    • H01L2224/85Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected using a wire connector
    • H01L2224/8538Bonding interfaces outside the semiconductor or solid-state body
    • H01L2224/85399Material
    • H01L2224/854Material with a principal constituent of the material being a metal or a metalloid, e.g. boron (B), silicon (Si), germanium (Ge), arsenic (As), antimony (Sb), tellurium (Te) and polonium (Po), and alloys thereof
    • H01L2224/85438Material with a principal constituent of the material being a metal or a metalloid, e.g. boron (B), silicon (Si), germanium (Ge), arsenic (As), antimony (Sb), tellurium (Te) and polonium (Po), and alloys thereof the principal constituent melting at a temperature of greater than or equal to 950°C and less than 1550°C
    • H01L2224/85439Silver (Ag) as principal constituent
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/80Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected
    • H01L2224/85Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected using a wire connector
    • H01L2224/85909Post-treatment of the connector or wire bonding area
    • H01L2224/8592Applying permanent coating, e.g. protective coating
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L23/00Details of semiconductor or other solid state devices
    • H01L23/34Arrangements for cooling, heating, ventilating or temperature compensation ; Temperature sensing arrangements
    • H01L23/36Selection of materials, or shaping, to facilitate cooling or heating, e.g. heatsinks
    • H01L23/373Cooling facilitated by selection of materials for the device or materials for thermal expansion adaptation, e.g. carbon
    • H01L23/3735Laminates or multilayers, e.g. direct bond copper ceramic substrates
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L23/00Details of semiconductor or other solid state devices
    • H01L23/48Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor
    • H01L23/488Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor consisting of soldered or bonded constructions
    • H01L23/498Leads, i.e. metallisations or lead-frames on insulating substrates, e.g. chip carriers
    • H01L23/49811Additional leads joined to the metallisation on the insulating substrate, e.g. pins, bumps, wires, flat leads
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L24/00Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
    • H01L24/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L24/02Bonding areas ; Manufacturing methods related thereto
    • H01L24/04Structure, shape, material or disposition of the bonding areas prior to the connecting process
    • H01L24/05Structure, shape, material or disposition of the bonding areas prior to the connecting process of an individual bonding area
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L24/00Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
    • H01L24/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L24/02Bonding areas ; Manufacturing methods related thereto
    • H01L24/04Structure, shape, material or disposition of the bonding areas prior to the connecting process
    • H01L24/06Structure, shape, material or disposition of the bonding areas prior to the connecting process of a plurality of bonding areas
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L24/00Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
    • H01L24/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L24/42Wire connectors; Manufacturing methods related thereto
    • H01L24/44Structure, shape, material or disposition of the wire connectors prior to the connecting process
    • H01L24/45Structure, shape, material or disposition of the wire connectors prior to the connecting process of an individual wire connector
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/0001Technical content checked by a classifier
    • H01L2924/00014Technical content checked by a classifier the subject-matter covered by the group, the symbol of which is combined with the symbol of this group, being disclosed without further technical details
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/10Details of semiconductor or other solid state devices to be connected
    • H01L2924/11Device type
    • H01L2924/13Discrete devices, e.g. 3 terminal devices
    • H01L2924/1304Transistor
    • H01L2924/1305Bipolar Junction Transistor [BJT]
    • H01L2924/13055Insulated gate bipolar transistor [IGBT]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/10Details of semiconductor or other solid state devices to be connected
    • H01L2924/11Device type
    • H01L2924/13Discrete devices, e.g. 3 terminal devices
    • H01L2924/1304Transistor
    • H01L2924/1306Field-effect transistor [FET]
    • H01L2924/13091Metal-Oxide-Semiconductor Field-Effect Transistor [MOSFET]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/10Details of semiconductor or other solid state devices to be connected
    • H01L2924/11Device type
    • H01L2924/14Integrated circuits
    • H01L2924/141Analog devices
    • H01L2924/1425Converter
    • H01L2924/14252Voltage converter
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/15Details of package parts other than the semiconductor or other solid state devices to be connected
    • H01L2924/181Encapsulation
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/19Details of hybrid assemblies other than the semiconductor or other solid state devices to be connected
    • H01L2924/191Disposition
    • H01L2924/19101Disposition of discrete passive components
    • H01L2924/19105Disposition of discrete passive components in a side-by-side arrangement on a common die mounting substrate
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/19Details of hybrid assemblies other than the semiconductor or other solid state devices to be connected
    • H01L2924/191Disposition
    • H01L2924/19101Disposition of discrete passive components
    • H01L2924/19107Disposition of discrete passive components off-chip wires

Definitions

  • the present disclosure relates to a semiconductor device provided with a plurality of switching elements.
  • a semiconductor device having a plurality of switching elements such as MOSFET which are electrically-coupled is known.
  • Such a semiconductor device may include a case made of a synthetic resin and a wiring board supported by the case.
  • the switching elements are electrically connected to the wiring board.
  • the case and the wiring board surrounds a space, which may be filled with a sealing resin such as silicone gel.
  • the switching elements are covered with the sealing resin.
  • H3TRB High Humidity High Temperature Reverse Bias
  • the H3TRB test estimates the withstand time (unit: hours) of a semiconductor device when it is driven at 80% of its rated DC voltage under high temperature and high humidity conditions (temperature: 85° C., humidity: 85%).
  • semiconductor devices with withstand time of 1000 h or more are considered as acceptable.
  • the semiconductor devices accepted by this test are expected to operate stably under high temperature and high humidity conditions.
  • the inventors have found that the withstand time of the devices is highly likely to be short of 1000 h. If moisture enters the sealing resin of a semiconductor device placed under high temperature and high humidity conditions, the dielectric breakdown voltage of the sealing resin will deteriorate, which may allow leak current in the switching elements. If the leak current reaches the wiring board, at least one of the switching elements may be destroyed, and consequently, the withstand time of the device will be shortened. With a higher rating voltage, a semiconductor device tends to have a shorter withstand time. Thus, in order to operate stably under high temperature and high humidity conditions, a semiconductor device may need to pass, as a criterion, the H3TRB test for the desired rating voltage.
  • the present disclosure aims to provide a semiconductor device capable of operating stably under high temperature and high humidity conditions.
  • a semiconductor device includes a substrate, a mounting layer, switching elements, a moisture-resistant layer and a sealing resin.
  • the substrate has a front surface facing in a thickness direction.
  • the mounting layer is electrically conductive and disposed on the front surface.
  • Each of the switching elements includes an element front surface facing in a same direction in which the front surface faces along the thickness direction, a back surface facing in the opposite direction of the element front surface, and a side surface connected to both of the element front surface and the back surface.
  • the switching elements are electrically bonded to the mounting layer with the back surface facing the front surface.
  • the moisture-resistant layer covers at least one of the side surfaces.
  • the sealing resin covers both of the switching elements and the moisture-resistant layer. The moisture-resistant layer is held in contact with both of the mounting layer and the side surface so as to be spanned between the mounting layer and the side surface in the thickness direction.
  • FIG. 2 is a plan view of the semiconductor device shown in FIG. 1 ;
  • FIG. 3 is a plan view of the semiconductor device shown in FIG. 1 (as seen through a sealing resin, a moisture-resistant layer and a top plate);
  • FIG. 4 is a front view of the semiconductor device shown in FIG. 1 ;
  • FIG. 6 is a left side view of the semiconductor device shown in FIG. 1 ;
  • FIG. 7 is a bottom view of the semiconductor device shown in FIG. 1 ;
  • FIG. 8 shows a right portion (near the first substrate) of FIG. 3 as enlarged
  • FIG. 10 shows a central portion (near the third substrate) of FIG. 3 as enlarged
  • FIG. 3 is a diagrammatic representation of FIG. 3 ;
  • FIG. 13 is a sectional view taken along line XIII-XIII in FIG. 3 ;
  • FIG. 16 is a sectional view taken along line XVI-XVI in FIG. 15 ;
  • FIG. 20 is a sectional view taken along line XX-XX in FIG. 18 ;
  • FIG. 21 is a circuit diagram of the semiconductor device shown in FIG. 1 ;
  • FIG. 23 is a sectional view showing a portion of a semiconductor device of a comparative example (a switching element bonded to an upper arm layer) as enlarged;
  • FIG. 25 is a sectional view showing a portion of the semiconductor device (a switching element and a protective element bonded to the lower arm layer) according to the first variation of the first embodiment of the present disclosure
  • FIG. 27 is a sectional view taken along line XXVII-XXVII in FIG. 26 ;
  • FIG. 30 is a sectional view taken along line XXX-XXX in FIG. 29 ;
  • FIG. 32 is a plan view showing a portion of a semiconductor device (a switching element and a protective element bonded to the upper arm mounting layer) according to a third variation of the first embodiment of the present disclosure
  • FIG. 33 is a sectional view taken along line XXXIII-XXXIII in FIG. 32 ;
  • FIG. 35 is a plan view showing a portion of a semiconductor device (a switching element and a protective element bonded to the lower arm mounting layer) according to the third variation of the first embodiment of the present disclosure
  • FIG. 36 is a sectional view taken along line XXXVI-XXXVI in FIG. 35 ;
  • FIG. 37 is a sectional view taken along line XXXVII-XXXVII in FIG. 35 ;
  • FIG. 39 is a sectional view taken along line XXXIX-XXXIX in FIG. 38 ;
  • FIG. 40 is a sectional view taken along line XL-XL in FIG. 38 ;
  • FIG. 42 is a sectional view taken along line XLII-XLII in FIG. 41 ;
  • FIG. 43 is a sectional view taken along line XLIII-XLIII in FIG. 41 ;
  • FIG. 44 is a plan view showing a portion of a semiconductor device (a switching element and a protective element bonded to the upper arm mounting layer) according to a fifth variation of the first embodiment of the present disclosure
  • FIG. 45 is a sectional view taken along line XLV-XLV in FIG. 44 ;
  • FIG. 46 is a sectional view taken along line XLVI-XLVI in FIG. 45 ;
  • FIG. 47 is a plan view showing a portion of the semiconductor device (a switching element and a protective element bonded to the lower arm mounting layer) according to the fifth variation of the first embodiment of the present disclosure
  • FIG. 48 is a sectional view taken along line XLVIII-XLVIII in FIG. 47 ;
  • FIG. 49 is a sectional view taken along line XLIX-XLIX in FIG. 47 ;
  • FIG. 50 shows test results based on variations in thicknesses of the moisture-resistant layer of the semiconductor device according to the fourth variation of the first embodiment of the present disclosure
  • FIG. 51 shows results of the H3TRB test on the semiconductor device according to the fourth variation of the first embodiment of the present disclosure and the semiconductor device of the comparative example;
  • FIG. 52 is a plan view showing a portion of a semiconductor device (a switching element and a protective element bonded to the upper arm mounting layer) according to a second embodiment of the present disclosure
  • FIG. 53 is a sectional view taken along line LIII-LIII in FIG. 52 ;
  • FIG. 54 is a sectional view taken along line LIV-LIV in FIG. 52 ;
  • FIG. 55 is a plan view showing a portion of the semiconductor device (a switching element and a protective element bonded to the lower arm mounting layer) according to the second embodiment of the present disclosure
  • FIG. 56 is a sectional view taken along line LVI-LVI in FIG. 55 ;
  • FIG. 57 is a sectional view taken along line LVII-LVII in FIG. 55 .
  • the semiconductor device A 10 includes a substrate 11 , a first mounting layer 211 , a second mounting layer 221 , a third mounting layer 231 , switching elements 31 , a moisture-resistant layer 51 and a sealing resin 52 .
  • the first mounting layer 211 , the second mounting layer 221 and the third mounting layer 231 are examples of the “mounting layer” as set forth in the appended claims of the present disclosure.
  • the semiconductor device A 10 further includes a first electroconductive layer 212 , a second electroconductive layer 222 , a third electroconductive layer 232 , a power supply terminal 24 , an output terminal 25 , a connecting electroconductive member 261 , protective elements 32 , wires 41 , a heat sink 61 and a case 70 .
  • the first electroconductive layer 212 , the second electroconductive layer 222 and the third electroconductive layer 232 are examples of the “electroconductive layer” asset forth in the appended claims of the present disclosure.
  • the power supply terminal 24 includes a first power supply terminal 24 A and a second power supply terminal 24 B. For easier understanding, FIG.
  • FIG. 3 shows a view seen through the moisture-resistant layer 51 , the sealing resin 52 and a top plate 79 .
  • the line XI-XI and the line XII-XII are indicated by dash-dotted lines.
  • illustration of the moisture-resistant layer 51 is omitted.
  • the semiconductor device A 10 shown in FIG. 1 is a power module.
  • the semiconductor device A 10 may be used for inverter devices of various electric products.
  • the semiconductor device A 10 is rectangular as viewed in the thickness direction z of the substrate 11 .
  • a direction that is perpendicular to the thickness direction z of the substrate 11 (hereinafter simply “thickness direction z”) is referred to as the “first direction x 1 ”.
  • the direction that is perpendicular to both of the thickness direction z and the first direction x 1 is referred to as the “second direction x 2 ”.
  • the longitudinal direction of the semiconductor device A 10 is the second direction x 2 .
  • the substrate 11 is an electrically insulating member on which the mounting layer (the first mounting layer 211 , the second mounting layer 221 and the third mounting layer 231 ) and the electroconductive layer (the first electroconductive layer 212 , the second electroconductive layer 222 and the third electroconductive layer 232 ) are disposed, as shown in FIG. 3 .
  • the substrate 11 has three sections, namely a first substrate 11 A, a second substrate 11 B and a third substrate 11 C.
  • the first substrate 11 A, the second substrate 11 B and the third substrate 11 C are spaced apart from each other in the second direction x 2 .
  • the third substrate 11 C is located between the first substrate 11 A and the second substrate 11 B.
  • the substrate 11 may have two sections, namely the first substrate 11 A and the second substrate 11 B, or may only have a single section. As shown in FIG. 11 , each of the first substrate 11 A, the second substrate 11 B and the third substrate 11 C has a front surface 111 and a back surface 112 facing away from each other in the thickness direction z.
  • the substrate 11 is made of a ceramic with excellent thermal conductivity. Examples of such a ceramic include aluminum nitride (AlN).
  • a DBC (Direct Bonding Copper) substrate which has copper (Cu) foils bonded to the front surface 111 and the back surface 112 , may be used as the substrate 11 .
  • the mounting layer and the electroconductive layer can be easily formed through patterning of the copper foil bonded to the front surface 111 .
  • the copper foil bonded to the back surface 112 can be formed into a heat transfer layer 62 (described later).
  • the first mounting layer 211 On the front surface 111 of the first substrate 11 A are disposed the first mounting layer 211 , the first electroconductive layer 212 , a first gate layer 213 , a first detection layer 214 and a thermistor mounting layer 215 .
  • the first mounting layer 211 includes a first upper arm mounting layer 211 A and a first lower arm mounting layer 211 B.
  • the first upper arm mounting layer 211 A is offset toward one end of the first substrate 11 A (upper side in FIG. 8 ) in the first direction x 1 .
  • the first upper arm mounting layer 211 A is in the form of a strip extending along the second direction x 2 .
  • Three switching elements 31 and three protective elements 32 are electrically bonded to the first upper arm mounting layer 211 A. Note that the number of switching elements 31 and the number of the protective elements 32 to be electrically bonded to the first upper arm mounting layer 211 A are not limited to three.
  • both of the switching elements 31 and the protective elements 32 are aligned in the second direction x 2 .
  • the first upper arm mounting layer 211 A is formed with a first power supply pad 211 C in the form of a strip extending along the first direction x 1 at an end close to the case 70 in the second direction x 2 .
  • the first power supply pad 211 C is electrically connected to the first power supply terminal 24 A.
  • the first lower arm mounting layer 211 B is located between the first upper arm mounting layer 211 A and the first electroconductive layer 212 in the first direction x 1 .
  • the first lower arm mounting layer 211 B is in the form of a strip extending along the second direction x 2 .
  • Three switching elements 31 and three protective elements 32 are electrically bonded to the first lower arm mounting layer 211 B. Note that the number of switching elements 31 and the number of the protective elements 32 to be electrically bonded to the first lower arm mounting layer 211 B are not limited to three.
  • both of the switching elements 31 and the protective elements 32 are aligned in the second direction x 2 . As shown in FIG.
  • the first lower arm mounting layer 211 B is electrically connected, via wires 41 , to both of the front surface electrodes 311 (described later) of the switching elements 31 and anode electrodes 321 (described later) of the protective elements 32 that are electrically bonded to the first upper arm mounting layer 211 A.
  • the first electroconductive layer 212 is electrically connected, via wires 41 , to the front surface electrodes 311 of the switching elements 31 and the anode electrodes 321 of the protective elements 32 that are electrically bonded to the first lower arm mounting layer 211 B.
  • the first electroconductive layer 212 is offset toward the other end of the first substrate 11 A (lower side in FIG. 8 ) in the first direction x 1 .
  • the first electroconductive layer 212 is in the form of a strip extending along the second direction x 2 .
  • the first electroconductive layer 212 is formed with a second power supply pad 212 A in the form of a strip extending along the first direction x 1 at an end close to the case 70 in the second direction x 2 .
  • the second power supply pad 212 A is electrically connected to the second power supply terminal 24 B.
  • the first gate layer 213 is electrically connected, via first gate wires 421 , to gate electrodes 313 (described later) of the switching elements 31 electrically bonded to the first mounting layer 211 .
  • the first gate layer 213 is in the form of a strip extending along the second direction x 2 and faces the switching elements 31 as viewed in the thickness direction z.
  • the first gate layer 213 includes a first upper arm gate layer 213 A and a first lower arm gate layer 213 B.
  • the first upper arm gate layer 213 A is located between the first upper arm mounting layer 211 A and the case 70 in the first direction x 1 . As viewed in the thickness direction z, the first upper arm gate layer 213 A faces the switching elements 31 electrically bonded to the first upper arm mounting layer 211 A. As shown in FIG. 15 , the first upper arm gate layer 213 A is electrically connected, via first gate wires 421 , to the gate electrodes 313 of the switching elements 31 electrically bonded to the first upper arm mounting layer 211 A.
  • the first lower arm gate layer 213 B is located between the first lower arm mounting layer 211 B and the first electroconductive layer 212 in the first direction x 1 . As viewed in the thickness direction z, the first lower arm gate layer 213 B faces the switching elements 31 electrically bonded to the first lower arm mounting layer 211 B. As shown in FIG. 18 , the first lower arm gate layer 213 B is electrically connected, via first gate wires 421 , to the gate electrodes 313 of the switching elements 31 electrically bonded to the first lower arm mounting layer 211 B.
  • the first detection layer 214 is electrically connected, via first detection wires 431 , to the front surface electrodes 311 of the switching elements 31 electrically bonded to the first mounting layer 211 .
  • the first detection layer 214 is in the form of a strip extending along the second direction x 2 and faces the switching elements 31 as viewed in the thickness direction z.
  • the first detection layer 214 includes a first upper arm detection layer 214 A and a first lower arm detection layer 214 B.
  • the first upper arm detection layer 214 A is located between the first upper arm mounting layer 211 A and the first upper arm gate layer 213 A in the first direction x 1 . As viewed in the thickness direction z, the first upper arm detection layer 214 A faces the switching elements 31 electrically bonded to the first upper arm mounting layer 211 A. As shown in FIG. 15 , the first upper arm detection layer 214 A is electrically connected, via first detection wires 431 , to the front surface electrodes 311 of the switching elements 31 electrically bonded to the first upper arm mounting layer 211 A.
  • the first lower arm detection layer 214 B is located between the first lower arm mounting layer 211 B and the first lower arm gate layer 213 B in the first direction x 1 .
  • the first lower arm detection layer 214 B is in the form of an L-shaped strip with a part extending in the first direction x 1 and a part extending in the second direction x 2 . As viewed in the thickness direction z, the part extending in the second direction x 2 faces the switching elements 31 electrically bonded to the first lower arm mounting layer 211 B.
  • the first lower arm detection layer 214 B is electrically connected, via first detection wires 431 , to the front surface electrodes 311 of the switching elements 31 electrically bonded to the first lower arm mounting layer 211 B.
  • a thermistor 33 is electrically bonded to the thermistor mounting layer 215 .
  • the thermistor mounting layer 215 is located close to a corner of the first substrate 11 A.
  • the thermistor mounting layer 215 is surrounded by the first upper arm mounting layer 211 A, the first upper arm gate layer 213 A and the first upper arm detection layer 214 A.
  • the thermistor mounting layer 215 has a pair of sections spaced apart from each other in the second direction x 2 .
  • the positive electrode of the thermistor 33 is electrically bonded to one of these sections, whereas the negative electrode of the thermistor 33 is electrically bonded to the other one of these sections.
  • the second mounting layer 211 On the front surface 111 of the second substrate 11 B are disposed the second mounting layer 211 , the second electroconductive layer 222 , a second gate layer 223 and a second detection layer 224 .
  • These are electroconductive members made of a thin metal film such as a copper foil. The surfaces of these layers may be plated with silver, for example.
  • the second mounting layer 221 includes a second upper arm mounting layer 221 A and a second lower arm mounting layer 221 B.
  • the second upper arm mounting layer 221 A is offset toward one end of the second substrate 11 B (upper side in FIG. 9 ) in the first direction x 1 .
  • the second upper arm mounting layer 221 A is in the form of a strip extending along the second direction x 2 .
  • Three switching elements 31 and three protective elements 32 are electrically bonded to the second upper arm mounting layer 211 A. Note that the number of switching elements 31 and the number of the protective elements 32 to be electrically bonded to the second upper arm mounting layer 221 A are not limited to three.
  • both of the switching elements 31 and the protective element 32 are aligned in the second direction x 2 .
  • the second lower arm mounting layer 221 B is electrically connected, via wires 41 , to the front surface electrodes 311 of the switching elements 31 and the anode electrodes 321 of the protective elements 32 that are electrically bonded to the second upper arm mounting layer 221 A.
  • the second lower arm mounting layer 221 B is formed with an output pad 221 C in the form of a strip extending along the first direction x 1 at an end close to the case 70 in the second direction x 2 . In the second direction x 2 , the output pad 221 C is close to both of the second upper arm mounting layer 221 A and the second electroconductive layer 222 .
  • the output pad 221 C is electrically connected to the output terminal 25 .
  • the second electroconductive layer 222 is electrically connected, via wires 41 , to the front surface electrodes 311 of the switching elements 31 and the anode electrodes 321 of the protective elements 32 that are electrically bonded to the second lower arm mounting layer 221 B.
  • the second electroconductive layer 222 is offset toward the other end of the second substrate 11 B (lower side in FIG. 9 ) in the first direction x 1 .
  • the second electroconductive layer 222 is in the form of a strip extending along the second direction x 2 .
  • the second gate layer 223 is electrically connected, via first gate wires 421 , to the gate electrodes 313 of the switching elements 31 electrically bonded to the second mounting layer 221 .
  • the second gate layer 223 is in the form of a strip extending along the second direction x 2 and faces the switching elements 31 as viewed in the thickness direction z.
  • the second gate layer 223 includes a second upper arm gate layer 223 A and a second lower arm gate layer 223 B.
  • the second upper arm gate layer 223 A is located between the second upper arm mounting layer 221 A and the case 70 in the first direction x 1 . As viewed in the thickness direction z, the second upper arm gate layer 223 A faces the switching elements 31 electrically bonded to the second upper arm mounting layer 221 A. As shown in FIG. 15 , the second upper arm gate layer 223 A is electrically connected, via first gate wires 421 , to the gate electrodes 313 of the switching elements 31 electrically bonded to the second upper arm mounting layer 221 A.
  • the second lower arm gate layer 223 B is located between the second lower arm mounting layer 221 B and the second electroconductive layer 222 in the first direction x 1 . As viewed in the thickness direction z, the second lower arm gate layer 223 B faces the switching elements 31 electrically bonded to the second lower arm mounting layer 221 B. As shown in FIG. 18 , the second lower arm gate layer 223 B is electrically connected, via first gate wires 421 , to the gate electrodes 313 of the switching elements 31 electrically bonded to the second lower arm mounting layer 221 B.
  • the second detection layer 224 is electrically connected, via first detection wires 431 , to the front surface electrodes 311 of the switching elements 31 electrically bonded to the second mounting layer 221 .
  • the second detection layer 224 is in the form of a strip extending along the second direction x 2 and faces the switching elements 31 as viewed in the thickness direction z.
  • the second detection layer 224 includes a second upper arm detection layer 224 A and a second lower arm detection layer 224 B.
  • the second upper arm detection layer 224 A is located between the second upper arm mounting layer 221 A and the second upper arm gate layer 223 A in the first direction x 1 . As viewed in the thickness direction z, the second upper arm detection layer 224 A faces the switching elements 31 electrically bonded to the second upper arm mounting layer 221 A. As shown in FIG. 15 , the second upper arm detection layer 224 A is electrically connected, via first detection wires 431 , to the front surface electrodes 311 of the switching elements 31 electrically bonded to the second upper arm mounting layer 221 A.
  • the second lower arm detection layer 224 B is located between the second lower arm mounting layer 221 B and the second lower arm gate layer 223 B in the first direction x 1 . As viewed in the thickness direction z, the second lower arm detection layer 224 B faces the switching elements 31 electrically bonded to the second lower arm mounting layer 221 B. As shown in FIG. 18 , the second lower arm detection layer 224 B is electrically connected, via first detection wires 431 , to the front surface electrodes 311 of the switching elements 31 electrically bonded to the second lower arm mounting layer 221 B.
  • the third mounting layer 231 On the front surface 111 of the third substrate 11 C are disposed the third mounting layer 231 , the third electroconductive layer 232 , a third gate layer 233 and a third detection layer 234 .
  • These are electroconductive members made of a thin metal film such as a copper foil. The surfaces of these layers may be plated with silver, for example.
  • the third mounting layer 231 includes a third upper arm mounting layer 231 A and a third lower arm mounting layer 231 B.
  • the third upper arm mounting layer 231 A is offset toward one end of the third substrate 11 C (upper side in FIG. 10 ) in the first direction x 1 .
  • the third upper arm mounting layer 231 A is in the form of a strip extending along the second direction x 2 .
  • Two switching elements 31 and two protective elements 32 are electrically bonded to the third upper arm mounting layer 231 A. Note that the number of switching elements 31 and the number of the protective elements 32 to be electrically bonded to the third upper arm mounting layer 231 A are not limited to two.
  • both of the switching elements 31 and the protective element 32 are aligned in the second direction x 2 .
  • the third lower arm mounting layer 231 B is located between the third upper arm mounting layer 231 A and the third electroconductive layer 232 in the first direction x 1 .
  • the third lower arm mounting layer 231 B is in the form of a strip extending along the second direction x 2 .
  • Two switching elements 31 and two protective elements 32 are electrically bonded to the third lower arm mounting layer 231 B. Note that the number of switching elements 31 and the number of the protective element 32 to be electrically bonded to the third lower arm mounting layer 231 B are not limited to two.
  • both of the switching elements 31 and the protective element 32 are aligned in the second direction x 2 . As shown in FIG.
  • the third lower arm mounting layer 231 B is electrically connected, via wires 41 , to the front surface electrodes 311 of the switching elements 31 and the anode electrodes 321 of the protective elements 32 that are electrically bonded to the third upper arm mounting layer 231 A.
  • the third electroconductive layer 232 is electrically connected, via wires 41 , to the front surface electrodes 311 of the switching elements 31 and the anode electrodes 321 of the protective elements 32 that are electrically bonded to the third lower arm mounting layer 231 B.
  • the third electroconductive layer 232 is offset toward the other end of the third substrate 11 C (lower side in FIG. 10 ) in the first direction x 1 .
  • the third electroconductive layer 232 is in the form of a strip extending along the second direction x 2 .
  • the third gate layer 233 is electrically connected, via first gate wires 421 , to the gate electrodes 313 of the switching elements 31 electrically bonded to the third mounting layer 231 .
  • the third gate layer 233 is in the form of a strip extending along the second direction x 2 and faces the switching elements 31 as viewed in the thickness direction z.
  • the third gate layer 233 includes a third upper arm gate layer 233 A and a third lower arm gate layer 233 B.
  • the third upper arm gate layer 233 A is located between the third upper arm mounting layer 231 A and the case 70 in the first direction x 1 . As viewed in the thickness direction z, the third upper arm gate layer 233 A faces the switching elements 31 electrically bonded to the third upper arm mounting layer 231 A. As shown in FIG. 15 , the third upper arm gate layer 233 A is electrically connected, via first gate wires 421 , to the gate electrodes 313 of the switching elements 31 electrically bonded to the third upper arm mounting layer 231 A.
  • the third lower arm gate layer 233 B is located between the third lower arm mounting layer 231 B and the third electroconductive layer 232 in the first direction x 1 .
  • the third lower arm gate layer 233 B is in the form of an L-shaped strip with a part extending in the first direction x 1 and a part extending in the second direction x 2 . As viewed in the thickness direction z, the part extending in the second direction x 2 faces the switching elements 31 electrically bonded to the third lower arm mounting layer 231 B.
  • the third lower arm gate layer 233 B is electrically connected, via first gate wires 421 , to the gate electrodes 313 of the switching elements 31 electrically bonded to the third lower arm mounting layer 231 B.
  • the third detection layer 234 is electrically connected, via first detection wires 431 , to the front surface electrodes 311 of the switching elements 31 electrically bonded to the third mounting layer 231 .
  • the third detection layer 234 is in the form of a strip extending along the second direction x 2 and faces the switching elements 31 as viewed in the thickness direction z.
  • the third detection layer 234 includes a third upper arm detection layer 234 A and a third lower arm detection layer 234 B.
  • the third upper arm detection layer 234 A is located between the third upper arm mounting layer 231 A and the third upper arm gate layer 233 A in the first direction x 1 . As viewed in the thickness direction z, the third upper arm detection layer 234 A faces the switching elements 31 electrically bonded to the third upper arm mounting layer 231 A. As shown in FIG. 15 , the third upper arm detection layer 234 A is electrically connected, via first detection wires 431 , to the front surface electrodes 311 of the switching elements 31 electrically bonded to the third upper arm mounting layer 231 A.
  • the third lower arm detection layer 234 B is located between the third lower arm mounting layer 231 B and the third lower arm gate layer 233 B in the first direction x 1 . As viewed in the thickness direction z, the third lower arm detection layer 234 B faces the switching elements 31 electrically bonded to the third lower arm mounting layer 231 B. As shown in FIG. 18 , the third lower arm detection layer 234 B is electrically connected, via first detection wires 431 , to the front surface electrodes 311 of the switching elements 31 electrically bonded to the third lower arm mounting layer 231 B.
  • the first upper arm mounting layer 211 A, the second upper arm mounting layer 221 A and the third upper arm mounting layer 231 A respectively correspond to sections of the “upper arm mounting layer” as set forth in the appended claims of the present disclosure.
  • the first lower arm mounting layer 211 B, the second lower arm mounting layer 221 B and the third lower arm mounting layer 231 B respectively correspond to sections of the “lower arm mounting layer” as set forth in the appended claims of the present disclosure.
  • the power supply terminal 24 is an element of an external connection terminal provided in the semiconductor device A 10 .
  • the power supply terminal 24 includes a first power supply terminal 24 A and a second power supply terminal 24 B.
  • the power supply terminal 24 is supported on the case 70 and connected to a DC power supply arranged outside the semiconductor device A 10 .
  • the power supply terminal 24 is made of a thin metal plate such as a copper plate. The surface of the thin metal plate may be plated with nickel (Ni).
  • the first power supply terminal 24 A is the positive electrode (P-terminal) of the semiconductor device A 10 .
  • the second power supply terminal 24 B is the negative electrode (N-terminal) of the semiconductor device A 10 .
  • the first power supply terminal 24 A and the second power supply terminal 24 B are spaced apart from each other in the first direction x 1 .
  • the first power supply terminal 24 A and the second power supply terminal 24 B have the same shape.
  • the power supply terminal 24 is bent into a hook shape as viewed in the first direction x 1 .
  • the power supply terminal 24 is formed with a coupling hole 241 penetrating the terminal in the thickness direction z at a portion exposed outside the semiconductor device A 10 and extending perpendicularly to the thickness direction z.
  • a fastening member such as a bolt is inserted into the coupling hole 241 .
  • a connection member 242 with electrical conductivity is connected to a portion of the power supply terminal 24 that is located inside the case 70 and that extends perpendicularly to the thickness direction z.
  • the connection member 242 includes a plurality of wires made of aluminum (Al).
  • connection member 242 connected to the first power supply terminal 24 A is connected at its other end to the power supply pad 211 C of the first upper arm mounting layer 211 A.
  • first power supply terminal 24 A is electrically connected to the first upper arm mounting layer 211 A.
  • the connection member 242 connected to the second power supply terminal 24 B is connected, at its other end, to the second power supply pad 212 A of the first electroconductive layer 212 .
  • the second power supply terminal 24 B is electrically connected to the first electroconductive layer 212 .
  • the output terminal 25 is an element of an external connection terminal provided in the semiconductor device A 10 .
  • the output terminal 25 is divided into two, namely a first output terminal 25 A and a second output terminal 25 B. Note that the output terminal 25 may be configured as a single unit that is not divided into multiple parts.
  • the output terminal 25 is supported on the case 70 and connected to a driving target such as a motor arranged outside the semiconductor device A 10 .
  • the output terminal 25 is located opposite to the power supply terminal 24 across the substrate 11 in the second direction x 2 .
  • the output terminal 25 is made of the same thin metal film as the power supply terminal 24 .
  • the surface of the thin metal plate may be plated with nickel.
  • the first output terminal 25 A and the second output terminal 25 B are connected in parallel to the second lower arm mounting layer 221 B.
  • the first output terminal 25 A and the second output terminal 25 B are each connected to a driving target of the semiconductor device A 10 that is externally arranged.
  • the first output terminal 25 A faces the first power supply terminal 24 A
  • the second output terminal 25 B faces the second power supply terminal 24 B.
  • the first output terminal 25 A and the second output terminal 25 B are spaced apart from each other in the first direction x 1 .
  • the first output terminal 25 A and the second output terminal 25 B have the same shape.
  • the output terminal 25 is bent into a hook shape as viewed in the first direction x 1 .
  • the output terminal 25 is formed with a coupling hole 251 penetrating the terminal in the thickness direction z at a portion exposed outside the semiconductor device A 10 and extending perpendicularly to the thickness direction z.
  • a fastening member such as a bolt is inserted into the coupling hole 251 .
  • a connection member 252 with electrical conductivity is connected to a portion of the output terminal 25 that is located inside the case 70 and that extends perpendicularly to the thickness direction z.
  • the connection member 252 includes a plurality of wires made of aluminum.
  • connection member 252 connected to the output terminal 25 is connected at its other end to the output pad 221 C of the second lower arm mounting layer 221 B disposed on the second substrate 11 B.
  • the output terminal 25 is electrically connected to the second lower arm mounting layer 221 B.
  • the connecting electroconductive member 261 connects the first mounting layer 211 and the third mounting layer 231 to each other, and also connects the second mounting layer 221 and the third mounting layer 231 to each other.
  • the first mounting layer 211 , the second mounting layer 221 and the third mounting layer 231 are electrically connected to each other via the connecting electroconductive member 261 .
  • the connecting electroconductive member 261 connects the first electroconductive layer 212 and the third electroconductive layer 232 to each other, and also connects the second electroconductive layer 222 and the third electroconductive layer 232 to each other.
  • the first electroconductive layer 212 , the second electroconductive layer 222 and the third electroconductive layer 232 are electrically connected to each other via the connecting electroconductive member 261 .
  • the connecting electroconductive member 261 includes a plurality of wires made of aluminum.
  • the connecting electroconductive member 261 includes a first part 261 A, a second part 261 B and a third part 261 C. All of the first part 261 A, the second part 261 B and the third part 261 C extend in the second direction x 2 .
  • the first part 261 A connects the first upper arm mounting layer 211 A and the third upper arm mounting layer 231 A to each other, and also connects the second upper arm mounting layer 221 A and the third upper arm mounting layer 231 A to each other.
  • the first upper arm mounting layer 211 A and the second upper arm mounting layer 221 A are electrically connected to each other via the first part 261 A.
  • the second part 261 B connects the first lower arm mounting layer 211 B and the third lower arm mounting layer 231 B to each other, and also connects the second lower arm mounting layer 221 B and the third lower arm mounting layer 231 B to each other.
  • the first lower arm mounting layer 211 B and the second lower arm mounting layer 221 B are electrically connected to each other via the second part 261 B.
  • the third part 261 C connects the first electroconductive layer 212 and the third electroconductive layer 232 to each other, and also connects the second electroconductive layer 222 and the third electroconductive layer 232 to each other.
  • the first electroconductive layer 212 and the second electroconductive layer 222 are electrically connected to each other via the third part 261 C.
  • first electroconductive members 262 connect the first gate layer 213 and the third gate layer 233 to each other, and also connect the second gate layer 223 and the third gate layer 233 to each other.
  • the first gate layer 213 , the second gate layer 223 and the third gate layer 233 are electrically connected to each other via the first electroconductive members 262 .
  • the first electroconductive members 262 are wires made of aluminum. All of the first electroconductive members 262 extend in the second direction x 2 and may consist of four first electroconductive members 262 .
  • the first one of the first electroconductive members 262 connects the first upper arm gate layer 213 A and the third upper arm gate layer 233 A.
  • the second one of the first electroconductive members 262 connects the second upper arm gate layer 223 A and the third upper arm gate layer 233 A.
  • the third one of the first electroconductive members 262 connects the first lower arm gate layer 213 B and the third lower arm gate layer 233 B.
  • the fourth one of the first electroconductive members 262 connects the second lower arm gate layer 223 B and the third lower arm gate layer 233 B.
  • second electroconductive members 263 connect the first detection layer 214 and the third detection layer 234 to each other, and also connect the second detection layer 224 and the third detection layer 234 to each other.
  • the first detection layer 214 , the second detection layer 224 and the third detection layer 234 are electrically connected to each other via the second electroconductive members 263 .
  • the second electroconductive members 263 are wires made of aluminum. All of the second electroconductive members 263 extend in the second direction x 2 and may consist of four second electroconductive members 263 .
  • the first one of the second electroconductive members 263 connects the first upper arm detection layer 214 A and the third upper arm detection layer 234 A.
  • the second one of the second electroconductive members 263 connects the second upper arm detection layer 224 A and the third upper arm detection layer 234 A.
  • the third one of the second electroconductive members 263 connects the first lower arm detection layer 214 B and the third lower arm detection layer 234 B.
  • the fourth one of the second electroconductive members 263 connects the second lower arm detection layer 224 B and the third lower arm detection layer 234 B.
  • a gate terminal 27 is an element of an external connection terminal provided in the semiconductor device A 10 .
  • the gate terminal 27 is connected to an externally arranged driving circuit (e.g. gate driver) for the semiconductor device A 10 .
  • the gate terminal 27 is disposed to face the substrate 11 as viewed in the thickness direction z and supported on the case 70 .
  • the gate terminal 27 projects in the same direction in which the front surface 111 of the substrate 11 faces (along the thickness direction z).
  • the gate terminal 27 is in the form of a metal rod made of copper.
  • the surface of the metal rod is plated with tin (Sn). Nickel plating may be provided between the surface of the metal rod and the tin plating.
  • Sn tin
  • the gate terminal 27 is bent into a hook shape at its end closer to the substrate 11 in the thickness direction z, thereby having a portion extending along the first direction x 1 .
  • the gate terminal 27 includes a first gate terminal 27 A and a second gate terminal 27 B.
  • Paired second gate wires 422 are connected to the first gate terminal 27 A and the second gate terminal 27 B.
  • the paired second gate wires 422 are made of aluminum.
  • the first gate terminal 27 A is disposed close to the second upper arm gate layer 223 A to face the second substrate 11 B as viewed in the thickness direction z.
  • the second gate wire 422 connected at one end to the first gate terminal 27 A is connected at the other end to the third upper arm gate layer 233 A.
  • the first gate terminal 27 A is electrically connected to the gate electrodes 313 of the switching elements 31 electrically bonded to the first upper arm mounting layer 211 A, the second upper arm mounting layer 221 A and the third upper arm mounting layer 231 A.
  • the second gate terminal 27 B is disposed close to the third lower arm gate layer 233 B to face the third substrate 11 C as viewed in the thickness direction z.
  • the second gate wire 422 connected at one end to the second gate terminal 27 B is connected at the other end to the third lower arm gate layer 233 B.
  • the second gate terminal 27 B is electrically connected to the gate electrodes 313 of the switching elements 31 electrically bonded to the first lower arm mounting layer 211 B, the second lower arm mounting layer 221 B and the third lower arm mounting layer 231 B.
  • a device current detection terminal 281 is an element of an external connection terminal provided in the semiconductor device A 10 .
  • the device current detection terminal 281 is connected to an externally arranged control circuit for the semiconductor device A 10 .
  • the device current detection terminal 281 is disposed to face the substrate 11 and supported on the case 70 .
  • the device current detection terminal 281 projects in the same direction in which the gate terminal 27 projects along the thickness direction z.
  • the device current detection terminal 281 is made of a metal rod of the same material as the gate terminal 27 .
  • the device current detection terminal 281 has the same shape as the gate terminal 27 .
  • the device current detection terminal 281 is bent into a hook shape at its end closer to the substrate 11 in the thickness direction z, thereby having a portion extending along the first direction x 1 .
  • the device current detection terminal 281 includes a first detection terminal 281 A and a second detection terminal 281 B.
  • Paired second detection wires 432 are connected to the first detection terminal 281 A and the second detection terminal 281 B.
  • the paired second detection wires 432 are made of aluminum.
  • the first detection terminal 281 A is disposed close to the second upper arm detection layer 224 A to face the second substrate 11 B as viewed in the thickness direction z, and is also close to the first gate terminal 27 A.
  • the second detection wire 432 connected at one end to the first detection terminal 281 A is connected at the other end to the second upper arm detection layer 224 A.
  • the first detection terminal 281 A is electrically connected to the front surface electrodes 311 of the switching elements 31 electrically bonded to the first upper arm mounting layer 211 A, the second upper arm mounting layer 221 A and the third upper arm mounting layer 231 A.
  • the second detection terminal 281 B is disposed close to the first lower arm detection layer 214 B to face the first substrate 11 A as viewed in the thickness direction z, and is also close to the second gate terminal 27 B.
  • the second detection wire 432 connected at one end to the second detection terminal 281 B is connected at the other end to the first lower arm detection layer 214 B.
  • the second detection terminal 281 B is electrically connected to the front surface electrodes 311 of the switching elements 31 electrically bonded to the first lower arm mounting layer 211 B, the second lower arm mounting layer 221 B and the third lower arm mounting layer 231 B.
  • a power supply current detection terminal 281 is an element of an external connection terminal provided in the semiconductor device A 10 .
  • the power supply current detection terminal 282 is connected to an externally arranged control circuit for the semiconductor device A 10 and supported on the case 70 .
  • the power supply current detection terminal 282 projects in the same direction in which the gate terminal 27 projects along the thickness direction z.
  • the power supply current detection terminal 28 is made of a metal rod of the same material as the gate terminal 27 .
  • the power supply current detection terminal 282 is located at the same position as the first gate terminal 27 A and the first detection terminal 281 A in the first direction x 1 and spaced apart from the first detection terminal 281 A toward the first output terminal 25 A in the second direction x 2 .
  • the power supply current detection terminal 282 is disposed close to the second upper arm mounting layer 221 A to face the second substrate 11 B in the first direction x 1 .
  • the power supply current detection terminal 282 has the same shape as the gate terminal 27 .
  • the power supply current detection terminal 282 is bent into a hook shape at its end closer to the second substrate 11 B in the thickness direction z, thereby having a portion extending along the first direction x 1 .
  • one end of a power supply current detection wire 44 is connected to this end of the power supply current detection terminal.
  • the other end of the power supply current detection wire 44 is connected to the second upper arm mounting layer 221 A.
  • the power supply current detection terminal 282 is electrically connected to the first upper arm mounting layer 211 A, the second upper arm mounting layer 221 A and the third upper arm mounting layer 231 A.
  • the power supply current detection wire 44 is made of aluminum.
  • a pair of thermistor terminals 29 are an element of an external connection terminal provided in the semiconductor device A 10 .
  • the paired thermistor terminals 29 are connected to an externally arranged control circuit for the semiconductor device A 10 and supported on the case 70 .
  • the paired thermistor terminal 29 project in the same direction in which the gate terminal 27 projects along the thickness direction z.
  • the paired thermistor terminals 29 are made of a metal rod of the same material as the gate terminal 27 .
  • the paired thermistor terminals 29 are located at the same position as the first gate terminal 27 A and the first detection terminal 281 A in the first direction x 1 and spaced apart from the first gate terminal 27 A toward the first power supply terminal 24 A in the second direction x 2 .
  • the paired thermistor terminal 29 are disposed close to the thermistor mounting layer 215 to face the first substrate 11 A in the first direction x 1 .
  • the paired thermistor terminals 29 have the same shape as the gate terminal 27 . Thus, each of the paired thermistor terminals is bent into a hook shape at its end closer to the first substrate 11 A in the thickness direction z, thereby having a portion extending along the first direction x 1 .
  • each of the paired thermistor terminals 29 one end of a corresponding one of a paired thermistor wires 45 is connected.
  • the other ends of the paired thermistor wires 45 are connected to paired sections of the thermistor mounting layer 215 .
  • the thermistor terminals 29 are electrically connected to the thermistor 33 .
  • the paired thermistor wires 45 are made of aluminum.
  • the switching elements 31 are semiconductor elements electrically bonded to and aligned, in the second direction x 2 , on each of the first mounting layer 211 , the second mounting layer 221 and the third mounting layer 231 .
  • the switching elements 31 are rectangular (square in the semiconductor device A 10 ) as viewed in the thickness direction z.
  • the switching elements 31 are MOSFETs (Metal-Oxide-Semiconductor Field-Effect Transistors) made of a semiconductor material mainly composed of silicon carbide (SiC). Note that the switching elements 31 are not limited to MOSFETs and may be IGBTs (Insulated Gate Bipolar Transistors).
  • the switching elements 31 are n-channel MOSFETs made of a semiconductor material mainly composed of silicon carbide.
  • the switching elements 31 are 400 ⁇ m or less and preferably 150 ⁇ m or less in thickness.
  • the breakdown voltage of the switching elements 31 is 1,200 V or more.
  • each of the switching elements 31 has a front surface 31 A, a back surface 31 B, a side surface 31 C, a front surface electrode 311 , a back surface electrode 312 , a gate electrode 313 and an insulating film 314 .
  • the front surface 31 A, the back surface 31 B and the side surface 31 C correspond to the “first element front surface”, the “first element back surface” and the “first element side surface”, respectively, as set forth in the appended claims of the present disclosure.
  • the front surface 31 A faces in the same direction in which the front surface 111 of the substrate 11 faces along the thickness direction z.
  • the back surface 31 B faces in the opposite direction of the front surface 31 A.
  • the switching elements 31 are electrically bonded to the first mounting layer 211 , the second mounting layer 221 and the third mounting layer 231 , with the back surfaces 31 B facing the front surface 111 .
  • the side surface 31 C is connected to both of the front surface 31 A and the back surface 31 B.
  • the side surface 31 C includes a plurality of sections (four sections in the semiconductor device A 10 ) each facing in the first direction x 1 or the second direction x 2 .
  • the front surface electrode 311 is provided on the front surface 31 A.
  • a source current flows through the front surface electrode 311 .
  • the front surface electrode 311 has a pair of first pads 311 A and a pair of second pads 311 B.
  • the paired first pads 311 A are sections of a front surface electrode 311 that are spaced apart from each other in the second direction x, so are the paired second pads 311 B.
  • the second pads 311 B are located opposite to the first lower arm mounting layer 211 B or the first electroconductive layer 212 across the paired first pads 311 A in the first direction x 1 .
  • the above-described positional relationship between the paired first pads 311 A and the paired second pads 311 B also applies to the switching elements 31 electrically bonded to the second mounting layer 221 or the third mounting layer 231 .
  • one end of the first detection wire 431 is connected to one of the paired second pads 311 B.
  • the other end of the first detection wire 431 is connected to the first upper arm detection layer 214 A, the second upper arm detection layer 224 A or the third upper arm detection layer 234 A.
  • one end of the first detection wire 431 is connected to one of the paired first pads 311 A.
  • the other end of the first detection wire 431 is connected to the first lower arm detection layer 214 B, the second lower arm detection layer 224 B or the third lower arm detection layer 234 B.
  • the front surface electrodes 311 are electrically connected to the first detection layer 214 , the second detection layer 224 or the third detection layer 234 via the first detection wires 431 .
  • the first detection wires 431 are made of gold (Au).
  • the back surface electrode 312 is provided on the entirety of the back surface 31 B.
  • a drain current flows through the back surface electrode 312 .
  • the back surface electrode 312 is electrically bonded to one of the first mounting layer 211 , the second mounting layer 221 and the third mounting layer 231 via a first bonding layer 391 .
  • the first bonding layer 391 is electrically conductive.
  • the first bonding layer 391 is sandwiched between the back surface electrode 312 and the first mounting layer 211 , the second mounting layer 221 or the third mounting layer 231 .
  • the first bonding layer 391 is made of lead-free solder mainly composed of tin.
  • the first bonding layer 391 electrically connects each of the back surface electrodes 312 to one of the first mounting layer 211 , the second mounting layer 221 and the third mounting layer 231 .
  • the gate electrode 313 is provided on the front surface 31 A.
  • a gate voltage for driving each of the switching elements 31 is applied to the gate electrode 313 .
  • the gate electrode 313 is close to the paired second pads 311 B of the front surface electrode 311 .
  • One end of a first gate wire 421 which is connected at its other end to the first upper arm gate layer 213 A, the second upper arm gate layer 223 A or the third upper arm gate layer 233 A, is connected to the gate electrode 313 .
  • FIG. 15 A gate voltage for driving each of the switching elements 31 is applied to the gate electrode 313 .
  • the gate electrode 313 is close to the paired first pads 311 A of the front surface electrode 311 .
  • One end of a first gate wire 421 which is connected at its other end to the first lower arm gate layer 213 B, the second lower arm gate layer 223 B or the third lower arm gate layer 233 B, is connected to the gate electrode 313 .
  • the gate electrodes 313 are electrically connected to the first gate layer 213 , the second gate layer 223 or the third gate layer 233 via the first gate wires 421 .
  • the first gate wires 421 are made of gold.
  • the insulating film 314 is provided on the front surface 31 A.
  • the insulating film 314 is electrically insulating. As viewed in the thickness direction z, the insulating film 314 surrounds the front surface electrode 311 .
  • the insulating film 314 may be formed by laminating a silicon dioxide (SiO 2 ) layer, a silicon nitride (Si 3 N 4 ) layer, and a polybenzoxazole (PBO) layer on the front surface 31 A in the mentioned order.
  • a polyimide layer may be used instead of the polybenzoxazole layer.
  • FIGS. 1 silicon dioxide
  • Si 3 N 4 silicon nitride
  • PBO polybenzoxazole
  • the length from the edge 314 A of the insulating film 314 to the front surface electrode 311 as viewed in the thickness direction z is indicated as a gap Gp in each of the switching elements 31 .
  • the gap Gp is a length along the first direction x 1 or the second direction x 2 .
  • the edge 314 A is rectangular (square in the semiconductor device A 10 ) as viewed in the thickness direction z.
  • the ratio of the length of the gap Gp to the length of one side of the edge 314 is set to 5% to 25%. The longer the gap Gp is, the higher the dielectric breakdown voltage of the switching element 31 is.
  • the protective elements 32 are semiconductor elements electrically bonded to and aligned in the second direction x 2 on each of the first mounting layer 211 , the second mounting layer 221 and the third mounting layer 231 .
  • the protective elements 32 are rectangular as viewed in the thickness direction z.
  • the protective elements 32 are arranged to be electrically connected to the switching elements 31 , respectively.
  • the protective elements 32 are electrically connected to both of the front surface electrodes 311 and the back surface electrodes 312 of the switching elements 31 .
  • each of the switching elements 31 and a corresponding one of the protective elements 32 forma parallel circuit.
  • the protective elements 32 are schottky-barrier diodes made by using a semiconductor material mainly composed of silicon carbide.
  • the protective elements 32 are 400 ⁇ m or less and preferably 150 ⁇ m or less in thickness.
  • the breakdown voltage of the protective elements 32 is 1,200 V or more.
  • each of the protective elements 32 has a front surface 32 A, a back surface 32 B, a side surface 32 C, an anode electrode 321 , a cathode electrode 322 and an insulating film 323 .
  • the front surface 32 A corresponds to the “second element front surface” as set forth in the appended claims of the present disclosure.
  • the front surface 32 A faces in the same direction in which the front surface 111 of the substrate 11 faces along the thickness direction z.
  • the back surface 32 B faces in the opposite direction of the front surface 32 A.
  • the protective elements 32 are electrically bonded to the first mounting layer 211 , the second mounting layer 221 and the third mounting layer 231 , with the back surfaces 32 B facing the front surface 111 .
  • the side surface 32 C is connected to both of the front surface 32 A and the back surface 32 B.
  • the side surface 32 C includes a plurality of sections (four sections in the semiconductor device A 10 ) each facing in the first direction x 1 or the second direction x 2 .
  • the anode electrode 321 is provided on the front surface 32 A.
  • the anode electrode 321 is electrically connected to the front surface electrode 311 of the switching element 31 with which that protective element 32 is associated.
  • the cathode electrode 322 is provided on the entirety of the back surface 32 B.
  • the cathode electrode 322 is electrically bonded to one of the first mounting layer 211 , the second mounting layer 221 and the third mounting layer 231 via a second bonding layer 392 .
  • the second bonding layer 392 is electrically conductive.
  • the second bonding layer 392 is sandwiched between the cathode electrode 322 and the first mounting layer 211 , the second mounting layer 221 or the third mounting layer 231 .
  • the second bonding layer 392 is made of the same material as that for the first bonding layer 391 .
  • the cathode electrode 322 is electrically connected, via the first mounting layer 211 , the second mounting layer 221 or the third mounting layer 231 , to the back surface electrode 312 of the switching element 31 with which the protective element 32 of that cathode electrode 322 is associated.
  • the insulating film 323 is provided on the front surface 32 A.
  • the insulating film 323 is electrically insulating.
  • the insulating film 323 surrounds the anode electrode 321 as viewed in the thickness direction z.
  • the insulating film 323 may be formed by laminating a silicon dioxide layer, a silicon nitride layer, and a polybenzoxazole layer on the front surface 31 A in the mentioned order.
  • a polyimide layer may be used instead of the polybenzoxazole layer.
  • the thermistor 33 is an element electrically bonded to the thermistor mounting layer 215 .
  • the thermistor 33 is an NTC (Negative Temperature Coefficient) thermistor.
  • An NTC thermistor has the property of decreasing the resistance with increasing temperature.
  • the thermistor 33 is used as a temperature detection sensor of the semiconductor device A 10 .
  • wires 41 are connected to the front surface electrodes 311 of switching elements 31 and the first lower arm mounting layer 211 B, the second lower arm mounting layer 221 B or the third lower arm mounting layer 231 B. As shown in FIGS. 18-20 , wires 41 are connected to the front surface electrodes 311 of switching elements 31 and the first electroconductive layer 212 , the second electroconductive layer 222 or the third electroconductive layer 232 .
  • the wires 41 are made of aluminum.
  • the wires 41 are larger in diameter than the first gate wires 421 and the first detection wires 431 .
  • wires 41 are connected to the front surface electrodes 311 and the first lower arm mounting layer 211 B.
  • wires 41 are connected to the front surface electrodes 311 and the first electroconductive layer 212 .
  • the front surface electrodes 311 of the switching elements 31 electrically bonded to the first mounting layer 211 are electrically connected to the first lower arm mounting layer 211 B or the first electroconductive layer 212 .
  • wires 41 are connected to the front surface electrodes 311 and the second lower arm mounting layer 221 B.
  • wires 41 are connected to the front surface electrodes 311 and the second electroconductive layer 222 .
  • the front surface electrodes 311 of the switching elements 31 electrically bonded to the second mounting layer 221 are electrically connected to the second lower arm mounting layer 221 B or the second electroconductive layer 222 .
  • wires are connected to the front surface electrodes 311 and the third lower arm mounting layer 231 B.
  • wires 41 are connected to the front surface electrodes 311 and the third electroconductive layer 232 .
  • the front surface electrodes 311 of the switching elements 31 electrically bonded to the third mounting layer 231 are electrically connected to the third lower arm mounting layer 231 B or the third electroconductive layer 232 .
  • the wires 41 extend in the first direction x 1 .
  • Each of the wires 41 has a first bonding portion 411 .
  • the first bonding portions 411 are held in contact with the front surface electrodes 311 of the switching elements 31 .
  • the wires 41 for each of the switching elements 31 include a pair of inner wires 41 A and a pair of outer wires 41 B.
  • the paired inner wires 41 A are flanked by the paired outer wires 41 B in the second direction x 2 .
  • the first bonding portions 411 of the paired inner wires 41 A are held in contact with the paired first pads 311 A of the front surface electrode 311 .
  • the first bonding portions 411 of the paired outer wires 41 B are held in contact with both of the paired first pads 311 A and the paired second pads 311 B of the front surface electrode 311 .
  • FIGS. 15-17 description is given below of the configuration of the wires 41 for each of the switching elements 31 electrically bonded to the first upper arm mounting layer 211 A, the second upper arm mounting layer 221 A or the third upper arm mounting layer 231 A.
  • each of the first bonding portions 411 of the paired outer wires 41 B has a first connect portion 411 A, a second connect portion 411 B and a joint portion 411 C.
  • the first connect portion 411 A is held in contact with a f first pad 311 A.
  • the second connect portion 411 B is held in contact with a second pad 311 B.
  • the joint portion 411 C is sandwiched between the first connect portion 411 A and the second connect portion 411 B in the first direction x 1 .
  • the joint portion 411 C projects in the same direction in which the front surface 31 A of the switching element 31 faces along the thickness direction z.
  • each of the wires 41 for each of the switching elements 31 electrically bonded to the first upper arm mounting layer 211 A, the second upper arm mounting layer 221 A or the third upper arm mounting layer 231 A has a second bonding portion 412 .
  • the second bonding portion 412 is held in contact with the anode electrode 321 of the protective element 32 .
  • the anode electrodes 321 of the protective elements 32 electrically bonded to the first upper arm mounting layer 211 A are electrically connected to both of the front surface electrodes 311 of the corresponding switching elements 31 and the first lower arm mounting layer 211 B.
  • the anode electrodes 321 of the protective elements 32 electrically bonded to the second upper arm mounting layer 221 A are electrically connected to both of the front surface electrodes 311 of the corresponding switching elements 31 and the second lower arm mounting layer 221 B.
  • the anode electrodes 321 of the protective elements 32 electrically bonded to the third upper arm mounting layer 231 A are electrically connected to both of the front surface electrodes 311 of the corresponding switching elements 31 and the third lower arm mounting layer 231 B.
  • the first bonding portions 411 of the paired inner wires 41 A are held in contact with the paired first pads 311 A of the front surface electrode 311 .
  • the first bonding portions 411 of the paired outer wires 41 B are held in contact with both of the paired first pads 311 A and the paired second pads 311 B of the front surface electrode 311 .
  • FIGS. 18-20 description is given below of the configuration of the wires 41 for each of the switching elements 31 electrically bonded to the first lower arm mounting layer 211 B, the second lower arm mounting layer 221 B or the third lower arm mounting layer 231 B.
  • each of the first bonding portions 411 of the paired outer wires 41 B has a first connect portion 411 A, a second connect portion 411 B and a joint portion 411 C.
  • the first connect portion 411 A is held in contact with a first pad 311 A.
  • the second connect portion 411 B is held in contact with a second pad 311 B.
  • the joint portion 411 C is sandwiched between the first connect portion 411 A and the second connect portion 411 B in the first direction x 1 .
  • the joint portion 411 C projects in the same direction in which the front surface 31 A of the switching elements 31 faces along the thickness direction z.
  • each of the paired outer wires 41 B for each of the switching elements 31 electrically bonded to the first lower arm mounting layer 211 B, the second lower arm mounting layer 221 B or the third lower arm mounting layer 231 B has a second bonding portion 412 .
  • the second bonding portion 412 is held in contact with the anode electrode 321 of the protective element 32 .
  • the anode electrodes 321 of the protective elements 32 electrically bonded to the first lower arm mounting layer 211 B are electrically connected to both of the front surface electrodes 311 of the corresponding switching elements 31 and the first electroconductive layer 212 .
  • the anode electrodes 321 of the protective elements 32 electrically bonded to the second lower arm mounting layer 221 B are electrically connected to both of the front surface electrodes 311 of the corresponding switching elements 31 and the second electroconductive layer 222 .
  • the anode electrodes 321 of the protective elements 32 electrically bonded to the third lower arm mounting layer 231 B are electrically connected to both of the front surface electrodes 311 of the corresponding switching elements 31 and the third electroconductive layer 232 .
  • a pair of auxiliary wires 46 are connected to the anode electrode 321 of each of the protective elements 32 electrically bonded to the first lower arm mounting layer 211 B, the second lower arm mounting layer 221 B or the third lower arm mounting layer 231 B.
  • the auxiliary wires 46 are connected at the other ends thereof to paired second pads 311 B of the front surface electrode 311 of the switching element 31 with which the protective element 32 is associated.
  • the auxiliary wires 46 are located between paired outer wires 41 B in the second direction x 2 .
  • the auxiliary wires 46 are made of the same material as that for the wires 41 .
  • the diameter of the auxiliary wires 46 are equal to that of the wires 41 .
  • the moisture-resistant layer 51 covers the side surface 31 C of switching elements 31 .
  • an electrically insulating material having a high resistance to temperature cycling and a lower moisture permeability than the sealing resin 52 (silicone gel in the semiconductor device A 10 ) is selected.
  • an electrically insulating material for the moisture-resistant layer 51 polyimide and silicone gel are selected.
  • the ratio of content by weight of polyimide to silicone gel in the moisture-resistant layer 51 is 1.5:1 to 7.0:1. That is, in the moisture-resistant layer 51 , the weight of polyimide is larger than that of silicone gel.
  • polyimide molecules and silicone gel molecules are mixed.
  • polyimide molecules and silicone gel molecules are uniformly dispersed throughout the moisture-resistant layer 51 .
  • the moisture-resistant layer 51 consisting of polyimide and silicone gel alone is explained for the semiconductor device A 10 , other materials may be added to these materials to form the moisture-resistant layer 51 .
  • a mixture of polyimide and silicone gel is selected as the material for the moisture-resistant layer 51 in the semiconductor device A 10
  • other materials having low moisture permeability may be selected.
  • the moisture-resistant layer 51 may be made of a mixture of polybenzoxazole and silicone gel.
  • a liquefied synthetic resin material containing polyimide, silicone gel and solvent is prepared. Note that the solvent is volatile.
  • the synthetic resin material is dropped with a dispenser onto the mounting layer (the first mounting layer 211 , the second mounting layer 221 and the third mounting layer 231 ). As a result, the synthetic resin material spreads on the side surfaces 31 C of the switching elements 31 , so that the side surfaces 31 C are covered with the synthetic rein material. Finally, the synthetic resin material is heat-cured to obtain the moisture-resistant layer 51 . In this process, the solvent volatilizes. With this method, the moisture-resistant layer 51 covering the side surfaces 31 C of the switching elements 31 is easily formed.
  • the moisture-resistant layer 51 is held in contact with one of the first upper arm mounting layer 211 A, the second upper arm mounting layer 221 A or the third upper arm mounting layer 231 A and with the side surface 31 C of at least one of the switching elements 31 .
  • the moisture-resistant layer 51 extends to be spanned between the side surface 31 C and the first upper arm mounting layer 211 A or the second upper arm mounting layer 221 A or the third upper arm mounting layer 231 A, thereby crossing over the bonding layer 39 and the back surface electrode 312 .
  • the moisture-resistant layer 51 is held in contact with the first lower arm mounting layer 211 B, the second lower arm mounting layer 221 B or the third lower arm mounting layer 231 B and with the side surface 31 C of switching elements 31 .
  • the moisture-resistant layer 51 extends to be spanned between the side surface 31 C and the first lower arm mounting layer 211 B or the second lower arm mounting layer 221 B or the third lower arm mounting layer 231 B, thereby crossing over the bonding layer 39 and the back surface electrode 312 .
  • the moisture-resistant layer 51 is held in contact with the first mounting layer 211 , the second mounting layer 221 or the third mounting layer 231 and with at least one of the side surfaces 31 C. In the thickness direction, the moisture-resistant layer 51 extends to be spanned between the first mounting layer 211 , the second mounting layer 221 or the third mounting layer 231 and the side surface 31 C.
  • the moisture-resistant layer 51 integrally covers the side surface 31 C of a switching element 31 and the side surface 32 C of the protective element 32 paired with that switching element 31 (the protective element 32 connected anti-parallel to the switching element 31 ).
  • the moisture-resistant layer 51 is provided correspondingly to the pairs of switching elements 31 and protective element 32 . That is, the moisture-resistant layer 51 is divided into a plurality of sections such that each section covers a pair of the side surface 31 C of a switching element 31 and the side surface 32 C of a protective element 32 .
  • the moisture-resistant layer 51 may be configured to integrally cover the side surfaces 31 of a plurality of switching elements 31 on each of the first mounting layer 211 , the second mounting layer 221 and the third mounting layer 231 .
  • the sealing resin 52 is housed in a region surrounded by the case 70 and the heat sink 61 . As shown in FIGS. 16, 17, 19 and 20 , the sealing resin 52 covers both of the switching elements 31 and the moisture-resistant layer 51 . The sealing resin 52 also covers the protective elements 32 . It is preferable that the sealing resin 52 is an electrically insulating synthetic resin with excellent heat resistance and adhesion.
  • the sealing resin 52 is silicone gel mainly composed of thermosetting organopolysiloxane. The sealing resin 52 is exposed to the atmosphere.
  • the heat sink 61 is bonded to the back surface 112 of the substrate 11 .
  • the heat sink 61 is bonded to each of the back surface 112 of the first substrate 11 A, the back surface 112 of the second substrate 11 B and the back surface 112 of the third substrate 11 C via a heat transfer layer 62 and a substrate bonding layer 69 (both described later).
  • the heat sink 61 is made of a metal plate such as a copper plate. The surface of the metal plate may be plated with nickel.
  • the heat sink 61 is provided with a plurality of support holes 611 at its four corners as viewed in the thickness direction z. Each of the support holes 611 penetrates the heat sink 61 in the thickness direction z. The support holes 611 are used to support the heat sink 61 , which is bonded to the substrate 11 , on the case 70 .
  • the heat transfer layer 62 is disposed on the back surface 112 of the substrate 11 .
  • the heat transfer layer 62 is made of a metallic material such as a copper foil.
  • the heat transfer layer 62 transfers the heat generated by driving the switching elements 31 to the heat sink 61 .
  • the substrate bonding layer 69 is a bonding material interposed between the heat sink 61 and the heat transfer layer 62 , as shown in FIGS. 11 and 12 .
  • the substrate bonding layer 69 is made of lead-free solder mainly composed of tin.
  • the substrate bonding layer 59 bonds the heat sink 61 to the substrate 11 .
  • the case 70 is an electrically insulating member surrounding the substrate 11 as viewed in the thickness direction z, as shown in FIG. 3 .
  • the case 70 is in the form of a frame.
  • the case 70 is made of an electrically insulating synthetic resin with excellent heat resistance such as PPS (polyphenylene sulfide).
  • the case 70 has a pair of side walls 71 , a pair of terminal seats 72 , mount parts 73 , a power supply terminal base 74 and an output terminal base 75 .
  • the paired side walls 71 are spaced apart from each other in the first direction x 1 and in the form of a groove.
  • Each of the side walls 71 is arranged along both of the second direction x 2 and the thickness direction z, and one end of each side wall in the thickness direction z is held in contact with the heat sink 61 .
  • Opposite ends of each side wall 71 in the second direction x 2 are connected to the paired terminal seats 72 .
  • the first gate terminal 27 A, the first detection terminal 281 A, the power supply current detection terminal 282 and the paired thermistor terminals 29 are disposed.
  • the second gate terminal 27 B and the second detection terminal 281 B are disposed in the other side wall 71 . As shown in FIGS. 8-10 , the ends of these terminals that are close to the substrate 11 in the thickness direction z are supported on the side walls 71 .
  • the paired terminal seats 72 are spaced apart from each other in the second direction x 2 .
  • Each of the terminal seats 72 is disposed along the second direction x 2 .
  • To one of the terminal seats 72 is connected the power supply terminal base 74 that projects outward in the second direction x 2 , and a part of the power supply terminal 24 is supported on the terminal seat 72 .
  • To the other one of the terminal seats 72 is connected the output terminal base 75 that projects outward in the second direction x 2 , and apart of the output terminal 25 is supported on the terminal seat 72 .
  • the mount parts 73 are provided at four corners of the case 70 as viewed in the thickness direction z.
  • Each of the mount parts 73 is provided with a mount hole 731 penetrating the mount part 73 in the thickness direction z.
  • the positions of the mount holes 731 correspond to the support holes 611 provided in the heat sink 61 .
  • the heat sink 61 is supported on the case 70 by inserting fastening members such as pins into the mount holes 731 and the support holes 611 .
  • the power supply terminal base 74 supports the power supply terminal 24 .
  • the power supply terminal base 74 includes a first terminal base 741 and a second terminal base 742 .
  • the first terminal base 741 and the second terminal base 742 are spaced apart from each other in the first direction x 1 .
  • On the first terminal base 741 is supported a part of the first power supply terminal 24 A, and the supported part is exposed outside the semiconductor device A 10 .
  • On the second terminal base 742 is supported a part of the second power supply terminal 24 B, and the supported part is exposed outside the semiconductor device A 10 .
  • a nut 743 is disposed in each of the first terminal base 741 and the second terminal base 742 .
  • Each nut 743 corresponds in the thickness direction z to the coupling hole 241 provided in the first power supply terminal 24 A or the second power supply terminal 24 B.
  • the fastening member such as a bolt inserted in the coupling hole 241 is in threaded engagement with a nut 743 .
  • the output terminal base 75 supports the output terminal 25 .
  • the output terminal base 75 includes a first terminal base 751 and a second terminal base 752 .
  • the first terminal base 751 and the second terminal base 752 are spaced apart from each other in the first direction x 1 .
  • On the first terminal base 751 is supported a part of the first output terminal 25 A, and the supported part is exposed outside the semiconductor device A 10 .
  • On the second terminal base 752 is supported a part of the second output terminal 25 B, and the supported part is exposed outside the semiconductor device A 10 .
  • a nut 753 is disposed in each of the first terminal base 751 and the second terminal base 752 .
  • Each nut 753 corresponds in the thickness direction z to the coupling hole 251 provided in the first output terminal 25 A or the second output terminal 25 B.
  • the fastening member such as a bolt inserted in the coupling hole 251 is in threaded engagement with a nut 753 .
  • the top plate 79 closes the interior of the semiconductor device A 10 defined by the heat sink 61 and the case 70 .
  • the top plate 79 is supported on the paired side walls 71 of the case 70 , facing the front surface 111 of the substrate 11 and being spaced apart from the front surface 111 in the thickness direction z.
  • the top plate 79 is made of an electrically insulating synthetic resin.
  • the upper arm circuit 81 may be made up of the first upper arm mounting layer 211 A, the second upper arm mounting layer 221 A, the third upper arm mounting layer 231 A, and the switching elements 31 and the protective elements 32 electrically bonded to these mounting layers.
  • the switching elements 31 and the protective elements 32 electrically bonded to these mounting layers are connected in parallel between the first power supply terminal 24 A and the output terminal 25 .
  • the gate electrodes 313 of the switching elements 31 in the upper arm circuit 81 are connected in parallel to the first gate terminal 27 A.
  • the switching elements 31 in the upper arm circuit 81 are driven simultaneously by the application of a gate voltage to the first gate terminal 27 A using a driving circuit such as a gate driver disposed outside the semiconductor device A 10 .
  • the front surface electrodes 311 of the switching elements 31 in the upper arm circuit 81 are connected in parallel to the first detection terminal 281 A.
  • the source current flowing through the switching elements 31 in the upper arm circuit 81 is inputted to a control circuit disposed outside the semiconductor device A 10 via the first detection terminal 281 A.
  • the voltage applied by the first power supply terminal 24 A and the second power supply terminal 24 B to the first upper arm mounting layer 211 A, the second upper arm mounting layer 221 A and the third upper arm mounting layer 231 A is inputted to the control circuit disposed outside the semiconductor device A 10 via the power supply current detection terminal 282 .
  • the lower arm circuit 82 may be made up of the first lower arm mounting layer 211 B, the second lower arm mounting layer 221 B, the third lower arm mounting layer 231 B, and the switching elements 31 electrically bonded to these mounting layers, and the protective elements 32 are connected in parallel between the output terminal 25 and the second power supply terminal 24 B.
  • the gate electrodes 313 of the switching elements 31 in the lower arm circuit 82 are connected in parallel to the second gate terminal 27 B.
  • the switching elements 31 in the lower arm circuit 82 are driven simultaneously by the application of a gate voltage to the second gate terminal 27 B using a driving circuit such as a gate driver disposed outside the semiconductor device A 10 .
  • the front surface electrodes 311 of the switching elements 31 in the lower arm circuit 82 are connected in parallel to the second detection terminal 281 B.
  • the source current flowing through the switching elements 31 in the lower arm circuit 82 is inputted to a control circuit disposed outside the semiconductor device A 10 via the second detection terminal 281 B.
  • Alternating voltages of various frequencies are output from the output terminal 25 by connecting a DC power supply to the first power supply terminal 24 A and the second power supply terminal 24 B and driving the switching elements 31 in the upper arm circuit 81 and the lower arm circuit 82 .
  • the alternating voltage output from the output terminal 25 is supplied to a power supply target such as a motor.
  • the moisture-resistant layer 51 is held in contact with both of the mounting layer (the first mounting layer 211 , the second mounting layer 221 and the third mounting layer 231 ) and the side surface 31 C of the switching elements 31 .
  • the moisture-resistant layer 51 extends to be spanned between the mounting layer and the side surface 31 C.
  • a leakage current Lc is likely to be generated from the front surface electrode 311 of the switching element 31 , as shown in FIG. 22 .
  • the leakage current Lc tries to flow along the front surface of the insulating film 314 and the side surface 31 C.
  • the provision of the moisture-resistant layer 51 makes the path of the leakage current Lc longer, making it difficult for the leakage current Lc to flow. Since the leakage current Lc is thus prevented from reaching the mounting layer, breakdown of the switching element 31 due to the flow of the leakage current Lc is prevented. Thus, the semiconductor device A 10 operates stably under high temperature and high humidity conditions.
  • the switching element 31 or the protective element 32 has a relatively small thickness of 150 ⁇ m or less, the path of the leakage current Lc becomes relatively short.
  • a voltage of 1,200 V or more is applied to such a semiconductor device, the leakage current Lc flows relatively easily. Provision of the moisture-resistant layer 51 is particularly effective for such a relatively thin switching element 31 .
  • the leakage current Lc is conducted to the mounting layer (the first mounting layer 211 , the second mounting layer 221 and the third mounting layer 231 ) along the side surface 31 C of the switching element 31 .
  • This causes a short circuit between the front surface electrode 311 and the back surface electrode 312 of the switching element 31 , resulting in breakdown of the switching element 31 .
  • the moisture-resistant layer 51 contains polyimide.
  • Polyimide is an electrically insulating material that is resistant to temperature cycling and not easily affected by moisture.
  • the moisture-resistant layer 51 reliably prevents the leakage current Lc from flowing along the side surface 31 C as shown in FIG. 22 even under high temperature and high humidity conditions.
  • the moisture-resistant layer 51 contains silicone gel in addition to polyimide.
  • a moisture-resistant layer 51 has a lower Young's modulus as compared with a moisture-resistant layer 51 made of polyimide alone.
  • the moisture-resistant layer 51 easily follows the thermal strain of the switching element 31 during the use of the semiconductor device A 10 . This reduces the shearing stress acting on the switching element 31 .
  • containing polyimide and silicone gel in the moisture-resistant layer 51 enhances the resistance of the moisture-resistant layer 51 to temperature cycling.
  • a semiconductor device A 10 with a moisture-resistant layer 51 made of polyimide alone was subjected to a temperature cycling test in a range of ⁇ 40 to 125° C. As a result, the semiconductor device A 10 was broken after about 20 cycles. Presumably, a crack was formed in the moisture-resistant layer 5 l , and moisture entering through the crack caused the breakdown.
  • a semiconductor device A 10 with a moisture-resistant layer 51 made of polyimide and silicone gel was subjected to the same temperature cycling test, and the semiconductor device A 10 was not broken even after 1000 cycles.
  • the Young's modulus of this moisture-resistant layer 51 is lower than that of the moisture-resistant layer 51 made of polyimide alone, and hence the shearing stress acting on the moisture-resistant layer 51 due to thermal expansion or contraction is reduced.
  • the moisture-resistant layer 51 contains polyimide and silicone gel.
  • the semiconductor device A 10 includes wires 41 connected to the front surface electrodes 311 of the switching elements 31 , and the wires 41 extend in the first direction x 1 .
  • the moisture-resistant layer 51 that covers the side surface 31 C of the switching element 31 can be formed without being hindered by the wires 41 .
  • the first bonding portion 411 of each of the paired outer wires 41 B has the first connect portion 411 A held in contact with the first pad 311 A, the second connect portion 411 B held in contact with the second pad 311 B, and the joint portion 411 C located between the first connect portion 411 A and the second connect portion 411 B.
  • the joint portion 411 C projects in the same direction in which the front surface 31 A of the switching element 31 faces along the thickness direction z. As shown in FIGS. 16 and 19 , it is preferable that the height H of the joint portion 411 C in the thickness direction z from the front surface of the front surface electrode 311 of the switching element 31 to the top C of the joint portion 411 C is not less than three times the diameter of the wires 41 .
  • the height H of the joint portion 411 C is 900 ⁇ m or more.
  • the joint portion 411 C functions as an elastic member capable of elastically deforming in the first direction x 1 to reduce the shearing stress acting on the first connect portion 411 A and the second connect portion 411 B.
  • the diameter of the wires 41 is 400 ⁇ m
  • the height H of the joint portion 411 C is 1,600 ⁇ m. Note that when the height H of the joint portion 411 C in the semiconductor device A 10 is 800 ⁇ m, at least one of the first connect portion 411 A or the second connect portion 411 B may be detached in the ⁇ T j power cycling test described later.
  • the semiconductor device A 10 has the heat sink 61 bonded to the back surface 112 of the substrate 11 .
  • the heat generated at the switching elements 31 is efficiently dissipated outside the semiconductor device A 10 .
  • the substrate 11 is made of a ceramic with excellent thermal conductivity (e.g. aluminum nitride).
  • FIGS. 24-50 show semiconductor devices A 11 to A 15 that are variations of the semiconductor device A 10 .
  • FIG. 24 is a sectional view taken along the same plane as FIG. 16 .
  • FIG. 25 is a sectional view taken along the same plane as FIG. 19 .
  • the moisture-resistant layer 51 covers a part of the side surface 31 C of the switching element 31 .
  • the moisture-resistant layer 51 is held in contact with both of the mounting layer (the first mounting layer 211 , the second mounting layer 221 and the third mounting layer 231 ) and the side surface 31 C of the switching elements 31 .
  • the moisture-resistant layer 51 extends to be spanned between the mounting layer and the side surface 31 C.
  • the semiconductor device A 11 also operates stably under high temperature and high humidity conditions.
  • a semiconductor device A 12 according to a second variation of the semiconductor device A 10 is described with reference to FIGS. 26-31 .
  • the semiconductor device A 12 is an example in which the contact area of the moisture-resistant layer 51 with the switching element 31 is larger than that in the foregoing semiconductor device A 10 .
  • the moisture-resistant layer 51 is held in contact with both of the side surface 31 C and the insulating film 314 .
  • the moisture-resistant layer 51 spans the edge 314 A, as viewed in the thickness direction z, of the insulating film 314 .
  • the moisture-resistant layer 51 is held in contact with both of the mounting layer (the first mounting layer 211 , the second mounting layer 221 and the third mounting layer 231 ) and the side surface 31 C of the switching elements 31 .
  • the moisture-resistant layer 51 extends to be spanned between the mounting layer and the side surface 31 C.
  • the semiconductor device A 12 also operates stably under high temperature and high humidity conditions.
  • the moisture-resistant layer 51 is held in contact with both of the side surface 31 C and the insulating film 314 .
  • the moisture-resistant layer 51 spans the edge 314 A, as viewed in the thickness direction z, of the insulating film 314 .
  • Such a configuration makes the path of the leakage current Lc shown in FIG. 22 longer than that in the semiconductor device A 10 , making it more difficult for the leak current Lc to flow than in the semiconductor device A 10 .
  • the moisture-resistant layer 51 covers the insulating film 314 , the insulating film 314 is protected from external factors.
  • a semiconductor device A 13 according to a third variation of the semiconductor device A 10 is described with reference to FIGS. 32-37 .
  • the semiconductor device A 13 is an example in which the contact area of the moisture-resistant layer 51 with the switching element 31 is larger than that in the foregoing semiconductor device A 12 .
  • the moisture-resistant layer 51 is held in contact with both of the side surface 31 C and the insulating film 314 .
  • the moisture-resistant layer 51 spans the edge 314 A, as viewed in the thickness direction z, of the insulating film 314 .
  • the moisture-resistant layer 51 is held in contact with at least a part of the front surface electrode 311 .
  • the moisture-resistant layer 51 is held in contact with both of the mounting layer (the first mounting layer 211 , the second mounting layer 221 and the third mounting layer 231 ) and the side surface 31 C of the switching elements 31 .
  • the moisture-resistant layer 51 extends to be spanned between the mounting layer and the side surface 31 C.
  • the semiconductor device A 13 also operates stably under high temperature and high humidity conditions.
  • the moisture-resistant layer 51 is held in contact with both of the side surface 31 C and the insulating film 314 , and also in contact with at least a part of the front surface electrode 311 .
  • the moisture-resistant layer 51 surrounds the front surface electrode 311 while overlapping with a part of the front surface electrode 311 .
  • This configuration improves the dielectric breakdown voltage of the side surface 31 C as compared with that in the semiconductor device A 12 , making it more difficult for the leak current Lc to flow than in the semiconductor device A 12 .
  • the moisture-resistant layer 51 covers the insulating film 314 , the insulating film 314 is protected from external factors.
  • a semiconductor device A 14 according to a fourth variation of the semiconductor device A 10 is described with reference to FIGS. 38-43 .
  • the semiconductor device A 14 is an example in which the contact area of the moisture-resistant layer 51 with the switching element 31 is larger than that in the foregoing semiconductor device A 13 .
  • the moisture-resistant layer 51 is held in contact with both of the side surface 31 C and the insulating film 314 .
  • the moisture-resistant layer 51 spans the edge 314 A, as viewed in the thickness direction z, of the insulating film 314 .
  • the moisture-resistant layer 51 is held in contact with the front surface electrode 311 and at least a part of the first bonding portions 411 of the wires 41 .
  • the switching elements 31 are entirely covered with the moisture-resistant layer 51 .
  • the first bonding portions 411 are not completely covered with the moisture-resistant layer 51 , and the upper ends of the first bonding portions 411 are exposed from the moisture-resistant layer 51 . That is, the thickness of the moisture-resistant layer 51 covering the front surface 31 A of the switching element 31 is smaller than the diameter of the wires 41 .
  • the moisture-resistant layer 51 covers the entirety of the front surface of the protective element 32 associated with the switching element 31 .
  • the second bonding portions 412 of the wires 41 are not completely covered with the moisture-resistant layer 51 , and the upper ends of the second bonding portions 411 are exposed from the moisture-resistant layer 51 . That is, the thickness of the moisture-resistant layer 51 covering the front surface 32 A of the protective element 32 is smaller than the diameter of the wires 41 .
  • the synthetic resin material Since the synthetic resin material has fluidity, it spreads over the entirety of the upper surface of the switching element 31 including the front surface electrode 311 , the gate electrode 313 and the insulating film 314 , and further spreads from the side surface 31 C of the switching element 31 onto the mounting layer. Similarly, at the protective element 32 , the entirety of the front surface of the protective element 32 is covered with the synthetic resin material. Thus, the entirety of the front surface of the switching element 31 is covered with the synthetic resin material. Due to the surface tension of the synthetic resin material, the thickness of the synthetic resin material on the upper surface of the switching element 31 becomes generally uniform. Finally, the synthetic resin material is heat-cured to obtain the moisture-resistant layer 51 . In this process, the solvent volatilizes. With this method, the moisture-resistant layer 51 covering the switching element 31 and the protective element 32 is easily formed.
  • the moisture-resistant layer 51 is held in contact with both of the mounting layer (the first mounting layer 211 , the second mounting layer 221 and the third mounting layer 231 ) and the side surface 31 C of the switching elements 31 .
  • the moisture-resistant layer 51 extends to be spanned between the mounting layer and the side surface 31 C.
  • the semiconductor device A 14 also operates stably under high temperature and high humidity conditions.
  • the moisture-resistant layer 51 is held in contact with both of the side surface 31 C and the insulating film 314 .
  • the moisture-resistant layer 51 is also held in contact with the front surface electrode 311 and at least a part of the first bonding portions 411 of the wires 41 . Since the entirety of the switching element 31 is covered with the moisture-resistant layer 51 in this way, moisture entering the sealing resin 52 is prevented from reaching the front surface of the switching element 31 . Thus, dielectric breakdown of the switching elements 31 caused by the leakage current Lc shown in FIG. 22 , which is due to the influence of moisture, is effectively prevented. Moreover, since the moisture-resistant layer 51 covers the insulating film 314 , the insulating film 314 is protected from external factors.
  • the paired outer wires 41 B each of which has the joint portion 411 C of the first bonding portion 411 that projects in the thickness direction z, are arranged on the opposite sides of the paired inner wires 41 A in the second direction x 2 .
  • the synthetic resin material for forming the moisture-resistant layer 51 can be dropped from above the front surface 31 A of the switching element 31 without interfering with the joint portion 411 C.
  • the joint portions 411 C are provided only in the first bonding portions 411 of the paired outer wires 41 B.
  • joint portions 411 C may be considered, as another example, to provide the joint portions 411 C not only in the first bonding portions 411 of the paired outer wires 41 B but also in the first bonding portions 411 of the paired inner wires 41 A. With such a configuration, however, two adjacent joint portions 411 C are located close to each other, which makes it difficult to drop the synthetic resin material for forming the moisture-resistant layer 51 onto the switching element 31 . Moreover, when the synthetic resin material is dropped on the switching element 31 , the synthetic resin material may rise to the upper end of the joint portions 411 C. In such a case, since the Young's modulus of the moisture-resistant layer 51 is relatively high, heat generated from the switching elements 31 exerts a large shearing stress on the joint portions 411 C.
  • the moisture-resistant layer 51 also covers the entirety of the protective element 32 associated with the switching element 31 which the moisture-resistant layer covers. Thus, protective element 32 is effectively protected from external factors.
  • the first bonding portions 411 are not completely covered with the moisture-resistant layer 51 , and the upper ends of the first bonding portions 411 are exposed from the moisture-resistant layer 51 . That is, the thickness of the moisture-resistant layer 51 covering the front surface 31 A of the switching element 31 is smaller than the diameter of the wires 41 . With this configuration, an excessively large shearing stress is less likely to act on the first bonding portions 411 , as compared with the configuration in which the first bonding portions 411 are completely covered with the moisture-resistant layer 51 . Thus, detachment of the first bonding portions 411 from the front surface electrode 311 of the switching element 31 is prevented, which enhances the reliability of the semiconductor device A 14 .
  • FIG. 50 shows the results of a H3TRB test and a ⁇ T j power cycling test with varying thicknesses of the moisture-resistant layer 51 of the semiconductor device A 14 .
  • the thickness of the moisture-resistant layer 51 shown in FIG. 50 is the thickness at the corner of the insulating film 314 (i.e., the portion connected to both of the edge 314 A and the side surface 31 C) of a switching element 31 .
  • the semiconductor device A 14 has been subjected to temperature cycles from ⁇ 40 to 125° C. The number of the temperature cycles was 300.
  • the semiconductor device A 14 was driven at a DC voltage of 1,360 V as explained later.
  • the temperature ⁇ T j of the first bonding layer 391 for electrically bonding the switching elements 31 to the mounting layer was set to 100° C.
  • the range of the temperature cycles in the ⁇ T j power cycling test was from 50 to 150° C.
  • the left vertical axis in FIG. 50 is for indicating the withstand time of the semiconductor device A 14 in the H3TRB test.
  • the “withstand time” means the time from the start of the test to the time when dielectric breakdown is observed in at least one of the switching elements 31 of the semiconductor device A 14 .
  • the right vertical axis in FIG. 50 is for indicating the number of temperature cycles done in the ⁇ T j power cycling test before the first bonding portion 411 of a wire 41 , connected to the front surface electrode 311 of a switching element 31 , was detached from the front surface electrode 311 (hereinafter referred to as “ ⁇ T j power cycle”).
  • the desirable number of temperature cycles (or the standard value of the ⁇ T j power cycle, indicated in FIG. 50 ) is 15,000 times.
  • the horizontal axis in FIG. 50 represents the thickness of the moisture-resistant layer 51 .
  • the withstand time of the semiconductor device A 14 increases sharply when the thickness of the moisture-resistant layer 51 exceeds 10 ⁇ m. This indicates that the resistance to breakdown of the switching element 31 due to moisture intrusion (or reliability related to moisture absorption) improves with increasing thickness of the moisture-resistant layer 51 .
  • the ⁇ T j power cycle gradually reduces with increasing thickness of the moisture-resistant layer 51 . This indicates that increasing the thickness of the moisture-resistant layer 51 leads to an increased risk of detachment of the first bonding portion 411 of the wire 41 from the front surface electrode 311 of the switching element 31 or detachment of the second bonding portion 412 of the wire 41 from the anode electrode 321 of the protective element 32 .
  • preferable thickness of the moisture-resistant layer 51 is in the range from 40 to 200 ⁇ m. More preferable range of the thickness of the moisture-resistant layer 51 may be from 50 to 100 ⁇ m.
  • the thickness of the moisture-resistant layer 51 on the upper surface of the switching element 31 is 1.2 times the thickness of the moisture-resistant layer 51 at the corners. Accordingly, the preferable thickness of the moisture-resistant layer 51 on the upper surface of the switching element 31 is from 48 to 240 ⁇ m, and more preferably, from 60 to 120 ⁇ m.
  • FIG. 51 shows the results (unit: h) of the H3TRB test performed on the semiconductor device A 14 and a comparative example B 10 that does not include the moisture-resistant layer 51 shown in FIG. 23 .
  • a semiconductor device determined to be acceptable in the H3TRB test (the device withstand time is 1000 h or more) is expected to operate stably under high temperature and high humidity conditions.
  • the DC voltage for driving the semiconductor device A 14 and the comparative example B 10 is set to 1,360 V (80% of the rating voltage).
  • the withstand time of the semiconductor device A 14 was found to 1000 h or more, which is acceptable.
  • the semiconductor device A 14 is expected to operate stably under high temperature and high humidity conditions.
  • the withstand time of the comparative example B 10 was 10 to 500 h, which is not acceptable.
  • the comparative example B 10 is considered to be inferior to the semiconductor device A 14 in terms of the capability of stable operation under high temperature and high humidity conditions.
  • the insulation resistance reduction rate (unit: %) of the sealing resin 52 during the H3TRB test was 20% in the semiconductor device A 14 and 84% in the comparative example B 10 .
  • the insulation resistance reduction rate of the sealing resin 52 shown in FIG. 51 were obtained because even when moisture enters the sealing resin 52 due to a high temperature and high humidity environment, the moisture-resistant layer 51 hinders the leakage current Lc shown in FIG. 22 from flowing along the side surfaces 31 C of the switching element.
  • a semiconductor device A 15 according to a fifth variation of the semiconductor device A 10 is described with reference to FIGS. 44-49 .
  • the semiconductor device A 15 is an example in which the thickness of the moisture-resistant layer 51 on the upper surface of a switching element 31 is larger than that in the foregoing semiconductor device A 14 .
  • the moisture-resistant layer 51 covers both of the switching elements 31 and the first bonding portions 411 of the wires 41 .
  • the moisture-resistant layer 51 covers the entirety of the front surface of the protective element 32 associated with the switching element 31 and the second bonding portions 412 of the wires 41 connected to the anode electrode 321 of the protective element 32 .
  • the moisture-resistant layer 51 is held in contact with both of the mounting layer (the first mounting layer 211 , the second mounting layer 221 and the third mounting layer 231 ) and the side surface 31 C of switching elements 31 .
  • the moisture-resistant layer 51 extends to be spanned between the mounting layer and the side surface 31 C.
  • the semiconductor device A 15 also operates stably under high temperature and high humidity conditions.
  • the moisture-resistant layer covers both of the switching element 31 and the first bonding portions 411 of the wires 41 . Since the entirety of the switching element 31 is covered with the moisture-resistant layer 51 in this way, moisture entering the sealing resin 52 is prevented from reaching the front surface 31 A of the switching element 31 . Thus, dielectric breakdown of the switching elements 31 caused by the leakage current Lc shown in FIG. 22 , which is due to the influence of moisture, is effectively prevented. Moreover, since the moisture-resistant layer 51 covers the insulating film 314 , the insulating film 314 is protected from external factors. In the semiconductor device A 15 again, it is preferable that the thickness of the moisture-resistant layer 51 on the upper surface of the switching element 31 is from 48 to 240 ⁇ m.
  • a semiconductor device A 20 according to a second embodiment of the present disclosure is described below with reference to FIGS. 52-57 .
  • the elements that are identical or similar to those of the foregoing semiconductor device A 10 are designated by the same reference signs as those used for the foregoing embodiment and, descriptions thereof are omitted.
  • the semiconductor device A 20 differs from the foregoing semiconductor device A 10 in that it includes clips 47 instead of the wires 41 .
  • the clips 47 are electrically bonded to the front surface electrodes 311 of the switching elements 31 and the first lower arm mounting layer 211 B, the second lower arm mounting layer 221 B or the third lower arm mounting layer 231 B. As shown in FIGS. 55-57 , the clips 47 are electrically bonded to the front surface electrodes 311 of the switching elements 31 and the first electroconductive layer 212 , the second electroconductive layer 222 or the third electroconductive layer.
  • the clips 47 are formed by bending a thin metal plate such as a copper plate.
  • the clips 47 are each in the form of a strip extending in the first direction x 1 as viewed in the thickness direction z. As shown in FIGS.
  • the clips 47 have a hook-like shape as viewed in the second direction x 2 .
  • the clips 47 are electrically bonded to an object such as the front surface electrode 311 by using a clip bonding layer 49 .
  • the clip bonding layer 49 is electrically conductive.
  • the clip bonding layer 49 is made of lead-free solder mainly composed of tin.
  • a plating layer of nickel or gold is applied to the front surface of the front surface electrode 311 .
  • the clip bonding layer 49 and the plating layer are also covered with the moisture-resistant layer 51 .
  • the clips 47 are electrically bonded to the front surface electrodes 311 and the first lower arm mounting layer 211 B.
  • the clips 47 are electrically bonded to the front surface electrodes 311 and the first electroconductive layer 212 .
  • the front surface electrodes 311 of the switching elements 31 electrically bonded to the first mounting layer 211 are electrically connected to the first lower arm mounting layer 211 B or the first electroconductive layer 212 .
  • the clips 47 are electrically bonded to the front surface electrodes 311 and the second lower arm mounting layer 221 B.
  • the clips 47 are electrically bonded to the front surface electrodes 311 and the second electroconductive layer 222 .
  • the front surface electrodes 311 of the switching elements 31 electrically bonded to the second mounting layer 221 are electrically connected to the second lower arm mounting layer 221 B or the second electroconductive layer 222 .
  • the clips 47 are electrically bonded to the front surface electrodes 311 and the third lower arm mounting layer 231 B.
  • the clips 47 are electrically bonded to the front surface electrodes 311 and the third electroconductive layer 232 .
  • the front surface electrodes 311 of the switching elements 31 electrically bonded to the third mounting layer 231 are electrically connected to the third lower arm mounting layer 231 B or the third electroconductive layer 232 .
  • each clip 47 is electrically bonded also to the anode electrode 321 of the protective element 32 associated with the switching element 31 by using the clip bonding layer 49 .
  • the anode electrode 321 of the protective element 32 electrically bonded to the first upper arm mounting layer 211 A is electrically connected to both of the front surface electrode 311 of the corresponding switching element 31 and the first lower arm mounting layer 211 B.
  • the anode electrode 321 of the protective element 32 electrically bonded to the second upper arm mounting layer 221 A is electrically connected to both of the front surface electrode 311 of the corresponding switching element 31 and the second lower arm mounting layer 221 B.
  • the anode electrode 321 of the protective element 32 electrically bonded to the third upper arm mounting layer 231 A is electrically connected to both of the front surface electrode 311 of the corresponding switching element 31 and the third lower arm mounting layer 231 B.
  • each of the clips 47 has an opening 471 penetrating in the thickness direction z.
  • the opening 471 is located between the front surface electrode 311 of the switching element 31 and the anode electrode 321 of the protective element 32 in the first direction x.
  • the edge 314 A of the insulating film 314 of the switching element 31 is visible through the opening 471 .
  • the synthetic resin material for forming the moisture-resistant layer 51 can be dropped under the clip 47 .
  • the synthetic resin material can be dropped uniformly over the entirety of the switching element 31 .
  • the semiconductor device A 20 is described as having an opening 471 in each clip 47 , a cutout penetrating in the thickness direction z may be formed, instead of the opening 471 , in each clip 46 at a location overlapping with the switching element 31 as viewed in the thickness direction z.
  • each clip 47 is electrically bonded also to the anode electrode 321 of the protective element 32 associated with the switching element 31 by using the clip bonding layer 49 .
  • the anode electrode 321 of the protective element 32 electrically bonded to the first lower arm mounting layer 211 B is electrically connected to both of the front surface electrode 311 of the corresponding switching element 31 and the first electroconductive layer 212 .
  • the anode electrode 321 of the protective element 32 electrically bonded to the second lower arm mounting layer 221 B is electrically connected to both of the front surface electrode 311 of the corresponding switching element 31 and the second electroconductive layer 222 .
  • the anode electrode 321 of the protective element 32 electrically bonded to the third lower arm mounting layer 231 B is electrically connected to both of the front surface electrode 311 of the corresponding switching element 31 and the third electroconductive layer 232 . Since the clip 47 is electrically bonded to the anode electrode 321 , the paired auxiliary wires 46 shown in FIG. 18 are not connected to the anode electrode 321 in the semiconductor device A 20 .
  • each of the clips 47 has a pair of openings 471 penetrating in the thickness direction z.
  • the paired openings 471 are located on the opposite sides of the front surface electrode 311 of the switching element 31 in the first direction x 1 .
  • the edge 314 A of the insulating film 314 of the switching element 31 is visible through the paired openings 471 .
  • the moisture-resistant layer 51 is held in contact with both of the side surfaces 31 C of the switching elements 31 and the first mounting layer 211 , the second mounting layer 221 or the third mounting layer 231 .
  • the moisture-resistant layer 51 extends to be spanned between the first mounting layer 211 , the second mounting layer 221 or the third mounting layer 231 and the side surfaces 31 C.
  • the semiconductor device A 20 also operates stably under high temperature and high humidity conditions.
  • the configuration of the moisture-resistant layer 51 of the semiconductor device A 20 is the same as that of the semiconductor device A 10 . Note however that the configuration of the moisture-resistant layer 51 in the semiconductor devices A 11 to A 15 may be employed in the semiconductor device A 20 .
  • the semiconductor device A 20 has clips 47 instead of the wires 41 .
  • the cross sectional area (the area in cross section along the second direction x 2 ) of the clip 47 is larger than that of the wires 41 .
  • the electric resistance of the clip 47 is lower than that of the wires 41 .
  • the parasitic resistance of the semiconductor device A 20 is lower than that of the semiconductor device A 10 , so that the power loss of the semiconductor device A 20 is reduced as compared with the semiconductor device A 10 .
  • the clip 47 Since the cross sectional area of the clip 47 is larger than that of the wires 41 , the clip 47 conducts more heat in the first direction x 1 than the wires 41 . Thus, heat generated from the switching elements 31 is dissipated more efficiently. For example, on the first substrate 11 A, the heat generated from the switching elements 31 is likely to be accumulated in the first upper arm mounting layer 211 A that constitutes the upper arm circuit 81 shown in FIG. 21 .
  • the clips 47 efficiently dissipate the heat accumulated in the first upper arm mounting layer 211 A to the first lower arm mounting layer 211 B and the first electroconductive layer 212 .
  • the number of the switching elements electrically bonded to each of the first mounting layer 211 , the second mounting layer 221 and the third mounting layer 231 can be set appropriately in accordance with the required power conversion.
  • the first mounting layer 211 , the second mounting layer 221 and the third mounting layer 231 are examples of a “mounting layer” as set forth in the appended claims of the present disclosure.
  • the number of sections constituting the “mounting layer” is not limited to six as is in the present disclosure, and may be set appropriately.
  • the foregoing embodiments show the example in which the moisture-resistant layer 51 covers the switching elements 31 and the protective elements 32 connected anti-parallel to the switching elements 31 .
  • the moisture-resistant layer 51 may cover the switching elements 31 .
  • the present disclosure is applicable not only to switching elements but also to rectifier elements.
  • the present disclosure is applicable to a semiconductor device that includes a plurality of schottky-barrier diodes. In this case, the configuration such as the material, thickness or formation area of the moisture-resistant layer 51 is the same as that of the foregoing embodiments.
  • the semiconductor device includes a substrate 11 on which electrically conductive members (the mounting layer and the electroconductive layer) made of a thin metal film are disposed, and the switching elements 31 electrically bonded to the electrically conductive members.
  • the present disclosure is not limited to such an example and also applicable to a resin package-type semiconductor device that includes a lead frame on which elements such as switching elements or rectifier elements are electrically bonded and resin-molded. Since such a semiconductor device also has a risk of moisture intrusion through the sealing resin, covering the entire surfaces or side surfaces of the switching elements or rectifier elements with the moisture-resistant layer according to the present disclosure provides the same advantages.
  • the connection structure by wire bonding using the wires 41 in the semiconductor device A 10 or the connection structure using a thin metal plate or clips 47 in the semiconductor device A 20 is also applicable to a resin package-type semiconductor device.
  • a semiconductor device comprising:
  • a semiconductor element including a semiconductor layer, a front surface electrode provided on an upper surface of the semiconductor layer, and a back surface electrode provided on a lower surface of the semiconductor layer, the semiconductor element being mounted on the first electroconductive layer with the back surface electrode electrically connected to the first electroconductive layer;
  • connection structure electrically connected to the front surface electrode and the second electroconductive layer
  • the first insulating layer is made of a material having a lower moisture permeability than the second insulating layer.
  • the first insulating layer functions as a barrier film for preventing moisture intrusion.
  • connection structure includes a connecting portion held in contact with the front surface electrode
  • the first insulating layer covers an entirety of the semiconductor element except the connecting portion.
  • the first insulating layer is from 40 to 200 ⁇ m in thickness at a corner located between an upper surface and the side surface of the semiconductor element, and
  • the first insulating layer is from 48 to 240 ⁇ m in thickness on the upper surface of the semiconductor element.
  • the first insulating layer is from 50 to 100 ⁇ m in thickness at the corner located between the upper surface and the side surface of the semiconductor element, and
  • the first insulating layer is from 60 to 120 ⁇ m in thickness on the upper surface of the semiconductor element.
  • connection structure includes a connection structure using a wire
  • a thickness of the first insulating layer on an upper surface of the semiconductor element is smaller than a diameter of the wire.
  • the thickness of the first insulating layer on the upper surface of the semiconductor element is smaller than a height of the connecting portion (a distance from a front surface of the front surface electrode to a top of the connecting portion). That is, the top of the connecting portion is exposed from the first insulating layer.
  • the connecting portion is crushed with a wedge tool during a bonding process, and the height of the connecting portion is smaller than the diameter of the wire.
  • the semiconductor element further comprises a voltage withstanding structure including an insulating layer covering an upper surface of the semiconductor layer and surrounding an edge of the front surface electrode, and the first insulating layer covers the voltage withstanding structure.
  • a voltage withstanding structure including an insulating layer covering an upper surface of the semiconductor layer and surrounding an edge of the front surface electrode, and the first insulating layer covers the voltage withstanding structure.
  • an oxide film or a nitride film is formed on the semiconductor layer, and a layer such as a polyimide layer or a polybenzoxazole layer is formed thereon as the insulating layer.
  • the semiconductor device contains a synthetic resin that is polyimide or polybenzoxazole.
  • connection structure includes a connection structure using a wire and a connection structure using a thin metal plate.
  • the semiconductor layer is made of a semiconductor material mainly composed of silicon carbide.
  • the semiconductor element includes a MOSFET or a schottky-barrier diode.
  • breakdown voltage of the protective element is 1,200 V or more.
  • the second insulating layer comprises a resin package sealing the first electroconductive layer, the second electroconductive layer, the semiconductor element and the connection structure.
  • first electroconductive layer and the second electroconductive layer comprise a metal layer disposed on an insulating substrate
  • the second insulating layer includes a resin package sealing the insulating substrate, the first electroconductive layer, the second electroconductive layer, the semiconductor element and the connection structure.
  • the sealing resin contains silicone gel.
  • the synthetic resin material Before the step of heat-curing the synthetic resin material, the synthetic resin material does not need to have the function of the first insulating layer. It is only necessary that the synthetic resin material has the function of the first insulating layer after it is heat-cured. For example, polyimide is dissolved in the solvent in the state of a precursor, and it becomes polyimide through “imidization” after heat-curing, to thereby have the function as the first insulating layer.

Landscapes

  • Engineering & Computer Science (AREA)
  • Microelectronics & Electronic Packaging (AREA)
  • Power Engineering (AREA)
  • Computer Hardware Design (AREA)
  • Condensed Matter Physics & Semiconductors (AREA)
  • General Physics & Mathematics (AREA)
  • Physics & Mathematics (AREA)
  • Chemical & Material Sciences (AREA)
  • Ceramic Engineering (AREA)
  • Materials Engineering (AREA)
  • Dispersion Chemistry (AREA)
  • Inverter Devices (AREA)
  • Structures Or Materials For Encapsulating Or Coating Semiconductor Devices Or Solid State Devices (AREA)
  • Wire Bonding (AREA)

Abstract

The present disclosure provides a semiconductor device. The semiconductor device includes a substrate, amounting layer, switching elements, a moisture-resistant layer and a sealing resin. The substrate has a front surface facing in a thickness direction. The mounting layer is electrically conductive and disposed on the front surface. Each switching element includes an element front surface facing in the same direction in which the front surface faces along the thickness direction, a back surface facing in the opposite direction of the element front surface, and a side surface connected to the element front surface and the back surface. The switching elements are electrically bonded to the mounting layer with their back surfaces facing the front surface. The moisture-resistant layer covers at least one side surface. The sealing resin covers the switching elements and the moisture-resistant layer. The moisture-resistant layer is held in contact with the mounting layer and the side surface so as to be spanned between the mounting layer and the side surface in the thickness direction.

Description

    TECHNICAL FIELD
  • The present disclosure relates to a semiconductor device provided with a plurality of switching elements.
  • BACKGROUND ART
  • A semiconductor device having a plurality of switching elements such as MOSFET which are electrically-coupled is known. Such a semiconductor device may include a case made of a synthetic resin and a wiring board supported by the case. The switching elements are electrically connected to the wiring board. The case and the wiring board surrounds a space, which may be filled with a sealing resin such as silicone gel. The switching elements are covered with the sealing resin.
  • In recent years, semiconductor devices with relatively high rating voltages are increasingly demanded in areas with tropical climate near/on the equator. In tropical areas, semiconductor devices are placed in a high temperature and high humidity environment. For a semiconductor device to operate stably in such an environment, it is desirable that the semiconductor device passes the H3TRB (High Humidity High Temperature Reverse Bias) test. The H3TRB test estimates the withstand time (unit: hours) of a semiconductor device when it is driven at 80% of its rated DC voltage under high temperature and high humidity conditions (temperature: 85° C., humidity: 85%). In the H3TRB test, semiconductor devices with withstand time of 1000 h or more are considered as acceptable. The semiconductor devices accepted by this test are expected to operate stably under high temperature and high humidity conditions.
  • By performing the H3TRB test on the above-described semiconductor devices, the inventors have found that the withstand time of the devices is highly likely to be short of 1000 h. If moisture enters the sealing resin of a semiconductor device placed under high temperature and high humidity conditions, the dielectric breakdown voltage of the sealing resin will deteriorate, which may allow leak current in the switching elements. If the leak current reaches the wiring board, at least one of the switching elements may be destroyed, and consequently, the withstand time of the device will be shortened. With a higher rating voltage, a semiconductor device tends to have a shorter withstand time. Thus, in order to operate stably under high temperature and high humidity conditions, a semiconductor device may need to pass, as a criterion, the H3TRB test for the desired rating voltage.
  • SUMMARY OF THE INVENTION
  • In light of the above circumstances, the present disclosure aims to provide a semiconductor device capable of operating stably under high temperature and high humidity conditions.
  • According to the present disclosure, a semiconductor device is provided. The semiconductor device includes a substrate, a mounting layer, switching elements, a moisture-resistant layer and a sealing resin. The substrate has a front surface facing in a thickness direction. The mounting layer is electrically conductive and disposed on the front surface. Each of the switching elements includes an element front surface facing in a same direction in which the front surface faces along the thickness direction, a back surface facing in the opposite direction of the element front surface, and a side surface connected to both of the element front surface and the back surface. The switching elements are electrically bonded to the mounting layer with the back surface facing the front surface. The moisture-resistant layer covers at least one of the side surfaces. The sealing resin covers both of the switching elements and the moisture-resistant layer. The moisture-resistant layer is held in contact with both of the mounting layer and the side surface so as to be spanned between the mounting layer and the side surface in the thickness direction.
  • Other features and advantages of the present disclosure will become apparent from the following detailed description with reference to the accompanying drawings.
  • BRIEF DESCRIPTION OF THE DRAWINGS
  • FIG. 1 is a perspective view of a semiconductor device according to a first embodiment of the present disclosure;
  • FIG. 2 is a plan view of the semiconductor device shown in FIG. 1;
  • FIG. 3 is a plan view of the semiconductor device shown in FIG. 1 (as seen through a sealing resin, a moisture-resistant layer and a top plate);
  • FIG. 4 is a front view of the semiconductor device shown in FIG. 1;
  • FIG. 5 is a right side view of the semiconductor device shown in FIG. 1;
  • FIG. 6 is a left side view of the semiconductor device shown in FIG. 1;
  • FIG. 7 is a bottom view of the semiconductor device shown in FIG. 1;
  • FIG. 8 shows a right portion (near the first substrate) of FIG. 3 as enlarged;
  • FIG. 9 shows a left portion (near the second substrate) of FIG. 3 as enlarged;
  • FIG. 10 shows a central portion (near the third substrate) of FIG. 3 as enlarged;
  • FIG. 11 is a sectional view taken along line XI-XI in FIG. 3;
  • FIG. 12 is a sectional view taken along line XII-XII in
  • FIG. 3;
  • FIG. 13 is a sectional view taken along line XIII-XIII in FIG. 3;
  • FIG. 14 is a sectional view taken along line XIV-XIV in FIG. 3;
  • FIG. 15 shows a portion of FIG. 3 (a switching element and a protective element bonded to an upper arm mounting layer) as enlarged;
  • FIG. 16 is a sectional view taken along line XVI-XVI in FIG. 15;
  • FIG. 17 is a sectional view taken along line XVII-XVII in FIG. 15;
  • FIG. 18 shows a portion of FIG. 3 (a switching element and a protective element bonded to a lower arm mounting layer) as enlarged;
  • FIG. 19 is a sectional view taken along line XIX-XIX in FIG. 18;
  • FIG. 20 is a sectional view taken along line XX-XX in FIG. 18;
  • FIG. 21 is a circuit diagram of the semiconductor device shown in FIG. 1;
  • FIG. 22 shows a portion of FIG. 16 as enlarged;
  • FIG. 23 is a sectional view showing a portion of a semiconductor device of a comparative example (a switching element bonded to an upper arm layer) as enlarged;
  • FIG. 24 is a sectional view showing a portion of a semiconductor device (a switching element and a protective element bonded to the upper arm layer) according to a first variation of the first embodiment of the present disclosure;
  • FIG. 25 is a sectional view showing a portion of the semiconductor device (a switching element and a protective element bonded to the lower arm layer) according to the first variation of the first embodiment of the present disclosure;
  • FIG. 26 is a plan view showing a portion of a semiconductor device (a switching element and a protective element bonded to the upper arm mounting layer) according to a second variation of the first embodiment of the present disclosure;
  • FIG. 27 is a sectional view taken along line XXVII-XXVII in FIG. 26;
  • FIG. 28 is a sectional view taken along line XXVIII-XXVIII in FIG. 26;
  • FIG. 29 is a plan view showing a portion of a semiconductor device (a switching element and a protective element bonded to the lower arm mounting layer) according to the second variation of the first embodiment of the present disclosure;
  • FIG. 30 is a sectional view taken along line XXX-XXX in FIG. 29;
  • FIG. 31 is a sectional view taken along line XXXI-XXXI in FIG. 29;
  • FIG. 32 is a plan view showing a portion of a semiconductor device (a switching element and a protective element bonded to the upper arm mounting layer) according to a third variation of the first embodiment of the present disclosure;
  • FIG. 33 is a sectional view taken along line XXXIII-XXXIII in FIG. 32;
  • FIG. 34 is a sectional view taken along line XXXIV-XXXIV in FIG. 32;
  • FIG. 35 is a plan view showing a portion of a semiconductor device (a switching element and a protective element bonded to the lower arm mounting layer) according to the third variation of the first embodiment of the present disclosure;
  • FIG. 36 is a sectional view taken along line XXXVI-XXXVI in FIG. 35;
  • FIG. 37 is a sectional view taken along line XXXVII-XXXVII in FIG. 35;
  • FIG. 38 is a plan view showing a portion of a semiconductor device (a switching element and a protective element bonded to the upper arm mounting layer) according to a fourth variation of the first embodiment of the present disclosure;
  • FIG. 39 is a sectional view taken along line XXXIX-XXXIX in FIG. 38;
  • FIG. 40 is a sectional view taken along line XL-XL in FIG. 38;
  • FIG. 41 is a plan view showing a portion of a semiconductor device (a switching element and a protective element bonded to the lower arm mounting layer) according to the fourth variation of the first embodiment of the present disclosure;
  • FIG. 42 is a sectional view taken along line XLII-XLII in FIG. 41;
  • FIG. 43 is a sectional view taken along line XLIII-XLIII in FIG. 41;
  • FIG. 44 is a plan view showing a portion of a semiconductor device (a switching element and a protective element bonded to the upper arm mounting layer) according to a fifth variation of the first embodiment of the present disclosure;
  • FIG. 45 is a sectional view taken along line XLV-XLV in FIG. 44;
  • FIG. 46 is a sectional view taken along line XLVI-XLVI in FIG. 45;
  • FIG. 47 is a plan view showing a portion of the semiconductor device (a switching element and a protective element bonded to the lower arm mounting layer) according to the fifth variation of the first embodiment of the present disclosure;
  • FIG. 48 is a sectional view taken along line XLVIII-XLVIII in FIG. 47;
  • FIG. 49 is a sectional view taken along line XLIX-XLIX in FIG. 47;
  • FIG. 50 shows test results based on variations in thicknesses of the moisture-resistant layer of the semiconductor device according to the fourth variation of the first embodiment of the present disclosure;
  • FIG. 51 shows results of the H3TRB test on the semiconductor device according to the fourth variation of the first embodiment of the present disclosure and the semiconductor device of the comparative example;
  • FIG. 52 is a plan view showing a portion of a semiconductor device (a switching element and a protective element bonded to the upper arm mounting layer) according to a second embodiment of the present disclosure;
  • FIG. 53 is a sectional view taken along line LIII-LIII in FIG. 52;
  • FIG. 54 is a sectional view taken along line LIV-LIV in FIG. 52;
  • FIG. 55 is a plan view showing a portion of the semiconductor device (a switching element and a protective element bonded to the lower arm mounting layer) according to the second embodiment of the present disclosure;
  • FIG. 56 is a sectional view taken along line LVI-LVI in FIG. 55; and
  • FIG. 57 is a sectional view taken along line LVII-LVII in FIG. 55.
  • MODE FOR CARRYING OUT THE INVENTION
  • Modes for carrying out the disclosure (hereinafter referred to as embodiments) are described below with reference to the accompanying drawings.
  • First Embodiment
  • With reference to FIGS. 1 to 23, a semiconductor device A10 according to a first embodiment of the present disclosure is described. The semiconductor device A10 includes a substrate 11, a first mounting layer 211, a second mounting layer 221, a third mounting layer 231, switching elements 31, a moisture-resistant layer 51 and a sealing resin 52. Of these, the first mounting layer 211, the second mounting layer 221 and the third mounting layer 231 are examples of the “mounting layer” as set forth in the appended claims of the present disclosure. In addition to these, the semiconductor device A10 further includes a first electroconductive layer 212, a second electroconductive layer 222, a third electroconductive layer 232, a power supply terminal 24, an output terminal 25, a connecting electroconductive member 261, protective elements 32, wires 41, a heat sink 61 and a case 70. Of these, the first electroconductive layer 212, the second electroconductive layer 222 and the third electroconductive layer 232 are examples of the “electroconductive layer” asset forth in the appended claims of the present disclosure. The power supply terminal 24 includes a first power supply terminal 24A and a second power supply terminal 24B. For easier understanding, FIG. 3 shows a view seen through the moisture-resistant layer 51, the sealing resin 52 and a top plate 79. In FIG. 3, the line XI-XI and the line XII-XII are indicated by dash-dotted lines. In FIGS. 11 and 12, illustration of the moisture-resistant layer 51 is omitted.
  • The semiconductor device A10 shown in FIG. 1 is a power module. The semiconductor device A10 may be used for inverter devices of various electric products. As shown in FIGS. 1 and 2, the semiconductor device A10 is rectangular as viewed in the thickness direction z of the substrate 11. For convenience of explanation, a direction that is perpendicular to the thickness direction z of the substrate 11 (hereinafter simply “thickness direction z”) is referred to as the “first direction x1”. The direction that is perpendicular to both of the thickness direction z and the first direction x1 is referred to as the “second direction x2”. The longitudinal direction of the semiconductor device A10 is the second direction x2.
  • The substrate 11 is an electrically insulating member on which the mounting layer (the first mounting layer 211, the second mounting layer 221 and the third mounting layer 231) and the electroconductive layer (the first electroconductive layer 212, the second electroconductive layer 222 and the third electroconductive layer 232) are disposed, as shown in FIG. 3. The substrate 11 has three sections, namely a first substrate 11A, a second substrate 11B and a third substrate 11C. The first substrate 11A, the second substrate 11B and the third substrate 11C are spaced apart from each other in the second direction x2. In the second direction x2, the third substrate 11C is located between the first substrate 11A and the second substrate 11B. Unlike this configuration, the substrate 11 may have two sections, namely the first substrate 11A and the second substrate 11B, or may only have a single section. As shown in FIG. 11, each of the first substrate 11A, the second substrate 11B and the third substrate 11C has a front surface 111 and a back surface 112 facing away from each other in the thickness direction z.
  • The substrate 11 is made of a ceramic with excellent thermal conductivity. Examples of such a ceramic include aluminum nitride (AlN). A DBC (Direct Bonding Copper) substrate, which has copper (Cu) foils bonded to the front surface 111 and the back surface 112, may be used as the substrate 11. By using a DBC substrate, the mounting layer and the electroconductive layer can be easily formed through patterning of the copper foil bonded to the front surface 111. The copper foil bonded to the back surface 112 can be formed into a heat transfer layer 62 (described later).
  • As shown in FIGS. 3 and 8, on the front surface 111 of the first substrate 11A are disposed the first mounting layer 211, the first electroconductive layer 212, a first gate layer 213, a first detection layer 214 and a thermistor mounting layer 215. These are electroconductive members made of a thin metal film such as a copper foil. The surfaces of these layers may be plated with silver (Ag), for example.
  • As shown in FIG. 8, switching elements 31 and protective elements 32 are electrically bonded to the first mounting layer 211. The first mounting layer 211 includes a first upper arm mounting layer 211A and a first lower arm mounting layer 211B.
  • As shown in FIG. 8, the first upper arm mounting layer 211A is offset toward one end of the first substrate 11A (upper side in FIG. 8) in the first direction x1. The first upper arm mounting layer 211A is in the form of a strip extending along the second direction x2. Three switching elements 31 and three protective elements 32 are electrically bonded to the first upper arm mounting layer 211A. Note that the number of switching elements 31 and the number of the protective elements 32 to be electrically bonded to the first upper arm mounting layer 211A are not limited to three. On the first upper arm mounting layer 211A, both of the switching elements 31 and the protective elements 32 are aligned in the second direction x2. The first upper arm mounting layer 211A is formed with a first power supply pad 211C in the form of a strip extending along the first direction x1 at an end close to the case 70 in the second direction x2. The first power supply pad 211C is electrically connected to the first power supply terminal 24A.
  • As shown in FIG. 8, the first lower arm mounting layer 211B is located between the first upper arm mounting layer 211A and the first electroconductive layer 212 in the first direction x1. The first lower arm mounting layer 211B is in the form of a strip extending along the second direction x2. Three switching elements 31 and three protective elements 32 are electrically bonded to the first lower arm mounting layer 211B. Note that the number of switching elements 31 and the number of the protective elements 32 to be electrically bonded to the first lower arm mounting layer 211B are not limited to three. On the first lower arm mounting layer 211B, both of the switching elements 31 and the protective elements 32 are aligned in the second direction x2. As shown in FIG. 15, the first lower arm mounting layer 211B is electrically connected, via wires 41, to both of the front surface electrodes 311 (described later) of the switching elements 31 and anode electrodes 321 (described later) of the protective elements 32 that are electrically bonded to the first upper arm mounting layer 211A.
  • As shown in FIGS. 8 and 18, the first electroconductive layer 212 is electrically connected, via wires 41, to the front surface electrodes 311 of the switching elements 31 and the anode electrodes 321 of the protective elements 32 that are electrically bonded to the first lower arm mounting layer 211B. The first electroconductive layer 212 is offset toward the other end of the first substrate 11A (lower side in FIG. 8) in the first direction x1. The first electroconductive layer 212 is in the form of a strip extending along the second direction x2. The first electroconductive layer 212 is formed with a second power supply pad 212A in the form of a strip extending along the first direction x1 at an end close to the case 70 in the second direction x2. The second power supply pad 212A is electrically connected to the second power supply terminal 24B.
  • As shown in FIGS. 15 and 18, the first gate layer 213 is electrically connected, via first gate wires 421, to gate electrodes 313 (described later) of the switching elements 31 electrically bonded to the first mounting layer 211. The first gate layer 213 is in the form of a strip extending along the second direction x2 and faces the switching elements 31 as viewed in the thickness direction z. The first gate layer 213 includes a first upper arm gate layer 213A and a first lower arm gate layer 213B.
  • As shown in FIG. 8, the first upper arm gate layer 213A is located between the first upper arm mounting layer 211A and the case 70 in the first direction x1. As viewed in the thickness direction z, the first upper arm gate layer 213A faces the switching elements 31 electrically bonded to the first upper arm mounting layer 211A. As shown in FIG. 15, the first upper arm gate layer 213A is electrically connected, via first gate wires 421, to the gate electrodes 313 of the switching elements 31 electrically bonded to the first upper arm mounting layer 211A.
  • As shown in FIG. 8, the first lower arm gate layer 213B is located between the first lower arm mounting layer 211B and the first electroconductive layer 212 in the first direction x1. As viewed in the thickness direction z, the first lower arm gate layer 213B faces the switching elements 31 electrically bonded to the first lower arm mounting layer 211B. As shown in FIG. 18, the first lower arm gate layer 213B is electrically connected, via first gate wires 421, to the gate electrodes 313 of the switching elements 31 electrically bonded to the first lower arm mounting layer 211B.
  • As shown in FIGS. 15 and 18, the first detection layer 214 is electrically connected, via first detection wires 431, to the front surface electrodes 311 of the switching elements 31 electrically bonded to the first mounting layer 211. The first detection layer 214 is in the form of a strip extending along the second direction x2 and faces the switching elements 31 as viewed in the thickness direction z. The first detection layer 214 includes a first upper arm detection layer 214A and a first lower arm detection layer 214B.
  • As shown in FIG. 8, the first upper arm detection layer 214A is located between the first upper arm mounting layer 211A and the first upper arm gate layer 213A in the first direction x1. As viewed in the thickness direction z, the first upper arm detection layer 214A faces the switching elements 31 electrically bonded to the first upper arm mounting layer 211A. As shown in FIG. 15, the first upper arm detection layer 214A is electrically connected, via first detection wires 431, to the front surface electrodes 311 of the switching elements 31 electrically bonded to the first upper arm mounting layer 211A.
  • As shown in FIG. 8, the first lower arm detection layer 214B is located between the first lower arm mounting layer 211B and the first lower arm gate layer 213B in the first direction x1. The first lower arm detection layer 214B is in the form of an L-shaped strip with a part extending in the first direction x1 and a part extending in the second direction x2. As viewed in the thickness direction z, the part extending in the second direction x2 faces the switching elements 31 electrically bonded to the first lower arm mounting layer 211B. As shown in FIG. 18, the first lower arm detection layer 214B is electrically connected, via first detection wires 431, to the front surface electrodes 311 of the switching elements 31 electrically bonded to the first lower arm mounting layer 211B.
  • As shown in FIG. 8, a thermistor 33 is electrically bonded to the thermistor mounting layer 215. The thermistor mounting layer 215 is located close to a corner of the first substrate 11A. The thermistor mounting layer 215 is surrounded by the first upper arm mounting layer 211A, the first upper arm gate layer 213A and the first upper arm detection layer 214A. The thermistor mounting layer 215 has a pair of sections spaced apart from each other in the second direction x2. The positive electrode of the thermistor 33 is electrically bonded to one of these sections, whereas the negative electrode of the thermistor 33 is electrically bonded to the other one of these sections.
  • As shown in FIGS. 3 and 9, on the front surface 111 of the second substrate 11B are disposed the second mounting layer 211, the second electroconductive layer 222, a second gate layer 223 and a second detection layer 224. These are electroconductive members made of a thin metal film such as a copper foil. The surfaces of these layers may be plated with silver, for example.
  • As shown in FIG. 9, switching elements 31 and protective elements 32 are electrically bonded to the second mounting layer 221. The second mounting layer 221 includes a second upper arm mounting layer 221A and a second lower arm mounting layer 221B.
  • As shown in FIG. 9, the second upper arm mounting layer 221A is offset toward one end of the second substrate 11B (upper side in FIG. 9) in the first direction x1. The second upper arm mounting layer 221A is in the form of a strip extending along the second direction x2. Three switching elements 31 and three protective elements 32 are electrically bonded to the second upper arm mounting layer 211A. Note that the number of switching elements 31 and the number of the protective elements 32 to be electrically bonded to the second upper arm mounting layer 221A are not limited to three. On the second upper arm mounting layer 221A, both of the switching elements 31 and the protective element 32 are aligned in the second direction x2.
  • As shown in FIG. 9, the second lower arm mounting layer 221B is located between the second upper arm mounting layer 221A and the second electroconductive layer 222 in the first direction x1. The second lower arm mounting layer 221B is in the form of a strip extending along the second direction x2. Three switching elements 31 and three protective elements 32 are electrically bonded to the second lower arm mounting layer 221B. Note that the number of switching elements 31 and the number of the protective elements 32 to be electrically bonded to the second lower arm mounting layer 221B are not limited to three. On the second lower arm mounting layer 221B, both of the switching elements 31 and the protective element 32 are aligned in the second direction x2. As shown in FIG. 15, the second lower arm mounting layer 221B is electrically connected, via wires 41, to the front surface electrodes 311 of the switching elements 31 and the anode electrodes 321 of the protective elements 32 that are electrically bonded to the second upper arm mounting layer 221A. The second lower arm mounting layer 221B is formed with an output pad 221C in the form of a strip extending along the first direction x1 at an end close to the case 70 in the second direction x2. In the second direction x2, the output pad 221C is close to both of the second upper arm mounting layer 221A and the second electroconductive layer 222. The output pad 221C is electrically connected to the output terminal 25.
  • As shown in FIGS. 9 and 18, the second electroconductive layer 222 is electrically connected, via wires 41, to the front surface electrodes 311 of the switching elements 31 and the anode electrodes 321 of the protective elements 32 that are electrically bonded to the second lower arm mounting layer 221B. The second electroconductive layer 222 is offset toward the other end of the second substrate 11B (lower side in FIG. 9) in the first direction x1. The second electroconductive layer 222 is in the form of a strip extending along the second direction x2.
  • As shown in FIGS. 15 and 18, the second gate layer 223 is electrically connected, via first gate wires 421, to the gate electrodes 313 of the switching elements 31 electrically bonded to the second mounting layer 221. The second gate layer 223 is in the form of a strip extending along the second direction x2 and faces the switching elements 31 as viewed in the thickness direction z. The second gate layer 223 includes a second upper arm gate layer 223A and a second lower arm gate layer 223B.
  • As shown in FIG. 9, the second upper arm gate layer 223A is located between the second upper arm mounting layer 221A and the case 70 in the first direction x1. As viewed in the thickness direction z, the second upper arm gate layer 223A faces the switching elements 31 electrically bonded to the second upper arm mounting layer 221A. As shown in FIG. 15, the second upper arm gate layer 223A is electrically connected, via first gate wires 421, to the gate electrodes 313 of the switching elements 31 electrically bonded to the second upper arm mounting layer 221A.
  • As shown in FIG. 9, the second lower arm gate layer 223B is located between the second lower arm mounting layer 221B and the second electroconductive layer 222 in the first direction x1. As viewed in the thickness direction z, the second lower arm gate layer 223B faces the switching elements 31 electrically bonded to the second lower arm mounting layer 221B. As shown in FIG. 18, the second lower arm gate layer 223B is electrically connected, via first gate wires 421, to the gate electrodes 313 of the switching elements 31 electrically bonded to the second lower arm mounting layer 221B.
  • As shown in FIGS. 15 and 18, the second detection layer 224 is electrically connected, via first detection wires 431, to the front surface electrodes 311 of the switching elements 31 electrically bonded to the second mounting layer 221. The second detection layer 224 is in the form of a strip extending along the second direction x2 and faces the switching elements 31 as viewed in the thickness direction z. The second detection layer 224 includes a second upper arm detection layer 224A and a second lower arm detection layer 224B.
  • As shown in FIG. 9, the second upper arm detection layer 224A is located between the second upper arm mounting layer 221A and the second upper arm gate layer 223A in the first direction x1. As viewed in the thickness direction z, the second upper arm detection layer 224A faces the switching elements 31 electrically bonded to the second upper arm mounting layer 221A. As shown in FIG. 15, the second upper arm detection layer 224A is electrically connected, via first detection wires 431, to the front surface electrodes 311 of the switching elements 31 electrically bonded to the second upper arm mounting layer 221A.
  • As shown in FIG. 9, the second lower arm detection layer 224B is located between the second lower arm mounting layer 221B and the second lower arm gate layer 223B in the first direction x1. As viewed in the thickness direction z, the second lower arm detection layer 224B faces the switching elements 31 electrically bonded to the second lower arm mounting layer 221B. As shown in FIG. 18, the second lower arm detection layer 224B is electrically connected, via first detection wires 431, to the front surface electrodes 311 of the switching elements 31 electrically bonded to the second lower arm mounting layer 221B.
  • As shown in FIGS. 3 and 10, on the front surface 111 of the third substrate 11C are disposed the third mounting layer 231, the third electroconductive layer 232, a third gate layer 233 and a third detection layer 234. These are electroconductive members made of a thin metal film such as a copper foil. The surfaces of these layers may be plated with silver, for example.
  • As shown in FIG. 10, switching elements 31 and protective elements 32 are electrically bonded to the third mounting layer 231. The third mounting layer 231 includes a third upper arm mounting layer 231A and a third lower arm mounting layer 231B.
  • As shown in FIG. 10, the third upper arm mounting layer 231A is offset toward one end of the third substrate 11C (upper side in FIG. 10) in the first direction x1. The third upper arm mounting layer 231A is in the form of a strip extending along the second direction x2. Two switching elements 31 and two protective elements 32 are electrically bonded to the third upper arm mounting layer 231A. Note that the number of switching elements 31 and the number of the protective elements 32 to be electrically bonded to the third upper arm mounting layer 231A are not limited to two. On the third upper arm mounting layer 231A, both of the switching elements 31 and the protective element 32 are aligned in the second direction x2.
  • As shown in FIG. 10, the third lower arm mounting layer 231B is located between the third upper arm mounting layer 231A and the third electroconductive layer 232 in the first direction x1. The third lower arm mounting layer 231B is in the form of a strip extending along the second direction x2. Two switching elements 31 and two protective elements 32 are electrically bonded to the third lower arm mounting layer 231B. Note that the number of switching elements 31 and the number of the protective element 32 to be electrically bonded to the third lower arm mounting layer 231B are not limited to two. On the third lower arm mounting layer 231B, both of the switching elements 31 and the protective element 32 are aligned in the second direction x2. As shown in FIG. 15, the third lower arm mounting layer 231B is electrically connected, via wires 41, to the front surface electrodes 311 of the switching elements 31 and the anode electrodes 321 of the protective elements 32 that are electrically bonded to the third upper arm mounting layer 231A.
  • As shown in FIGS. 10 and 18, the third electroconductive layer 232 is electrically connected, via wires 41, to the front surface electrodes 311 of the switching elements 31 and the anode electrodes 321 of the protective elements 32 that are electrically bonded to the third lower arm mounting layer 231B. The third electroconductive layer 232 is offset toward the other end of the third substrate 11C (lower side in FIG. 10) in the first direction x1. The third electroconductive layer 232 is in the form of a strip extending along the second direction x2.
  • As shown in FIGS. 15 and 18, the third gate layer 233 is electrically connected, via first gate wires 421, to the gate electrodes 313 of the switching elements 31 electrically bonded to the third mounting layer 231. The third gate layer 233 is in the form of a strip extending along the second direction x2 and faces the switching elements 31 as viewed in the thickness direction z. The third gate layer 233 includes a third upper arm gate layer 233A and a third lower arm gate layer 233B.
  • As shown in FIG. 10, the third upper arm gate layer 233A is located between the third upper arm mounting layer 231A and the case 70 in the first direction x1. As viewed in the thickness direction z, the third upper arm gate layer 233A faces the switching elements 31 electrically bonded to the third upper arm mounting layer 231A. As shown in FIG. 15, the third upper arm gate layer 233A is electrically connected, via first gate wires 421, to the gate electrodes 313 of the switching elements 31 electrically bonded to the third upper arm mounting layer 231A.
  • As shown in FIG. 10, the third lower arm gate layer 233B is located between the third lower arm mounting layer 231B and the third electroconductive layer 232 in the first direction x1. The third lower arm gate layer 233B is in the form of an L-shaped strip with a part extending in the first direction x1 and a part extending in the second direction x2. As viewed in the thickness direction z, the part extending in the second direction x2 faces the switching elements 31 electrically bonded to the third lower arm mounting layer 231B. As shown in FIG. 18, the third lower arm gate layer 233B is electrically connected, via first gate wires 421, to the gate electrodes 313 of the switching elements 31 electrically bonded to the third lower arm mounting layer 231B.
  • As shown in FIGS. 15 and 18, the third detection layer 234 is electrically connected, via first detection wires 431, to the front surface electrodes 311 of the switching elements 31 electrically bonded to the third mounting layer 231. The third detection layer 234 is in the form of a strip extending along the second direction x2 and faces the switching elements 31 as viewed in the thickness direction z. The third detection layer 234 includes a third upper arm detection layer 234A and a third lower arm detection layer 234B.
  • As shown in FIG. 10, the third upper arm detection layer 234A is located between the third upper arm mounting layer 231A and the third upper arm gate layer 233A in the first direction x1. As viewed in the thickness direction z, the third upper arm detection layer 234A faces the switching elements 31 electrically bonded to the third upper arm mounting layer 231A. As shown in FIG. 15, the third upper arm detection layer 234A is electrically connected, via first detection wires 431, to the front surface electrodes 311 of the switching elements 31 electrically bonded to the third upper arm mounting layer 231A.
  • As shown in FIG. 10, the third lower arm detection layer 234B is located between the third lower arm mounting layer 231B and the third lower arm gate layer 233B in the first direction x1. As viewed in the thickness direction z, the third lower arm detection layer 234B faces the switching elements 31 electrically bonded to the third lower arm mounting layer 231B. As shown in FIG. 18, the third lower arm detection layer 234B is electrically connected, via first detection wires 431, to the front surface electrodes 311 of the switching elements 31 electrically bonded to the third lower arm mounting layer 231B.
  • The first upper arm mounting layer 211A, the second upper arm mounting layer 221A and the third upper arm mounting layer 231A respectively correspond to sections of the “upper arm mounting layer” as set forth in the appended claims of the present disclosure. The first lower arm mounting layer 211B, the second lower arm mounting layer 221B and the third lower arm mounting layer 231B respectively correspond to sections of the “lower arm mounting layer” as set forth in the appended claims of the present disclosure.
  • As shown in FIGS. 2 and 3, the power supply terminal 24 is an element of an external connection terminal provided in the semiconductor device A10. As described before, the power supply terminal 24 includes a first power supply terminal 24A and a second power supply terminal 24B. The power supply terminal 24 is supported on the case 70 and connected to a DC power supply arranged outside the semiconductor device A10. The power supply terminal 24 is made of a thin metal plate such as a copper plate. The surface of the thin metal plate may be plated with nickel (Ni). The first power supply terminal 24A is the positive electrode (P-terminal) of the semiconductor device A10. The second power supply terminal 24B is the negative electrode (N-terminal) of the semiconductor device A10. The first power supply terminal 24A and the second power supply terminal 24B are spaced apart from each other in the first direction x1. The first power supply terminal 24A and the second power supply terminal 24B have the same shape.
  • As shown in FIG. 11, the power supply terminal 24 is bent into a hook shape as viewed in the first direction x1. The power supply terminal 24 is formed with a coupling hole 241 penetrating the terminal in the thickness direction z at a portion exposed outside the semiconductor device A10 and extending perpendicularly to the thickness direction z. Into the coupling hole 241, a fastening member such as a bolt is inserted. As shown in FIG. 8, a connection member 242 with electrical conductivity is connected to a portion of the power supply terminal 24 that is located inside the case 70 and that extends perpendicularly to the thickness direction z. For example, the connection member 242 includes a plurality of wires made of aluminum (Al). The connection member 242 connected to the first power supply terminal 24A is connected at its other end to the power supply pad 211C of the first upper arm mounting layer 211A. Thus, with this connection member 242, the first power supply terminal 24A is electrically connected to the first upper arm mounting layer 211A. The connection member 242 connected to the second power supply terminal 24B is connected, at its other end, to the second power supply pad 212A of the first electroconductive layer 212. Thus, with this connection member 242, the second power supply terminal 24B is electrically connected to the first electroconductive layer 212.
  • As shown in FIGS. 2 and 3, the output terminal 25 is an element of an external connection terminal provided in the semiconductor device A10. The output terminal 25 is divided into two, namely a first output terminal 25A and a second output terminal 25B. Note that the output terminal 25 may be configured as a single unit that is not divided into multiple parts. The output terminal 25 is supported on the case 70 and connected to a driving target such as a motor arranged outside the semiconductor device A10. The output terminal 25 is located opposite to the power supply terminal 24 across the substrate 11 in the second direction x2. The output terminal 25 is made of the same thin metal film as the power supply terminal 24. The surface of the thin metal plate may be plated with nickel. The first output terminal 25A and the second output terminal 25B are connected in parallel to the second lower arm mounting layer 221B. The first output terminal 25A and the second output terminal 25B are each connected to a driving target of the semiconductor device A10 that is externally arranged. In the second direction x2, the first output terminal 25A faces the first power supply terminal 24A, whereas the second output terminal 25B faces the second power supply terminal 24B. The first output terminal 25A and the second output terminal 25B are spaced apart from each other in the first direction x1. The first output terminal 25A and the second output terminal 25B have the same shape.
  • As shown in FIG. 11, the output terminal 25 is bent into a hook shape as viewed in the first direction x1. The output terminal 25 is formed with a coupling hole 251 penetrating the terminal in the thickness direction z at a portion exposed outside the semiconductor device A10 and extending perpendicularly to the thickness direction z. Into the coupling hole 251, a fastening member such as a bolt is inserted. As shown in FIG. 9, a connection member 252 with electrical conductivity is connected to a portion of the output terminal 25 that is located inside the case 70 and that extends perpendicularly to the thickness direction z. For example, the connection member 252 includes a plurality of wires made of aluminum. The connection member 252 connected to the output terminal 25 is connected at its other end to the output pad 221C of the second lower arm mounting layer 221B disposed on the second substrate 11B. Thus, with the connection member 25, the output terminal 25 is electrically connected to the second lower arm mounting layer 221B.
  • As shown in FIG. 10, the connecting electroconductive member 261 connects the first mounting layer 211 and the third mounting layer 231 to each other, and also connects the second mounting layer 221 and the third mounting layer 231 to each other. Thus, the first mounting layer 211, the second mounting layer 221 and the third mounting layer 231 are electrically connected to each other via the connecting electroconductive member 261. Further, as shown in FIG. 10, the connecting electroconductive member 261 connects the first electroconductive layer 212 and the third electroconductive layer 232 to each other, and also connects the second electroconductive layer 222 and the third electroconductive layer 232 to each other. Thus, the first electroconductive layer 212, the second electroconductive layer 222 and the third electroconductive layer 232 are electrically connected to each other via the connecting electroconductive member 261. For example, the connecting electroconductive member 261 includes a plurality of wires made of aluminum.
  • As shown in FIG. 10, the connecting electroconductive member 261 includes a first part 261A, a second part 261B and a third part 261C. All of the first part 261A, the second part 261B and the third part 261C extend in the second direction x2. The first part 261A connects the first upper arm mounting layer 211A and the third upper arm mounting layer 231A to each other, and also connects the second upper arm mounting layer 221A and the third upper arm mounting layer 231A to each other. Thus, the first upper arm mounting layer 211A and the second upper arm mounting layer 221A are electrically connected to each other via the first part 261A. The second part 261B connects the first lower arm mounting layer 211B and the third lower arm mounting layer 231B to each other, and also connects the second lower arm mounting layer 221B and the third lower arm mounting layer 231B to each other. Thus, the first lower arm mounting layer 211B and the second lower arm mounting layer 221B are electrically connected to each other via the second part 261B. The third part 261C connects the first electroconductive layer 212 and the third electroconductive layer 232 to each other, and also connects the second electroconductive layer 222 and the third electroconductive layer 232 to each other. Thus, the first electroconductive layer 212 and the second electroconductive layer 222 are electrically connected to each other via the third part 261C.
  • As shown in FIG. 10, first electroconductive members 262 connect the first gate layer 213 and the third gate layer 233 to each other, and also connect the second gate layer 223 and the third gate layer 233 to each other. Thus, the first gate layer 213, the second gate layer 223 and the third gate layer 233 are electrically connected to each other via the first electroconductive members 262. For example, the first electroconductive members 262 are wires made of aluminum. All of the first electroconductive members 262 extend in the second direction x2 and may consist of four first electroconductive members 262. The first one of the first electroconductive members 262 connects the first upper arm gate layer 213A and the third upper arm gate layer 233A. The second one of the first electroconductive members 262 connects the second upper arm gate layer 223A and the third upper arm gate layer 233A. The third one of the first electroconductive members 262 connects the first lower arm gate layer 213B and the third lower arm gate layer 233B. The fourth one of the first electroconductive members 262 connects the second lower arm gate layer 223B and the third lower arm gate layer 233B.
  • As shown in FIG. 10, second electroconductive members 263 connect the first detection layer 214 and the third detection layer 234 to each other, and also connect the second detection layer 224 and the third detection layer 234 to each other. Thus, the first detection layer 214, the second detection layer 224 and the third detection layer 234 are electrically connected to each other via the second electroconductive members 263. For example, the second electroconductive members 263 are wires made of aluminum. All of the second electroconductive members 263 extend in the second direction x2 and may consist of four second electroconductive members 263. The first one of the second electroconductive members 263 connects the first upper arm detection layer 214A and the third upper arm detection layer 234A. The second one of the second electroconductive members 263 connects the second upper arm detection layer 224A and the third upper arm detection layer 234A. The third one of the second electroconductive members 263 connects the first lower arm detection layer 214B and the third lower arm detection layer 234B. The fourth one of the second electroconductive members 263 connects the second lower arm detection layer 224B and the third lower arm detection layer 234B.
  • As shown in FIGS. 2-4, a gate terminal 27 is an element of an external connection terminal provided in the semiconductor device A10. The gate terminal 27 is connected to an externally arranged driving circuit (e.g. gate driver) for the semiconductor device A10. The gate terminal 27 is disposed to face the substrate 11 as viewed in the thickness direction z and supported on the case 70. The gate terminal 27 projects in the same direction in which the front surface 111 of the substrate 11 faces (along the thickness direction z). For example, the gate terminal 27 is in the form of a metal rod made of copper. The surface of the metal rod is plated with tin (Sn). Nickel plating may be provided between the surface of the metal rod and the tin plating. As shown in FIG. 12, the gate terminal 27 is bent into a hook shape at its end closer to the substrate 11 in the thickness direction z, thereby having a portion extending along the first direction x1. The gate terminal 27 includes a first gate terminal 27A and a second gate terminal 27B. Paired second gate wires 422 are connected to the first gate terminal 27A and the second gate terminal 27B. For example, the paired second gate wires 422 are made of aluminum.
  • As shown in FIG. 10, the first gate terminal 27A is disposed close to the second upper arm gate layer 223A to face the second substrate 11B as viewed in the thickness direction z. The second gate wire 422 connected at one end to the first gate terminal 27A is connected at the other end to the third upper arm gate layer 233A. Thus, the first gate terminal 27A is electrically connected to the gate electrodes 313 of the switching elements 31 electrically bonded to the first upper arm mounting layer 211A, the second upper arm mounting layer 221A and the third upper arm mounting layer 231A.
  • As shown in FIG. 10, the second gate terminal 27B is disposed close to the third lower arm gate layer 233B to face the third substrate 11C as viewed in the thickness direction z. The second gate wire 422 connected at one end to the second gate terminal 27B is connected at the other end to the third lower arm gate layer 233B. Thus, the second gate terminal 27B is electrically connected to the gate electrodes 313 of the switching elements 31 electrically bonded to the first lower arm mounting layer 211B, the second lower arm mounting layer 221B and the third lower arm mounting layer 231B.
  • As shown in FIGS. 2-4, a device current detection terminal 281 is an element of an external connection terminal provided in the semiconductor device A10. The device current detection terminal 281 is connected to an externally arranged control circuit for the semiconductor device A10. The device current detection terminal 281 is disposed to face the substrate 11 and supported on the case 70. The device current detection terminal 281 projects in the same direction in which the gate terminal 27 projects along the thickness direction z. The device current detection terminal 281 is made of a metal rod of the same material as the gate terminal 27. The device current detection terminal 281 has the same shape as the gate terminal 27. Thus, the device current detection terminal 281 is bent into a hook shape at its end closer to the substrate 11 in the thickness direction z, thereby having a portion extending along the first direction x1. The device current detection terminal 281 includes a first detection terminal 281A and a second detection terminal 281B. Paired second detection wires 432 are connected to the first detection terminal 281A and the second detection terminal 281B. For example, the paired second detection wires 432 are made of aluminum.
  • As shown in FIG. 10, the first detection terminal 281A is disposed close to the second upper arm detection layer 224A to face the second substrate 11B as viewed in the thickness direction z, and is also close to the first gate terminal 27A. The second detection wire 432 connected at one end to the first detection terminal 281A is connected at the other end to the second upper arm detection layer 224A. Thus, the first detection terminal 281A is electrically connected to the front surface electrodes 311 of the switching elements 31 electrically bonded to the first upper arm mounting layer 211A, the second upper arm mounting layer 221A and the third upper arm mounting layer 231A.
  • As shown in FIG. 10, the second detection terminal 281B is disposed close to the first lower arm detection layer 214B to face the first substrate 11A as viewed in the thickness direction z, and is also close to the second gate terminal 27B. The second detection wire 432 connected at one end to the second detection terminal 281B is connected at the other end to the first lower arm detection layer 214B. Thus, the second detection terminal 281B is electrically connected to the front surface electrodes 311 of the switching elements 31 electrically bonded to the first lower arm mounting layer 211B, the second lower arm mounting layer 221B and the third lower arm mounting layer 231B.
  • As shown in FIGS. 2-4 and 9, a power supply current detection terminal 281 is an element of an external connection terminal provided in the semiconductor device A10. The power supply current detection terminal 282 is connected to an externally arranged control circuit for the semiconductor device A10 and supported on the case 70. The power supply current detection terminal 282 projects in the same direction in which the gate terminal 27 projects along the thickness direction z. The power supply current detection terminal 28 is made of a metal rod of the same material as the gate terminal 27. The power supply current detection terminal 282 is located at the same position as the first gate terminal 27A and the first detection terminal 281A in the first direction x1 and spaced apart from the first detection terminal 281A toward the first output terminal 25A in the second direction x2. The power supply current detection terminal 282 is disposed close to the second upper arm mounting layer 221A to face the second substrate 11B in the first direction x1. The power supply current detection terminal 282 has the same shape as the gate terminal 27. Thus, the power supply current detection terminal 282 is bent into a hook shape at its end closer to the second substrate 11B in the thickness direction z, thereby having a portion extending along the first direction x1. To this end of the power supply current detection terminal, one end of a power supply current detection wire 44 is connected. The other end of the power supply current detection wire 44 is connected to the second upper arm mounting layer 221A. Thus, the power supply current detection terminal 282 is electrically connected to the first upper arm mounting layer 211A, the second upper arm mounting layer 221A and the third upper arm mounting layer 231A. For example, the power supply current detection wire 44 is made of aluminum.
  • As shown in FIGS. 2-4 and 8, a pair of thermistor terminals 29 are an element of an external connection terminal provided in the semiconductor device A10. The paired thermistor terminals 29 are connected to an externally arranged control circuit for the semiconductor device A10 and supported on the case 70. The paired thermistor terminal 29 project in the same direction in which the gate terminal 27 projects along the thickness direction z. The paired thermistor terminals 29 are made of a metal rod of the same material as the gate terminal 27. The paired thermistor terminals 29 are located at the same position as the first gate terminal 27A and the first detection terminal 281A in the first direction x1 and spaced apart from the first gate terminal 27A toward the first power supply terminal 24A in the second direction x2. The paired thermistor terminal 29 are disposed close to the thermistor mounting layer 215 to face the first substrate 11A in the first direction x1. The paired thermistor terminals 29 have the same shape as the gate terminal 27. Thus, each of the paired thermistor terminals is bent into a hook shape at its end closer to the first substrate 11A in the thickness direction z, thereby having a portion extending along the first direction x1. To this end of each of the paired thermistor terminals 29, one end of a corresponding one of a paired thermistor wires 45 is connected. The other ends of the paired thermistor wires 45 are connected to paired sections of the thermistor mounting layer 215. Thus, the thermistor terminals 29 are electrically connected to the thermistor 33. For example, the paired thermistor wires 45 are made of aluminum.
  • As shown in FIG. 3, the switching elements 31 are semiconductor elements electrically bonded to and aligned, in the second direction x2, on each of the first mounting layer 211, the second mounting layer 221 and the third mounting layer 231. The switching elements 31 are rectangular (square in the semiconductor device A10) as viewed in the thickness direction z. The switching elements 31 are MOSFETs (Metal-Oxide-Semiconductor Field-Effect Transistors) made of a semiconductor material mainly composed of silicon carbide (SiC). Note that the switching elements 31 are not limited to MOSFETs and may be IGBTs (Insulated Gate Bipolar Transistors). In the semiconductor device A10, it is assumed that the switching elements 31 are n-channel MOSFETs made of a semiconductor material mainly composed of silicon carbide. In the semiconductor device A10, the switching elements 31 are 400 μm or less and preferably 150 μm or less in thickness. The breakdown voltage of the switching elements 31 is 1,200 V or more.
  • As shown in FIGS. 15-20, each of the switching elements 31 has a front surface 31A, a back surface 31B, a side surface 31C, a front surface electrode 311, a back surface electrode 312, a gate electrode 313 and an insulating film 314. The front surface 31A, the back surface 31B and the side surface 31C correspond to the “first element front surface”, the “first element back surface” and the “first element side surface”, respectively, as set forth in the appended claims of the present disclosure. The front surface 31A faces in the same direction in which the front surface 111 of the substrate 11 faces along the thickness direction z. The back surface 31B faces in the opposite direction of the front surface 31A. The switching elements 31 are electrically bonded to the first mounting layer 211, the second mounting layer 221 and the third mounting layer 231, with the back surfaces 31B facing the front surface 111. The side surface 31C is connected to both of the front surface 31A and the back surface 31B. The side surface 31C includes a plurality of sections (four sections in the semiconductor device A10) each facing in the first direction x1 or the second direction x2.
  • As shown in FIGS. 15-20, the front surface electrode 311 is provided on the front surface 31A. A source current flows through the front surface electrode 311. The front surface electrode 311 has a pair of first pads 311A and a pair of second pads 311B. The paired first pads 311A are sections of a front surface electrode 311 that are spaced apart from each other in the second direction x, so are the paired second pads 311B. In each of the switching elements 31 electrically bonded to the first mounting layer 211, the second pads 311B are located opposite to the first lower arm mounting layer 211B or the first electroconductive layer 212 across the paired first pads 311A in the first direction x1. The above-described positional relationship between the paired first pads 311A and the paired second pads 311B also applies to the switching elements 31 electrically bonded to the second mounting layer 221 or the third mounting layer 231.
  • As shown in FIG. 15, in each of the switching elements 31 electrically bonded to the first upper arm mounting layer 211A, the second upper arm mounting layer 221A or the third upper arm mounting layer 231A, one end of the first detection wire 431 is connected to one of the paired second pads 311B. The other end of the first detection wire 431 is connected to the first upper arm detection layer 214A, the second upper arm detection layer 224A or the third upper arm detection layer 234A. As shown in FIG. 18, in each of the switching elements 31 electrically bonded to the first lower arm mounting layer 211B, the second lower arm mounting layer 221B or the third lower arm mounting layer 231B, one end of the first detection wire 431 is connected to one of the paired first pads 311A. The other end of the first detection wire 431 is connected to the first lower arm detection layer 214B, the second lower arm detection layer 224B or the third lower arm detection layer 234B. In this way, the front surface electrodes 311 are electrically connected to the first detection layer 214, the second detection layer 224 or the third detection layer 234 via the first detection wires 431. For example, the first detection wires 431 are made of gold (Au).
  • As shown in FIGS. 16-20 (excluding FIG. 18), the back surface electrode 312 is provided on the entirety of the back surface 31B. A drain current flows through the back surface electrode 312. The back surface electrode 312 is electrically bonded to one of the first mounting layer 211, the second mounting layer 221 and the third mounting layer 231 via a first bonding layer 391. The first bonding layer 391 is electrically conductive. The first bonding layer 391 is sandwiched between the back surface electrode 312 and the first mounting layer 211, the second mounting layer 221 or the third mounting layer 231. For example, the first bonding layer 391 is made of lead-free solder mainly composed of tin. The first bonding layer 391 electrically connects each of the back surface electrodes 312 to one of the first mounting layer 211, the second mounting layer 221 and the third mounting layer 231.
  • As shown in FIGS. 15 and 18, the gate electrode 313 is provided on the front surface 31A. A gate voltage for driving each of the switching elements 31 is applied to the gate electrode 313. As shown in FIG. 15, in each of the switching elements 31 electrically bonded to the first upper arm mounting layer 211A, the second upper arm mounting layer 221A or the third upper arm mounting layer 231A, the gate electrode 313 is close to the paired second pads 311B of the front surface electrode 311. One end of a first gate wire 421, which is connected at its other end to the first upper arm gate layer 213A, the second upper arm gate layer 223A or the third upper arm gate layer 233A, is connected to the gate electrode 313. As shown in FIG. 18, in each of the switching elements 31 electrically bonded to the first lower arm mounting layer 211B, the second lower arm mounting layer 221B or the third lower arm mounting layer 231B, the gate electrode 313 is close to the paired first pads 311A of the front surface electrode 311. One end of a first gate wire 421, which is connected at its other end to the first lower arm gate layer 213B, the second lower arm gate layer 223B or the third lower arm gate layer 233B, is connected to the gate electrode 313. In this way, the gate electrodes 313 are electrically connected to the first gate layer 213, the second gate layer 223 or the third gate layer 233 via the first gate wires 421. For example, the first gate wires 421 are made of gold.
  • As shown in FIGS. 15-20, the insulating film 314 is provided on the front surface 31A. The insulating film 314 is electrically insulating. As viewed in the thickness direction z, the insulating film 314 surrounds the front surface electrode 311. The insulating film 314 may be formed by laminating a silicon dioxide (SiO2) layer, a silicon nitride (Si3N4) layer, and a polybenzoxazole (PBO) layer on the front surface 31A in the mentioned order. For the insulating film 314, a polyimide layer may be used instead of the polybenzoxazole layer. In FIGS. 15-20, the length from the edge 314A of the insulating film 314 to the front surface electrode 311 as viewed in the thickness direction z is indicated as a gap Gp in each of the switching elements 31. The gap Gp is a length along the first direction x1 or the second direction x2. The edge 314A is rectangular (square in the semiconductor device A10) as viewed in the thickness direction z. As viewed in the thickness direction z, the ratio of the length of the gap Gp to the length of one side of the edge 314 (shorter side when the edge 314 is rectangular) is set to 5% to 25%. The longer the gap Gp is, the higher the dielectric breakdown voltage of the switching element 31 is.
  • As shown in FIG. 3, the protective elements 32 are semiconductor elements electrically bonded to and aligned in the second direction x2 on each of the first mounting layer 211, the second mounting layer 221 and the third mounting layer 231. The protective elements 32 are rectangular as viewed in the thickness direction z. The protective elements 32 are arranged to be electrically connected to the switching elements 31, respectively. The protective elements 32 are electrically connected to both of the front surface electrodes 311 and the back surface electrodes 312 of the switching elements 31. Thus, each of the switching elements 31 and a corresponding one of the protective elements 32 forma parallel circuit. For example, the protective elements 32 are schottky-barrier diodes made by using a semiconductor material mainly composed of silicon carbide. In the semiconductor device A10, the protective elements 32 are 400 μm or less and preferably 150 μm or less in thickness. The breakdown voltage of the protective elements 32 is 1,200 V or more.
  • As shown in FIGS. 15-20, each of the protective elements 32 has a front surface 32A, a back surface 32B, a side surface 32C, an anode electrode 321, a cathode electrode 322 and an insulating film 323. The front surface 32A corresponds to the “second element front surface” as set forth in the appended claims of the present disclosure. The front surface 32A faces in the same direction in which the front surface 111 of the substrate 11 faces along the thickness direction z. The back surface 32B faces in the opposite direction of the front surface 32A. The protective elements 32 are electrically bonded to the first mounting layer 211, the second mounting layer 221 and the third mounting layer 231, with the back surfaces 32B facing the front surface 111. The side surface 32C is connected to both of the front surface 32A and the back surface 32B. The side surface 32C includes a plurality of sections (four sections in the semiconductor device A10) each facing in the first direction x1 or the second direction x2.
  • As shown in FIGS. 15-20, the anode electrode 321 is provided on the front surface 32A. The anode electrode 321 is electrically connected to the front surface electrode 311 of the switching element 31 with which that protective element 32 is associated.
  • As shown in FIGS. 16 and 19, the cathode electrode 322 is provided on the entirety of the back surface 32B. The cathode electrode 322 is electrically bonded to one of the first mounting layer 211, the second mounting layer 221 and the third mounting layer 231 via a second bonding layer 392. The second bonding layer 392 is electrically conductive. The second bonding layer 392 is sandwiched between the cathode electrode 322 and the first mounting layer 211, the second mounting layer 221 or the third mounting layer 231. The second bonding layer 392 is made of the same material as that for the first bonding layer 391. With the second bonding layer 392, the cathode electrode 322 is electrically connected, via the first mounting layer 211, the second mounting layer 221 or the third mounting layer 231, to the back surface electrode 312 of the switching element 31 with which the protective element 32 of that cathode electrode 322 is associated.
  • As shown in FIGS. 16 and 19, the insulating film 323 is provided on the front surface 32A. The insulating film 323 is electrically insulating. As shown in FIGS. 15 and 18, the insulating film 323 surrounds the anode electrode 321 as viewed in the thickness direction z. The insulating film 323 may be formed by laminating a silicon dioxide layer, a silicon nitride layer, and a polybenzoxazole layer on the front surface 31A in the mentioned order. For the insulating film 323, a polyimide layer may be used instead of the polybenzoxazole layer.
  • As shown in FIGS. 3 and 8, the thermistor 33 is an element electrically bonded to the thermistor mounting layer 215. For example, the thermistor 33 is an NTC (Negative Temperature Coefficient) thermistor. An NTC thermistor has the property of decreasing the resistance with increasing temperature. The thermistor 33 is used as a temperature detection sensor of the semiconductor device A10.
  • As shown in FIGS. 15-17, wires 41 are connected to the front surface electrodes 311 of switching elements 31 and the first lower arm mounting layer 211B, the second lower arm mounting layer 221B or the third lower arm mounting layer 231B. As shown in FIGS. 18-20, wires 41 are connected to the front surface electrodes 311 of switching elements 31 and the first electroconductive layer 212, the second electroconductive layer 222 or the third electroconductive layer 232. For example, the wires 41 are made of aluminum. The wires 41 are larger in diameter than the first gate wires 421 and the first detection wires 431.
  • As shown in FIGS. 15-17, in the switching elements 31 electrically bonded to the first upper arm mounting layer 211A, wires 41 are connected to the front surface electrodes 311 and the first lower arm mounting layer 211B. As shown in FIGS. 18-20, in the switching elements 31 electrically bonded to the first lower arm mounting layer 211B, wires 41 are connected to the front surface electrodes 311 and the first electroconductive layer 212. Thus, the front surface electrodes 311 of the switching elements 31 electrically bonded to the first mounting layer 211 are electrically connected to the first lower arm mounting layer 211B or the first electroconductive layer 212.
  • As shown in FIGS. 15-17, in the switching elements 31 electrically bonded to the second upper arm mounting layer 221A, wires 41 are connected to the front surface electrodes 311 and the second lower arm mounting layer 221B. As shown in FIGS. 18-20, in the switching elements 31 electrically bonded to the second lower arm mounting layer 221B, wires 41 are connected to the front surface electrodes 311 and the second electroconductive layer 222. Thus, the front surface electrodes 311 of the switching elements 31 electrically bonded to the second mounting layer 221 are electrically connected to the second lower arm mounting layer 221B or the second electroconductive layer 222.
  • As shown in FIGS. 15-17, in the switching elements 31 electrically bonded to the third upper arm mounting layer 231A, wires are connected to the front surface electrodes 311 and the third lower arm mounting layer 231B. As shown in FIGS. 18-20, in the switching elements 31 electrically bonded to the third lower arm mounting layer 231B, wires 41 are connected to the front surface electrodes 311 and the third electroconductive layer 232. Thus, the front surface electrodes 311 of the switching elements 31 electrically bonded to the third mounting layer 231 are electrically connected to the third lower arm mounting layer 231B or the third electroconductive layer 232.
  • As shown in FIGS. 15-20, the wires 41 extend in the first direction x1. Each of the wires 41 has a first bonding portion 411. The first bonding portions 411 are held in contact with the front surface electrodes 311 of the switching elements 31. The wires 41 for each of the switching elements 31 include a pair of inner wires 41A and a pair of outer wires 41B. The paired inner wires 41A are flanked by the paired outer wires 41B in the second direction x2.
  • With reference to FIGS. 15-17, description is given below of the configuration of the wires 41 for each of the switching elements 31 electrically bonded to the first upper arm mounting layer 211A, the second upper arm mounting layer 221A or the third upper arm mounting layer 231A. As shown in FIG. 17, the first bonding portions 411 of the paired inner wires 41A are held in contact with the paired first pads 311A of the front surface electrode 311. As shown in FIG. 16, the first bonding portions 411 of the paired outer wires 41B are held in contact with both of the paired first pads 311A and the paired second pads 311B of the front surface electrode 311. As shown in FIGS. 15 and 16, each of the first bonding portions 411 of the paired outer wires 41B has a first connect portion 411A, a second connect portion 411B and a joint portion 411C. The first connect portion 411A is held in contact with a f first pad 311A. The second connect portion 411B is held in contact with a second pad 311B. The joint portion 411C is sandwiched between the first connect portion 411A and the second connect portion 411B in the first direction x1. The joint portion 411C projects in the same direction in which the front surface 31A of the switching element 31 faces along the thickness direction z.
  • As shown in FIGS. 15 and 16, each of the wires 41 for each of the switching elements 31 electrically bonded to the first upper arm mounting layer 211A, the second upper arm mounting layer 221A or the third upper arm mounting layer 231A has a second bonding portion 412. The second bonding portion 412 is held in contact with the anode electrode 321 of the protective element 32. Thus, the anode electrodes 321 of the protective elements 32 electrically bonded to the first upper arm mounting layer 211A are electrically connected to both of the front surface electrodes 311 of the corresponding switching elements 31 and the first lower arm mounting layer 211B. The anode electrodes 321 of the protective elements 32 electrically bonded to the second upper arm mounting layer 221A are electrically connected to both of the front surface electrodes 311 of the corresponding switching elements 31 and the second lower arm mounting layer 221B. The anode electrodes 321 of the protective elements 32 electrically bonded to the third upper arm mounting layer 231A are electrically connected to both of the front surface electrodes 311 of the corresponding switching elements 31 and the third lower arm mounting layer 231B.
  • With reference to FIGS. 18-20, description is given below of the configuration of the wires 41 for each of the switching elements 31 electrically bonded to the first lower arm mounting layer 211B, the second lower arm mounting layer 221B or the third lower arm mounting layer 231B. As shown in FIG. 20, the first bonding portions 411 of the paired inner wires 41A are held in contact with the paired first pads 311A of the front surface electrode 311. As shown in FIG. 19, the first bonding portions 411 of the paired outer wires 41B are held in contact with both of the paired first pads 311A and the paired second pads 311B of the front surface electrode 311. As shown in FIGS. 18 and 19, each of the first bonding portions 411 of the paired outer wires 41B has a first connect portion 411A, a second connect portion 411B and a joint portion 411C. The first connect portion 411A is held in contact with a first pad 311A. The second connect portion 411B is held in contact with a second pad 311B. The joint portion 411C is sandwiched between the first connect portion 411A and the second connect portion 411B in the first direction x1. The joint portion 411C projects in the same direction in which the front surface 31A of the switching elements 31 faces along the thickness direction z.
  • As shown in FIGS. 18 and 19, each of the paired outer wires 41B for each of the switching elements 31 electrically bonded to the first lower arm mounting layer 211B, the second lower arm mounting layer 221B or the third lower arm mounting layer 231B has a second bonding portion 412. The second bonding portion 412 is held in contact with the anode electrode 321 of the protective element 32. Thus, the anode electrodes 321 of the protective elements 32 electrically bonded to the first lower arm mounting layer 211B are electrically connected to both of the front surface electrodes 311 of the corresponding switching elements 31 and the first electroconductive layer 212. The anode electrodes 321 of the protective elements 32 electrically bonded to the second lower arm mounting layer 221B are electrically connected to both of the front surface electrodes 311 of the corresponding switching elements 31 and the second electroconductive layer 222. The anode electrodes 321 of the protective elements 32 electrically bonded to the third lower arm mounting layer 231B are electrically connected to both of the front surface electrodes 311 of the corresponding switching elements 31 and the third electroconductive layer 232.
  • As shown in FIG. 18, a pair of auxiliary wires 46 are connected to the anode electrode 321 of each of the protective elements 32 electrically bonded to the first lower arm mounting layer 211B, the second lower arm mounting layer 221B or the third lower arm mounting layer 231B. The auxiliary wires 46 are connected at the other ends thereof to paired second pads 311B of the front surface electrode 311 of the switching element 31 with which the protective element 32 is associated. The auxiliary wires 46 are located between paired outer wires 41B in the second direction x2. The auxiliary wires 46 are made of the same material as that for the wires 41. The diameter of the auxiliary wires 46 are equal to that of the wires 41.
  • As shown in FIGS. 15-20, the moisture-resistant layer 51 covers the side surface 31C of switching elements 31. As the material for the moisture-resistant layer 51, an electrically insulating material having a high resistance to temperature cycling and a lower moisture permeability than the sealing resin 52 (silicone gel in the semiconductor device A10) is selected. As such an electrically insulating material for the moisture-resistant layer 51, polyimide and silicone gel are selected. The ratio of content by weight of polyimide to silicone gel in the moisture-resistant layer 51 is 1.5:1 to 7.0:1. That is, in the moisture-resistant layer 51, the weight of polyimide is larger than that of silicone gel. In the moisture-resistant layer 51, polyimide molecules and silicone gel molecules are mixed. Preferably, polyimide molecules and silicone gel molecules are uniformly dispersed throughout the moisture-resistant layer 51. This effectively prevents the moisture-resistant layer 51 from cracking due to temperature cycling, so that the moisture-resistant layer 51 maintains the function of preventing moisture intrusion. Although the moisture-resistant layer 51 consisting of polyimide and silicone gel alone is explained for the semiconductor device A10, other materials may be added to these materials to form the moisture-resistant layer 51. Further, although a mixture of polyimide and silicone gel is selected as the material for the moisture-resistant layer 51 in the semiconductor device A10, other materials having low moisture permeability may be selected. For example, the moisture-resistant layer 51 may be made of a mixture of polybenzoxazole and silicone gel.
  • An example of a method for forming the moisture-resistant layer 51 of the semiconductor device A10 is described below. A liquefied synthetic resin material containing polyimide, silicone gel and solvent is prepared. Note that the solvent is volatile. Then, the synthetic resin material is dropped with a dispenser onto the mounting layer (the first mounting layer 211, the second mounting layer 221 and the third mounting layer 231). As a result, the synthetic resin material spreads on the side surfaces 31C of the switching elements 31, so that the side surfaces 31C are covered with the synthetic rein material. Finally, the synthetic resin material is heat-cured to obtain the moisture-resistant layer 51. In this process, the solvent volatilizes. With this method, the moisture-resistant layer 51 covering the side surfaces 31C of the switching elements 31 is easily formed.
  • As shown in FIGS. 15-17, the moisture-resistant layer 51 is held in contact with one of the first upper arm mounting layer 211A, the second upper arm mounting layer 221A or the third upper arm mounting layer 231A and with the side surface 31C of at least one of the switching elements 31. In the thickness direction z, the moisture-resistant layer 51 extends to be spanned between the side surface 31C and the first upper arm mounting layer 211A or the second upper arm mounting layer 221A or the third upper arm mounting layer 231A, thereby crossing over the bonding layer 39 and the back surface electrode 312.
  • As shown in FIGS. 18-20, the moisture-resistant layer 51 is held in contact with the first lower arm mounting layer 211B, the second lower arm mounting layer 221B or the third lower arm mounting layer 231B and with the side surface 31C of switching elements 31. In the thickness direction z, the moisture-resistant layer 51 extends to be spanned between the side surface 31C and the first lower arm mounting layer 211B or the second lower arm mounting layer 221B or the third lower arm mounting layer 231B, thereby crossing over the bonding layer 39 and the back surface electrode 312.
  • Thus, the moisture-resistant layer 51 is held in contact with the first mounting layer 211, the second mounting layer 221 or the third mounting layer 231 and with at least one of the side surfaces 31C. In the thickness direction, the moisture-resistant layer 51 extends to be spanned between the first mounting layer 211, the second mounting layer 221 or the third mounting layer 231 and the side surface 31C.
  • As shown in FIGS. 15, 16, 18 and 19, the moisture-resistant layer 51 integrally covers the side surface 31C of a switching element 31 and the side surface 32C of the protective element 32 paired with that switching element 31 (the protective element 32 connected anti-parallel to the switching element 31). In the example shown in these figures, the moisture-resistant layer 51 is provided correspondingly to the pairs of switching elements 31 and protective element 32. That is, the moisture-resistant layer 51 is divided into a plurality of sections such that each section covers a pair of the side surface 31C of a switching element 31 and the side surface 32C of a protective element 32. Unlike this configuration, the moisture-resistant layer 51 may be configured to integrally cover the side surfaces 31 of a plurality of switching elements 31 on each of the first mounting layer 211, the second mounting layer 221 and the third mounting layer 231.
  • As shown in FIGS. 11 and 12, the sealing resin 52 is housed in a region surrounded by the case 70 and the heat sink 61. As shown in FIGS. 16, 17, 19 and 20, the sealing resin 52 covers both of the switching elements 31 and the moisture-resistant layer 51. The sealing resin 52 also covers the protective elements 32. It is preferable that the sealing resin 52 is an electrically insulating synthetic resin with excellent heat resistance and adhesion. For example, the sealing resin 52 is silicone gel mainly composed of thermosetting organopolysiloxane. The sealing resin 52 is exposed to the atmosphere.
  • As shown in FIGS. 11 and 12, the heat sink 61 is bonded to the back surface 112 of the substrate 11. In the semiconductor device A10, the heat sink 61 is bonded to each of the back surface 112 of the first substrate 11A, the back surface 112 of the second substrate 11B and the back surface 112 of the third substrate 11C via a heat transfer layer 62 and a substrate bonding layer 69 (both described later). For example, the heat sink 61 is made of a metal plate such as a copper plate. The surface of the metal plate may be plated with nickel. As shown in FIGS. 7-9, the heat sink 61 is provided with a plurality of support holes 611 at its four corners as viewed in the thickness direction z. Each of the support holes 611 penetrates the heat sink 61 in the thickness direction z. The support holes 611 are used to support the heat sink 61, which is bonded to the substrate 11, on the case 70.
  • As shown in FIGS. 11 and 12, the heat transfer layer 62 is disposed on the back surface 112 of the substrate 11. The heat transfer layer 62 is made of a metallic material such as a copper foil. The heat transfer layer 62 transfers the heat generated by driving the switching elements 31 to the heat sink 61.
  • The substrate bonding layer 69 is a bonding material interposed between the heat sink 61 and the heat transfer layer 62, as shown in FIGS. 11 and 12. In the semiconductor device A10, the substrate bonding layer 69 is made of lead-free solder mainly composed of tin. The substrate bonding layer 59 bonds the heat sink 61 to the substrate 11.
  • The case 70 is an electrically insulating member surrounding the substrate 11 as viewed in the thickness direction z, as shown in FIG. 3. The case 70 is in the form of a frame. The case 70 is made of an electrically insulating synthetic resin with excellent heat resistance such as PPS (polyphenylene sulfide). The case 70 has a pair of side walls 71, a pair of terminal seats 72, mount parts 73, a power supply terminal base 74 and an output terminal base 75.
  • As shown in FIGS. 2, 3, 5 and 6, the paired side walls 71 are spaced apart from each other in the first direction x1 and in the form of a groove. Each of the side walls 71 is arranged along both of the second direction x2 and the thickness direction z, and one end of each side wall in the thickness direction z is held in contact with the heat sink 61. Opposite ends of each side wall 71 in the second direction x2 are connected to the paired terminal seats 72. In one of the side walls 71, the first gate terminal 27A, the first detection terminal 281A, the power supply current detection terminal 282 and the paired thermistor terminals 29 are disposed. In the other side wall 71, the second gate terminal 27B and the second detection terminal 281B are disposed. As shown in FIGS. 8-10, the ends of these terminals that are close to the substrate 11 in the thickness direction z are supported on the side walls 71.
  • As shown in FIGS. 3, 8 and 9, the paired terminal seats 72 are spaced apart from each other in the second direction x2. Each of the terminal seats 72 is disposed along the second direction x2. To one of the terminal seats 72 is connected the power supply terminal base 74 that projects outward in the second direction x2, and a part of the power supply terminal 24 is supported on the terminal seat 72. To the other one of the terminal seats 72 is connected the output terminal base 75 that projects outward in the second direction x2, and apart of the output terminal 25 is supported on the terminal seat 72.
  • As shown in FIGS. 2, 8 and 9, the mount parts 73 are provided at four corners of the case 70 as viewed in the thickness direction z. Each of the mount parts 73 is provided with a mount hole 731 penetrating the mount part 73 in the thickness direction z. The positions of the mount holes 731 correspond to the support holes 611 provided in the heat sink 61. The heat sink 61 is supported on the case 70 by inserting fastening members such as pins into the mount holes 731 and the support holes 611.
  • As shown in FIGS. 2, 5 and 8, the power supply terminal base 74, along with the terminal seat 72 connected thereto, supports the power supply terminal 24. The power supply terminal base 74 includes a first terminal base 741 and a second terminal base 742. The first terminal base 741 and the second terminal base 742 are spaced apart from each other in the first direction x1. On the first terminal base 741 is supported a part of the first power supply terminal 24A, and the supported part is exposed outside the semiconductor device A10. On the second terminal base 742 is supported a part of the second power supply terminal 24B, and the supported part is exposed outside the semiconductor device A10. As shown in FIGS. 8 and 13, a nut 743 is disposed in each of the first terminal base 741 and the second terminal base 742. Each nut 743 corresponds in the thickness direction z to the coupling hole 241 provided in the first power supply terminal 24A or the second power supply terminal 24B. The fastening member such as a bolt inserted in the coupling hole 241 is in threaded engagement with a nut 743.
  • As shown in FIGS. 2, 6 and 9, the output terminal base 75, along with the terminal seat 72 connected thereto, supports the output terminal 25. The output terminal base 75 includes a first terminal base 751 and a second terminal base 752. The first terminal base 751 and the second terminal base 752 are spaced apart from each other in the first direction x1. On the first terminal base 751 is supported a part of the first output terminal 25A, and the supported part is exposed outside the semiconductor device A10. On the second terminal base 752 is supported a part of the second output terminal 25B, and the supported part is exposed outside the semiconductor device A10. As shown in FIGS. 9 and 14, a nut 753 is disposed in each of the first terminal base 751 and the second terminal base 752. Each nut 753 corresponds in the thickness direction z to the coupling hole 251 provided in the first output terminal 25A or the second output terminal 25B. The fastening member such as a bolt inserted in the coupling hole 251 is in threaded engagement with a nut 753.
  • As shown in FIGS. 2, 11 and 12, the top plate 79 closes the interior of the semiconductor device A10 defined by the heat sink 61 and the case 70. The top plate 79 is supported on the paired side walls 71 of the case 70, facing the front surface 111 of the substrate 11 and being spaced apart from the front surface 111 in the thickness direction z. The top plate 79 is made of an electrically insulating synthetic resin.
  • Next, the circuit configuration in the semiconductor device A10 is described with reference to FIG. 21.
  • As shown in FIG. 21, two switching circuits, namely an upper arm circuit 81 and a lower arm circuit 82 are formed in the semiconductor device A10. The upper arm circuit 81 may be made up of the first upper arm mounting layer 211A, the second upper arm mounting layer 221A, the third upper arm mounting layer 231A, and the switching elements 31 and the protective elements 32 electrically bonded to these mounting layers. The switching elements 31 and the protective elements 32 electrically bonded to these mounting layers are connected in parallel between the first power supply terminal 24A and the output terminal 25. The gate electrodes 313 of the switching elements 31 in the upper arm circuit 81 are connected in parallel to the first gate terminal 27A. The switching elements 31 in the upper arm circuit 81 are driven simultaneously by the application of a gate voltage to the first gate terminal 27A using a driving circuit such as a gate driver disposed outside the semiconductor device A10.
  • The front surface electrodes 311 of the switching elements 31 in the upper arm circuit 81 are connected in parallel to the first detection terminal 281A. The source current flowing through the switching elements 31 in the upper arm circuit 81 is inputted to a control circuit disposed outside the semiconductor device A10 via the first detection terminal 281A.
  • In the upper arm circuit 81, the voltage applied by the first power supply terminal 24A and the second power supply terminal 24B to the first upper arm mounting layer 211A, the second upper arm mounting layer 221A and the third upper arm mounting layer 231A is inputted to the control circuit disposed outside the semiconductor device A10 via the power supply current detection terminal 282.
  • The lower arm circuit 82 may be made up of the first lower arm mounting layer 211B, the second lower arm mounting layer 221B, the third lower arm mounting layer 231B, and the switching elements 31 electrically bonded to these mounting layers, and the protective elements 32 are connected in parallel between the output terminal 25 and the second power supply terminal 24B. The gate electrodes 313 of the switching elements 31 in the lower arm circuit 82 are connected in parallel to the second gate terminal 27B. The switching elements 31 in the lower arm circuit 82 are driven simultaneously by the application of a gate voltage to the second gate terminal 27B using a driving circuit such as a gate driver disposed outside the semiconductor device A10.
  • The front surface electrodes 311 of the switching elements 31 in the lower arm circuit 82 are connected in parallel to the second detection terminal 281B. The source current flowing through the switching elements 31 in the lower arm circuit 82 is inputted to a control circuit disposed outside the semiconductor device A10 via the second detection terminal 281B.
  • Alternating voltages of various frequencies are output from the output terminal 25 by connecting a DC power supply to the first power supply terminal 24A and the second power supply terminal 24B and driving the switching elements 31 in the upper arm circuit 81 and the lower arm circuit 82. The alternating voltage output from the output terminal 25 is supplied to a power supply target such as a motor.
  • The advantages of the semiconductor device A10 are described below.
  • With the configuration of the semiconductor device A10, the moisture-resistant layer 51 is held in contact with both of the mounting layer (the first mounting layer 211, the second mounting layer 221 and the third mounting layer 231) and the side surface 31C of the switching elements 31. In the thickness direction z, the moisture-resistant layer 51 extends to be spanned between the mounting layer and the side surface 31C. When moisture enters the sealing resin 52 due to the effect of high temperature and high humidity, a leakage current Lc is likely to be generated from the front surface electrode 311 of the switching element 31, as shown in FIG. 22. On the switching element 31, the leakage current Lc tries to flow along the front surface of the insulating film 314 and the side surface 31C. The provision of the moisture-resistant layer 51 makes the path of the leakage current Lc longer, making it difficult for the leakage current Lc to flow. Since the leakage current Lc is thus prevented from reaching the mounting layer, breakdown of the switching element 31 due to the flow of the leakage current Lc is prevented. Thus, the semiconductor device A10 operates stably under high temperature and high humidity conditions. When the switching element 31 or the protective element 32 has a relatively small thickness of 150 μm or less, the path of the leakage current Lc becomes relatively short. When a voltage of 1,200 V or more is applied to such a semiconductor device, the leakage current Lc flows relatively easily. Provision of the moisture-resistant layer 51 is particularly effective for such a relatively thin switching element 31.
  • In the comparative example B10 shown in FIG. 23, which does not include a moisture-resistant layer 51, the leakage current Lc is conducted to the mounting layer (the first mounting layer 211, the second mounting layer 221 and the third mounting layer 231) along the side surface 31C of the switching element 31. This causes a short circuit between the front surface electrode 311 and the back surface electrode 312 of the switching element 31, resulting in breakdown of the switching element 31.
  • It is preferable that the moisture-resistant layer 51 contains polyimide. Polyimide is an electrically insulating material that is resistant to temperature cycling and not easily affected by moisture. Thus, by containing polyimide, the moisture-resistant layer 51 reliably prevents the leakage current Lc from flowing along the side surface 31C as shown in FIG. 22 even under high temperature and high humidity conditions.
  • It is preferable that the moisture-resistant layer 51 contains silicone gel in addition to polyimide. Such a moisture-resistant layer 51 has a lower Young's modulus as compared with a moisture-resistant layer 51 made of polyimide alone. Thus, the moisture-resistant layer 51 easily follows the thermal strain of the switching element 31 during the use of the semiconductor device A10. This reduces the shearing stress acting on the switching element 31.
  • Moreover, containing polyimide and silicone gel in the moisture-resistant layer 51 enhances the resistance of the moisture-resistant layer 51 to temperature cycling. A semiconductor device A10 with a moisture-resistant layer 51 made of polyimide alone was subjected to a temperature cycling test in a range of −40 to 125° C. As a result, the semiconductor device A10 was broken after about 20 cycles. Presumably, a crack was formed in the moisture-resistant layer 5 l, and moisture entering through the crack caused the breakdown. A semiconductor device A10 with a moisture-resistant layer 51 made of polyimide and silicone gel was subjected to the same temperature cycling test, and the semiconductor device A10 was not broken even after 1000 cycles. This is because the Young's modulus of this moisture-resistant layer 51 is lower than that of the moisture-resistant layer 51 made of polyimide alone, and hence the shearing stress acting on the moisture-resistant layer 51 due to thermal expansion or contraction is reduced. Thus, it is preferable that the moisture-resistant layer 51 contains polyimide and silicone gel.
  • The semiconductor device A10 includes wires 41 connected to the front surface electrodes 311 of the switching elements 31, and the wires 41 extend in the first direction x1. Thus, the moisture-resistant layer 51 that covers the side surface 31C of the switching element 31 can be formed without being hindered by the wires 41.
  • The first bonding portion 411 of each of the paired outer wires 41B has the first connect portion 411A held in contact with the first pad 311A, the second connect portion 411B held in contact with the second pad 311B, and the joint portion 411C located between the first connect portion 411A and the second connect portion 411B. The joint portion 411C projects in the same direction in which the front surface 31A of the switching element 31 faces along the thickness direction z. As shown in FIGS. 16 and 19, it is preferable that the height H of the joint portion 411C in the thickness direction z from the front surface of the front surface electrode 311 of the switching element 31 to the top C of the joint portion 411C is not less than three times the diameter of the wires 41. For example, when the diameter of the wires 41 is 300 μm, it is preferable that the height H of the joint portion 411C is 900 μm or more. With such a configuration, the joint portion 411C functions as an elastic member capable of elastically deforming in the first direction x1 to reduce the shearing stress acting on the first connect portion 411A and the second connect portion 411B. Thus, detachment of the first bonding portion 411 from the front surface electrode 311 due to shearing stress is prevented. In the semiconductor device A10, the diameter of the wires 41 is 400 μm, and the height H of the joint portion 411C is 1,600 μm. Note that when the height H of the joint portion 411C in the semiconductor device A10 is 800 μm, at least one of the first connect portion 411A or the second connect portion 411B may be detached in the ΔTj power cycling test described later.
  • The semiconductor device A10 has the heat sink 61 bonded to the back surface 112 of the substrate 11. Thus, the heat generated at the switching elements 31 is efficiently dissipated outside the semiconductor device A10. In this case, it is preferable that the substrate 11 is made of a ceramic with excellent thermal conductivity (e.g. aluminum nitride).
  • FIGS. 24-50 show semiconductor devices A11 to A15 that are variations of the semiconductor device A10.
  • [First Variation]
  • A semiconductor device A11 according to a first variation of the semiconductor device A10 is described with reference to FIGS. 24 and 25. The semiconductor device A11 is an example in which the contact area of the moisture-resistant layer 51 with the switching element 31 is smaller than that in the foregoing semiconductor device A10. Note that FIG. 24 is a sectional view taken along the same plane as FIG. 16. FIG. 25 is a sectional view taken along the same plane as FIG. 19.
  • As shown in FIGS. 24 and 25, the moisture-resistant layer 51 covers a part of the side surface 31C of the switching element 31.
  • The advantages of the semiconductor device A11 are described below.
  • With the configuration of the semiconductor device A11, the moisture-resistant layer 51 is held in contact with both of the mounting layer (the first mounting layer 211, the second mounting layer 221 and the third mounting layer 231) and the side surface 31C of the switching elements 31. In the thickness direction z, the moisture-resistant layer 51 extends to be spanned between the mounting layer and the side surface 31C. Thus, the semiconductor device A11 also operates stably under high temperature and high humidity conditions.
  • [Second Variation]
  • A semiconductor device A12 according to a second variation of the semiconductor device A10 is described with reference to FIGS. 26-31. The semiconductor device A12 is an example in which the contact area of the moisture-resistant layer 51 with the switching element 31 is larger than that in the foregoing semiconductor device A10.
  • As shown in FIGS. 26-31, at the switching element 31, the moisture-resistant layer 51 is held in contact with both of the side surface 31C and the insulating film 314. The moisture-resistant layer 51 spans the edge 314A, as viewed in the thickness direction z, of the insulating film 314.
  • The advantages of the semiconductor device A12 are described below.
  • With the configuration of the semiconductor device A12, the moisture-resistant layer 51 is held in contact with both of the mounting layer (the first mounting layer 211, the second mounting layer 221 and the third mounting layer 231) and the side surface 31C of the switching elements 31. In the thickness direction z, the moisture-resistant layer 51 extends to be spanned between the mounting layer and the side surface 31C. Thus, the semiconductor device A12 also operates stably under high temperature and high humidity conditions.
  • At the switching element 31 of the semiconductor device A12, the moisture-resistant layer 51 is held in contact with both of the side surface 31C and the insulating film 314. The moisture-resistant layer 51 spans the edge 314A, as viewed in the thickness direction z, of the insulating film 314. Such a configuration makes the path of the leakage current Lc shown in FIG. 22 longer than that in the semiconductor device A10, making it more difficult for the leak current Lc to flow than in the semiconductor device A10. Moreover, since the moisture-resistant layer 51 covers the insulating film 314, the insulating film 314 is protected from external factors.
  • [Third Variation]
  • A semiconductor device A13 according to a third variation of the semiconductor device A10 is described with reference to FIGS. 32-37. The semiconductor device A13 is an example in which the contact area of the moisture-resistant layer 51 with the switching element 31 is larger than that in the foregoing semiconductor device A12.
  • As shown in FIGS. 32-37, at the switching element 31, the moisture-resistant layer 51 is held in contact with both of the side surface 31C and the insulating film 314. The moisture-resistant layer 51 spans the edge 314A, as viewed in the thickness direction z, of the insulating film 314. Moreover, the moisture-resistant layer 51 is held in contact with at least a part of the front surface electrode 311.
  • The advantages of the semiconductor device A13 are described below.
  • With the configuration of the semiconductor device A13, the moisture-resistant layer 51 is held in contact with both of the mounting layer (the first mounting layer 211, the second mounting layer 221 and the third mounting layer 231) and the side surface 31C of the switching elements 31. In the thickness direction z, the moisture-resistant layer 51 extends to be spanned between the mounting layer and the side surface 31C. Thus, the semiconductor device A13 also operates stably under high temperature and high humidity conditions.
  • At the switching element 31 of the semiconductor device A13, the moisture-resistant layer 51 is held in contact with both of the side surface 31C and the insulating film 314, and also in contact with at least a part of the front surface electrode 311. As shown in FIGS. 32 and 35, as viewed in the thickness direction z, the moisture-resistant layer 51 surrounds the front surface electrode 311 while overlapping with a part of the front surface electrode 311. This configuration improves the dielectric breakdown voltage of the side surface 31C as compared with that in the semiconductor device A12, making it more difficult for the leak current Lc to flow than in the semiconductor device A12. Moreover, since the moisture-resistant layer 51 covers the insulating film 314, the insulating film 314 is protected from external factors.
  • [Fourth Variation]
  • A semiconductor device A14 according to a fourth variation of the semiconductor device A10 is described with reference to FIGS. 38-43. The semiconductor device A14 is an example in which the contact area of the moisture-resistant layer 51 with the switching element 31 is larger than that in the foregoing semiconductor device A13.
  • As shown in FIGS. 38-43, at the switching element 31, the moisture-resistant layer 51 is held in contact with both of the side surface 31C and the insulating film 314. The moisture-resistant layer 51 spans the edge 314A, as viewed in the thickness direction z, of the insulating film 314. Moreover, the moisture-resistant layer 51 is held in contact with the front surface electrode 311 and at least a part of the first bonding portions 411 of the wires 41. Thus, the switching elements 31 are entirely covered with the moisture-resistant layer 51. However, the first bonding portions 411 are not completely covered with the moisture-resistant layer 51, and the upper ends of the first bonding portions 411 are exposed from the moisture-resistant layer 51. That is, the thickness of the moisture-resistant layer 51 covering the front surface 31A of the switching element 31 is smaller than the diameter of the wires 41.
  • As shown in FIGS. 38, 39, 41 and 42, the moisture-resistant layer 51 covers the entirety of the front surface of the protective element 32 associated with the switching element 31. However, the second bonding portions 412 of the wires 41 are not completely covered with the moisture-resistant layer 51, and the upper ends of the second bonding portions 411 are exposed from the moisture-resistant layer 51. That is, the thickness of the moisture-resistant layer 51 covering the front surface 32A of the protective element 32 is smaller than the diameter of the wires 41.
  • An example of a method for forming the moisture-resistant layer 51 of the semiconductor device A14 is described below. A liquefied synthetic resin material containing polyimide, silicone gel and solvent is prepared. Note that the solvent is volatile. Then, after the switching elements 31 and the protective elements 32 are electrically connected to the mounting layer on which these elements are mounted (the first mounting layer 211, the second mounting layer 221 and the third mounting layer 231), the synthetic resin material is dropped onto respective upper surfaces of a switching element 31 and a protective element 32 with a dispenser. Since the synthetic resin material has fluidity, it spreads over the entirety of the upper surface of the switching element 31 including the front surface electrode 311, the gate electrode 313 and the insulating film 314, and further spreads from the side surface 31C of the switching element 31 onto the mounting layer. Similarly, at the protective element 32, the entirety of the front surface of the protective element 32 is covered with the synthetic resin material. Thus, the entirety of the front surface of the switching element 31 is covered with the synthetic resin material. Due to the surface tension of the synthetic resin material, the thickness of the synthetic resin material on the upper surface of the switching element 31 becomes generally uniform. Finally, the synthetic resin material is heat-cured to obtain the moisture-resistant layer 51. In this process, the solvent volatilizes. With this method, the moisture-resistant layer 51 covering the switching element 31 and the protective element 32 is easily formed.
  • The advantages of the semiconductor device A14 are described below.
  • With the configuration of the semiconductor device A14, the moisture-resistant layer 51 is held in contact with both of the mounting layer (the first mounting layer 211, the second mounting layer 221 and the third mounting layer 231) and the side surface 31C of the switching elements 31. In the thickness direction z, the moisture-resistant layer 51 extends to be spanned between the mounting layer and the side surface 31C. Thus, the semiconductor device A14 also operates stably under high temperature and high humidity conditions.
  • At each of the switching elements 31, the moisture-resistant layer 51 is held in contact with both of the side surface 31C and the insulating film 314. The moisture-resistant layer 51 is also held in contact with the front surface electrode 311 and at least a part of the first bonding portions 411 of the wires 41. Since the entirety of the switching element 31 is covered with the moisture-resistant layer 51 in this way, moisture entering the sealing resin 52 is prevented from reaching the front surface of the switching element 31. Thus, dielectric breakdown of the switching elements 31 caused by the leakage current Lc shown in FIG. 22, which is due to the influence of moisture, is effectively prevented. Moreover, since the moisture-resistant layer 51 covers the insulating film 314, the insulating film 314 is protected from external factors.
  • At each of the switching elements 31, the paired outer wires 41B, each of which has the joint portion 411C of the first bonding portion 411 that projects in the thickness direction z, are arranged on the opposite sides of the paired inner wires 41A in the second direction x2. Thus, the synthetic resin material for forming the moisture-resistant layer 51 can be dropped from above the front surface 31A of the switching element 31 without interfering with the joint portion 411C. As shown in FIG. 38, in the semiconductor device A14, the joint portions 411C are provided only in the first bonding portions 411 of the paired outer wires 41B. It may be considered, as another example, to provide the joint portions 411C not only in the first bonding portions 411 of the paired outer wires 41B but also in the first bonding portions 411 of the paired inner wires 41A. With such a configuration, however, two adjacent joint portions 411C are located close to each other, which makes it difficult to drop the synthetic resin material for forming the moisture-resistant layer 51 onto the switching element 31. Moreover, when the synthetic resin material is dropped on the switching element 31, the synthetic resin material may rise to the upper end of the joint portions 411C. In such a case, since the Young's modulus of the moisture-resistant layer 51 is relatively high, heat generated from the switching elements 31 exerts a large shearing stress on the joint portions 411C. This may result in detachment of the first connect portions 411A and the second connect portions 411B of the first bonding portions 411 from the front surface electrode 311 of the switching element 31. Thus, in terms of the reliability of the semiconductor device A14, it is preferable that a larger distance is secured between two adjacent joint portions 411C in the second direction x2.
  • The moisture-resistant layer 51 also covers the entirety of the protective element 32 associated with the switching element 31 which the moisture-resistant layer covers. Thus, protective element 32 is effectively protected from external factors. On the other hand, the first bonding portions 411 are not completely covered with the moisture-resistant layer 51, and the upper ends of the first bonding portions 411 are exposed from the moisture-resistant layer 51. That is, the thickness of the moisture-resistant layer 51 covering the front surface 31A of the switching element 31 is smaller than the diameter of the wires 41. With this configuration, an excessively large shearing stress is less likely to act on the first bonding portions 411, as compared with the configuration in which the first bonding portions 411 are completely covered with the moisture-resistant layer 51. Thus, detachment of the first bonding portions 411 from the front surface electrode 311 of the switching element 31 is prevented, which enhances the reliability of the semiconductor device A14.
  • Next, with reference to FIG. 50, description is given of a favorable thickness of the moisture-resistant layer 51 in the semiconductor device A14. FIG. 50 shows the results of a H3TRB test and a ΔTj power cycling test with varying thicknesses of the moisture-resistant layer 51 of the semiconductor device A14. The thickness of the moisture-resistant layer 51 shown in FIG. 50 is the thickness at the corner of the insulating film 314 (i.e., the portion connected to both of the edge 314A and the side surface 31C) of a switching element 31. Before the H3TRB test is conducted, the semiconductor device A14 has been subjected to temperature cycles from −40 to 125° C. The number of the temperature cycles was 300. In the H3TRB test, the semiconductor device A14 was driven at a DC voltage of 1,360 V as explained later. In the ΔTj power cycling test, the temperature ΔTj of the first bonding layer 391 for electrically bonding the switching elements 31 to the mounting layer (the first mounting layer 211, the second mounting layer 221 and the third mounting layer 231) was set to 100° C. In light of this, the range of the temperature cycles in the ΔTj power cycling test was from 50 to 150° C.
  • The left vertical axis in FIG. 50 is for indicating the withstand time of the semiconductor device A14 in the H3TRB test. The “withstand time” means the time from the start of the test to the time when dielectric breakdown is observed in at least one of the switching elements 31 of the semiconductor device A14. The right vertical axis in FIG. 50 is for indicating the number of temperature cycles done in the ΔTj power cycling test before the first bonding portion 411 of a wire 41, connected to the front surface electrode 311 of a switching element 31, was detached from the front surface electrode 311 (hereinafter referred to as “ΔTj power cycle”). The desirable number of temperature cycles (or the standard value of the ΔTj power cycle, indicated in FIG. 50) is 15,000 times. The horizontal axis in FIG. 50 represents the thickness of the moisture-resistant layer 51.
  • As shown in FIG. 50, the withstand time of the semiconductor device A14 increases sharply when the thickness of the moisture-resistant layer 51 exceeds 10 μm. This indicates that the resistance to breakdown of the switching element 31 due to moisture intrusion (or reliability related to moisture absorption) improves with increasing thickness of the moisture-resistant layer 51. On the other hand, the ΔTj power cycle gradually reduces with increasing thickness of the moisture-resistant layer 51. This indicates that increasing the thickness of the moisture-resistant layer 51 leads to an increased risk of detachment of the first bonding portion 411 of the wire 41 from the front surface electrode 311 of the switching element 31 or detachment of the second bonding portion 412 of the wire 41 from the anode electrode 321 of the protective element 32. These test results reveal that preferable thickness of the moisture-resistant layer 51 is in the range from 40 to 200 μm. More preferable range of the thickness of the moisture-resistant layer 51 may be from 50 to 100 μm. Experiments have confirmed that the thickness of the moisture-resistant layer 51 on the upper surface of the switching element 31 is 1.2 times the thickness of the moisture-resistant layer 51 at the corners. Accordingly, the preferable thickness of the moisture-resistant layer 51 on the upper surface of the switching element 31 is from 48 to 240 μm, and more preferably, from 60 to 120 μm.
  • FIG. 51 shows the results (unit: h) of the H3TRB test performed on the semiconductor device A14 and a comparative example B10 that does not include the moisture-resistant layer 51 shown in FIG. 23. As described before, a semiconductor device determined to be acceptable in the H3TRB test (the device withstand time is 1000 h or more) is expected to operate stably under high temperature and high humidity conditions. In the H3TRB test, when the rating voltage is 1,700 V, the DC voltage for driving the semiconductor device A14 and the comparative example B10 is set to 1,360 V (80% of the rating voltage). As a result of the H3TRB test performed based on this DC voltage, the withstand time of the semiconductor device A14 was found to 1000 h or more, which is acceptable. Thus, the semiconductor device A14 is expected to operate stably under high temperature and high humidity conditions. On the other hand, the withstand time of the comparative example B10 was 10 to 500 h, which is not acceptable. The comparative example B10 is considered to be inferior to the semiconductor device A14 in terms of the capability of stable operation under high temperature and high humidity conditions.
  • As shown in FIG. 51, the insulation resistance reduction rate (unit: %) of the sealing resin 52 during the H3TRB test was 20% in the semiconductor device A14 and 84% in the comparative example B10. Presumably, the insulation resistance reduction rate of the sealing resin 52 shown in FIG. 51 were obtained because even when moisture enters the sealing resin 52 due to a high temperature and high humidity environment, the moisture-resistant layer 51 hinders the leakage current Lc shown in FIG. 22 from flowing along the side surfaces 31C of the switching element.
  • [Fifth Variation]
  • A semiconductor device A15 according to a fifth variation of the semiconductor device A10 is described with reference to FIGS. 44-49. The semiconductor device A15 is an example in which the thickness of the moisture-resistant layer 51 on the upper surface of a switching element 31 is larger than that in the foregoing semiconductor device A14.
  • As shown in FIGS. 44-49, at the switching elements 31, the moisture-resistant layer 51 covers both of the switching elements 31 and the first bonding portions 411 of the wires 41.
  • As shown in FIGS. 44, 45, 47 and 48, the moisture-resistant layer 51 covers the entirety of the front surface of the protective element 32 associated with the switching element 31 and the second bonding portions 412 of the wires 41 connected to the anode electrode 321 of the protective element 32.
  • The advantages of the semiconductor device A15 are described below.
  • With the configuration of the semiconductor device A15, the moisture-resistant layer 51 is held in contact with both of the mounting layer (the first mounting layer 211, the second mounting layer 221 and the third mounting layer 231) and the side surface 31C of switching elements 31. In the thickness direction z, the moisture-resistant layer 51 extends to be spanned between the mounting layer and the side surface 31C. Thus, the semiconductor device A15 also operates stably under high temperature and high humidity conditions.
  • At the switching element 31, the moisture-resistant layer covers both of the switching element 31 and the first bonding portions 411 of the wires 41. Since the entirety of the switching element 31 is covered with the moisture-resistant layer 51 in this way, moisture entering the sealing resin 52 is prevented from reaching the front surface 31A of the switching element 31. Thus, dielectric breakdown of the switching elements 31 caused by the leakage current Lc shown in FIG. 22, which is due to the influence of moisture, is effectively prevented. Moreover, since the moisture-resistant layer 51 covers the insulating film 314, the insulating film 314 is protected from external factors. In the semiconductor device A15 again, it is preferable that the thickness of the moisture-resistant layer 51 on the upper surface of the switching element 31 is from 48 to 240 μm.
  • Second Embodiment
  • A semiconductor device A20 according to a second embodiment of the present disclosure is described below with reference to FIGS. 52-57. In these figures, the elements that are identical or similar to those of the foregoing semiconductor device A10 are designated by the same reference signs as those used for the foregoing embodiment and, descriptions thereof are omitted.
  • The semiconductor device A20 differs from the foregoing semiconductor device A10 in that it includes clips 47 instead of the wires 41.
  • As shown in FIGS. 52-54, the clips 47 are electrically bonded to the front surface electrodes 311 of the switching elements 31 and the first lower arm mounting layer 211B, the second lower arm mounting layer 221B or the third lower arm mounting layer 231B. As shown in FIGS. 55-57, the clips 47 are electrically bonded to the front surface electrodes 311 of the switching elements 31 and the first electroconductive layer 212, the second electroconductive layer 222 or the third electroconductive layer. The clips 47 are formed by bending a thin metal plate such as a copper plate. As shown in FIGS. 52 and 55, the clips 47 are each in the form of a strip extending in the first direction x1 as viewed in the thickness direction z. As shown in FIGS. 53 and 56, the clips 47 have a hook-like shape as viewed in the second direction x2. As shown in FIGS. 53 and 56, the clips 47 are electrically bonded to an object such as the front surface electrode 311 by using a clip bonding layer 49. The clip bonding layer 49 is electrically conductive. For example, the clip bonding layer 49 is made of lead-free solder mainly composed of tin. To use the clip bonding layer 49, a plating layer of nickel or gold, for example, is applied to the front surface of the front surface electrode 311. In the semiconductor device A20, when the front surface electrode 311 is covered with the moisture-resistant layer 51, the clip bonding layer 49 and the plating layer are also covered with the moisture-resistant layer 51.
  • As shown in FIGS. 52-54, in the switching elements 31 electrically bonded to the first upper arm mounting layer 211A, the clips 47 are electrically bonded to the front surface electrodes 311 and the first lower arm mounting layer 211B. As shown in FIGS. 55-57, in the switching elements 31 electrically bonded to the first lower arm mounting layer 211B, the clips 47 are electrically bonded to the front surface electrodes 311 and the first electroconductive layer 212. Thus, the front surface electrodes 311 of the switching elements 31 electrically bonded to the first mounting layer 211 are electrically connected to the first lower arm mounting layer 211B or the first electroconductive layer 212.
  • As shown in FIGS. 52-54, in the switching elements 31 electrically bonded to the second upper arm mounting layer 221A, the clips 47 are electrically bonded to the front surface electrodes 311 and the second lower arm mounting layer 221B. As shown in FIGS. 55-57, in the switching elements 31 electrically bonded to the second lower arm mounting layer 221B, the clips 47 are electrically bonded to the front surface electrodes 311 and the second electroconductive layer 222. Thus, the front surface electrodes 311 of the switching elements 31 electrically bonded to the second mounting layer 221 are electrically connected to the second lower arm mounting layer 221B or the second electroconductive layer 222.
  • As shown in FIGS. 52-54, in the switching elements 31 electrically bonded to the third upper arm mounting layer 231A, the clips 47 are electrically bonded to the front surface electrodes 311 and the third lower arm mounting layer 231B. As shown in FIGS. 55-57, in the switching elements 31 electrically bonded to the third lower arm mounting layer 231B, the clips 47 are electrically bonded to the front surface electrodes 311 and the third electroconductive layer 232. Thus, the front surface electrodes 311 of the switching elements 31 electrically bonded to the third mounting layer 231 are electrically connected to the third lower arm mounting layer 231B or the third electroconductive layer 232.
  • With reference to FIGS. 52 and 53, description is given below of the configuration of the clips 47 for each of the switching elements 31 electrically bonded to the first upper arm mounting layer 211A, the second upper arm mounting layer 221A or the third upper arm mounting layer 231A. As shown in FIG. 53, each clip 47 is electrically bonded also to the anode electrode 321 of the protective element 32 associated with the switching element 31 by using the clip bonding layer 49. Thus, the anode electrode 321 of the protective element 32 electrically bonded to the first upper arm mounting layer 211A is electrically connected to both of the front surface electrode 311 of the corresponding switching element 31 and the first lower arm mounting layer 211B. The anode electrode 321 of the protective element 32 electrically bonded to the second upper arm mounting layer 221A is electrically connected to both of the front surface electrode 311 of the corresponding switching element 31 and the second lower arm mounting layer 221B. Also, the anode electrode 321 of the protective element 32 electrically bonded to the third upper arm mounting layer 231A is electrically connected to both of the front surface electrode 311 of the corresponding switching element 31 and the third lower arm mounting layer 231B.
  • As shown in FIGS. 52 and 53, each of the clips 47 has an opening 471 penetrating in the thickness direction z. The opening 471 is located between the front surface electrode 311 of the switching element 31 and the anode electrode 321 of the protective element 32 in the first direction x. As viewed in the thickness direction z, the edge 314A of the insulating film 314 of the switching element 31 is visible through the opening 471. When clips 47 are electrically bonded to the front surface electrodes 311 of the switching elements 31, most of the switching elements 31 are covered with the clips 47. By forming an opening 471 in each clip 47 at a location overlapping with the switching element 31 as viewed in the thickness direction, the synthetic resin material for forming the moisture-resistant layer 51 can be dropped under the clip 47. Thus, the synthetic resin material can be dropped uniformly over the entirety of the switching element 31. Although the semiconductor device A20 is described as having an opening 471 in each clip 47, a cutout penetrating in the thickness direction z may be formed, instead of the opening 471, in each clip 46 at a location overlapping with the switching element 31 as viewed in the thickness direction z.
  • With reference to FIGS. 55 and 56, description is given below of the configuration of the clips 47 for each of the switching elements 31 electrically bonded to the first lower arm mounting layer 211B, the second lower arm mounting layer 221B or the third lower arm mounting layer 231B. As shown in FIG. 56, each clip 47 is electrically bonded also to the anode electrode 321 of the protective element 32 associated with the switching element 31 by using the clip bonding layer 49. Thus, the anode electrode 321 of the protective element 32 electrically bonded to the first lower arm mounting layer 211B is electrically connected to both of the front surface electrode 311 of the corresponding switching element 31 and the first electroconductive layer 212. The anode electrode 321 of the protective element 32 electrically bonded to the second lower arm mounting layer 221B is electrically connected to both of the front surface electrode 311 of the corresponding switching element 31 and the second electroconductive layer 222. Also, the anode electrode 321 of the protective element 32 electrically bonded to the third lower arm mounting layer 231B is electrically connected to both of the front surface electrode 311 of the corresponding switching element 31 and the third electroconductive layer 232. Since the clip 47 is electrically bonded to the anode electrode 321, the paired auxiliary wires 46 shown in FIG. 18 are not connected to the anode electrode 321 in the semiconductor device A20.
  • As shown in FIGS. 55 and 56, each of the clips 47 has a pair of openings 471 penetrating in the thickness direction z. The paired openings 471 are located on the opposite sides of the front surface electrode 311 of the switching element 31 in the first direction x1. As viewed in the thickness direction z, the edge 314A of the insulating film 314 of the switching element 31 is visible through the paired openings 471.
  • The advantages of the semiconductor device A20 are described below.
  • With the configuration of the semiconductor device A20, the moisture-resistant layer 51 is held in contact with both of the side surfaces 31C of the switching elements 31 and the first mounting layer 211, the second mounting layer 221 or the third mounting layer 231. In the thickness direction, the moisture-resistant layer 51 extends to be spanned between the first mounting layer 211, the second mounting layer 221 or the third mounting layer 231 and the side surfaces 31C. Thus, the semiconductor device A20 also operates stably under high temperature and high humidity conditions.
  • The configuration of the moisture-resistant layer 51 of the semiconductor device A20 is the same as that of the semiconductor device A10. Note however that the configuration of the moisture-resistant layer 51 in the semiconductor devices A11 to A15 may be employed in the semiconductor device A20.
  • The semiconductor device A20 has clips 47 instead of the wires 41. The cross sectional area (the area in cross section along the second direction x2) of the clip 47 is larger than that of the wires 41. Thus, the electric resistance of the clip 47 is lower than that of the wires 41. Thus, the parasitic resistance of the semiconductor device A20 is lower than that of the semiconductor device A10, so that the power loss of the semiconductor device A20 is reduced as compared with the semiconductor device A10.
  • Since the cross sectional area of the clip 47 is larger than that of the wires 41, the clip 47 conducts more heat in the first direction x1 than the wires 41. Thus, heat generated from the switching elements 31 is dissipated more efficiently. For example, on the first substrate 11A, the heat generated from the switching elements 31 is likely to be accumulated in the first upper arm mounting layer 211A that constitutes the upper arm circuit 81 shown in FIG. 21. The clips 47 efficiently dissipate the heat accumulated in the first upper arm mounting layer 211A to the first lower arm mounting layer 211B and the first electroconductive layer 212.
  • The number of the switching elements electrically bonded to each of the first mounting layer 211, the second mounting layer 221 and the third mounting layer 231 can be set appropriately in accordance with the required power conversion. The first mounting layer 211, the second mounting layer 221 and the third mounting layer 231 are examples of a “mounting layer” as set forth in the appended claims of the present disclosure. The number of sections constituting the “mounting layer” is not limited to six as is in the present disclosure, and may be set appropriately.
  • The foregoing embodiments show the example in which the moisture-resistant layer 51 covers the switching elements 31 and the protective elements 32 connected anti-parallel to the switching elements 31. However, in a semiconductor device that does not use the protective elements 32 but uses the switching elements 31 alone (the configuration that does not use an external free wheeling diode), the moisture-resistant layer 51 may cover the switching elements 31. Further, the present disclosure is applicable not only to switching elements but also to rectifier elements. For example, the present disclosure is applicable to a semiconductor device that includes a plurality of schottky-barrier diodes. In this case, the configuration such as the material, thickness or formation area of the moisture-resistant layer 51 is the same as that of the foregoing embodiments.
  • In the foregoing embodiments, as one example, the semiconductor device includes a substrate 11 on which electrically conductive members (the mounting layer and the electroconductive layer) made of a thin metal film are disposed, and the switching elements 31 electrically bonded to the electrically conductive members. The present disclosure is not limited to such an example and also applicable to a resin package-type semiconductor device that includes a lead frame on which elements such as switching elements or rectifier elements are electrically bonded and resin-molded. Since such a semiconductor device also has a risk of moisture intrusion through the sealing resin, covering the entire surfaces or side surfaces of the switching elements or rectifier elements with the moisture-resistant layer according to the present disclosure provides the same advantages. Note that the connection structure by wire bonding using the wires 41 in the semiconductor device A10 or the connection structure using a thin metal plate or clips 47 in the semiconductor device A20 is also applicable to a resin package-type semiconductor device.
  • The present disclosure is not limited to foregoing embodiments. The specific configuration of each part of the present disclosure may be varied in many ways.
  • The present disclosure at least includes the configurations related to the following clauses in addition to the configurations as set forth in the appended claims.
  • Clause 1.
  • A semiconductor device comprising:
  • a first electroconductive layer;
  • a second electroconductive layer spaced apart from the first electroconductive layer;
  • a semiconductor element including a semiconductor layer, a front surface electrode provided on an upper surface of the semiconductor layer, and a back surface electrode provided on a lower surface of the semiconductor layer, the semiconductor element being mounted on the first electroconductive layer with the back surface electrode electrically connected to the first electroconductive layer;
  • a connection structure electrically connected to the front surface electrode and the second electroconductive layer;
  • a first insulating layer covering at least a side surface of the semiconductor element; and
  • a second insulating layer covering the first insulating layer,
  • wherein the first insulating layer is made of a material having a lower moisture permeability than the second insulating layer. The first insulating layer functions as a barrier film for preventing moisture intrusion.
  • Clause 2.
  • The semiconductor device according to clause 1, wherein the first insulating layer covers an entirety of the semiconductor element.
  • Clause 3.
  • The semiconductor device according to clause 1, wherein the connection structure includes a connecting portion held in contact with the front surface electrode, and
  • the first insulating layer covers an entirety of the semiconductor element except the connecting portion.
  • Clause 4.
  • The semiconductor device according to clause 1, wherein the first insulating layer is from 40 to 200 μm in thickness at a corner located between an upper surface and the side surface of the semiconductor element, and
  • the first insulating layer is from 48 to 240 μm in thickness on the upper surface of the semiconductor element.
  • Clause 5.
  • The semiconductor device according to clause 4, wherein the first insulating layer is from 50 to 100 μm in thickness at the corner located between the upper surface and the side surface of the semiconductor element, and
  • the first insulating layer is from 60 to 120 μm in thickness on the upper surface of the semiconductor element.
  • Clause 6.
  • The semiconductor device according to clause 1, wherein the connection structure includes a connection structure using a wire, and
  • a thickness of the first insulating layer on an upper surface of the semiconductor element is smaller than a diameter of the wire.
  • Clause 7.
  • The semiconductor device according to clause 6, wherein the wire includes a connecting portion held in contact with the front surface electrode, and
  • the thickness of the first insulating layer on the upper surface of the semiconductor element is smaller than a height of the connecting portion (a distance from a front surface of the front surface electrode to a top of the connecting portion). That is, the top of the connecting portion is exposed from the first insulating layer. The connecting portion is crushed with a wedge tool during a bonding process, and the height of the connecting portion is smaller than the diameter of the wire.
  • Clause 8.
  • The semiconductor device according to clause 1, wherein the semiconductor layer is 400 μm or less in thickness.
  • Clause 9.
  • The semiconductor device according to clause 8, wherein the semiconductor layer is 150 μm or less in thickness.
  • Clause 10.
  • The semiconductor device according to clause 1, wherein the semiconductor element further comprises a voltage withstanding structure including an insulating layer covering an upper surface of the semiconductor layer and surrounding an edge of the front surface electrode, and the first insulating layer covers the voltage withstanding structure. In the voltage withstanding structure, an oxide film or a nitride film is formed on the semiconductor layer, and a layer such as a polyimide layer or a polybenzoxazole layer is formed thereon as the insulating layer.
  • Clause 11.
  • The semiconductor device according to clause 1, wherein the first insulating layer contains a synthetic resin that is polyimide or polybenzoxazole.
  • Clause 12.
  • The semiconductor device according to clause 11, wherein the first insulating layer contains silicone gel.
  • Clause 13.
  • The semiconductor device according to clause 12, wherein the synthetic resin and the silicone gel are uniformly dispersed in the first insulating layer.
  • Clause 14.
  • The semiconductor device according to clause 12 or 13, wherein a content by weight of the synthetic resin in the first insulating layer is larger than that of the silicone gel.
  • Clause 15.
  • The semiconductor device according to clause 14, wherein the ratio of content by weight of the synthetic resin to the silicone gel in the first insulating layer is from 1.5:1 to 7.0:1.
  • Clause 16.
  • The semiconductor device according to clause 1, wherein the connection structure includes a connection structure using a wire and a connection structure using a thin metal plate.
  • Clause 17.
  • The semiconductor device according to clause 1, wherein the semiconductor layer is made of a semiconductor material mainly composed of silicon carbide.
  • Clause 18
  • The semiconductor device according to clause 17, wherein the semiconductor element includes a MOSFET or a schottky-barrier diode.
  • Clause 19.
  • The semiconductor device according to clause 1, wherein breakdown voltage of the protective element is 1,200 V or more.
  • Clause 20.
  • The semiconductor device according to clause 1, wherein the first electroconductive layer and the second electroconductive layer are made of a lead frame, and
  • the second insulating layer comprises a resin package sealing the first electroconductive layer, the second electroconductive layer, the semiconductor element and the connection structure.
  • Clause 21.
  • The semiconductor device according to clause 1, wherein the first electroconductive layer and the second electroconductive layer comprise a metal layer disposed on an insulating substrate, and
  • the second insulating layer includes a resin package sealing the insulating substrate, the first electroconductive layer, the second electroconductive layer, the semiconductor element and the connection structure. The sealing resin contains silicone gel.
  • Clause 22.
  • The semiconductor device according to clause 1, wherein the second insulating layer has a front surface exposed to outside air (atmosphere).
  • Clause 23.
  • A method for manufacturing a semiconductor device as set forth in any one of clauses 1 to 22, the method comprising the steps of:
  • preparing a synthetic resin material containing: a material having a lower moisture permeability than a material forming the second insulating layer, or a precursor thereof; and a volatile solvent,
  • electrically connecting the back surface electrode to the first electroconductive layer,
  • dropping the synthetic resin material onto an upper surface of the semiconductor element to cover the semiconductor element with the synthetic resin material, and
  • heat-curing the synthetic resin material with the semiconductor element covered with the synthetic resin material, to thereby form the first insulating layer. Before the step of heat-curing the synthetic resin material, the synthetic resin material does not need to have the function of the first insulating layer. It is only necessary that the synthetic resin material has the function of the first insulating layer after it is heat-cured. For example, polyimide is dissolved in the solvent in the state of a precursor, and it becomes polyimide through “imidization” after heat-curing, to thereby have the function as the first insulating layer.
  • Clause 24.
  • The method for manufacturing the semiconductor device according to clause 23, further comprising the step of connecting the connection structure to the front surface electrode and the second electroconductive layer before the step of covering the semiconductor element with the synthetic resin material.

Claims (17)

1. A semiconductor device comprising:
a substrate including a front surface facing in a thickness direction;
a mounting layer that is electrically conductive and disposed on the front surface;
a plurality of switching elements each of which includes a first element front surface facing in a same direction in which the front surface faces along the thickness direction, a first element back surface facing in an opposite direction of the first element front surface, and a first element side surface connected to both of the first element front surface and the first element back surface, each switching element being electrically bonded to the mounting layer with the first element back surface facing the front surface;
a moisture-resistant layer that covers the first element side surface of at least one element; and
a sealing resin that covers the switching elements and the moisture-resistant layer,
wherein the moisture-resistant layer is held in contact with the mounting layer and the first element side surface so as to be spanned between the mounting layer and the first element side surface in the thickness direction.
2. The semiconductor device according to claim 1, wherein the sealing resin comprises silicone gel.
3. The semiconductor device according to claim 2, wherein the moisture-resistant layer comprises polyimide.
4. The semiconductor device according to claim 3, wherein the moisture-resistant layer comprises silicone gel.
5. The semiconductor device according to claim 3 or 1, wherein the mounting layer includes an upper arm mounting layer and a lower arm mounting layer spaced apart from each other in a first direction perpendicular to the thickness direction,
the switching elements are electrically bonded to the upper arm mounting layer and the lower arm mounting layer, and
on the upper arm mounting layer and the lower arm mounting layer, the switching elements are aligned in a second direction perpendicular to the thickness direction and the first direction.
6. The semiconductor device according to claim 5, wherein each of the switching elements includes a front surface electrode provided on the first element front surface and an insulating film provided on the first element front surface, the insulating film surrounding the front surface electrode as viewed in the thickness direction, and
the moisture-resistant layer is held in contact with the first element side surface and the insulating film and extends over an edge of the insulating film as viewed in the thickness direction.
7. The semiconductor device according to claim 6, wherein the moisture-resistant layer is held in contact with at least a part of the front surface electrode.
8. The semiconductor device according to claim 7, further comprising:
an electroconductive layer disposed on the front surface and located opposite to the upper arm mounting layer across the lower arm mounting layer in the first direction, and
a plurality of wires each connected to the front surface electrode and one of the lower arm mounting layer or the electroconductive layer,
wherein each of the wires includes a first bonding portion held in contact with the front surface electrode, and
the moisture-resistant layer is held in contact with at least a part of the first bonding portion.
9. The semiconductor device according to claim 8, wherein the wires extend in the first direction.
10. The semiconductor device according to claim 9, wherein each of the front surface electrodes includes a pair of first pads spaced apart from each other in the second direction and a pair of second pads spaced apart from each other in the second direction, the paired second pads being located opposite to the lower arm mounting layer or the electroconductive layer across the paired first pads in the first direction,
in each of the switching elements, the wires include a pair of inner wires having the first bonding portions held in contact with the first pads, and a pair of outer wires having the first bonding portions held in contact with both of the first pads and the second pads, and
the paired outer wires are disposed on opposite sides of the paired inner wires in the second direction.
11. The semiconductor device according to claim 10, wherein each of the first bonding portions of the paired outer wires includes a first connect portion held in contact with the first pad, a second connect portion held in contact with the second pad, and a joint portion sandwiched between the first connect portion and the second connect portion in the first direction, and
the joint portion projects in a same direction in which the first element front surface faces along the thickness direction.
12. The semiconductor device according to claim 8, further comprising protective elements electrically bonded to the upper arm mounting layer and the lower arm mounting layer and electrically connected to the front surface electrodes, respectively,
wherein each of the protective elements includes a second element front surface facing in a same direction in which the front surface faces along the thickness direction, and an anode electrode provided on the second element front surface, and
at least one of the wires connected to the front surface electrode is connected to the anode electrode.
13. The semiconductor device according to claim 12, wherein the moisture-resistant layer covers the protective elements.
14. The semiconductor device according to claim 8, wherein the substrate includes a first substrate and a second substrate spaced apart from each other in the second direction,
on the front surface of each of the first substrate and the second substrate is disposed a section of the upper arm mounting layer, a section of the lower arm mounting layer and a section of the electroconductive layer, and
the semiconductor device further comprises a first power supply terminal electrically connected to the section of the upper arm mounting layer disposed on the first substrate, a second power supply terminal electrically connected to the section of the electroconductive layer disposed on the first substrate, and an output terminal electrically connected to the section of the lower arm mounting layer disposed on the second substrate.
15. The semiconductor device according to claim 14, further comprising a connecting electroconductive member including a first part, a second part and a third part and extending in the second direction,
the section of the upper arm mounting layer disposed on the first substrate and the section of the upper arm mounting layer disposed on the second substrate are electrically connected to each other via the first part,
the section of the lower arm mounting layer disposed on the first substrate and the section of the lower arm mounting layer disposed on the second substrate are electrically connected to each other via the second part, and
the section of the electroconductive layer disposed on the first substrate and the section of the electroconductive layer disposed on the second substrate are electrically connected to each other via the third part.
16. The semiconductor device according to claim 15, wherein each of the first substrate and the second substrate includes a back surface facing in an opposite direction of the front surface along the thickness direction, and
the semiconductor device further comprises a heat sink bonded to both of the back surface of the first substrate and the back surface of the second substrate.
17. The semiconductor device according to claim 16, further comprising a frame-like case surrounding the substrate as viewed in the thickness direction, wherein
the first power supply terminal, the second power supply terminal, the output terminal and the heat sink are supported on the case, and
the sealing resin is housed in a region surrounded by the case and the heat sink.
US16/492,307 2017-04-20 2018-04-18 Semiconductor device Active 2038-09-22 US11233037B2 (en)

Applications Claiming Priority (7)

Application Number Priority Date Filing Date Title
JP2017-083370 2017-04-20
JPJP2017-083370 2017-04-20
JP2017083370 2017-04-20
JP2018078529A JP7163054B2 (en) 2017-04-20 2018-04-16 semiconductor equipment
JP2018-078529 2018-04-16
JPJP2018-078529 2018-04-16
PCT/JP2018/015987 WO2018194090A1 (en) 2017-04-20 2018-04-18 Semiconductor device

Related Parent Applications (1)

Application Number Title Priority Date Filing Date
PCT/JP2018/015987 A-371-Of-International WO2018194090A1 (en) 2017-04-20 2018-04-18 Semiconductor device

Related Child Applications (1)

Application Number Title Priority Date Filing Date
US17/644,452 Continuation US11776936B2 (en) 2017-04-20 2021-12-15 Semiconductor device

Publications (2)

Publication Number Publication Date
US20210134762A1 true US20210134762A1 (en) 2021-05-06
US11233037B2 US11233037B2 (en) 2022-01-25

Family

ID=63855922

Family Applications (3)

Application Number Title Priority Date Filing Date
US16/492,307 Active 2038-09-22 US11233037B2 (en) 2017-04-20 2018-04-18 Semiconductor device
US17/644,452 Active US11776936B2 (en) 2017-04-20 2021-12-15 Semiconductor device
US18/455,971 Pending US20230402432A1 (en) 2017-04-20 2023-08-25 Semiconductor device

Family Applications After (2)

Application Number Title Priority Date Filing Date
US17/644,452 Active US11776936B2 (en) 2017-04-20 2021-12-15 Semiconductor device
US18/455,971 Pending US20230402432A1 (en) 2017-04-20 2023-08-25 Semiconductor device

Country Status (4)

Country Link
US (3) US11233037B2 (en)
JP (2) JP2022186839A (en)
CN (1) CN117393509A (en)
WO (1) WO2018194090A1 (en)

Cited By (2)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
USD976852S1 (en) * 2020-04-24 2023-01-31 Industrial Technology Research Institute Power module
US12068274B2 (en) * 2019-12-05 2024-08-20 Infineon Technologies Ag Semiconductor die being connected with a clip and a wire which is partially disposed under the clip

Families Citing this family (6)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US11233037B2 (en) * 2017-04-20 2022-01-25 Rohm Co., Ltd. Semiconductor device
JP7334655B2 (en) * 2020-03-06 2023-08-29 三菱電機株式会社 semiconductor equipment
JP7491043B2 (en) 2020-05-13 2024-05-28 富士電機株式会社 Semiconductor Module
JP7508322B2 (en) 2020-09-29 2024-07-01 株式会社日立製作所 Power conversion unit, power conversion device, and method for inspecting power conversion unit
EP4102563A4 (en) * 2021-02-19 2023-06-21 Huawei Digital Power Technologies Co., Ltd. Encapsulation structure, power electrical control system and manufacturing method
CN118176581A (en) * 2021-11-05 2024-06-11 罗姆股份有限公司 Semiconductor module

Family Cites Families (14)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
JPS5521175A (en) * 1978-08-02 1980-02-15 Nec Home Electronics Ltd Semiconductor device
JPS63143850A (en) 1986-12-08 1988-06-16 Fuji Electric Co Ltd Semiconductor device
JPH01261850A (en) 1988-04-13 1989-10-18 Hitachi Ltd Resin-sealed semiconductor device
JPH0730015A (en) * 1993-07-14 1995-01-31 Hitachi Ltd Semiconductor module and manufacture thereof
JP4471823B2 (en) 2004-12-06 2010-06-02 三菱電機株式会社 Power semiconductor device
EP2998992B1 (en) * 2011-06-27 2019-05-01 Rohm Co., Ltd. Semiconductor module
JP5570476B2 (en) 2011-07-05 2014-08-13 三菱電機株式会社 Semiconductor device and manufacturing method of semiconductor device
JP2013183038A (en) 2012-03-02 2013-09-12 Mitsubishi Electric Corp Semiconductor device
WO2014097798A1 (en) * 2012-12-18 2014-06-26 富士電機株式会社 Semiconductor device
JP5975911B2 (en) * 2013-03-15 2016-08-23 ルネサスエレクトロニクス株式会社 Semiconductor device
JP6005306B2 (en) 2014-04-28 2016-10-12 三菱電機株式会社 Semiconductor device
JP2016139691A (en) 2015-01-27 2016-08-04 三菱電機株式会社 Semiconductor device
EP3314656B1 (en) 2015-06-23 2021-08-04 DANA TM4 Inc. Physical topology for a power converter
US11233037B2 (en) * 2017-04-20 2022-01-25 Rohm Co., Ltd. Semiconductor device

Cited By (2)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US12068274B2 (en) * 2019-12-05 2024-08-20 Infineon Technologies Ag Semiconductor die being connected with a clip and a wire which is partially disposed under the clip
USD976852S1 (en) * 2020-04-24 2023-01-31 Industrial Technology Research Institute Power module

Also Published As

Publication number Publication date
US11233037B2 (en) 2022-01-25
US20220108977A1 (en) 2022-04-07
CN117393509A (en) 2024-01-12
JP2022186839A (en) 2022-12-15
US11776936B2 (en) 2023-10-03
US20230402432A1 (en) 2023-12-14
WO2018194090A1 (en) 2018-10-25
JP2024101067A (en) 2024-07-26

Similar Documents

Publication Publication Date Title
US11776936B2 (en) Semiconductor device
CN110447099B (en) Semiconductor device with a semiconductor layer having a plurality of semiconductor layers
US9572291B2 (en) Semiconductor device and method for manufacturing same
TW498550B (en) Semiconductor device
US10861833B2 (en) Semiconductor device
US8546926B2 (en) Power converter
US20120235293A1 (en) Semiconductor device including a base plate
CN113451273B (en) Semiconductor device with a semiconductor device having a plurality of semiconductor chips
CN104620372A (en) Semiconductor device
JP2913247B2 (en) Power semiconductor module and inverter device for vehicle
JP6248803B2 (en) Power semiconductor module
US20130256920A1 (en) Semiconductor device
US11887902B2 (en) Semiconductor device
US20240030080A1 (en) Semiconductor device
US11908824B2 (en) Semiconductor package, method of manufacturing the same and metal bridge applied to the semiconductor package
US11984386B2 (en) Semiconductor device
US11127714B2 (en) Printed board and semiconductor device
US20230132511A1 (en) Semiconductor device
US20230369183A1 (en) Semiconductor apparatus and method for manufacturing semiconductor apparatus
WO2023243278A1 (en) Semiconductor device
US20240006402A1 (en) Semiconductor device
CN113363231B (en) Semiconductor device with a semiconductor device having a plurality of semiconductor chips
US20240055355A1 (en) Semiconductor apparatus
US20240234361A9 (en) Semiconductor device
EP4120336A1 (en) A semiconductor power module with two different potting materials and a method for fabricating the same

Legal Events

Date Code Title Description
AS Assignment

Owner name: ROHM CO., LTD., JAPAN

Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNORS:HAYASHI, KENJI;SUZAKI, AKIHIRO;MATSUO, MASAAKI;AND OTHERS;SIGNING DATES FROM 20190628 TO 20190702;REEL/FRAME:050313/0886

FEPP Fee payment procedure

Free format text: ENTITY STATUS SET TO UNDISCOUNTED (ORIGINAL EVENT CODE: BIG.); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY

STPP Information on status: patent application and granting procedure in general

Free format text: RESPONSE TO NON-FINAL OFFICE ACTION ENTERED AND FORWARDED TO EXAMINER

STPP Information on status: patent application and granting procedure in general

Free format text: NOTICE OF ALLOWANCE MAILED -- APPLICATION RECEIVED IN OFFICE OF PUBLICATIONS

STPP Information on status: patent application and granting procedure in general

Free format text: PUBLICATIONS -- ISSUE FEE PAYMENT VERIFIED

STCF Information on status: patent grant

Free format text: PATENTED CASE