US20200168741A1 - Manufacturing method of flexible tft backplane and flexible tft backplane - Google Patents
Manufacturing method of flexible tft backplane and flexible tft backplane Download PDFInfo
- Publication number
- US20200168741A1 US20200168741A1 US16/090,191 US201816090191A US2020168741A1 US 20200168741 A1 US20200168741 A1 US 20200168741A1 US 201816090191 A US201816090191 A US 201816090191A US 2020168741 A1 US2020168741 A1 US 2020168741A1
- Authority
- US
- United States
- Prior art keywords
- film
- layer
- via hole
- insulating layer
- carbon nanotubes
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Granted
Links
- 238000004519 manufacturing process Methods 0.000 title claims abstract description 51
- 239000000758 substrate Substances 0.000 claims abstract description 77
- OKTJSMMVPCPJKN-UHFFFAOYSA-N Carbon Chemical compound [C] OKTJSMMVPCPJKN-UHFFFAOYSA-N 0.000 claims abstract description 56
- 239000002041 carbon nanotube Substances 0.000 claims abstract description 56
- 229910021393 carbon nanotube Inorganic materials 0.000 claims abstract description 56
- 229910052581 Si3N4 Inorganic materials 0.000 claims abstract description 45
- HQVNEWCFYHHQES-UHFFFAOYSA-N silicon nitride Chemical compound N12[Si]34N5[Si]62N3[Si]51N64 HQVNEWCFYHHQES-UHFFFAOYSA-N 0.000 claims abstract description 45
- 229910044991 metal oxide Inorganic materials 0.000 claims abstract description 39
- 150000004706 metal oxides Chemical class 0.000 claims abstract description 39
- TWNQGVIAIRXVLR-UHFFFAOYSA-N oxo(oxoalumanyloxy)alumane Chemical compound O=[Al]O[Al]=O TWNQGVIAIRXVLR-UHFFFAOYSA-N 0.000 claims abstract description 28
- 239000011259 mixed solution Substances 0.000 claims abstract description 22
- 238000000034 method Methods 0.000 claims abstract description 18
- 239000010410 layer Substances 0.000 claims description 257
- 239000010408 film Substances 0.000 claims description 135
- 239000011229 interlayer Substances 0.000 claims description 42
- 238000000151 deposition Methods 0.000 claims description 39
- XLOMVQKBTHCTTD-UHFFFAOYSA-N Zinc monoxide Chemical group [Zn]=O XLOMVQKBTHCTTD-UHFFFAOYSA-N 0.000 claims description 37
- VYPSYNLAJGMNEJ-UHFFFAOYSA-N Silicium dioxide Chemical compound O=[Si]=O VYPSYNLAJGMNEJ-UHFFFAOYSA-N 0.000 claims description 35
- 229910052814 silicon oxide Inorganic materials 0.000 claims description 35
- 229910052751 metal Inorganic materials 0.000 claims description 28
- 239000002184 metal Substances 0.000 claims description 28
- 238000002161 passivation Methods 0.000 claims description 26
- 238000000059 patterning Methods 0.000 claims description 21
- 239000011521 glass Substances 0.000 claims description 20
- 239000011787 zinc oxide Substances 0.000 claims description 18
- 229920001721 polyimide Polymers 0.000 claims description 15
- 230000008569 process Effects 0.000 claims description 15
- 239000010949 copper Substances 0.000 claims description 11
- 239000010936 titanium Substances 0.000 claims description 11
- 239000011248 coating agent Substances 0.000 claims description 10
- 238000000576 coating method Methods 0.000 claims description 10
- 230000000149 penetrating effect Effects 0.000 claims description 10
- RYGMFSIKBFXOCR-UHFFFAOYSA-N Copper Chemical compound [Cu] RYGMFSIKBFXOCR-UHFFFAOYSA-N 0.000 claims description 7
- ZOKXTWBITQBERF-UHFFFAOYSA-N Molybdenum Chemical compound [Mo] ZOKXTWBITQBERF-UHFFFAOYSA-N 0.000 claims description 7
- RTAQQCXQSZGOHL-UHFFFAOYSA-N Titanium Chemical compound [Ti] RTAQQCXQSZGOHL-UHFFFAOYSA-N 0.000 claims description 7
- 229910052782 aluminium Inorganic materials 0.000 claims description 7
- XAGFODPZIPBFFR-UHFFFAOYSA-N aluminium Chemical compound [Al] XAGFODPZIPBFFR-UHFFFAOYSA-N 0.000 claims description 7
- 229910052802 copper Inorganic materials 0.000 claims description 7
- 229910052750 molybdenum Inorganic materials 0.000 claims description 7
- 239000011733 molybdenum Substances 0.000 claims description 7
- 229910052719 titanium Inorganic materials 0.000 claims description 7
- 238000000231 atomic layer deposition Methods 0.000 claims description 6
- 238000001035 drying Methods 0.000 claims description 6
- 238000004140 cleaning Methods 0.000 claims description 5
- 239000010409 thin film Substances 0.000 claims description 5
- 239000002202 Polyethylene glycol Substances 0.000 claims description 4
- 229920001223 polyethylene glycol Polymers 0.000 claims description 4
- 239000002904 solvent Substances 0.000 claims description 4
- 239000000463 material Substances 0.000 abstract description 12
- XLYOFNOQVPJJNP-UHFFFAOYSA-N water Substances O XLYOFNOQVPJJNP-UHFFFAOYSA-N 0.000 abstract description 11
- 239000000203 mixture Substances 0.000 abstract description 6
- 239000004642 Polyimide Substances 0.000 description 7
- 238000002347 injection Methods 0.000 description 7
- 239000007924 injection Substances 0.000 description 7
- 238000005530 etching Methods 0.000 description 4
- 238000001459 lithography Methods 0.000 description 4
- 230000000694 effects Effects 0.000 description 3
- 238000005516 engineering process Methods 0.000 description 3
- 230000005525 hole transport Effects 0.000 description 3
- 230000000903 blocking effect Effects 0.000 description 2
- 238000007796 conventional method Methods 0.000 description 2
- 230000007547 defect Effects 0.000 description 2
- 239000000243 solution Substances 0.000 description 2
- 229910004205 SiNX Inorganic materials 0.000 description 1
- 238000013329 compounding Methods 0.000 description 1
- 230000005684 electric field Effects 0.000 description 1
- 239000004973 liquid crystal related substance Substances 0.000 description 1
- 238000004020 luminiscence type Methods 0.000 description 1
- 230000007246 mechanism Effects 0.000 description 1
- 230000004048 modification Effects 0.000 description 1
- 238000012986 modification Methods 0.000 description 1
- 230000005855 radiation Effects 0.000 description 1
- 230000004044 response Effects 0.000 description 1
- 239000004065 semiconductor Substances 0.000 description 1
Images
Classifications
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10K—ORGANIC ELECTRIC SOLID-STATE DEVICES
- H10K59/00—Integrated devices, or assemblies of multiple devices, comprising at least one organic light-emitting element covered by group H10K50/00
- H10K59/10—OLED displays
- H10K59/12—Active-matrix OLED [AMOLED] displays
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L29/00—Semiconductor devices specially adapted for rectifying, amplifying, oscillating or switching and having potential barriers; Capacitors or resistors having potential barriers, e.g. a PN-junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof ; Multistep manufacturing processes therefor
- H01L29/66—Types of semiconductor device ; Multistep manufacturing processes therefor
- H01L29/68—Types of semiconductor device ; Multistep manufacturing processes therefor controllable by only the electric current supplied, or only the electric potential applied, to an electrode which does not carry the current to be rectified, amplified or switched
- H01L29/76—Unipolar devices, e.g. field effect transistors
- H01L29/772—Field effect transistors
- H01L29/78—Field effect transistors with field effect produced by an insulated gate
- H01L29/786—Thin film transistors, i.e. transistors with a channel being at least partly a thin film
- H01L29/78696—Thin film transistors, i.e. transistors with a channel being at least partly a thin film characterised by the structure of the channel, e.g. multichannel, transverse or longitudinal shape, length or width, doping structure, or the overlap or alignment between the channel and the gate, the source or the drain, or the contacting structure of the channel
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/70—Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
- H01L21/77—Manufacture or treatment of devices consisting of a plurality of solid state components or integrated circuits formed in, or on, a common substrate
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L27/00—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate
- H01L27/02—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having potential barriers; including integrated passive circuit elements having potential barriers
- H01L27/12—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having potential barriers; including integrated passive circuit elements having potential barriers the substrate being other than a semiconductor body, e.g. an insulating body
- H01L27/1214—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having potential barriers; including integrated passive circuit elements having potential barriers the substrate being other than a semiconductor body, e.g. an insulating body comprising a plurality of TFTs formed on a non-semiconducting substrate, e.g. driving circuits for AMLCDs
- H01L27/1259—Multistep manufacturing methods
- H01L27/1292—Multistep manufacturing methods using liquid deposition, e.g. printing
-
- H01L27/3258—
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L29/00—Semiconductor devices specially adapted for rectifying, amplifying, oscillating or switching and having potential barriers; Capacitors or resistors having potential barriers, e.g. a PN-junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof ; Multistep manufacturing processes therefor
- H01L29/66—Types of semiconductor device ; Multistep manufacturing processes therefor
- H01L29/66007—Multistep manufacturing processes
- H01L29/66969—Multistep manufacturing processes of devices having semiconductor bodies not comprising group 14 or group 13/15 materials
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L29/00—Semiconductor devices specially adapted for rectifying, amplifying, oscillating or switching and having potential barriers; Capacitors or resistors having potential barriers, e.g. a PN-junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof ; Multistep manufacturing processes therefor
- H01L29/66—Types of semiconductor device ; Multistep manufacturing processes therefor
- H01L29/68—Types of semiconductor device ; Multistep manufacturing processes therefor controllable by only the electric current supplied, or only the electric potential applied, to an electrode which does not carry the current to be rectified, amplified or switched
- H01L29/76—Unipolar devices, e.g. field effect transistors
- H01L29/772—Field effect transistors
- H01L29/78—Field effect transistors with field effect produced by an insulated gate
- H01L29/786—Thin film transistors, i.e. transistors with a channel being at least partly a thin film
- H01L29/78603—Thin film transistors, i.e. transistors with a channel being at least partly a thin film characterised by the insulating substrate or support
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L29/00—Semiconductor devices specially adapted for rectifying, amplifying, oscillating or switching and having potential barriers; Capacitors or resistors having potential barriers, e.g. a PN-junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof ; Multistep manufacturing processes therefor
- H01L29/66—Types of semiconductor device ; Multistep manufacturing processes therefor
- H01L29/68—Types of semiconductor device ; Multistep manufacturing processes therefor controllable by only the electric current supplied, or only the electric potential applied, to an electrode which does not carry the current to be rectified, amplified or switched
- H01L29/76—Unipolar devices, e.g. field effect transistors
- H01L29/772—Field effect transistors
- H01L29/78—Field effect transistors with field effect produced by an insulated gate
- H01L29/786—Thin film transistors, i.e. transistors with a channel being at least partly a thin film
- H01L29/7869—Thin film transistors, i.e. transistors with a channel being at least partly a thin film having a semiconductor body comprising an oxide semiconductor material, e.g. zinc oxide, copper aluminium oxide, cadmium stannate
-
- H01L51/0048—
-
- H01L51/0097—
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10K—ORGANIC ELECTRIC SOLID-STATE DEVICES
- H10K59/00—Integrated devices, or assemblies of multiple devices, comprising at least one organic light-emitting element covered by group H10K50/00
- H10K59/10—OLED displays
- H10K59/12—Active-matrix OLED [AMOLED] displays
- H10K59/124—Insulating layers formed between TFT elements and OLED elements
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10K—ORGANIC ELECTRIC SOLID-STATE DEVICES
- H10K71/00—Manufacture or treatment specially adapted for the organic devices covered by this subclass
- H10K71/80—Manufacture or treatment specially adapted for the organic devices covered by this subclass using temporary substrates
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10K—ORGANIC ELECTRIC SOLID-STATE DEVICES
- H10K77/00—Constructional details of devices covered by this subclass and not covered by groups H10K10/80, H10K30/80, H10K50/80 or H10K59/80
- H10K77/10—Substrates, e.g. flexible substrates
- H10K77/111—Flexible substrates
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10K—ORGANIC ELECTRIC SOLID-STATE DEVICES
- H10K85/00—Organic materials used in the body or electrodes of devices covered by this subclass
- H10K85/20—Carbon compounds, e.g. carbon nanotubes or fullerenes
- H10K85/221—Carbon nanotubes
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10K—ORGANIC ELECTRIC SOLID-STATE DEVICES
- H10K10/00—Organic devices specially adapted for rectifying, amplifying, oscillating or switching; Organic capacitors or resistors having potential barriers
- H10K10/40—Organic transistors
- H10K10/46—Field-effect transistors, e.g. organic thin-film transistors [OTFT]
- H10K10/462—Insulated gate field-effect transistors [IGFETs]
- H10K10/484—Insulated gate field-effect transistors [IGFETs] characterised by the channel regions
- H10K10/488—Insulated gate field-effect transistors [IGFETs] characterised by the channel regions the channel region comprising a layer of composite material having interpenetrating or embedded materials, e.g. a mixture of donor and acceptor moieties, that form a bulk heterojunction
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10K—ORGANIC ELECTRIC SOLID-STATE DEVICES
- H10K59/00—Integrated devices, or assemblies of multiple devices, comprising at least one organic light-emitting element covered by group H10K50/00
- H10K59/10—OLED displays
- H10K59/12—Active-matrix OLED [AMOLED] displays
- H10K59/121—Active-matrix OLED [AMOLED] displays characterised by the geometry or disposition of pixel elements
- H10K59/1213—Active-matrix OLED [AMOLED] displays characterised by the geometry or disposition of pixel elements the pixel elements being TFTs
-
- Y—GENERAL TAGGING OF NEW TECHNOLOGICAL DEVELOPMENTS; GENERAL TAGGING OF CROSS-SECTIONAL TECHNOLOGIES SPANNING OVER SEVERAL SECTIONS OF THE IPC; TECHNICAL SUBJECTS COVERED BY FORMER USPC CROSS-REFERENCE ART COLLECTIONS [XRACs] AND DIGESTS
- Y02—TECHNOLOGIES OR APPLICATIONS FOR MITIGATION OR ADAPTATION AGAINST CLIMATE CHANGE
- Y02E—REDUCTION OF GREENHOUSE GAS [GHG] EMISSIONS, RELATED TO ENERGY GENERATION, TRANSMISSION OR DISTRIBUTION
- Y02E10/00—Energy generation through renewable energy sources
- Y02E10/50—Photovoltaic [PV] energy
- Y02E10/549—Organic PV cells
-
- Y—GENERAL TAGGING OF NEW TECHNOLOGICAL DEVELOPMENTS; GENERAL TAGGING OF CROSS-SECTIONAL TECHNOLOGIES SPANNING OVER SEVERAL SECTIONS OF THE IPC; TECHNICAL SUBJECTS COVERED BY FORMER USPC CROSS-REFERENCE ART COLLECTIONS [XRACs] AND DIGESTS
- Y02—TECHNOLOGIES OR APPLICATIONS FOR MITIGATION OR ADAPTATION AGAINST CLIMATE CHANGE
- Y02P—CLIMATE CHANGE MITIGATION TECHNOLOGIES IN THE PRODUCTION OR PROCESSING OF GOODS
- Y02P70/00—Climate change mitigation technologies in the production process for final industrial or consumer products
- Y02P70/50—Manufacturing or production processes characterised by the final manufactured product
Definitions
- the present invention relates to the field of display techniques, and in particular to a manufacturing method of flexible thin film transistor (TFT) backplane and TFT backplane.
- TFT flexible thin film transistor
- the flat panel display technologies such as liquid crystal display (LCD) and organic light-emitting diode (OLED), have replaced CRT displays.
- LCD liquid crystal display
- OLED organic light-emitting diode
- the OLED displays provide many advantages, such as self-luminescence, low driving voltage, high luminous efficiency, short response time, high definition and contrast ratio, a viewing angle of nearly 180°, a wide range of operating temperatures; ability to realize flexible display and large-area full-color display, and are recognized by the industry as the most promising display device.
- a known flexible OLED display generally comprises a flexible thin film transistor (TFT) array substrate backplane and OLED elements provided on the flexible TFT backplane.
- the flexible TFT backplane is used to drive the OLED element;
- the OLED element comprises an anode, a hole injection layer disposed on the anode, a hole transport layer disposed on the hole injection layer; a light-emitting layer disposed on the hole transport layer, an electron transport layer disposed on the light-emitting layer, an electron injection layer disposed on the electron transport layer, and the cathode disposed on the electron injection layer.
- the light-emitting mechanism of the OLED element is that the semiconductor material and the organic light-emitting material; under driven by an electric field, emit light through the carrier injection and compounding.
- Electrons and holes are injected respectively from the cathode and the anode into the electron injection layer and the hole injection layer under a certain voltage. Electrons and holes migrate through the electron transport layer and the hole transport layer respectively to the light-emitting layer, and meet in the light-emitting layer to form excitons and excite the light-emitting molecules, which emit visible light through radiation relaxation.
- the base substrate used in the manufacturing method of the flexible TFT backplane can generally only tolerate low temperatures.
- the conventional methods for manufacturing TFTs on flexible base substrates must be limited by temperature to prevent damage to the flexible base substrate.
- the TFT array substrate has a lower electron mobility by the conventional manufacturing method on the flexible base substrate.
- the object of the present invention is to provide a manufacturing method of TFT backplane, able to be manufactured at a lower temperature and without limitation on the material of flexible base substrate, as well as, improving the electron mobility of the active layer of the TFT.
- Another object of the present invention is to provide a flexible TFT backplane, with high electron mobility of the active layer of the TFT, good strength and flexibility.
- the present invention provides a manufacturing method of TFT backplane, which comprises the steps of:
- Step S1 providing a glass substrate, cleaning and pre-baking the glass substrate;
- Step S2 coating a flexible base substrate on the glass substrate;
- Step S3 repeatedly depositing a silicon nitride film and a silicon oxide film stacked on the silicon nitride film on the flexible base substrate, and then depositing an aluminum oxide film to form a buffer layer;
- Step S4 depositing a first metal film on the buffer layer and patterning the first metal film to form a gate;
- Step S5 depositing a gate insulating layer on the gate and buffer layer
- Step S6 preparing a mixed solution of carbon nanotubes and metal oxide, then coating the mixed solution of carbon nanotubes and metal oxide on the gate insulating layer, and drying to obtain a film of mixed carbon nanotubes and metal oxide;
- Step S7 patterning the film of mixed carbon nanotubes and metal oxide to form an active layer above the gate;
- Step S8 depositing an interlayer insulating layer on the active layer and the gate insulating layer, patterning the interlayer insulating layer to form a first via hole and a second via hole penetrating the interlayer insulating layer, the first via hole and the second via hole respectively exposing two ends of the active layer;
- Step S9 depositing a second metal film on the interlayer insulating layer, patterning the second metal film to form a source and a drain, the source and the drain contacting the two ends of the active layer respectively through the first via hole and the second via hole;
- the gate, the active layer, the source and the drain forming a TFT.
- the manufacturing method further comprises:
- Step S10 depositing a passivation layer on the interlayer insulating layer, the source and the drain, patterning the passivation layer to form a third via hole penetrating the passivation layer, the third via hole exposing the drain;
- Step S11 removing the glass substrate.
- the flexible base substrate is a yellow polyimide film or a transparent polyimide film.
- step S3 the process of depositing a silicon nitride film and a silicon oxide film stacked on the silicon nitride film is repeated 2-3 times, and total thickness of the silicon nitride film and the silicon oxide film is 5000-20000 ⁇ .
- step S3 the aluminum oxide film is deposited by an atomic layer deposition process, and the aluminum oxide film has a thickness of 200-1000 ⁇ .
- the metal oxide is zinc oxide; when the mixed solution of carbon nanotubes and zinc oxide is prepared in step S6, the weight ratio of carbon nanotubes to zinc oxide is 5:100-20:100.
- polyethylene glycol is used as a solvent when the mixed solution of carbon nanotubes and zinc oxide is prepared in step S6.
- the gate insulating layer is made of silicon oxide and the thickness is 1000-5000 ⁇ ;
- the interlayer insulating layer is made of silicon oxide and the thickness is 1000-3000 ⁇ , and the passivation layer is made of silicon oxide or silicon nitride and the thickness is 1000-5000 ⁇ ;
- the first metal film and the second metal film are made of a laminated combination of one or more of molybdenum, aluminum, copper, and titanium, and the thickness is 2000-8000 ⁇ .
- the present invention also provides a flexible TFT backplane, which comprises:
- the buffer layer comprising: a plurality of layers of silicon nitride films and silicon oxide films, stacked alternatingly from the bottom to the top, with an aluminum oxide film located as a top layer;
- a gate disposed on the buffer layer
- a gate insulating layer covering the gate and the buffer layer
- an active layer disposed above the gate and the gate insulating layer; the active layer being made of a mixed film of carbon nanotubes and zinc oxide;
- interlayer insulating layer covering the active layer and the gate insulating layer;
- the interlayer insulating layer being disposed with a first via hole and a second via hole, the first via hole and the second via hole respectively exposing two ends of the active layer;
- a source and a drain disposed on the interlayer insulating layer, the source and the drain contacting the two ends of the active layer respectively through the first via hole and the second via hole;
- the gate, the active layer, the source and the drain forming a TFT.
- the flexible TFT backplane further comprises a passivation layer covering the interlayer insulating layer; the source and the drain, the passivation layer is disposed with a third via hole, and the third via hole exposes the drain.
- the present invention also provides a manufacturing method of TFT backplane, which comprises the steps of:
- Step S1 providing a glass substrate, cleaning and pre-baking the glass substrate;
- Step S2 coating a flexible base substrate on the glass substrate;
- Step S3 repeatedly depositing a silicon nitride film and a silicon oxide film stacked on the silicon nitride film on the flexible base substrate, and then depositing an aluminum oxide film to form a buffer layer;
- Step S4 depositing a first metal film on the buffer layer and patterning the first metal film to form a gate;
- Step S5 depositing a gate insulating layer on the gate and buffer layer
- Step S6 preparing a mixed solution of carbon nanotubes and metal oxide, then coating the mixed solution of carbon nanotubes and metal oxide on the gate insulating layer, and drying to obtain a film of mixed carbon nanotubes and metal oxide;
- Step S7 patterning the film of mixed carbon nanotubes and metal oxide to form an active layer above the gate;
- Step S8 depositing an interlayer insulating layer on the active layer and the gate insulating layer, patterning the interlayer insulating layer to form a first via hole and a second via hole penetrating the interlayer insulating layer, the first via hole and the second via hole respectively exposing two ends of the active layer;
- Step S9 depositing a second metal film on the interlayer insulating layer; patterning the second metal film to form a source and a drain, the source and the drain contacting the two ends of the active layer respectively through the first via hole and the second via hole;
- Step S10 depositing a passivation layer on the interlayer insulating layer, the source and the drain, patterning the passivation layer to form a third via hole penetrating the passivation layer, the third via hole exposing the drain;
- Step S11 removing the glass substrate
- the flexible base substrate being a yellow polyimide film or a transparent polyimide film
- step S3 the process of depositing a silicon nitride film and a silicon oxide film stacked on the silicon nitride film being repeated 2-3 times, and total thickness of the silicon nitride film and the silicon oxide film being 5000-20000 ⁇ ;
- step S3 wherein in step S3, the aluminum oxide film being deposited by an atomic layer deposition process, and the aluminum oxide film having a thickness of 200-1000 ⁇ .
- the manufacturing method of flexible TFT backplane uses a mixed solution of carbon nanotubes and a metal oxide to prepare an active layer of a TFT, and the temperature of the manufacturing is lower and will not cause damage to the flexible base substrate, and hence the material of the flexible base substrate is not restricted.
- the use of the vacuum equipment can be reduced to save production cost.
- the carbon nanotubes have excellent conductivity, and the mixture with the metal oxide as the active layer of the TFT can significantly improve the electron mobility.
- buffer layer made by the manufacturing method has a silicon nitride film as the lowest layer in contact with the flexible base substrate, which can make the good adhesion between the buffer layer and the flexible base substrate.
- the topmost layer of the buffer layer is an aluminum oxide film, which enables the buffer layer to have better resistance to water and vapor.
- the flexible TFT backplane provided by the present invention uses a mixed film of carbon nanotubes and metal oxides as an active layer of the TFT, which can significantly improve the electron mobility.
- the carbon nanotubes improve the strength and the flexibility of the active layer of the TFT and more suitable for fabricating a flexible display device.
- the buffer layer has a silicon nitride film as the lowest layer in contact with the flexible base substrate, which can make the good adhesion between the buffer layer and the flexible base substrate.
- the topmost layer of the buffer layer is an aluminum oxide film, which enables the buffer layer to have better resistance to water and vapor.
- FIG. 1 is a schematic view showing the flowchart of the manufacturing method of flexible TFT backplane provided by an embodiment of the present invention
- FIG. 2 is a schematic view showing step S1 of the manufacturing method of flexible TFT backplane provided by the embodiment of the present invention
- FIG. 3 is a schematic view showing step S2 of the manufacturing method of flexible TFT backplane provided by the embodiment of the present invention.
- FIG. 4 is a schematic view showing step S3 of the manufacturing method of flexible TFT backplane provided by the embodiment of the present invention.
- FIG. 5 is a schematic view showing step S4 of the manufacturing method of flexible TFT backplane provided by the embodiment of the present invention.
- FIG. 6 is a schematic view showing step S5 of the manufacturing method of flexible TFT backplane provided by the embodiment of the present invention.
- FIG. 7 is a schematic view showing step S6 of the manufacturing method of flexible TFT backplane provided by the embodiment of the present invention.
- FIG. 8 is a schematic view showing step S1 of the manufacturing method of flexible TFT backplane provided by the embodiment of the present invention.
- FIG. 9 is a schematic view showing step S8 of the manufacturing method of flexible TFT backplane provided by the embodiment of the present invention.
- FIG. 10 is a schematic view showing step S9 of the manufacturing method of flexible TFT backplane provided by the embodiment of the present invention.
- FIG. 11 is a schematic view showing step S10 of the manufacturing method of flexible TFT backplane provided by the embodiment of the present invention.
- FIG. 12 is a schematic view showing step S11 of the manufacturing method of flexible TFT backplane and the flexible TFT backplane provided by the embodiment of the present invention.
- the present invention provides a manufacturing method of flexible TFT backplane, comprising the steps of:
- Step S1 as shown in FIG. 2 , providing a glass substrate 1 , cleaning and pre-baking the glass substrate 1 .
- Step S2 as shown in FIG. 3 , coating a flexible base substrate 2 on the glass substrate 1 .
- the flexible base substrate 2 is a yellow polyimide (PI) film or a transparent PI film.
- PI polyimide
- the yellow PI film can tolerate a higher temperature than the transparent PI film.
- Step S3 as shown in FIG. 4 , repeatedly depositing a silicon nitride film (SiNx) 31 and a silicon oxide (SiOx) film 32 stacked on the silicon nitride film 31 on the flexible base substrate 2 , and then using an atomic layer deposition (ALD) process to deposit an aluminum oxide (Al 2 O 3 ) film 33 to form a buffer layer 3 .
- SiNx silicon nitride film
- SiOx silicon oxide
- step S3 the process of depositing a silicon nitride film 31 and a silicon oxide film 32 stacked on the silicon nitride film 31 is preferably repeated 2-3 times to enhance the waterproof capability of the buffer layer 3 , and the total thickness of the silicon nitride films 31 and the silicon oxide films 32 is 5000-20000 ⁇ . Because the lowest layer of the buffer layer 3 in contact with the flexible base substrate 2 is the silicon nitride film 31 , the silicon nitride film 31 provides strong adhesion and is not easily peeled off, the buffer layer 3 and the flexible base substrate 2 can be provided with the strong adhesion.
- the aluminum oxide film 33 preferably has a thickness of 200-1000 ⁇ . Because of the dense texture of the aluminum oxide film 33 , the ability to cover defects is strong, the effect of blocking water and vapor is significant, and the buffer layer 3 can be provided with better resistance to water and vapor.
- Step S4 as shown in FIG. 5 , depositing a first metal film on the buffer layer 3 and patterning the first metal film to form a gate 4 .
- the first metal film may be a stacked combination of one or more of the following materials: molybdenum (Mo), aluminum (Al), copper (Cu), and titanium (Ti), and has a total thickness of 2000-8000 ⁇ .
- Step S5 as shown in FIG. 6 , depositing a gate insulating layer 5 on the gate 4 and buffer layer 3 .
- the gate insulating layer 5 is made of silicon oxide and the thickness is 1000-5000 ⁇ .
- Step S6 preparing a mixed solution of carbon nanotubes (CNT) and metal oxide, then, as shown in FIG. 7 , coating the mixed solution of carbon nanotubes and metal oxide on the gate insulating layer 5 , and drying to obtain a film 6 of mixed carbon nanotubes and metal oxide.
- CNT carbon nanotubes
- the metal oxide is preferably zinc oxide (ZnO).
- step S6 When the mixed solution of carbon nanotubes and zinc oxide is prepared in step S6, the polyethylene glycol is sued as a solvent and the weight ratio of carbon nanotubes to zinc oxide is 5:100-20:100.
- the drying temperature can be lower than 200° C., which will not damage the flexible base substrate 2 . Therefore the flexible substrate 2 is not limited to any specific material.
- Step S7 as shown in FIG. 8 , using lithography and etching process to pattern the film 6 of mixed carbon nanotubes and metal oxide to form an active layer 61 above the gate 4 .
- the mixture with the metal oxide to form the active layer 61 can significantly increase the electron mobility, and the carbon nanotubes provides good strength and flexibility to the active layer 61 .
- Step S6 and step S7 adopt the solution approach to prepare the active layer 61 , which can reduce the use of the vacuum equipment and save the production cost compared to the conventional method of preparing the active layer.
- Step S8 as shown in FIG. 9 , depositing an interlayer insulating layer 7 on the active layer 61 and the gate insulating layer 5 , using lithography and etching process to pattern the interlayer insulating layer 7 to form a first via hole 71 and a second via hole 72 penetrating the interlayer insulating layer 7 , the first via hole 71 and the second via hole 72 respectively exposing two ends of the active layer 61 .
- the interlayer insulating layer 7 is made of silicon oxide and the thickness is 1000-3000 ⁇ .
- Step S9 as shown in FIG. 10 , depositing a second metal film on the interlayer insulating layer, using lithography and etching process to pattern the second metal film to form a source 81 and a drain 82 , the source 81 and the drain 82 contacting the two ends of the active layer 61 respectively through the first via hole 71 and the second via hole 72 .
- step S9 the gate 4 , the active layer 61 , the source 81 and the drain 82 form a TFT T.
- the second metal film may be a stacked combination of one or more of the following materials: molybdenum (Mo), aluminum (Al), copper (Cu), and titanium (Ti), and has a total thickness of 2000-8000 ⁇ .
- Step S10 depositing a passivation layer 9 on the interlayer insulating layer 7 , the source 81 and the drain 82 , using lithography and etching process to pattern the passivation layer 9 to form a third via hole 91 penetrating the passivation layer 9 , the third via hole 91 exposing the drain 82 .
- the passivation layer 9 is made of silicon oxide or silicon nitride and the thickness is 1000-5000 ⁇ .
- the third via hole 91 is for providing the OLE ⁇ element to be subsequently manufactured with connection path to the drain 82 .
- Step S11 as shown in FIG. 1 , removing the glass substrate 1 .
- the manufacturing method of flexible TFT backplane uses a mixed solution of carbon nanotubes and a metal oxide to prepare the active layer 61 of a TFT, and the temperature of the manufacturing is lower and will not cause damage to the flexible base substrate 2 , and hence the material of the flexible base substrate 2 is not restricted.
- the use of the vacuum equipment can be reduced to save production cost.
- the carbon nanotubes have excellent conductivity, and the mixture with the metal oxide as the active layer 61 of the TFT can significantly improve the electron mobility.
- buffer layer 3 made by the manufacturing method has a silicon nitride film 31 as the lowest layer in contact with the flexible base substrate 2 , which can make the good adhesion between the buffer layer 3 and the flexible base substrate 2 .
- the topmost layer of the buffer layer 3 is an aluminum oxide film 33 , which enables the buffer layer 3 to have better resistance to water and vapor.
- the present invention also provides a flexible TFT backplane manufactured by the above manufacturing method, which comprises:
- a flexible base substrate 2 a buffer layer 3 covering the flexible base substrate 2 , the buffer layer 3 comprising: a plurality of layers of silicon nitride films 31 and silicon oxide films 32 , stacked alternatingly from the bottom to the top, with an aluminum oxide film 33 located as a top layer;
- a gate 4 disposed on the buffer layer 3 ;
- a gate insulating layer 5 covering the gate 4 and the buffer layer 3 ;
- an active layer 61 disposed above the gate 4 and the gate insulating layer 5 ; the active layer 61 being made of a mixed film of carbon nanotubes and zinc oxide;
- interlayer insulating layer 7 covering the active layer 61 and the gate insulating layer 5 ; the interlayer insulating layer 7 being disposed with a first via hole 71 and a second via hole 72 , the first via hole 71 and the second via hole 72 respectively exposing two ends of the active layer 61 ;
- a source 81 and a drain 82 disposed on the interlayer insulating layer 7 , the source 81 and the drain 82 contacting the two ends of the active layer 61 respectively through the first via hole 71 and the second via hole 72 ;
- a passivation layer 9 covering the interlayer insulating layer 7 , the source 81 and the drain 82 , the passivation layer 9 being disposed with a third via hole 91 , and the third via hole 91 exposing the drain 82 ;
- the flexible base substrate 2 is a yellow PI film or a transparent PI film;
- the total thickness of the silicon nitride films 1 and the silicon oxide films 32 is 5000-20000 ⁇ ; because the lowest layer of the buffer layer 3 in contact with the flexible base substrate 2 is the silicon nitride film 31 , the silicon nitride film 31 provides strong adhesion and is not easily peeled off, the buffer layer 3 and the flexible base substrate 2 can be provided with the strong adhesion;
- the aluminum oxide film 33 preferably has a thickness of 200-1000 ⁇ ; because of the dense texture of the aluminum oxide film 33 , the ability to cover defects is strong, the effect of blocking water and vapor is significant, and the buffer layer 3 can be provided with better resistance to water and vapor;
- the gate 4 may be a stacked combination of one or more of the following materials: molybdenum (Mo), aluminum (Al), copper (Cu), and titanium (Ti), and has a total thickness of 2000-8000 ⁇ ;
- the gate insulating layer 5 is made of silicon oxide and the thickness is 1000-5000 ⁇ ;
- the active layer 61 is preferably made of a mixed film of carbon nanotubes and metal oxide, with the weight ratio of carbon nanotubes to zinc oxide is 5-20%; because the carbon nanotubes are excellent in electrical conductivity, the mixture with the metal oxide to form the active layer 61 can significantly increase the electron mobility, and the carbon nanotubes provides good strength and flexibility to the active layer 61 , which is more suitable for flexible display device;
- the interlayer insulating layer 7 is made of silicon oxide and the thickness is 1000-3000 ⁇ ;
- the source 81 and the drain 82 may be a stacked combination of one or more of the following materials: molybdenum (Mo), aluminum (Al), copper (Cu), and titanium (Ti), and has a total thickness of 2000-8000 ⁇ ;
- the passivation layer 9 is made of silicon oxide or silicon nitride and the thickness is 1000-5000 ⁇ .
- the flexible TFT backplane provided by the present invention uses a mixed film of carbon nanotubes and metal oxides as an active layer 61 of the TFT T, which can significantly improve the electron mobility.
- the carbon nanotubes improve the strength and the flexibility of the active layer 61 of the TFT T and more suitable for fabricating a flexible display device.
- the buffer layer 3 has a silicon nitride film 31 as the lowest layer in contact with the flexible base substrate 2 , which can make the good adhesion between the buffer layer 3 and the flexible base substrate 2 .
- the topmost layer of the buffer layer 3 is an aluminum oxide film 33 , which enables the buffer layer 3 to have better resistance to water and vapor.
- the manufacturing method of flexible TFT backplane uses a mixed solution of carbon nanotubes and a metal oxide to prepare an active layer of a TFT, and the temperature of the manufacturing is lower and will not cause damage to the flexible base substrate, and hence the material of the flexible base substrate is not restricted.
- the use of the vacuum equipment can be reduced to save production cost.
- the carbon nanotubes have excellent conductivity, and the mixture with the metal oxide as the active layer of the TFT can significantly improve the electron mobility.
- buffer layer made by the manufacturing method has a silicon nitride film as the lowest layer in contact with the flexible base substrate, which can make the good adhesion between the buffer layer and the flexible base substrate.
- the topmost layer of the buffer layer is an aluminum oxide film, which enables the buffer layer to have better resistance to water and vapor.
- the flexible TFT backplane provided by the present invention uses a mixed film of carbon nanotubes and metal oxides as an active layer of the TFT, which can significantly improve the electron mobility.
- the carbon nanotubes improve the strength and the flexibility of the active layer of the TFT and more suitable for fabricating a flexible display device.
- the buffer layer has a silicon nitride film as the lowest layer in contact with the flexible base substrate, which can make the good adhesion between the buffer layer and the flexible base substrate.
- the topmost layer of the buffer layer is an aluminum oxide film, which enables the buffer layer to have better resistance to water and vapor.
Landscapes
- Engineering & Computer Science (AREA)
- Microelectronics & Electronic Packaging (AREA)
- Power Engineering (AREA)
- Condensed Matter Physics & Semiconductors (AREA)
- General Physics & Mathematics (AREA)
- Physics & Mathematics (AREA)
- Computer Hardware Design (AREA)
- Ceramic Engineering (AREA)
- Chemical & Material Sciences (AREA)
- Materials Engineering (AREA)
- Manufacturing & Machinery (AREA)
- Nanotechnology (AREA)
- Thin Film Transistor (AREA)
Abstract
Description
- The present invention relates to the field of display techniques, and in particular to a manufacturing method of flexible thin film transistor (TFT) backplane and TFT backplane.
- In the field of display technology, the flat panel display technologies, such as liquid crystal display (LCD) and organic light-emitting diode (OLED), have replaced CRT displays. The OLED displays provide many advantages, such as self-luminescence, low driving voltage, high luminous efficiency, short response time, high definition and contrast ratio, a viewing angle of nearly 180°, a wide range of operating temperatures; ability to realize flexible display and large-area full-color display, and are recognized by the industry as the most promising display device.
- A known flexible OLED display generally comprises a flexible thin film transistor (TFT) array substrate backplane and OLED elements provided on the flexible TFT backplane. The flexible TFT backplane is used to drive the OLED element; the OLED element comprises an anode, a hole injection layer disposed on the anode, a hole transport layer disposed on the hole injection layer; a light-emitting layer disposed on the hole transport layer, an electron transport layer disposed on the light-emitting layer, an electron injection layer disposed on the electron transport layer, and the cathode disposed on the electron injection layer. The light-emitting mechanism of the OLED element is that the semiconductor material and the organic light-emitting material; under driven by an electric field, emit light through the carrier injection and compounding. Electrons and holes are injected respectively from the cathode and the anode into the electron injection layer and the hole injection layer under a certain voltage. Electrons and holes migrate through the electron transport layer and the hole transport layer respectively to the light-emitting layer, and meet in the light-emitting layer to form excitons and excite the light-emitting molecules, which emit visible light through radiation relaxation.
- In the current technology, the base substrate used in the manufacturing method of the flexible TFT backplane can generally only tolerate low temperatures. The conventional methods for manufacturing TFTs on flexible base substrates must be limited by temperature to prevent damage to the flexible base substrate.
- In addition, the TFT array substrate has a lower electron mobility by the conventional manufacturing method on the flexible base substrate.
- The object of the present invention is to provide a manufacturing method of TFT backplane, able to be manufactured at a lower temperature and without limitation on the material of flexible base substrate, as well as, improving the electron mobility of the active layer of the TFT.
- Another object of the present invention is to provide a flexible TFT backplane, with high electron mobility of the active layer of the TFT, good strength and flexibility.
- To achieve the above object; the present invention provides a manufacturing method of TFT backplane, which comprises the steps of:
- Step S1: providing a glass substrate, cleaning and pre-baking the glass substrate;
- Step S2; coating a flexible base substrate on the glass substrate;
- Step S3: repeatedly depositing a silicon nitride film and a silicon oxide film stacked on the silicon nitride film on the flexible base substrate, and then depositing an aluminum oxide film to form a buffer layer;
- Step S4: depositing a first metal film on the buffer layer and patterning the first metal film to form a gate;
- Step S5: depositing a gate insulating layer on the gate and buffer layer;
- Step S6: preparing a mixed solution of carbon nanotubes and metal oxide, then coating the mixed solution of carbon nanotubes and metal oxide on the gate insulating layer, and drying to obtain a film of mixed carbon nanotubes and metal oxide;
- Step S7: patterning the film of mixed carbon nanotubes and metal oxide to form an active layer above the gate;
- Step S8: depositing an interlayer insulating layer on the active layer and the gate insulating layer, patterning the interlayer insulating layer to form a first via hole and a second via hole penetrating the interlayer insulating layer, the first via hole and the second via hole respectively exposing two ends of the active layer;
- Step S9: depositing a second metal film on the interlayer insulating layer, patterning the second metal film to form a source and a drain, the source and the drain contacting the two ends of the active layer respectively through the first via hole and the second via hole;
- the gate, the active layer, the source and the drain forming a TFT.
- According to a preferred embodiment of the present invention, the manufacturing method further comprises:
- Step S10: depositing a passivation layer on the interlayer insulating layer, the source and the drain, patterning the passivation layer to form a third via hole penetrating the passivation layer, the third via hole exposing the drain;
- Step S11: removing the glass substrate.
- According to a preferred embodiment of the present invention, the flexible base substrate is a yellow polyimide film or a transparent polyimide film.
- According to a preferred embodiment of the present invention, in step S3, the process of depositing a silicon nitride film and a silicon oxide film stacked on the silicon nitride film is repeated 2-3 times, and total thickness of the silicon nitride film and the silicon oxide film is 5000-20000 Å.
- According to a preferred embodiment of the present invention, in step S3, the aluminum oxide film is deposited by an atomic layer deposition process, and the aluminum oxide film has a thickness of 200-1000 Å.
- According to a preferred embodiment of the present invention, the metal oxide is zinc oxide; when the mixed solution of carbon nanotubes and zinc oxide is prepared in step S6, the weight ratio of carbon nanotubes to zinc oxide is 5:100-20:100.
- According to a preferred embodiment of the present invention, polyethylene glycol is used as a solvent when the mixed solution of carbon nanotubes and zinc oxide is prepared in step S6.
- According to a preferred embodiment of the present invention, the gate insulating layer is made of silicon oxide and the thickness is 1000-5000 Å; the interlayer insulating layer is made of silicon oxide and the thickness is 1000-3000 Å, and the passivation layer is made of silicon oxide or silicon nitride and the thickness is 1000-5000 Å;
- the first metal film and the second metal film are made of a laminated combination of one or more of molybdenum, aluminum, copper, and titanium, and the thickness is 2000-8000 Å.
- The present invention also provides a flexible TFT backplane, which comprises:
- a flexible base substrate;
- a buffer layer covering the flexible base substrate, the buffer layer comprising: a plurality of layers of silicon nitride films and silicon oxide films, stacked alternatingly from the bottom to the top, with an aluminum oxide film located as a top layer;
- a gate, disposed on the buffer layer;
- a gate insulating layer, covering the gate and the buffer layer;
- an active layer, disposed above the gate and the gate insulating layer; the active layer being made of a mixed film of carbon nanotubes and zinc oxide;
- an interlayer insulating layer covering the active layer and the gate insulating layer; the interlayer insulating layer being disposed with a first via hole and a second via hole, the first via hole and the second via hole respectively exposing two ends of the active layer;
- a source and a drain, disposed on the interlayer insulating layer, the source and the drain contacting the two ends of the active layer respectively through the first via hole and the second via hole;
- the gate, the active layer, the source and the drain forming a TFT.
- According to a preferred embodiment of the present invention, the flexible TFT backplane further comprises a passivation layer covering the interlayer insulating layer; the source and the drain, the passivation layer is disposed with a third via hole, and the third via hole exposes the drain.
- The present invention also provides a manufacturing method of TFT backplane, which comprises the steps of:
- Step S1: providing a glass substrate, cleaning and pre-baking the glass substrate;
- Step S2: coating a flexible base substrate on the glass substrate;
- Step S3: repeatedly depositing a silicon nitride film and a silicon oxide film stacked on the silicon nitride film on the flexible base substrate, and then depositing an aluminum oxide film to form a buffer layer;
- Step S4: depositing a first metal film on the buffer layer and patterning the first metal film to form a gate;
- Step S5: depositing a gate insulating layer on the gate and buffer layer;
- Step S6: preparing a mixed solution of carbon nanotubes and metal oxide, then coating the mixed solution of carbon nanotubes and metal oxide on the gate insulating layer, and drying to obtain a film of mixed carbon nanotubes and metal oxide;
- Step S7: patterning the film of mixed carbon nanotubes and metal oxide to form an active layer above the gate;
- Step S8: depositing an interlayer insulating layer on the active layer and the gate insulating layer, patterning the interlayer insulating layer to form a first via hole and a second via hole penetrating the interlayer insulating layer, the first via hole and the second via hole respectively exposing two ends of the active layer;
- Step S9: depositing a second metal film on the interlayer insulating layer; patterning the second metal film to form a source and a drain, the source and the drain contacting the two ends of the active layer respectively through the first via hole and the second via hole;
- the gate, the active layer, the source and the drain forming a TFT;
- Step S10: depositing a passivation layer on the interlayer insulating layer, the source and the drain, patterning the passivation layer to form a third via hole penetrating the passivation layer, the third via hole exposing the drain;
- Step S11: removing the glass substrate;
- wherein the flexible base substrate being a yellow polyimide film or a transparent polyimide film;
- wherein in step S3, the process of depositing a silicon nitride film and a silicon oxide film stacked on the silicon nitride film being repeated 2-3 times, and total thickness of the silicon nitride film and the silicon oxide film being 5000-20000 Å;
- wherein in step S3, the aluminum oxide film being deposited by an atomic layer deposition process, and the aluminum oxide film having a thickness of 200-1000 Å.
- The present invention provides the following advantages: the manufacturing method of flexible TFT backplane provided by the present invention uses a mixed solution of carbon nanotubes and a metal oxide to prepare an active layer of a TFT, and the temperature of the manufacturing is lower and will not cause damage to the flexible base substrate, and hence the material of the flexible base substrate is not restricted. The use of the vacuum equipment can be reduced to save production cost. The carbon nanotubes have excellent conductivity, and the mixture with the metal oxide as the active layer of the TFT can significantly improve the electron mobility. In addition, buffer layer made by the manufacturing method has a silicon nitride film as the lowest layer in contact with the flexible base substrate, which can make the good adhesion between the buffer layer and the flexible base substrate. The topmost layer of the buffer layer is an aluminum oxide film, which enables the buffer layer to have better resistance to water and vapor. The flexible TFT backplane provided by the present invention uses a mixed film of carbon nanotubes and metal oxides as an active layer of the TFT, which can significantly improve the electron mobility. The carbon nanotubes improve the strength and the flexibility of the active layer of the TFT and more suitable for fabricating a flexible display device. In addition, the buffer layer has a silicon nitride film as the lowest layer in contact with the flexible base substrate, which can make the good adhesion between the buffer layer and the flexible base substrate. The topmost layer of the buffer layer is an aluminum oxide film, which enables the buffer layer to have better resistance to water and vapor.
- To make the technical solution of the embodiments according to the present invention, a brief description of the drawings that are necessary for the illustration of the embodiments will be given as follows. Apparently, the drawings described below show only example embodiments of the present invention and for those having ordinary skills in the art, other drawings may be easily obtained from these drawings without paying any creative effort. In the drawings:
-
FIG. 1 is a schematic view showing the flowchart of the manufacturing method of flexible TFT backplane provided by an embodiment of the present invention; -
FIG. 2 is a schematic view showing step S1 of the manufacturing method of flexible TFT backplane provided by the embodiment of the present invention; -
FIG. 3 is a schematic view showing step S2 of the manufacturing method of flexible TFT backplane provided by the embodiment of the present invention; -
FIG. 4 is a schematic view showing step S3 of the manufacturing method of flexible TFT backplane provided by the embodiment of the present invention; -
FIG. 5 is a schematic view showing step S4 of the manufacturing method of flexible TFT backplane provided by the embodiment of the present invention; -
FIG. 6 is a schematic view showing step S5 of the manufacturing method of flexible TFT backplane provided by the embodiment of the present invention; -
FIG. 7 is a schematic view showing step S6 of the manufacturing method of flexible TFT backplane provided by the embodiment of the present invention; -
FIG. 8 is a schematic view showing step S1 of the manufacturing method of flexible TFT backplane provided by the embodiment of the present invention; -
FIG. 9 is a schematic view showing step S8 of the manufacturing method of flexible TFT backplane provided by the embodiment of the present invention; -
FIG. 10 is a schematic view showing step S9 of the manufacturing method of flexible TFT backplane provided by the embodiment of the present invention; -
FIG. 11 is a schematic view showing step S10 of the manufacturing method of flexible TFT backplane provided by the embodiment of the present invention; -
FIG. 12 is a schematic view showing step S11 of the manufacturing method of flexible TFT backplane and the flexible TFT backplane provided by the embodiment of the present invention. - To further illustrate the technical means taken by the present invention and resulted effects, the following detailed description is made in conjunction with the preferred embodiments of the present invention and the accompanying drawings.
- Referring to
FIG. 1 , the present invention provides a manufacturing method of flexible TFT backplane, comprising the steps of: - Step S1: as shown in
FIG. 2 , providing aglass substrate 1, cleaning and pre-baking theglass substrate 1. - Step S2: as shown in
FIG. 3 , coating aflexible base substrate 2 on theglass substrate 1. - Specifically, the
flexible base substrate 2 is a yellow polyimide (PI) film or a transparent PI film. The yellow PI film can tolerate a higher temperature than the transparent PI film. - Step S3: as shown in
FIG. 4 , repeatedly depositing a silicon nitride film (SiNx) 31 and a silicon oxide (SiOx)film 32 stacked on thesilicon nitride film 31 on theflexible base substrate 2, and then using an atomic layer deposition (ALD) process to deposit an aluminum oxide (Al2O3)film 33 to form abuffer layer 3. - Specifically, in step S3, the process of depositing a
silicon nitride film 31 and asilicon oxide film 32 stacked on thesilicon nitride film 31 is preferably repeated 2-3 times to enhance the waterproof capability of thebuffer layer 3, and the total thickness of thesilicon nitride films 31 and thesilicon oxide films 32 is 5000-20000 Å. Because the lowest layer of thebuffer layer 3 in contact with theflexible base substrate 2 is thesilicon nitride film 31, thesilicon nitride film 31 provides strong adhesion and is not easily peeled off, thebuffer layer 3 and theflexible base substrate 2 can be provided with the strong adhesion. - The
aluminum oxide film 33 preferably has a thickness of 200-1000 Å. Because of the dense texture of thealuminum oxide film 33, the ability to cover defects is strong, the effect of blocking water and vapor is significant, and thebuffer layer 3 can be provided with better resistance to water and vapor. - Step S4: as shown in
FIG. 5 , depositing a first metal film on thebuffer layer 3 and patterning the first metal film to form agate 4. - Specifically, the first metal film may be a stacked combination of one or more of the following materials: molybdenum (Mo), aluminum (Al), copper (Cu), and titanium (Ti), and has a total thickness of 2000-8000 Å.
- Step S5: as shown in
FIG. 6 , depositing agate insulating layer 5 on thegate 4 andbuffer layer 3. - Specifically, the
gate insulating layer 5 is made of silicon oxide and the thickness is 1000-5000 Å. - Step S6: preparing a mixed solution of carbon nanotubes (CNT) and metal oxide, then, as shown in
FIG. 7 , coating the mixed solution of carbon nanotubes and metal oxide on thegate insulating layer 5, and drying to obtain afilm 6 of mixed carbon nanotubes and metal oxide. - Specifically, the metal oxide is preferably zinc oxide (ZnO).
- When the mixed solution of carbon nanotubes and zinc oxide is prepared in step S6, the polyethylene glycol is sued as a solvent and the weight ratio of carbon nanotubes to zinc oxide is 5:100-20:100.
- When the mixed solution of the carbon nanotubes and the metal oxide coated on the
gate insulating layer 5 is dried, the drying temperature can be lower than 200° C., which will not damage theflexible base substrate 2. Therefore theflexible substrate 2 is not limited to any specific material. - Step S7: as shown in
FIG. 8 , using lithography and etching process to pattern thefilm 6 of mixed carbon nanotubes and metal oxide to form anactive layer 61 above thegate 4. - Because the carbon nanotubes are excellent in electrical conductivity, the mixture with the metal oxide to form the
active layer 61 can significantly increase the electron mobility, and the carbon nanotubes provides good strength and flexibility to theactive layer 61. - Step S6 and step S7 adopt the solution approach to prepare the
active layer 61, which can reduce the use of the vacuum equipment and save the production cost compared to the conventional method of preparing the active layer. - Step S8: as shown in
FIG. 9 , depositing aninterlayer insulating layer 7 on theactive layer 61 and thegate insulating layer 5, using lithography and etching process to pattern theinterlayer insulating layer 7 to form a first viahole 71 and a second viahole 72 penetrating theinterlayer insulating layer 7, the first viahole 71 and the second viahole 72 respectively exposing two ends of theactive layer 61. - Specifically, the
interlayer insulating layer 7 is made of silicon oxide and the thickness is 1000-3000 Å. - Step S9: as shown in
FIG. 10 , depositing a second metal film on the interlayer insulating layer, using lithography and etching process to pattern the second metal film to form asource 81 and adrain 82, thesource 81 and thedrain 82 contacting the two ends of theactive layer 61 respectively through the first viahole 71 and the second viahole 72. - After completing step S9, the
gate 4, theactive layer 61, thesource 81 and thedrain 82 form a TFT T. - Specifically, the second metal film may be a stacked combination of one or more of the following materials: molybdenum (Mo), aluminum (Al), copper (Cu), and titanium (Ti), and has a total thickness of 2000-8000 Å.
- Step S10: as shown in
FIG. 11 , depositing apassivation layer 9 on theinterlayer insulating layer 7, thesource 81 and thedrain 82, using lithography and etching process to pattern thepassivation layer 9 to form a third viahole 91 penetrating thepassivation layer 9, the third viahole 91 exposing thedrain 82. - Specifically, the
passivation layer 9 is made of silicon oxide or silicon nitride and the thickness is 1000-5000 Å. The third viahole 91 is for providing the OLE© element to be subsequently manufactured with connection path to thedrain 82. - Step S11: as shown in
FIG. 1 , removing theglass substrate 1. - At this point, the manufacturing method of flexible TFT backplane is complete.
- the manufacturing method of flexible TFT backplane provided by the present invention uses a mixed solution of carbon nanotubes and a metal oxide to prepare the
active layer 61 of a TFT, and the temperature of the manufacturing is lower and will not cause damage to theflexible base substrate 2, and hence the material of theflexible base substrate 2 is not restricted. The use of the vacuum equipment can be reduced to save production cost. The carbon nanotubes have excellent conductivity, and the mixture with the metal oxide as theactive layer 61 of the TFT can significantly improve the electron mobility. In addition,buffer layer 3 made by the manufacturing method has asilicon nitride film 31 as the lowest layer in contact with theflexible base substrate 2, which can make the good adhesion between thebuffer layer 3 and theflexible base substrate 2. The topmost layer of thebuffer layer 3 is analuminum oxide film 33, which enables thebuffer layer 3 to have better resistance to water and vapor. - Refer to
FIG. 12 , The present invention also provides a flexible TFT backplane manufactured by the above manufacturing method, which comprises: - a
flexible base substrate 2; abuffer layer 3 covering theflexible base substrate 2, thebuffer layer 3 comprising: a plurality of layers ofsilicon nitride films 31 andsilicon oxide films 32, stacked alternatingly from the bottom to the top, with analuminum oxide film 33 located as a top layer; - a
gate 4, disposed on thebuffer layer 3; - a
gate insulating layer 5, covering thegate 4 and thebuffer layer 3; - an
active layer 61, disposed above thegate 4 and thegate insulating layer 5; theactive layer 61 being made of a mixed film of carbon nanotubes and zinc oxide; - an interlayer insulating
layer 7 covering theactive layer 61 and thegate insulating layer 5; theinterlayer insulating layer 7 being disposed with a first viahole 71 and a second viahole 72, the first viahole 71 and the second viahole 72 respectively exposing two ends of theactive layer 61; - a
source 81 and adrain 82, disposed on theinterlayer insulating layer 7, thesource 81 and thedrain 82 contacting the two ends of theactive layer 61 respectively through the first viahole 71 and the second viahole 72; - a
passivation layer 9 covering theinterlayer insulating layer 7, thesource 81 and thedrain 82, thepassivation layer 9 being disposed with a third viahole 91, and the third viahole 91 exposing thedrain 82; - the
gate 4, theactive layer 61, thesource 81 and thedrain 82 forming a TFT T. - Specifically, the
flexible base substrate 2 is a yellow PI film or a transparent PI film; - in the buffer layer 3: the total thickness of the
silicon nitride films 1 and thesilicon oxide films 32 is 5000-20000 Å; because the lowest layer of thebuffer layer 3 in contact with theflexible base substrate 2 is thesilicon nitride film 31, thesilicon nitride film 31 provides strong adhesion and is not easily peeled off, thebuffer layer 3 and theflexible base substrate 2 can be provided with the strong adhesion; thealuminum oxide film 33 preferably has a thickness of 200-1000 Å; because of the dense texture of thealuminum oxide film 33, the ability to cover defects is strong, the effect of blocking water and vapor is significant, and thebuffer layer 3 can be provided with better resistance to water and vapor; - the
gate 4 may be a stacked combination of one or more of the following materials: molybdenum (Mo), aluminum (Al), copper (Cu), and titanium (Ti), and has a total thickness of 2000-8000 Å; - the
gate insulating layer 5 is made of silicon oxide and the thickness is 1000-5000 Å; - the
active layer 61 is preferably made of a mixed film of carbon nanotubes and metal oxide, with the weight ratio of carbon nanotubes to zinc oxide is 5-20%; because the carbon nanotubes are excellent in electrical conductivity, the mixture with the metal oxide to form theactive layer 61 can significantly increase the electron mobility, and the carbon nanotubes provides good strength and flexibility to theactive layer 61, which is more suitable for flexible display device; - the interlayer insulating
layer 7 is made of silicon oxide and the thickness is 1000-3000 Å; - the
source 81 and thedrain 82 may be a stacked combination of one or more of the following materials: molybdenum (Mo), aluminum (Al), copper (Cu), and titanium (Ti), and has a total thickness of 2000-8000 Å; - the
passivation layer 9 is made of silicon oxide or silicon nitride and the thickness is 1000-5000 Å. - The flexible TFT backplane provided by the present invention uses a mixed film of carbon nanotubes and metal oxides as an
active layer 61 of the TFT T, which can significantly improve the electron mobility. The carbon nanotubes improve the strength and the flexibility of theactive layer 61 of the TFT T and more suitable for fabricating a flexible display device. In addition, thebuffer layer 3 has asilicon nitride film 31 as the lowest layer in contact with theflexible base substrate 2, which can make the good adhesion between thebuffer layer 3 and theflexible base substrate 2. The topmost layer of thebuffer layer 3 is analuminum oxide film 33, which enables thebuffer layer 3 to have better resistance to water and vapor. - In summary, the manufacturing method of flexible TFT backplane provided by the present invention uses a mixed solution of carbon nanotubes and a metal oxide to prepare an active layer of a TFT, and the temperature of the manufacturing is lower and will not cause damage to the flexible base substrate, and hence the material of the flexible base substrate is not restricted. The use of the vacuum equipment can be reduced to save production cost. The carbon nanotubes have excellent conductivity, and the mixture with the metal oxide as the active layer of the TFT can significantly improve the electron mobility. In addition, buffer layer made by the manufacturing method has a silicon nitride film as the lowest layer in contact with the flexible base substrate, which can make the good adhesion between the buffer layer and the flexible base substrate. The topmost layer of the buffer layer is an aluminum oxide film, which enables the buffer layer to have better resistance to water and vapor. The flexible TFT backplane provided by the present invention uses a mixed film of carbon nanotubes and metal oxides as an active layer of the TFT, which can significantly improve the electron mobility. The carbon nanotubes improve the strength and the flexibility of the active layer of the TFT and more suitable for fabricating a flexible display device. In addition, the buffer layer has a silicon nitride film as the lowest layer in contact with the flexible base substrate, which can make the good adhesion between the buffer layer and the flexible base substrate. The topmost layer of the buffer layer is an aluminum oxide film, which enables the buffer layer to have better resistance to water and vapor.
- It should be noted that in the present disclosure the terms, such as, first, second are only for distinguishing an entity or operation from another entity or operation, and does not imply any specific relation or order between the entities or operations. Also, the terms “comprises”, “include”, and other similar variations, do not exclude the inclusion of other non-listed elements. Without further restrictions, the expression “comprises a . . . ” does not exclude other identical elements from presence besides the listed elements.
- Embodiments of the present invention have been described, but not intending to impose any unduly constraint to the appended claims. Any modification of equivalent structure or equivalent process made according to the disclosure and drawings of the present invention, or any application thereof, directly or indirectly, to other related fields of technique, is considered encompassed in the scope of protection defined by the claims of the present invention.
Claims (14)
Applications Claiming Priority (4)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
CN201810274328.0A CN108428666B (en) | 2018-03-29 | 2018-03-29 | Manufacturing method of flexible TFT backboard and flexible TFT backboard |
CN201810274328.0 | 2018-03-29 | ||
CN201810274328 | 2018-03-29 | ||
PCT/CN2018/104485 WO2019184254A1 (en) | 2018-03-29 | 2018-09-07 | Flexible tft substrate and manufacturing method thereof |
Publications (2)
Publication Number | Publication Date |
---|---|
US10665721B1 US10665721B1 (en) | 2020-05-26 |
US20200168741A1 true US20200168741A1 (en) | 2020-05-28 |
Family
ID=63160090
Family Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US16/090,191 Active 2039-01-01 US10665721B1 (en) | 2018-03-29 | 2018-09-07 | Manufacturing method of flexible TFT backplane and flexible TFT backplane |
Country Status (3)
Country | Link |
---|---|
US (1) | US10665721B1 (en) |
CN (1) | CN108428666B (en) |
WO (1) | WO2019184254A1 (en) |
Families Citing this family (7)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US10658470B2 (en) * | 2017-11-14 | 2020-05-19 | Taiwan Semiconductor Manufacturing Co., Ltd. | Device with doped phosphorene and method for doping phosphorene |
CN108428666B (en) * | 2018-03-29 | 2020-07-28 | 深圳市华星光电半导体显示技术有限公司 | Manufacturing method of flexible TFT backboard and flexible TFT backboard |
CN110265407A (en) * | 2019-06-12 | 2019-09-20 | 武汉华星光电技术有限公司 | The production method of array substrate, display panel and array substrate |
CN110459547A (en) * | 2019-06-24 | 2019-11-15 | 福建华佳彩有限公司 | A kind of panel display and preparation method thereof |
CN112599533A (en) * | 2020-12-04 | 2021-04-02 | 福建华佳彩有限公司 | Transparent display panel structure and preparation method thereof |
CN113471256B (en) * | 2021-06-16 | 2023-04-18 | 武汉华星光电技术有限公司 | Display panel and preparation method thereof |
CN113662292A (en) * | 2021-07-06 | 2021-11-19 | 上海海关工业品与原材料检测技术中心 | Washable electroluminescent garment |
Family Cites Families (10)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US8872154B2 (en) * | 2009-04-06 | 2014-10-28 | Purdue Research Foundation | Field effect transistor fabrication from carbon nanotubes |
CN102842602B (en) | 2012-09-28 | 2014-11-05 | 武汉大学 | Amorphous zinc magnesium oxide/carbon nano tube composite thin film transistor and preparation method thereof |
CN103500756A (en) * | 2013-10-22 | 2014-01-08 | 深圳市华星光电技术有限公司 | Organic light-emitting device and manufacturing method thereof |
KR102127781B1 (en) | 2013-11-29 | 2020-06-30 | 엘지디스플레이 주식회사 | Thin film transistor array substrate and method for fabricating the same |
CN104051652B (en) * | 2014-06-19 | 2016-08-24 | 上海和辉光电有限公司 | A kind of flexible thin-film transistor |
CN107195782A (en) * | 2017-05-18 | 2017-09-22 | 深圳市华星光电技术有限公司 | Thin film transistor (TFT) preparation method, array substrate manufacturing method and display device |
US10818856B2 (en) * | 2017-05-18 | 2020-10-27 | Shenzhen China Star Optoelectronics Semiconductor Display Technology Co., Ltd. | Method for fabricating thin film transistor, method for fabricating array substrate, and a display apparatus |
US10418490B2 (en) * | 2017-07-04 | 2019-09-17 | Shenzhen China Star Optoelectronics Semiconductor Display Technology Co., Ltd | Field effect transistor and manufacturing method thereof |
CN107482064B (en) * | 2017-08-28 | 2019-10-25 | 武汉华星光电半导体显示技术有限公司 | Thin film transistor and its manufacturing method and array substrate |
CN108428666B (en) | 2018-03-29 | 2020-07-28 | 深圳市华星光电半导体显示技术有限公司 | Manufacturing method of flexible TFT backboard and flexible TFT backboard |
-
2018
- 2018-03-29 CN CN201810274328.0A patent/CN108428666B/en active Active
- 2018-09-07 WO PCT/CN2018/104485 patent/WO2019184254A1/en active Application Filing
- 2018-09-07 US US16/090,191 patent/US10665721B1/en active Active
Also Published As
Publication number | Publication date |
---|---|
CN108428666A (en) | 2018-08-21 |
US10665721B1 (en) | 2020-05-26 |
WO2019184254A1 (en) | 2019-10-03 |
CN108428666B (en) | 2020-07-28 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
US10665721B1 (en) | Manufacturing method of flexible TFT backplane and flexible TFT backplane | |
USRE49814E1 (en) | Transistor display panel, manufacturing method thereof, and display device including the same | |
US20200303428A1 (en) | Manufacturing method of flexible thin film transistor backplate and flexible thin film transistor backplate | |
CN106537567B (en) | Transistor, display device and electronic equipment | |
US10811631B2 (en) | Thin film transistor element substrate, method of producing the substrate, and organic EL display device including the thin film transistor element substrate | |
JP5339792B2 (en) | Thin film field effect transistor, method of manufacturing the same, and display device using the same | |
KR100918404B1 (en) | Organic thin film transistor and a flat panel display employing the same | |
CN102280467B (en) | Organic light emitting display and manufacture method thereof | |
US20110198598A1 (en) | Organic light emitting display apparatus and method of manufacturing the same | |
CN104681629B (en) | Thin film transistor (TFT), array base palte and its respective preparation method, display device | |
WO2018040608A1 (en) | Oxide thin-film transistor and preparation method therefor, array substrate, and display device | |
US9153700B2 (en) | Method of manufacturing thin-film transistor, method of manufacturing organic light-emitting display device including the same, and thin-film transistor and organic light-emitting display device manufactured using the methods | |
US8633479B2 (en) | Display device with metal oxidel layer and method for manufacturing the same | |
US8710503B2 (en) | Organic light-emitting display and method of manufacturing the same | |
US11374027B2 (en) | Manufacturing method of thin film transistor substrate and thin film transistor substrate | |
US10121830B1 (en) | OLED display panel and manufacturing method thereof | |
US6850000B1 (en) | Thin film transistor organic light emitting diode structure | |
CN104576654A (en) | Display device | |
KR20080102665A (en) | Thin film transistor and display device comprising the same | |
US10163994B2 (en) | OLED panel manufacturing method and OLED panel | |
WO2018184280A1 (en) | Manufacturing method for complementary type tft devices and manufacturing method for oled display panel | |
KR20160039106A (en) | Display device | |
KR101930371B1 (en) | Thin film transistor, thin film transistor substrate and methods of manufacturing the sames | |
CN112289834A (en) | Display panel and preparation method thereof | |
JP2016076599A (en) | Thin film transistor and method for manufacturing the same |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
AS | Assignment |
Owner name: SHENZHEN CHINA STAR OPTOELECTRONICS SEMICONDUCTOR DISPLAY TECHNOLOGY CO., LTD., CHINA Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:LIU, FANGMEI;REEL/FRAME:047013/0343 Effective date: 20180510 |
|
FEPP | Fee payment procedure |
Free format text: ENTITY STATUS SET TO UNDISCOUNTED (ORIGINAL EVENT CODE: BIG.); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY |
|
STCF | Information on status: patent grant |
Free format text: PATENTED CASE |
|
MAFP | Maintenance fee payment |
Free format text: PAYMENT OF MAINTENANCE FEE, 4TH YEAR, LARGE ENTITY (ORIGINAL EVENT CODE: M1551); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY Year of fee payment: 4 |