US20190267353A1 - Barrier layer for interconnects in 3d integrated device - Google Patents
Barrier layer for interconnects in 3d integrated device Download PDFInfo
- Publication number
- US20190267353A1 US20190267353A1 US16/408,902 US201916408902A US2019267353A1 US 20190267353 A1 US20190267353 A1 US 20190267353A1 US 201916408902 A US201916408902 A US 201916408902A US 2019267353 A1 US2019267353 A1 US 2019267353A1
- Authority
- US
- United States
- Prior art keywords
- electrically conductive
- interconnects
- electronic device
- barrier layers
- layer
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Abandoned
Links
- 230000004888 barrier function Effects 0.000 title claims abstract description 126
- 238000000034 method Methods 0.000 claims abstract description 68
- 239000000758 substrate Substances 0.000 claims abstract description 60
- 230000015572 biosynthetic process Effects 0.000 claims abstract description 28
- PXHVJJICTQNCMI-UHFFFAOYSA-N Nickel Chemical compound [Ni] PXHVJJICTQNCMI-UHFFFAOYSA-N 0.000 claims description 36
- 230000008569 process Effects 0.000 claims description 29
- 229910052759 nickel Inorganic materials 0.000 claims description 18
- VYPSYNLAJGMNEJ-UHFFFAOYSA-N Silicium dioxide Chemical compound O=[Si]=O VYPSYNLAJGMNEJ-UHFFFAOYSA-N 0.000 claims description 13
- 238000005229 chemical vapour deposition Methods 0.000 claims description 11
- 238000009792 diffusion process Methods 0.000 claims description 11
- 238000004544 sputter deposition Methods 0.000 claims description 10
- 229910052782 aluminium Inorganic materials 0.000 claims description 9
- XAGFODPZIPBFFR-UHFFFAOYSA-N aluminium Chemical compound [Al] XAGFODPZIPBFFR-UHFFFAOYSA-N 0.000 claims description 9
- 238000005240 physical vapour deposition Methods 0.000 claims description 9
- 239000007769 metal material Substances 0.000 claims description 7
- 238000009713 electroplating Methods 0.000 claims description 6
- 238000001947 vapour-phase growth Methods 0.000 claims description 6
- 229910000838 Al alloy Inorganic materials 0.000 claims description 5
- NRTOMJZYCJJWKI-UHFFFAOYSA-N Titanium nitride Chemical compound [Ti]#N NRTOMJZYCJJWKI-UHFFFAOYSA-N 0.000 claims description 5
- 238000000623 plasma-assisted chemical vapour deposition Methods 0.000 claims description 5
- MZLGASXMSKOWSE-UHFFFAOYSA-N tantalum nitride Chemical compound [Ta]#N MZLGASXMSKOWSE-UHFFFAOYSA-N 0.000 claims description 5
- MAKDTFFYCIMFQP-UHFFFAOYSA-N titanium tungsten Chemical compound [Ti].[W] MAKDTFFYCIMFQP-UHFFFAOYSA-N 0.000 claims description 5
- 229910000990 Ni alloy Inorganic materials 0.000 claims description 4
- 235000012239 silicon dioxide Nutrition 0.000 claims description 4
- 239000000377 silicon dioxide Substances 0.000 claims description 4
- 229910052715 tantalum Inorganic materials 0.000 claims description 4
- GUVRBAGPIYLISA-UHFFFAOYSA-N tantalum atom Chemical compound [Ta] GUVRBAGPIYLISA-UHFFFAOYSA-N 0.000 claims description 4
- 229910052723 transition metal Inorganic materials 0.000 claims description 4
- 150000003624 transition metals Chemical class 0.000 claims description 4
- 239000011521 glass Substances 0.000 claims description 3
- 229910044991 metal oxide Inorganic materials 0.000 claims description 2
- 238000011282 treatment Methods 0.000 abstract description 34
- 230000010354 integration Effects 0.000 abstract description 25
- 229910000765 intermetallic Inorganic materials 0.000 abstract description 22
- 238000012360 testing method Methods 0.000 abstract description 7
- 238000004891 communication Methods 0.000 abstract description 4
- 239000004065 semiconductor Substances 0.000 description 59
- 229910052751 metal Inorganic materials 0.000 description 33
- 239000002184 metal Substances 0.000 description 33
- 239000000463 material Substances 0.000 description 20
- 229920002120 photoresistant polymer Polymers 0.000 description 20
- 238000000151 deposition Methods 0.000 description 9
- RYGMFSIKBFXOCR-UHFFFAOYSA-N Copper Chemical compound [Cu] RYGMFSIKBFXOCR-UHFFFAOYSA-N 0.000 description 8
- 229910052802 copper Inorganic materials 0.000 description 8
- 239000010949 copper Substances 0.000 description 8
- 230000008021 deposition Effects 0.000 description 7
- 238000005530 etching Methods 0.000 description 7
- 150000002739 metals Chemical class 0.000 description 7
- 238000000059 patterning Methods 0.000 description 7
- 238000005498 polishing Methods 0.000 description 7
- NPXOKRUENSOPAO-UHFFFAOYSA-N Raney nickel Chemical compound [Al].[Ni] NPXOKRUENSOPAO-UHFFFAOYSA-N 0.000 description 6
- 238000013459 approach Methods 0.000 description 6
- 230000006870 function Effects 0.000 description 6
- 230000001965 increasing effect Effects 0.000 description 6
- 238000004519 manufacturing process Methods 0.000 description 6
- 238000007796 conventional method Methods 0.000 description 5
- 238000005137 deposition process Methods 0.000 description 5
- 229910000907 nickel aluminide Inorganic materials 0.000 description 5
- 229910052755 nonmetal Inorganic materials 0.000 description 5
- 229910052814 silicon oxide Inorganic materials 0.000 description 5
- 239000000126 substance Substances 0.000 description 5
- 235000012431 wafers Nutrition 0.000 description 5
- 230000006835 compression Effects 0.000 description 4
- 238000007906 compression Methods 0.000 description 4
- 229910000881 Cu alloy Inorganic materials 0.000 description 3
- 150000001875 compounds Chemical class 0.000 description 3
- PCHJSUWPFVWCPO-UHFFFAOYSA-N gold Chemical compound [Au] PCHJSUWPFVWCPO-UHFFFAOYSA-N 0.000 description 3
- 229910052737 gold Inorganic materials 0.000 description 3
- 239000010931 gold Substances 0.000 description 3
- 238000010438 heat treatment Methods 0.000 description 3
- -1 nickel Chemical class 0.000 description 3
- 238000007517 polishing process Methods 0.000 description 3
- 238000000926 separation method Methods 0.000 description 3
- WFKWXMTUELFFGS-UHFFFAOYSA-N tungsten Chemical compound [W] WFKWXMTUELFFGS-UHFFFAOYSA-N 0.000 description 3
- 229910052721 tungsten Inorganic materials 0.000 description 3
- 239000010937 tungsten Substances 0.000 description 3
- XUIMIQQOPSSXEZ-UHFFFAOYSA-N Silicon Chemical compound [Si] XUIMIQQOPSSXEZ-UHFFFAOYSA-N 0.000 description 2
- RTAQQCXQSZGOHL-UHFFFAOYSA-N Titanium Chemical compound [Ti] RTAQQCXQSZGOHL-UHFFFAOYSA-N 0.000 description 2
- 238000000429 assembly Methods 0.000 description 2
- 230000000712 assembly Effects 0.000 description 2
- 230000001627 detrimental effect Effects 0.000 description 2
- 230000007774 longterm Effects 0.000 description 2
- 150000004706 metal oxides Chemical class 0.000 description 2
- 239000000203 mixture Substances 0.000 description 2
- 238000000206 photolithography Methods 0.000 description 2
- 229910001848 post-transition metal Inorganic materials 0.000 description 2
- 238000002360 preparation method Methods 0.000 description 2
- 229910052710 silicon Inorganic materials 0.000 description 2
- 239000010703 silicon Substances 0.000 description 2
- 239000002002 slurry Substances 0.000 description 2
- 239000010936 titanium Substances 0.000 description 2
- 229910052719 titanium Inorganic materials 0.000 description 2
- 229910001005 Ni3Al Inorganic materials 0.000 description 1
- 229910000943 NiAl Inorganic materials 0.000 description 1
- 229910000624 NiAl3 Inorganic materials 0.000 description 1
- ATJFFYVFTNAWJD-UHFFFAOYSA-N Tin Chemical compound [Sn] ATJFFYVFTNAWJD-UHFFFAOYSA-N 0.000 description 1
- 229910045601 alloy Inorganic materials 0.000 description 1
- 239000000956 alloy Substances 0.000 description 1
- 230000004075 alteration Effects 0.000 description 1
- 238000003491 array Methods 0.000 description 1
- 230000005540 biological transmission Effects 0.000 description 1
- 230000008878 coupling Effects 0.000 description 1
- 238000010168 coupling process Methods 0.000 description 1
- 238000005859 coupling reaction Methods 0.000 description 1
- 238000013461 design Methods 0.000 description 1
- 238000010586 diagram Methods 0.000 description 1
- 238000009826 distribution Methods 0.000 description 1
- 230000005489 elastic deformation Effects 0.000 description 1
- 238000004070 electrodeposition Methods 0.000 description 1
- 238000007772 electroless plating Methods 0.000 description 1
- 230000001939 inductive effect Effects 0.000 description 1
- 238000005304 joining Methods 0.000 description 1
- 230000000873 masking effect Effects 0.000 description 1
- 230000013011 mating Effects 0.000 description 1
- 150000002736 metal compounds Chemical class 0.000 description 1
- 229910001092 metal group alloy Inorganic materials 0.000 description 1
- 238000012986 modification Methods 0.000 description 1
- 230000004048 modification Effects 0.000 description 1
- 238000002294 plasma sputter deposition Methods 0.000 description 1
- 238000007747 plating Methods 0.000 description 1
- 238000012545 processing Methods 0.000 description 1
- 230000001737 promoting effect Effects 0.000 description 1
- 238000004151 rapid thermal annealing Methods 0.000 description 1
- 239000003870 refractory metal Substances 0.000 description 1
- 238000004528 spin coating Methods 0.000 description 1
- 230000003746 surface roughness Effects 0.000 description 1
- 229910052720 vanadium Inorganic materials 0.000 description 1
- GPPXJZIENCGNKB-UHFFFAOYSA-N vanadium Chemical compound [V]#[V] GPPXJZIENCGNKB-UHFFFAOYSA-N 0.000 description 1
- 239000002699 waste material Substances 0.000 description 1
Images
Classifications
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L27/00—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate
- H01L27/02—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having at least one potential-jump barrier or surface barrier; including integrated passive circuit elements with at least one potential-jump barrier or surface barrier
- H01L27/04—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having at least one potential-jump barrier or surface barrier; including integrated passive circuit elements with at least one potential-jump barrier or surface barrier the substrate being a semiconductor body
- H01L27/06—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having at least one potential-jump barrier or surface barrier; including integrated passive circuit elements with at least one potential-jump barrier or surface barrier the substrate being a semiconductor body including a plurality of individual components in a non-repetitive configuration
- H01L27/0688—Integrated circuits having a three-dimensional layout
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/027—Making masks on semiconductor bodies for further photolithographic processing not provided for in group H01L21/18 or H01L21/34
- H01L21/0271—Making masks on semiconductor bodies for further photolithographic processing not provided for in group H01L21/18 or H01L21/34 comprising organic layers
- H01L21/0273—Making masks on semiconductor bodies for further photolithographic processing not provided for in group H01L21/18 or H01L21/34 comprising organic layers characterised by the treatment of photoresist layers
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/70—Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
- H01L21/71—Manufacture of specific parts of devices defined in group H01L21/70
- H01L21/768—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics
- H01L21/76838—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics characterised by the formation and the after-treatment of the conductors
- H01L21/76841—Barrier, adhesion or liner layers
- H01L21/7685—Barrier, adhesion or liner layers the layer covering a conductive structure
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/70—Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
- H01L21/71—Manufacture of specific parts of devices defined in group H01L21/70
- H01L21/768—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics
- H01L21/76838—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics characterised by the formation and the after-treatment of the conductors
- H01L21/76841—Barrier, adhesion or liner layers
- H01L21/76871—Layers specifically deposited to enhance or enable the nucleation of further layers, i.e. seed layers
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/70—Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
- H01L21/71—Manufacture of specific parts of devices defined in group H01L21/70
- H01L21/768—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics
- H01L21/76838—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics characterised by the formation and the after-treatment of the conductors
- H01L21/76877—Filling of holes, grooves or trenches, e.g. vias, with conductive material
- H01L21/76883—Post-treatment or after-treatment of the conductive material
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/70—Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
- H01L21/71—Manufacture of specific parts of devices defined in group H01L21/70
- H01L21/768—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics
- H01L21/76838—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics characterised by the formation and the after-treatment of the conductors
- H01L21/76885—By forming conductive members before deposition of protective insulating material, e.g. pillars, studs
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/70—Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
- H01L21/71—Manufacture of specific parts of devices defined in group H01L21/70
- H01L21/768—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics
- H01L21/76898—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics formed through a semiconductor substrate
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L23/00—Details of semiconductor or other solid state devices
- H01L23/48—Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor
- H01L23/481—Internal lead connections, e.g. via connections, feedthrough structures
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L23/00—Details of semiconductor or other solid state devices
- H01L23/58—Structural electrical arrangements for semiconductor devices not otherwise provided for, e.g. in combination with batteries
- H01L23/585—Structural electrical arrangements for semiconductor devices not otherwise provided for, e.g. in combination with batteries comprising conductive layers or plates or strips or rods or rings
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L23/00—Details of semiconductor or other solid state devices
- H01L23/58—Structural electrical arrangements for semiconductor devices not otherwise provided for, e.g. in combination with batteries
- H01L23/64—Impedance arrangements
- H01L23/66—High-frequency adaptations
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L24/00—Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
- H01L24/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L24/02—Bonding areas ; Manufacturing methods related thereto
- H01L24/04—Structure, shape, material or disposition of the bonding areas prior to the connecting process
- H01L24/05—Structure, shape, material or disposition of the bonding areas prior to the connecting process of an individual bonding area
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L24/00—Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
- H01L24/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L24/02—Bonding areas ; Manufacturing methods related thereto
- H01L24/04—Structure, shape, material or disposition of the bonding areas prior to the connecting process
- H01L24/06—Structure, shape, material or disposition of the bonding areas prior to the connecting process of a plurality of bonding areas
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L24/00—Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
- H01L24/80—Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L25/00—Assemblies consisting of a plurality of individual semiconductor or other solid state devices ; Multistep manufacturing processes thereof
- H01L25/03—Assemblies consisting of a plurality of individual semiconductor or other solid state devices ; Multistep manufacturing processes thereof all the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/00, or in a single subclass of H10K, H10N, e.g. assemblies of rectifier diodes
- H01L25/04—Assemblies consisting of a plurality of individual semiconductor or other solid state devices ; Multistep manufacturing processes thereof all the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/00, or in a single subclass of H10K, H10N, e.g. assemblies of rectifier diodes the devices not having separate containers
- H01L25/065—Assemblies consisting of a plurality of individual semiconductor or other solid state devices ; Multistep manufacturing processes thereof all the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/00, or in a single subclass of H10K, H10N, e.g. assemblies of rectifier diodes the devices not having separate containers the devices being of a type provided for in group H01L27/00
- H01L25/0657—Stacked arrangements of devices
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L25/00—Assemblies consisting of a plurality of individual semiconductor or other solid state devices ; Multistep manufacturing processes thereof
- H01L25/50—Multistep manufacturing processes of assemblies consisting of devices, each device being of a type provided for in group H01L27/00 or H01L29/00
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/70—Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
- H01L21/77—Manufacture or treatment of devices consisting of a plurality of solid state components or integrated circuits formed in, or on, a common substrate
- H01L21/78—Manufacture or treatment of devices consisting of a plurality of solid state components or integrated circuits formed in, or on, a common substrate with subsequent division of the substrate into plural individual devices
- H01L21/82—Manufacture or treatment of devices consisting of a plurality of solid state components or integrated circuits formed in, or on, a common substrate with subsequent division of the substrate into plural individual devices to produce devices, e.g. integrated circuits, each consisting of a plurality of components
- H01L21/822—Manufacture or treatment of devices consisting of a plurality of solid state components or integrated circuits formed in, or on, a common substrate with subsequent division of the substrate into plural individual devices to produce devices, e.g. integrated circuits, each consisting of a plurality of components the substrate being a semiconductor, using silicon technology
- H01L21/8221—Three dimensional integrated circuits stacked in different levels
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L22/00—Testing or measuring during manufacture or treatment; Reliability measurements, i.e. testing of parts without further processing to modify the parts as such; Structural arrangements therefor
- H01L22/10—Measuring as part of the manufacturing process
- H01L22/14—Measuring as part of the manufacturing process for electrical parameters, e.g. resistance, deep-levels, CV, diffusions by electrical means
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2223/00—Details relating to semiconductor or other solid state devices covered by the group H01L23/00
- H01L2223/58—Structural electrical arrangements for semiconductor devices not otherwise provided for
- H01L2223/64—Impedance arrangements
- H01L2223/66—High-frequency adaptations
- H01L2223/6661—High-frequency adaptations for passive devices
- H01L2223/6677—High-frequency adaptations for passive devices for antenna, e.g. antenna included within housing of semiconductor device
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/02—Bonding areas; Manufacturing methods related thereto
- H01L2224/03—Manufacturing methods
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/02—Bonding areas; Manufacturing methods related thereto
- H01L2224/03—Manufacturing methods
- H01L2224/034—Manufacturing methods by blanket deposition of the material of the bonding area
- H01L2224/0341—Manufacturing methods by blanket deposition of the material of the bonding area in liquid form
- H01L2224/03416—Spin coating
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/02—Bonding areas; Manufacturing methods related thereto
- H01L2224/03—Manufacturing methods
- H01L2224/034—Manufacturing methods by blanket deposition of the material of the bonding area
- H01L2224/03444—Manufacturing methods by blanket deposition of the material of the bonding area in gaseous form
- H01L2224/0345—Physical vapour deposition [PVD], e.g. evaporation, or sputtering
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/02—Bonding areas; Manufacturing methods related thereto
- H01L2224/03—Manufacturing methods
- H01L2224/034—Manufacturing methods by blanket deposition of the material of the bonding area
- H01L2224/03444—Manufacturing methods by blanket deposition of the material of the bonding area in gaseous form
- H01L2224/03452—Chemical vapour deposition [CVD], e.g. laser CVD
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/02—Bonding areas; Manufacturing methods related thereto
- H01L2224/03—Manufacturing methods
- H01L2224/034—Manufacturing methods by blanket deposition of the material of the bonding area
- H01L2224/0346—Plating
- H01L2224/03462—Electroplating
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/02—Bonding areas; Manufacturing methods related thereto
- H01L2224/03—Manufacturing methods
- H01L2224/034—Manufacturing methods by blanket deposition of the material of the bonding area
- H01L2224/0346—Plating
- H01L2224/03464—Electroless plating
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/02—Bonding areas; Manufacturing methods related thereto
- H01L2224/03—Manufacturing methods
- H01L2224/0347—Manufacturing methods using a lift-off mask
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/02—Bonding areas; Manufacturing methods related thereto
- H01L2224/03—Manufacturing methods
- H01L2224/0347—Manufacturing methods using a lift-off mask
- H01L2224/0348—Permanent masks, i.e. masks left in the finished device, e.g. passivation layers
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/02—Bonding areas; Manufacturing methods related thereto
- H01L2224/03—Manufacturing methods
- H01L2224/039—Methods of manufacturing bonding areas involving a specific sequence of method steps
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/02—Bonding areas; Manufacturing methods related thereto
- H01L2224/03—Manufacturing methods
- H01L2224/039—Methods of manufacturing bonding areas involving a specific sequence of method steps
- H01L2224/0391—Forming a passivation layer after forming the bonding area
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/02—Bonding areas; Manufacturing methods related thereto
- H01L2224/04—Structure, shape, material or disposition of the bonding areas prior to the connecting process
- H01L2224/05—Structure, shape, material or disposition of the bonding areas prior to the connecting process of an individual bonding area
- H01L2224/05001—Internal layers
- H01L2224/05075—Plural internal layers
- H01L2224/0508—Plural internal layers being stacked
- H01L2224/05082—Two-layer arrangements
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/02—Bonding areas; Manufacturing methods related thereto
- H01L2224/04—Structure, shape, material or disposition of the bonding areas prior to the connecting process
- H01L2224/05—Structure, shape, material or disposition of the bonding areas prior to the connecting process of an individual bonding area
- H01L2224/05001—Internal layers
- H01L2224/05099—Material
- H01L2224/051—Material with a principal constituent of the material being a metal or a metalloid, e.g. boron [B], silicon [Si], germanium [Ge], arsenic [As], antimony [Sb], tellurium [Te] and polonium [Po], and alloys thereof
- H01L2224/05117—Material with a principal constituent of the material being a metal or a metalloid, e.g. boron [B], silicon [Si], germanium [Ge], arsenic [As], antimony [Sb], tellurium [Te] and polonium [Po], and alloys thereof the principal constituent melting at a temperature of greater than or equal to 400°C and less than 950°C
- H01L2224/05124—Aluminium [Al] as principal constituent
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/02—Bonding areas; Manufacturing methods related thereto
- H01L2224/04—Structure, shape, material or disposition of the bonding areas prior to the connecting process
- H01L2224/05—Structure, shape, material or disposition of the bonding areas prior to the connecting process of an individual bonding area
- H01L2224/05001—Internal layers
- H01L2224/05099—Material
- H01L2224/051—Material with a principal constituent of the material being a metal or a metalloid, e.g. boron [B], silicon [Si], germanium [Ge], arsenic [As], antimony [Sb], tellurium [Te] and polonium [Po], and alloys thereof
- H01L2224/05163—Material with a principal constituent of the material being a metal or a metalloid, e.g. boron [B], silicon [Si], germanium [Ge], arsenic [As], antimony [Sb], tellurium [Te] and polonium [Po], and alloys thereof the principal constituent melting at a temperature of greater than 1550°C
- H01L2224/05166—Titanium [Ti] as principal constituent
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/02—Bonding areas; Manufacturing methods related thereto
- H01L2224/04—Structure, shape, material or disposition of the bonding areas prior to the connecting process
- H01L2224/05—Structure, shape, material or disposition of the bonding areas prior to the connecting process of an individual bonding area
- H01L2224/05001—Internal layers
- H01L2224/05099—Material
- H01L2224/05186—Material with a principal constituent of the material being a non metallic, non metalloid inorganic material
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/02—Bonding areas; Manufacturing methods related thereto
- H01L2224/04—Structure, shape, material or disposition of the bonding areas prior to the connecting process
- H01L2224/05—Structure, shape, material or disposition of the bonding areas prior to the connecting process of an individual bonding area
- H01L2224/0554—External layer
- H01L2224/05599—Material
- H01L2224/056—Material with a principal constituent of the material being a metal or a metalloid, e.g. boron [B], silicon [Si], germanium [Ge], arsenic [As], antimony [Sb], tellurium [Te] and polonium [Po], and alloys thereof
- H01L2224/05638—Material with a principal constituent of the material being a metal or a metalloid, e.g. boron [B], silicon [Si], germanium [Ge], arsenic [As], antimony [Sb], tellurium [Te] and polonium [Po], and alloys thereof the principal constituent melting at a temperature of greater than or equal to 950°C and less than 1550°C
- H01L2224/05647—Copper [Cu] as principal constituent
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/02—Bonding areas; Manufacturing methods related thereto
- H01L2224/04—Structure, shape, material or disposition of the bonding areas prior to the connecting process
- H01L2224/05—Structure, shape, material or disposition of the bonding areas prior to the connecting process of an individual bonding area
- H01L2224/0554—External layer
- H01L2224/05599—Material
- H01L2224/056—Material with a principal constituent of the material being a metal or a metalloid, e.g. boron [B], silicon [Si], germanium [Ge], arsenic [As], antimony [Sb], tellurium [Te] and polonium [Po], and alloys thereof
- H01L2224/05638—Material with a principal constituent of the material being a metal or a metalloid, e.g. boron [B], silicon [Si], germanium [Ge], arsenic [As], antimony [Sb], tellurium [Te] and polonium [Po], and alloys thereof the principal constituent melting at a temperature of greater than or equal to 950°C and less than 1550°C
- H01L2224/05655—Nickel [Ni] as principal constituent
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/02—Bonding areas; Manufacturing methods related thereto
- H01L2224/04—Structure, shape, material or disposition of the bonding areas prior to the connecting process
- H01L2224/05—Structure, shape, material or disposition of the bonding areas prior to the connecting process of an individual bonding area
- H01L2224/0554—External layer
- H01L2224/05599—Material
- H01L2224/05686—Material with a principal constituent of the material being a non metallic, non metalloid inorganic material
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/02—Bonding areas; Manufacturing methods related thereto
- H01L2224/04—Structure, shape, material or disposition of the bonding areas prior to the connecting process
- H01L2224/06—Structure, shape, material or disposition of the bonding areas prior to the connecting process of a plurality of bonding areas
- H01L2224/0601—Structure
- H01L2224/0603—Bonding areas having different sizes, e.g. different heights or widths
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/02—Bonding areas; Manufacturing methods related thereto
- H01L2224/04—Structure, shape, material or disposition of the bonding areas prior to the connecting process
- H01L2224/06—Structure, shape, material or disposition of the bonding areas prior to the connecting process of a plurality of bonding areas
- H01L2224/0605—Shape
- H01L2224/06051—Bonding areas having different shapes
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/02—Bonding areas; Manufacturing methods related thereto
- H01L2224/04—Structure, shape, material or disposition of the bonding areas prior to the connecting process
- H01L2224/06—Structure, shape, material or disposition of the bonding areas prior to the connecting process of a plurality of bonding areas
- H01L2224/061—Disposition
- H01L2224/0618—Disposition being disposed on at least two different sides of the body, e.g. dual array
- H01L2224/06181—On opposite sides of the body
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/02—Bonding areas; Manufacturing methods related thereto
- H01L2224/04—Structure, shape, material or disposition of the bonding areas prior to the connecting process
- H01L2224/06—Structure, shape, material or disposition of the bonding areas prior to the connecting process of a plurality of bonding areas
- H01L2224/065—Material
- H01L2224/06505—Bonding areas having different materials
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/02—Bonding areas; Manufacturing methods related thereto
- H01L2224/07—Structure, shape, material or disposition of the bonding areas after the connecting process
- H01L2224/08—Structure, shape, material or disposition of the bonding areas after the connecting process of an individual bonding area
- H01L2224/081—Disposition
- H01L2224/0812—Disposition the bonding area connecting directly to another bonding area, i.e. connectorless bonding, e.g. bumpless bonding
- H01L2224/08121—Disposition the bonding area connecting directly to another bonding area, i.e. connectorless bonding, e.g. bumpless bonding the connected bonding areas being not aligned with respect to each other
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/02—Bonding areas; Manufacturing methods related thereto
- H01L2224/07—Structure, shape, material or disposition of the bonding areas after the connecting process
- H01L2224/08—Structure, shape, material or disposition of the bonding areas after the connecting process of an individual bonding area
- H01L2224/081—Disposition
- H01L2224/0812—Disposition the bonding area connecting directly to another bonding area, i.e. connectorless bonding, e.g. bumpless bonding
- H01L2224/08135—Disposition the bonding area connecting directly to another bonding area, i.e. connectorless bonding, e.g. bumpless bonding the bonding area connecting between different semiconductor or solid-state bodies, i.e. chip-to-chip
- H01L2224/08145—Disposition the bonding area connecting directly to another bonding area, i.e. connectorless bonding, e.g. bumpless bonding the bonding area connecting between different semiconductor or solid-state bodies, i.e. chip-to-chip the bodies being stacked
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/02—Bonding areas; Manufacturing methods related thereto
- H01L2224/07—Structure, shape, material or disposition of the bonding areas after the connecting process
- H01L2224/08—Structure, shape, material or disposition of the bonding areas after the connecting process of an individual bonding area
- H01L2224/081—Disposition
- H01L2224/0812—Disposition the bonding area connecting directly to another bonding area, i.e. connectorless bonding, e.g. bumpless bonding
- H01L2224/08135—Disposition the bonding area connecting directly to another bonding area, i.e. connectorless bonding, e.g. bumpless bonding the bonding area connecting between different semiconductor or solid-state bodies, i.e. chip-to-chip
- H01L2224/08145—Disposition the bonding area connecting directly to another bonding area, i.e. connectorless bonding, e.g. bumpless bonding the bonding area connecting between different semiconductor or solid-state bodies, i.e. chip-to-chip the bodies being stacked
- H01L2224/08147—Disposition the bonding area connecting directly to another bonding area, i.e. connectorless bonding, e.g. bumpless bonding the bonding area connecting between different semiconductor or solid-state bodies, i.e. chip-to-chip the bodies being stacked the bonding area connecting to a bonding area disposed in a recess of the surface of the body
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/80—Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected
- H01L2224/80001—Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected by connecting a bonding area directly to another bonding area, i.e. connectorless bonding, e.g. bumpless bonding
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/80—Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected
- H01L2224/80001—Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected by connecting a bonding area directly to another bonding area, i.e. connectorless bonding, e.g. bumpless bonding
- H01L2224/808—Bonding techniques
- H01L2224/80894—Direct bonding, i.e. joining surfaces by means of intermolecular attracting interactions at their interfaces, e.g. covalent bonds, van der Waals forces
- H01L2224/80895—Direct bonding, i.e. joining surfaces by means of intermolecular attracting interactions at their interfaces, e.g. covalent bonds, van der Waals forces between electrically conductive surfaces, e.g. copper-copper direct bonding, surface activated bonding
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/80—Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected
- H01L2224/80001—Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected by connecting a bonding area directly to another bonding area, i.e. connectorless bonding, e.g. bumpless bonding
- H01L2224/808—Bonding techniques
- H01L2224/80894—Direct bonding, i.e. joining surfaces by means of intermolecular attracting interactions at their interfaces, e.g. covalent bonds, van der Waals forces
- H01L2224/80896—Direct bonding, i.e. joining surfaces by means of intermolecular attracting interactions at their interfaces, e.g. covalent bonds, van der Waals forces between electrically insulating surfaces, e.g. oxide or nitride layers
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/80—Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected
- H01L2224/80001—Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected by connecting a bonding area directly to another bonding area, i.e. connectorless bonding, e.g. bumpless bonding
- H01L2224/80986—Specific sequence of steps, e.g. repetition of manufacturing steps, time sequence
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/91—Methods for connecting semiconductor or solid state bodies including different methods provided for in two or more of groups H01L2224/80 - H01L2224/90
- H01L2224/92—Specific sequence of method steps
- H01L2224/9202—Forming additional connectors after the connecting process
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2225/00—Details relating to assemblies covered by the group H01L25/00 but not provided for in its subgroups
- H01L2225/03—All the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/648 and H10K99/00
- H01L2225/04—All the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/648 and H10K99/00 the devices not having separate containers
- H01L2225/065—All the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/648 and H10K99/00 the devices not having separate containers the devices being of a type provided for in group H01L27/00
- H01L2225/06503—Stacked arrangements of devices
- H01L2225/06541—Conductive via connections through the device, e.g. vertical interconnects, through silicon via [TSV]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2225/00—Details relating to assemblies covered by the group H01L25/00 but not provided for in its subgroups
- H01L2225/03—All the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/648 and H10K99/00
- H01L2225/04—All the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/648 and H10K99/00 the devices not having separate containers
- H01L2225/065—All the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/648 and H10K99/00 the devices not having separate containers the devices being of a type provided for in group H01L27/00
- H01L2225/06503—Stacked arrangements of devices
- H01L2225/06548—Conductive via connections through the substrate, container, or encapsulation
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L24/00—Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
- H01L24/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L24/02—Bonding areas ; Manufacturing methods related thereto
- H01L24/03—Manufacturing methods
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L24/00—Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
- H01L24/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L24/02—Bonding areas ; Manufacturing methods related thereto
- H01L24/07—Structure, shape, material or disposition of the bonding areas after the connecting process
- H01L24/08—Structure, shape, material or disposition of the bonding areas after the connecting process of an individual bonding area
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L25/00—Assemblies consisting of a plurality of individual semiconductor or other solid state devices ; Multistep manufacturing processes thereof
- H01L25/16—Assemblies consisting of a plurality of individual semiconductor or other solid state devices ; Multistep manufacturing processes thereof the devices being of types provided for in two or more different main groups of groups H01L27/00 - H01L33/00, or in a single subclass of H10K, H10N, e.g. forming hybrid circuits
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/0001—Technical content checked by a classifier
- H01L2924/00014—Technical content checked by a classifier the subject-matter covered by the group, the symbol of which is combined with the symbol of this group, being disclosed without further technical details
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/01—Chemical elements
- H01L2924/01074—Tungsten [W]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/013—Alloys
- H01L2924/014—Solder alloys
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/049—Nitrides composed of metals from groups of the periodic table
- H01L2924/0494—4th Group
- H01L2924/04941—TiN
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/049—Nitrides composed of metals from groups of the periodic table
- H01L2924/0495—5th Group
- H01L2924/04953—TaN
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/053—Oxides composed of metals from groups of the periodic table
- H01L2924/0544—14th Group
- H01L2924/05442—SiO2
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/30—Technical effects
- H01L2924/36—Material effects
- H01L2924/365—Metallurgical effects
- H01L2924/3651—Formation of intermetallics
Definitions
- the present invention relates generally to three-dimensionally integrated electronic devices, and more particularly to electronic devices, such as semiconductor devices, that are vertically bonded and electrically connected together to form three-dimensional electronic structures.
- Electronic devices such as semiconductor integrated circuits (ICs) or other semiconductor devices, are typically fabricated into and on a substrate, such as a silicon wafer, resulting in an IC area that must increase as the size and complexity of the IC increases.
- ICs semiconductor integrated circuits
- One trend in recent IC fabrication has been to increase the number and/or different types of ICs by vertically stacking and vertically interconnecting the ICs together.
- the vertically stacked ICs can be of different sizes, come from different size wafers, have different functions, be made of different materials, etc.
- One method for realizing the approach of vertically stacking ICs is through a direct bond process in which vertical interconnect structures are bonded together between individually stacked ICs.
- This approach may be accomplished by using conventional wafer fabrication techniques, including wafer thinning, chemical-mechanical polishing, photolithography masking, via etching and deposition, and electrical interconnect and electrical trace deposition.
- the vertical electrical interconnection between stacked ICs can be formed as a result of the direct bond stacking, or as a result of a sequence of wafer fabrication techniques after direct bonded stacking.
- a typical direct bond process provides an electronic device substrate, such as a semiconductor IC substrate, having a bonding layer and vertical interconnects extending through the bonding layer.
- the vertical interconnects are connected to electrical traces disposed on the substrate, which provide an electrical path to circuits or devices on the substrate.
- the bonding layer of one electronic device is contacted with the bonding layer of another electronic device, whereby a chemical bond may occur with or without temperature treatment.
- exposed portions of the vertical interconnects of the first electronic device are contacted with the vertical interconnects of the second electronic device to enable an electrical coupling between electronic devices in the vertically stacked electronic device assembly.
- the stacked electronic device assembly undergoes a relatively high-temperature treatment to cause the vertical interconnects from each electronic device to be sufficiently diffusion bonded together.
- interconnects between each electronic device are often made of the same material (e.g., nickel), such interconnects are often coupled to a metal trace made from a dissimilar metal (e.g., aluminum). This often causes the formation of an intermetallic compound when the interconnect and trace materials diffuse together, such as during a high-temperature treatment.
- the resulting intermetallic compound e.g., nickel alum inide
- the resulting intermetallic compound may be a relatively brittle, low density compound compared to the interconnect or trace material, and the lower density of the intermetallic compound may cause volumetric expansion in the joint region between the interconnect and trace.
- an aspect of the present invention provides a barrier layer interposed between an electrical trace and an electrical interconnect for restricting interdiffusion between the interconnect and trace materials so as to prevent intermetallic compound formation during direct bond integration of a three-dimensional electronic device.
- intermetallic compounds having poor interdiffusion properties such as nickel alum inide
- formation of intermetallic compounds having poor interdiffusion properties impedes the ability to provide a reliably functional vertically integrated electronic device after conducting multiple high-temperature treatments during direct bond processing.
- the formation of the lower density intermetallic region also increases, and the expansion of the higher volumetric region at the joint caused by the growing intermetallic region may eventually cause separation or voids that interrupt the electrical path between trace and interconnect.
- the formation of such an intermetallic compound is typically an uncontrolled process, which impairs the ability to predict the long-term functionality of the device.
- multiple high-temperature treatments may be achieved, for example after stacking each individual electronic device, thereby enabling the ability to functionally test and detect failures in the stacked electronic device assembly much earlier in the process compared to the conventional method.
- scrap may be reduced, and the yield and cost to vertically stack and interconnect such integrated electronic devices may be improved over the conventional method.
- a method of forming an electronic device includes: (i) forming an electrically conductive trace on a substrate; (ii) forming a barrier layer on the electrically conductive trace; and (iii) forming one or more electrically conductive interconnects on the barrier layer.
- the electrically conductive trace and the one or more electrically conductive interconnects may be made from different metals or metal alloys that are capable of forming an intermetallic compound having poor interdiffusion properties.
- the barrier layer may be configured to prevent formation of such an intermetallic compound, while still enabling electrical communication between the trace and interconnect structures.
- an integration method for an electronic device may include: (i) preparing a first electronic device having a first substrate, which may include: (a) forming a first electrically conductive trace overlying at least a portion of the first substrate, (b) forming a first barrier layer overlying at least a portion of the first electrically conductive trace, (c) forming one or more first electrically conductive interconnects in contact with the first barrier layer, and (d) forming a first bonding layer overlying at least a portion of the first electrically conductive trace and at least partially surrounding the one or more first interconnects.
- the integration method may further include: (ii) preparing a second electronic device having a second substrate, one or more second electrically conductive interconnects, and a second bonding layer; (iii) contacting the one or more first interconnects with the one or more second interconnects; and (iv) contacting the first bonding layer with the second bonding layer.
- Embodiments of the invention may include one or more of the following additional features separately or in combination.
- the integration method may further include: (i) bonding the first bonding layer to the second bonding layer; and (ii) bonding via temperature treatment the one or more first interconnects to the one or more second interconnects, whereby diffusion occurs between the one or more first interconnects and the one or more second interconnects.
- the integration method may further include: (i) forming a second electrically conductive trace on at least a portion of the second substrate; (ii) forming a second barrier layer on at least a portion of the second electrically conductive trace; (iii) forming the one or more second electrically conductive interconnects in contact with the second barrier layer; and (iv) forming the second bonding layer on at least a portion of the second trace and at least partially surrounding the one or more second interconnects.
- the integration method may further include: (i) preparing an opposite side of the second electronic device, which may include: (a) forming a third electrically conductive trace overlying at least a portion of the second substrate opposite the second electrically conductive trace; (b) forming a third barrier layer overlying at least a portion of the third electrically conductive trace; (c) forming one or more third electrically conductive interconnects in contact with the third barrier layer; and (d) forming a third bonding layer overlying at least a portion of the third electrically conductive trace and at least partially surrounding the one or more third interconnects.
- the integration method may further include: (ii) preparing a third electronic device having a third substrate, one or more fourth electrically conductive interconnects, and a fourth bonding layer; (iii) bonding via direct contact the third bonding layer to the fourth bonding layer; and (iv) bonding via temperature treatment the one or more third interconnects to the one or more fourth interconnects, whereby diffusion occurs between the one or more third interconnects and the one or more fourth interconnects.
- the bonding via temperature treatment of the one or more first interconnects to the one or more second interconnects may result in completion of a first integration stacking sequence.
- the bonding via temperature treatment of the one or more third interconnects to the one or more fourth interconnects may result in completion of a second stacking sequence.
- the integration method may further include repeating N stacking sequences to define a vertically integrated stacked electronic device assembly.
- the vertically integrated stacked electronic device assembly may be tested after each bonding via temperature treatment.
- the integration method may further include: (i) removing a portion of the first and second bonding layers to expose respective outwardly addressable faces of the one or more first interconnects and the one or more second interconnects; and (ii) contacting the faces of the one or more first interconnects with the respective faces of the one or more second interconnects.
- the integration method may further include: (i) forming a first photoresist layer overlying at least a portion of the first barrier layer; and (ii) patterning the first photoresist layer to form one or more channels in the first photoresist layer.
- the one or more first interconnects may be formed in the one or more channels in the first photoresist layer.
- the integration method may further include: after patterning the first photoresist layer, and after forming the one or more first interconnects, removing at least a portion of the first photoresist layer such that the one or more first interconnects remain.
- the integration method may further include: forming a first seed layer overlying at least a portion of the first barrier layer, the first barrier layer being configured to accept formation of the first seed layer thereon.
- the first seed layer may be interposed between the first barrier layer and the one or more first interconnects.
- the first seed layer may be configured to accept formation of the one or more first interconnects such that at least those portions of the first seed layer in contact with the one or more first interconnects become an integral portion of the one or more first interconnects.
- the integration method may further include: after forming the one or more first electrically conductive interconnects and before forming the first bonding layer, patterning the first electrically conductive trace.
- the patterning may remove at least a portion of the first electrically conductive trace and at least a portion of the first barrier layer.
- the integration method may further include: forming a first adhesion layer overlying at least a portion of the first substrate.
- the first adhesion layer may be interposed between the first substrate and the first electrically conductive trace.
- the integration method may further include: forming one or more electrically conductive vias through the second substrate to electrically connect the second electrically conductive trace with the third electrically conductive trace.
- the first electrically conductive trace may be made with a first metallic material, and the one or more first electrically conductive interconnects may be made with a second metallic material that is different from the first metallic material.
- the first barrier layer may be interposed between the first electrically conductive trace and the one or more first electrically conductive interconnects, the first barrier layer being configured to prevent interdiffusion of the one or more first interconnects with the first trace.
- the first electrically conductive trace may be made from a transition metal or post-transition metal, such as aluminum or aluminum alloy.
- the first electrically conductive interconnect may be made from a post-transition metal or transition metal, such as copper or copper alloy.
- the first bonding layer may be made from a non-metallic oxide, such as silicon oxide.
- the first electrically conductive trace may be formed by physical vapor deposition, chemical vapor deposition, vapor phase deposition, or sputtering.
- the barrier layer may be formed by physical vapor deposition, chemical vapor deposition, vapor phase deposition, or sputtering.
- the one or more first interconnects may be formed by physical vapor deposition, chemical vapor deposition, sputtering, or electroplating.
- the first bonding layer may be formed by chemical vapor deposition, sputtering, spin-on glass process, or plasma enhanced CVD.
- an integrated 3D electronic device includes a first electronic device having: a first substrate; a first plurality of electrically conductive traces disposed on at least a portion of the first substrate; a first plurality of electrically conductive interconnects disposed in contact with the first plurality of electrically conductive traces; a first plurality of barrier layers interposed between the respective first plurality of electrically conductive traces and the first plurality of electrically conductive interconnects; and a first bonding layer at least partially overlying the first substrate and at least partially surrounding the first plurality of interconnects.
- the first plurality of barrier layers are configured to prevent interdiffusion between the respective first plurality of electrically conductive traces and the first plurality of electrically conductive interconnects.
- Embodiments of the invention may include one or more of the following additional features separately or in combination.
- the integrated 3D electronic device may further include a second electronic device having: a second substrate; a second plurality of electrically conductive traces disposed on at least a portion of the second substrate; a second plurality of electrically conductive interconnects disposed in contact with the second plurality of electrically conductive traces; a second plurality of barrier layers interposed between the respective second plurality of electrically conductive traces and the second plurality of electrically conductive interconnects; and a second bonding layer at least partially overlying the second substrate.
- the second plurality of barrier layers are configured to prevent interdiffusion between the respective second plurality of electrically conductive traces and the second plurality of electrically conductive interconnects.
- the first bonding layer may be bonded to the second bonding layer, and at least one of the first plurality of interconnects may be diffusion bonded to at least one of the second plurality of interconnects.
- the first plurality of barrier layers may be configured to accept formation of respective first seed layers thereon.
- the first seed layers may be compatible with the first plurality of electrically conductive interconnects for promoting electrodeposition of the respective first plurality of electrically conductive interconnects, such that the first seed layers may thereby form respective integral portions of the first plurality of electrically conductive interconnects.
- At least one of the first plurality of electrically conductive traces and the second plurality of electrically conductive traces may be made from aluminum or aluminum alloy.
- At least one of the first plurality of electrically conductive interconnects and the second plurality of electrically conductive interconnects may be made from nickel or nickel alloy.
- At least one of the first plurality of barrier layers and the second plurality of barrier layers may be made from titanium nitride, titanium tungsten, tantalum, and/or tantalum nitride.
- At least one of the first bonding layer and the second bonding layer may be made from an oxide, such as a non-metal oxide, for example silicon oxide.
- FIGS. 1A-1J are schematic cross-sectional views depicting exemplary process steps of forming an exemplary electronic device according to the invention.
- FIGS. 2A-2B are schematic cross-sectional views depicting exemplary process steps of stacking the electronic device of FIG. 1J with another exemplary electronic device.
- FIG. 3 is a schematic cross-section of the stacked electronic device assembly of FIG. 2B including vias and additional layers prepared for an additional stacking sequence.
- FIG. 4 is a schematic cross-section of an exemplary vertically integrated electronic device including the stacked electronic device assembly of FIG. 3 stacked with another exemplary electronic device.
- FIG. 5 is a flow diagram of an exemplary process for preparing, stacking, and testing an exemplary integrated electronic device.
- FIG. 6 is a schematic cross-section of an exemplary vertically integrated 3D electronic device.
- the integration method may include the steps of preparing a first electronic device, such as a semiconductor IC, by forming an electrically conductive trace overlying a substrate, forming a barrier layer overlying the electrically conductive trace, forming one or more electrically conductive interconnects on the barrier layer, and forming a bonding layer overlying the trace and/or at least partially surrounding the one or more interconnects.
- the barrier layer is configured to prevent formation of an intermetallic compound between the trace and interconnect structures, while still enabling electrical communication between the trace and interconnect.
- the integration method may further include the steps of direct bonding the first electronic device to a second electronic device, direct bonding a third electronic device to the second electronic device, and so on.
- a high-temperature treatment and functional testing of the vertically integrated electronic device may be conducted after each stack sequence.
- IC vertically integrated semiconductor integrated circuit
- ASICs application specific integrated circuits
- MMICs monolithic microwave integrated circuits
- principles of this invention may be applicable to other electronic devices where it is desirable to provide a barrier layer interposed between an electrical trace and an electrical interconnect for electrically connecting and vertically integrating stacked layers of a direct bonded electronic device so as to prevent the detrimental effects of intermetallic compound formation between the electrical interconnects and electrical trace.
- Non-limiting examples of these other electronic devices include non-semiconductor devices, such as passive radio frequency (RF) circuits (for example, filters or antenna arrays), or other semiconductor devices, such as diodes, photocells, transistors, sensors, and the like.
- RF radio frequency
- the exemplary method of forming the exemplary electronic device may also be applicable to vertically integrating both active and passive electronic devices.
- the terms “upper”, “lower”, “top”, “bottom,” “left,” “right,” “horizontal,” “vertical,” etc. refer to an exemplary integrated electronic device as viewed in a horizontal position, as shown in FIG. 1J , for example. This is done realizing that these devices can be oriented in various other positions when manufactured, or when implemented in other electronic devices, or when packaged, etc.
- the electronic device is a semiconductor device 2 .
- a substrate 10 is provided, and an electrically conductive trace 12 (also referred to as trace 12 ) is formed overlying at least a portion of an upper planar surface of the substrate 10 .
- the substrate 10 is made of silicon or III-V materials.
- the trace 12 is typically made of an electrically conductive metal or alloy, such as aluminum or aluminum alloys, copper or copper alloys, or gold.
- the trace 12 may be formed on the substrate 10 in a suitable manner well-known in the art, such as by a deposition process, which may include physical vapor deposition, chemical vapor deposition, plasma enhanced chemical vapor deposition, vapor phase deposition, electroplating, sputtering, or the like.
- a deposition process which may include physical vapor deposition, chemical vapor deposition, plasma enhanced chemical vapor deposition, vapor phase deposition, electroplating, sputtering, or the like.
- an adhesion layer 14 may be formed along at least a portion of the upper planar surface of the substrate 10 prior to forming the trace 12 , as shown in the illustrated embodiment of FIG. 1A .
- the adhesion layer 14 may be configured with a suitable thickness and may be made of a suitable material to enable improved adhesion of the trace 12 to the substrate 10 .
- the adhesion layer 14 may be configured to prevent diffusion of the trace 12 into the underlying substrate 10 , which may prevent inter-level or intra-level shorts through the substrate 10 , or may prevent junction leakage.
- the adhesion layer 14 may be made of titanium, titanium nitride, tantalum nitride, titanium tungsten, or the like.
- the adhesion layer 14 may have a thickness of about 0.005 to 0.02 microns.
- the adhesion layer 14 may be deposited directly on the substrate 10 and may be in direct contact with the trace 12 .
- the term “disposed on” or “on” (or “overlying”) as used herein refers to direct or indirect contact of one element with another element, whereas the term “directly on” refers to direct contact of one element with another element, but not indirect contact between elements.
- a barrier layer 16 is formed along at least a portion of an upper planar surface of the trace 12 prior to depositing one or more electrically conductive interconnects 24 (also referred to as interconnects 24 )(shown in FIG. 1F ).
- the interconnects 24 are typically made from an electrically conductive metal that is dissimilar from the metal that forms the trace 12 .
- the interconnects 24 may be made from a transition metal, such as nickel, or a nickel alloy, or copper/copper alloy, or the like.
- an intermetallic compound may be formed at the interfacial joining region between the interconnect 24 and trace 12 .
- the resulting intermetallic compound may be a relatively brittle and/or low density compound compared to the interconnect or trace material, and the lower density of the intermetallic compound may cause volumetric expansion in the joint region between the interconnect 24 and trace 12 .
- the interconnect 24 is made of nickel (density of 8.9 g/cc)
- the trace 12 is made of aluminum (density of 2.7 g/cc)
- the resulting intermetallic compound may be nickel alum inide having a density of about 7.1 g/cc.
- the nickel aluminide intermetallic may be composed of NiAl, NiAl 3 , or Ni 3 Al, and may exhibit poor interdiffusion properties resulting in the brittle and/or low density intermetallic compound. As discussed above, the formation of such low density intermetallic compounds may enhance expansion of the higher volumetric intermetallic region at the joint, which may eventually cause separation or voids that interrupt the electrical path between the trace 12 and interconnect 24 . Furthermore, such brittle and/or low density intermetallic compounds are typically formed in an uncontrolled process, which impairs the ability to predict the long-term reliability of the device.
- the exemplary barrier layer 16 is interposed between the trace 12 and interconnect 24 , and is also configured to restrict interdiffusion between the trace and interconnect materials so as to prevent intermetallic compound formation therebetween.
- the barrier layer 16 is configured to have sufficient electrical conductivity (for example, greater than about 10 ⁇ 10 6 Siemens per meter) so as to promote electrical communication between the trace 12 and interconnect 24 .
- the barrier layer 16 may be made from titanium, tantalum, tungsten, vanadium, or other refractory metal compounds.
- the barrier layer 16 is made from titanium nitride (e.g., TiN), titanium tungsten (e.g., TiW), or tantalum nitride (e.g., TaN) compounds.
- the barrier layer 16 is preferably thick enough to prevent intermetallic formation, but is also preferably thin enough to prevent interruption of the electrical signal between trace 12 and interconnect 24 .
- the barrier layer 16 may have a maximum thickness that is less than the thickness of the trace 12 and/or less than the thickness of the interconnect 24 .
- the barrier layer 16 may have a thickness of about 0.005 to 0.05 microns.
- the barrier layer 16 may be formed on the trace 12 in a suitable manner well-known in the art, such as by a deposition process, including physical vapor deposition, chemical vapor deposition, plasma enhanced chemical vapor deposition, vapor phase deposition, electroplating, sputtering, or the like.
- the barrier layer 16 is shown as covering the entire layer of the trace 12 , it is understood that the barrier layer 16 may be selectively applied to regions of the trace 12 that are intended to be in contact with the one or more interconnects 24 .
- a seed layer 18 may optionally be formed along at least a portion of an upper planar surface of the barrier layer 16 prior to depositing the one or more interconnects 24 (shown in FIG. 1F ).
- the seed layer 18 is made from a material that is compatible with the interconnects 24 , and the seed layer 18 is used in a subsequent step to enable deposition of the interconnects 24 on the barrier layer 16 , as discussed below.
- the seed layer 18 is made from the same material as the interconnects 24 (e.g., nickel) such that the seed layer 18 may be considered a continuous and integral part of the vertical interconnect structure.
- the seed layer 18 may have a thickness of about 0.005 to 0.05 microns, and may be formed on the barrier layer 16 in a suitable manner well-known in the art, such as by deposition, including those deposition processes described above. Where the seed layer 18 is utilized, the barrier layer 16 may be configured to accept formation of the seed layer 18 thereon. For example, the barrier layer 16 may have a suitable thickness, a suitable surface preparation, a suitable composition, and/or an optimal crystallographic orientation for accepting formation of the seed layer 18 thereon. In this manner, the barrier layer 16 should also have suitable properties to act as an adhesion layer for forming and adhering the seed layer 18 or any other desired layers thereon.
- a photoresist layer 20 is deposited along at least a portion of the upper planar surface of the barrier layer 16 , or optionally deposited along at least a portion of an upper planar surface of the seed layer 18 (as shown).
- the photoresist layer 20 may be deposited according to conventional methods well known in the art, for example by spin coating, to produce a relatively uniform layer that is about 0.5 to 2.5 micrometers thick.
- one or more channels 22 are formed in the photoresist layer 20 using conventional photolithographic patterning and/or etching techniques.
- a photomask having the desired pattern for forming the channels 22 may be placed over the photoresist layer 20 , and UV light may be directed through the mask holes to expose those portions of the photoresist layer 20 corresponding to the channels 22 .
- the photoresist layer 20 may be developed in a conventional manner to remove those portions of the photoresist layer 20 exposed to the UV light, whereby the channels 22 may be formed.
- the channels 22 may be distributed uniformly or may be scattered in a predetermined pattern over the two-dimensional plane defined by the substrate 10 . As shown in the illustrated embodiment, the channels 22 extend through the entire photoresist layer 20 to expose upper surface portions of the underlying seed layer 18 .
- the electrically conductive interconnects 24 are then formed in the channels 22 .
- the interconnects 24 may be formed by an electroless plating process (e.g., electroless nickel plating) to fill the channels 22 .
- the metal for the interconnects 24 e.g., nickel
- the metal for the interconnects 24 is deposited via electroplating on the exposed portions of the seed layer 18 made of the same or compatible material (e.g., nickel), whereby the seed layer 18 becomes an integral part of the vertical interconnect structure.
- the term “electrically conductive interconnect,” or “interconnect,” or “interconnect structure” as used herein includes the interconnect 24 and at least that portion of the integral seed layer 18 underlying the interconnect 24 .
- the interconnects 24 are typically made of a dissimilar material from the underlying trace 12 material (e.g., aluminum), and therefore the interconnect structures (interconnects 24 and seed layer 18 ) are disposed on the barrier layer 16 to prevent interdiffusion and formation of a lower density intermetallic compound (e.g., nickel alum inide) between the interconnects and trace.
- a lower density intermetallic compound e.g., nickel alum inide
- the electrically conductive trace 12 may be patterned (as shown in FIG. 1H ) using standard photolithographic and etching techniques.
- the trace 12 may be patterned into discrete segments by forming one or more channels 26 that extend through the various layers, including the seed layer 18 , the barrier layer 16 , the trace layer 12 , and the adhesion layer 14 .
- the trace layer 12 may be segmented in such a way so as to provide discrete electrical paths that contact and electrically interconnect devices or circuit structures (not shown) formed on or in the substrate 10 .
- the substrate 10 may also contain an integrated circuit to which the trace or traces 12 are connected.
- the channels 26 may extend through the substrate 10 to segment the substrate 10 into one or more dies, which may thereafter be direct bonded to other semiconductor devices, as discussed below.
- a bonding layer 28 is deposited along at least a portion of the upper surface of the exemplary device to cover the trace 12 and at least partially surround the one or more interconnects 24 .
- the bonding layer 28 may be a conformal dielectric film, and preferably has a low dielectric constant, for example in the range of 1-3.
- the bonding layer 28 is preferably at least as thick as the interconnects 24 , but as thin as possible to optimize performance.
- the bonding layer 28 may be a non-metallic material made from an oxide, such as a silicon oxide, for example silicon dioxide.
- the bonding layer 28 may be formed by a deposition process, including physical vapor deposition, chemical vapor deposition, plasma enhanced chemical vapor deposition, sputtering, or a spin-on glass process.
- a polishing process such as chemo-mechanical polishing (CMP) may be used to planarize at least a portion of the upper surface of the bonding layer 28 .
- the polishing process may expose outwardly addressable faces 25 of one or more of the interconnects 24 .
- the bonding layer 28 and interconnects 24 have been polished to have respective upper surfaces that are coplanar with each other.
- the height of the interconnects 24 relative to the upper surface of the substrate 10 may also be controlled with the polishing process.
- the CMP process typically has a number of process variables including but not limited to the type of polishing slurry, rate of slurry addition, polishing pad, polishing pad oration rate, and polishing pressure.
- the specific type of metal for the interconnect 24 and/or type of non-metal for the bonding layer 28 may further affect the CMP process. These variables may be optimized to control the height of interconnects 24 and bonding layer 28 relative to the upper surface of the substrate 10 , and may also be optimized to provide optimal surface roughness for the upper surface of the bonding layer 28 and/or the addressable faces 25 of the interconnects 24 .
- the bonding layer 28 may be formed prior to forming the interconnects 24 , such that channels (e.g., 22 ) may be formed in the bonding layer 28 and the interconnects 24 may be formed in the channels of the bonding layer 28 .
- channels e.g., 22
- the foregoing steps of providing the substrate 10 , optionally forming the adhesion layer 14 overlying at least a portion of the substrate 10 , forming the electrically conductive trace 12 overlying at least a portion of the adhesion layer 14 , and optionally forming the seed layer 18 overlying at least a portion of the trace 12 may all be accomplished in substantially the same way as shown and described with respect to FIGS. 1A-1C .
- the next step may be patterning the electrically conductive trace 12 using standard photolithographic and etching techniques, similarly to that which is shown and described with respect to FIG. 1H .
- the interconnects 24 have not been formed.
- the bonding layer 28 is formed along at least a portion of the upper surface of the exemplary device to cover the patterned trace 12 , similarly to that which is shown and described with respect to FIG. 1I .
- channels or via holes may be formed in the bonding layer using standard photolithographic and/or etching techniques (e.g., with the formation of a photoresist layer and selective etching of the channels).
- the channels in the bonding layer 28 may extend through the bonding layer 28 to expose the seed layer 18 .
- the electrically conductive interconnects 24 may be formed in the channels of the bonding layer 28 , which may be accomplished in substantially the same way as that which is shown and described with respect to FIG. 1F .
- the interconnect structures 24 After the interconnect structures 24 have been deposited, at least a portion of the upper planar surface of the device may be prepared, such as by removing any residual photoresist and polishing the bonding layer 28 , similarly to that which is described above to result in a device substantially as shown in FIG. 1J .
- Such an exemplary alternate process may be particularly advantageous where the material forming the electrically conductive interconnect is more compatible for deposition in a bonding layer (e.g., an oxide layer, such as silicon oxide), as opposed to being deposited in a photoresist layer.
- a bonding layer e.g., an oxide layer, such as silicon oxide
- nickel-based materials may be suitable for deposition in a photoresist layer, as discussed above, whereas copper-based materials may be more suitable for deposition in an oxide layer according to the exemplary alternate process discussed above.
- the exemplary electronic device (e.g., semiconductor device 2 ) is ready to be vertically stacked and direct bonded with another electronic device.
- the other electronic device may be substantially the same as the exemplary semiconductor device 2 , or the other electronic device may be different.
- the other electronic device may be another semiconductor device of a different size, have a different function, or be made of different materials, all of which may be selected depending on the design considerations as understood by those having skill in the art.
- the exemplary electronic device (e.g., semiconductor device 2 ) may be vertically stacked and direct bonded with a non-semiconductor device, or with other active or passive electronic devices.
- an exemplary second semiconductor device 4 is shown as being ready for contacting and direct bonding with the exemplary first semiconductor device 2 .
- the second semiconductor device 4 is substantially the same as the above-referenced semiconductor device 2 , and consequently the same reference numerals are used to denote the same or similar structures.
- the foregoing description of the exemplary semiconductor device 2 including the exemplary fabrication method thereof, is equally applicable to the second semiconductor device 4 .
- the respective interconnects 24 are aligned, and at least a portion of each of the opposing surfaces of the devices 2 , 4 may conform to each other by elastic deformation. Thereafter, direct bonding may occur between the opposing contact surfaces of each device 2 , 4 . In this manner, at least a portion of each of the opposing bonding layers 28 may bond together, and one or more of the opposing interconnects 24 may be contacted or bond together to form an electrical interconnection between the adjoining semiconductor devices 2 , 4 , which thereby forms a vertically integrated stacked semiconductor assembly 5 .
- the contacting non-metal (e.g., silicon oxide) regions began to form a bond at the contact point or points.
- the attractive bonding force between the semiconductor devices 2 , 4 increases as the contact chemical bonding area increases.
- the chemical bond that develops between the opposing surfaces of each bonding layer 28 may be a covalent bond that reacts across surface elements to form a high bond strength that approaches, for instance, the fracture strength of the semiconductor device materials.
- the formation of the chemical bond between bonding layers 28 may be accelerated by a temperature treatment, for example, a low-temperature treatment of between about 150° C. to about 300° C.
- a high-temperature treatment for example greater than 300° C., such as about 350° C. or 400° C., may be performed during the direct bond process, for instance after the low-temperature chemical bonding of the non-metal oxide layer.
- This high-temperature treatment may promote interdiffusion between interconnects 24 , which may result in grain growth between interconnects and also result in a preferable low-resistance electrical connection.
- the pressure generated by the device-to-device bonding during the high-temperature treatment may result in a compression force that further brings the metal interconnects 24 into intimate contact at their respective faces 25 .
- the high-temperature treatment may characterize completion of the integration stacking sequence of the first two semiconductor devices 2 , 4 to form the vertically integrated stacked semiconductor assembly 5 . It is understood that the high-temperature treatment may be carried out with a variety of heating methods, including but not limited to thermal, infrared, and inductive. Examples of thermal heating include oven, belt furnace, and hot plate. An example of infrared heating is rapid thermal annealing.
- Internal compression between opposing interconnects 24 may be generated as a result of the high-temperature treatment due to thermal expansion of the interconnect structures 24 .
- metals with high values of coefficient of thermal expansion (CTE) for example, copper, nickel, and gold, may result in more expansion at a given temperature.
- CTE coefficient of thermal expansion
- metals with a higher shear modulus for example tungsten and nickel, will generate more stress for a given expansion.
- Metals with a high product of CTE and shear modulus for example copper, tungsten, and nickel, will thus be the most effective at generating an increase in internal pressure with increased temperature.
- Interconnect structures 24 composed of metals with a high product of CTE and shear modulus, or high product of CTE and shear modulus normalized by yield stress, for example nickel, may thus be preferred to provide interconnect structures 24 that exhibit improved metal bonding, metal contact, metal interconnect, and conductance between interconnect structures as a result of internal compression generation with the high-temperature treatment.
- the exemplary process may repeat again on an opposite side of the semiconductor device 4 (upper side, as shown) by forming an electrically conductive trace 12 on the top side of the substrate 10 , by forming a barrier layer 16 on the trace 12 , and by forming one or more electrically conductive interconnects 24 on the barrier layer 16 , which may all be formed in the same manner as described above.
- an adhesion layer 14 and a seed layer 18 may also be optionally formed on the opposite side of the second semiconductor device 4 in the manner described above.
- the second semiconductor device 4 may undergo further preparation at some point during the exemplary process to form one or more electrically conductive vias 30 that extend through the substrate 10 .
- the electrically conductive vias 30 may be configured to electrically connect interconnects 24 and/or traces 12 on opposite sides of the substrate 10 , or may connect traces, circuits, devices or other features disposed in the substrate (not shown).
- the vias 30 may be formed in the substrate according to known methods, for example by photolithography and/or etching, to form via holes which are subsequently filled with a conductive metal, such as copper, for example by electroplating or other deposition process.
- the vias 30 may be formed after completion of the integration stacking sequence of the first two semiconductor devices 2 , 4 to form the vertically integrated stacked semiconductor assembly 5 .
- a third exemplary semiconductor device 6 is shown contacting and direct bonding with the top of the exemplary second semiconductor device 4 .
- the third semiconductor device 6 is substantially the same as the above-referenced first and second semiconductor devices 2 and 4 , and consequently the same reference numerals are used to denote the same or similar structures.
- the foregoing description of the exemplary semiconductor devices 2 and 4 including the exemplary fabrication method thereof, is equally applicable to the third semiconductor device 6 .
- the respective opposing interconnects 24 are aligned, and the opposing surfaces of the devices 4 , 6 may thereafter direct bond and electrically interconnect to form a vertically integrated three-stack semiconductor assembly 7 .
- another high-temperature treatment (e.g., 350° C. for 2 hours, as described above) may be conducted after the stacking sequence of the third semiconductor device 6 to the second semiconductor device 4 , which may characterize completion of the vertically integrated three-stack semiconductor assembly 7 .
- a high-temperature treatment may be conducted to enhance the metal bonding, metal contact, metal interconnect or conduction between interconnect structures 24 .
- the barrier layers 16 interposed between the interconnects 24 and traces 12 in each stacked layer promotes the ability to conduct multiple high-temperature treatments of the stacked semiconductor assembly without the detrimental effects associated with intermetallic growth between the interconnects 24 and traces 12 .
- the exemplary barrier layers 16 are configured to restrict interdiffusion between the interconnect and trace materials so as to prevent intermetallic compound formation during direct bond integration, and more specifically during the high-temperature treatment, of the integrated three-dimensional semiconductor device. Such functionality of the exemplary barrier layers 16 thus prevents increased formation of the intermetallic regions as the number of subsequent high-temperature treatments also increases.
- the barrier layer 16 were not provided between the interconnect 24 and trace 12 , such as with the conventional approach, the increased intermetallic formation after each subsequent high-temperature treatment could lead to increased volumetric expansion at the joint region between interconnect 24 and trace 12 .
- This increasing formation of the intermetallic region could eventually lead to the creation of voids or separations that could interrupt or terminate the electrical connection between the trace 12 and interconnect 24 , and therefore result in failure of the integrated semiconductor device.
- the ability to fully functionally test the vertically integrated stacked semiconductor device 7 is typically provided after the high-temperature treatment in which the metal interconnects 24 are diffusion bonded together, preferably resulting in a low-resistance electrical connection between the stacked layers.
- the ability to functionally test and detect failures in the stacked semiconductor assembly may be achieved much earlier in the process compared to the conventional method.
- scrap may be reduced, and the yield and cost to vertically stack and interconnect such integrated semiconductor devices may be improved over the conventional method.
- FIG. 5 shows a flow chart for an exemplary method of integrating a three-dimensional (3D), i.e., stacked, electronic device, such as a 3D semiconductor device.
- the process starts at step 110 .
- the first electronic device is prepared, which generally corresponds with FIGS. 1A-1J described above.
- the second electronic device is prepared, which may also generally correspond with the same process steps shown in FIGS. 1A-1J .
- the electronic devices are direct bonded together, preferably with the high-temperature treatment, which generally corresponds with FIGS. 2A-2B described above.
- the vertically electrically integrated stacked electronic device assembly is tested, which may be accomplished after each high-temperature treatment, as discussed above.
- an additional Nth electronic device e.g. third semiconductor device 6
- the opposite side of the previously prepared electronic device e.g., second semiconductor device 4
- FIG. 6 is a schematic cross-sectional view of another exemplary integrated electronic device 200 .
- the electronic device 200 may be fabricated according to the foregoing exemplary method(s) for fabricating the above-referenced integrated semiconductor device 7 , and consequently the same reference numerals but indexed by 200 are used to denote structures corresponding to similar structures in the integrated semiconductor devices, except as noted below.
- the foregoing description of the integrated semiconductor device 7 is equally applicable to the integrated semiconductor device 200 .
- the integrated electronic device 200 includes seven stacked layers of individual electronic devices A-G, which may include semiconductor devices, non-semiconductor devices, active electronic devices, and/or passive electronic devices, etc.
- Each layer A-G may include a substrate 210 , an electrically conductive trace 212 disposed along at least a portion of the substrate 210 , an electrically conductive interconnect 224 disposed along at least a portion of the trace 212 , and a barrier layer 216 interposed between the interconnect 224 and trace 212 .
- each layer A-G may include a plurality of traces 212 , a plurality of interconnects 224 , and a plurality of barrier layers 216 interposed between the respective pluralities of interconnects 224 and traces 212 .
- each layer A-G may include electrically conductive vias 230 that electrically connect traces 212 on opposite sides of each substrate 210 .
- each electronic device A-G may be direct bonded together by contacting opposing non-metal (e.g., silicon dioxide) bonding layers 228 and may be electrically interconnected by contacting and bonding opposing metal (e.g., nickel) interconnects 224 .
- non-metal e.g., silicon dioxide
- the respective electronic devices A-G may have different configurations and may achieve different functions.
- the first electronic device layer A represents a ground layer.
- the second electronic device layer B represents a distribution network layer.
- the third electronic device layer C represents another ground layer.
- the fourth electronic device layer D represents a stripline transmission line layer and a ground layer.
- the fifth electronic device layer E represents two grounds.
- the sixth electronic device layer F represents an interconnection layer.
- the seventh electronic device layer G represents an antenna layer.
Abstract
Description
- This application is a continuation of U.S. application Ser. No. 15/156,087 filed on May 16, 2016, which is hereby incorporated herein by reference in its entirety.
- The present invention relates generally to three-dimensionally integrated electronic devices, and more particularly to electronic devices, such as semiconductor devices, that are vertically bonded and electrically connected together to form three-dimensional electronic structures.
- Electronic devices, such as semiconductor integrated circuits (ICs) or other semiconductor devices, are typically fabricated into and on a substrate, such as a silicon wafer, resulting in an IC area that must increase as the size and complexity of the IC increases. One trend in recent IC fabrication has been to increase the number and/or different types of ICs by vertically stacking and vertically interconnecting the ICs together. The vertically stacked ICs can be of different sizes, come from different size wafers, have different functions, be made of different materials, etc.
- One method for realizing the approach of vertically stacking ICs is through a direct bond process in which vertical interconnect structures are bonded together between individually stacked ICs. This approach may be accomplished by using conventional wafer fabrication techniques, including wafer thinning, chemical-mechanical polishing, photolithography masking, via etching and deposition, and electrical interconnect and electrical trace deposition. The vertical electrical interconnection between stacked ICs can be formed as a result of the direct bond stacking, or as a result of a sequence of wafer fabrication techniques after direct bonded stacking.
- A typical direct bond process provides an electronic device substrate, such as a semiconductor IC substrate, having a bonding layer and vertical interconnects extending through the bonding layer. The vertical interconnects are connected to electrical traces disposed on the substrate, which provide an electrical path to circuits or devices on the substrate. During the direct bond process, the bonding layer of one electronic device is contacted with the bonding layer of another electronic device, whereby a chemical bond may occur with or without temperature treatment. In addition, exposed portions of the vertical interconnects of the first electronic device are contacted with the vertical interconnects of the second electronic device to enable an electrical coupling between electronic devices in the vertically stacked electronic device assembly. Commonly, after the desired number of individual electronic devices have been vertically stacked, the stacked electronic device assembly undergoes a relatively high-temperature treatment to cause the vertical interconnects from each electronic device to be sufficiently diffusion bonded together.
- While vertical interconnects between each electronic device are often made of the same material (e.g., nickel), such interconnects are often coupled to a metal trace made from a dissimilar metal (e.g., aluminum). This often causes the formation of an intermetallic compound when the interconnect and trace materials diffuse together, such as during a high-temperature treatment. The resulting intermetallic compound (e.g., nickel alum inide) may be a relatively brittle, low density compound compared to the interconnect or trace material, and the lower density of the intermetallic compound may cause volumetric expansion in the joint region between the interconnect and trace. Some prior thought has been that such intermetallic formation is advantageous because the volumetric expansion causes the interconnects of two adjacent electronic devices to be put in compression, which is believed to enable improved contact and diffusion between the interconnect structures of each device.
- In contrast with this, an aspect of the present invention provides a barrier layer interposed between an electrical trace and an electrical interconnect for restricting interdiffusion between the interconnect and trace materials so as to prevent intermetallic compound formation during direct bond integration of a three-dimensional electronic device.
- More particularly, it has been recognized as an aspect of the present invention that formation of intermetallic compounds having poor interdiffusion properties, such as nickel alum inide, impedes the ability to provide a reliably functional vertically integrated electronic device after conducting multiple high-temperature treatments during direct bond processing. This is because as the number of high-temperature treatments increases, the formation of the lower density intermetallic region also increases, and the expansion of the higher volumetric region at the joint caused by the growing intermetallic region may eventually cause separation or voids that interrupt the electrical path between trace and interconnect. Moreover, the formation of such an intermetallic compound is typically an uncontrolled process, which impairs the ability to predict the long-term functionality of the device.
- It is commonly understood that the economic success of a direct bond approach to vertically stacked electronic device assemblies often depends on the yield and cost associated with the vertical stacking and interconnection process. Typically, to ensure that the stacked electronic device assembly is fully functional, testing is conducted after the desired number of stacked electronic devices have been permanently bonded via the final high-temperature treatment. However, such an approach can often lead to unnecessary process waste, as even one flawed electronic device out of many good electronic devices in the stacked assembly may cause the entire vertically integrated electronic device to be scrapped.
- By providing the exemplary barrier layer and preventing the formation of the intermetallic compound between interconnect and trace, multiple high-temperature treatments may be achieved, for example after stacking each individual electronic device, thereby enabling the ability to functionally test and detect failures in the stacked electronic device assembly much earlier in the process compared to the conventional method. By detecting flaws earlier in the process, scrap may be reduced, and the yield and cost to vertically stack and interconnect such integrated electronic devices may be improved over the conventional method.
- According to an aspect of the invention, a method of forming an electronic device, includes: (i) forming an electrically conductive trace on a substrate; (ii) forming a barrier layer on the electrically conductive trace; and (iii) forming one or more electrically conductive interconnects on the barrier layer.
- The electrically conductive trace and the one or more electrically conductive interconnects may be made from different metals or metal alloys that are capable of forming an intermetallic compound having poor interdiffusion properties. The barrier layer may be configured to prevent formation of such an intermetallic compound, while still enabling electrical communication between the trace and interconnect structures.
- According to another aspect of the invention, an integration method for an electronic device may include: (i) preparing a first electronic device having a first substrate, which may include: (a) forming a first electrically conductive trace overlying at least a portion of the first substrate, (b) forming a first barrier layer overlying at least a portion of the first electrically conductive trace, (c) forming one or more first electrically conductive interconnects in contact with the first barrier layer, and (d) forming a first bonding layer overlying at least a portion of the first electrically conductive trace and at least partially surrounding the one or more first interconnects. The integration method may further include: (ii) preparing a second electronic device having a second substrate, one or more second electrically conductive interconnects, and a second bonding layer; (iii) contacting the one or more first interconnects with the one or more second interconnects; and (iv) contacting the first bonding layer with the second bonding layer.
- Embodiments of the invention may include one or more of the following additional features separately or in combination.
- For example, the integration method may further include: (i) bonding the first bonding layer to the second bonding layer; and (ii) bonding via temperature treatment the one or more first interconnects to the one or more second interconnects, whereby diffusion occurs between the one or more first interconnects and the one or more second interconnects.
- The integration method may further include: (i) forming a second electrically conductive trace on at least a portion of the second substrate; (ii) forming a second barrier layer on at least a portion of the second electrically conductive trace; (iii) forming the one or more second electrically conductive interconnects in contact with the second barrier layer; and (iv) forming the second bonding layer on at least a portion of the second trace and at least partially surrounding the one or more second interconnects.
- The integration method may further include: (i) preparing an opposite side of the second electronic device, which may include: (a) forming a third electrically conductive trace overlying at least a portion of the second substrate opposite the second electrically conductive trace; (b) forming a third barrier layer overlying at least a portion of the third electrically conductive trace; (c) forming one or more third electrically conductive interconnects in contact with the third barrier layer; and (d) forming a third bonding layer overlying at least a portion of the third electrically conductive trace and at least partially surrounding the one or more third interconnects. The integration method may further include: (ii) preparing a third electronic device having a third substrate, one or more fourth electrically conductive interconnects, and a fourth bonding layer; (iii) bonding via direct contact the third bonding layer to the fourth bonding layer; and (iv) bonding via temperature treatment the one or more third interconnects to the one or more fourth interconnects, whereby diffusion occurs between the one or more third interconnects and the one or more fourth interconnects.
- The bonding via temperature treatment of the one or more first interconnects to the one or more second interconnects may result in completion of a first integration stacking sequence. The bonding via temperature treatment of the one or more third interconnects to the one or more fourth interconnects may result in completion of a second stacking sequence. The integration method may further include repeating N stacking sequences to define a vertically integrated stacked electronic device assembly.
- The vertically integrated stacked electronic device assembly may be tested after each bonding via temperature treatment.
- The integration method may further include: (i) removing a portion of the first and second bonding layers to expose respective outwardly addressable faces of the one or more first interconnects and the one or more second interconnects; and (ii) contacting the faces of the one or more first interconnects with the respective faces of the one or more second interconnects.
- The integration method may further include: (i) forming a first photoresist layer overlying at least a portion of the first barrier layer; and (ii) patterning the first photoresist layer to form one or more channels in the first photoresist layer. The one or more first interconnects may be formed in the one or more channels in the first photoresist layer.
- The integration method may further include: after patterning the first photoresist layer, and after forming the one or more first interconnects, removing at least a portion of the first photoresist layer such that the one or more first interconnects remain.
- The integration method may further include: forming a first seed layer overlying at least a portion of the first barrier layer, the first barrier layer being configured to accept formation of the first seed layer thereon. The first seed layer may be interposed between the first barrier layer and the one or more first interconnects. The first seed layer may be configured to accept formation of the one or more first interconnects such that at least those portions of the first seed layer in contact with the one or more first interconnects become an integral portion of the one or more first interconnects.
- The integration method may further include: after forming the one or more first electrically conductive interconnects and before forming the first bonding layer, patterning the first electrically conductive trace. The patterning may remove at least a portion of the first electrically conductive trace and at least a portion of the first barrier layer.
- The integration method may further include: forming a first adhesion layer overlying at least a portion of the first substrate. The first adhesion layer may be interposed between the first substrate and the first electrically conductive trace.
- The integration method may further include: forming one or more electrically conductive vias through the second substrate to electrically connect the second electrically conductive trace with the third electrically conductive trace.
- The first electrically conductive trace may be made with a first metallic material, and the one or more first electrically conductive interconnects may be made with a second metallic material that is different from the first metallic material.
- The first barrier layer may be interposed between the first electrically conductive trace and the one or more first electrically conductive interconnects, the first barrier layer being configured to prevent interdiffusion of the one or more first interconnects with the first trace.
- The first electrically conductive trace may be made from a transition metal or post-transition metal, such as aluminum or aluminum alloy.
- The first electrically conductive interconnect may be made from a post-transition metal or transition metal, such as copper or copper alloy.
- The first bonding layer may be made from a non-metallic oxide, such as silicon oxide.
- The first electrically conductive trace may be formed by physical vapor deposition, chemical vapor deposition, vapor phase deposition, or sputtering.
- The barrier layer may be formed by physical vapor deposition, chemical vapor deposition, vapor phase deposition, or sputtering.
- The one or more first interconnects may be formed by physical vapor deposition, chemical vapor deposition, sputtering, or electroplating.
- The first bonding layer may be formed by chemical vapor deposition, sputtering, spin-on glass process, or plasma enhanced CVD.
- According to another aspect of the invention, an integrated 3D electronic device includes a first electronic device having: a first substrate; a first plurality of electrically conductive traces disposed on at least a portion of the first substrate; a first plurality of electrically conductive interconnects disposed in contact with the first plurality of electrically conductive traces; a first plurality of barrier layers interposed between the respective first plurality of electrically conductive traces and the first plurality of electrically conductive interconnects; and a first bonding layer at least partially overlying the first substrate and at least partially surrounding the first plurality of interconnects. The first plurality of barrier layers are configured to prevent interdiffusion between the respective first plurality of electrically conductive traces and the first plurality of electrically conductive interconnects.
- Embodiments of the invention may include one or more of the following additional features separately or in combination.
- For example, the integrated 3D electronic device may further include a second electronic device having: a second substrate; a second plurality of electrically conductive traces disposed on at least a portion of the second substrate; a second plurality of electrically conductive interconnects disposed in contact with the second plurality of electrically conductive traces; a second plurality of barrier layers interposed between the respective second plurality of electrically conductive traces and the second plurality of electrically conductive interconnects; and a second bonding layer at least partially overlying the second substrate. The second plurality of barrier layers are configured to prevent interdiffusion between the respective second plurality of electrically conductive traces and the second plurality of electrically conductive interconnects.
- The first bonding layer may be bonded to the second bonding layer, and at least one of the first plurality of interconnects may be diffusion bonded to at least one of the second plurality of interconnects.
- The first plurality of barrier layers may be configured to accept formation of respective first seed layers thereon. The first seed layers may be compatible with the first plurality of electrically conductive interconnects for promoting electrodeposition of the respective first plurality of electrically conductive interconnects, such that the first seed layers may thereby form respective integral portions of the first plurality of electrically conductive interconnects.
- At least one of the first plurality of electrically conductive traces and the second plurality of electrically conductive traces may be made from aluminum or aluminum alloy.
- At least one of the first plurality of electrically conductive interconnects and the second plurality of electrically conductive interconnects may be made from nickel or nickel alloy.
- At least one of the first plurality of barrier layers and the second plurality of barrier layers may be made from titanium nitride, titanium tungsten, tantalum, and/or tantalum nitride.
- At least one of the first bonding layer and the second bonding layer may be made from an oxide, such as a non-metal oxide, for example silicon oxide.
- The following description and the annexed drawings set forth certain illustrative embodiments of the invention. These embodiments are indicative, however, of but a few of the various ways in which the principles of the invention may be employed. Other objects, advantages and novel features according to aspects of the invention will become apparent from the following detailed description when considered in conjunction with the drawings.
- The annexed drawings, which are not necessarily to scale, show various aspects of the invention.
-
FIGS. 1A-1J are schematic cross-sectional views depicting exemplary process steps of forming an exemplary electronic device according to the invention. -
FIGS. 2A-2B are schematic cross-sectional views depicting exemplary process steps of stacking the electronic device ofFIG. 1J with another exemplary electronic device. -
FIG. 3 is a schematic cross-section of the stacked electronic device assembly ofFIG. 2B including vias and additional layers prepared for an additional stacking sequence. -
FIG. 4 is a schematic cross-section of an exemplary vertically integrated electronic device including the stacked electronic device assembly ofFIG. 3 stacked with another exemplary electronic device. -
FIG. 5 is a flow diagram of an exemplary process for preparing, stacking, and testing an exemplary integrated electronic device. -
FIG. 6 is a schematic cross-section of an exemplary vertically integrated 3D electronic device. - An exemplary electronic device integration method and exemplary integrated electronic device are disclosed. The integration method may include the steps of preparing a first electronic device, such as a semiconductor IC, by forming an electrically conductive trace overlying a substrate, forming a barrier layer overlying the electrically conductive trace, forming one or more electrically conductive interconnects on the barrier layer, and forming a bonding layer overlying the trace and/or at least partially surrounding the one or more interconnects. The barrier layer is configured to prevent formation of an intermetallic compound between the trace and interconnect structures, while still enabling electrical communication between the trace and interconnect. The integration method may further include the steps of direct bonding the first electronic device to a second electronic device, direct bonding a third electronic device to the second electronic device, and so on. A high-temperature treatment and functional testing of the vertically integrated electronic device may be conducted after each stack sequence.
- The principles of the present invention have particular application to electronic devices such as vertically integrated semiconductor integrated circuit (IC) devices, including application specific integrated circuits (ASICs), memory chips, monolithic microwave integrated circuits (MMICs), etc., and will be described below chiefly in this context. It is understood, however, that principles of this invention may be applicable to other electronic devices where it is desirable to provide a barrier layer interposed between an electrical trace and an electrical interconnect for electrically connecting and vertically integrating stacked layers of a direct bonded electronic device so as to prevent the detrimental effects of intermetallic compound formation between the electrical interconnects and electrical trace. Non-limiting examples of these other electronic devices include non-semiconductor devices, such as passive radio frequency (RF) circuits (for example, filters or antenna arrays), or other semiconductor devices, such as diodes, photocells, transistors, sensors, and the like. The exemplary method of forming the exemplary electronic device may also be applicable to vertically integrating both active and passive electronic devices.
- In the discussion above and to follow, the terms “upper”, “lower”, “top”, “bottom,” “left,” “right,” “horizontal,” “vertical,” etc. refer to an exemplary integrated electronic device as viewed in a horizontal position, as shown in
FIG. 1J , for example. This is done realizing that these devices can be oriented in various other positions when manufactured, or when implemented in other electronic devices, or when packaged, etc. - Turning to
FIGS. 1A-1J , an exemplary method of forming an exemplary electronic device is shown. In the illustrated embodiment, the electronic device is asemiconductor device 2. Referring initially toFIG. 1A , asubstrate 10 is provided, and an electrically conductive trace 12 (also referred to as trace 12) is formed overlying at least a portion of an upper planar surface of thesubstrate 10. Typically, thesubstrate 10 is made of silicon or III-V materials. Thetrace 12 is typically made of an electrically conductive metal or alloy, such as aluminum or aluminum alloys, copper or copper alloys, or gold. Thetrace 12, or trace layer, may be formed on thesubstrate 10 in a suitable manner well-known in the art, such as by a deposition process, which may include physical vapor deposition, chemical vapor deposition, plasma enhanced chemical vapor deposition, vapor phase deposition, electroplating, sputtering, or the like. - Optionally, an
adhesion layer 14 may be formed along at least a portion of the upper planar surface of thesubstrate 10 prior to forming thetrace 12, as shown in the illustrated embodiment ofFIG. 1A . Theadhesion layer 14 may be configured with a suitable thickness and may be made of a suitable material to enable improved adhesion of thetrace 12 to thesubstrate 10. In addition, where thetrace 12 is made of a conductive metal, such as aluminum, theadhesion layer 14 may be configured to prevent diffusion of thetrace 12 into the underlyingsubstrate 10, which may prevent inter-level or intra-level shorts through thesubstrate 10, or may prevent junction leakage. Theadhesion layer 14 may be made of titanium, titanium nitride, tantalum nitride, titanium tungsten, or the like. Theadhesion layer 14 may have a thickness of about 0.005 to 0.02 microns. As shown, theadhesion layer 14 may be deposited directly on thesubstrate 10 and may be in direct contact with thetrace 12. In this manner, it is understood that the term “disposed on” or “on” (or “overlying”) as used herein, refers to direct or indirect contact of one element with another element, whereas the term “directly on” refers to direct contact of one element with another element, but not indirect contact between elements. - Turning to
FIG. 1B , abarrier layer 16 is formed along at least a portion of an upper planar surface of thetrace 12 prior to depositing one or more electrically conductive interconnects 24 (also referred to as interconnects 24)(shown inFIG. 1F ). As discussed in further detail below, theinterconnects 24 are typically made from an electrically conductive metal that is dissimilar from the metal that forms thetrace 12. For example, theinterconnects 24 may be made from a transition metal, such as nickel, or a nickel alloy, or copper/copper alloy, or the like. If the dissimilar interconnect and trace metals are in direct contact with each other and are allowed to interdiffuse, then an intermetallic compound may be formed at the interfacial joining region between theinterconnect 24 andtrace 12. The resulting intermetallic compound may be a relatively brittle and/or low density compound compared to the interconnect or trace material, and the lower density of the intermetallic compound may cause volumetric expansion in the joint region between theinterconnect 24 andtrace 12. For example, where theinterconnect 24 is made of nickel (density of 8.9 g/cc), and thetrace 12 is made of aluminum (density of 2.7 g/cc), the resulting intermetallic compound may be nickel alum inide having a density of about 7.1 g/cc. The nickel aluminide intermetallic may be composed of NiAl, NiAl3, or Ni3Al, and may exhibit poor interdiffusion properties resulting in the brittle and/or low density intermetallic compound. As discussed above, the formation of such low density intermetallic compounds may enhance expansion of the higher volumetric intermetallic region at the joint, which may eventually cause separation or voids that interrupt the electrical path between thetrace 12 andinterconnect 24. Furthermore, such brittle and/or low density intermetallic compounds are typically formed in an uncontrolled process, which impairs the ability to predict the long-term reliability of the device. - As shown, the
exemplary barrier layer 16 is interposed between thetrace 12 andinterconnect 24, and is also configured to restrict interdiffusion between the trace and interconnect materials so as to prevent intermetallic compound formation therebetween. In addition, thebarrier layer 16 is configured to have sufficient electrical conductivity (for example, greater than about 10×106 Siemens per meter) so as to promote electrical communication between thetrace 12 andinterconnect 24. Thebarrier layer 16 may be made from titanium, tantalum, tungsten, vanadium, or other refractory metal compounds. Preferably, thebarrier layer 16 is made from titanium nitride (e.g., TiN), titanium tungsten (e.g., TiW), or tantalum nitride (e.g., TaN) compounds. Thebarrier layer 16 is preferably thick enough to prevent intermetallic formation, but is also preferably thin enough to prevent interruption of the electrical signal betweentrace 12 andinterconnect 24. In this regard, thebarrier layer 16 may have a maximum thickness that is less than the thickness of thetrace 12 and/or less than the thickness of theinterconnect 24. For example, thebarrier layer 16 may have a thickness of about 0.005 to 0.05 microns. Thebarrier layer 16 may be formed on thetrace 12 in a suitable manner well-known in the art, such as by a deposition process, including physical vapor deposition, chemical vapor deposition, plasma enhanced chemical vapor deposition, vapor phase deposition, electroplating, sputtering, or the like. Although thebarrier layer 16 is shown as covering the entire layer of thetrace 12, it is understood that thebarrier layer 16 may be selectively applied to regions of thetrace 12 that are intended to be in contact with the one ormore interconnects 24. - As shown in
FIG. 1C , aseed layer 18 may optionally be formed along at least a portion of an upper planar surface of thebarrier layer 16 prior to depositing the one or more interconnects 24 (shown inFIG. 1F ). Theseed layer 18 is made from a material that is compatible with theinterconnects 24, and theseed layer 18 is used in a subsequent step to enable deposition of theinterconnects 24 on thebarrier layer 16, as discussed below. Preferably, theseed layer 18 is made from the same material as the interconnects 24 (e.g., nickel) such that theseed layer 18 may be considered a continuous and integral part of the vertical interconnect structure. Theseed layer 18 may have a thickness of about 0.005 to 0.05 microns, and may be formed on thebarrier layer 16 in a suitable manner well-known in the art, such as by deposition, including those deposition processes described above. Where theseed layer 18 is utilized, thebarrier layer 16 may be configured to accept formation of theseed layer 18 thereon. For example, thebarrier layer 16 may have a suitable thickness, a suitable surface preparation, a suitable composition, and/or an optimal crystallographic orientation for accepting formation of theseed layer 18 thereon. In this manner, thebarrier layer 16 should also have suitable properties to act as an adhesion layer for forming and adhering theseed layer 18 or any other desired layers thereon. - Referring to
FIG. 1D , aphotoresist layer 20 is deposited along at least a portion of the upper planar surface of thebarrier layer 16, or optionally deposited along at least a portion of an upper planar surface of the seed layer 18 (as shown). Thephotoresist layer 20 may be deposited according to conventional methods well known in the art, for example by spin coating, to produce a relatively uniform layer that is about 0.5 to 2.5 micrometers thick. - Referring to
FIG. 1E , one ormore channels 22, or via holes, are formed in thephotoresist layer 20 using conventional photolithographic patterning and/or etching techniques. For example, a photomask having the desired pattern for forming thechannels 22 may be placed over thephotoresist layer 20, and UV light may be directed through the mask holes to expose those portions of thephotoresist layer 20 corresponding to thechannels 22. Thereafter, thephotoresist layer 20 may be developed in a conventional manner to remove those portions of thephotoresist layer 20 exposed to the UV light, whereby thechannels 22 may be formed. Thechannels 22 may be distributed uniformly or may be scattered in a predetermined pattern over the two-dimensional plane defined by thesubstrate 10. As shown in the illustrated embodiment, thechannels 22 extend through theentire photoresist layer 20 to expose upper surface portions of theunderlying seed layer 18. - Referring to
FIG. 1F , the electricallyconductive interconnects 24 are then formed in thechannels 22. Theinterconnects 24 may be formed by an electroless plating process (e.g., electroless nickel plating) to fill thechannels 22. In this manner, the metal for the interconnects 24 (e.g., nickel) is deposited via electroplating on the exposed portions of theseed layer 18 made of the same or compatible material (e.g., nickel), whereby theseed layer 18 becomes an integral part of the vertical interconnect structure. In this manner, it is understood that the term “electrically conductive interconnect,” or “interconnect,” or “interconnect structure” as used herein includes theinterconnect 24 and at least that portion of theintegral seed layer 18 underlying theinterconnect 24. As discussed above, the interconnects 24 (e.g., nickel) are typically made of a dissimilar material from theunderlying trace 12 material (e.g., aluminum), and therefore the interconnect structures (interconnects 24 and seed layer 18) are disposed on thebarrier layer 16 to prevent interdiffusion and formation of a lower density intermetallic compound (e.g., nickel alum inide) between the interconnects and trace. - Referring to
FIG. 1G , at least a portion of thephotoresist layer 20 is then removed and the one ormore interconnects 24 remain as free-standing structures extending away from the upper surface of thesubstrate 10 or, more specifically, from theseed layer 18. Following stripping of thephotoresist layer 20, the electricallyconductive trace 12 may be patterned (as shown inFIG. 1H ) using standard photolithographic and etching techniques. For example, thetrace 12 may be patterned into discrete segments by forming one ormore channels 26 that extend through the various layers, including theseed layer 18, thebarrier layer 16, thetrace layer 12, and theadhesion layer 14. Thetrace layer 12 may be segmented in such a way so as to provide discrete electrical paths that contact and electrically interconnect devices or circuit structures (not shown) formed on or in thesubstrate 10. Thesubstrate 10 may also contain an integrated circuit to which the trace or traces 12 are connected. Optionally, thechannels 26 may extend through thesubstrate 10 to segment thesubstrate 10 into one or more dies, which may thereafter be direct bonded to other semiconductor devices, as discussed below. - As shown in
FIG. 1I , abonding layer 28 is deposited along at least a portion of the upper surface of the exemplary device to cover thetrace 12 and at least partially surround the one ormore interconnects 24. Thebonding layer 28 may be a conformal dielectric film, and preferably has a low dielectric constant, for example in the range of 1-3. Thebonding layer 28 is preferably at least as thick as theinterconnects 24, but as thin as possible to optimize performance. Thebonding layer 28 may be a non-metallic material made from an oxide, such as a silicon oxide, for example silicon dioxide. Thebonding layer 28 may be formed by a deposition process, including physical vapor deposition, chemical vapor deposition, plasma enhanced chemical vapor deposition, sputtering, or a spin-on glass process. - Turning to
FIG. 1J , a polishing process, such as chemo-mechanical polishing (CMP), may be used to planarize at least a portion of the upper surface of thebonding layer 28. In addition, the polishing process may expose outwardlyaddressable faces 25 of one or more of theinterconnects 24. As shown in the illustrated embodiment, thebonding layer 28 and interconnects 24 have been polished to have respective upper surfaces that are coplanar with each other. The height of theinterconnects 24 relative to the upper surface of thesubstrate 10 may also be controlled with the polishing process. The CMP process typically has a number of process variables including but not limited to the type of polishing slurry, rate of slurry addition, polishing pad, polishing pad oration rate, and polishing pressure. The specific type of metal for theinterconnect 24 and/or type of non-metal for thebonding layer 28 may further affect the CMP process. These variables may be optimized to control the height ofinterconnects 24 andbonding layer 28 relative to the upper surface of thesubstrate 10, and may also be optimized to provide optimal surface roughness for the upper surface of thebonding layer 28 and/or the addressable faces 25 of theinterconnects 24. - In an exemplary alternate process, the
bonding layer 28 may be formed prior to forming theinterconnects 24, such that channels (e.g., 22) may be formed in thebonding layer 28 and theinterconnects 24 may be formed in the channels of thebonding layer 28. In this manner, the foregoing steps of providing thesubstrate 10, optionally forming theadhesion layer 14 overlying at least a portion of thesubstrate 10, forming the electricallyconductive trace 12 overlying at least a portion of theadhesion layer 14, and optionally forming theseed layer 18 overlying at least a portion of thetrace 12, may all be accomplished in substantially the same way as shown and described with respect toFIGS. 1A-1C . In the alternate process, the next step may be patterning the electricallyconductive trace 12 using standard photolithographic and etching techniques, similarly to that which is shown and described with respect toFIG. 1H . At this point in the alternate process, theinterconnects 24 have not been formed. Following patterning of thetrace layer 12, thebonding layer 28 is formed along at least a portion of the upper surface of the exemplary device to cover the patternedtrace 12, similarly to that which is shown and described with respect toFIG. 1I . Following the formation of thebonding layer 28, channels or via holes (similar to channels 22) may be formed in the bonding layer using standard photolithographic and/or etching techniques (e.g., with the formation of a photoresist layer and selective etching of the channels). The channels in thebonding layer 28 may extend through thebonding layer 28 to expose theseed layer 18. Next, the electricallyconductive interconnects 24 may be formed in the channels of thebonding layer 28, which may be accomplished in substantially the same way as that which is shown and described with respect toFIG. 1F . After theinterconnect structures 24 have been deposited, at least a portion of the upper planar surface of the device may be prepared, such as by removing any residual photoresist and polishing thebonding layer 28, similarly to that which is described above to result in a device substantially as shown inFIG. 1J . Such an exemplary alternate process may be particularly advantageous where the material forming the electrically conductive interconnect is more compatible for deposition in a bonding layer (e.g., an oxide layer, such as silicon oxide), as opposed to being deposited in a photoresist layer. For example, nickel-based materials may be suitable for deposition in a photoresist layer, as discussed above, whereas copper-based materials may be more suitable for deposition in an oxide layer according to the exemplary alternate process discussed above. - After the upper surfaces of the
bonding layer 28 and/or theinterconnects 24 have been prepared (as shown inFIG. 1J , for example), the exemplary electronic device (e.g., semiconductor device 2) is ready to be vertically stacked and direct bonded with another electronic device. The other electronic device may be substantially the same as theexemplary semiconductor device 2, or the other electronic device may be different. For example, the other electronic device may be another semiconductor device of a different size, have a different function, or be made of different materials, all of which may be selected depending on the design considerations as understood by those having skill in the art. It is further understood that the exemplary electronic device (e.g., semiconductor device 2) may be vertically stacked and direct bonded with a non-semiconductor device, or with other active or passive electronic devices. - Turning to
FIG. 2A , an exemplarysecond semiconductor device 4 is shown as being ready for contacting and direct bonding with the exemplaryfirst semiconductor device 2. In the illustrated embodiment, thesecond semiconductor device 4 is substantially the same as the above-referencedsemiconductor device 2, and consequently the same reference numerals are used to denote the same or similar structures. In addition, the foregoing description of theexemplary semiconductor device 2, including the exemplary fabrication method thereof, is equally applicable to thesecond semiconductor device 4. - Referring to
FIG. 2B , during the initial contacting of the twosemiconductor devices respective interconnects 24 are aligned, and at least a portion of each of the opposing surfaces of thedevices device semiconductor devices stacked semiconductor assembly 5. - More specifically, as the opposing bonding layers 28 contact at room temperature, the contacting non-metal (e.g., silicon oxide) regions began to form a bond at the contact point or points. The attractive bonding force between the
semiconductor devices bonding layer 28 may be a covalent bond that reacts across surface elements to form a high bond strength that approaches, for instance, the fracture strength of the semiconductor device materials. The formation of the chemical bond between bonding layers 28 may be accelerated by a temperature treatment, for example, a low-temperature treatment of between about 150° C. to about 300° C. - A high-temperature treatment, for example greater than 300° C., such as about 350° C. or 400° C., may be performed during the direct bond process, for instance after the low-temperature chemical bonding of the non-metal oxide layer. This high-temperature treatment may promote interdiffusion between
interconnects 24, which may result in grain growth between interconnects and also result in a preferable low-resistance electrical connection. Furthermore, due to the malleability and ductility of the metal interconnects 24, the pressure generated by the device-to-device bonding during the high-temperature treatment may result in a compression force that further brings the metal interconnects 24 into intimate contact at their respective faces 25. In this manner, a strong metallic bond may be formed between the intimately contacted interconnects 24 due to interdiffusion or self-diffusion of metal atoms at the mating interface between the opposing interconnects 24. This diffusion process is thermodynamically driven and is increased at higher temperatures. The temperature increase of the high-temperature treatment may thus enhance the metal bonding, metal contact, metal interconnect or conduction betweeninterconnect structures 24. In this regard, the high-temperature treatment may characterize completion of the integration stacking sequence of the first twosemiconductor devices stacked semiconductor assembly 5. It is understood that the high-temperature treatment may be carried out with a variety of heating methods, including but not limited to thermal, infrared, and inductive. Examples of thermal heating include oven, belt furnace, and hot plate. An example of infrared heating is rapid thermal annealing. - Internal compression between opposing
interconnects 24 may be generated as a result of the high-temperature treatment due to thermal expansion of theinterconnect structures 24. For example, metals with high values of coefficient of thermal expansion (CTE), for example, copper, nickel, and gold, may result in more expansion at a given temperature. Furthermore, metals with a higher shear modulus, for example tungsten and nickel, will generate more stress for a given expansion. Metals with a high product of CTE and shear modulus, for example copper, tungsten, and nickel, will thus be the most effective at generating an increase in internal pressure with increased temperature. Furthermore, metals with a low yield stress, for example copper, nickel, and gold, preferably at very high purity, for example over 99.9%, are more readily deformed at lower stress and can thus result in improved metal bonding, metal contact, metal interconnect, and conductance between contact structures at lower stress.Interconnect structures 24 composed of metals with a high product of CTE and shear modulus, or high product of CTE and shear modulus normalized by yield stress, for example nickel, may thus be preferred to provideinterconnect structures 24 that exhibit improved metal bonding, metal contact, metal interconnect, and conductance between interconnect structures as a result of internal compression generation with the high-temperature treatment. - Turning to
FIG. 3 , the exemplary process may repeat again on an opposite side of the semiconductor device 4 (upper side, as shown) by forming an electricallyconductive trace 12 on the top side of thesubstrate 10, by forming abarrier layer 16 on thetrace 12, and by forming one or more electricallyconductive interconnects 24 on thebarrier layer 16, which may all be formed in the same manner as described above. In addition, anadhesion layer 14 and aseed layer 18 may also be optionally formed on the opposite side of thesecond semiconductor device 4 in the manner described above. - As shown in the illustrated embodiment, the
second semiconductor device 4 may undergo further preparation at some point during the exemplary process to form one or more electricallyconductive vias 30 that extend through thesubstrate 10. The electricallyconductive vias 30 may be configured to electrically connectinterconnects 24 and/or traces 12 on opposite sides of thesubstrate 10, or may connect traces, circuits, devices or other features disposed in the substrate (not shown). Thevias 30 may be formed in the substrate according to known methods, for example by photolithography and/or etching, to form via holes which are subsequently filled with a conductive metal, such as copper, for example by electroplating or other deposition process. In exemplary embodiments, thevias 30 may be formed after completion of the integration stacking sequence of the first twosemiconductor devices stacked semiconductor assembly 5. - Turning to
FIG. 4 , a thirdexemplary semiconductor device 6 is shown contacting and direct bonding with the top of the exemplarysecond semiconductor device 4. In the illustrated embodiment, thethird semiconductor device 6 is substantially the same as the above-referenced first andsecond semiconductor devices exemplary semiconductor devices third semiconductor device 6. Likewise, during the initial contacting of the second andthird semiconductor devices interconnects 24 are aligned, and the opposing surfaces of thedevices stack semiconductor assembly 7. - Advantageously, another high-temperature treatment (e.g., 350° C. for 2 hours, as described above) may be conducted after the stacking sequence of the
third semiconductor device 6 to thesecond semiconductor device 4, which may characterize completion of the vertically integrated three-stack semiconductor assembly 7. Furthermore, it is understood that any number of stacking sequences may be conducted in accordance with the exemplary process described above, and after each stacking sequence a high-temperature treatment may be conducted to enhance the metal bonding, metal contact, metal interconnect or conduction betweeninterconnect structures 24. - The barrier layers 16 interposed between the
interconnects 24 and traces 12 in each stacked layer promotes the ability to conduct multiple high-temperature treatments of the stacked semiconductor assembly without the detrimental effects associated with intermetallic growth between theinterconnects 24 and traces 12. Specifically, as discussed above, the exemplary barrier layers 16 are configured to restrict interdiffusion between the interconnect and trace materials so as to prevent intermetallic compound formation during direct bond integration, and more specifically during the high-temperature treatment, of the integrated three-dimensional semiconductor device. Such functionality of the exemplary barrier layers 16 thus prevents increased formation of the intermetallic regions as the number of subsequent high-temperature treatments also increases. In contrast, if thebarrier layer 16 were not provided between theinterconnect 24 andtrace 12, such as with the conventional approach, the increased intermetallic formation after each subsequent high-temperature treatment could lead to increased volumetric expansion at the joint region betweeninterconnect 24 andtrace 12. This increasing formation of the intermetallic region could eventually lead to the creation of voids or separations that could interrupt or terminate the electrical connection between thetrace 12 andinterconnect 24, and therefore result in failure of the integrated semiconductor device. - The ability to fully functionally test the vertically integrated
stacked semiconductor device 7 is typically provided after the high-temperature treatment in which the metal interconnects 24 are diffusion bonded together, preferably resulting in a low-resistance electrical connection between the stacked layers. Thus, by providing theexemplary barrier layer 16 and enabling multiple high-temperature treatments, for example after each stacking sequence, the ability to functionally test and detect failures in the stacked semiconductor assembly may be achieved much earlier in the process compared to the conventional method. By detecting flaws earlier in the process, scrap may be reduced, and the yield and cost to vertically stack and interconnect such integrated semiconductor devices may be improved over the conventional method. -
FIG. 5 shows a flow chart for an exemplary method of integrating a three-dimensional (3D), i.e., stacked, electronic device, such as a 3D semiconductor device. The process starts atstep 110. Atstep 120, the first electronic device is prepared, which generally corresponds withFIGS. 1A-1J described above. Atstep 130, the second electronic device is prepared, which may also generally correspond with the same process steps shown inFIGS. 1A-1J . Atstep 140, the electronic devices are direct bonded together, preferably with the high-temperature treatment, which generally corresponds withFIGS. 2A-2B described above. Atstep 150, the vertically electrically integrated stacked electronic device assembly is tested, which may be accomplished after each high-temperature treatment, as discussed above. Atstep 160, a decision is made whether additional electronic devices are to be prepared. If yes, then an additional Nth electronic device (e.g. third semiconductor device 6) is prepared atstep 170, and the opposite side of the previously prepared electronic device (e.g., second semiconductor device 4) is also prepared, as shown and described with respect toFIGS. 3 and 4 . If additional electronic devices are not required, then the process may end atstep 180. -
FIG. 6 is a schematic cross-sectional view of another exemplary integratedelectronic device 200. Theelectronic device 200 may be fabricated according to the foregoing exemplary method(s) for fabricating the above-referencedintegrated semiconductor device 7, and consequently the same reference numerals but indexed by 200 are used to denote structures corresponding to similar structures in the integrated semiconductor devices, except as noted below. In addition, the foregoing description of theintegrated semiconductor device 7 is equally applicable to theintegrated semiconductor device 200. - As shown in the illustrated embodiment, the integrated
electronic device 200 includes seven stacked layers of individual electronic devices A-G, which may include semiconductor devices, non-semiconductor devices, active electronic devices, and/or passive electronic devices, etc. Each layer A-G may include asubstrate 210, an electricallyconductive trace 212 disposed along at least a portion of thesubstrate 210, an electricallyconductive interconnect 224 disposed along at least a portion of thetrace 212, and abarrier layer 216 interposed between theinterconnect 224 andtrace 212. As shown, each layer A-G may include a plurality oftraces 212, a plurality ofinterconnects 224, and a plurality of barrier layers 216 interposed between the respective pluralities ofinterconnects 224 and traces 212. In addition, each layer A-G may include electricallyconductive vias 230 that electrically connect traces 212 on opposite sides of eachsubstrate 210. As discussed above, each electronic device A-G may be direct bonded together by contacting opposing non-metal (e.g., silicon dioxide) bonding layers 228 and may be electrically interconnected by contacting and bonding opposing metal (e.g., nickel) interconnects 224. - As shown, the respective electronic devices A-G may have different configurations and may achieve different functions. For example, in the illustrated embodiment, the first electronic device layer A represents a ground layer. The second electronic device layer B represents a distribution network layer. The third electronic device layer C represents another ground layer. The fourth electronic device layer D represents a stripline transmission line layer and a ground layer. The fifth electronic device layer E represents two grounds. The sixth electronic device layer F represents an interconnection layer. The seventh electronic device layer G represents an antenna layer.
- Although the invention has been shown and described with respect to a certain embodiment or embodiments, it is obvious that equivalent alterations and modifications will occur to others skilled in the art upon the reading and understanding of this specification and the annexed drawings. In particular regard to the various functions performed by the above described elements (components, assemblies, devices, compositions, etc.), the terms (including a reference to a “means”) used to describe such elements are intended to correspond, unless otherwise indicated, to any element which performs the specified function of the described element (i.e., that is functionally equivalent), even though not structurally equivalent to the disclosed structure which performs the function in the herein illustrated exemplary embodiment or embodiments of the invention. In addition, while a particular feature of the invention may have been described above with respect to only one or more of several illustrated embodiments, such feature may be combined with one or more other features of the other embodiments, as may be desired and advantageous for any given or particular application.
Claims (20)
Priority Applications (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US16/408,902 US20190267353A1 (en) | 2016-05-16 | 2019-05-10 | Barrier layer for interconnects in 3d integrated device |
Applications Claiming Priority (2)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US15/156,087 US10354975B2 (en) | 2016-05-16 | 2016-05-16 | Barrier layer for interconnects in 3D integrated device |
US16/408,902 US20190267353A1 (en) | 2016-05-16 | 2019-05-10 | Barrier layer for interconnects in 3d integrated device |
Related Parent Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US15/156,087 Continuation US10354975B2 (en) | 2016-05-16 | 2016-05-16 | Barrier layer for interconnects in 3D integrated device |
Publications (1)
Publication Number | Publication Date |
---|---|
US20190267353A1 true US20190267353A1 (en) | 2019-08-29 |
Family
ID=58413203
Family Applications (2)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US15/156,087 Active 2036-09-21 US10354975B2 (en) | 2016-05-16 | 2016-05-16 | Barrier layer for interconnects in 3D integrated device |
US16/408,902 Abandoned US20190267353A1 (en) | 2016-05-16 | 2019-05-10 | Barrier layer for interconnects in 3d integrated device |
Family Applications Before (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US15/156,087 Active 2036-09-21 US10354975B2 (en) | 2016-05-16 | 2016-05-16 | Barrier layer for interconnects in 3D integrated device |
Country Status (10)
Country | Link |
---|---|
US (2) | US10354975B2 (en) |
EP (1) | EP3459112A1 (en) |
JP (1) | JP6719593B2 (en) |
KR (1) | KR102215288B1 (en) |
CN (1) | CN109196638B (en) |
CA (1) | CA3022525A1 (en) |
IL (1) | IL262669B (en) |
SG (1) | SG11201808969XA (en) |
TW (1) | TWI674636B (en) |
WO (1) | WO2017200632A1 (en) |
Families Citing this family (12)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
KR102391008B1 (en) * | 2017-08-08 | 2022-04-26 | 현대자동차주식회사 | Power module and power conversion system including the power module |
KR20190050155A (en) * | 2017-11-02 | 2019-05-10 | 삼성전기주식회사 | Semiconductor package and manufacturing method thereof |
US20190181119A1 (en) * | 2017-12-07 | 2019-06-13 | United Microelectronics Corp. | Stacked semiconductor device and method for forming the same |
US11011503B2 (en) * | 2017-12-15 | 2021-05-18 | Invensas Bonding Technologies, Inc. | Direct-bonded optoelectronic interconnect for high-density integrated photonics |
US10504777B2 (en) * | 2018-02-13 | 2019-12-10 | Raytheon Company | Method of manufacturing wafer level low melting temperature interconnections |
FR3082055B1 (en) * | 2018-06-04 | 2022-01-14 | Isorg | OPTOELECTRONIC DEVICE AND METHOD FOR MANUFACTURING IT |
US11393779B2 (en) | 2018-06-13 | 2022-07-19 | Invensas Bonding Technologies, Inc. | Large metal pads over TSV |
KR20210009426A (en) * | 2018-06-13 | 2021-01-26 | 인벤사스 본딩 테크놀로지스 인코포레이티드 | TV as a pad |
US11869840B2 (en) | 2018-07-03 | 2024-01-09 | Infineon Technologies Ag | Silicon carbide device and method for forming a silicon carbide device |
US11367683B2 (en) | 2018-07-03 | 2022-06-21 | Infineon Technologies Ag | Silicon carbide device and method for forming a silicon carbide device |
KR20210072181A (en) | 2019-12-06 | 2021-06-17 | 삼성전자주식회사 | Semiconductor package and a method for manufacturing the same |
US11201127B2 (en) * | 2020-03-09 | 2021-12-14 | Qualcomm Incorporated | Device comprising contact to contact coupling of packages |
Citations (6)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US20040150112A1 (en) * | 2003-01-30 | 2004-08-05 | Nec Electronics Corporation | Semiconductor device and method of fabrication same |
US20070037379A1 (en) * | 2005-08-11 | 2007-02-15 | Ziptronix | 3D IC method and device |
US20130285253A1 (en) * | 2012-04-25 | 2013-10-31 | Hitachi, Ltd. | Semiconductor device and method of manufacturing the same |
US20150033937A1 (en) * | 2013-07-30 | 2015-02-05 | University Of New Hampshire | Continuous boron nitride nanotube yarns and methods of production |
US20150108644A1 (en) * | 2013-10-17 | 2015-04-23 | Taiwan Semiconductor Manufacturing Company, Ltd. | 3D Integrated Circuit and Methods of Forming the Same |
US20160013160A1 (en) * | 2014-07-11 | 2016-01-14 | Samsung Electronics Co., Ltd. | Wafer-to-wafer bonding structure |
Family Cites Families (27)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US5272095A (en) | 1992-03-18 | 1993-12-21 | Research Triangle Institute | Method of manufacturing heterojunction transistors with self-aligned metal contacts |
US5318916A (en) | 1992-07-31 | 1994-06-07 | Research Triangle Institute | Symmetric self-aligned processing |
US6368930B1 (en) | 1998-10-02 | 2002-04-09 | Ziptronix | Self aligned symmetric process and device |
US6500694B1 (en) | 2000-03-22 | 2002-12-31 | Ziptronix, Inc. | Three dimensional device integration method and integrated device |
US6984571B1 (en) | 1999-10-01 | 2006-01-10 | Ziptronix, Inc. | Three dimensional device integration method and integrated device |
KR100593126B1 (en) * | 1999-12-29 | 2006-06-26 | 주식회사 하이닉스반도체 | Method of forming a metal wiring in a semiconductor device |
US6902987B1 (en) | 2000-02-16 | 2005-06-07 | Ziptronix, Inc. | Method for low temperature bonding and bonded structure |
US6376353B1 (en) * | 2000-07-03 | 2002-04-23 | Chartered Semiconductor Manufacturing Ltd. | Aluminum and copper bimetallic bond pad scheme for copper damascene interconnects |
US6563133B1 (en) | 2000-08-09 | 2003-05-13 | Ziptronix, Inc. | Method of epitaxial-like wafer bonding at low temperature and bonded structure |
US6646347B2 (en) | 2001-11-30 | 2003-11-11 | Motorola, Inc. | Semiconductor power device and method of formation |
US6762076B2 (en) | 2002-02-20 | 2004-07-13 | Intel Corporation | Process of vertically stacking multiple wafers supporting different active integrated circuit (IC) devices |
US6822326B2 (en) | 2002-09-25 | 2004-11-23 | Ziptronix | Wafer bonding hermetic encapsulation |
US6962835B2 (en) | 2003-02-07 | 2005-11-08 | Ziptronix, Inc. | Method for room temperature metal direct bonding |
US7109092B2 (en) | 2003-05-19 | 2006-09-19 | Ziptronix, Inc. | Method of room temperature covalent bonding |
US6867073B1 (en) | 2003-10-21 | 2005-03-15 | Ziptronix, Inc. | Single mask via method and device |
JP4224606B2 (en) * | 2004-10-29 | 2009-02-18 | 株式会社ザイキューブ | Semiconductor integrated circuit device test equipment |
US7354809B2 (en) * | 2006-02-13 | 2008-04-08 | Wisconsin Alumi Research Foundation | Method for double-sided processing of thin film transistors |
JP5517800B2 (en) | 2010-07-09 | 2014-06-11 | キヤノン株式会社 | Member for solid-state imaging device and method for manufacturing solid-state imaging device |
JP5982748B2 (en) * | 2011-08-01 | 2016-08-31 | ソニー株式会社 | SEMICONDUCTOR DEVICE, SEMICONDUCTOR DEVICE MANUFACTURING METHOD, AND ELECTRONIC DEVICE |
US8896125B2 (en) * | 2011-07-05 | 2014-11-25 | Sony Corporation | Semiconductor device, fabrication method for a semiconductor device and electronic apparatus |
TWI455222B (en) * | 2011-08-25 | 2014-10-01 | Chipmos Technologies Inc | Testing method for stacked semiconductor device structure |
US9142517B2 (en) * | 2012-06-05 | 2015-09-22 | Taiwan Semiconductor Manufacturing Company, Ltd. | Hybrid bonding mechanisms for semiconductor wafers |
WO2015040798A1 (en) * | 2013-09-20 | 2015-03-26 | パナソニックIpマネジメント株式会社 | Semiconductor device and manufacturing method therefor |
JP2015079901A (en) | 2013-10-18 | 2015-04-23 | 株式会社東芝 | Semiconductor device and method of manufacturing semiconductor device |
US9190345B1 (en) * | 2014-03-28 | 2015-11-17 | Taiwan Semiconductor Manufacturing Company, Ltd. | Semiconductor devices and methods of manufacture thereof |
KR101729378B1 (en) * | 2014-05-30 | 2017-04-21 | 타이완 세미콘덕터 매뉴팩쳐링 컴퍼니 리미티드 | Semiconductor devices and methods of manufacture thereof |
CN105513983B (en) * | 2014-09-26 | 2018-12-21 | 中芯国际集成电路制造(上海)有限公司 | The method and wafer bonding structure of wafer bonding |
-
2016
- 2016-05-16 US US15/156,087 patent/US10354975B2/en active Active
-
2017
- 2017-03-09 TW TW106107785A patent/TWI674636B/en active
- 2017-03-14 KR KR1020187033691A patent/KR102215288B1/en active IP Right Grant
- 2017-03-14 WO PCT/US2017/022284 patent/WO2017200632A1/en unknown
- 2017-03-14 CN CN201780029967.4A patent/CN109196638B/en active Active
- 2017-03-14 JP JP2018559962A patent/JP6719593B2/en active Active
- 2017-03-14 IL IL262669A patent/IL262669B/en unknown
- 2017-03-14 SG SG11201808969XA patent/SG11201808969XA/en unknown
- 2017-03-14 CA CA3022525A patent/CA3022525A1/en active Pending
- 2017-03-14 EP EP17713840.1A patent/EP3459112A1/en active Pending
-
2019
- 2019-05-10 US US16/408,902 patent/US20190267353A1/en not_active Abandoned
Patent Citations (6)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US20040150112A1 (en) * | 2003-01-30 | 2004-08-05 | Nec Electronics Corporation | Semiconductor device and method of fabrication same |
US20070037379A1 (en) * | 2005-08-11 | 2007-02-15 | Ziptronix | 3D IC method and device |
US20130285253A1 (en) * | 2012-04-25 | 2013-10-31 | Hitachi, Ltd. | Semiconductor device and method of manufacturing the same |
US20150033937A1 (en) * | 2013-07-30 | 2015-02-05 | University Of New Hampshire | Continuous boron nitride nanotube yarns and methods of production |
US20150108644A1 (en) * | 2013-10-17 | 2015-04-23 | Taiwan Semiconductor Manufacturing Company, Ltd. | 3D Integrated Circuit and Methods of Forming the Same |
US20160013160A1 (en) * | 2014-07-11 | 2016-01-14 | Samsung Electronics Co., Ltd. | Wafer-to-wafer bonding structure |
Also Published As
Publication number | Publication date |
---|---|
CA3022525A1 (en) | 2017-11-23 |
KR102215288B1 (en) | 2021-02-15 |
EP3459112A1 (en) | 2019-03-27 |
CN109196638B (en) | 2022-06-10 |
KR20180136994A (en) | 2018-12-26 |
IL262669B (en) | 2022-08-01 |
US20170330859A1 (en) | 2017-11-16 |
SG11201808969XA (en) | 2018-11-29 |
TW201806050A (en) | 2018-02-16 |
WO2017200632A1 (en) | 2017-11-23 |
CN109196638A (en) | 2019-01-11 |
TWI674636B (en) | 2019-10-11 |
US10354975B2 (en) | 2019-07-16 |
JP2019515511A (en) | 2019-06-06 |
IL262669A (en) | 2018-12-31 |
JP6719593B2 (en) | 2020-07-08 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
US20190267353A1 (en) | Barrier layer for interconnects in 3d integrated device | |
US11515279B2 (en) | Low temperature bonded structures | |
JP6743149B2 (en) | Direct hybrid bonding of conductive barrier | |
US11244916B2 (en) | Low temperature bonded structures | |
JP5274004B2 (en) | Method for manufacturing a conductive via structure in a semiconductor substrate | |
US7115985B2 (en) | Reinforced bond pad for a semiconductor device | |
US6870262B2 (en) | Wafer-bonding using solder and method of making the same | |
TWI436466B (en) | Filled through-silicon via and the fabrication method thereof | |
Ramm et al. | Interchip via technology for vertical system integration | |
US20170018517A1 (en) | Microelectronic assemblies formed using metal silicide, and methods of fabrication | |
US7855438B2 (en) | Deep via construction for a semiconductor device | |
JP5705130B2 (en) | Structure and method for improving solder bump connections in semiconductor devices | |
US11854879B2 (en) | Cu3Sn via metallization in electrical devices for low-temperature 3D-integration |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
STPP | Information on status: patent application and granting procedure in general |
Free format text: DOCKETED NEW CASE - READY FOR EXAMINATION |
|
STPP | Information on status: patent application and granting procedure in general |
Free format text: NON FINAL ACTION MAILED |
|
STPP | Information on status: patent application and granting procedure in general |
Free format text: RESPONSE TO NON-FINAL OFFICE ACTION ENTERED AND FORWARDED TO EXAMINER |
|
STPP | Information on status: patent application and granting procedure in general |
Free format text: RESPONSE AFTER FINAL ACTION FORWARDED TO EXAMINER |
|
STPP | Information on status: patent application and granting procedure in general |
Free format text: DOCKETED NEW CASE - READY FOR EXAMINATION |
|
STPP | Information on status: patent application and granting procedure in general |
Free format text: RESPONSE TO NON-FINAL OFFICE ACTION ENTERED AND FORWARDED TO EXAMINER |
|
STPP | Information on status: patent application and granting procedure in general |
Free format text: FINAL REJECTION MAILED |
|
STCB | Information on status: application discontinuation |
Free format text: ABANDONED -- FAILURE TO RESPOND TO AN OFFICE ACTION |