US20180277440A1 - Gate cut method - Google Patents

Gate cut method Download PDF

Info

Publication number
US20180277440A1
US20180277440A1 US15/467,536 US201715467536A US2018277440A1 US 20180277440 A1 US20180277440 A1 US 20180277440A1 US 201715467536 A US201715467536 A US 201715467536A US 2018277440 A1 US2018277440 A1 US 2018277440A1
Authority
US
United States
Prior art keywords
sacrificial gate
layer
gate
fins
cut opening
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Granted
Application number
US15/467,536
Other versions
US10083874B1 (en
Inventor
Hong Yu
Zhenyu Hu
Haiting Wang
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
GlobalFoundries US Inc
Original Assignee
GlobalFoundries Inc
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by GlobalFoundries Inc filed Critical GlobalFoundries Inc
Priority to US15/467,536 priority Critical patent/US10083874B1/en
Assigned to GLOBALFOUNDRIES INC. reassignment GLOBALFOUNDRIES INC. ASSIGNMENT OF ASSIGNORS INTEREST (SEE DOCUMENT FOR DETAILS). Assignors: HU, ZHENYU, YU, HONG
Application granted granted Critical
Publication of US10083874B1 publication Critical patent/US10083874B1/en
Publication of US20180277440A1 publication Critical patent/US20180277440A1/en
Assigned to GLOBALFOUNDRIES U.S. INC. reassignment GLOBALFOUNDRIES U.S. INC. ASSIGNMENT OF ASSIGNORS INTEREST (SEE DOCUMENT FOR DETAILS). Assignors: GLOBALFOUNDRIES INC.
Assigned to GLOBALFOUNDRIES U.S. INC. reassignment GLOBALFOUNDRIES U.S. INC. RELEASE BY SECURED PARTY (SEE DOCUMENT FOR DETAILS). Assignors: WILMINGTON TRUST, NATIONAL ASSOCIATION
Active legal-status Critical Current
Anticipated expiration legal-status Critical

Links

Images

Classifications

    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/70Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
    • H01L21/77Manufacture or treatment of devices consisting of a plurality of solid state components or integrated circuits formed in, or on, a common substrate
    • H01L21/78Manufacture or treatment of devices consisting of a plurality of solid state components or integrated circuits formed in, or on, a common substrate with subsequent division of the substrate into plural individual devices
    • H01L21/82Manufacture or treatment of devices consisting of a plurality of solid state components or integrated circuits formed in, or on, a common substrate with subsequent division of the substrate into plural individual devices to produce devices, e.g. integrated circuits, each consisting of a plurality of components
    • H01L21/822Manufacture or treatment of devices consisting of a plurality of solid state components or integrated circuits formed in, or on, a common substrate with subsequent division of the substrate into plural individual devices to produce devices, e.g. integrated circuits, each consisting of a plurality of components the substrate being a semiconductor, using silicon technology
    • H01L21/8232Field-effect technology
    • H01L21/8234MIS technology, i.e. integration processes of field effect transistors of the conductor-insulator-semiconductor type
    • H01L21/823437MIS technology, i.e. integration processes of field effect transistors of the conductor-insulator-semiconductor type with a particular manufacturing method of the gate conductors, e.g. particular materials, shapes
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/02Manufacture or treatment of semiconductor devices or of parts thereof
    • H01L21/027Making masks on semiconductor bodies for further photolithographic processing not provided for in group H01L21/18 or H01L21/34
    • H01L21/033Making masks on semiconductor bodies for further photolithographic processing not provided for in group H01L21/18 or H01L21/34 comprising inorganic layers
    • H01L21/0332Making masks on semiconductor bodies for further photolithographic processing not provided for in group H01L21/18 or H01L21/34 comprising inorganic layers characterised by their composition, e.g. multilayer masks, materials
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/02Manufacture or treatment of semiconductor devices or of parts thereof
    • H01L21/027Making masks on semiconductor bodies for further photolithographic processing not provided for in group H01L21/18 or H01L21/34
    • H01L21/033Making masks on semiconductor bodies for further photolithographic processing not provided for in group H01L21/18 or H01L21/34 comprising inorganic layers
    • H01L21/0334Making masks on semiconductor bodies for further photolithographic processing not provided for in group H01L21/18 or H01L21/34 comprising inorganic layers characterised by their size, orientation, disposition, behaviour, shape, in horizontal or vertical plane
    • H01L21/0337Making masks on semiconductor bodies for further photolithographic processing not provided for in group H01L21/18 or H01L21/34 comprising inorganic layers characterised by their size, orientation, disposition, behaviour, shape, in horizontal or vertical plane characterised by the process involved to create the mask, e.g. lift-off masks, sidewalls, or to modify the mask, e.g. pre-treatment, post-treatment
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/02Manufacture or treatment of semiconductor devices or of parts thereof
    • H01L21/04Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer
    • H01L21/18Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer the devices having semiconductor bodies comprising elements of Group IV of the Periodic Table or AIIIBV compounds with or without impurities, e.g. doping materials
    • H01L21/28Manufacture of electrodes on semiconductor bodies using processes or apparatus not provided for in groups H01L21/20 - H01L21/268
    • H01L21/28008Making conductor-insulator-semiconductor electrodes
    • H01L21/28017Making conductor-insulator-semiconductor electrodes the insulator being formed after the semiconductor body, the semiconductor being silicon
    • H01L21/28026Making conductor-insulator-semiconductor electrodes the insulator being formed after the semiconductor body, the semiconductor being silicon characterised by the conductor
    • H01L21/28123Lithography-related aspects, e.g. sub-lithography lengths; Isolation-related aspects, e.g. to solve problems arising at the crossing with the side of the device isolation; Planarisation aspects
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/02Manufacture or treatment of semiconductor devices or of parts thereof
    • H01L21/04Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer
    • H01L21/18Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer the devices having semiconductor bodies comprising elements of Group IV of the Periodic Table or AIIIBV compounds with or without impurities, e.g. doping materials
    • H01L21/30Treatment of semiconductor bodies using processes or apparatus not provided for in groups H01L21/20 - H01L21/26
    • H01L21/302Treatment of semiconductor bodies using processes or apparatus not provided for in groups H01L21/20 - H01L21/26 to change their surface-physical characteristics or shape, e.g. etching, polishing, cutting
    • H01L21/306Chemical or electrical treatment, e.g. electrolytic etching
    • H01L21/3065Plasma etching; Reactive-ion etching
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/02Manufacture or treatment of semiconductor devices or of parts thereof
    • H01L21/04Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer
    • H01L21/18Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer the devices having semiconductor bodies comprising elements of Group IV of the Periodic Table or AIIIBV compounds with or without impurities, e.g. doping materials
    • H01L21/30Treatment of semiconductor bodies using processes or apparatus not provided for in groups H01L21/20 - H01L21/26
    • H01L21/31Treatment of semiconductor bodies using processes or apparatus not provided for in groups H01L21/20 - H01L21/26 to form insulating layers thereon, e.g. for masking or by using photolithographic techniques; After treatment of these layers; Selection of materials for these layers
    • H01L21/3105After-treatment
    • H01L21/311Etching the insulating layers by chemical or physical means
    • H01L21/31105Etching inorganic layers
    • H01L21/31111Etching inorganic layers by chemical means
    • H01L21/31116Etching inorganic layers by chemical means by dry-etching
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/02Manufacture or treatment of semiconductor devices or of parts thereof
    • H01L21/04Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer
    • H01L21/18Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer the devices having semiconductor bodies comprising elements of Group IV of the Periodic Table or AIIIBV compounds with or without impurities, e.g. doping materials
    • H01L21/30Treatment of semiconductor bodies using processes or apparatus not provided for in groups H01L21/20 - H01L21/26
    • H01L21/31Treatment of semiconductor bodies using processes or apparatus not provided for in groups H01L21/20 - H01L21/26 to form insulating layers thereon, e.g. for masking or by using photolithographic techniques; After treatment of these layers; Selection of materials for these layers
    • H01L21/3205Deposition of non-insulating-, e.g. conductive- or resistive-, layers on insulating layers; After-treatment of these layers
    • H01L21/321After treatment
    • H01L21/3213Physical or chemical etching of the layers, e.g. to produce a patterned layer from a pre-deposited extensive layer
    • H01L21/32139Physical or chemical etching of the layers, e.g. to produce a patterned layer from a pre-deposited extensive layer using masks
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/70Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
    • H01L21/77Manufacture or treatment of devices consisting of a plurality of solid state components or integrated circuits formed in, or on, a common substrate
    • H01L21/78Manufacture or treatment of devices consisting of a plurality of solid state components or integrated circuits formed in, or on, a common substrate with subsequent division of the substrate into plural individual devices
    • H01L21/82Manufacture or treatment of devices consisting of a plurality of solid state components or integrated circuits formed in, or on, a common substrate with subsequent division of the substrate into plural individual devices to produce devices, e.g. integrated circuits, each consisting of a plurality of components
    • H01L21/822Manufacture or treatment of devices consisting of a plurality of solid state components or integrated circuits formed in, or on, a common substrate with subsequent division of the substrate into plural individual devices to produce devices, e.g. integrated circuits, each consisting of a plurality of components the substrate being a semiconductor, using silicon technology
    • H01L21/8232Field-effect technology
    • H01L21/8234MIS technology, i.e. integration processes of field effect transistors of the conductor-insulator-semiconductor type
    • H01L21/823431MIS technology, i.e. integration processes of field effect transistors of the conductor-insulator-semiconductor type with a particular manufacturing method of transistors with a horizontal current flow in a vertical sidewall of a semiconductor body, e.g. FinFET, MuGFET
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/70Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
    • H01L21/77Manufacture or treatment of devices consisting of a plurality of solid state components or integrated circuits formed in, or on, a common substrate
    • H01L21/78Manufacture or treatment of devices consisting of a plurality of solid state components or integrated circuits formed in, or on, a common substrate with subsequent division of the substrate into plural individual devices
    • H01L21/82Manufacture or treatment of devices consisting of a plurality of solid state components or integrated circuits formed in, or on, a common substrate with subsequent division of the substrate into plural individual devices to produce devices, e.g. integrated circuits, each consisting of a plurality of components
    • H01L21/822Manufacture or treatment of devices consisting of a plurality of solid state components or integrated circuits formed in, or on, a common substrate with subsequent division of the substrate into plural individual devices to produce devices, e.g. integrated circuits, each consisting of a plurality of components the substrate being a semiconductor, using silicon technology
    • H01L21/8232Field-effect technology
    • H01L21/8234MIS technology, i.e. integration processes of field effect transistors of the conductor-insulator-semiconductor type
    • H01L21/823462MIS technology, i.e. integration processes of field effect transistors of the conductor-insulator-semiconductor type with a particular manufacturing method of the gate insulating layers, e.g. different gate insulating layer thicknesses, particular gate insulator materials or particular gate insulator implants
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/70Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
    • H01L21/77Manufacture or treatment of devices consisting of a plurality of solid state components or integrated circuits formed in, or on, a common substrate
    • H01L21/78Manufacture or treatment of devices consisting of a plurality of solid state components or integrated circuits formed in, or on, a common substrate with subsequent division of the substrate into plural individual devices
    • H01L21/82Manufacture or treatment of devices consisting of a plurality of solid state components or integrated circuits formed in, or on, a common substrate with subsequent division of the substrate into plural individual devices to produce devices, e.g. integrated circuits, each consisting of a plurality of components
    • H01L21/822Manufacture or treatment of devices consisting of a plurality of solid state components or integrated circuits formed in, or on, a common substrate with subsequent division of the substrate into plural individual devices to produce devices, e.g. integrated circuits, each consisting of a plurality of components the substrate being a semiconductor, using silicon technology
    • H01L21/8232Field-effect technology
    • H01L21/8234MIS technology, i.e. integration processes of field effect transistors of the conductor-insulator-semiconductor type
    • H01L21/823481MIS technology, i.e. integration processes of field effect transistors of the conductor-insulator-semiconductor type isolation region manufacturing related aspects, e.g. to avoid interaction of isolation region with adjacent structure
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/70Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
    • H01L21/77Manufacture or treatment of devices consisting of a plurality of solid state components or integrated circuits formed in, or on, a common substrate
    • H01L21/78Manufacture or treatment of devices consisting of a plurality of solid state components or integrated circuits formed in, or on, a common substrate with subsequent division of the substrate into plural individual devices
    • H01L21/82Manufacture or treatment of devices consisting of a plurality of solid state components or integrated circuits formed in, or on, a common substrate with subsequent division of the substrate into plural individual devices to produce devices, e.g. integrated circuits, each consisting of a plurality of components
    • H01L21/822Manufacture or treatment of devices consisting of a plurality of solid state components or integrated circuits formed in, or on, a common substrate with subsequent division of the substrate into plural individual devices to produce devices, e.g. integrated circuits, each consisting of a plurality of components the substrate being a semiconductor, using silicon technology
    • H01L21/8232Field-effect technology
    • H01L21/8234MIS technology, i.e. integration processes of field effect transistors of the conductor-insulator-semiconductor type
    • H01L21/8238Complementary field-effect transistors, e.g. CMOS
    • H01L21/823828Complementary field-effect transistors, e.g. CMOS with a particular manufacturing method of the gate conductors, e.g. particular materials, shapes
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/70Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
    • H01L21/77Manufacture or treatment of devices consisting of a plurality of solid state components or integrated circuits formed in, or on, a common substrate
    • H01L21/78Manufacture or treatment of devices consisting of a plurality of solid state components or integrated circuits formed in, or on, a common substrate with subsequent division of the substrate into plural individual devices
    • H01L21/82Manufacture or treatment of devices consisting of a plurality of solid state components or integrated circuits formed in, or on, a common substrate with subsequent division of the substrate into plural individual devices to produce devices, e.g. integrated circuits, each consisting of a plurality of components
    • H01L21/822Manufacture or treatment of devices consisting of a plurality of solid state components or integrated circuits formed in, or on, a common substrate with subsequent division of the substrate into plural individual devices to produce devices, e.g. integrated circuits, each consisting of a plurality of components the substrate being a semiconductor, using silicon technology
    • H01L21/8232Field-effect technology
    • H01L21/8234MIS technology, i.e. integration processes of field effect transistors of the conductor-insulator-semiconductor type
    • H01L21/8238Complementary field-effect transistors, e.g. CMOS
    • H01L21/823828Complementary field-effect transistors, e.g. CMOS with a particular manufacturing method of the gate conductors, e.g. particular materials, shapes
    • H01L21/82385Complementary field-effect transistors, e.g. CMOS with a particular manufacturing method of the gate conductors, e.g. particular materials, shapes gate conductors with different shapes, lengths or dimensions
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L29/00Semiconductor devices specially adapted for rectifying, amplifying, oscillating or switching and having potential barriers; Capacitors or resistors having potential barriers, e.g. a PN-junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof ; Multistep manufacturing processes therefor
    • H01L29/66Types of semiconductor device ; Multistep manufacturing processes therefor
    • H01L29/66007Multistep manufacturing processes
    • H01L29/66075Multistep manufacturing processes of devices having semiconductor bodies comprising group 14 or group 13/15 materials
    • H01L29/66227Multistep manufacturing processes of devices having semiconductor bodies comprising group 14 or group 13/15 materials the devices being controllable only by the electric current supplied or the electric potential applied, to an electrode which does not carry the current to be rectified, amplified or switched, e.g. three-terminal devices
    • H01L29/66409Unipolar field-effect transistors
    • H01L29/66477Unipolar field-effect transistors with an insulated gate, i.e. MISFET
    • H01L29/66545Unipolar field-effect transistors with an insulated gate, i.e. MISFET using a dummy, i.e. replacement gate in a process wherein at least a part of the final gate is self aligned to the dummy gate

Definitions

  • the present application relates generally to semiconductor devices, and more specifically to methods for manufacturing fin field effect transistors.
  • Fin field effect transistors present a three-dimensional architecture where the transistor channel is raised above the surface of a semiconductor substrate, rather than locating the channel at or just below the surface. With a raised channel, the gate can be wrapped around the sides of the channel, which provides improved electrostatic control of the device.
  • FinFETs typically leverages a self-aligned process to produce extremely thin fins, e.g., 20 nm wide or less, on the surface of a substrate using selective-etching techniques.
  • a gate structure is then deposited to contact multiple surfaces of each fin to form a multi-gate architecture.
  • the gate structure may be formed using a gate-first or a gate-last fabrication process.
  • a gate-last process such as a replacement metal gate (RMG) process, utilizes a sacrificial or dummy gate, which is replaced by a functional gate after device activation, i.e., after dopant implantation into source/drain regions of the fins and an associated drive-in anneal, in order to avoid exposing the functional gate materials to the thermal budget associated with activation.
  • RMG replacement metal gate
  • a self-aligned contact (SAC) process may then be used to form conductive contacts to the source/drain regions as well as to the FET gate.
  • the SAC process may benefit from a taller gate structure, which may simplify certain aspects of the associated etching, including enabling precise placement of vias or trenches having a small critical dimension (CD).
  • Critical dimension uniformity however, and especially the formation of non-tapered (i.e., vertical) etch features through a taller dummy gate structure remains a challenge.
  • a gate cut scheme that may be used in conjunction with a replacement metal gate (RMG) process flow for manufacturing fin field effect transistors (FinFETs) where the gate cut is performed prior to patterning the sacrificial gate.
  • RMG replacement metal gate
  • the method includes forming a sacrificial gate layer over a plurality of semiconductor fins, and etching the sacrificial gate layer in a first etching step to form a gate cut opening that extends through the sacrificial gate layer, such that the gate cut opening is located between an adjacent pair of the fins.
  • a second etching step is used to etch the sacrificial gate layer to form a first sacrificial gate structure that overlies a first one of the pair of adjacent fins and a second sacrificial gate structure that overlies a second one of the pair of adjacent fins.
  • a method of forming a semiconductor structure includes forming a sacrificial gate layer over a plurality of semiconductor fins, and etching the sacrificial gate layer in a first etching step to form a gate cut opening located between an adjacent pair of the fins. The method further includes forming a spacer layer on sidewalls of the gate cut opening and depositing a fill layer within the gate cut opening to fill the gate cut opening.
  • a patterned hard mask is formed over the sacrificial gate layer and, using the patterned hard mask as an etch mask, the sacrificial gate layer is etched to form a first sacrificial gate structure that overlies a first one of the pair of adjacent fins and a second sacrificial gate structure that overlies a second one of the pair of adjacent fins.
  • FIG. 1 is a perspective diagram of a FinFET device showing a plurality of sacrificial gates disposed over semiconductor fins following a gate cut module;
  • FIG. 2A is a cross-sectional schematic diagram of an exemplary structure after forming a sacrificial gate layer over a plurality of semiconductor fins disposed on a semiconductor substrate;
  • FIG. 2B is a top-down plan view of the structure of FIG. 2A showing a planar top surface of the sacrificial gate layer;
  • FIG. 3A depicts etching of the sacrificial gate layer to form a gate cut opening therein between a pair of adjacent fins
  • FIG. 3B is a top-down plan view of the structure of FIG. 3A showing the gate cut opening extending through the sacrificial gate layer to expose a shallow trench isolation layer between the adjacent fins;
  • FIG. 4A shows the deposition of a conformal spacer layer over the sacrificial gate layer and within the gate cut opening
  • FIG. 4B is a top-down cut away view of the structure of FIG. 4A along the line B-B′;
  • FIG. 5A shows the structure of FIG. 4A following an anisotropic etch of the conformal spacer layer
  • FIG. 5B is a top-down plan view showing the sidewall spacer layer inlaid within the gate cut opening and the attendant narrowing of the gate cut opening;
  • FIG. 6A is a post-planarization cross-sectional view following the deposition of a fill layer within the gate cut opening
  • FIG. 6B is a top-down plan view showing the inlaid sidewall spacer and fill layer
  • FIG. 7A shows the deposition of a hard mask layer over the structure of FIG. 6A ;
  • FIG. 7B is a top-down cut away view of the structure of FIG. 7A along the line B-B′;
  • FIG. 8A is a cross-sectional view of adjacent sacrificial gate structures disposed over semiconductor fins
  • FIG. 8B shows etching of the sacrificial gate layer to form pre-cut sacrificial gate structures over the semiconductor fins
  • FIG. 9A depicts the formation of a sacrificial gate spacer over the hard mask layer
  • FIG. 9B shows formation of the sacrificial gate spacer of FIG. 9A over sidewalls of the sacrificial gate structures
  • FIG. 10A shows the structure of FIG. 9A following an anisotropic etch of the sacrificial gate spacer and the formation of epitaxial source/drain junctions over source/drain regions of the fins;
  • FIG. 10B shows the structure of FIG. 9B following an anisotropic etch of the sacrificial gate spacer and the formation of epitaxial source/drain junctions over source/drain regions of the fins;
  • FIG. 11A depicts removal of the sacrificial gate spacer and hard mask layer following a source/drain junction module
  • FIG. 11B depicts removal of the sacrificial gate spacer after forming source/drain junctions
  • FIG. 11C is a cross-sectional view along the line C-C′ of FIG. 11B ;
  • FIG. 12A shows deposition of a gate spacer over the structure of FIG. 11A ;
  • FIG. 12B shows deposition of a gate spacer over sidewalls of the sacrificial gate structures.
  • FIG. 1 A simplified perspective view of a FinFET structure is shown in FIG. 1 .
  • the exemplary structure includes a semiconductor substrate 100 and a plurality of semiconductor fins 120 arrayed over the substrate 100 .
  • the semiconductor fins 120 are arranged in parallel and are laterally isolated from each other by a shallow trench isolation layer 300 , and raised source/drain junctions 610 are disposed over the fins 120 proximate to top surfaces thereof.
  • One or more dielectric layers 700 are disposed over the fins, and plural sacrificial gate structures 402 straddle the fins.
  • the sacrificial gate structures 402 have been segmented, or cut, to define discrete devices. The cut regions have been backfilled with a dielectric layer 560 along a longitudinal direction in order to isolate the sacrificial gate structures 402 associated with respective devices.
  • Segmentation includes providing a gate cut that is parallel to a length direction of the fins through a sacrificial gate layer.
  • FIGS. 2-12 Various embodiments related to the formation of such FinFET structures are described herein with reference to FIGS. 2-12 .
  • Substrate 100 may include a semiconductor material such as silicon, e.g., single crystal Si or polycrystalline Si, or a silicon-containing material.
  • Silicon-containing materials include, but are not limited to, single crystal silicon germanium (SiGe), polycrystalline silicon germanium, silicon doped with carbon (Si:C), amorphous Si, as well as combinations and multi-layers thereof.
  • single crystal denotes a crystalline solid, in which the crystal lattice of the entire solid is substantially continuous and substantially unbroken to the edges of the solid with substantially no grain boundaries.
  • the substrate 100 is not limited to silicon-containing materials, however, as the substrate 100 may comprise other semiconductor materials, including Ge and compound semiconductors, including III-V compound semiconductors such as GaAs, InAs, GaN, GaP, InSb, ZnSe, and ZnS, and II-VI compound semiconductors such as CdSe, CdS, CdTe, ZnSe, ZnS and ZnTe.
  • III-V compound semiconductors such as GaAs, InAs, GaN, GaP, InSb, ZnSe, and ZnS
  • II-VI compound semiconductors such as CdSe, CdS, CdTe, ZnSe, ZnS and ZnTe.
  • Substrate 100 may be a bulk substrate or a composite substrate such as a semiconductor-on-insulator (SOI) substrate that comprises, from bottom to top, a handle portion, an isolation layer, and a semiconductor material layer.
  • SOI semiconductor-on-insulator
  • Substrate 100 may have dimensions as typically used in the art and may comprise, for example, a semiconductor wafer.
  • Example wafer diameters include, but are not limited to, 50, 100, 150, 200, 300 and 450 mm.
  • the total substrate thickness may range from 250 microns to 1500 microns, although in particular embodiments the substrate thickness is in the range of 725 to 775 microns, which corresponds to thickness dimensions commonly used in silicon CMOS processing.
  • the semiconductor substrate 100 may comprise (100)-oriented silicon or (111)-oriented silicon, for example.
  • fins 120 comprise a semiconductor material such as silicon, and may be formed by patterning and then etching the semiconductor substrate 100 , i.e., a top portion of the semiconductor substrate. In several embodiments, the fins 120 are etched from, and therefore contiguous with the semiconductor substrate 100 . For instance, fins 120 may be formed using a sidewall image transfer (SIT) process as known to those skilled in the art.
  • SIT sidewall image transfer
  • the fins 120 can have a width of 5 nm to 20 nm, a height of 40 nm to 150 nm, and a pitch of 20 nm to 100 nm, although other dimensions are also contemplated. Fins 120 may be arrayed on the substrate at a regular intrafin spacing or pitch (d).
  • pitch refers to the distance between one structure or feature (e.g., a first fin) and an adjacent structure or feature (e.g., a second fin).
  • the fin pitch (d) may be within a range of 20 to 100 nm, e.g., 20, 30, 40, 50, 60, 70, 80, 90 or 100 nm, including ranges between any of the foregoing values, although smaller and larger pitch values may be used.
  • Portions of the fins 120 may be coated with a thin oxide layer, which is referred to herein as an extended gate or EG oxide layer 210 .
  • the EG oxide layer 210 may comprise silicon dioxide, for example.
  • the EG oxide layer 210 may be a conformal coating having a thickness of 2 to 3 nm. During the course of manufacturing the FinFET structure, the EG oxide may be stripped from source and drain regions of the fins.
  • a shallow trench isolation (STI) layer 300 may be used to provide electrical isolation between the fins 120 and between adjacent devices as is needed for the circuit(s) being implemented.
  • An STI process for FinFET devices involves creating isolation trenches in the semiconductor substrate 100 through an anisotropic etch process. The isolation trench between each adjacent fin may have a relatively high aspect ratio (e.g., ratio of the depth of the isolation trench to its width).
  • a dielectric filler material such as silicon oxide, is deposited into the isolation trenches, for example, using an enhanced high aspect ratio process (eHARP) to fill the isolation trenches.
  • the deposited dielectric material may then be polished by a chemical-mechanical polishing (CMP) process that removes the excess dielectric material and creates a planar STI structure. As shown in FIG. 2A , the planarized oxide is etched back to form a recessed, uniformly thick oxide isolation layer 300 between the fins 120 , where upper sidewalls of the fins 120 are exposed for further processing.
  • CMP chemical-mechanical
  • a sacrificial gate layer 400 is formed over the fins 120 and over the STI layer 300 , i.e., over substrate 100 .
  • the sacrificial gate layer 400 may comprise a blanket layer of amorphous silicon (a-Si), for example.
  • Amorphous elemental silicon can be deposited using chemical vapor deposition, such as low pressure chemical vapor deposition (LPCVD) at temperatures ranging from 450° C. to 700° C.
  • LPCVD low pressure chemical vapor deposition
  • Silane (SiH 4 ) can be used as the precursor for CVD silicon deposition.
  • the sacrificial gate layer 400 may have a thickness sufficient to completely cover the fins.
  • a thickness of sacrificial gate layer 400 may range from 50 to 200 nm, e.g., 50, 75, 100, 125, 150, 175 or 200 nm, including ranges between any of the foregoing values, although lesser and greater thicknesses may be used.
  • a CMP process may be used to planarize a top surface of the sacrificial gate layer 400 .
  • Planarization refers to a material removal process that employs at least mechanical forces, such as frictional media, to produce a substantially two-dimensional surface.
  • a planarization process may include chemical mechanical polishing (CMP) or grinding.
  • CMP chemical mechanical polishing
  • CMP is a material removal process that uses both chemical reactions and mechanical forces to remove material and planarize a surface.
  • a sacrificial oxide layer (not shown) may be deposited over the sacrificial gate layer 400 prior to a CMP step and then subsequently removed during the CMP step in order to enhance planarization.
  • the sacrificial gate layer 400 may serve as a CMP etch stop.
  • FIG. 2B is a top-down plan view of the structure of FIG. 2A showing a planar top surface of the sacrificial gate layer 400 .
  • a non-selective etch such as a reactive ion etch (RIE) of the post-planarized sacrificial gate layer 400 may be used to define the thickness of the sacrificial gate layer 400 .
  • RIE reactive ion etch
  • sacrificial gate layer 400 is adapted to be patterned and provide a sacrificial structure for a replacement metal gate (RMG) module for defining a gate structure over the fins.
  • RMG replacement metal gate
  • a gate cut opening 410 may be formed by etching the sacrificial gate layer 400 . As shown in the illustrated embodiment, the gate cut opening 410 extends through the sacrificial gate layer 400 and exposes STI region 300 . A gate cut opening 410 is configured to expose a portion of the STI layer 300 between adjacent fins without exposing the fins themselves.
  • Gate cut opening 410 may be formed using patterning and etching processes known to those skilled in the art.
  • the patterning process may comprise photolithography, for example, which includes forming a layer of photoresist material (not shown) atop one or more layers to be patterned.
  • the photoresist material may include a positive-tone photoresist composition, a negative-tone photoresist composition, or a hybrid-tone photoresist composition.
  • a layer of photoresist material may be formed by a deposition process such as, for example, spin-on coating.
  • the deposited photoresist is then subjected to a pattern of irradiation, and the exposed photoresist material is developed utilizing a conventional resist developer.
  • the pattern provided by the patterned photoresist material is thereafter transferred into the sacrificial gate layer 400 utilizing at least one pattern transfer etching process.
  • the pattern transfer etching process is typically an anisotropic etch.
  • a dry etching process such as, for example, reactive ion etching (RIE) can be used.
  • RIE reactive ion etching
  • a wet chemical etchant can be used.
  • a combination of dry etching and wet etching can be used.
  • a gate cut opening 410 may have areal dimensions (length and width) that independently range from 30 to 40 nm, although lesser and greater dimensions may be used. According to various embodiments, the relatively large areal dimensions (w) of the as-formed gate cut openings 410 are within lithography process windows for forming such structures, and enable the gate cut openings 410 to be defined with substantially vertical sidewalls. As used herein, “substantially vertical” sidewalls deviate from a direction normal to a major surface of the substrate by less than 5°, e.g., 0, 1, 2, 3, 4, or 5°, including ranges between any of the foregoing values.
  • a spacer layer 430 is formed over the sacrificial gate layer 400 and within gate cut openings 410 .
  • formation of the spacer layer 430 includes a conformal deposition process such as a chemical vapor deposition (CVD) process.
  • the thickness of the spacer layer 430 may range from 5 to 10 nm, for example.
  • the spacer layer 430 comprises amorphous silicon and may be formed using the processes and materials described above with respect to the sacrificial gate layer 400 .
  • Formation of the spacer layer 430 is followed by an anisotropic etch, such as a reactive ion etch, to remove the spacer material(s) from horizontal surfaces, which exposes a top surface of the sacrificial gate layer 400 and a top surface of the STI layer 300 within the gate cut openings 410 .
  • an anisotropic etch such as a reactive ion etch
  • a thin structure of the spacer layer 430 remains on the sidewalls of each gate cut opening 410 .
  • the spacer layer 430 remaining over the gate cut opening sidewalls can be used to tailor the areal dimensions (i.e., critical dimension(s)) of the gate cut openings.
  • critical dimension(s) i.e., critical dimension(s)
  • an intermediate gate cut opening is formed having a larger critical dimension, which is decreased by forming the spacer layer 430 on sidewalls of the intermediate opening. The present approach allows the critical dimension of the gate cut opening 410 to be defined with precision.
  • the areal dimensions (length and width) of the gate cut openings that include the spacer layer 430 may independently range from 10 to 20 nm, e.g., 10, 15 or 20 nm, including ranges between any of the foregoing values.
  • gate cut openings that include the spacer layer 430 have substantially vertical sidewalls.
  • a fill layer 440 may be deposited over the sacrificial gate layer 400 and within gate cut openings 410 .
  • the fill layer completely fills the gate cut openings 410 .
  • the fill layer 440 may be formed by atomic layer deposition (ALD) and may comprise a nitride compound such as silicon nitride.
  • ALD atomic layer deposition
  • a silicon-containing precursor and a nitrogen-containing precursor are deposited in succession and reacted to form the nitride fill layer.
  • FIG. 6A a chemical mechanical polishing step may be used to selectively remove the overburden and produce a planarized structure.
  • the sacrificial gate layer 400 may serve as a CMP etch stop during removal of the excess fill layer material.
  • FIG. 6B is a top-down plan view showing an inlaid fill layer 440 and sidewall spacers 430 .
  • FIGS. 7A and 7B show the deposition of a hard mask layer 450 over the structure of FIG. 6A , i.e., over top surfaces of the sacrificial gate layer 400 , sidewall spacers 430 , and fill layer 440 .
  • the hard mask layer 450 such as a silicon nitride hardmask layer, may be deposited by chemical vapor deposition. In certain embodiments, the hard mask layer 450 has a thickness of 50 to 100 nm.
  • FIG. 7B is a top-down cut away view along the line B-B′ of FIG. 7A showing the inlaid architecture within the gate cut opening.
  • patterning and etching processes are used to form sacrificial gate structures with the sacrificial gate cut already incorporated into the architecture. That is, the previously-formed gate cut opening 410 defines the gate cut that segments the sacrificial gate structures once formed.
  • the hard mask layer 450 may be patterned using conventional photolithography, followed by an etching step to transfer the pattern from the hard mask layer 450 into the sacrificial gate layer 400 to form sacrificial gate structures.
  • FIG. 8A is a cross-sectional view of adjacent sacrificial gate structures 402 A, 402 B, each disposed over plural fins 120 .
  • sacrificial gate structure 402 A may be disposed over a first plurality of fins
  • sacrificial gate structure 402 B may be disposed over a second plurality of fins different from the first plurality of fins.
  • the number of fins (N) underlying each of the sacrificial gate structures may independently vary from 2 to 100, although a greater number of fins may be used.
  • Etching of the sacrificial gate layer 400 to expose portions of the fins 120 and define pre-cut sacrificial gate structures 402 A, 402 B over channel regions of the semiconductor fins 120 is shown in FIG. 8B .
  • longitudinally adjacent sacrificial gate structures 402 A, 402 B are separated by fill layer 440 .
  • a sacrificial gate spacer layer 530 is formed over exposed surfaces of the structure using a conformal deposition process such as chemical vapor deposition (CVD) or atomic layer deposition (ALD), followed by an anisotropic etch.
  • CVD chemical vapor deposition
  • ALD atomic layer deposition
  • the thickness of the sacrificial gate spacer layer 530 may range from 5 to 15 nm, for example, although lesser and greater thicknesses are contemplated.
  • the sacrificial gate spacer layer 530 comprises silicon nitride or a low-k material such as silicon oxycarbide (SiOC).
  • sacrificial gate spacer layer 530 are disposed over sidewalls of the sacrificial gate structures 402 A, 402 B, as well as over sidewalls of the source/drain regions of the fins 120 , i.e., over fin sidewalls between laterally adjacent sacrificial gate structures.
  • a patterned etching step may then be used to remove the sacrificial gate spacer layer 530 and EG oxide from source/drain regions of the fins 120 , while the sacrificial gate spacer layer 530 is retained on sidewalls of the sacrificial gate structures 402 A, 402 B.
  • FIGS. 10A and 10B The subsequent formation by epitaxial growth of raised source/drain junctions 610 is shown in FIGS. 10A and 10B .
  • the source/drain junctions are self-aligned over the unprotected source/drain regions of the fins, i.e., portions of the fins not protected by sacrificial gate spacer layer 530 or the sacrificial gate layer 400 .
  • epitaxial growth from top surfaces of the sacrificial gate structures 402 A, 402 B is precluded by hard mask 450 .
  • epitaxial growth and/or deposition refer to the growth of a semiconductor material layer on a deposition surface of a semiconductor material, in which the semiconductor material layer being grown assumes the same crystalline habit as the semiconductor material of the deposition surface.
  • chemical reactants provided by source gases are controlled and the system parameters are set so that depositing atoms alight on the deposition surface and remain sufficiently mobile via surface diffusion to orient themselves according to the crystalline orientation of the atoms of the deposition surface. Therefore, an epitaxial semiconductor material has the same crystalline characteristics as the deposition surface on which it is formed.
  • an epitaxial semiconductor material deposited on a (100) crystal surface will take on a (100) orientation.
  • Source/drain junctions 610 may comprise silicon, silicon germanium, or another suitable semiconductor material.
  • the selective epitaxy process deposits an epitaxial layer directly onto the exposed surfaces of the fins between sacrificial gate spacers 530 .
  • Exposed surfaces of the fins may include the top surface as well as upper portions of the sidewalls of the fins proximate to the top surface.
  • an epitaxial layer is formed without collateral deposition on exposed dielectric surfaces.
  • Selective epitaxial layers may be formed using molecular beam epitaxy or chemical vapor deposition processes that are adapted for selective epitaxy.
  • An example silicon epitaxial process uses a gas mixture including H 2 and dichlorosilane (SiH 2 Cl 2 ) at a deposition (e.g., substrate) temperature of 600-800° C.
  • gases mixture including H 2 and dichlorosilane (SiH 2 Cl 2 ) at a deposition (e.g., substrate) temperature of 600-800° C.
  • suitable gas sources for silicon epitaxy include silicon tetrachloride (SiCl 4 ), silane (SiH 4 ), trichlorosilane (SiHCl 3 ), and other hydrogen-reduced chlorosilanes (SiH x Cl 4-x ).
  • each of the fill layer 440 , hard mask layer 450 , and sacrificial gate spacer 530 comprises silicon nitride, and the foregoing layers can be stripped using an etch chemistry that is selective to silicon and silicon oxide.
  • An example wet etch chemistry suitable for selectively stripping silicon nitride may include phosphoric acid.
  • FIG. 11A is a cross-sectional view showing removal of the fill layer, hard mask layer and sacrificial gate spacer layer following the source/drain junction module.
  • FIG. 11B is a corresponding top down plan view
  • FIG. 11C is a further cross-sectional view of the structure along the line C-C′ of FIG. 11B .
  • a final gate spacer layer 560 is then deposited over sidewalls of the sacrificial gate structures.
  • the final gate spacer layer 560 may comprise silicon nitride or a low-k material such as SiOCN, and may be formed using atomic layer deposition, for example, to a uniform thickness in the range of 5 to 10 nm, e.g., 5, 8 or 10 nm, including ranges between any of the foregoing values.
  • the final gate spacer layer 560 is formed over sidewall surfaces of the sacrificial gate layer 400 , i.e., directly over spacer layer 430 within the gate cut opening 410 so as to completely fill the gate cut opening 410 between opposing end surfaces of longitudinally-adjacent sacrificial gate structures 402 A and 402 B.
  • RMG replacement metal gate
  • the disclosed methods enable the formation of sacrificial gate structures, and ultimately functional gate structures, having a small (e.g., less than 15 nm) cut dimension along a longitudinal direction, and a substantially straight (vertical) profile, which may beneficially impact device density and performance.
  • the method includes forming the gate cut prior to further patterning and etching of the sacrificial gate layer to define the structure for the sacrificial gate.

Landscapes

  • Engineering & Computer Science (AREA)
  • Microelectronics & Electronic Packaging (AREA)
  • Power Engineering (AREA)
  • Physics & Mathematics (AREA)
  • Computer Hardware Design (AREA)
  • General Physics & Mathematics (AREA)
  • Condensed Matter Physics & Semiconductors (AREA)
  • Manufacturing & Machinery (AREA)
  • Chemical & Material Sciences (AREA)
  • Ceramic Engineering (AREA)
  • Inorganic Chemistry (AREA)
  • Plasma & Fusion (AREA)
  • Chemical Kinetics & Catalysis (AREA)
  • General Chemical & Material Sciences (AREA)
  • Insulated Gate Type Field-Effect Transistor (AREA)
  • Thin Film Transistor (AREA)

Abstract

A method of manufacturing a FinFET structure involves forming gate cuts within a sacrificial gate layer prior to patterning and etching the sacrificial gate layer to form longitudinal sacrificial gate structures. By forming transverse cuts in the sacrificial gate layer before defining the sacrificial gate structures longitudinally, dimensional precision of the gate cuts at lower critical dimensions can be improved.

Description

    BACKGROUND
  • The present application relates generally to semiconductor devices, and more specifically to methods for manufacturing fin field effect transistors.
  • Fully-depleted devices such as fin field effect transistors (FinFETs) are candidates to enable scaling of next generation gate lengths to 14 nm and below. Fin field effect transistors (FinFETs) present a three-dimensional architecture where the transistor channel is raised above the surface of a semiconductor substrate, rather than locating the channel at or just below the surface. With a raised channel, the gate can be wrapped around the sides of the channel, which provides improved electrostatic control of the device.
  • The manufacture of FinFETs typically leverages a self-aligned process to produce extremely thin fins, e.g., 20 nm wide or less, on the surface of a substrate using selective-etching techniques. A gate structure is then deposited to contact multiple surfaces of each fin to form a multi-gate architecture.
  • The gate structure may be formed using a gate-first or a gate-last fabrication process. A gate-last process, such as a replacement metal gate (RMG) process, utilizes a sacrificial or dummy gate, which is replaced by a functional gate after device activation, i.e., after dopant implantation into source/drain regions of the fins and an associated drive-in anneal, in order to avoid exposing the functional gate materials to the thermal budget associated with activation.
  • A self-aligned contact (SAC) process may then be used to form conductive contacts to the source/drain regions as well as to the FET gate. In advanced nodes, the SAC process may benefit from a taller gate structure, which may simplify certain aspects of the associated etching, including enabling precise placement of vias or trenches having a small critical dimension (CD). Critical dimension uniformity, however, and especially the formation of non-tapered (i.e., vertical) etch features through a taller dummy gate structure remains a challenge.
  • SUMMARY
  • Accordingly, it would be beneficial to provide a method for defining a sacrificial gate structure at critical dimensions with a high degree of accuracy and precision, especially such a gate structure with a substantially vertical profile.
  • Disclosed is a gate cut scheme that may be used in conjunction with a replacement metal gate (RMG) process flow for manufacturing fin field effect transistors (FinFETs) where the gate cut is performed prior to patterning the sacrificial gate.
  • In accordance with embodiments of the present application, the method includes forming a sacrificial gate layer over a plurality of semiconductor fins, and etching the sacrificial gate layer in a first etching step to form a gate cut opening that extends through the sacrificial gate layer, such that the gate cut opening is located between an adjacent pair of the fins. Following the first etching step, a second etching step is used to etch the sacrificial gate layer to form a first sacrificial gate structure that overlies a first one of the pair of adjacent fins and a second sacrificial gate structure that overlies a second one of the pair of adjacent fins.
  • In further embodiments, a method of forming a semiconductor structure includes forming a sacrificial gate layer over a plurality of semiconductor fins, and etching the sacrificial gate layer in a first etching step to form a gate cut opening located between an adjacent pair of the fins. The method further includes forming a spacer layer on sidewalls of the gate cut opening and depositing a fill layer within the gate cut opening to fill the gate cut opening. A patterned hard mask is formed over the sacrificial gate layer and, using the patterned hard mask as an etch mask, the sacrificial gate layer is etched to form a first sacrificial gate structure that overlies a first one of the pair of adjacent fins and a second sacrificial gate structure that overlies a second one of the pair of adjacent fins.
  • BRIEF DESCRIPTION OF SEVERAL VIEWS OF THE DRAWINGS
  • The following detailed description of specific embodiments of the present application can be best understood when read in conjunction with the following drawings, where like structure is indicated with like reference numerals and in which:
  • FIG. 1 is a perspective diagram of a FinFET device showing a plurality of sacrificial gates disposed over semiconductor fins following a gate cut module;
  • FIG. 2A is a cross-sectional schematic diagram of an exemplary structure after forming a sacrificial gate layer over a plurality of semiconductor fins disposed on a semiconductor substrate;
  • FIG. 2B is a top-down plan view of the structure of FIG. 2A showing a planar top surface of the sacrificial gate layer;
  • FIG. 3A depicts etching of the sacrificial gate layer to form a gate cut opening therein between a pair of adjacent fins;
  • FIG. 3B is a top-down plan view of the structure of FIG. 3A showing the gate cut opening extending through the sacrificial gate layer to expose a shallow trench isolation layer between the adjacent fins;
  • FIG. 4A shows the deposition of a conformal spacer layer over the sacrificial gate layer and within the gate cut opening;
  • FIG. 4B is a top-down cut away view of the structure of FIG. 4A along the line B-B′;
  • FIG. 5A shows the structure of FIG. 4A following an anisotropic etch of the conformal spacer layer;
  • FIG. 5B is a top-down plan view showing the sidewall spacer layer inlaid within the gate cut opening and the attendant narrowing of the gate cut opening;
  • FIG. 6A is a post-planarization cross-sectional view following the deposition of a fill layer within the gate cut opening;
  • FIG. 6B is a top-down plan view showing the inlaid sidewall spacer and fill layer;
  • FIG. 7A shows the deposition of a hard mask layer over the structure of FIG. 6A;
  • FIG. 7B is a top-down cut away view of the structure of FIG. 7A along the line B-B′;
  • FIG. 8A is a cross-sectional view of adjacent sacrificial gate structures disposed over semiconductor fins;
  • FIG. 8B shows etching of the sacrificial gate layer to form pre-cut sacrificial gate structures over the semiconductor fins;
  • FIG. 9A depicts the formation of a sacrificial gate spacer over the hard mask layer;
  • FIG. 9B shows formation of the sacrificial gate spacer of FIG. 9A over sidewalls of the sacrificial gate structures;
  • FIG. 10A shows the structure of FIG. 9A following an anisotropic etch of the sacrificial gate spacer and the formation of epitaxial source/drain junctions over source/drain regions of the fins;
  • FIG. 10B shows the structure of FIG. 9B following an anisotropic etch of the sacrificial gate spacer and the formation of epitaxial source/drain junctions over source/drain regions of the fins;
  • FIG. 11A depicts removal of the sacrificial gate spacer and hard mask layer following a source/drain junction module;
  • FIG. 11B depicts removal of the sacrificial gate spacer after forming source/drain junctions;
  • FIG. 11C is a cross-sectional view along the line C-C′ of FIG. 11B;
  • FIG. 12A shows deposition of a gate spacer over the structure of FIG. 11A; and
  • FIG. 12B shows deposition of a gate spacer over sidewalls of the sacrificial gate structures.
  • DETAILED DESCRIPTION
  • Reference will now be made in greater detail to various embodiments of the subject matter of the present application, some embodiments of which are illustrated in the accompanying drawings. The same reference numerals will be used throughout the drawings to refer to the same or similar parts.
  • A simplified perspective view of a FinFET structure is shown in FIG. 1. The exemplary structure includes a semiconductor substrate 100 and a plurality of semiconductor fins 120 arrayed over the substrate 100. The semiconductor fins 120 are arranged in parallel and are laterally isolated from each other by a shallow trench isolation layer 300, and raised source/drain junctions 610 are disposed over the fins 120 proximate to top surfaces thereof. One or more dielectric layers 700 are disposed over the fins, and plural sacrificial gate structures 402 straddle the fins. The sacrificial gate structures 402 have been segmented, or cut, to define discrete devices. The cut regions have been backfilled with a dielectric layer 560 along a longitudinal direction in order to isolate the sacrificial gate structures 402 associated with respective devices.
  • Further to the foregoing, disclosed are methods of manufacturing FinFET architectures, and more particularly methods where segmentation precedes the patterning and etching steps used to define the sacrificial gate structures. Segmentation includes providing a gate cut that is parallel to a length direction of the fins through a sacrificial gate layer. Various embodiments related to the formation of such FinFET structures are described herein with reference to FIGS. 2-12.
  • Referring to the structure depicted in the cross-sectional view of FIG. 2A, a plurality of fins 120 are arrayed over a semiconductor substrate 100. Substrate 100 may include a semiconductor material such as silicon, e.g., single crystal Si or polycrystalline Si, or a silicon-containing material. Silicon-containing materials include, but are not limited to, single crystal silicon germanium (SiGe), polycrystalline silicon germanium, silicon doped with carbon (Si:C), amorphous Si, as well as combinations and multi-layers thereof. As used herein, the term “single crystal” denotes a crystalline solid, in which the crystal lattice of the entire solid is substantially continuous and substantially unbroken to the edges of the solid with substantially no grain boundaries.
  • The substrate 100 is not limited to silicon-containing materials, however, as the substrate 100 may comprise other semiconductor materials, including Ge and compound semiconductors, including III-V compound semiconductors such as GaAs, InAs, GaN, GaP, InSb, ZnSe, and ZnS, and II-VI compound semiconductors such as CdSe, CdS, CdTe, ZnSe, ZnS and ZnTe.
  • Substrate 100 may be a bulk substrate or a composite substrate such as a semiconductor-on-insulator (SOI) substrate that comprises, from bottom to top, a handle portion, an isolation layer, and a semiconductor material layer.
  • Substrate 100 may have dimensions as typically used in the art and may comprise, for example, a semiconductor wafer. Example wafer diameters include, but are not limited to, 50, 100, 150, 200, 300 and 450 mm. The total substrate thickness may range from 250 microns to 1500 microns, although in particular embodiments the substrate thickness is in the range of 725 to 775 microns, which corresponds to thickness dimensions commonly used in silicon CMOS processing. The semiconductor substrate 100 may comprise (100)-oriented silicon or (111)-oriented silicon, for example.
  • In various embodiments, fins 120 comprise a semiconductor material such as silicon, and may be formed by patterning and then etching the semiconductor substrate 100, i.e., a top portion of the semiconductor substrate. In several embodiments, the fins 120 are etched from, and therefore contiguous with the semiconductor substrate 100. For instance, fins 120 may be formed using a sidewall image transfer (SIT) process as known to those skilled in the art.
  • In embodiments, the fins 120 can have a width of 5 nm to 20 nm, a height of 40 nm to 150 nm, and a pitch of 20 nm to 100 nm, although other dimensions are also contemplated. Fins 120 may be arrayed on the substrate at a regular intrafin spacing or pitch (d). As used herein, the term “pitch” refers to the distance between one structure or feature (e.g., a first fin) and an adjacent structure or feature (e.g., a second fin). In example embodiments, the fin pitch (d) may be within a range of 20 to 100 nm, e.g., 20, 30, 40, 50, 60, 70, 80, 90 or 100 nm, including ranges between any of the foregoing values, although smaller and larger pitch values may be used.
  • Portions of the fins 120 may be coated with a thin oxide layer, which is referred to herein as an extended gate or EG oxide layer 210. The EG oxide layer 210 may comprise silicon dioxide, for example. The EG oxide layer 210 may be a conformal coating having a thickness of 2 to 3 nm. During the course of manufacturing the FinFET structure, the EG oxide may be stripped from source and drain regions of the fins.
  • A shallow trench isolation (STI) layer 300 may be used to provide electrical isolation between the fins 120 and between adjacent devices as is needed for the circuit(s) being implemented. An STI process for FinFET devices involves creating isolation trenches in the semiconductor substrate 100 through an anisotropic etch process. The isolation trench between each adjacent fin may have a relatively high aspect ratio (e.g., ratio of the depth of the isolation trench to its width). A dielectric filler material, such as silicon oxide, is deposited into the isolation trenches, for example, using an enhanced high aspect ratio process (eHARP) to fill the isolation trenches. The deposited dielectric material may then be polished by a chemical-mechanical polishing (CMP) process that removes the excess dielectric material and creates a planar STI structure. As shown in FIG. 2A, the planarized oxide is etched back to form a recessed, uniformly thick oxide isolation layer 300 between the fins 120, where upper sidewalls of the fins 120 are exposed for further processing.
  • A sacrificial gate layer 400 is formed over the fins 120 and over the STI layer 300, i.e., over substrate 100. The sacrificial gate layer 400 may comprise a blanket layer of amorphous silicon (a-Si), for example. Amorphous elemental silicon can be deposited using chemical vapor deposition, such as low pressure chemical vapor deposition (LPCVD) at temperatures ranging from 450° C. to 700° C. Silane (SiH4) can be used as the precursor for CVD silicon deposition. The sacrificial gate layer 400 may have a thickness sufficient to completely cover the fins. For instance, a thickness of sacrificial gate layer 400 may range from 50 to 200 nm, e.g., 50, 75, 100, 125, 150, 175 or 200 nm, including ranges between any of the foregoing values, although lesser and greater thicknesses may be used. A CMP process may be used to planarize a top surface of the sacrificial gate layer 400.
  • “Planarization” refers to a material removal process that employs at least mechanical forces, such as frictional media, to produce a substantially two-dimensional surface. A planarization process may include chemical mechanical polishing (CMP) or grinding. Chemical mechanical polishing (CMP) is a material removal process that uses both chemical reactions and mechanical forces to remove material and planarize a surface.
  • Optionally, a sacrificial oxide layer (not shown) may be deposited over the sacrificial gate layer 400 prior to a CMP step and then subsequently removed during the CMP step in order to enhance planarization. During the planarization step, the sacrificial gate layer 400 may serve as a CMP etch stop.
  • FIG. 2B is a top-down plan view of the structure of FIG. 2A showing a planar top surface of the sacrificial gate layer 400. In certain embodiments, a non-selective etch such as a reactive ion etch (RIE) of the post-planarized sacrificial gate layer 400 may be used to define the thickness of the sacrificial gate layer 400.
  • As will be described in further detail below, sacrificial gate layer 400 is adapted to be patterned and provide a sacrificial structure for a replacement metal gate (RMG) module for defining a gate structure over the fins.
  • Referring to FIG. 3A and FIG. 3B, a gate cut opening 410 may be formed by etching the sacrificial gate layer 400. As shown in the illustrated embodiment, the gate cut opening 410 extends through the sacrificial gate layer 400 and exposes STI region 300. A gate cut opening 410 is configured to expose a portion of the STI layer 300 between adjacent fins without exposing the fins themselves.
  • Gate cut opening 410 may be formed using patterning and etching processes known to those skilled in the art. The patterning process may comprise photolithography, for example, which includes forming a layer of photoresist material (not shown) atop one or more layers to be patterned. The photoresist material may include a positive-tone photoresist composition, a negative-tone photoresist composition, or a hybrid-tone photoresist composition. A layer of photoresist material may be formed by a deposition process such as, for example, spin-on coating.
  • The deposited photoresist is then subjected to a pattern of irradiation, and the exposed photoresist material is developed utilizing a conventional resist developer. The pattern provided by the patterned photoresist material is thereafter transferred into the sacrificial gate layer 400 utilizing at least one pattern transfer etching process.
  • The pattern transfer etching process is typically an anisotropic etch. In certain embodiments, a dry etching process such as, for example, reactive ion etching (RIE) can be used. In other embodiments, a wet chemical etchant can be used. In still further embodiments, a combination of dry etching and wet etching can be used.
  • A gate cut opening 410 may have areal dimensions (length and width) that independently range from 30 to 40 nm, although lesser and greater dimensions may be used. According to various embodiments, the relatively large areal dimensions (w) of the as-formed gate cut openings 410 are within lithography process windows for forming such structures, and enable the gate cut openings 410 to be defined with substantially vertical sidewalls. As used herein, “substantially vertical” sidewalls deviate from a direction normal to a major surface of the substrate by less than 5°, e.g., 0, 1, 2, 3, 4, or 5°, including ranges between any of the foregoing values.
  • Thereafter, referring to FIGS. 4A and 4B, a spacer layer 430 is formed over the sacrificial gate layer 400 and within gate cut openings 410. In various embodiments, formation of the spacer layer 430 includes a conformal deposition process such as a chemical vapor deposition (CVD) process. The thickness of the spacer layer 430 may range from 5 to 10 nm, for example. In various embodiments, the spacer layer 430 comprises amorphous silicon and may be formed using the processes and materials described above with respect to the sacrificial gate layer 400.
  • Formation of the spacer layer 430 is followed by an anisotropic etch, such as a reactive ion etch, to remove the spacer material(s) from horizontal surfaces, which exposes a top surface of the sacrificial gate layer 400 and a top surface of the STI layer 300 within the gate cut openings 410. As shown in FIGS. 5A and 5B, after the anisotropic etch, a thin structure of the spacer layer 430 remains on the sidewalls of each gate cut opening 410.
  • The spacer layer 430 remaining over the gate cut opening sidewalls can be used to tailor the areal dimensions (i.e., critical dimension(s)) of the gate cut openings. In other words, rather than directly patterning and etching a gate cut opening 410 having a desired critical dimension, in various embodiments an intermediate gate cut opening is formed having a larger critical dimension, which is decreased by forming the spacer layer 430 on sidewalls of the intermediate opening. The present approach allows the critical dimension of the gate cut opening 410 to be defined with precision. By way of example, the areal dimensions (length and width) of the gate cut openings that include the spacer layer 430 may independently range from 10 to 20 nm, e.g., 10, 15 or 20 nm, including ranges between any of the foregoing values. In certain embodiments, gate cut openings that include the spacer layer 430 have substantially vertical sidewalls.
  • Referring to FIGS. 6A and 6B, a fill layer 440 may be deposited over the sacrificial gate layer 400 and within gate cut openings 410. In various embodiments, the fill layer completely fills the gate cut openings 410. For instance, the fill layer 440 may be formed by atomic layer deposition (ALD) and may comprise a nitride compound such as silicon nitride. During an exemplary ALD process, a silicon-containing precursor and a nitrogen-containing precursor are deposited in succession and reacted to form the nitride fill layer.
  • As shown in FIG. 6A, a chemical mechanical polishing step may be used to selectively remove the overburden and produce a planarized structure. The sacrificial gate layer 400 may serve as a CMP etch stop during removal of the excess fill layer material. FIG. 6B is a top-down plan view showing an inlaid fill layer 440 and sidewall spacers 430.
  • FIGS. 7A and 7B show the deposition of a hard mask layer 450 over the structure of FIG. 6A, i.e., over top surfaces of the sacrificial gate layer 400, sidewall spacers 430, and fill layer 440. The hard mask layer 450, such as a silicon nitride hardmask layer, may be deposited by chemical vapor deposition. In certain embodiments, the hard mask layer 450 has a thickness of 50 to 100 nm. FIG. 7B is a top-down cut away view along the line B-B′ of FIG. 7A showing the inlaid architecture within the gate cut opening.
  • After deposition of the hard mask layer 450, patterning and etching processes are used to form sacrificial gate structures with the sacrificial gate cut already incorporated into the architecture. That is, the previously-formed gate cut opening 410 defines the gate cut that segments the sacrificial gate structures once formed.
  • Referring to FIG. 8A and FIG. 8B, the hard mask layer 450 may be patterned using conventional photolithography, followed by an etching step to transfer the pattern from the hard mask layer 450 into the sacrificial gate layer 400 to form sacrificial gate structures.
  • FIG. 8A is a cross-sectional view of adjacent sacrificial gate structures 402A, 402B, each disposed over plural fins 120. By way of example, sacrificial gate structure 402A may be disposed over a first plurality of fins, while sacrificial gate structure 402B may be disposed over a second plurality of fins different from the first plurality of fins. Depending on the design requirements for the associated device, the number of fins (N) underlying each of the sacrificial gate structures may independently vary from 2 to 100, although a greater number of fins may be used. Etching of the sacrificial gate layer 400 to expose portions of the fins 120 and define pre-cut sacrificial gate structures 402A, 402B over channel regions of the semiconductor fins 120 is shown in FIG. 8B. At the present stage of manufacture, longitudinally adjacent sacrificial gate structures 402A, 402B are separated by fill layer 440.
  • Referring to FIGS. 9A and 9B, in preparation for the formation of epitaxial source/drain junctions within source/drain regions of the fins, a sacrificial gate spacer layer 530 is formed over exposed surfaces of the structure using a conformal deposition process such as chemical vapor deposition (CVD) or atomic layer deposition (ALD), followed by an anisotropic etch. The thickness of the sacrificial gate spacer layer 530 may range from 5 to 15 nm, for example, although lesser and greater thicknesses are contemplated. In various embodiments, the sacrificial gate spacer layer 530 comprises silicon nitride or a low-k material such as silicon oxycarbide (SiOC).
  • As seen in FIG. 9B, following the anisotropic etch, remaining portions of the sacrificial gate spacer layer 530 are disposed over sidewalls of the sacrificial gate structures 402A, 402B, as well as over sidewalls of the source/drain regions of the fins 120, i.e., over fin sidewalls between laterally adjacent sacrificial gate structures.
  • A patterned etching step may then be used to remove the sacrificial gate spacer layer 530 and EG oxide from source/drain regions of the fins 120, while the sacrificial gate spacer layer 530 is retained on sidewalls of the sacrificial gate structures 402A, 402B.
  • The subsequent formation by epitaxial growth of raised source/drain junctions 610 is shown in FIGS. 10A and 10B. The source/drain junctions are self-aligned over the unprotected source/drain regions of the fins, i.e., portions of the fins not protected by sacrificial gate spacer layer 530 or the sacrificial gate layer 400. As will be appreciated, epitaxial growth from top surfaces of the sacrificial gate structures 402A, 402B is precluded by hard mask 450.
  • The terms “epitaxy,” “epitaxial” and/or “epitaxial growth and/or deposition” refer to the growth of a semiconductor material layer on a deposition surface of a semiconductor material, in which the semiconductor material layer being grown assumes the same crystalline habit as the semiconductor material of the deposition surface. For example, in an epitaxial deposition process, chemical reactants provided by source gases are controlled and the system parameters are set so that depositing atoms alight on the deposition surface and remain sufficiently mobile via surface diffusion to orient themselves according to the crystalline orientation of the atoms of the deposition surface. Therefore, an epitaxial semiconductor material has the same crystalline characteristics as the deposition surface on which it is formed. For example, an epitaxial semiconductor material deposited on a (100) crystal surface will take on a (100) orientation. Source/drain junctions 610 may comprise silicon, silicon germanium, or another suitable semiconductor material.
  • The selective epitaxy process deposits an epitaxial layer directly onto the exposed surfaces of the fins between sacrificial gate spacers 530. Exposed surfaces of the fins may include the top surface as well as upper portions of the sidewalls of the fins proximate to the top surface. In various embodiments, an epitaxial layer is formed without collateral deposition on exposed dielectric surfaces. Selective epitaxial layers may be formed using molecular beam epitaxy or chemical vapor deposition processes that are adapted for selective epitaxy.
  • An example silicon epitaxial process uses a gas mixture including H2 and dichlorosilane (SiH2Cl2) at a deposition (e.g., substrate) temperature of 600-800° C. Other suitable gas sources for silicon epitaxy include silicon tetrachloride (SiCl4), silane (SiH4), trichlorosilane (SiHCl3), and other hydrogen-reduced chlorosilanes (SiHxCl4-x).
  • Referring to FIGS. 11A-C, following the formation of epitaxial source/drain junctions, the fill layer 440, hard mask layer 450, and sacrificial gate spacer 530 can be removed. In various embodiments, each of the fill layer 440, hard mask layer 450, and sacrificial gate spacer 530 comprises silicon nitride, and the foregoing layers can be stripped using an etch chemistry that is selective to silicon and silicon oxide. An example wet etch chemistry suitable for selectively stripping silicon nitride may include phosphoric acid.
  • FIG. 11A is a cross-sectional view showing removal of the fill layer, hard mask layer and sacrificial gate spacer layer following the source/drain junction module. FIG. 11B is a corresponding top down plan view, and FIG. 11C is a further cross-sectional view of the structure along the line C-C′ of FIG. 11B.
  • Referring to FIGS. 12A and 12B, a final gate spacer layer 560 is then deposited over sidewalls of the sacrificial gate structures. The final gate spacer layer 560 may comprise silicon nitride or a low-k material such as SiOCN, and may be formed using atomic layer deposition, for example, to a uniform thickness in the range of 5 to 10 nm, e.g., 5, 8 or 10 nm, including ranges between any of the foregoing values.
  • In certain embodiments, the final gate spacer layer 560 is formed over sidewall surfaces of the sacrificial gate layer 400, i.e., directly over spacer layer 430 within the gate cut opening 410 so as to completely fill the gate cut opening 410 between opposing end surfaces of longitudinally-adjacent sacrificial gate structures 402A and 402B.
  • As will be appreciated, additional processing may be used to complete the FinFET device, including the formation and planarization of an interlayer dielectric 700, followed by a replacement metal gate (RMG) module, which typically includes selective removal of the sacrificial gate structures 402A and 402B and the formation of a functional gate structure, including gate dielectric and gate conductor layers.
  • The disclosed methods enable the formation of sacrificial gate structures, and ultimately functional gate structures, having a small (e.g., less than 15 nm) cut dimension along a longitudinal direction, and a substantially straight (vertical) profile, which may beneficially impact device density and performance. According to various embodiments, the method includes forming the gate cut prior to further patterning and etching of the sacrificial gate layer to define the structure for the sacrificial gate.
  • As used herein, the singular forms “a,” “an” and “the” include plural referents unless the context clearly dictates otherwise. Thus, for example, reference to a “gate cut opening” includes examples having two or more such “gate cut openings” unless the context clearly indicates otherwise.
  • Unless otherwise expressly stated, it is in no way intended that any method set forth herein be construed as requiring that its steps be performed in a specific order. Accordingly, where a method claim does not actually recite an order to be followed by its steps or it is not otherwise specifically stated in the claims or descriptions that the steps are to be limited to a specific order, it is no way intended that any particular order be inferred. Any recited single or multiple feature or aspect in any one claim can be combined or permuted with any other recited feature or aspect in any other claim or claims.
  • It will be understood that when an element such as a layer, region or substrate is referred to as being formed on, deposited on, or disposed “on” or “over” another element, it can be directly on the other element or intervening elements may also be present. In contrast, when an element is referred to as being “directly on” or “directly over” another element, no intervening elements are present.
  • While various features, elements or steps of particular embodiments may be disclosed using the transitional phrase “comprising,” it is to be understood that alternative embodiments, including those that may be described using the transitional phrases “consisting” or “consisting essentially of,” are implied. Thus, for example, implied alternative embodiments to a hard mask that comprises amorphous silicon include embodiments where a hard mask consists essentially of amorphous silicon and embodiments where a hard mask consists of amorphous silicon.
  • It will be apparent to those skilled in the art that various modifications and variations can be made to the present invention without departing from the spirit and scope of the invention. Since modifications, combinations, sub-combinations and variations of the disclosed embodiments incorporating the spirit and substance of the invention may occur to persons skilled in the art, the invention should be construed to include everything within the scope of the appended claims and their equivalents.

Claims (19)

1. A method of forming a semiconductor structure, comprising:
forming a sacrificial gate layer over a plurality of semiconductor fins;
etching the sacrificial gate layer in a first etching step to form a gate cut opening that extends through the sacrificial gate layer, wherein the gate cut opening is located between an adjacent pair of the fins;
forming a spacer layer on sidewalls of the gate cut opening; and
etching the sacrificial gate layer in a second etching step after the first etching step to form a first sacrificial gate structure that overlies a first one of the pair of adjacent fins and a second sacrificial gate structure that overlies a second one of the pair of adjacent fins.
2. The method of claim 1, wherein the gate cut opening extends completely through the sacrificial gate layer.
3. The method of claim 1, wherein the sacrificial gate layer comprises amorphous silicon.
4. The method of claim 1, wherein the gate cut opening has at least one lateral dimension ranging from 30 to 40 nm.
5. (canceled)
6. The method of claim 1, wherein the spacer layer comprises amorphous silicon.
7. The method of claim 1, wherein the gate cut opening after forming the spacer layer has at least one lateral dimension ranging from 10 to 20 nm.
8. The method of claim 1, further comprising filling the gate cut opening prior to the second etching step.
9. The method of claim 1, wherein a distance between the first sacrificial gate structure and the second sacrificial gate structure is 10 to 20 nm.
10. The method of claim 9, wherein the distance between the first sacrificial gate structure and the second sacrificial gate structure is measured in a direction orthogonal to a length direction of the fins.
11. The method of claim 1, wherein the first etching step and the second etching step each comprise an anisotropic etch.
12. The method of claim 1, further comprising forming a dielectric layer between the first sacrificial gate structure and the second sacrificial gate structure.
13. The method of claim 1, wherein the gate cut opening has substantially vertical sidewalls.
14. A method of forming a semiconductor structure, comprising:
forming a sacrificial gate layer over a plurality of semiconductor fins;
etching the sacrificial gate layer in a first etching step to form a gate cut opening located between an adjacent pair of the fins;
forming a spacer layer on sidewalls of the gate cut opening;
depositing a fill layer within the gate cut opening to fill the gate cut opening;
forming a patterned hard mask over the sacrificial gate layer; and
using the patterned hard mask as an etch mask, etching the sacrificial gate layer to form a first sacrificial gate structure that overlies a first one of the pair of adjacent fins and a second sacrificial gate structure that overlies a second one of the pair of adjacent fins, wherein forming the gate cut opening precedes forming the first and second sacrificial gate structures.
15. The method of claim 14, wherein the sacrificial gate layer and the spacer layer each comprise amorphous silicon.
16. The method of claim 14, wherein the first etching step and the second etching step each comprise reactive ion etching.
17. The method of claim 14, further comprising forming a dielectric layer between the first sacrificial gate structure and the second sacrificial gate structure.
18. The method of claim 14, wherein the gate cut opening has substantially vertical sidewalls.
19. A method of forming a semiconductor structure, comprising:
forming a sacrificial gate layer over a plurality of semiconductor fins;
etching the sacrificial gate layer in a first etching step to form a gate cut opening that extends through the sacrificial gate layer, wherein the gate cut opening is located between an adjacent pair of the fins;
filling the gate cut opening; and
etching the sacrificial gate layer in a second etching step after the first etching step to form a first sacrificial gate structure that overlies a first one of the pair of adjacent fins and a second sacrificial gate structure that overlies a second one of the pair of adjacent fins, wherein the gate cut opening is filled prior to the second etching step.
US15/467,536 2017-03-23 2017-03-23 Gate cut method Active US10083874B1 (en)

Priority Applications (1)

Application Number Priority Date Filing Date Title
US15/467,536 US10083874B1 (en) 2017-03-23 2017-03-23 Gate cut method

Applications Claiming Priority (1)

Application Number Priority Date Filing Date Title
US15/467,536 US10083874B1 (en) 2017-03-23 2017-03-23 Gate cut method

Publications (2)

Publication Number Publication Date
US10083874B1 US10083874B1 (en) 2018-09-25
US20180277440A1 true US20180277440A1 (en) 2018-09-27

Family

ID=63556614

Family Applications (1)

Application Number Title Priority Date Filing Date
US15/467,536 Active US10083874B1 (en) 2017-03-23 2017-03-23 Gate cut method

Country Status (1)

Country Link
US (1) US10083874B1 (en)

Cited By (6)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20180337178A1 (en) * 2017-04-28 2018-11-22 Taiwan Semiconductor Manufacturing Company, Ltd. Method for Manufacturing Semiconductor Device with Replacement Gates
US20190164837A1 (en) * 2017-11-30 2019-05-30 Taiwan Semiconductor Manufacturing Co., Ltd. Semiconductor structure with cutting depth control and method for fabricating the same
US20190164839A1 (en) * 2017-11-30 2019-05-30 Taiwan Semiconductor Manufacturing Co., Ltd. Residue-Free Metal Gate Cutting For Fin-Like Field Effect Transistor
US20210242090A1 (en) * 2017-11-17 2021-08-05 Taiwan Semiconductor Manufacturing Co., Ltd. Etch Stop Layer Between Substrate and Isolation Structure
DE102020106432B3 (en) 2020-02-27 2021-08-12 Taiwan Semiconductor Manufacturing Co., Ltd. Semiconductor device and manufacturing process therefor
EP4239665A1 (en) * 2022-03-04 2023-09-06 Intel Corporation Gate cut structures

Families Citing this family (11)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US10396206B2 (en) * 2017-07-07 2019-08-27 Globalfoundries Inc. Gate cut method
US10811320B2 (en) * 2017-09-29 2020-10-20 Taiwan Semiconductor Manufacturing Company, Ltd. Footing removal in cut-metal process
US11114549B2 (en) * 2017-11-29 2021-09-07 Taiwan Semiconductor Manufacturing Co., Ltd. Semiconductor structure cutting process and structures formed thereby
US10461171B2 (en) * 2018-01-12 2019-10-29 Taiwan Semiconductor Manufacturing Co., Ltd. Structure and formation method of semiconductor device with metal gate stacks
US10629492B2 (en) * 2018-04-27 2020-04-21 Taiwan Semiconductor Manufacturing Co., Ltd. Gate structure having a dielectric gate and methods thereof
US10388771B1 (en) * 2018-06-28 2019-08-20 Taiwan Semiconductor Manufacturing Co., Ltd. Method and device for forming cut-metal-gate feature
CN111900088B (en) * 2019-05-05 2024-03-26 中芯国际集成电路制造(上海)有限公司 Semiconductor device and method of forming the same
CN112582473A (en) * 2019-09-29 2021-03-30 中芯国际集成电路制造(上海)有限公司 Method for forming semiconductor device
US11145650B2 (en) * 2019-10-18 2021-10-12 Taiwan Semiconductor Manufacturing Co., Ltd. Gate cut dielectric feature and method of forming the same
CN112768408B (en) * 2019-11-06 2024-07-05 中芯国际集成电路制造(上海)有限公司 Fin field effect transistor forming method
US11233139B2 (en) 2020-06-26 2022-01-25 Taiwan Semiconductor Manufacturing Company Limited Fin field-effect transistor and method of forming the same

Family Cites Families (2)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US10177240B2 (en) * 2015-09-18 2019-01-08 International Business Machines Corporation FinFET device formed by a replacement metal-gate method including a gate cut-last step
US9842931B1 (en) * 2016-06-09 2017-12-12 International Business Machines Corporation Self-aligned shallow trench isolation and doping for vertical fin transistors

Cited By (18)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US10991691B2 (en) 2017-04-28 2021-04-27 Taiwan Semiconductor Manufacturing Company, Ltd. Semiconductor device having fins and an isolation region
US11798942B2 (en) 2017-04-28 2023-10-24 Taiwan Semiconductor Manufacturing Company, Ltd. Methods of manufacturing semiconductor devices having fins and an isolation region
US10354997B2 (en) * 2017-04-28 2019-07-16 Taiwan Semiconductor Manufacturing Company, Ltd. Method for manufacturing semiconductor device with replacement gates
US10515957B2 (en) * 2017-04-28 2019-12-24 Taiwan Semiconductor Manufacturing Company, Ltd. Semiconductor device having fins
US20180337178A1 (en) * 2017-04-28 2018-11-22 Taiwan Semiconductor Manufacturing Company, Ltd. Method for Manufacturing Semiconductor Device with Replacement Gates
US11948842B2 (en) * 2017-11-17 2024-04-02 Taiwan Semiconductor Manufacturing Co., Ltd. Etch stop layer between substrate and isolation structure
US20210242090A1 (en) * 2017-11-17 2021-08-05 Taiwan Semiconductor Manufacturing Co., Ltd. Etch Stop Layer Between Substrate and Isolation Structure
US11031290B2 (en) * 2017-11-30 2021-06-08 Taiwan Semiconductor Manufacturing Co., Ltd. Semiconductor structure with cutting depth control and method for fabricating the same
US10943828B2 (en) 2017-11-30 2021-03-09 Taiwan Semiconductor Manufacturing Co., Ltd. Residue-free metal gate cutting for fin-like field effect transistor
US10460994B2 (en) * 2017-11-30 2019-10-29 Taiwan Semiconductor Manufacturing Co., Ltd. Residue-free metal gate cutting for fin-like field effect transistor
US11527443B2 (en) 2017-11-30 2022-12-13 Taiwan Semiconductor Manufacturing Co., Ltd. Residue-free metal gate cutting for fin-like field effect transistor
US11721588B2 (en) 2017-11-30 2023-08-08 Taiwan Semiconductor Manufacturing Co., Ltd. Semiconductor structure with cutting depth control and method for fabricating the same
US20190164839A1 (en) * 2017-11-30 2019-05-30 Taiwan Semiconductor Manufacturing Co., Ltd. Residue-Free Metal Gate Cutting For Fin-Like Field Effect Transistor
US11915980B2 (en) * 2017-11-30 2024-02-27 Taiwan Semiconductor Manufacturing Co., Ltd. Residue-free metal gate cutting for fin-like field effect transistor
US20190164837A1 (en) * 2017-11-30 2019-05-30 Taiwan Semiconductor Manufacturing Co., Ltd. Semiconductor structure with cutting depth control and method for fabricating the same
DE102020106432B3 (en) 2020-02-27 2021-08-12 Taiwan Semiconductor Manufacturing Co., Ltd. Semiconductor device and manufacturing process therefor
US11721694B2 (en) 2020-02-27 2023-08-08 Taiwan Semiconductor Manufacturing Co., Ltd. Semiconductor device and manufacturing method thereof
EP4239665A1 (en) * 2022-03-04 2023-09-06 Intel Corporation Gate cut structures

Also Published As

Publication number Publication date
US10083874B1 (en) 2018-09-25

Similar Documents

Publication Publication Date Title
US10083874B1 (en) Gate cut method
US11133416B2 (en) Methods of forming semiconductor devices having plural epitaxial layers
US9972494B1 (en) Method and structure to control channel length in vertical FET device
CN109494158B (en) Nanosheet transistor with improved internal spacer
US10396206B2 (en) Gate cut method
US20190221483A1 (en) Single work function enablement for silicon nanowire device
US9230989B2 (en) Hybrid CMOS nanowire mesh device and FINFET device
US9818836B1 (en) Gate cut method for replacement metal gate integration
US9786788B1 (en) Vertical-transport FinFET device with variable Fin pitch
US20190067115A1 (en) Gate cut method for replacement metal gate
US9053981B2 (en) Hybrid CMOS nanowire mesh device and PDSOI device
US8563376B2 (en) Hybrid CMOS nanowire mesh device and bulk CMOS device
TWI662603B (en) Self-aligned gate isolation
US10586860B2 (en) Method of manufacturing finfet devices using narrow and wide gate cut openings in conjunction with a replacement metal gate process
WO2011119717A1 (en) A p-fet with a strained nanowire channel and embedded sige source and drain stressors
US11469146B2 (en) Methods of performing fin cut etch processes for FinFET semiconductor devices
US10468481B2 (en) Self-aligned single diffusion break isolation with reduction of strain loss
CN105793968A (en) Semiconductor device including source/drain formed on bulk and gate channel formed on oxide layer
US10083878B1 (en) Fin fabrication process with dual shallow trench isolation and tunable inner and outer fin profile
US10068810B1 (en) Multiple Fin heights with dielectric isolation
US10580685B2 (en) Integrated single diffusion break
US10002793B1 (en) Sub-fin doping method
US10373873B1 (en) Gate cut in replacement metal gate process
US10147648B1 (en) Vertical fin gate structure for RF device
US10593555B2 (en) Composite sacrificial gate with etch selective layer

Legal Events

Date Code Title Description
AS Assignment

Owner name: GLOBALFOUNDRIES INC., CAYMAN ISLANDS

Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNORS:YU, HONG;HU, ZHENYU;REEL/FRAME:045974/0959

Effective date: 20180320

STCF Information on status: patent grant

Free format text: PATENTED CASE

AS Assignment

Owner name: GLOBALFOUNDRIES U.S. INC., CALIFORNIA

Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:GLOBALFOUNDRIES INC.;REEL/FRAME:054633/0001

Effective date: 20201022

AS Assignment

Owner name: GLOBALFOUNDRIES U.S. INC., NEW YORK

Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:WILMINGTON TRUST, NATIONAL ASSOCIATION;REEL/FRAME:056987/0001

Effective date: 20201117

MAFP Maintenance fee payment

Free format text: PAYMENT OF MAINTENANCE FEE, 4TH YEAR, LARGE ENTITY (ORIGINAL EVENT CODE: M1551); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY

Year of fee payment: 4