US20180166388A9 - Semiconductor susbtrate with electrically isolating dielectric partition - Google Patents

Semiconductor susbtrate with electrically isolating dielectric partition Download PDF

Info

Publication number
US20180166388A9
US20180166388A9 US15/356,527 US201615356527A US2018166388A9 US 20180166388 A9 US20180166388 A9 US 20180166388A9 US 201615356527 A US201615356527 A US 201615356527A US 2018166388 A9 US2018166388 A9 US 2018166388A9
Authority
US
United States
Prior art keywords
substrate
major surface
semiconductor device
dielectric
dielectric partition
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Granted
Application number
US15/356,527
Other versions
US20170170122A1 (en
US10546816B2 (en
Inventor
Hans-Martin Ritter
Joachim Utzig
Frank Burmeister
Godfried Henricus Josephus Notermans
Jochen Wynants
Rainer Mintzlaff
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
Nexperia BV
Original Assignee
Nexperia BV
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Priority claimed from EP15199187.4A external-priority patent/EP3179515A1/en
Priority claimed from EP15200095.6A external-priority patent/EP3182445B1/en
Application filed by Nexperia BV filed Critical Nexperia BV
Assigned to NEXPERIA B.V. reassignment NEXPERIA B.V. ASSIGNMENT OF ASSIGNORS INTEREST (SEE DOCUMENT FOR DETAILS). Assignors: NXP B.V.
Publication of US20170170122A1 publication Critical patent/US20170170122A1/en
Publication of US20180166388A9 publication Critical patent/US20180166388A9/en
Assigned to NEXPERIA B.V. reassignment NEXPERIA B.V. CHANGE OF ADDRESS Assignors: NEXPERIA B.V.
Application granted granted Critical
Publication of US10546816B2 publication Critical patent/US10546816B2/en
Active legal-status Critical Current
Anticipated expiration legal-status Critical

Links

Images

Classifications

    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L23/00Details of semiconductor or other solid state devices
    • H01L23/52Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames
    • H01L23/538Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames the interconnection structure between a plurality of semiconductor chips being formed on, or in, insulating substrates
    • H01L23/5386Geometry or layout of the interconnection structure
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/70Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
    • H01L21/77Manufacture or treatment of devices consisting of a plurality of solid state components or integrated circuits formed in, or on, a common substrate
    • H01L21/78Manufacture or treatment of devices consisting of a plurality of solid state components or integrated circuits formed in, or on, a common substrate with subsequent division of the substrate into plural individual devices
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L23/00Details of semiconductor or other solid state devices
    • H01L23/28Encapsulations, e.g. encapsulating layers, coatings, e.g. for protection
    • H01L23/29Encapsulations, e.g. encapsulating layers, coatings, e.g. for protection characterised by the material, e.g. carbon
    • H01L23/291Oxides or nitrides or carbides, e.g. ceramics, glass
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L23/00Details of semiconductor or other solid state devices
    • H01L23/28Encapsulations, e.g. encapsulating layers, coatings, e.g. for protection
    • H01L23/31Encapsulations, e.g. encapsulating layers, coatings, e.g. for protection characterised by the arrangement or shape
    • H01L23/3157Partial encapsulation or coating
    • H01L23/3171Partial encapsulation or coating the coating being directly applied to the semiconductor body, e.g. passivation layer
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L23/00Details of semiconductor or other solid state devices
    • H01L23/28Encapsulations, e.g. encapsulating layers, coatings, e.g. for protection
    • H01L23/31Encapsulations, e.g. encapsulating layers, coatings, e.g. for protection characterised by the arrangement or shape
    • H01L23/3157Partial encapsulation or coating
    • H01L23/3192Multilayer coating
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L29/00Semiconductor devices adapted for rectifying, amplifying, oscillating or switching, or capacitors or resistors with at least one potential-jump barrier or surface barrier, e.g. PN junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof  ; Multistep manufacturing processes therefor
    • H01L29/02Semiconductor bodies ; Multistep manufacturing processes therefor
    • H01L29/06Semiconductor bodies ; Multistep manufacturing processes therefor characterised by their shape; characterised by the shapes, relative sizes, or dispositions of the semiconductor regions ; characterised by the concentration or distribution of impurities within semiconductor regions
    • H01L29/0603Semiconductor bodies ; Multistep manufacturing processes therefor characterised by their shape; characterised by the shapes, relative sizes, or dispositions of the semiconductor regions ; characterised by the concentration or distribution of impurities within semiconductor regions characterised by particular constructional design considerations, e.g. for preventing surface leakage, for controlling electric field concentration or for internal isolations regions
    • H01L29/0642Isolation within the component, i.e. internal isolation
    • H01L29/0649Dielectric regions, e.g. SiO2 regions, air gaps
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L29/00Semiconductor devices adapted for rectifying, amplifying, oscillating or switching, or capacitors or resistors with at least one potential-jump barrier or surface barrier, e.g. PN junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof  ; Multistep manufacturing processes therefor
    • H01L29/02Semiconductor bodies ; Multistep manufacturing processes therefor
    • H01L29/12Semiconductor bodies ; Multistep manufacturing processes therefor characterised by the materials of which they are formed
    • H01L29/20Semiconductor bodies ; Multistep manufacturing processes therefor characterised by the materials of which they are formed including, apart from doping materials or other impurities, only AIIIBV compounds
    • H01L29/2003Nitride compounds
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L29/00Semiconductor devices adapted for rectifying, amplifying, oscillating or switching, or capacitors or resistors with at least one potential-jump barrier or surface barrier, e.g. PN junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof  ; Multistep manufacturing processes therefor
    • H01L29/02Semiconductor bodies ; Multistep manufacturing processes therefor
    • H01L29/12Semiconductor bodies ; Multistep manufacturing processes therefor characterised by the materials of which they are formed
    • H01L29/20Semiconductor bodies ; Multistep manufacturing processes therefor characterised by the materials of which they are formed including, apart from doping materials or other impurities, only AIIIBV compounds
    • H01L29/201Semiconductor bodies ; Multistep manufacturing processes therefor characterised by the materials of which they are formed including, apart from doping materials or other impurities, only AIIIBV compounds including two or more compounds, e.g. alloys
    • H01L29/205Semiconductor bodies ; Multistep manufacturing processes therefor characterised by the materials of which they are formed including, apart from doping materials or other impurities, only AIIIBV compounds including two or more compounds, e.g. alloys in different semiconductor regions, e.g. heterojunctions
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L29/00Semiconductor devices adapted for rectifying, amplifying, oscillating or switching, or capacitors or resistors with at least one potential-jump barrier or surface barrier, e.g. PN junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof  ; Multistep manufacturing processes therefor
    • H01L29/66Types of semiconductor device ; Multistep manufacturing processes therefor
    • H01L29/66007Multistep manufacturing processes
    • H01L29/66075Multistep manufacturing processes of devices having semiconductor bodies comprising group 14 or group 13/15 materials
    • H01L29/66083Multistep manufacturing processes of devices having semiconductor bodies comprising group 14 or group 13/15 materials the devices being controllable only by variation of the electric current supplied or the electric potential applied, to one or more of the electrodes carrying the current to be rectified, amplified, oscillated or switched, e.g. two-terminal devices
    • H01L29/66196Multistep manufacturing processes of devices having semiconductor bodies comprising group 14 or group 13/15 materials the devices being controllable only by variation of the electric current supplied or the electric potential applied, to one or more of the electrodes carrying the current to be rectified, amplified, oscillated or switched, e.g. two-terminal devices with an active layer made of a group 13/15 material
    • H01L29/66204Diodes
    • H01L29/66212Schottky diodes
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L29/00Semiconductor devices adapted for rectifying, amplifying, oscillating or switching, or capacitors or resistors with at least one potential-jump barrier or surface barrier, e.g. PN junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof  ; Multistep manufacturing processes therefor
    • H01L29/66Types of semiconductor device ; Multistep manufacturing processes therefor
    • H01L29/66007Multistep manufacturing processes
    • H01L29/66075Multistep manufacturing processes of devices having semiconductor bodies comprising group 14 or group 13/15 materials
    • H01L29/66227Multistep manufacturing processes of devices having semiconductor bodies comprising group 14 or group 13/15 materials the devices being controllable only by the electric current supplied or the electric potential applied, to an electrode which does not carry the current to be rectified, amplified or switched, e.g. three-terminal devices
    • H01L29/66409Unipolar field-effect transistors
    • H01L29/66446Unipolar field-effect transistors with an active layer made of a group 13/15 material, e.g. group 13/15 velocity modulation transistor [VMT], group 13/15 negative resistance FET [NERFET]
    • H01L29/66462Unipolar field-effect transistors with an active layer made of a group 13/15 material, e.g. group 13/15 velocity modulation transistor [VMT], group 13/15 negative resistance FET [NERFET] with a heterojunction interface channel or gate, e.g. HFET, HIGFET, SISFET, HJFET, HEMT
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L29/00Semiconductor devices adapted for rectifying, amplifying, oscillating or switching, or capacitors or resistors with at least one potential-jump barrier or surface barrier, e.g. PN junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof  ; Multistep manufacturing processes therefor
    • H01L29/66Types of semiconductor device ; Multistep manufacturing processes therefor
    • H01L29/68Types of semiconductor device ; Multistep manufacturing processes therefor controllable by only the electric current supplied, or only the electric potential applied, to an electrode which does not carry the current to be rectified, amplified or switched
    • H01L29/76Unipolar devices, e.g. field effect transistors
    • H01L29/772Field effect transistors
    • H01L29/778Field effect transistors with two-dimensional charge carrier gas channel, e.g. HEMT ; with two-dimensional charge-carrier layer formed at a heterojunction interface
    • H01L29/7786Field effect transistors with two-dimensional charge carrier gas channel, e.g. HEMT ; with two-dimensional charge-carrier layer formed at a heterojunction interface with direct single heterostructure, i.e. with wide bandgap layer formed on top of active layer, e.g. direct single heterostructure MIS-like HEMT
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L29/00Semiconductor devices adapted for rectifying, amplifying, oscillating or switching, or capacitors or resistors with at least one potential-jump barrier or surface barrier, e.g. PN junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof  ; Multistep manufacturing processes therefor
    • H01L29/66Types of semiconductor device ; Multistep manufacturing processes therefor
    • H01L29/86Types of semiconductor device ; Multistep manufacturing processes therefor controllable only by variation of the electric current supplied, or only the electric potential applied, to one or more of the electrodes carrying the current to be rectified, amplified, oscillated or switched
    • H01L29/861Diodes
    • H01L29/872Schottky diodes
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L29/00Semiconductor devices adapted for rectifying, amplifying, oscillating or switching, or capacitors or resistors with at least one potential-jump barrier or surface barrier, e.g. PN junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof  ; Multistep manufacturing processes therefor
    • H01L29/40Electrodes ; Multistep manufacturing processes therefor
    • H01L29/402Field plates

Definitions

  • the present specification relates to a semiconductor device and to a method of making a semiconductor device.
  • Chip scale packages In the field of discrete devices this trend has led to chip scale packages (CSPs).
  • This type of package generally includes a semiconductor die having a major surface and a backside. Electrical contacts of the device are provided on the major surface.
  • the package may be surface mounted on a carrier such as a printed circuit by placing it on the carrier with the major surface facing downwards. This may allow the contacts on the major surface to be soldered to corresponding contacts on the carrier.
  • Chip scale packages may use little or no mould compound (encapsulant).
  • Chip scale packages can provide having a relatively large substrate volume with a relatively small package size.
  • nearly 100% of the package volume is silicon.
  • a semiconductor device comprising:
  • a substrate comprising a major surface and a backside
  • a dielectric partition for electrically isolating a first part of the substrate from a second part of the substrate, wherein the dielectric partition extends through the substrate from the major surface to the backside.
  • a method of making a semiconductor device comprising:
  • the wafer singulating the wafer to form a plurality of semiconductor substrates, wherein at least one of the substrates includes a dielectric partition formed from the dielectric filled trench, wherein the dielectric partition electrically isolates a first part of the substrate from a second part of the substrate.
  • a dielectric partition that extends through the substrate from the major surface to the backside may allow features of the device located in different parts of the substrate to be electrically isolated from each other.
  • the first part of the substrate may include an active region of the semiconductor device and the second part of the substrate may include a sidewall of the substrate that extends between the major surface and the backside.
  • the dielectric partition may electrically isolate the sidewall of the substrate from the active region. This may prevent electrical shorting between the active region and any solder that may be used to mount the device, should the solder come into contact with the sidewall.
  • the part of the substrate including the sidewall may not itself include an active region of the device.
  • the part of the substrate including the sidewall may be thin compared to the dimensions of a part of the substrate including an active region (e.g. around 1-3%), thereby allowing the overall size of the device to be reduced.
  • the first part of the substrate may include a first active region of the semiconductor device and the second part of the substrate may include a second active region of the semiconductor device.
  • the dielectric partition may be used to electrically isolate the first and second active regions from each other.
  • the dielectric partition may be shaped to define at least one interlocking portion in the substrate.
  • the (or each) dielectric partition of the semiconductor device may include a plurality of such interlocking portions.
  • the interlocking portion(s) may comprise a locking member located on one side of the dielectric partition and an opening located on an opposite side of the dielectric partition.
  • the locking member may be received within the opening to inhibit physical separation of the parts of the substrate that the dielectric partition electrically isolates.
  • the shape of the opening may conform with the shape of the locking member.
  • the locking member of the at least one interlocking portion may include a neck portion and a head portion.
  • the opening may include a mouth portion within which the neck portion of the locking member may be received.
  • the head portion of the locking member may be at least as wide as the mouth portion of the opening when viewed from above the major surface, to prevent removal of the head portion from the opening. In some examples, the head portion of the locking member may be wider than the mouth portion of the opening.
  • the locking member may be substantially trapezoidal in shape when viewed from above the major surface.
  • the edges of the locking member may be curved when viewed from above the major surface.
  • the dielectric partition may include at least one corner when viewed from above the major surface of the substrate.
  • the layout of the dielectric partition, including one or more corners may, for instance, allow the dielectric partition to at least partially surround a part of the substrate.
  • the semiconductor device may comprise at least one further dielectric partition. At least some of the dielectric partitions may intersect. The layout of the dielectric partitions, including one or more intersections may, for instance, allow the dielectric partitions to at least partially surround a part of the substrate.
  • the substrate may include at least one further part.
  • the first part, the second part and each further part of the substrate may electrically isolated from neighbouring parts by one or more dielectric partitions of the kind described herein. For instance, this may allow multiple active regions of the device to be isolated from each other and/or may allow those active regions to be isolated from the sidewalls of the substrate.
  • a chip scale package comprising a semiconductor device of the kind described above.
  • FIG. 1 shows a semiconductor device according to an embodiment of the present disclosure
  • FIG. 2 shows a semiconductor device according to another embodiment of the present disclosure
  • FIG. 3 shows a semiconductor device according to a further embodiment of the present disclosure
  • FIG. 4 shows a semiconductor device of the kind shown in FIG. 3 mounted on a carrier such as a printed circuit board (PCB);
  • PCB printed circuit board
  • FIGS. 5A-5C show a method for making a semiconductor device in accordance with another embodiment of the present disclosure
  • FIG. 6 shows a semiconductor device according to a further embodiment of the present disclosure
  • FIG. 7 shows a dielectric partition having a plurality of interlocking portions in accordance with an embodiment of the present disclosure
  • FIG. 8 shows an interlocking portion of the kind shown in FIGS. 6 and 7 in more detail.
  • FIGS. 9A-9C each show further examples of a dielectric partition for a semiconductor device in accordance with an embodiment of the present disclosure.
  • FIG. 1 shows a semiconductor device 10 according to an embodiment of this disclosure.
  • the device 10 includes a substrate 2 .
  • the substrate 2 may be a semiconductor substrate comprising, for instance, silicon.
  • the substrate 2 has a major surface 4 and a backside 6 .
  • the substrate 2 may include a number of sidewalls 14 , which extend between the major surface 4 and the backside 6 at the edges of the substrate 2 .
  • the device 10 also includes one or more electrical contacts 22 located on the major surface.
  • the electrical contacts 22 may be metallic.
  • the contacts 22 may comprise one or may layers of metal stacked on the major surface 4 .
  • the contacts 22 may, for instance, formed solder pads for allowing solder to be used to mount and electrically connect the device 10 to a surface of a carrier.
  • the device 10 may be a chip scale package, which may be mountable on a surface of a carrier such as a printed circuit board (PCB).
  • PCB printed circuit board
  • the substrate 2 includes a first part 30 and a second part 40 .
  • the first part 30 in this example includes an active region including one or more components (e.g. active components such as transistor or diodes), which may be connected to the contacts 22 located in that part.
  • the second part 40 in this example includes an active region including one or more components (e.g. active components such as transistor or diodes), which may be connected to the contacts 22 located in that part.
  • the device 10 also includes a dielectric partition 12 .
  • the dielectric partition 12 may extend through the substrate 2 from the major surface 4 to the backside 6 such that the first part 30 of the substrate 2 does not physically contact the second part 40 of the substrate 2 . Accordingly, the dielectric partition may electrically isolate the first part 30 of the substrate 2 from the second part 40 of the substrate 2 . In the present example, this may allow the active regions in each respective part 30 , 40 of the substrate 2 to be electrically isolated from each other. This may, for instance, allow the components in each active region to operate substantially independently from each other, preventing e.g. unwanted cross talk between the components in the different active regions.
  • FIG. 2 shows a semiconductor device 10 according to another embodiment of this disclosure.
  • the device 10 includes a substrate 2 , which as noted previously may be a semiconductor substrate comprising, for instance, silicon.
  • the substrate 2 has a major surface 4 and a backside 6 .
  • the substrate 2 may include a number of sidewalls 14 , which extend between the major surface 4 and the backside 6 at the edges of the substrate 2 .
  • the substrate 2 in this example includes a first part 30 and a second part 40 .
  • the device 10 includes a dielectric partition 12 , which may extend through the substrate 2 from the major surface 4 to the backside 6 such that the first part 30 of the substrate 2 does not physically contact the second part 40 of the substrate 2 . Accordingly, the dielectric partition may electrically isolate the first part 30 of the substrate 2 from the second part 40 of the substrate 2 .
  • the dielectric partition 12 includes a corner 18 .
  • the provision of one or more corners 18 in the dielectric partition 12 may allow the layout of the dielectric partition 12 to be determined with greater flexibility compared to the example of FIG. 1 .
  • the dielectric partition 12 in the example of FIG. 2 allows a corner part (the second part 40 in FIG. 2 ) to be electrically isolated from the remainder of the substrate 2 .
  • Each part 30 , 40 of the substrate may, for instance, include active regions which may be electrically isolated from each other by the dielectric partition 12 as noted above in relation to FIG. 1 .
  • FIG. 3 shows a semiconductor device 10 according to a further embodiment of this disclosure.
  • the device 10 includes a substrate 2 , which as noted previously may be a semiconductor substrate comprising, for instance, silicon.
  • the substrate 2 has a major surface 4 and a backside 6 .
  • the substrate 2 includes a number of sidewalls 14 , which extend between the major surface 4 and the backside 6 at the edges of the substrate 2 .
  • the substrate 2 in this example includes a first part 30 which includes an active region of the kind described previously in relation to FIGS. 1 and 2 .
  • One or more contacts 22 of the kind described above in relation to FIG. 1 may be located on the major surface 4 in the first part 30 of the substrate 2 .
  • the device 10 includes a plurality of dielectric partitions 12 . These dielectric partitions 12 intersect with each other at the corners of the first part 30 of the substrate 30 as shown in FIG. 3 . As described previously, each dielectric partition 12 may extend through the substrate 2 from the major surface 4 to the backside 6 . Each of the dielectric partitions 12 in this example electrically isolates the first part 30 of the substrate 2 from another part of the substrate which includes one of the sidewalls 14 .
  • the thickness t of the parts of the substrate 2 including the sidewalls 14 may be thin (e.g. ⁇ 1-3%) compared to the width W of the first part 30 in the same direction. For instance, the parts of the substrate 2 including the sidewalls 14 may be around t ⁇ 1-5 ⁇ m thick and the width of the first part 30 in the same direction may be a few hundred microns, e.g. around W ⁇ 300 ⁇ m.
  • the first part 30 of the substrate 2 may be electrically isolated from the sidewalls 14 of the substrate 2 using a single, box shaped dielectric partition 12 having four corners (of the kind described above in relation to FIG. 2 ), which surrounds the first part 30 of the substrate 2 on each side.
  • FIG. 4 shows the device 10 of FIG. 3 surface mounted, with the major surface 4 facing downwards, on a carrier such as a printed circuit board (PCB).
  • the PCB may include one or may contacts such as solder pads 42 to allow the device to be mounted using portions of solder 44 , which provide electrical connections between the carrier and the contacts 22 on the major surface 4 .
  • FIG. 4 also shows that in some examples, a protective layer 45 (such as a dielectric) may be located on the major surface 4 , thereby to prevent any of the solder 44 that is used to mount the device 10 coming directly into contact with the major surface 4 . If the solder 44 did contact the major surface 4 directly, this may cause unwanted electrical shorting between the solder 44 and the device 10 (e.g. to an active region in the first part 30 ).
  • solder 44 when solder is used to implement this kind of surface mounting, it can occasionally occur that some of the solder 44 may inadvertently make contact with the sidewalls 14 (this is indicated in FIG. 4 by the dotted region labelled using reference numeral 50 ). Were the sidewalls 14 of the substrate 2 in this example not isolated from the first part 30 including the active region, this may lead to electrical shorting between the contacts 22 , 42 and the active region of the device 10 via the part of the solder 44 contacting the sidewall 14 , which may lead to incorrect operation of the device 10 or even device failure. Moreover, in the example of FIG.
  • the dielectric partitions 12 may allow each of the different parts of the substrate 2 including a respective sidewall 14 to be isolated from each other, which may prevent electrical shorting between different contacts 22 , 42 of the device 10 and/or carrier 40 via the sidewalls, in the event that the solder used to mount the device 10 makes contact with more than one sidewall 14 .
  • the active region(s) of a device 10 of the kind described in relation to FIG. 4 need not be isolated from all of the sidewalls 14 of the substrate 2 .
  • dielectric partition(s) 12 of the kind shown in FIG. 4 may be provided just to isolated the active regions from sidewalls 14 that relatively close to the contacts 22 on the major surface 4 .
  • the risk of any solder used to connect to the contacts 22 actually touching the sidewalls 14 may be relatively low.
  • embodiments of this disclosure may allow contacts 22 to be placed relatively close to the edges of the substrate 2 while avoiding the electrical shorting problem noted above, which may allow the overall size of the device 10 to be reduced.
  • FIGS. 5A-5C show a number of steps in an example of a method for making a semiconductor device in accordance with an embodiment of the present disclosure.
  • the device is a wafer-level chip scale package (WLCSP).
  • WLCSP wafer-level chip scale package
  • a wafer 102 is provided.
  • the wafer 102 may be a semiconductor wafer comprising, e.g. silicon.
  • the wafer 102 has a major surface 104 and a backside 106 .
  • One or more active regions may be formed in the wafer 102 using standard semiconductor manufacturing techniques and one or more contacts may be formed on the major surface 104 of the wafer 102 to provide electrical connections to these active regions. It is envisaged that the active regions and/or the contacts on the major surface may be formed either prior to or after the formation of the trenches and corresponding dielectric partitions to be described below. For clarity, the active regions and contacts are not shown in FIGS. 5A-5C .
  • At least one trench 110 is formed in the wafer 102 .
  • the trench(es) 110 may, for instance, be formed using lithographic techniques in which the major surface is masked and etched. In another example, laser etching may be used.
  • the trench(es) 110 extend from the major surface 104 at least partially through the wafer 102 . As represented by the dashed line 114 in FIG. 5B , the depth of the trench(es) may be chosen to be substantially equal to, or deeper than, the thickness of the wafer after the back grinding step described below.
  • the trench(es) are at least partially filled with dielectric.
  • the dielectric may be formed, for instance, by:
  • the trench(es) 110 are completely filled with dielectric. It will be appreciated that the layout of the trench(es) 110 formed in FIG. 5A may be chosen such that, following singulation of the wafer as described below, the trench(es) 110 filled with dielectric form the dielectric partitions 112 of the kind described herein.
  • material may be removed from the backside 106 of the wafer 102 , e.g. by back-grinding the wafer 102 . This material may be removed at least until the bottoms of the trench(es) 110 are exposed. As can be seen in FIG. 5C , this results in the formation of one or more dielectric partitions 12 corresponding to the trenches 110 filled with dielectric.
  • the wafer may be singulated (diced) to form a plurality of semiconductor substrates.
  • Each substrate may be a substrate of a semiconductor device of the kind described herein. Note that the major surface of the substrates may correspond to the major surface 104 of the wafer 102 , while the backside of each substrate may correspond to the back grinded backside 106 of the wafer 102 .
  • FIG. 6 shows a semiconductor device 10 according to a further embodiment of the present disclosure.
  • the device 10 includes a substrate 2 , which as noted previously may be a semiconductor substrate comprising, for instance, silicon.
  • the substrate 2 has a major surface 4 and a backside.
  • the substrate 2 may include a number of sidewalls, which extend between the major surface 4 and the backside at the edges of the substrate 2 .
  • the view of the device 10 in FIG. 6 is from above the major surface 4 , and as such the backside and sidewalls are not visible.
  • the substrate 2 in this example includes a first part 30 , which may include an active region of the device 10 .
  • the substrate includes a number of other parts, such as second part 40 , which includes one of the sidewalls of the substrate 2 .
  • the second part 40 may include another active region of the device, as explained previously in relation to FIG. 1 .
  • the device 10 includes a number of dielectric partitions 12 which may extend through the substrate 2 from the major surface 4 to the backside as explained previously.
  • the device 10 includes four dielectric partitions 12 , which intersect in a number of locations and which electrically isolate the first part 30 of the substrate 2 from parts of the substrate 2 (such as the second part 40 ) which include sidewalls of the substrate 2 .
  • the layout of the dielectric partitions 12 in this example is therefore similar to that described in relation to FIG. 3 .
  • the dielectric partitions 12 may be shaped to define at least one interlocking portion in the substrate 2 .
  • These interlocking portions may each comprise a locking member 62 located on one side of the dielectric partition 12 and an opening 64 located on an opposite side of the dielectric partition 12 .
  • the locking member 62 may be received within the opening 64 .
  • Each opening 64 may be shaped to conform with the shape of the locking member 62 received within it.
  • the locking member 62 may be shaped to oppose its removal from the opening 64 .
  • the interlocking portion may thus improve the mechanical robustness of the device 10 by inhibiting physical separation of the parts of the substrate 2 that the dielectric partition 12 electrically isolates.
  • the provision of interlocking portions of the kind described herein may thus address the potential structural weakness introduced into the substrate 2 by the presence of the dielectric partitions 12 .
  • each dielectric partition 12 includes two such interlocking regions, as can be seen in FIG. 6 .
  • the locking members 62 may be oriented to extend substantially transverse to the direction in which the dielectric partition 12 itself extends. It will be appreciated that the locking members 62 may be located on either side of the dielectric partition 12 , and the openings 64 may be provided on the opposite side of the dielectric partition 12 to receive the locking members 62 . For instance, in the example of FIG. 6 , some of the locking members 62 extend outwardly with respect to the first part 30 of the substrate 2 , while others of the locking members 62 extend inwardly with respect to the first part 30 of the substrate 2 .
  • the interlocking portions 60 of each dielectric partition 12 are separated by intervening straight sections of the dielectric partition 12 .
  • the interlocking portions 60 may be located at regular intervals along the or each dielectric partition 12 .
  • the spacing between adjacent interlocking portions 60 may be determined by the length of the dielectric partition 12 and the number of interlocking portions 60 that it includes. It is envisaged that the spacing between adjacent interlocking portions 60 may vary over the length of the dielectric partition 12 .
  • a dielectric partition 12 includes a plurality of interlocking portions 60 which are located adjacent each other along the dielectric partition 12 .
  • the interlocking portions 60 are located adjacent each other, they are not separated by straight sections of the kind described above.
  • a dielectric partition 12 may be provided with one or more groups of adjacent interlocking portions 60 of the kind shown in FIG. 7 , with each group being separated by one or more straight sections.
  • the locking members 62 of adjacent interlocking portions 60 are located on opposite sides of the dielectric partition 12 , and that correspondingly the openings 64 of adjacent interlocking portions 60 are also located on opposite sides of the dielectric partition 12 .
  • FIG. 8 shows an interlocking portion 60 of the kind shown in FIGS. 6 and 7 in more detail.
  • the locking member 62 includes a neck portion 66 and a head portion 68 .
  • the head portion 68 is wider than the narrowest part of the neck portion 66 (denoted dimension “Y” in FIG. 8 ) when viewed from above the major surface of the substrate.
  • the opening includes a mouth portion 67 , which may typically be the narrowest part of the opening 64 .
  • the neck portion of the locking member 62 may be located in the mouth portion 67 of the opening 64 .
  • the shape of the neck portion 66 , head portion 68 and mouth portion 67 may assist in retaining the locking member 62 within the opening 64 .
  • the widest point of the head portion 68 may be at least as wide as (or in some examples, as in FIG. 8 , wider than) the width of the mouth portion 67 of the opening 64 (denoted dimension “Z” in FIG. 8 ) when viewed from above the major surface of the substrate.
  • the dimensions of the features of the interlocking portions 60 in a given device 10 may not be equal.
  • larger locking members 62 may be used in certain parts of the device 10 , where it is envisaged that greater mechanical strength may be needed.
  • the locking member 62 is substantially trapezoidal in shape when viewed from above the major surface. Since the shape of opening 64 in this example conforms to the shape of the locking member 62 , the opening itself is also substantially trapezoidal in shape when viewed from above the major surface. However, it is envisaged that the locking member 62 and/or the opening 64 may have an alternative shape. Some further examples are described below in relation to FIGS. 9A-9C .
  • the locking member may have edges that are curved when viewed from above the major surface.
  • the dielectric partition 12 shown in FIG. 9A forms an interlocking portion 60 which has a substantially circular head portion 68 .
  • the head portion 68 is wider than the narrowest part of the neck portion 66 when viewed from above the major surface of the substrate. Since the shape of the opening 64 confirms with the shape of the head portion 62 , the shape of the opening 64 in this example is also substantially circular.
  • the widest point of the head portion 68 may be at least as wide as (or in some examples, wider than) the width of the mouth portion 67 of the opening 64 , to assist in retaining the locking member 62 within the opening 64 .
  • the dielectric partition 12 shown in FIG. 9B forms an interlocking portion 60 which has a locking member 62 with head portion 68 having a substantially flat top part and a pinched neck portion 66 (resembling the shape of an hourglass).
  • the shape of the opening 64 is similar to that of the head portion 62 in this example.
  • the head portion 68 is wider than the narrowest part of the pinched neck portion 66 when viewed from above the major surface of the substrate.
  • the widest point of the head portion 68 may be at least as wide as (or in some examples, wider than) the width of the mouth portion 67 of the opening 64 , to assist in retaining the locking member 62 within the opening 64 .
  • the dielectric partition 12 shown in FIG. 9C forms an interlocking portion 60 which has a locking member 62 which is shaped similarly to that shown in FIG. 9B , with the exception that instead of having a substantially flat top part, the locking member 62 has a concave top part. This may increase the surface area of the locking member 62 , which may improve the mechanical strength of the interlocking portion 60 .
  • the shape of the opening 64 in this example conforms with that of the head portion 62 .
  • the head portion 68 is wider than the narrowest part of the pinched neck portion 66 when viewed from above the major surface of the substrate.
  • the widest point of the head portion 68 may be at least as wide as (or in some examples, wider than) the width of the mouth portion 67 of the opening 64 , to assist in retaining the locking member 62 within the opening 64 .
  • a given device 10 of the kind described herein need not include interlocking portions 60 all having the same size and/or shape.
  • a given device 10 may include interlocking portions 60 having a mixture of shapes of the kind described in relation to FIGS. 8 and 9A-9C .
  • the locking portions 60 described herein may be formed by appropriate shaping of the trench(es) 110 shown in FIG. 5A .
  • the trench(es) 110 may be formed lithographically, or may be for instance be formed by laser etching. Either of these techniques would be suitable for appropriately shaping the trench(es) 110 so that filling of the trench(es) 110 with dielectric as shown in FIG. 5B and singulation of the wafer 102 as shown in FIG. 5C may result in a device 10 having dielectric partition(s) 12 with interlocking portion(s) 60 of the kind described above.
  • the device includes a substrate comprising a major surface and a backside.
  • the device also includes a dielectric partition for electrically isolating a first part of the substrate from a second part of the substrate.
  • the dielectric partition extends through the substrate from the major surface to the backside.

Abstract

A semiconductor device and a method of making the same. The device includes a substrate comprising a major surface and a backside. The device also includes a dielectric partition for electrically isolating a first part of the substrate from a second part of the substrate. The dielectric partition extends through the substrate from the major surface to the backside.

Description

    BACKGROUND
  • The present specification relates to a semiconductor device and to a method of making a semiconductor device.
  • The ongoing miniaturisation of semiconductor devices has led to a need to miniaturise device packages in ways that do not adversely affect the electrical performance of the device.
  • In the field of discrete devices this trend has led to chip scale packages (CSPs). This type of package generally includes a semiconductor die having a major surface and a backside. Electrical contacts of the device are provided on the major surface. The package may be surface mounted on a carrier such as a printed circuit by placing it on the carrier with the major surface facing downwards. This may allow the contacts on the major surface to be soldered to corresponding contacts on the carrier. Chip scale packages may use little or no mould compound (encapsulant).
  • Chip scale packages (CSPs), especially flip chip packages, can provide having a relatively large substrate volume with a relatively small package size. In some CSPs, nearly 100% of the package volume is silicon.
  • SUMMARY
  • Aspects of the present disclosure are set out in the accompanying independent and dependent claims. Combinations of features from the dependent claims may be combined with features of the independent claims as appropriate and not merely as explicitly set out in the claims.
  • According to an aspect of the present disclosure, there is provided a semiconductor device comprising:
  • a substrate comprising a major surface and a backside;
  • one or more electrical contacts located on the major surface; and
  • a dielectric partition for electrically isolating a first part of the substrate from a second part of the substrate, wherein the dielectric partition extends through the substrate from the major surface to the backside.
  • According to another aspect of the present disclosure, there is provided a method of making a semiconductor device, the method comprising:
  • providing a wafer having a major surface and a backside;
  • forming a trench that extends from the major surface at least partially through the wafer;
  • at least partially filling the trench with dielectric;
  • forming a plurality of electrical contacts on the major surface;
  • removing material from the backside of the wafer at least until a bottom of the trench is exposed; and
  • singulating the wafer to form a plurality of semiconductor substrates, wherein at least one of the substrates includes a dielectric partition formed from the dielectric filled trench, wherein the dielectric partition electrically isolates a first part of the substrate from a second part of the substrate.
  • The provision of a dielectric partition that extends through the substrate from the major surface to the backside may allow features of the device located in different parts of the substrate to be electrically isolated from each other.
  • The first part of the substrate may include an active region of the semiconductor device and the second part of the substrate may include a sidewall of the substrate that extends between the major surface and the backside. In this example, the dielectric partition may electrically isolate the sidewall of the substrate from the active region. This may prevent electrical shorting between the active region and any solder that may be used to mount the device, should the solder come into contact with the sidewall. It is envisaged that the part of the substrate including the sidewall may not itself include an active region of the device. In some examples, the part of the substrate including the sidewall may be thin compared to the dimensions of a part of the substrate including an active region (e.g. around 1-3%), thereby allowing the overall size of the device to be reduced.
  • The first part of the substrate may include a first active region of the semiconductor device and the second part of the substrate may include a second active region of the semiconductor device. In this example, the dielectric partition may be used to electrically isolate the first and second active regions from each other.
  • The dielectric partition may be shaped to define at least one interlocking portion in the substrate. In some examples the (or each) dielectric partition of the semiconductor device may include a plurality of such interlocking portions.
  • The interlocking portion(s) may comprise a locking member located on one side of the dielectric partition and an opening located on an opposite side of the dielectric partition. The locking member may be received within the opening to inhibit physical separation of the parts of the substrate that the dielectric partition electrically isolates. The shape of the opening may conform with the shape of the locking member.
  • In some examples, the locking member of the at least one interlocking portion may include a neck portion and a head portion. The opening may include a mouth portion within which the neck portion of the locking member may be received. The head portion of the locking member may be at least as wide as the mouth portion of the opening when viewed from above the major surface, to prevent removal of the head portion from the opening. In some examples, the head portion of the locking member may be wider than the mouth portion of the opening.
  • Various different shapes for the locking member are envisaged. For instance, the locking member may be substantially trapezoidal in shape when viewed from above the major surface. In some examples, the edges of the locking member may be curved when viewed from above the major surface.
  • In some examples, the dielectric partition may include at least one corner when viewed from above the major surface of the substrate. The layout of the dielectric partition, including one or more corners may, for instance, allow the dielectric partition to at least partially surround a part of the substrate.
  • In some examples, the semiconductor device may comprise at least one further dielectric partition. At least some of the dielectric partitions may intersect. The layout of the dielectric partitions, including one or more intersections may, for instance, allow the dielectric partitions to at least partially surround a part of the substrate.
  • The substrate may include at least one further part. The first part, the second part and each further part of the substrate may electrically isolated from neighbouring parts by one or more dielectric partitions of the kind described herein. For instance, this may allow multiple active regions of the device to be isolated from each other and/or may allow those active regions to be isolated from the sidewalls of the substrate.
  • According to a further aspect of the present disclosure, there is provided a chip scale package comprising a semiconductor device of the kind described above.
  • BRIEF DESCRIPTION OF THE DRAWINGS
  • Embodiments of this disclosure will be described hereinafter, by way of example only, with reference to the accompanying drawings in which like reference signs relate to like elements and in which:
  • FIG. 1 shows a semiconductor device according to an embodiment of the present disclosure;
  • FIG. 2 shows a semiconductor device according to another embodiment of the present disclosure;
  • FIG. 3 shows a semiconductor device according to a further embodiment of the present disclosure;
  • FIG. 4 shows a semiconductor device of the kind shown in FIG. 3 mounted on a carrier such as a printed circuit board (PCB);
  • FIGS. 5A-5C show a method for making a semiconductor device in accordance with another embodiment of the present disclosure;
  • FIG. 6 shows a semiconductor device according to a further embodiment of the present disclosure;
  • FIG. 7 shows a dielectric partition having a plurality of interlocking portions in accordance with an embodiment of the present disclosure;
  • FIG. 8 shows an interlocking portion of the kind shown in FIGS. 6 and 7 in more detail; and
  • FIGS. 9A-9C each show further examples of a dielectric partition for a semiconductor device in accordance with an embodiment of the present disclosure.
  • DETAILED DESCRIPTION
  • Embodiments of this disclosure are described in the following with reference to the accompanying drawings.
  • FIG. 1 shows a semiconductor device 10 according to an embodiment of this disclosure. The device 10 includes a substrate 2. The substrate 2 may be a semiconductor substrate comprising, for instance, silicon. The substrate 2 has a major surface 4 and a backside 6. The substrate 2 may include a number of sidewalls 14, which extend between the major surface 4 and the backside 6 at the edges of the substrate 2.
  • The device 10 also includes one or more electrical contacts 22 located on the major surface. The electrical contacts 22 may be metallic. For instance, the contacts 22 may comprise one or may layers of metal stacked on the major surface 4. The contacts 22 may, for instance, formed solder pads for allowing solder to be used to mount and electrically connect the device 10 to a surface of a carrier. Accordingly, the device 10 may be a chip scale package, which may be mountable on a surface of a carrier such as a printed circuit board (PCB).
  • In this example, the substrate 2 includes a first part 30 and a second part 40. The first part 30 in this example includes an active region including one or more components (e.g. active components such as transistor or diodes), which may be connected to the contacts 22 located in that part. Similarly, the second part 40 in this example includes an active region including one or more components (e.g. active components such as transistor or diodes), which may be connected to the contacts 22 located in that part.
  • The device 10 also includes a dielectric partition 12. The dielectric partition 12 may extend through the substrate 2 from the major surface 4 to the backside 6 such that the first part 30 of the substrate 2 does not physically contact the second part 40 of the substrate 2. Accordingly, the dielectric partition may electrically isolate the first part 30 of the substrate 2 from the second part 40 of the substrate 2. In the present example, this may allow the active regions in each respective part 30, 40 of the substrate 2 to be electrically isolated from each other. This may, for instance, allow the components in each active region to operate substantially independently from each other, preventing e.g. unwanted cross talk between the components in the different active regions.
  • FIG. 2 shows a semiconductor device 10 according to another embodiment of this disclosure. The device 10 includes a substrate 2, which as noted previously may be a semiconductor substrate comprising, for instance, silicon. The substrate 2 has a major surface 4 and a backside 6. Like the example of FIG. 1, the substrate 2 may include a number of sidewalls 14, which extend between the major surface 4 and the backside 6 at the edges of the substrate 2.
  • The substrate 2 in this example includes a first part 30 and a second part 40. As with the example of FIG. 1, the device 10 includes a dielectric partition 12, which may extend through the substrate 2 from the major surface 4 to the backside 6 such that the first part 30 of the substrate 2 does not physically contact the second part 40 of the substrate 2. Accordingly, the dielectric partition may electrically isolate the first part 30 of the substrate 2 from the second part 40 of the substrate 2.
  • In the example of FIG. 2, the dielectric partition 12 includes a corner 18. The provision of one or more corners 18 in the dielectric partition 12 may allow the layout of the dielectric partition 12 to be determined with greater flexibility compared to the example of FIG. 1. For instance, the dielectric partition 12 in the example of FIG. 2 allows a corner part (the second part 40 in FIG. 2) to be electrically isolated from the remainder of the substrate 2. Each part 30, 40 of the substrate may, for instance, include active regions which may be electrically isolated from each other by the dielectric partition 12 as noted above in relation to FIG. 1.
  • FIG. 3 shows a semiconductor device 10 according to a further embodiment of this disclosure. The device 10 includes a substrate 2, which as noted previously may be a semiconductor substrate comprising, for instance, silicon. The substrate 2 has a major surface 4 and a backside 6. Like the examples of FIG. 1 and FIG. 2, the substrate 2 includes a number of sidewalls 14, which extend between the major surface 4 and the backside 6 at the edges of the substrate 2.
  • The substrate 2 in this example includes a first part 30 which includes an active region of the kind described previously in relation to FIGS. 1 and 2. One or more contacts 22 of the kind described above in relation to FIG. 1 may be located on the major surface 4 in the first part 30 of the substrate 2.
  • In this example, the device 10 includes a plurality of dielectric partitions 12. These dielectric partitions 12 intersect with each other at the corners of the first part 30 of the substrate 30 as shown in FIG. 3. As described previously, each dielectric partition 12 may extend through the substrate 2 from the major surface 4 to the backside 6. Each of the dielectric partitions 12 in this example electrically isolates the first part 30 of the substrate 2 from another part of the substrate which includes one of the sidewalls 14. The thickness t of the parts of the substrate 2 including the sidewalls 14 may be thin (e.g. ≈1-3%) compared to the width W of the first part 30 in the same direction. For instance, the parts of the substrate 2 including the sidewalls 14 may be around t≈1-5 μm thick and the width of the first part 30 in the same direction may be a few hundred microns, e.g. around W≈300 μm.
  • It is envisaged that instead of using multiple intersecting dielectric partitions 12 as shown in FIG. 2, the first part 30 of the substrate 2 may be electrically isolated from the sidewalls 14 of the substrate 2 using a single, box shaped dielectric partition 12 having four corners (of the kind described above in relation to FIG. 2), which surrounds the first part 30 of the substrate 2 on each side.
  • FIG. 4 shows the device 10 of FIG. 3 surface mounted, with the major surface 4 facing downwards, on a carrier such as a printed circuit board (PCB). The PCB may include one or may contacts such as solder pads 42 to allow the device to be mounted using portions of solder 44, which provide electrical connections between the carrier and the contacts 22 on the major surface 4. FIG. 4 also shows that in some examples, a protective layer 45 (such as a dielectric) may be located on the major surface 4, thereby to prevent any of the solder 44 that is used to mount the device 10 coming directly into contact with the major surface 4. If the solder 44 did contact the major surface 4 directly, this may cause unwanted electrical shorting between the solder 44 and the device 10 (e.g. to an active region in the first part 30).
  • As can be seen in FIG. 4, when solder is used to implement this kind of surface mounting, it can occasionally occur that some of the solder 44 may inadvertently make contact with the sidewalls 14 (this is indicated in FIG. 4 by the dotted region labelled using reference numeral 50). Were the sidewalls 14 of the substrate 2 in this example not isolated from the first part 30 including the active region, this may lead to electrical shorting between the contacts 22, 42 and the active region of the device 10 via the part of the solder 44 contacting the sidewall 14, which may lead to incorrect operation of the device 10 or even device failure. Moreover, in the example of FIG. 4, the dielectric partitions 12 may allow each of the different parts of the substrate 2 including a respective sidewall 14 to be isolated from each other, which may prevent electrical shorting between different contacts 22, 42 of the device 10 and/or carrier 40 via the sidewalls, in the event that the solder used to mount the device 10 makes contact with more than one sidewall 14.
  • It is envisaged that the active region(s) of a device 10 of the kind described in relation to FIG. 4 need not be isolated from all of the sidewalls 14 of the substrate 2. For instance, dielectric partition(s) 12 of the kind shown in FIG. 4 may be provided just to isolated the active regions from sidewalls 14 that relatively close to the contacts 22 on the major surface 4. For sidewalls that are located some distance away from any of the contacts 22, the risk of any solder used to connect to the contacts 22 actually touching the sidewalls 14 may be relatively low. Nevertheless, it will be appreciated that embodiments of this disclosure may allow contacts 22 to be placed relatively close to the edges of the substrate 2 while avoiding the electrical shorting problem noted above, which may allow the overall size of the device 10 to be reduced.
  • FIGS. 5A-5C show a number of steps in an example of a method for making a semiconductor device in accordance with an embodiment of the present disclosure. In this example, the device is a wafer-level chip scale package (WLCSP).
  • In a first step shown in FIG. 5A, a wafer 102 is provided. The wafer 102 may be a semiconductor wafer comprising, e.g. silicon. The wafer 102 has a major surface 104 and a backside 106. One or more active regions may be formed in the wafer 102 using standard semiconductor manufacturing techniques and one or more contacts may be formed on the major surface 104 of the wafer 102 to provide electrical connections to these active regions. It is envisaged that the active regions and/or the contacts on the major surface may be formed either prior to or after the formation of the trenches and corresponding dielectric partitions to be described below. For clarity, the active regions and contacts are not shown in FIGS. 5A-5C.
  • At least one trench 110 is formed in the wafer 102. The trench(es) 110 may, for instance, be formed using lithographic techniques in which the major surface is masked and etched. In another example, laser etching may be used. The trench(es) 110 extend from the major surface 104 at least partially through the wafer 102. As represented by the dashed line 114 in FIG. 5B, the depth of the trench(es) may be chosen to be substantially equal to, or deeper than, the thickness of the wafer after the back grinding step described below.
  • In a next step shown in FIG. 5B, the trench(es) are at least partially filled with dielectric. The dielectric may be formed, for instance, by:
      • Filling the trench(es) with (Low Pressure Chemical Vapor Deposition (LPCVD)) deposited oxide;
      • thermal oxidation the sidewalls of the trench(es), and filling the remainder of the trench(es) with undoped LPCVD polysilicon; or
      • Using polyimide or a similar spin-on polymer.
        The choice of methods and materials at least partially filling the trench(es) may depend, for instance, on the width of the trench(es).
  • In the present example, the trench(es) 110 are completely filled with dielectric. It will be appreciated that the layout of the trench(es) 110 formed in FIG. 5A may be chosen such that, following singulation of the wafer as described below, the trench(es) 110 filled with dielectric form the dielectric partitions 112 of the kind described herein.
  • After the trench(es) 110 have been at least partially filled with dielectric, material may be removed from the backside 106 of the wafer 102, e.g. by back-grinding the wafer 102. This material may be removed at least until the bottoms of the trench(es) 110 are exposed. As can be seen in FIG. 5C, this results in the formation of one or more dielectric partitions 12 corresponding to the trenches 110 filled with dielectric.
  • In a next step, represented by the dashed lines 114 in FIG. 5C, the wafer may be singulated (diced) to form a plurality of semiconductor substrates. Each substrate may be a substrate of a semiconductor device of the kind described herein. Note that the major surface of the substrates may correspond to the major surface 104 of the wafer 102, while the backside of each substrate may correspond to the back grinded backside 106 of the wafer 102.
  • FIG. 6 shows a semiconductor device 10 according to a further embodiment of the present disclosure. The device 10 includes a substrate 2, which as noted previously may be a semiconductor substrate comprising, for instance, silicon. The substrate 2 has a major surface 4 and a backside. Like the example of FIG. 1, the substrate 2 may include a number of sidewalls, which extend between the major surface 4 and the backside at the edges of the substrate 2. The view of the device 10 in FIG. 6 is from above the major surface 4, and as such the backside and sidewalls are not visible.
  • The substrate 2 in this example includes a first part 30, which may include an active region of the device 10. The substrate includes a number of other parts, such as second part 40, which includes one of the sidewalls of the substrate 2. In other examples, the second part 40 may include another active region of the device, as explained previously in relation to FIG. 1.
  • The device 10 includes a number of dielectric partitions 12 which may extend through the substrate 2 from the major surface 4 to the backside as explained previously. In the present example, the device 10 includes four dielectric partitions 12, which intersect in a number of locations and which electrically isolate the first part 30 of the substrate 2 from parts of the substrate 2 (such as the second part 40) which include sidewalls of the substrate 2. The layout of the dielectric partitions 12 in this example is therefore similar to that described in relation to FIG. 3.
  • In accordance with embodiments of this disclosure, at least some of the dielectric partitions 12 may be shaped to define at least one interlocking portion in the substrate 2. These interlocking portions may each comprise a locking member 62 located on one side of the dielectric partition 12 and an opening 64 located on an opposite side of the dielectric partition 12. The locking member 62 may be received within the opening 64. Each opening 64 may be shaped to conform with the shape of the locking member 62 received within it.
  • As will be described below in more detail, the locking member 62 may be shaped to oppose its removal from the opening 64. The interlocking portion may thus improve the mechanical robustness of the device 10 by inhibiting physical separation of the parts of the substrate 2 that the dielectric partition 12 electrically isolates. The provision of interlocking portions of the kind described herein may thus address the potential structural weakness introduced into the substrate 2 by the presence of the dielectric partitions 12.
  • In the present example, each dielectric partition 12 includes two such interlocking regions, as can be seen in FIG. 6. The locking members 62 may be oriented to extend substantially transverse to the direction in which the dielectric partition 12 itself extends. It will be appreciated that the locking members 62 may be located on either side of the dielectric partition 12, and the openings 64 may be provided on the opposite side of the dielectric partition 12 to receive the locking members 62. For instance, in the example of FIG. 6, some of the locking members 62 extend outwardly with respect to the first part 30 of the substrate 2, while others of the locking members 62 extend inwardly with respect to the first part 30 of the substrate 2.
  • In the example of FIG. 6, the interlocking portions 60 of each dielectric partition 12 are separated by intervening straight sections of the dielectric partition 12. The interlocking portions 60 may be located at regular intervals along the or each dielectric partition 12. The spacing between adjacent interlocking portions 60 may be determined by the length of the dielectric partition 12 and the number of interlocking portions 60 that it includes. It is envisaged that the spacing between adjacent interlocking portions 60 may vary over the length of the dielectric partition 12.
  • In the example of FIG. 7, a dielectric partition 12 includes a plurality of interlocking portions 60 which are located adjacent each other along the dielectric partition 12. In this example, since the interlocking portions 60 are located adjacent each other, they are not separated by straight sections of the kind described above. It is envisaged though that in some examples, a dielectric partition 12 may be provided with one or more groups of adjacent interlocking portions 60 of the kind shown in FIG. 7, with each group being separated by one or more straight sections.
  • In the example of FIG. 7, note that the locking members 62 of adjacent interlocking portions 60 are located on opposite sides of the dielectric partition 12, and that correspondingly the openings 64 of adjacent interlocking portions 60 are also located on opposite sides of the dielectric partition 12.
  • FIG. 8 shows an interlocking portion 60 of the kind shown in FIGS. 6 and 7 in more detail. In this example, the locking member 62 includes a neck portion 66 and a head portion 68. At its widest point (denoted dimension “X” in FIG. 8), the head portion 68 is wider than the narrowest part of the neck portion 66 (denoted dimension “Y” in FIG. 8) when viewed from above the major surface of the substrate. The opening includes a mouth portion 67, which may typically be the narrowest part of the opening 64. As shown in FIG. 8, the neck portion of the locking member 62 may be located in the mouth portion 67 of the opening 64.
  • The shape of the neck portion 66, head portion 68 and mouth portion 67 may assist in retaining the locking member 62 within the opening 64. For instance, the widest point of the head portion 68 may be at least as wide as (or in some examples, as in FIG. 8, wider than) the width of the mouth portion 67 of the opening 64 (denoted dimension “Z” in FIG. 8) when viewed from above the major surface of the substrate.
  • It is envisaged that the dimensions of the features of the interlocking portions 60 in a given device 10 may not be equal. For instance, larger locking members 62 may be used in certain parts of the device 10, where it is envisaged that greater mechanical strength may be needed.
  • In the example of FIG. 8, the locking member 62 is substantially trapezoidal in shape when viewed from above the major surface. Since the shape of opening 64 in this example conforms to the shape of the locking member 62, the opening itself is also substantially trapezoidal in shape when viewed from above the major surface. However, it is envisaged that the locking member 62 and/or the opening 64 may have an alternative shape. Some further examples are described below in relation to FIGS. 9A-9C.
  • In some examples (includes those shown in FIGS. 9A-9C), the locking member may have edges that are curved when viewed from above the major surface.
  • The dielectric partition 12 shown in FIG. 9A forms an interlocking portion 60 which has a substantially circular head portion 68. At its widest point (which may be considered to be the diameter of the substantially circular head portion 68 in this example), the head portion 68 is wider than the narrowest part of the neck portion 66 when viewed from above the major surface of the substrate. Since the shape of the opening 64 confirms with the shape of the head portion 62, the shape of the opening 64 in this example is also substantially circular. In this example also, the widest point of the head portion 68 may be at least as wide as (or in some examples, wider than) the width of the mouth portion 67 of the opening 64, to assist in retaining the locking member 62 within the opening 64.
  • The dielectric partition 12 shown in FIG. 9B forms an interlocking portion 60 which has a locking member 62 with head portion 68 having a substantially flat top part and a pinched neck portion 66 (resembling the shape of an hourglass). The shape of the opening 64 is similar to that of the head portion 62 in this example. At its widest point, the head portion 68 is wider than the narrowest part of the pinched neck portion 66 when viewed from above the major surface of the substrate. In this example also, the widest point of the head portion 68 may be at least as wide as (or in some examples, wider than) the width of the mouth portion 67 of the opening 64, to assist in retaining the locking member 62 within the opening 64.
  • The dielectric partition 12 shown in FIG. 9C forms an interlocking portion 60 which has a locking member 62 which is shaped similarly to that shown in FIG. 9B, with the exception that instead of having a substantially flat top part, the locking member 62 has a concave top part. This may increase the surface area of the locking member 62, which may improve the mechanical strength of the interlocking portion 60. Again, the shape of the opening 64 in this example conforms with that of the head portion 62. At its widest point, the head portion 68 is wider than the narrowest part of the pinched neck portion 66 when viewed from above the major surface of the substrate. In this example also, the widest point of the head portion 68 may be at least as wide as (or in some examples, wider than) the width of the mouth portion 67 of the opening 64, to assist in retaining the locking member 62 within the opening 64.
  • It is envisaged that a given device 10 of the kind described herein need not include interlocking portions 60 all having the same size and/or shape. For instance, a given device 10 may include interlocking portions 60 having a mixture of shapes of the kind described in relation to FIGS. 8 and 9A-9C.
  • With reference to the method described in relation to FIGS. 5A-5C, it will be appreciated that the locking portions 60 described herein may be formed by appropriate shaping of the trench(es) 110 shown in FIG. 5A. As mentioned previously, the trench(es) 110 may be formed lithographically, or may be for instance be formed by laser etching. Either of these techniques would be suitable for appropriately shaping the trench(es) 110 so that filling of the trench(es) 110 with dielectric as shown in FIG. 5B and singulation of the wafer 102 as shown in FIG. 5C may result in a device 10 having dielectric partition(s) 12 with interlocking portion(s) 60 of the kind described above.
  • Accordingly, there has been described a semiconductor device and a method of making the same. The device includes a substrate comprising a major surface and a backside. The device also includes a dielectric partition for electrically isolating a first part of the substrate from a second part of the substrate. The dielectric partition extends through the substrate from the major surface to the backside.
  • Although particular embodiments of this disclosure have been described, it will be appreciated that many modifications/additions and/or substitutions may be made within the scope of the claims.

Claims (15)

1. A semiconductor device comprising:
a substrate comprising a major surface and a backside;
one or more electrical contacts located on the major surface; and
a dielectric partition for electrically isolating a first part of the substrate from a second part of the substrate, wherein the dielectric partition extends through the substrate from the major surface to the backside.
2. The semiconductor device of claim 1, wherein the first part of the substrate includes an active region of the semiconductor device and wherein the second part of the substrate includes a sidewall of the substrate that extends between the major surface and the backside.
3. The semiconductor device of claim 1, wherein the first part of the substrate includes a first active region of the semiconductor device and wherein the second part of the substrate includes a second active region of the semiconductor device.
4. The semiconductor device of claim 1, wherein the dielectric partition is shaped to define at least one interlocking portion in the substrate, wherein the interlocking portion comprises a locking member located on one side of the dielectric partition and an opening located on an opposite side of the dielectric partition, wherein the locking member is received within the opening to inhibit physical separation of the parts of the substrate that the dielectric partition electrically isolates.
5. The semiconductor device of claim 4, wherein the locking member of the at least one interlocking portion includes a neck portion and a head portion, wherein the opening includes a mouth portion within which the neck portion of the locking member is received, and wherein the head portion of the locking member is at least as wide as the mouth portion of the opening when viewed from above the major surface, to prevent removal of the head portion from the opening.
6. The semiconductor device of claim 5, wherein the locking member is substantially trapezoidal in shape when viewed from above the major surface.
7. The semiconductor device of claim 4, wherein edges of the locking member are curved when viewed from above the major surface.
8. The semiconductor device of claim 4, wherein the dielectric partition includes a plurality of said interlocking portions.
9. The semiconductor device of claim 1, wherein the dielectric partition includes at least one corner when viewed from above the major surface of the substrate.
10. The semiconductor device of claim 1, comprising at least one further dielectric partition, when at least some of the dielectric partitions intersect.
11. The semiconductor device of claim 1, wherein the substrate includes at least one further part, and wherein the first part, the second part and each further part of the substrate are electrically isolated from neighbouring parts by one or more said dielectric partitions.
12. A chip scale package comprising the semiconductor device of claim 1.
13. A method of making a semiconductor device, the method comprising:
providing a wafer having a major surface and a backside;
forming a trench that extends from the major surface at least partially through the wafer;
at least partially filling the trench with dielectric;
forming a plurality of electrical contacts on the major surface;
removing material from the backside of the wafer at least until a bottom of the trench is exposed; and
singulating the wafer to form a plurality of semiconductor substrates, wherein at least one of the substrates includes a dielectric partition formed from the dielectric filled trench, wherein the dielectric partition electrically isolates a first part of the substrate from a second part of the substrate.
14. The method of claim 13, wherein the first part of the at least one of the substrates includes an active region of the semiconductor device and wherein the second part of the substrate includes a sidewall of the substrate that extends between a major surface and a backside of the substrate corresponding to the major surface and backside of the wafer.
15. The method of claim 13, wherein the dielectric partition is shaped to define at least one interlocking portion in the substrate, wherein the interlocking portion comprises a locking member located on one side of the dielectric partition and an opening located on an opposite side of the dielectric partition, wherein the locking member is received within the opening to inhibit physical separation of the parts of the substrate that the dielectric partition electrically isolates.
US15/356,527 2015-12-10 2016-11-18 Semiconductor substrate with electrically isolating dielectric partition Active US10546816B2 (en)

Applications Claiming Priority (5)

Application Number Priority Date Filing Date Title
EP15199187.4A EP3179515A1 (en) 2015-12-10 2015-12-10 Semiconductor device and method of making a semiconductor device
EP15199187.4 2015-12-10
EP15200095.6 2015-12-15
EP15200095 2015-12-15
EP15200095.6A EP3182445B1 (en) 2015-12-15 2015-12-15 Semiconductor device and method of making a semiconductor device

Publications (3)

Publication Number Publication Date
US20170170122A1 US20170170122A1 (en) 2017-06-15
US20180166388A9 true US20180166388A9 (en) 2018-06-14
US10546816B2 US10546816B2 (en) 2020-01-28

Family

ID=62495525

Family Applications (1)

Application Number Title Priority Date Filing Date
US15/356,527 Active US10546816B2 (en) 2015-12-10 2016-11-18 Semiconductor substrate with electrically isolating dielectric partition

Country Status (1)

Country Link
US (1) US10546816B2 (en)

Families Citing this family (1)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US10396004B2 (en) 2018-01-25 2019-08-27 Dialog Semiconductor (Uk) Limited Reduction of cross talk in WLCSP's through laser drilled technique

Citations (4)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20020053717A1 (en) * 1997-01-09 2002-05-09 Hitoshi Sumida Semiconductor apparatus
US7560802B2 (en) * 2003-03-21 2009-07-14 Silex Microsystems AG Electrical connections in substrates
US7875509B2 (en) * 2007-04-18 2011-01-25 Hitachi, Ltd. Manufacturing method of semiconductor apparatus and semiconductor apparatus, power converter using the same
US20160276477A1 (en) * 2013-11-12 2016-09-22 Hitachi Automotive Systems, Ltd. Semiconductor Device

Family Cites Families (17)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US5064771A (en) * 1990-04-13 1991-11-12 Grumman Aerospace Corporation Method of forming crystal array
JP3111500B2 (en) * 1991-05-09 2000-11-20 富士電機株式会社 Manufacturing method of dielectric isolation wafer
KR950021600A (en) * 1993-12-09 1995-07-26 가나이 쯔또무 Semiconductor integrated circuit device and manufacturing method thereof
US5767561A (en) * 1997-05-09 1998-06-16 Lucent Technologies Inc. Integrated circuit device with isolated circuit elements
DE19806819A1 (en) 1998-02-18 1999-08-19 Siemens Ag Dielectric insulated (DI)semiconductor device
US6524890B2 (en) * 1999-11-17 2003-02-25 Denso Corporation Method for manufacturing semiconductor device having element isolation structure
JP2003174082A (en) * 2001-12-06 2003-06-20 Mitsubishi Electric Corp Semiconductor device and manufacturing method thereof
DE10300577B4 (en) * 2003-01-10 2012-01-26 Fraunhofer-Gesellschaft zur Förderung der angewandten Forschung e.V. Semiconductor device with vertical power device comprising a separation trench and method for its preparation
SE533579C2 (en) * 2007-01-25 2010-10-26 Silex Microsystems Ab Method of microcapsulation and microcapsules
US7923808B2 (en) * 2007-11-20 2011-04-12 International Business Machines Corporation Structure of very high insertion loss of the substrate noise decoupling
US8278731B2 (en) * 2007-11-20 2012-10-02 Denso Corporation Semiconductor device having SOI substrate and method for manufacturing the same
CN102456689A (en) * 2010-10-21 2012-05-16 中国科学院微电子研究所 Substrate structure, semiconductor device and manufacturing method thereof
CN103380502B (en) * 2011-03-24 2016-10-12 株式会社村田制作所 Light-emitting component pedestal substrate and LED component
SE538018C2 (en) * 2011-12-22 2016-02-09 Silex Microsystems Ab Insulation of microstructures
US8984942B2 (en) * 2012-02-10 2015-03-24 Hewlett-Packard Development Company, L.P. Suspended masses in micro-mechanical devices
US8853859B2 (en) 2012-05-04 2014-10-07 Nxp B.V. Passivation for wafer level—chip-scale package devices
US20150069609A1 (en) * 2013-09-12 2015-03-12 International Business Machines Corporation 3d chip crackstop

Patent Citations (4)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20020053717A1 (en) * 1997-01-09 2002-05-09 Hitoshi Sumida Semiconductor apparatus
US7560802B2 (en) * 2003-03-21 2009-07-14 Silex Microsystems AG Electrical connections in substrates
US7875509B2 (en) * 2007-04-18 2011-01-25 Hitachi, Ltd. Manufacturing method of semiconductor apparatus and semiconductor apparatus, power converter using the same
US20160276477A1 (en) * 2013-11-12 2016-09-22 Hitachi Automotive Systems, Ltd. Semiconductor Device

Also Published As

Publication number Publication date
US20170170122A1 (en) 2017-06-15
US10546816B2 (en) 2020-01-28

Similar Documents

Publication Publication Date Title
KR100830581B1 (en) Semiconductor device having through via and method for manufacturing the same
US20100184272A1 (en) Semiconductor die singulation method
CN106409849B (en) Stress-relieved image sensor package structure and method
KR20170015052A (en) Redistribution lines having stacking vias
US9165890B2 (en) Chip package comprising alignment mark and method for forming the same
US9640488B2 (en) Chip package and method for forming the same
US10643856B2 (en) Method for fabricating laterally insulated integrated circuit chips
US9548248B2 (en) Method of processing a substrate and a method of processing a wafer
US7067927B1 (en) Die with integral pedestal having insulated walls
US11545469B2 (en) Semiconductor package and manufacturing method thereof
CN109411409B (en) Metallization layer and method for manufacturing same
US9355970B2 (en) Chip package and method for forming the same
US10770432B2 (en) ASICS face to face self assembly
US9431334B2 (en) Semiconductor device having single layer substrate and method
CN104037134B (en) Fan-out and heterogeneous packaging of electronic components
US10546816B2 (en) Semiconductor substrate with electrically isolating dielectric partition
US9859184B2 (en) Method of making a plurality of semiconductor devices
CN109427732B (en) Semiconductor device and semiconductor die including conductive interconnects between die rings
EP3182445B1 (en) Semiconductor device and method of making a semiconductor device
US20220399311A1 (en) Semiconductor chip and semiconductor package
US20140061947A1 (en) Chip stack structure and manufacturing method thereof
KR101515613B1 (en) Semiconductor package including interposer and method for manufacturing the same
CN113517205A (en) Semiconductor device and method of forming the same
US20180323136A1 (en) Chip package with sidewall metallization
US11699663B2 (en) Passivation scheme design for wafer singulation

Legal Events

Date Code Title Description
AS Assignment

Owner name: NEXPERIA B.V., NETHERLANDS

Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:NXP B.V.;REEL/FRAME:041002/0454

Effective date: 20170111

FEPP Fee payment procedure

Free format text: PETITION RELATED TO MAINTENANCE FEES GRANTED (ORIGINAL EVENT CODE: PTGR); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY

AS Assignment

Owner name: NEXPERIA B.V., NETHERLANDS

Free format text: CHANGE OF ADDRESS;ASSIGNOR:NEXPERIA B.V.;REEL/FRAME:047618/0445

Effective date: 20181121

STPP Information on status: patent application and granting procedure in general

Free format text: RESPONSE TO NON-FINAL OFFICE ACTION ENTERED AND FORWARDED TO EXAMINER

STPP Information on status: patent application and granting procedure in general

Free format text: FINAL REJECTION MAILED

STPP Information on status: patent application and granting procedure in general

Free format text: RESPONSE AFTER FINAL ACTION FORWARDED TO EXAMINER

STPP Information on status: patent application and granting procedure in general

Free format text: DOCKETED NEW CASE - READY FOR EXAMINATION

STPP Information on status: patent application and granting procedure in general

Free format text: NOTICE OF ALLOWANCE MAILED -- APPLICATION RECEIVED IN OFFICE OF PUBLICATIONS

STCF Information on status: patent grant

Free format text: PATENTED CASE

MAFP Maintenance fee payment

Free format text: PAYMENT OF MAINTENANCE FEE, 4TH YEAR, LARGE ENTITY (ORIGINAL EVENT CODE: M1551); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY

Year of fee payment: 4