US20180151378A1 - FinFET Device and Method of Forming - Google Patents
FinFET Device and Method of Forming Download PDFInfo
- Publication number
- US20180151378A1 US20180151378A1 US15/725,867 US201715725867A US2018151378A1 US 20180151378 A1 US20180151378 A1 US 20180151378A1 US 201715725867 A US201715725867 A US 201715725867A US 2018151378 A1 US2018151378 A1 US 2018151378A1
- Authority
- US
- United States
- Prior art keywords
- region
- source
- layer
- metal
- germanium
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Granted
Links
- 238000000034 method Methods 0.000 title claims abstract description 115
- 238000000407 epitaxy Methods 0.000 claims abstract description 112
- 229910052751 metal Inorganic materials 0.000 claims abstract description 92
- 239000002184 metal Substances 0.000 claims abstract description 92
- 239000000758 substrate Substances 0.000 claims abstract description 55
- 239000000463 material Substances 0.000 claims abstract description 48
- 229910021332 silicide Inorganic materials 0.000 claims abstract description 42
- FVBUAEGBCNSCDD-UHFFFAOYSA-N silicide(4-) Chemical group [Si-4] FVBUAEGBCNSCDD-UHFFFAOYSA-N 0.000 claims abstract description 42
- 238000005530 etching Methods 0.000 claims abstract description 32
- 238000000151 deposition Methods 0.000 claims abstract description 25
- 229910052732 germanium Inorganic materials 0.000 claims description 72
- GNPVGFCGXDBREM-UHFFFAOYSA-N germanium atom Chemical compound [Ge] GNPVGFCGXDBREM-UHFFFAOYSA-N 0.000 claims description 72
- 230000008569 process Effects 0.000 claims description 52
- 229910000577 Silicon-germanium Inorganic materials 0.000 claims description 18
- LEVVHYCKPQWKOP-UHFFFAOYSA-N [Si].[Ge] Chemical compound [Si].[Ge] LEVVHYCKPQWKOP-UHFFFAOYSA-N 0.000 claims description 10
- 229910052721 tungsten Inorganic materials 0.000 claims description 10
- 229910052719 titanium Inorganic materials 0.000 claims description 9
- 239000010936 titanium Substances 0.000 claims description 9
- WFKWXMTUELFFGS-UHFFFAOYSA-N tungsten Chemical compound [W] WFKWXMTUELFFGS-UHFFFAOYSA-N 0.000 claims description 9
- 239000010937 tungsten Substances 0.000 claims description 9
- RTAQQCXQSZGOHL-UHFFFAOYSA-N Titanium Chemical compound [Ti] RTAQQCXQSZGOHL-UHFFFAOYSA-N 0.000 claims description 8
- 230000005669 field effect Effects 0.000 claims description 7
- NRTOMJZYCJJWKI-UHFFFAOYSA-N Titanium nitride Chemical compound [Ti]#N NRTOMJZYCJJWKI-UHFFFAOYSA-N 0.000 claims description 6
- 238000000137 annealing Methods 0.000 claims description 5
- 238000009713 electroplating Methods 0.000 claims description 5
- 150000004767 nitrides Chemical group 0.000 claims description 5
- 238000010438 heat treatment Methods 0.000 claims description 2
- 239000012535 impurity Substances 0.000 description 42
- 125000006850 spacer group Chemical group 0.000 description 38
- 238000004519 manufacturing process Methods 0.000 description 30
- 239000004065 semiconductor Substances 0.000 description 29
- 238000002955 isolation Methods 0.000 description 21
- 229920002120 photoresistant polymer Polymers 0.000 description 19
- 239000007789 gas Substances 0.000 description 18
- WGTYBPLFGIVFAS-UHFFFAOYSA-M tetramethylammonium hydroxide Chemical compound [OH-].C[N+](C)(C)C WGTYBPLFGIVFAS-UHFFFAOYSA-M 0.000 description 16
- 230000015572 biosynthetic process Effects 0.000 description 15
- XUIMIQQOPSSXEZ-UHFFFAOYSA-N Silicon Chemical compound [Si] XUIMIQQOPSSXEZ-UHFFFAOYSA-N 0.000 description 13
- 229910052710 silicon Inorganic materials 0.000 description 13
- 239000010703 silicon Substances 0.000 description 13
- 238000000231 atomic layer deposition Methods 0.000 description 12
- 238000011065 in-situ storage Methods 0.000 description 10
- 239000000203 mixture Substances 0.000 description 10
- 239000004020 conductor Substances 0.000 description 8
- 239000007943 implant Substances 0.000 description 8
- VYPSYNLAJGMNEJ-UHFFFAOYSA-N Silicium dioxide Chemical compound O=[Si]=O VYPSYNLAJGMNEJ-UHFFFAOYSA-N 0.000 description 7
- 230000008021 deposition Effects 0.000 description 7
- 239000012774 insulation material Substances 0.000 description 7
- 238000000059 patterning Methods 0.000 description 7
- 238000000623 plasma-assisted chemical vapour deposition Methods 0.000 description 7
- 229910052814 silicon oxide Inorganic materials 0.000 description 7
- 229910052581 Si3N4 Inorganic materials 0.000 description 6
- 229910052796 boron Inorganic materials 0.000 description 6
- 239000005360 phosphosilicate glass Substances 0.000 description 6
- HQVNEWCFYHHQES-UHFFFAOYSA-N silicon nitride Chemical compound N12[Si]34N5[Si]62N3[Si]51N64 HQVNEWCFYHHQES-UHFFFAOYSA-N 0.000 description 6
- 238000001039 wet etching Methods 0.000 description 6
- ZOXJGFHDIHLPTG-UHFFFAOYSA-N Boron Chemical compound [B] ZOXJGFHDIHLPTG-UHFFFAOYSA-N 0.000 description 5
- 239000003989 dielectric material Substances 0.000 description 5
- 230000009969 flowable effect Effects 0.000 description 5
- 238000002513 implantation Methods 0.000 description 5
- 238000000206 photolithography Methods 0.000 description 5
- PXHVJJICTQNCMI-UHFFFAOYSA-N Nickel Chemical compound [Ni] PXHVJJICTQNCMI-UHFFFAOYSA-N 0.000 description 4
- 229910052782 aluminium Inorganic materials 0.000 description 4
- 239000005388 borosilicate glass Substances 0.000 description 4
- 150000001875 compounds Chemical class 0.000 description 4
- 238000001125 extrusion Methods 0.000 description 4
- 239000012212 insulator Substances 0.000 description 4
- 238000005240 physical vapour deposition Methods 0.000 description 4
- 238000000277 atomic layer chemical vapour deposition Methods 0.000 description 3
- 238000006243 chemical reaction Methods 0.000 description 3
- BHEPBYXIRTUNPN-UHFFFAOYSA-N hydridophosphorus(.) (triplet) Chemical compound [PH] BHEPBYXIRTUNPN-UHFFFAOYSA-N 0.000 description 3
- 230000003647 oxidation Effects 0.000 description 3
- 238000007254 oxidation reaction Methods 0.000 description 3
- 229910010271 silicon carbide Inorganic materials 0.000 description 3
- HBMJWWWQQXIZIP-UHFFFAOYSA-N silicon carbide Chemical compound [Si+]#[C-] HBMJWWWQQXIZIP-UHFFFAOYSA-N 0.000 description 3
- JBRZTFJDHDCESZ-UHFFFAOYSA-N AsGa Chemical compound [As]#[Ga] JBRZTFJDHDCESZ-UHFFFAOYSA-N 0.000 description 2
- RYGMFSIKBFXOCR-UHFFFAOYSA-N Copper Chemical compound [Cu] RYGMFSIKBFXOCR-UHFFFAOYSA-N 0.000 description 2
- 229910005540 GaP Inorganic materials 0.000 description 2
- 229910000673 Indium arsenide Inorganic materials 0.000 description 2
- GPXJNWSHGFTCBW-UHFFFAOYSA-N Indium phosphide Chemical compound [In]#P GPXJNWSHGFTCBW-UHFFFAOYSA-N 0.000 description 2
- KWYUFKZDYYNOTN-UHFFFAOYSA-M Potassium hydroxide Chemical compound [OH-].[K+] KWYUFKZDYYNOTN-UHFFFAOYSA-M 0.000 description 2
- XAGFODPZIPBFFR-UHFFFAOYSA-N aluminium Chemical compound [Al] XAGFODPZIPBFFR-UHFFFAOYSA-N 0.000 description 2
- 238000004380 ashing Methods 0.000 description 2
- 229910017052 cobalt Inorganic materials 0.000 description 2
- 239000010941 cobalt Substances 0.000 description 2
- GUTLYIVDDKVIGB-UHFFFAOYSA-N cobalt atom Chemical compound [Co] GUTLYIVDDKVIGB-UHFFFAOYSA-N 0.000 description 2
- 229910052802 copper Inorganic materials 0.000 description 2
- 239000010949 copper Substances 0.000 description 2
- MROCJMGDEKINLD-UHFFFAOYSA-N dichlorosilane Chemical compound Cl[SiH2]Cl MROCJMGDEKINLD-UHFFFAOYSA-N 0.000 description 2
- 238000009792 diffusion process Methods 0.000 description 2
- 238000011049 filling Methods 0.000 description 2
- QUZPNFFHZPRKJD-UHFFFAOYSA-N germane Chemical compound [GeH4] QUZPNFFHZPRKJD-UHFFFAOYSA-N 0.000 description 2
- 229910052986 germanium hydride Inorganic materials 0.000 description 2
- RPQDHPTXJYYUPQ-UHFFFAOYSA-N indium arsenide Chemical compound [In]#[As] RPQDHPTXJYYUPQ-UHFFFAOYSA-N 0.000 description 2
- 238000001459 lithography Methods 0.000 description 2
- 229910052759 nickel Inorganic materials 0.000 description 2
- 239000005368 silicate glass Substances 0.000 description 2
- 239000000126 substance Substances 0.000 description 2
- 241000478345 Afer Species 0.000 description 1
- 229910017115 AlSb Inorganic materials 0.000 description 1
- 229910000980 Aluminium gallium arsenide Inorganic materials 0.000 description 1
- 229910000881 Cu alloy Inorganic materials 0.000 description 1
- 229910005542 GaSb Inorganic materials 0.000 description 1
- 229910001218 Gallium arsenide Inorganic materials 0.000 description 1
- 229910000530 Gallium indium arsenide Inorganic materials 0.000 description 1
- 229910006111 GeCl2 Inorganic materials 0.000 description 1
- VEXZGXHMUGYJMC-UHFFFAOYSA-N Hydrochloric acid Chemical compound Cl VEXZGXHMUGYJMC-UHFFFAOYSA-N 0.000 description 1
- -1 InAlAs Inorganic materials 0.000 description 1
- BPQQTUXANYXVAA-UHFFFAOYSA-N Orthosilicate Chemical compound [O-][Si]([O-])([O-])[O-] BPQQTUXANYXVAA-UHFFFAOYSA-N 0.000 description 1
- OAICVXFJPJFONN-UHFFFAOYSA-N Phosphorus Chemical compound [P] OAICVXFJPJFONN-UHFFFAOYSA-N 0.000 description 1
- BLRPTPMANUNPDV-UHFFFAOYSA-N Silane Chemical compound [SiH4] BLRPTPMANUNPDV-UHFFFAOYSA-N 0.000 description 1
- BQCADISMDOOEFD-UHFFFAOYSA-N Silver Chemical compound [Ag] BQCADISMDOOEFD-UHFFFAOYSA-N 0.000 description 1
- 229910020751 SixGe1-x Inorganic materials 0.000 description 1
- ATJFFYVFTNAWJD-UHFFFAOYSA-N Tin Chemical compound [Sn] ATJFFYVFTNAWJD-UHFFFAOYSA-N 0.000 description 1
- 239000002253 acid Substances 0.000 description 1
- 229910045601 alloy Inorganic materials 0.000 description 1
- 239000000956 alloy Substances 0.000 description 1
- 230000004075 alteration Effects 0.000 description 1
- 229910052785 arsenic Inorganic materials 0.000 description 1
- RQNWIZPPADIBDY-UHFFFAOYSA-N arsenic atom Chemical compound [As] RQNWIZPPADIBDY-UHFFFAOYSA-N 0.000 description 1
- 229910052788 barium Inorganic materials 0.000 description 1
- 230000004888 barrier function Effects 0.000 description 1
- 239000003990 capacitor Substances 0.000 description 1
- 238000005229 chemical vapour deposition Methods 0.000 description 1
- 238000004140 cleaning Methods 0.000 description 1
- 238000010276 construction Methods 0.000 description 1
- BUMGIEFFCMBQDG-UHFFFAOYSA-N dichlorosilicon Chemical compound Cl[Si]Cl BUMGIEFFCMBQDG-UHFFFAOYSA-N 0.000 description 1
- 239000002019 doping agent Substances 0.000 description 1
- HZXMRANICFIONG-UHFFFAOYSA-N gallium phosphide Chemical compound [Ga]#P HZXMRANICFIONG-UHFFFAOYSA-N 0.000 description 1
- QHGIKMVOLGCZIP-UHFFFAOYSA-N germanium dichloride Chemical compound Cl[Ge]Cl QHGIKMVOLGCZIP-UHFFFAOYSA-N 0.000 description 1
- 239000011521 glass Substances 0.000 description 1
- PCHJSUWPFVWCPO-UHFFFAOYSA-N gold Chemical compound [Au] PCHJSUWPFVWCPO-UHFFFAOYSA-N 0.000 description 1
- 229910052737 gold Inorganic materials 0.000 description 1
- 239000010931 gold Substances 0.000 description 1
- 229910052735 hafnium Inorganic materials 0.000 description 1
- WPYVAWXEWQSOGY-UHFFFAOYSA-N indium antimonide Chemical compound [Sb]#[In] WPYVAWXEWQSOGY-UHFFFAOYSA-N 0.000 description 1
- 239000011810 insulating material Substances 0.000 description 1
- 230000010354 integration Effects 0.000 description 1
- 150000002500 ions Chemical class 0.000 description 1
- 229910052746 lanthanum Inorganic materials 0.000 description 1
- 229910052745 lead Inorganic materials 0.000 description 1
- 229910052749 magnesium Inorganic materials 0.000 description 1
- 230000000873 masking effect Effects 0.000 description 1
- 229910044991 metal oxide Inorganic materials 0.000 description 1
- 150000004706 metal oxides Chemical class 0.000 description 1
- 229910003465 moissanite Inorganic materials 0.000 description 1
- 230000007935 neutral effect Effects 0.000 description 1
- 229910052698 phosphorus Inorganic materials 0.000 description 1
- 239000011574 phosphorus Substances 0.000 description 1
- 229910021420 polycrystalline silicon Inorganic materials 0.000 description 1
- 229920000642 polymer Polymers 0.000 description 1
- 229920005591 polysilicon Polymers 0.000 description 1
- 238000011417 postcuring Methods 0.000 description 1
- 239000002243 precursor Substances 0.000 description 1
- 230000009467 reduction Effects 0.000 description 1
- 229910052707 ruthenium Inorganic materials 0.000 description 1
- 229910052709 silver Inorganic materials 0.000 description 1
- 239000004332 silver Substances 0.000 description 1
- 238000006467 substitution reaction Methods 0.000 description 1
- 229910052715 tantalum Inorganic materials 0.000 description 1
- GUVRBAGPIYLISA-UHFFFAOYSA-N tantalum atom Chemical compound [Ta] GUVRBAGPIYLISA-UHFFFAOYSA-N 0.000 description 1
- MZLGASXMSKOWSE-UHFFFAOYSA-N tantalum nitride Chemical compound [Ta]#N MZLGASXMSKOWSE-UHFFFAOYSA-N 0.000 description 1
- 229910052726 zirconium Inorganic materials 0.000 description 1
Images
Classifications
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L29/00—Semiconductor devices specially adapted for rectifying, amplifying, oscillating or switching and having potential barriers; Capacitors or resistors having potential barriers, e.g. a PN-junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof ; Multistep manufacturing processes therefor
- H01L29/66—Types of semiconductor device ; Multistep manufacturing processes therefor
- H01L29/68—Types of semiconductor device ; Multistep manufacturing processes therefor controllable by only the electric current supplied, or only the electric potential applied, to an electrode which does not carry the current to be rectified, amplified or switched
- H01L29/76—Unipolar devices, e.g. field effect transistors
- H01L29/772—Field effect transistors
- H01L29/78—Field effect transistors with field effect produced by an insulated gate
- H01L29/785—Field effect transistors with field effect produced by an insulated gate having a channel with a horizontal current flow in a vertical sidewall of a semiconductor body, e.g. FinFET, MuGFET
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/04—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer
- H01L21/18—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer the devices having semiconductor bodies comprising elements of Group IV of the Periodic Table or AIIIBV compounds with or without impurities, e.g. doping materials
- H01L21/28—Manufacture of electrodes on semiconductor bodies using processes or apparatus not provided for in groups H01L21/20 - H01L21/268
- H01L21/283—Deposition of conductive or insulating materials for electrodes conducting electric current
- H01L21/285—Deposition of conductive or insulating materials for electrodes conducting electric current from a gas or vapour, e.g. condensation
- H01L21/28506—Deposition of conductive or insulating materials for electrodes conducting electric current from a gas or vapour, e.g. condensation of conductive layers
- H01L21/28512—Deposition of conductive or insulating materials for electrodes conducting electric current from a gas or vapour, e.g. condensation of conductive layers on semiconductor bodies comprising elements of Group IV of the Periodic Table
- H01L21/28518—Deposition of conductive or insulating materials for electrodes conducting electric current from a gas or vapour, e.g. condensation of conductive layers on semiconductor bodies comprising elements of Group IV of the Periodic Table the conductive layers comprising silicides
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/02104—Forming layers
- H01L21/02365—Forming inorganic semiconducting materials on a substrate
- H01L21/02518—Deposited layers
- H01L21/02521—Materials
- H01L21/02524—Group 14 semiconducting materials
- H01L21/02532—Silicon, silicon germanium, germanium
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/70—Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
- H01L21/71—Manufacture of specific parts of devices defined in group H01L21/70
- H01L21/768—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics
- H01L21/76801—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics characterised by the formation and the after-treatment of the dielectrics, e.g. smoothing
- H01L21/76802—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics characterised by the formation and the after-treatment of the dielectrics, e.g. smoothing by forming openings in dielectrics
- H01L21/76805—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics characterised by the formation and the after-treatment of the dielectrics, e.g. smoothing by forming openings in dielectrics the opening being a via or contact hole penetrating the underlying conductor
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/70—Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
- H01L21/71—Manufacture of specific parts of devices defined in group H01L21/70
- H01L21/768—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics
- H01L21/76838—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics characterised by the formation and the after-treatment of the conductors
- H01L21/76895—Local interconnects; Local pads, as exemplified by patent document EP0896365
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/70—Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
- H01L21/77—Manufacture or treatment of devices consisting of a plurality of solid state components or integrated circuits formed in, or on, a common substrate
- H01L21/78—Manufacture or treatment of devices consisting of a plurality of solid state components or integrated circuits formed in, or on, a common substrate with subsequent division of the substrate into plural individual devices
- H01L21/82—Manufacture or treatment of devices consisting of a plurality of solid state components or integrated circuits formed in, or on, a common substrate with subsequent division of the substrate into plural individual devices to produce devices, e.g. integrated circuits, each consisting of a plurality of components
- H01L21/822—Manufacture or treatment of devices consisting of a plurality of solid state components or integrated circuits formed in, or on, a common substrate with subsequent division of the substrate into plural individual devices to produce devices, e.g. integrated circuits, each consisting of a plurality of components the substrate being a semiconductor, using silicon technology
- H01L21/8232—Field-effect technology
- H01L21/8234—MIS technology, i.e. integration processes of field effect transistors of the conductor-insulator-semiconductor type
- H01L21/8238—Complementary field-effect transistors, e.g. CMOS
- H01L21/823821—Complementary field-effect transistors, e.g. CMOS with a particular manufacturing method of transistors with a horizontal current flow in a vertical sidewall of a semiconductor body, e.g. FinFET, MuGFET
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/70—Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
- H01L21/77—Manufacture or treatment of devices consisting of a plurality of solid state components or integrated circuits formed in, or on, a common substrate
- H01L21/78—Manufacture or treatment of devices consisting of a plurality of solid state components or integrated circuits formed in, or on, a common substrate with subsequent division of the substrate into plural individual devices
- H01L21/82—Manufacture or treatment of devices consisting of a plurality of solid state components or integrated circuits formed in, or on, a common substrate with subsequent division of the substrate into plural individual devices to produce devices, e.g. integrated circuits, each consisting of a plurality of components
- H01L21/822—Manufacture or treatment of devices consisting of a plurality of solid state components or integrated circuits formed in, or on, a common substrate with subsequent division of the substrate into plural individual devices to produce devices, e.g. integrated circuits, each consisting of a plurality of components the substrate being a semiconductor, using silicon technology
- H01L21/8232—Field-effect technology
- H01L21/8234—MIS technology, i.e. integration processes of field effect transistors of the conductor-insulator-semiconductor type
- H01L21/8238—Complementary field-effect transistors, e.g. CMOS
- H01L21/823871—Complementary field-effect transistors, e.g. CMOS interconnection or wiring or contact manufacturing related aspects
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L23/00—Details of semiconductor or other solid state devices
- H01L23/52—Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames
- H01L23/535—Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames including internal interconnections, e.g. cross-under constructions
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L27/00—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate
- H01L27/02—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having potential barriers; including integrated passive circuit elements having potential barriers
- H01L27/04—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having potential barriers; including integrated passive circuit elements having potential barriers the substrate being a semiconductor body
- H01L27/08—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having potential barriers; including integrated passive circuit elements having potential barriers the substrate being a semiconductor body including only semiconductor components of a single kind
- H01L27/085—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having potential barriers; including integrated passive circuit elements having potential barriers the substrate being a semiconductor body including only semiconductor components of a single kind including field-effect components only
- H01L27/088—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having potential barriers; including integrated passive circuit elements having potential barriers the substrate being a semiconductor body including only semiconductor components of a single kind including field-effect components only the components being field-effect transistors with insulated gate
- H01L27/092—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having potential barriers; including integrated passive circuit elements having potential barriers the substrate being a semiconductor body including only semiconductor components of a single kind including field-effect components only the components being field-effect transistors with insulated gate complementary MIS field-effect transistors
- H01L27/0924—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having potential barriers; including integrated passive circuit elements having potential barriers the substrate being a semiconductor body including only semiconductor components of a single kind including field-effect components only the components being field-effect transistors with insulated gate complementary MIS field-effect transistors including transistors with a horizontal current flow in a vertical sidewall of a semiconductor body, e.g. FinFET, MuGFET
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L29/00—Semiconductor devices specially adapted for rectifying, amplifying, oscillating or switching and having potential barriers; Capacitors or resistors having potential barriers, e.g. a PN-junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof ; Multistep manufacturing processes therefor
- H01L29/02—Semiconductor bodies ; Multistep manufacturing processes therefor
- H01L29/06—Semiconductor bodies ; Multistep manufacturing processes therefor characterised by their shape; characterised by the shapes, relative sizes, or dispositions of the semiconductor regions ; characterised by the concentration or distribution of impurities within semiconductor regions
- H01L29/08—Semiconductor bodies ; Multistep manufacturing processes therefor characterised by their shape; characterised by the shapes, relative sizes, or dispositions of the semiconductor regions ; characterised by the concentration or distribution of impurities within semiconductor regions with semiconductor regions connected to an electrode carrying current to be rectified, amplified or switched and such electrode being part of a semiconductor device which comprises three or more electrodes
- H01L29/0843—Source or drain regions of field-effect devices
- H01L29/0847—Source or drain regions of field-effect devices of field-effect transistors with insulated gate
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L29/00—Semiconductor devices specially adapted for rectifying, amplifying, oscillating or switching and having potential barriers; Capacitors or resistors having potential barriers, e.g. a PN-junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof ; Multistep manufacturing processes therefor
- H01L29/02—Semiconductor bodies ; Multistep manufacturing processes therefor
- H01L29/12—Semiconductor bodies ; Multistep manufacturing processes therefor characterised by the materials of which they are formed
- H01L29/16—Semiconductor bodies ; Multistep manufacturing processes therefor characterised by the materials of which they are formed including, apart from doping materials or other impurities, only elements of Group IV of the Periodic Table
- H01L29/161—Semiconductor bodies ; Multistep manufacturing processes therefor characterised by the materials of which they are formed including, apart from doping materials or other impurities, only elements of Group IV of the Periodic Table including two or more of the elements provided for in group H01L29/16, e.g. alloys
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L29/00—Semiconductor devices specially adapted for rectifying, amplifying, oscillating or switching and having potential barriers; Capacitors or resistors having potential barriers, e.g. a PN-junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof ; Multistep manufacturing processes therefor
- H01L29/02—Semiconductor bodies ; Multistep manufacturing processes therefor
- H01L29/12—Semiconductor bodies ; Multistep manufacturing processes therefor characterised by the materials of which they are formed
- H01L29/16—Semiconductor bodies ; Multistep manufacturing processes therefor characterised by the materials of which they are formed including, apart from doping materials or other impurities, only elements of Group IV of the Periodic Table
- H01L29/161—Semiconductor bodies ; Multistep manufacturing processes therefor characterised by the materials of which they are formed including, apart from doping materials or other impurities, only elements of Group IV of the Periodic Table including two or more of the elements provided for in group H01L29/16, e.g. alloys
- H01L29/165—Semiconductor bodies ; Multistep manufacturing processes therefor characterised by the materials of which they are formed including, apart from doping materials or other impurities, only elements of Group IV of the Periodic Table including two or more of the elements provided for in group H01L29/16, e.g. alloys in different semiconductor regions, e.g. heterojunctions
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L29/00—Semiconductor devices specially adapted for rectifying, amplifying, oscillating or switching and having potential barriers; Capacitors or resistors having potential barriers, e.g. a PN-junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof ; Multistep manufacturing processes therefor
- H01L29/40—Electrodes ; Multistep manufacturing processes therefor
- H01L29/43—Electrodes ; Multistep manufacturing processes therefor characterised by the materials of which they are formed
- H01L29/45—Ohmic electrodes
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L29/00—Semiconductor devices specially adapted for rectifying, amplifying, oscillating or switching and having potential barriers; Capacitors or resistors having potential barriers, e.g. a PN-junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof ; Multistep manufacturing processes therefor
- H01L29/66—Types of semiconductor device ; Multistep manufacturing processes therefor
- H01L29/66007—Multistep manufacturing processes
- H01L29/66075—Multistep manufacturing processes of devices having semiconductor bodies comprising group 14 or group 13/15 materials
- H01L29/66227—Multistep manufacturing processes of devices having semiconductor bodies comprising group 14 or group 13/15 materials the devices being controllable only by the electric current supplied or the electric potential applied, to an electrode which does not carry the current to be rectified, amplified or switched, e.g. three-terminal devices
- H01L29/66409—Unipolar field-effect transistors
- H01L29/66477—Unipolar field-effect transistors with an insulated gate, i.e. MISFET
- H01L29/665—Unipolar field-effect transistors with an insulated gate, i.e. MISFET using self aligned silicidation, i.e. salicide
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L29/00—Semiconductor devices specially adapted for rectifying, amplifying, oscillating or switching and having potential barriers; Capacitors or resistors having potential barriers, e.g. a PN-junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof ; Multistep manufacturing processes therefor
- H01L29/66—Types of semiconductor device ; Multistep manufacturing processes therefor
- H01L29/66007—Multistep manufacturing processes
- H01L29/66075—Multistep manufacturing processes of devices having semiconductor bodies comprising group 14 or group 13/15 materials
- H01L29/66227—Multistep manufacturing processes of devices having semiconductor bodies comprising group 14 or group 13/15 materials the devices being controllable only by the electric current supplied or the electric potential applied, to an electrode which does not carry the current to be rectified, amplified or switched, e.g. three-terminal devices
- H01L29/66409—Unipolar field-effect transistors
- H01L29/66477—Unipolar field-effect transistors with an insulated gate, i.e. MISFET
- H01L29/66545—Unipolar field-effect transistors with an insulated gate, i.e. MISFET using a dummy, i.e. replacement gate in a process wherein at least a part of the final gate is self aligned to the dummy gate
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L29/00—Semiconductor devices specially adapted for rectifying, amplifying, oscillating or switching and having potential barriers; Capacitors or resistors having potential barriers, e.g. a PN-junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof ; Multistep manufacturing processes therefor
- H01L29/66—Types of semiconductor device ; Multistep manufacturing processes therefor
- H01L29/66007—Multistep manufacturing processes
- H01L29/66075—Multistep manufacturing processes of devices having semiconductor bodies comprising group 14 or group 13/15 materials
- H01L29/66227—Multistep manufacturing processes of devices having semiconductor bodies comprising group 14 or group 13/15 materials the devices being controllable only by the electric current supplied or the electric potential applied, to an electrode which does not carry the current to be rectified, amplified or switched, e.g. three-terminal devices
- H01L29/66409—Unipolar field-effect transistors
- H01L29/66477—Unipolar field-effect transistors with an insulated gate, i.e. MISFET
- H01L29/6656—Unipolar field-effect transistors with an insulated gate, i.e. MISFET using multiple spacer layers, e.g. multiple sidewall spacers
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L29/00—Semiconductor devices specially adapted for rectifying, amplifying, oscillating or switching and having potential barriers; Capacitors or resistors having potential barriers, e.g. a PN-junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof ; Multistep manufacturing processes therefor
- H01L29/66—Types of semiconductor device ; Multistep manufacturing processes therefor
- H01L29/66007—Multistep manufacturing processes
- H01L29/66075—Multistep manufacturing processes of devices having semiconductor bodies comprising group 14 or group 13/15 materials
- H01L29/66227—Multistep manufacturing processes of devices having semiconductor bodies comprising group 14 or group 13/15 materials the devices being controllable only by the electric current supplied or the electric potential applied, to an electrode which does not carry the current to be rectified, amplified or switched, e.g. three-terminal devices
- H01L29/66409—Unipolar field-effect transistors
- H01L29/66477—Unipolar field-effect transistors with an insulated gate, i.e. MISFET
- H01L29/66568—Lateral single gate silicon transistors
- H01L29/66575—Lateral single gate silicon transistors where the source and drain or source and drain extensions are self-aligned to the sides of the gate
- H01L29/6659—Lateral single gate silicon transistors where the source and drain or source and drain extensions are self-aligned to the sides of the gate with both lightly doped source and drain extensions and source and drain self-aligned to the sides of the gate, e.g. lightly doped drain [LDD] MOSFET, double diffused drain [DDD] MOSFET
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L29/00—Semiconductor devices specially adapted for rectifying, amplifying, oscillating or switching and having potential barriers; Capacitors or resistors having potential barriers, e.g. a PN-junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof ; Multistep manufacturing processes therefor
- H01L29/66—Types of semiconductor device ; Multistep manufacturing processes therefor
- H01L29/66007—Multistep manufacturing processes
- H01L29/66075—Multistep manufacturing processes of devices having semiconductor bodies comprising group 14 or group 13/15 materials
- H01L29/66227—Multistep manufacturing processes of devices having semiconductor bodies comprising group 14 or group 13/15 materials the devices being controllable only by the electric current supplied or the electric potential applied, to an electrode which does not carry the current to be rectified, amplified or switched, e.g. three-terminal devices
- H01L29/66409—Unipolar field-effect transistors
- H01L29/66477—Unipolar field-effect transistors with an insulated gate, i.e. MISFET
- H01L29/66568—Lateral single gate silicon transistors
- H01L29/66636—Lateral single gate silicon transistors with source or drain recessed by etching or first recessed by etching and then refilled
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L29/00—Semiconductor devices specially adapted for rectifying, amplifying, oscillating or switching and having potential barriers; Capacitors or resistors having potential barriers, e.g. a PN-junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof ; Multistep manufacturing processes therefor
- H01L29/66—Types of semiconductor device ; Multistep manufacturing processes therefor
- H01L29/66007—Multistep manufacturing processes
- H01L29/66075—Multistep manufacturing processes of devices having semiconductor bodies comprising group 14 or group 13/15 materials
- H01L29/66227—Multistep manufacturing processes of devices having semiconductor bodies comprising group 14 or group 13/15 materials the devices being controllable only by the electric current supplied or the electric potential applied, to an electrode which does not carry the current to be rectified, amplified or switched, e.g. three-terminal devices
- H01L29/66409—Unipolar field-effect transistors
- H01L29/66477—Unipolar field-effect transistors with an insulated gate, i.e. MISFET
- H01L29/66787—Unipolar field-effect transistors with an insulated gate, i.e. MISFET with a gate at the side of the channel
- H01L29/66795—Unipolar field-effect transistors with an insulated gate, i.e. MISFET with a gate at the side of the channel with a horizontal current flow in a vertical sidewall of a semiconductor body, e.g. FinFET, MuGFET
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L29/00—Semiconductor devices specially adapted for rectifying, amplifying, oscillating or switching and having potential barriers; Capacitors or resistors having potential barriers, e.g. a PN-junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof ; Multistep manufacturing processes therefor
- H01L29/66—Types of semiconductor device ; Multistep manufacturing processes therefor
- H01L29/68—Types of semiconductor device ; Multistep manufacturing processes therefor controllable by only the electric current supplied, or only the electric potential applied, to an electrode which does not carry the current to be rectified, amplified or switched
- H01L29/76—Unipolar devices, e.g. field effect transistors
- H01L29/772—Field effect transistors
- H01L29/78—Field effect transistors with field effect produced by an insulated gate
- H01L29/7833—Field effect transistors with field effect produced by an insulated gate with lightly doped drain or source extension, e.g. LDD MOSFET's; DDD MOSFET's
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L29/00—Semiconductor devices specially adapted for rectifying, amplifying, oscillating or switching and having potential barriers; Capacitors or resistors having potential barriers, e.g. a PN-junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof ; Multistep manufacturing processes therefor
- H01L29/66—Types of semiconductor device ; Multistep manufacturing processes therefor
- H01L29/68—Types of semiconductor device ; Multistep manufacturing processes therefor controllable by only the electric current supplied, or only the electric potential applied, to an electrode which does not carry the current to be rectified, amplified or switched
- H01L29/76—Unipolar devices, e.g. field effect transistors
- H01L29/772—Field effect transistors
- H01L29/78—Field effect transistors with field effect produced by an insulated gate
- H01L29/7842—Field effect transistors with field effect produced by an insulated gate means for exerting mechanical stress on the crystal lattice of the channel region, e.g. using a flexible substrate
- H01L29/7848—Field effect transistors with field effect produced by an insulated gate means for exerting mechanical stress on the crystal lattice of the channel region, e.g. using a flexible substrate the means being located in the source/drain region, e.g. SiGe source and drain
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L29/00—Semiconductor devices specially adapted for rectifying, amplifying, oscillating or switching and having potential barriers; Capacitors or resistors having potential barriers, e.g. a PN-junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof ; Multistep manufacturing processes therefor
- H01L29/66—Types of semiconductor device ; Multistep manufacturing processes therefor
- H01L29/68—Types of semiconductor device ; Multistep manufacturing processes therefor controllable by only the electric current supplied, or only the electric potential applied, to an electrode which does not carry the current to be rectified, amplified or switched
- H01L29/76—Unipolar devices, e.g. field effect transistors
- H01L29/772—Field effect transistors
- H01L29/78—Field effect transistors with field effect produced by an insulated gate
- H01L29/785—Field effect transistors with field effect produced by an insulated gate having a channel with a horizontal current flow in a vertical sidewall of a semiconductor body, e.g. FinFET, MuGFET
- H01L29/7851—Field effect transistors with field effect produced by an insulated gate having a channel with a horizontal current flow in a vertical sidewall of a semiconductor body, e.g. FinFET, MuGFET with the body tied to the substrate
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/70—Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
- H01L21/71—Manufacture of specific parts of devices defined in group H01L21/70
- H01L21/768—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics
- H01L21/76838—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics characterised by the formation and the after-treatment of the conductors
- H01L21/76841—Barrier, adhesion or liner layers
- H01L21/76843—Barrier, adhesion or liner layers formed in openings in a dielectric
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/70—Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
- H01L21/71—Manufacture of specific parts of devices defined in group H01L21/70
- H01L21/768—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics
- H01L21/76838—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics characterised by the formation and the after-treatment of the conductors
- H01L21/76841—Barrier, adhesion or liner layers
- H01L21/76853—Barrier, adhesion or liner layers characterized by particular after-treatment steps
- H01L21/76855—After-treatment introducing at least one additional element into the layer
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/70—Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
- H01L21/77—Manufacture or treatment of devices consisting of a plurality of solid state components or integrated circuits formed in, or on, a common substrate
- H01L21/78—Manufacture or treatment of devices consisting of a plurality of solid state components or integrated circuits formed in, or on, a common substrate with subsequent division of the substrate into plural individual devices
- H01L21/82—Manufacture or treatment of devices consisting of a plurality of solid state components or integrated circuits formed in, or on, a common substrate with subsequent division of the substrate into plural individual devices to produce devices, e.g. integrated circuits, each consisting of a plurality of components
- H01L21/822—Manufacture or treatment of devices consisting of a plurality of solid state components or integrated circuits formed in, or on, a common substrate with subsequent division of the substrate into plural individual devices to produce devices, e.g. integrated circuits, each consisting of a plurality of components the substrate being a semiconductor, using silicon technology
- H01L21/8232—Field-effect technology
- H01L21/8234—MIS technology, i.e. integration processes of field effect transistors of the conductor-insulator-semiconductor type
- H01L21/8238—Complementary field-effect transistors, e.g. CMOS
- H01L21/823814—Complementary field-effect transistors, e.g. CMOS with a particular manufacturing method of the source or drain structures, e.g. specific source or drain implants or silicided source or drain structures or raised source or drain structures
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L23/00—Details of semiconductor or other solid state devices
- H01L23/48—Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor
- H01L23/482—Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor consisting of lead-in layers inseparably applied to the semiconductor body
- H01L23/485—Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor consisting of lead-in layers inseparably applied to the semiconductor body consisting of layered constructions comprising conductive layers and insulating layers, e.g. planar contacts
Definitions
- Semiconductor devices are used in a variety of electronic applications, such as, for example, personal computers, cell phones, digital cameras, and other electronic equipment. Semiconductor devices are typically fabricated by sequentially depositing insulating or dielectric layers, conductive layers, and semiconductor layers of material over a semiconductor substrate, and patterning the various material layers using lithography to form circuit components and elements thereon.
- FIG. 1 is a perspective view of a fin field effect transistor (“finFET”) device in accordance with some embodiments.
- finFET fin field effect transistor
- FIGS. 2-5 are cross-sectional views of intermediate stages in the manufacture of a finFET device in accordance with some embodiments.
- FIGS. 6A and 6B are cross-sectional views of intermediate stages in the manufacture of a finFET device in accordance with some embodiments.
- FIGS. 7A, 7B and 7C are cross-sectional views of intermediate stages in the manufacture of a finFET device in accordance with some embodiments.
- FIGS. 8A, 8B and 8C are cross-sectional views of intermediate stages in the manufacture of a finFET device in accordance with some embodiments.
- FIGS. 9A, 9B and 9C are cross-sectional views of intermediate stages in the manufacture of a finFET device in accordance with some embodiments.
- FIGS. 10A, 10B and 10C are cross-sectional views of intermediate stages in the manufacture of a finFET device in accordance with some embodiments.
- FIGS. 11A, 11B and 11C are cross-sectional views of intermediate stages in the manufacture of a finFET device in accordance with some embodiments.
- FIGS. 12A and 12B are cross-sectional views of intermediate stages in the manufacture of a finFET device in accordance with some embodiments.
- FIGS. 13A and 13B are cross-sectional views of intermediate stages in the manufacture of a finFET device in accordance with some embodiments.
- FIGS. 14A and 14B are cross-sectional views of intermediate stages in the manufacture of a finFET device in accordance with some embodiments.
- FIGS. 15A, 15B and 15C are cross-sectional views of intermediate stages in the manufacture of a finFET device in accordance with some embodiments.
- FIG. 16 is a cross-sectional view of an intermediate stage in the manufacture of a finFET device in accordance with some embodiments.
- FIGS. 17A and 17B are cross-sectional views of intermediate stages in the manufacture of a finFET device in accordance with some embodiments.
- FIGS. 18A and 18B are cross-sectional views of intermediate stages in the manufacture of a finFET device in accordance with some embodiments.
- FIGS. 19A and 19B are cross-sectional views of intermediate stages in the manufacture of a finFET device in accordance with some embodiments.
- FIGS. 20A, 20B and 20C are cross-sectional views of intermediate stages in the manufacture of a finFET device in accordance with some embodiments.
- FIG. 21 is a cross-sectional view of an intermediate stage in the manufacture of a finFET device in accordance with some embodiments.
- FIGS. 22A, 22B and 22C are cross-sectional views of intermediate stages in the manufacture of a finFET device in accordance with some embodiments.
- FIGS. 23A, 23B and 23C are cross-sectional views of intermediate stages in the manufacture of a finFET device in accordance with some embodiments.
- FIGS. 24A, 24B and 24C are cross-sectional views of intermediate stages in the manufacture of a finFET device in accordance with some embodiments.
- FIGS. 25A and 25B are cross-sectional views of intermediate stages in the manufacture of a finFET device in accordance with some embodiments.
- FIGS. 26A and 26B are cross-sectional views of intermediate stages in the manufacture of a finFET device in accordance with some embodiments.
- FIGS. 27A and 27B are cross-sectional views of intermediate stages in the manufacture of a finFET device in accordance with some embodiments.
- FIGS. 28A and 28B are cross-sectional views of intermediate stages in the manufacture of a finFET device in accordance with some embodiments.
- FIGS. 29A and 29B are cross-sectional views of intermediate stages in the manufacture of a finFET device in accordance with some embodiments.
- FIGS. 30A and 30B are cross-sectional views of intermediate stages in the manufacture of a finFET device in accordance with some embodiments.
- FIGS. 31A and 31B are cross-sectional views of intermediate stages in the manufacture of a finFET device in accordance with some embodiments.
- FIGS. 32A and 32B are cross-sectional views of intermediate stages in the manufacture of a finFET device in accordance with some embodiments.
- FIGS. 33A and 33B are cross-sectional views of intermediate stages in the manufacture of a finFET device in accordance with some embodiments.
- FIG. 34 is a chart illustrating a concentration of germanium in a source/drain region in accordance with some embodiments.
- first and second features are formed in direct contact
- additional features may be formed between the first and second features, such that the first and second features may not be in direct contact
- present disclosure may repeat reference numerals and/or letters in the various examples. This repetition is for the purpose of simplicity and clarity and does not in itself dictate a relationship between the various embodiments and/or configurations discussed.
- spatially relative terms such as “beneath,” “below,” “lower,” “above,” “upper” and the like, may be used herein for ease of description to describe one element or feature's relationship to another element(s) or feature(s) as illustrated in the figures.
- the spatially relative terms are intended to encompass different orientations of the device in use or operation in addition to the orientation depicted in the figures.
- the apparatus may be otherwise oriented (rotated 90 degrees or at other orientations) and the spatially relative descriptors used herein may likewise be interpreted accordingly.
- a fin field effect transistor (“finFET”) device with improved source/drain contact regions is provided in accordance with some embodiments.
- FIG. 1 illustrates an example of a fin field-effect transistor (finFET) 30 in a three-dimensional view.
- the finFET 30 comprises a fin 36 on a substrate 32 .
- the finFET also includes isolation regions 34 over substrate 32 , and the fin 36 protrudes above and from between neighboring isolation regions 34 .
- a gate dielectric 38 is along sidewalls and over a top surface of the fin 36 , and a gate electrode 40 is over the gate dielectric 38 .
- Source/drain regions 42 and 44 are disposed in opposite sides of the fin 36 with respect to the gate dielectric 38 and gate electrode 40 .
- FIG. 1 further illustrates reference cross-sections that are used in later figures.
- Cross-section A-A is across a channel, gate dielectric 38 , and gate electrode 40 of the finFET 30 .
- Cross-section C-C is in a plane that is parallel to cross section A-A and is across fin 36 outside of the channel.
- Cross-section B-B is perpendicular to cross-section A-A and is along a longitudinal axis of the fin 36 and in a direction of, for example, a current flow between the source/drain regions 42 and 44 . Subsequent figures refer to these reference cross-sections for clarity.
- Some embodiments discussed herein are discussed in the context of finFETs formed using a gate-last process. In other embodiments, a gate-first process may be used. Also, some embodiments contemplate aspects used in planar devices, such as planar FETs.
- FIGS. 2 through 34A -B are cross-sectional views of intermediate stages in the manufacturing of finFETs in accordance with an exemplary embodiment.
- FIGS. 2 through 5 illustrate reference cross-section A-A illustrated in FIG. 1 , except for multiple finFETs.
- FIGS. 6 through 15C, 17A through 20D, and 22A through 24A -B figures ending with an “A” designation are illustrated along a similar cross-section A-A; figures ending with a “B” designation are illustrated along a similar cross-section B-B; and figures ending with a “C” designation are illustrated along a similar cross-section C-C.
- FIGS. 16 and 21 are illustrated along a similar cross section C-C.
- FIG. 2 illustrates a substrate 50 .
- Substrate 50 may be a semiconductor substrate, such as a bulk semiconductor, a semiconductor-on-insulator (SOI) substrate, or the like, which may be doped (e.g., with a p-type or an n-type dopant) or undoped.
- the substrate 50 may be a wafer, such as a silicon wafer.
- SOI substrate comprises a layer of a semiconductor material formed on an insulator layer.
- the insulator layer may be, for example, a buried oxide (BOX) layer, a silicon oxide layer, or the like.
- the insulator layer is provided on a substrate, typically a silicon or glass substrate.
- the semiconductor material of the substrate 50 may include silicon; germanium; a compound semiconductor including silicon carbide, gallium arsenic, gallium phosphide, indium phosphide, indium arsenide, and/or indium antimonide; an alloy semiconductor including SiGe, GaAsP, AlinAs, AlGaAs, GalnAs, GaInP, and/or GaInAsP; or combinations thereof.
- the substrate 50 has a first region 100 A and a second region 100 B.
- the first region 100 A can be for forming n-type devices, such as NMOS transistors, such as n-type finFETs.
- the second region 100 B can be for forming p-type devices, such as PMOS transistors, such as p-type finFETs.
- FIG. 2 also shows the forming of mask 53 over substrate 50 .
- mask 53 may be used in a subsequent etching step to pattern substrate 50 (See FIG. 3 ).
- mask 53 may include first mask layer 53 A and second mask layer 53 B.
- Mask layer 53 A may be a hard mask layer, such as silicon nitride or the like, and may be formed using any suitable process, such as a deposition, atomic layer deposition (ALD) or physical vapor deposition (PVD).
- ALD atomic layer deposition
- PVD physical vapor deposition
- Mask layer 53 A may be used to prevent or minimize an etching of substrate 50 underlying mask layer 53 A in the subsequent etch step (See FIG. 3 ).
- Mask layer 53 B may comprise photoresist, and in some embodiments may be used to pattern mask layer 53 A for use in the subsequent etching step discussed above.
- Mask layer 53 B can be formed by using a spin-on technique and can be patterned using acceptable photolithography techniques. In some embodiments, three or more masks 53 may be used.
- the masks 53 A and 53 B may be patterned using a multiple-patterning process, such as a self-aligned double patterning (SADP) process, a self-aligned quadruple patterning (SAQP) process, or the like, that allows for forming features having a reduced critical dimension (CD) and pitch.
- SADP self-aligned double patterning
- SAQP self-aligned quadruple patterning
- one or more additional mask layers, one or more mandrel layers, and one or more spacer layers may be formed over the mask 53 .
- the one or more additional mask layers, the one or more mandrel layers, and the one or more spacer layers may be patterned to form desired patterns, which are transferred to the mask 53 .
- the insulation material may be an oxide, such as silicon oxide, a nitride, the like, or a combination thereof, and may be formed by a high density plasma chemical vapor deposition (HDP-CVD), a flowable CVD (FCVD) (e.g., a CVD-based material deposition in a remote plasma system and post curing to make it convert to another material, such as an oxide), the like, or a combination thereof.
- HDP-CVD high density plasma chemical vapor deposition
- FCVD flowable CVD
- Other insulation materials formed by any acceptable process may be used.
- isolation regions 54 may include a conformal liner (not illustrated) formed on sidewalls and a bottom surface of trenches 55 (see FIG. 3 ) prior to the filling of trenches 55 with an insulation material of isolation regions 54 .
- the liner may comprise a semiconductor (e.g., silicon) nitride, a semiconductor (e.g., silicon) oxide, a thermal semiconductor (e.g., silicon) oxide, a semiconductor (e.g., silicon) oxynitride, a polymer dielectric, combinations thereof, and the like.
- the formation of the liner may include any suitable method, such as, ALD, CVD, high density plasma (HDP) CVD, PVD, and the like.
- the liner may prevent (or at least reduce) the diffusion of semiconductor material from semiconductor strips 52 (e.g., Si and/or Ge) into the surrounding isolation regions 54 during the annealing of isolation regions 54 .
- An anneal process may be performed once the insulation material is formed.
- the insulation material is silicon oxide formed by a FCVD process.
- the insulating material may be referred to as isolation regions 54 .
- a planarization process such as a chemical mechanical polish (CMP) may remove any excess insulation material and form top surfaces of the isolation regions 54 and top surfaces of the semiconductor strips 52 that are coplanar.
- the CMP may also remove mask 53 .
- mask 53 may be removed using a wet cleaning process.
- FIG. 5 illustrates the recessing of the isolation regions 54 to form Shallow Trench Isolation (STI) regions 54 .
- the isolation regions 54 are recessed such that fins 56 in the first region 100 A and in the second region 100 B protrude from between neighboring isolation regions 54 .
- the top surfaces of the isolation regions 54 may have a flat surface as illustrated, a convex surface, a concave surface (such as dishing), or a combination thereof.
- the top surfaces of the isolation regions 54 may be formed flat, convex, and/or concave by an appropriate etch.
- the isolation regions 54 may be recessed using an acceptable etching process, such as one that is selective to the material of the isolation regions 54 . For example, a chemical oxide removal using a CERTAS® etch or an Applied Materials SICONI tool or dilute hydrofluoric (dHF) acid may be used.
- a dielectric layer can be formed over a top surface of the substrate 50 ; trenches can be etched through the dielectric layer; homoepitaxial structures can be epitaxially grown in the trenches; and the dielectric layer can be recessed such that the homoepitaxial structures protrude from the dielectric layer to form fins.
- heteroepitaxial structures can be used for the fins.
- the semiconductor strips 52 in FIG. 4 can be recessed, and a material different from the semiconductor strips 52 may be epitaxially grown in their place.
- a dielectric layer can be formed over a top surface of the substrate 50 ; trenches can be etched through the dielectric layer; heteroepitaxial structures can be epitaxially grown in the trenches using a material different from the substrate 50 ; and the dielectric layer can be recessed such that the heteroepitaxial structures protrude from the dielectric layer to form fins 56 .
- the grown materials may be in situ doped during growth, which may obviate prior and subsequent implantations although in situ and implantation doping may be used together. Still further, it may be advantageous to epitaxially grow a material in an NMOS region different from the material in a PMOS region.
- the fins 56 may comprise silicon germanium (Si x Ge 1-x , where x can be between approximately 0 and 1), silicon carbide, pure or substantially pure germanium, a III-V compound semiconductor, a II-VI compound semiconductor, or the like.
- the available materials for forming III-V compound semiconductor include, but are not limited to, InAs, AlAs, GaAs, InP, GaN, InGaAs, InAlAs, GaSb, AlSb, AlP, GaP, and the like.
- a dummy dielectric layer 58 is formed on the fins 56 .
- the dummy dielectric layer 58 may be, for example, silicon oxide, silicon nitride, a combination thereof, or the like, and may be deposited (using, for example, CVD, PVD, or the like) or thermally grown (for example, using thermal oxidation or the like) according to acceptable techniques.
- a dummy gate layer 60 is formed over the dummy dielectric layer 58 , and a mask layer 62 is formed over the dummy gate layer 60 .
- the dummy gate layer 60 may be deposited over the dummy dielectric layer 58 and then planarized, such as by a CMP.
- the mask layer 62 may be deposited over the dummy gate layer 60 .
- the dummy gate layer 60 may be made of, for example, polysilicon, although other materials that have a high etching selectivity from the etching of isolation regions 54 may also be used.
- the mask layer 62 may include, for example, silicon nitride or the like.
- a single dummy gate layer 60 and a single mask layer 62 are formed across the first region 100 A and the second region 100 B.
- separate dummy gate layers may be formed in the first region 100 A and the second region 100 B and separate mask layers may be formed in the first region 100 A and the second region 100 B.
- the mask layer 62 may be patterned using acceptable photolithography and etching techniques to form mask 72 in the first region 100 A and mask 78 in the second region 100 B.
- the pattern of the masks 72 and 78 then may be transferred to the dummy gate layer 60 by an acceptable etching technique to form dummy gates 70 in the first region 100 A and dummy gates 76 in the second region 100 B.
- the pattern of masks 72 and 78 may similarly be transferred to dummy dielectric layer 58 .
- the dummy gates 70 and 76 cover respective channel regions of the fins 56 .
- the dummy gates 70 and 76 may also have a lengthwise direction substantially perpendicular to the lengthwise direction of respective epitaxial fins.
- a size of the dummy gates 70 and 76 , and a pitch between dummy gates 70 and 76 may depend on a region of a die in which the dummy gates are formed.
- dummy gates 70 and 76 may have a larger size and a larger pitch when located in an input/output region of a die than when located in a logic region of a die.
- appropriate wells may be formed in the fins 56 , semiconductor strips 52 , and/or substrate 50 .
- a P well may be formed in the first region 100 A
- an N well may be formed in the second region 100 B.
- the different implant steps for the different regions 100 A and 100 B may be achieved using a photoresist or other masks (not shown).
- a photoresist is formed over the fins 56 and the isolation regions 54 in the second region 100 B.
- the photoresist is patterned to expose the second region 100 B of the substrate 50 , such as a PMOS region.
- the photoresist can be formed by using a spin-on technique and can be patterned using acceptable photolithography techniques.
- an n-type impurity implant is performed in the second region 100 B, and the photoresist may act as a mask to substantially prevent n-type impurities from being implanted into the first region 100 A, such as an NMOS region.
- the n-type impurities may be phosphorus, arsenic, or the like implanted in the first region to a concentration of equal to or less than 10 18 cm ⁇ 3 , such as in a range from about 10 17 cm ⁇ 3 to about 10 18 cm ⁇ 3 .
- the photoresist is removed, such as by an acceptable ashing process.
- a photoresist is formed over the fins 56 and the isolation regions 54 in the second region 100 B.
- the photoresist is patterned to expose the first region 100 A of the substrate 50 , such as the NMOS region.
- the photoresist can be formed by using a spin-on technique and can be patterned using acceptable photolithography techniques.
- a p-type impurity implant may be performed in the first region 100 A, and the photoresist may act as a mask to substantially prevent p-type impurities from being implanted into the second region, such as the PMOS region.
- the p-type impurities may be boron, BF 2 , or the like implanted in the first region to a concentration of equal to or less than 10 18 cm ⁇ 3 , such as in a range from about 10 17 cm ⁇ 3 to about 10 18 cm ⁇ 3 .
- the photoresist may be removed, such as by an acceptable ashing process.
- an anneal may be performed to activate the p-type and n-type impurities that were implanted.
- the implantations may form a p-well in the first region 100 A, e.g., the NMOS region, and an n-well in the second region 100 B, e.g., the PMOS region.
- the grown materials of epitaxial fins may be in situ doped during growth, which may obviate the implantations, although in situ and implantation doping may be used together.
- a first gate spacer 80 is formed on exposed surfaces of respective dummy gates 70 and 76 ( FIGS. 8A and 8B ) and/or dummy dielectric layer 58 over fins 56 ( FIG. 8C ). Any suitable methods of forming gate spacers 80 may be used. In some embodiments, a deposition (such as CVD, ALD or the like) may be used form the first gate spacer 80 . In some embodiments, as shown in FIG. 8A , first gate spacer may have a thickness T 1 of about 30 ⁇ . First gate spacer 80 may comprise any suitable material. In some embodiments, first gate spacer may comprise SiOCN.
- implants for lightly doped source/drain (LDD) regions 130 and 79 may be performed. Similar to the implants discussed above in FIGS. 7A, 7B and 7C , a mask (not shown), such as a photoresist, may be formed over the first region 100 A, e.g., NMOS region, while exposing the second region 100 B, e.g., PMOS region, and p-type impurities may be implanted into the exposed fins 56 in the second region 100 B to created LDD regions 79 . The mask may then be removed.
- a mask such as a photoresist
- a mask (not shown), such as a photoresist, may be formed over the second region 100 B while exposing the first region 100 A, and n-type impurities may be implanted into the exposed fins 56 in the first region 100 A to create LDD regions 133 .
- the mask may then be removed.
- the n-type impurities may be the any of the n-type impurities previously discussed, and the p-type impurities may be the any of the p-type impurities previously discussed.
- the LDD regions 133 and 79 may each have a concentration of impurities of from about 10 15 cm ⁇ 3 to about 10 16 cm ⁇ 3 .
- An anneal may be used to activate the implanted impurities.
- second gate spacer 83 may be formed over first gate spacer 80 . Any suitable methods of forming second gate spacer 83 may be used. In some embodiments, a deposition (such as ALD, CVD, or the like) may be used to form second gate spacer 83 . Any suitable material may be used to form second gate spacer 83 . In some embodiments, second gate spacer 83 may comprise SiOCN. As shown in FIG. 10A , in some embodiments, second gate spacer 83 may have a thickness T 2 of about 30 ⁇ . After second gate spacer 83 is formed, third gate spacer 85 is formed over second gate spacers 83 .
- third gate spacer 85 Any suitable methods of forming third gate spacer 85 may be used.
- a deposition such as ALD, CVD, or the like may be used form third gate spacers 85 .
- Any suitable material may be used to form third gate spacer 85 .
- third gate spacer 85 may comprise SiN.
- Third gate spacer 85 may have a thickness T 3 of about 40 ⁇ in some embodiments, as shown in FIG. 10A . More or less spacers may be formed in some embodiments.
- a patterning process is performed to remove excess sections of first gate spacer 80 , second gate spacer 83 and third gate spacer 85 .
- Any acceptable patterning process may be used.
- a photoresist may be deposited (not shown) and patterned using acceptable lithograph techniques, where openings in the photo resist expose sections of first gate spacer 80 , second gate spacer 83 and third gate spacer 85 to be removed.
- An etching process may be performed using the photoresist as a mask. The etching process may be anisotropic. After the etching, sections of first gate spacer 80 , second gate spacer 83 and third gate spacer 85 over LDD regions and over isolation regions 54 may be removed. The resulting structure is depicted in FIGS. 11A-C .
- FIGS. 12A-C through 21 depict the formation of epitaxial source/drain regions 82 and 84 in first region 100 A and second region 100 B (See FIGS. 15A-C , 16 , 20 A-C and 21 depicting epitaxial source/drain regions 82 and 84 ).
- epitaxial source/drain regions 82 in first region 100 A may be formed before epitaxial source/drain regions 84 are formed in second region 100 B. It is also possible to form epitaxial source/drain regions 84 in second region 100 B before forming epitaxial source/drain regions 82 in first region 100 A.
- FIGS. 12A-C through 16 depict the formation of an epitaxial source/drain region 82 in first region 100 A.
- the second region 100 B e.g., the PMOS region may be masked (not shown).
- source/drain regions of the fins 56 in the first region 100 A are etched to form openings 35 .
- the etching may be performed in a manner that an opening 35 is formed between neighboring dummy gates 70 . Any acceptable etching process may be used.
- a plurality of etching processes may be performed to form openings 35 in substrate 50 .
- an isotropic etch may be performed first.
- the isotropic etch may be a dry etch, wherein the etching gas may be selected from CF 4 , C 1 2 , NF 3 , SF 6 , and combinations thereof.
- An initial depth D 1 of openings 35 may be between about 150 ⁇ and about 500 ⁇ , after the isotropic etch, for example.
- a wet etch may be performed to expand openings 35 .
- the wet etching may be performed, for example, using Tetra-Methyl Ammonium Hydroxide (TMAH), a potassium hydroxide (KOH) solution, or the like.
- TMAH Tetra-Methyl Ammonium Hydroxide
- KOH potassium hydroxide
- the TMAH solution has a concentration of between about 1 percent and about 30 percent.
- the temperature of the TMAH may be between about 20° C. and about 100° C.
- facets may be formed in openings 35 , which facets include (111) planes of substrate 50 .
- depth D 1 of openings 35 may be between about 300 ⁇ and about 800 ⁇ , for example.
- the resulting structure is shown in FIGS. 12A-B .
- a pre-clean may be performed, for example, using an HF-based gas or a SiCoNi-based gas.
- the pre-clean may remove any undesirable silicon oxide that is formed as a result of the nature oxidation of the exposed surfaces in openings 35 .
- a high-temperature baking is performed.
- the baking step is skipped.
- the high-temperature baking may be performed with or without the presence of HCl gas.
- the baking temperature may be between about 700° C. and about 900° C.
- the pressure of baking may be between about 10 torr and about 200 torr.
- the baking duration may be between about 30 seconds and about 4 minutes, for example.
- the high-temperature baking may also remove the native oxide on the exposed surfaces of substrate 50 , which exposed surfaces are in openings 35 .
- the epitaxy layers 39 may include any acceptable material, such as any material that is appropriate for n-type finFETs.
- the epitaxial source/drain regions 82 may include silicon, SiC, SiCP, SiP, or the like.
- the temperature of the epitaxy may be between about 600° C. and about 900° C.
- an etching gas is added to promote the selective growth on the exposed surfaces of substrate 50 , but not on dielectrics such as gate spacers 80 , 83 , and 85 and mask 72 .
- the etching gas may include H 2 , HCl, SiCl 2 , GeCl 2 , or the like.
- the pressure of the process gases may be between about 10 torr and about 200 torr.
- the resulting thickness T 4 of epitaxy layers 39 may be between about 10 ⁇ and about 200 ⁇ , for example.
- n-type impurities may be doped while the growth proceeds.
- the impurity concentration of n-type impurities such as phosphorous in epitaxy layers 39 is lower than about 1E21/cm 3 , and may be between about 1E18/cm 3 and about 1E22/cm 3 .
- no n-type impurity is added during the epitaxy of layers 39 .
- epitaxy layers 45 are grown over epitaxy layers 39 through an epitaxy process.
- Epitaxy layers 45 may have a composition (the elements contained therein and the percentages of the elements) different from the composition of epitaxy layers 39 .
- the process conditions for forming epitaxy layers 45 may be similar to the process conditions for forming epitaxy layers 39 , except that the ratios of process gases are adjusted.
- an n-type impurity such as phosphorous may be in-situ doped with the proceeding of the pitaxy.
- the n-type impurity concentration in epitaxy layers 45 may be higher than the n-type impurity concentration in epitaxy layers 39 .
- the n-type impurity concentration in epitaxy layers 45 is between about 1E20/cm 3 and about 8E20/cm 3 .
- Epitaxy layers 45 may also include a lower layer and an upper layer with different material compositions.
- FIG. 14B schematically illustrates dashed lines 43 to mark the interface between the upper and the lower layer of epitaxy layers 45 .
- epitaxy layers 45 may have a substantially uniform material composition throughout epitaxy layers 45 .
- capping layers 47 are formed through epitaxy, as shown in FIGS. 15A-B .
- Capping layers 47 may have a composition (including the elements contained therein and the percentages of the elements) different from the composition of epitaxy layers 45 .
- Capping layers 47 may have a thickness T 5 of about 10 ⁇ to about 200 ⁇ in some embodiments.
- an n-type impurity such as phosphorous may be in-situ doped with the proceeding of the epitaxy process.
- the concentration of the n-type impurity in capping layers 47 is higher than the n-type impurity concentration in epitaxy layers 45 and 39 .
- the growth of epitaxy layers 39 , 45 , and 47 may be in-situ performed in a same chamber, with no vacuum break therein.
- Epitaxial source/drain regions 82 in region 100 A may include epitaxy layers 39 , epitaxy layers 45 , and capping layers 47 .
- FIGS. 15A-C depict embodiments of epitaxial source/drain regions 82 in which each source/drain region 82 is physically separate from other source/drain regions 82 .
- two or more adjacent source/drain regions 82 may be merged.
- An embodiment of a finFET having merged source/drain regions is depicted in FIG. 16 , which is taken along the C-C cross-section of FIG. 1 .
- two adjacent source/drain regions 82 are merged.
- more than two adjacent source/drain regions 82 may be merged.
- FIGS. 17A-B through 21 depict the formation of epitaxial source/drain regions 84 in second region 100 B.
- the first region 100 A e.g., the NMOS region may be masked (not shown).
- source/drain regions of the epitaxial fins in the second region 100 B are etched to form openings 23 .
- the etching may be performed in a manner that an opening 23 is formed between neighboring dummy gates 76 , as shown in FIG. 17B . Any acceptable etching process may be used.
- an isotropic etch is performed to form openings 23 in substrate 50 .
- the isotropic etch may be a dry etch, wherein the etching gas may be selected from CF 4 , Cl 2 , NF 3 , SF 6 , and combinations thereof.
- Depth D 2 of openings 23 after the isotropic etch may be between about 150 ⁇ and about 500 ⁇ , for example.
- a wet etch may be performed to expand openings 23 .
- the wet etching may be performed, for example, using Tetra-Methyl Ammonium Hydroxide (TMAH), a potassium hydroxide (KOH) solution, or the like.
- TMAH Tetra-Methyl Ammonium Hydroxide
- KOH potassium hydroxide
- the TMAH solution has a concentration of between about 1 percent and about 30 percent.
- the temperature of the TMAH may be between about 20° C. and about 100° C.
- facets may be formed in openings 23 , which facets include (111) planes of substrate 50 .
- depth D 2 of opening 23 may be between about 300 ⁇ and about 800 ⁇ , for example.
- the resulting structure is shown in FIGS. 17A-B .
- FIGS. 18A-B illustrates the formation of epitaxy layers 51 .
- a pre-clean may be performed, for example, using an HF-based gas or a SiCoNi-based gas.
- the pre-clean may remove any undesirable silicon oxide that is formed as a result of the nature oxidation of the exposed surfaces in openings 35 .
- a high-temperature baking is performed.
- the baking step is skipped.
- the high-temperature baking may be performed with or without the presence of HCl gas.
- the baking temperature may be between about 700° C. and about 900° C.
- the pressure of baking may be between about 10 torr and about 200 torr.
- the baking duration may be between about 30 seconds and about 4 minutes, for example.
- the high-temperature baking may also remove the native oxide on the exposed surfaces of substrate 50 , which exposed surfaces are in openings 23 .
- a semiconductor material such as silicon germanium (SiGe) is epitaxially grown in openings 23 through Selective Epitaxial Growth (SEG), forming epitaxy layers 51 .
- SiGe layers 51 are also referred to as SiGe layers 51 .
- the process gases may include H 2 , N 2 , dichloro-silane (DCS), SiH 4 , GeH 4 , and/or the like.
- the temperature of the epitaxy may be between about 600° C. and about 900° C.
- an etching gas is added to promote the selective growth on the exposed surfaces of substrate 50 , but not on dielectrics such as gate spacers 80 , 83 and 85 and mask 78 .
- the pressure of the process gases may be between about 10 torr and about 200 torr.
- the resulting thickness T 7 of SiGe layers 51 may be between about 100 ⁇ and about 400 ⁇ , for example.
- desired p-type impurities may be doped while the growth proceeds.
- B 2 H 6 may be included in the process gases.
- the impurity concentration of p-type impurities such as boron in epitaxy layers 51 is lower than about 1E19/cm 3 , and may be between about 1E18/cm 3 and about 1E20/cm 3 .
- no p-type impurity is added during the epitaxy of layers 51 .
- Epitaxy layers 51 may have a first germanium atomic percentage between about 10 percent and about 30 percent, for example, although different germanium percentages may also be used.
- epitaxy layers 57 are grown through an epitaxy.
- Epitaxy layers 57 may have a composition (the elements contained therein and the percentages of the elements) different from the composition of epitaxy layers 51 .
- epitaxy layers 57 are SiGe layers, which have a germanium percentage higher than the germanium percentage in epitaxy layers 51 .
- epitaxy layers 57 may have a second germanium atomic percentage between about 30 percent and about 60 percent.
- the process conditions for forming epitaxy layers 57 may be similar to the process conditions for forming epitaxy layers 51 , except that the ratios of silicon containing gases and germanium containing gases are adjusted.
- a p-type impurity such as boron may be in-situ doped with the proceeding of the epitaxy.
- the p-type impurity concentration in epitaxy layers 57 may be higher than the p-type impurity concentration in epitaxy layers 51 .
- the p-type impurity concentration in epitaxy layers 57 is between about 1E20/cm 3 and about 8E20/cm 3 .
- Epitaxy layers 57 may also include a lower layer and an upper layer with different germanium percentages, wherein each of the lower layer and the upper layer has a substantially uniform germanium percentage.
- FIG. 19B schematically illustrate dashed lines 63 to mark the interface between the upper and the lower layer of epitaxy layers 57 .
- the germanium percentage in the upper layer may be higher than the germanium percentage in the lower layer.
- the germanium percentage in the upper layer may be greater than about 45 percent, and the germanium percentage difference in the upper layer and the lower layer may be greater than about 10 percent in some embodiments.
- the germanium percentage in each of epitaxy layers 51 and 57 , is substantially uniform. In alternative embodiments, either one or both of epitaxy layers 51 and 57 has a gradually and continuously changed germanium percentage. During the respective epitaxy, the flow rate of the germanium-containing precursor (such as GeH 4 ) may be gradually and continuously increased. In these embodiments, in the layer in which the germanium percentage gradually changes, the lower portions of the layer have germanium percentages lower than the germanium percentages of the upper layers.
- capping layers 71 are formed through an epitaxy process, as shown in FIGS. 20A-C .
- Capping layers 71 may have a composition (including the elements contained therein and the percentages of the elements) different from the composition of epitaxy layers 57 .
- Capping layers 71 may also be SiGe layers, with the germanium concentration in capping layers 71 lower than the germanium concentration in epitaxy layers 57 .
- the top portion of epitaxy layer 57 that is in contact with capping layer 71 may have the highest germanium percentage in all portions of epitaxy layers 51 , 57 and capping layer 71 .
- Capping layers 71 may have a thickness T 7 of about 10 ⁇ to about 200 ⁇ in some embodiments.
- a p-type impurity such as boron may be in-situ doped with the proceeding of the epitaxy.
- the concentration of the p-type impurity in capping layers 71 is higher than the p-type impurity concentration in epitaxy layers 57 and 51 .
- a ratio of the p-type impurity concentration in capping layers 71 to the p-type impurity concentration in epitaxy layers 57 is greater than about 10.
- a ratio of the p-type impurity concentration in capping layer 71 to the p-type impurity concentration in epitaxy layer 57 may also be between about 5 and about 15.
- the p-type impurity concentration in capping layer 71 is between about 1E21 and about 8E21/cm 3 .
- the growth of epitaxy layers 51 , 57 , and capping layers 71 may be in-situ performed in a same chamber, with no vacuum break therein.
- epitaxial source/drain regions 84 include epitaxy layers 51 and 57 and capping layers 71 .
- FIGS. 20A-C depict embodiments of epitaxial source/drain regions 84 in which each source/drain region 84 is physically separate from other source/drain regions 84 .
- two or more adjacent source/drain regions 84 may be merged.
- An embodiment of a finFET having merged source/drain regions 84 is depicted in FIG. 21 , which is taken along the C-C cross-section of FIG. 1 .
- two adjacent source/drain regions 84 are merged.
- more than two adjacent source/drain regions 84 may be merged.
- an etch stop layer 87 and an intermediate layer dielectric (ILD) 88 are deposited over the structure illustrated in FIGS. 12A-C through 21 .
- the ILD 88 is a flowable film formed by a flowable CVD.
- the ILD 88 is formed of a dielectric material such as Phospho-Silicate Glass (PSG), Boro-Silicate Glass (BSG), Boron-Doped Phospho-Silicate Glass (BPSG), undoped Silicate Glass (USG), or the like, and may be deposited by any suitable method, such as CVD, or PECVD.
- the etch stop layer 87 may be formed of any suitable material.
- the etch stop layer 87 is formed of silicon nitride or the like, and may be deposited by any suitable method, such as ALD, CVD, PECVD, or the like.
- a planarization process such as a CMP, may be performed to level the top surface of ILD 88 with the top surfaces of the dummy gates 70 and 76 .
- a planarization process may be performed to level the top surface of ILD 88 with the top surfaces of the dummy gates 70 and 76 .
- the CMP may remove the masks 72 and 78 , or portions thereof, on the dummy gates 70 and 76 .
- FIGS. 24A-C remaining portions of masks 72 and 78 and the dummy gates 70 and 76 are removed in an etching step(s), so that recesses 90 are formed.
- Each recess 90 exposes a channel region of a respective fin 56 .
- Each channel region is disposed between neighboring pairs of epitaxial source/drain regions 82 and 84 .
- the dummy dielectric layer 58 may be used as an etch stop layer when the dummy gates 70 and 76 are etched. The dummy dielectric layer 58 may then be removed after the removal of the dummy gates 70 and 76 .
- gate dielectric layers 92 and 96 and gate electrodes 94 and 98 are formed for replacement gates.
- Gate dielectric layers 92 and 96 are deposited in recesses 90 , such as on the top surfaces and the sidewalls of the fins 56 and on sidewalls of the gate spacers 80 , and on a top surface of the ILD 88 .
- gate dielectric layers 92 and 96 comprise silicon oxide, silicon nitride, or multilayers thereof.
- gate dielectric layers 92 and 96 include a high-k dielectric material, and in these embodiments, gate dielectric layers 92 and 96 may have a k value greater than about 7.0, and may include a metal oxide or a silicate of Hf, Al, Zr, La, Mg, Ba, Ti, Pb, and combinations thereof.
- the formation methods of gate dielectric layers 92 and 96 may include Molecular-Beam Deposition (MBD), Atomic Layer Deposition (ALD), PECVD, and the like.
- gate electrodes 94 and 98 are deposited over gate dielectric layers 92 and 96 , respectively, and fill the remaining portions of the recesses 90 .
- Gate electrodes 94 and 98 may be made of a metal-containing material such as TiN, TaN, TaC, Co, Ru, Al, W, combinations thereof, or multi-layers thereof.
- a planarization process such as a CMP, may be performed to remove the excess portions of gate dielectric layers 92 and 96 and the material of gate electrodes 94 and 98 , which excess portions are over the top surface of ILD 88 .
- the resulting remaining portions of material of gate electrodes 94 and 98 and gate dielectric layers 92 and 96 thus form replacement gates of the resulting finFETs.
- the formation of the gate dielectric layers 92 and 96 may occur simultaneously such that the gate dielectric layers 92 and 96 are made of the same materials, and the formation of the gate electrodes 94 and 98 may occur simultaneously such that the gate electrodes 94 and 98 are made of the same materials.
- the gate dielectric layers 92 and 96 may be formed by distinct processes, such that the gate dielectric layers 92 and 96 may be made of different materials, and the gate electrodes 94 and 98 may be formed by distinct processes, such that the gate electrodes 94 and 98 may be made of different materials.
- Various masking steps may be used to mask and expose appropriate regions when using distinct processes.
- an etch stop layer 101 and an ILD 100 is deposited over ILD 88 .
- the ILD 100 is a flowable film formed by a flowable CVD.
- the ILD 100 is formed of a dielectric material such as Phospho-Silicate Glass (PSG), Boro-Silicate Glass (BSG), Boron-Doped Phospho-Silicate Glass (BPSG), undoped Silicate Glass (USG), or the like, and may be deposited by any suitable method, such as CVD, or PECVD.
- the etch stop layer 101 may be formed of any suitable material.
- the etch stop layer 101 is formed of silicon nitride or the like, and may be deposited by any suitable method, such as ALD, CVD, PECVD, or the like.
- openings are formed in ILD 100 , etch stop layer 101 and ILD 88 , where the openings expose a section of capping layer 71 in second region 100 B and capping layer 47 in first region 100 A.
- the openings may be formed using any suitable method, such as by depositing a mask (not shown), patterning the mask (for example using acceptable lithography techniques), and performing an etching process through the mask, after which openings have been created in ILD 88 , ILD 100 and etch stop layer 101 as depicted in FIG. 27B .
- sidewalls of the openings may be tapered. In other embodiments, sidewalls of the openings may be substantially perpendicular to a major surface of ILD 100 .
- FIGS. 28A-B through 30 A-B depict the formation of source/drain silicide regions 130 .
- electrical connectors may subsequently be formed to connect to the source/drain regions 82 and 84 (See FIGS. 33A-B ).
- Such electrical connectors may be formed by depositing one or more thin metal layers over source/drain regions 82 and 84 and then performing an anneal. The anneal causes a reaction between the thin metal layers and silicon in the source/drain regions, creating a metal silicide regions in the source/drain regions 82 and 84 .
- the silicidation may be controlled in region 100 B, i.e. the PMOS region, so that the source/drain silicide regions consume the capping layer 71 and land on a region of epitaxy layers 57 that have a highest concentration of germanium.
- the region of epitaxy layers 57 that have a highest concentration of germanium is the interface of epitaxy layers 57 and capping layer 71 .
- source/drain silicide regions in the second region 100 B are formed to consume the capping layers 71 and land at the interface of the capping layers 71 and epitaxy layers 57 . If the source drain metal silicide regions extend past the region with the highest concentration of germanium and into the epitaxy layers 57 , the mobility of the source/drain region 84 may be reduced, SiGe strain in the channel region may be damaged, and increased extrusion (i.e. TiGe extrusion) may occur. Controlling the silicidation to have the source drain silicide regions land at the region of highest germanium concentration may increase mobility in the source/drain regions and increase performance of the finFET device.
- First metal layer 91 is deposited.
- First metal layer 91 may include any suitable material, such as titanium, cobalt, nickel, tungsten, or the like.
- First metal layer 91 may be deposited by any suitable method, such as ALD, CVD, PECVD, or the like.
- First metal layer 91 extends along the top surfaces of ILD 100 and along the sidewalls of the openings created in ILD 100 and ILD 88 .
- First metal layer 91 also extends along the surfaces of capping layers 71 and 47 exposed through the openings in ILD 100 and ILD 88 .
- Second metal layer 93 is deposited over first metal layer 91 .
- Second metal layer 93 may include any suitable material.
- second metal layer 93 may be a nitride of the material that is used for first metal layer 91 .
- first metal layer 91 may comprise titanium
- second metal layer 93 may comprise titanium nitride.
- Second metal layer 93 may be deposited by any suitable method, such as ALD, CVD, or PECVD.
- a thickness T 8 of the first metal layer 91 and the second metal layer 93 combined may be about 50 ⁇ to about 500 ⁇ .
- an anneal 95 is performed on the structure shown in FIGS. 29A-B by raising the temperature of the structure to an annealing temperature.
- the annealing temperature may be about 100° C. to about 2000° C.
- the anneal causes a reaction between silicon of the capping layers 71 and 47 and the metal of the first metal layer 91 and the second metal layer 93 to create metal silicide regions 130 .
- the parameters of the silicidation are controlled so that, in the second region 100 B, the reaction consumes the capping layer 71 , such that the source/drain silicide regions 130 extend through the capping layer 71 to contact, but not extend beyond, the interface of capping layers 71 and epitaxy layers 57 where a concentration of germanium is the highest.
- the deposition time of silicidation is controlled so that the silicidation lands at the interface of capping layers 71 and epitaxy layers 57 .
- metal silicide regions 130 terminate at the region of highest germanium concentration, which in second region 100 B is the interface between capping layer 71 and epitaxy layers 57 , mobility may be increased in the source/drain regions 84 and performance of the finFET device may be improved.
- a conductive material 97 such as tungsten, copper, aluminum, titanium, cobalt, silicon, germanium, and/or the like, is formed in openings of ILD 46 .
- conductive material 97 may be formed using an electroplating process. Conductive material 97 may overflow the openings in ILD 88 and ILD 100 .
- a planarization process may be performed, for example a CMP, to level the top surface of conductive material 97 with the top surface of ILD 100 .
- the remaining conductive material 97 together with first metal layer 91 and second metal layer 93 , form contacts 102 in first region 100 A and contacts 104 in second region 100 B.
- Contacts 102 and 104 are electrically connected to source/drain regions 82 / 84 through metal silicide regions 130 .
- contacts 106 and 108 are formed through ILD 100 .
- openings may be formed in ILD 100 where contacts 106 and 108 will be formed.
- the openings may be formed using acceptable photolithography and etching techniques.
- a liner such as a diffusion barrier layer, an adhesion layer, or the like, and a conductive material are formed in the openings.
- the liner may include titanium, titanium nitride, tantalum, tantalum nitride, or the like.
- the conductive material may be copper, a copper alloy, silver, gold, tungsten, aluminum, nickel, or the like.
- a planarization process such as a CMP, may be performed to remove excess material from a surface of the ILD 100 .
- the remaining liner and conductive material form contacts 106 and 108 in the openings.
- Contact 106 is physically and electrically coupled to the gate electrode 94
- contact 108 is physically and electrically coupled to the gate electrode 98 .
- contacts 102 and 104 are depicted in FIG. 23B in a same cross-section as contacts 106 and 108 , this depiction is for purposes of illustration and in some embodiments contacts 102 , 104 are disposed in different cross-sections from contacts 106 and 108 .
- a chart depicting a concentration of germanium in a source/drain region of a PMOS device is shown in accordance with some embodiments.
- the chart of FIG. 34 has been labeled with numerals from the embodiment depicted in FIGS. 33A-B .
- a concentration of germanium in capping layer 71 may be lowest at a surface of the capping layer 71 that is farthest from substrate 50 , and the concentration of germanium in capping layer 71 may increase to be highest at the surface of capping layer 71 that contacts epitaxy layers 57 .
- a concentration of germanium in epitaxy layers 57 may be highest at the surface of epitaxy layers 57 that contact capping layer 71 .
- the concentration of germanium in epitaxy layers 57 may decrease from the surface of epitaxy layers that contact capping layers 71 to a surface of epitaxy layers 57 that contact epitaxy layers 51 .
- a concentration of germanium in epitaxy layers 51 may be highest at the surface of epitaxy layers 51 that contacts epitaxy layers 57 and decrease to a surface of epitaxy layers 51 that contacts substrate 50 . As shown in FIG.
- the concentration of germanium in epitaxy layers 51 may sharply decrease at the interface of epitaxy layers 51 and epitaxy layers 57 and then more gradually decrease, or even slightly increase, as the interface of epitaxy layers 51 and substrate 50 is approached.
- the concentration of germanium in substrate 50 may be highest at the interface of epitaxy layers 51 and substrate 50 and then decrease to zero.
- a concentration of germanium in capping layer 71 epitaxy layers 57 and epitaxy layers 51 combined, the concentration of germanium is highest at the interface of capping layer 71 and epitaxy layers 57 and the concentration of germanium is lowest at the surface of capping layer 71 that is farthest from substrate 50 .
- a PMOS device having improved performance is provided.
- a metal silicidation process is performed to create metal silicide regions connecting the source/drain regions to a conductive feature.
- the silicidation process is controlled so that the source/drain silicide regions consume a capping layer of the source/drain regions and land on a region of the source/drain regions that have a highest concentration of germanium.
- the region of the source/drain region that has a highest concentration of germanium is the interface of the capping layer and the underlying epitaxial region.
- source/drain silicide regions in a PMOS device are formed to consume the upper capping layer and land at the interface of the capping layer and the underlying epitaxy layers.
- the mobility of the source/drain regions may be reduced, SiGe strain in the channel region may be damaged, and increased extrusion (i.e. TiGe extrusion) may occur.
- Controlling the silicidation to have the source drain silicide regions land at the region of highest germanium concentration may increase mobility in the source/drain regions and increase performance of the finFET device.
- a method of forming fin field effect transistor includes forming a gate stack on a substrate.
- the method also includes etching a plurality of recesses in the substrate, a first recess and a second recess of the plurality of recesses being respectively disposed on opposite sides of the gate stack.
- the method also includes epitaxially growing a source/drain region in each of the plurality of recesses, where each of the source/drain regions includes a capping layer along a top surface of the respective source/drain region, and where a concentration of a first material in each source/drain region is highest at an interface of the capping layer and an underlying epitaxy layer.
- the method also includes depositing a plurality of metal-containing layers overlying and contacting each of the source/drain regions.
- the method also includes performing an anneal, where a metal silicide region is formed in each of the source/drain regions after the anneal, and where each metal silicide region extends through the capping layer and terminates at the surface of the underlying epitaxy layer.
- the method also includes depositing an intermediate layer dielectric (ILD) overlying each of the source/drain regions; and forming a plurality of openings in the ILD layer, wherein each opening in the plurality of openings exposes a source/drain region.
- ILD intermediate layer dielectric
- the method also includes forming an electrical connector in each opening of the plurality of openings, where each electrical connector contacts and is electrically connected to a metal silicide region.
- forming the electrical connector in each opening of the plurality of openings includes performing an electroplating process to deposit tungsten in each opening of the plurality of openings.
- the first material includes germanium
- the capping layer includes germanium.
- afer the anneal each metal silicide region terminates at a location in which the concentration of the first material in the respective source/drain region is highest.
- depositing the plurality of metal-containing layers includes depositing a first metal-containing layer and depositing a second metal-containing layer, where the second metal-containing layer is a nitride of a material of the first metal layer.
- the first metal-containing layer consists of titanium
- the second metal layer consists of titanium nitride.
- a combined thickness of the first metal-containing layer and the second metal layer is about 50 ⁇ to about 500 ⁇ .
- the capping layer includes silicon germanium, and the capping layer has a thickness of about 10 ⁇ to about 200 ⁇ .
- performing the anneal includes heating the source/drain regions to a temperature of about 100° C. to about 2000° C.
- a method in accordance with some embodiments.
- the method includes forming a gate stack on a substrate.
- the method also includes forming two source/drain regions in the substrate, where the two source/drain regions are disposed on opposite sides of the gate stack, and forming the two source/drain regions in the substrate includes: etching two recesses in the substrate; epitaxially growing a first region in each of the two recesses, where the first region includes silicon germanium having a first germanium concentration; epitaxially growing a second region in each of the two recesses over the first region, where the second region includes silicon germanium having a second germanium concentration; and epitaxially growing a capping layer over the second region, the capping layer including silicon germanium having a third germanium concentration, where a concentration of germanium in the respective source/drain region is highest an interface of the second region and the capping layer.
- the method also includes depositing a first metal-containing layer over and contacting each of the two source/drain regions.
- the method also includes depositing a second metal-containing layer over and contacting the first metal-containing layer.
- the method also includes annealing the two source/drain regions to form a metal silicide region in each of the source/drain regions, where the metal silicide region of each of the source/drain regions extends through the capping layer and contacts but does not extend beyond the region of highest germanium concentration in the respective source/drain region.
- the first metal-containing layer includes titanium and the second metal-containing layer includes titanium nitride, and the region of highest germanium concentration in the respective source/drain region corresponds to the interface between the capping layer and the second region prior to the forming of the metal silicide regions.
- a combined thickness of the first metal layer and the second metal layer is about 50 ⁇ to about 500 ⁇ .
- the capping layer has a thickness of about 10 ⁇ to about 200 ⁇ .
- the method also includes forming a first intermediate layer dielectric (ILD) over the two source drain regions; forming a second ILD over the first ILD; forming openings in the first ILD and the second ILD, wherein the openings in the first ILD and the second ILD exposed the metal silicide regions; and electroplating tungsten into each of the openings so that the tungsten contacts the metal silicide regions.
- the second germanium concentration is higher than the first germanium concentration.
- the second region includes a bottom layer and an upper layer, where a concentration of germanium in the upper layer is about 45 percent, and where a concentration of germanium in the bottom layer is less than 45 percent.
- a fin field effect transistor (finFET) device is provided in accordance with some embodiments.
- the finFET device includes two source/drain regions disposed on opposite sides of a gate stack, where each source/drain region comprises a capping layer along a top surface of the respective source/drain region, each capping layer overlying a respective epitaxial region, and where a concentration of germanium in each source/drain region is highest at a surface of the respective epitaxial region that contacts the respective capping layer.
- the finFET device also includes a metal silicide region disposed in each source/drain region, where the metal silicide region in each source/drain region extends through the respective capping layer and contacts but does not extend beyond the surface of the respective epitaxial region.
- an intermediate layer dielectric (ILD) is disposed over the two source/drain regions, and a plurality of electrical connectors extends through the ILD in a manner that respective electrical connectors contact one of the metal silicide regions.
Landscapes
- Engineering & Computer Science (AREA)
- Power Engineering (AREA)
- Microelectronics & Electronic Packaging (AREA)
- Condensed Matter Physics & Semiconductors (AREA)
- General Physics & Mathematics (AREA)
- Physics & Mathematics (AREA)
- Computer Hardware Design (AREA)
- Ceramic Engineering (AREA)
- Manufacturing & Machinery (AREA)
- Chemical & Material Sciences (AREA)
- Crystallography & Structural Chemistry (AREA)
- Insulated Gate Type Field-Effect Transistor (AREA)
- Metal-Oxide And Bipolar Metal-Oxide Semiconductor Integrated Circuits (AREA)
Abstract
Description
- This application claims priority to provisional application No. 62/427,490, filed Nov. 29, 2016, which is hereby incorporated by reference in its entirety.
- Semiconductor devices are used in a variety of electronic applications, such as, for example, personal computers, cell phones, digital cameras, and other electronic equipment. Semiconductor devices are typically fabricated by sequentially depositing insulating or dielectric layers, conductive layers, and semiconductor layers of material over a semiconductor substrate, and patterning the various material layers using lithography to form circuit components and elements thereon.
- The semiconductor industry continues to improve the integration density of various electronic components (e.g., transistors, diodes, resistors, capacitors, etc.) by continual reductions in minimum feature size, which allow more components to be integrated into a given area. However, as the minimum features sizes are reduced, additional problems arise that should be addressed.
- Aspects of the present disclosure are best understood from the following detailed description when read with the accompanying figures. It is noted that, in accordance with the standard practice in the industry, various features are not drawn to scale. In fact, the dimensions of the various features may be arbitrarily increased or reduced for clarity of discussion.
-
FIG. 1 is a perspective view of a fin field effect transistor (“finFET”) device in accordance with some embodiments. -
FIGS. 2-5 are cross-sectional views of intermediate stages in the manufacture of a finFET device in accordance with some embodiments. -
FIGS. 6A and 6B are cross-sectional views of intermediate stages in the manufacture of a finFET device in accordance with some embodiments. -
FIGS. 7A, 7B and 7C are cross-sectional views of intermediate stages in the manufacture of a finFET device in accordance with some embodiments. -
FIGS. 8A, 8B and 8C are cross-sectional views of intermediate stages in the manufacture of a finFET device in accordance with some embodiments. -
FIGS. 9A, 9B and 9C are cross-sectional views of intermediate stages in the manufacture of a finFET device in accordance with some embodiments. -
FIGS. 10A, 10B and 10C are cross-sectional views of intermediate stages in the manufacture of a finFET device in accordance with some embodiments. -
FIGS. 11A, 11B and 11C are cross-sectional views of intermediate stages in the manufacture of a finFET device in accordance with some embodiments. -
FIGS. 12A and 12B are cross-sectional views of intermediate stages in the manufacture of a finFET device in accordance with some embodiments. -
FIGS. 13A and 13B are cross-sectional views of intermediate stages in the manufacture of a finFET device in accordance with some embodiments. -
FIGS. 14A and 14B are cross-sectional views of intermediate stages in the manufacture of a finFET device in accordance with some embodiments. -
FIGS. 15A, 15B and 15C are cross-sectional views of intermediate stages in the manufacture of a finFET device in accordance with some embodiments. -
FIG. 16 is a cross-sectional view of an intermediate stage in the manufacture of a finFET device in accordance with some embodiments. -
FIGS. 17A and 17B are cross-sectional views of intermediate stages in the manufacture of a finFET device in accordance with some embodiments. -
FIGS. 18A and 18B are cross-sectional views of intermediate stages in the manufacture of a finFET device in accordance with some embodiments. -
FIGS. 19A and 19B are cross-sectional views of intermediate stages in the manufacture of a finFET device in accordance with some embodiments. -
FIGS. 20A, 20B and 20C are cross-sectional views of intermediate stages in the manufacture of a finFET device in accordance with some embodiments. -
FIG. 21 is a cross-sectional view of an intermediate stage in the manufacture of a finFET device in accordance with some embodiments. -
FIGS. 22A, 22B and 22C are cross-sectional views of intermediate stages in the manufacture of a finFET device in accordance with some embodiments. -
FIGS. 23A, 23B and 23C are cross-sectional views of intermediate stages in the manufacture of a finFET device in accordance with some embodiments. -
FIGS. 24A, 24B and 24C are cross-sectional views of intermediate stages in the manufacture of a finFET device in accordance with some embodiments. -
FIGS. 25A and 25B are cross-sectional views of intermediate stages in the manufacture of a finFET device in accordance with some embodiments. -
FIGS. 26A and 26B are cross-sectional views of intermediate stages in the manufacture of a finFET device in accordance with some embodiments. -
FIGS. 27A and 27B are cross-sectional views of intermediate stages in the manufacture of a finFET device in accordance with some embodiments. -
FIGS. 28A and 28B are cross-sectional views of intermediate stages in the manufacture of a finFET device in accordance with some embodiments. -
FIGS. 29A and 29B are cross-sectional views of intermediate stages in the manufacture of a finFET device in accordance with some embodiments. -
FIGS. 30A and 30B are cross-sectional views of intermediate stages in the manufacture of a finFET device in accordance with some embodiments. -
FIGS. 31A and 31B are cross-sectional views of intermediate stages in the manufacture of a finFET device in accordance with some embodiments. -
FIGS. 32A and 32B are cross-sectional views of intermediate stages in the manufacture of a finFET device in accordance with some embodiments. -
FIGS. 33A and 33B are cross-sectional views of intermediate stages in the manufacture of a finFET device in accordance with some embodiments. -
FIG. 34 is a chart illustrating a concentration of germanium in a source/drain region in accordance with some embodiments. - The following disclosure provides many different embodiments, or examples, for implementing different features of the invention. Specific examples of components and arrangements are described below to simplify the present disclosure. These are, of course, merely examples and are not intended to be limiting. For example, the formation of a first feature over or on a second feature in the description that follows may include embodiments in which the first and second features are formed in direct contact, and may also include embodiments in which additional features may be formed between the first and second features, such that the first and second features may not be in direct contact. In addition, the present disclosure may repeat reference numerals and/or letters in the various examples. This repetition is for the purpose of simplicity and clarity and does not in itself dictate a relationship between the various embodiments and/or configurations discussed.
- Further, spatially relative terms, such as “beneath,” “below,” “lower,” “above,” “upper” and the like, may be used herein for ease of description to describe one element or feature's relationship to another element(s) or feature(s) as illustrated in the figures. The spatially relative terms are intended to encompass different orientations of the device in use or operation in addition to the orientation depicted in the figures. The apparatus may be otherwise oriented (rotated 90 degrees or at other orientations) and the spatially relative descriptors used herein may likewise be interpreted accordingly.
- A fin field effect transistor (“finFET”) device with improved source/drain contact regions is provided in accordance with some embodiments.
-
FIG. 1 illustrates an example of a fin field-effect transistor (finFET) 30 in a three-dimensional view. ThefinFET 30 comprises afin 36 on asubstrate 32. The finFET also includesisolation regions 34 oversubstrate 32, and thefin 36 protrudes above and from between neighboringisolation regions 34. Agate dielectric 38 is along sidewalls and over a top surface of thefin 36, and agate electrode 40 is over thegate dielectric 38. Source/drain regions fin 36 with respect to thegate dielectric 38 andgate electrode 40.FIG. 1 further illustrates reference cross-sections that are used in later figures. Cross-section A-A is across a channel,gate dielectric 38, andgate electrode 40 of thefinFET 30. Cross-section C-C is in a plane that is parallel to cross section A-A and is acrossfin 36 outside of the channel. Cross-section B-B is perpendicular to cross-section A-A and is along a longitudinal axis of thefin 36 and in a direction of, for example, a current flow between the source/drain regions - Some embodiments discussed herein are discussed in the context of finFETs formed using a gate-last process. In other embodiments, a gate-first process may be used. Also, some embodiments contemplate aspects used in planar devices, such as planar FETs.
-
FIGS. 2 through 34A -B are cross-sectional views of intermediate stages in the manufacturing of finFETs in accordance with an exemplary embodiment.FIGS. 2 through 5 illustrate reference cross-section A-A illustrated inFIG. 1 , except for multiple finFETs. InFIGS. 6 through 15C, 17A through 20D, and 22A through 24A -B, figures ending with an “A” designation are illustrated along a similar cross-section A-A; figures ending with a “B” designation are illustrated along a similar cross-section B-B; and figures ending with a “C” designation are illustrated along a similar cross-section C-C.FIGS. 16 and 21 are illustrated along a similar cross section C-C. -
FIG. 2 illustrates asubstrate 50.Substrate 50 may be a semiconductor substrate, such as a bulk semiconductor, a semiconductor-on-insulator (SOI) substrate, or the like, which may be doped (e.g., with a p-type or an n-type dopant) or undoped. Thesubstrate 50 may be a wafer, such as a silicon wafer. Generally, an SOI substrate comprises a layer of a semiconductor material formed on an insulator layer. The insulator layer may be, for example, a buried oxide (BOX) layer, a silicon oxide layer, or the like. The insulator layer is provided on a substrate, typically a silicon or glass substrate. Other substrates, such as a multi-layered or gradient substrate may also be used. In some embodiments, the semiconductor material of thesubstrate 50 may include silicon; germanium; a compound semiconductor including silicon carbide, gallium arsenic, gallium phosphide, indium phosphide, indium arsenide, and/or indium antimonide; an alloy semiconductor including SiGe, GaAsP, AlinAs, AlGaAs, GalnAs, GaInP, and/or GaInAsP; or combinations thereof. - The
substrate 50 has afirst region 100A and asecond region 100B. Thefirst region 100A can be for forming n-type devices, such as NMOS transistors, such as n-type finFETs. Thesecond region 100B can be for forming p-type devices, such as PMOS transistors, such as p-type finFETs. -
FIG. 2 also shows the forming ofmask 53 oversubstrate 50. In some embodiments,mask 53 may be used in a subsequent etching step to pattern substrate 50 (SeeFIG. 3 ). As shown inFIG. 2 ,mask 53 may includefirst mask layer 53A andsecond mask layer 53B.Mask layer 53A may be a hard mask layer, such as silicon nitride or the like, and may be formed using any suitable process, such as a deposition, atomic layer deposition (ALD) or physical vapor deposition (PVD).Mask layer 53A may be used to prevent or minimize an etching ofsubstrate 50underlying mask layer 53A in the subsequent etch step (SeeFIG. 3 ).Mask layer 53B may comprise photoresist, and in some embodiments may be used topattern mask layer 53A for use in the subsequent etching step discussed above.Mask layer 53B can be formed by using a spin-on technique and can be patterned using acceptable photolithography techniques. In some embodiments, three ormore masks 53 may be used. -
FIG. 3 illustrates the formation of semiconductor strips 52 in thesubstrate 50. First,mask layers mask layers substrate 50 where trenches will be formed. Next, an etching process may be performed, where the etching process creates trenches insubstrate 50 through openings inmask 53. The remaining sections ofsubstrate 50 underlying patternedmask 53 form a plurality of semiconductor strips 52. The etching may be any acceptable etch process, such as a reactive ion etch (RIE), neutral beam etch (NBE), the like, or a combination thereof. The etch may be anisotropic. - In some embodiments, the
masks mask 53. The one or more additional mask layers, the one or more mandrel layers, and the one or more spacer layers may be patterned to form desired patterns, which are transferred to themask 53. - In
FIG. 4 an insulation material is formed between neighboring semiconductor strips 52 to formisolation regions 54. The insulation material may be an oxide, such as silicon oxide, a nitride, the like, or a combination thereof, and may be formed by a high density plasma chemical vapor deposition (HDP-CVD), a flowable CVD (FCVD) (e.g., a CVD-based material deposition in a remote plasma system and post curing to make it convert to another material, such as an oxide), the like, or a combination thereof. Other insulation materials formed by any acceptable process may be used. - Furthermore, in some embodiments,
isolation regions 54 may include a conformal liner (not illustrated) formed on sidewalls and a bottom surface of trenches 55 (seeFIG. 3 ) prior to the filling oftrenches 55 with an insulation material ofisolation regions 54. In some embodiments, the liner may comprise a semiconductor (e.g., silicon) nitride, a semiconductor (e.g., silicon) oxide, a thermal semiconductor (e.g., silicon) oxide, a semiconductor (e.g., silicon) oxynitride, a polymer dielectric, combinations thereof, and the like. The formation of the liner may include any suitable method, such as, ALD, CVD, high density plasma (HDP) CVD, PVD, and the like. In such embodiments, the liner may prevent (or at least reduce) the diffusion of semiconductor material from semiconductor strips 52 (e.g., Si and/or Ge) into the surroundingisolation regions 54 during the annealing ofisolation regions 54. - An anneal process may be performed once the insulation material is formed. In the illustrated embodiment, the insulation material is silicon oxide formed by a FCVD process. The insulating material may be referred to as
isolation regions 54. Further inFIG. 4 , a planarization process, such as a chemical mechanical polish (CMP), may remove any excess insulation material and form top surfaces of theisolation regions 54 and top surfaces of the semiconductor strips 52 that are coplanar. In some embodiments, the CMP may also removemask 53. In other embodiments mask 53 may be removed using a wet cleaning process. -
FIG. 5 illustrates the recessing of theisolation regions 54 to form Shallow Trench Isolation (STI)regions 54. Theisolation regions 54 are recessed such thatfins 56 in thefirst region 100A and in thesecond region 100B protrude from between neighboringisolation regions 54. Further, the top surfaces of theisolation regions 54 may have a flat surface as illustrated, a convex surface, a concave surface (such as dishing), or a combination thereof. The top surfaces of theisolation regions 54 may be formed flat, convex, and/or concave by an appropriate etch. Theisolation regions 54 may be recessed using an acceptable etching process, such as one that is selective to the material of theisolation regions 54. For example, a chemical oxide removal using a CERTAS® etch or an Applied Materials SICONI tool or dilute hydrofluoric (dHF) acid may be used. - A person having ordinary skill in the art will readily understand that the process described with respect to
FIGS. 2 through 5 is just one example of howfins 56 may be formed. In other embodiments, a dielectric layer can be formed over a top surface of thesubstrate 50; trenches can be etched through the dielectric layer; homoepitaxial structures can be epitaxially grown in the trenches; and the dielectric layer can be recessed such that the homoepitaxial structures protrude from the dielectric layer to form fins. In still other embodiments, heteroepitaxial structures can be used for the fins. For example, the semiconductor strips 52 inFIG. 4 can be recessed, and a material different from the semiconductor strips 52 may be epitaxially grown in their place. In an even further embodiment, a dielectric layer can be formed over a top surface of thesubstrate 50; trenches can be etched through the dielectric layer; heteroepitaxial structures can be epitaxially grown in the trenches using a material different from thesubstrate 50; and the dielectric layer can be recessed such that the heteroepitaxial structures protrude from the dielectric layer to formfins 56. In some embodiments where homoepitaxial or heteroepitaxial structures are epitaxially grown, the grown materials may be in situ doped during growth, which may obviate prior and subsequent implantations although in situ and implantation doping may be used together. Still further, it may be advantageous to epitaxially grow a material in an NMOS region different from the material in a PMOS region. In various embodiments, thefins 56 may comprise silicon germanium (SixGe1-x, where x can be between approximately 0 and 1), silicon carbide, pure or substantially pure germanium, a III-V compound semiconductor, a II-VI compound semiconductor, or the like. For example, the available materials for forming III-V compound semiconductor include, but are not limited to, InAs, AlAs, GaAs, InP, GaN, InGaAs, InAlAs, GaSb, AlSb, AlP, GaP, and the like. - In
FIGS. 6A and 6B , adummy dielectric layer 58 is formed on thefins 56. Thedummy dielectric layer 58 may be, for example, silicon oxide, silicon nitride, a combination thereof, or the like, and may be deposited (using, for example, CVD, PVD, or the like) or thermally grown (for example, using thermal oxidation or the like) according to acceptable techniques. Adummy gate layer 60 is formed over thedummy dielectric layer 58, and amask layer 62 is formed over thedummy gate layer 60. Thedummy gate layer 60 may be deposited over thedummy dielectric layer 58 and then planarized, such as by a CMP. Themask layer 62 may be deposited over thedummy gate layer 60. Thedummy gate layer 60 may be made of, for example, polysilicon, although other materials that have a high etching selectivity from the etching ofisolation regions 54 may also be used. Themask layer 62 may include, for example, silicon nitride or the like. In this example, a singledummy gate layer 60 and asingle mask layer 62 are formed across thefirst region 100A and thesecond region 100B. In other embodiments, separate dummy gate layers may be formed in thefirst region 100A and thesecond region 100B and separate mask layers may be formed in thefirst region 100A and thesecond region 100B. - In
FIGS. 7A, 7B, and 7C , themask layer 62 may be patterned using acceptable photolithography and etching techniques to formmask 72 in thefirst region 100A andmask 78 in thesecond region 100B. The pattern of themasks dummy gate layer 60 by an acceptable etching technique to formdummy gates 70 in thefirst region 100A anddummy gates 76 in thesecond region 100B. Optionally, the pattern ofmasks dummy dielectric layer 58. Thedummy gates fins 56. Thedummy gates dummy gates dummy gates dummy gates - In
FIGS. 7A, 7B and 7C , appropriate wells (not shown) may be formed in thefins 56, semiconductor strips 52, and/orsubstrate 50. For example, a P well may be formed in thefirst region 100A, and an N well may be formed in thesecond region 100B. - The different implant steps for the
different regions fins 56 and theisolation regions 54 in thesecond region 100B. The photoresist is patterned to expose thesecond region 100B of thesubstrate 50, such as a PMOS region. The photoresist can be formed by using a spin-on technique and can be patterned using acceptable photolithography techniques. Once the photoresist is patterned, an n-type impurity implant is performed in thesecond region 100B, and the photoresist may act as a mask to substantially prevent n-type impurities from being implanted into thefirst region 100A, such as an NMOS region. The n-type impurities may be phosphorus, arsenic, or the like implanted in the first region to a concentration of equal to or less than 1018 cm−3, such as in a range from about 1017 cm−3 to about 1018 cm−3. After the implant, the photoresist is removed, such as by an acceptable ashing process. - Following the implanting of the
second region 100B, a photoresist is formed over thefins 56 and theisolation regions 54 in thesecond region 100B. The photoresist is patterned to expose thefirst region 100A of thesubstrate 50, such as the NMOS region. The photoresist can be formed by using a spin-on technique and can be patterned using acceptable photolithography techniques. Once the photoresist is patterned, a p-type impurity implant may be performed in thefirst region 100A, and the photoresist may act as a mask to substantially prevent p-type impurities from being implanted into the second region, such as the PMOS region. The p-type impurities may be boron, BF2, or the like implanted in the first region to a concentration of equal to or less than 1018 cm−3, such as in a range from about 1017 cm−3 to about 1018 cm−3. After the implant, the photoresist may be removed, such as by an acceptable ashing process. - After the implants of the
first region 100A and thesecond region 100B, an anneal may be performed to activate the p-type and n-type impurities that were implanted. The implantations may form a p-well in thefirst region 100A, e.g., the NMOS region, and an n-well in thesecond region 100B, e.g., the PMOS region. In some embodiments, the grown materials of epitaxial fins may be in situ doped during growth, which may obviate the implantations, although in situ and implantation doping may be used together. - In
FIGS. 8A, 8B, and 8C , afirst gate spacer 80 is formed on exposed surfaces ofrespective dummy gates 70 and 76 (FIGS. 8A and 8B ) and/ordummy dielectric layer 58 over fins 56 (FIG. 8C ). Any suitable methods of forminggate spacers 80 may be used. In some embodiments, a deposition (such as CVD, ALD or the like) may be used form thefirst gate spacer 80. In some embodiments, as shown inFIG. 8A , first gate spacer may have a thickness T1 of about 30 Å.First gate spacer 80 may comprise any suitable material. In some embodiments, first gate spacer may comprise SiOCN. - In
FIGS. 9A, 9B and 9C , implants for lightly doped source/drain (LDD)regions FIGS. 7A, 7B and 7C , a mask (not shown), such as a photoresist, may be formed over thefirst region 100A, e.g., NMOS region, while exposing thesecond region 100B, e.g., PMOS region, and p-type impurities may be implanted into the exposedfins 56 in thesecond region 100B to createdLDD regions 79. The mask may then be removed. Subsequently, a mask (not shown), such as a photoresist, may be formed over thesecond region 100B while exposing thefirst region 100A, and n-type impurities may be implanted into the exposedfins 56 in thefirst region 100A to createLDD regions 133. The mask may then be removed. The n-type impurities may be the any of the n-type impurities previously discussed, and the p-type impurities may be the any of the p-type impurities previously discussed. TheLDD regions - Referring to
FIGS. 10A-C , additional gate spacers may be formed overgate spacer 80. First,second gate spacer 83 may be formed overfirst gate spacer 80. Any suitable methods of formingsecond gate spacer 83 may be used. In some embodiments, a deposition (such as ALD, CVD, or the like) may be used to formsecond gate spacer 83. Any suitable material may be used to formsecond gate spacer 83. In some embodiments,second gate spacer 83 may comprise SiOCN. As shown inFIG. 10A , in some embodiments,second gate spacer 83 may have a thickness T2 of about 30 Å. Aftersecond gate spacer 83 is formed,third gate spacer 85 is formed oversecond gate spacers 83. Any suitable methods of formingthird gate spacer 85 may be used. In some embodiments, a deposition (such as ALD, CVD, or the like) may be used formthird gate spacers 85. Any suitable material may be used to formthird gate spacer 85. In some embodiments,third gate spacer 85 may comprise SiN.Third gate spacer 85 may have a thickness T3 of about 40 Å in some embodiments, as shown inFIG. 10A . More or less spacers may be formed in some embodiments. - Next, a patterning process is performed to remove excess sections of
first gate spacer 80,second gate spacer 83 andthird gate spacer 85. Any acceptable patterning process may be used. In some embodiments a photoresist may be deposited (not shown) and patterned using acceptable lithograph techniques, where openings in the photo resist expose sections offirst gate spacer 80,second gate spacer 83 andthird gate spacer 85 to be removed. An etching process may be performed using the photoresist as a mask. The etching process may be anisotropic. After the etching, sections offirst gate spacer 80,second gate spacer 83 andthird gate spacer 85 over LDD regions and overisolation regions 54 may be removed. The resulting structure is depicted inFIGS. 11A-C . -
FIGS. 12A-C through 21 depict the formation of epitaxial source/drain regions first region 100A andsecond region 100B (SeeFIGS. 15A-C , 16, 20A-C and 21 depicting epitaxial source/drain regions 82 and 84). In some embodiments, epitaxial source/drain regions 82 infirst region 100A may be formed before epitaxial source/drain regions 84 are formed insecond region 100B. It is also possible to form epitaxial source/drain regions 84 insecond region 100B before forming epitaxial source/drain regions 82 infirst region 100A. -
FIGS. 12A-C through 16 depict the formation of an epitaxial source/drain region 82 infirst region 100A. During the formation of the epitaxial source/drain region 82 infirst region 100A, e.g., the NMOS region, thesecond region 100B, e.g., the PMOS region may be masked (not shown). - Referring to
FIGS. 12A-B , source/drain regions of thefins 56 in thefirst region 100A are etched to formopenings 35. The etching may be performed in a manner that anopening 35 is formed between neighboringdummy gates 70. Any acceptable etching process may be used. In some embodiments, a plurality of etching processes may be performed to formopenings 35 insubstrate 50. For example, an isotropic etch may be performed first. The isotropic etch may be a dry etch, wherein the etching gas may be selected from CF4, C1 2, NF3, SF6, and combinations thereof. An initial depth D1 ofopenings 35 may be between about 150 Å and about 500 Å, after the isotropic etch, for example. - Next, in some embodiments a wet etch may be performed to expand
openings 35. The wet etching may be performed, for example, using Tetra-Methyl Ammonium Hydroxide (TMAH), a potassium hydroxide (KOH) solution, or the like. In some exemplary embodiments, the TMAH solution has a concentration of between about 1 percent and about 30 percent. During the wet etch, the temperature of the TMAH may be between about 20° C. and about 100° C. After the wet etching, facets may be formed inopenings 35, which facets include (111) planes ofsubstrate 50. In some exemplary embodiments, after the wet etching, depth D1 ofopenings 35 may be between about 300 Å and about 800 Å, for example. The resulting structure is shown inFIGS. 12A-B . - Next, as shown in
FIGS. 13A-B , epitaxy layers 39 are formed. Before the epitaxy, a pre-clean may be performed, for example, using an HF-based gas or a SiCoNi-based gas. The pre-clean may remove any undesirable silicon oxide that is formed as a result of the nature oxidation of the exposed surfaces inopenings 35. In some embodiments, a high-temperature baking is performed. In alternative embodiments, the baking step is skipped. The high-temperature baking may be performed with or without the presence of HCl gas. The baking temperature may be between about 700° C. and about 900° C. The pressure of baking may be between about 10 torr and about 200 torr. The baking duration may be between about 30 seconds and about 4 minutes, for example. The high-temperature baking may also remove the native oxide on the exposed surfaces ofsubstrate 50, which exposed surfaces are inopenings 35. - Next, a semiconductor material is epitaxially grown in
openings 35 through Selective Epitaxial Growth (SEG), forming epitaxy layers 39. The epitaxy layers 39 may include any acceptable material, such as any material that is appropriate for n-type finFETs. For example, if thefin 56 is silicon, the epitaxial source/drain regions 82 may include silicon, SiC, SiCP, SiP, or the like. The temperature of the epitaxy may be between about 600° C. and about 900° C. In some embodiments, an etching gas is added to promote the selective growth on the exposed surfaces ofsubstrate 50, but not on dielectrics such asgate spacers mask 72. The etching gas may include H2, HCl, SiCl2, GeCl2, or the like. The pressure of the process gases may be between about 10 torr and about 200 torr. The resulting thickness T4 of epitaxy layers 39 may be between about 10 Å and about 200 Å, for example. - During the epitaxy, desired n-type impurities may be doped while the growth proceeds. In some embodiments, the impurity concentration of n-type impurities such as phosphorous in epitaxy layers 39 is lower than about 1E21/cm3, and may be between about 1E18/cm3 and about 1E22/cm3. In alternative embodiments, during the epitaxy of
layers 39, no n-type impurity is added. - Referring to
FIGS. 14A-B , epitaxy layers 45 are grown over epitaxy layers 39 through an epitaxy process. Epitaxy layers 45 may have a composition (the elements contained therein and the percentages of the elements) different from the composition of epitaxy layers 39. The process conditions for formingepitaxy layers 45 may be similar to the process conditions for forming epitaxy layers 39, except that the ratios of process gases are adjusted. Furthermore, during the epitaxy of epitaxy layers 45, an n-type impurity such as phosphorous may be in-situ doped with the proceeding of the pitaxy. The n-type impurity concentration in epitaxy layers 45 may be higher than the n-type impurity concentration in epitaxy layers 39. For example, the n-type impurity concentration in epitaxy layers 45 is between about 1E20/cm3 and about 8E20/cm3. - Epitaxy layers 45 may also include a lower layer and an upper layer with different material compositions.
FIG. 14B schematically illustrates dashedlines 43 to mark the interface between the upper and the lower layer of epitaxy layers 45. In other embodiments, epitaxy layers 45 may have a substantially uniform material composition throughout epitaxy layers 45. - After the formation of epitaxy layers 45, capping
layers 47 are formed through epitaxy, as shown inFIGS. 15A-B . Capping layers 47 may have a composition (including the elements contained therein and the percentages of the elements) different from the composition of epitaxy layers 45. Capping layers 47 may have a thickness T5 of about 10 Å to about 200 Å in some embodiments. - During the epitaxy of capping
layer 47, an n-type impurity such as phosphorous may be in-situ doped with the proceeding of the epitaxy process. In some embodiments, the concentration of the n-type impurity in cappinglayers 47 is higher than the n-type impurity concentration in epitaxy layers 45 and 39. The growth of epitaxy layers 39, 45, and 47 may be in-situ performed in a same chamber, with no vacuum break therein. - Epitaxial source/
drain regions 82 inregion 100A may include epitaxy layers 39, epitaxy layers 45, and capping layers 47.FIGS. 15A-C depict embodiments of epitaxial source/drain regions 82 in which each source/drain region 82 is physically separate from other source/drain regions 82. In some embodiments, two or more adjacent source/drain regions 82 may be merged. An embodiment of a finFET having merged source/drain regions is depicted inFIG. 16 , which is taken along the C-C cross-section ofFIG. 1 . InFIG. 16 , two adjacent source/drain regions 82 are merged. In some embodiments, more than two adjacent source/drain regions 82 may be merged. -
FIGS. 17A-B through 21 depict the formation of epitaxial source/drain regions 84 insecond region 100B. During the formation of the epitaxial source/drain regions 84 insecond region 100B, e.g., the PMOS region, thefirst region 100A, e.g., the NMOS region may be masked (not shown). - Referring first to
FIGS. 17A-B , source/drain regions of the epitaxial fins in thesecond region 100B are etched to formopenings 23. The etching may be performed in a manner that anopening 23 is formed between neighboringdummy gates 76, as shown inFIG. 17B . Any acceptable etching process may be used. - In some embodiments, an isotropic etch is performed to form
openings 23 insubstrate 50. The isotropic etch may be a dry etch, wherein the etching gas may be selected from CF4, Cl2, NF3, SF6, and combinations thereof. Depth D2 ofopenings 23 after the isotropic etch may be between about 150 Å and about 500 Å, for example. - Next, a wet etch may performed to expand
openings 23. The wet etching may be performed, for example, using Tetra-Methyl Ammonium Hydroxide (TMAH), a potassium hydroxide (KOH) solution, or the like. In some exemplary embodiments, the TMAH solution has a concentration of between about 1 percent and about 30 percent. During the wet etch, the temperature of the TMAH may be between about 20° C. and about 100° C. After the wet etching, facets may be formed inopenings 23, which facets include (111) planes ofsubstrate 50. In some exemplary embodiments, after the wet etching, depth D2 of opening 23 may be between about 300 Å and about 800 Å, for example. The resulting structure is shown inFIGS. 17A-B . -
FIGS. 18A-B illustrates the formation of epitaxy layers 51. Before the epitaxy, a pre-clean may be performed, for example, using an HF-based gas or a SiCoNi-based gas. The pre-clean may remove any undesirable silicon oxide that is formed as a result of the nature oxidation of the exposed surfaces inopenings 35. In some embodiments, a high-temperature baking is performed. In alternative embodiments, the baking step is skipped. The high-temperature baking may be performed with or without the presence of HCl gas. The baking temperature may be between about 700° C. and about 900° C. The pressure of baking may be between about 10 torr and about 200 torr. The baking duration may be between about 30 seconds and about 4 minutes, for example. The high-temperature baking may also remove the native oxide on the exposed surfaces ofsubstrate 50, which exposed surfaces are inopenings 23. - As shown in
FIGS. 18A-B , a semiconductor material, such as silicon germanium (SiGe), is epitaxially grown inopenings 23 through Selective Epitaxial Growth (SEG), forming epitaxy layers 51. Hence, throughout the description, epitaxy layers 51 are also referred to as SiGe layers 51. The process gases may include H2, N2, dichloro-silane (DCS), SiH4, GeH4, and/or the like. The temperature of the epitaxy may be between about 600° C. and about 900° C. In some embodiments, an etching gas is added to promote the selective growth on the exposed surfaces ofsubstrate 50, but not on dielectrics such asgate spacers mask 78. The pressure of the process gases may be between about 10 torr and about 200 torr. The resulting thickness T7 of SiGe layers 51 may be between about 100 Å and about 400 Å, for example. - During the epitaxy of epitaxy layers 51, desired p-type impurities may be doped while the growth proceeds. For example, when boron is to be doped, B2H6 may be included in the process gases. In some embodiments, the impurity concentration of p-type impurities such as boron in epitaxy layers 51 is lower than about 1E19/cm3, and may be between about 1E18/cm3 and about 1E20/cm3. In alternative embodiments, during the epitaxy of
layers 51, no p-type impurity is added. Epitaxy layers 51 may have a first germanium atomic percentage between about 10 percent and about 30 percent, for example, although different germanium percentages may also be used. - Referring to
FIGS. 19A-B , epitaxy layers 57 are grown through an epitaxy. Epitaxy layers 57 may have a composition (the elements contained therein and the percentages of the elements) different from the composition of epitaxy layers 51. In some embodiments, epitaxy layers 57 are SiGe layers, which have a germanium percentage higher than the germanium percentage in epitaxy layers 51. For example, epitaxy layers 57 may have a second germanium atomic percentage between about 30 percent and about 60 percent. The process conditions for formingepitaxy layers 57 may be similar to the process conditions for forming epitaxy layers 51, except that the ratios of silicon containing gases and germanium containing gases are adjusted. - Furthermore, during the epitaxy, a p-type impurity such as boron may be in-situ doped with the proceeding of the epitaxy. The p-type impurity concentration in epitaxy layers 57 may be higher than the p-type impurity concentration in epitaxy layers 51. For example, the p-type impurity concentration in epitaxy layers 57 is between about 1E20/cm3 and about 8E20/cm3.
- Epitaxy layers 57 may also include a lower layer and an upper layer with different germanium percentages, wherein each of the lower layer and the upper layer has a substantially uniform germanium percentage.
FIG. 19B schematically illustrate dashedlines 63 to mark the interface between the upper and the lower layer of epitaxy layers 57. Furthermore, the germanium percentage in the upper layer may be higher than the germanium percentage in the lower layer. For example, the germanium percentage in the upper layer may be greater than about 45 percent, and the germanium percentage difference in the upper layer and the lower layer may be greater than about 10 percent in some embodiments. - In some embodiments, in each of epitaxy layers 51 and 57, the germanium percentage is substantially uniform. In alternative embodiments, either one or both of epitaxy layers 51 and 57 has a gradually and continuously changed germanium percentage. During the respective epitaxy, the flow rate of the germanium-containing precursor (such as GeH4) may be gradually and continuously increased. In these embodiments, in the layer in which the germanium percentage gradually changes, the lower portions of the layer have germanium percentages lower than the germanium percentages of the upper layers.
- After the formation of epitaxy layers 57, capping
layers 71 are formed through an epitaxy process, as shown inFIGS. 20A-C . Cappinglayers 71 may have a composition (including the elements contained therein and the percentages of the elements) different from the composition of epitaxy layers 57. Capping layers 71 may also be SiGe layers, with the germanium concentration in cappinglayers 71 lower than the germanium concentration in epitaxy layers 57. The top portion ofepitaxy layer 57 that is in contact with cappinglayer 71 may have the highest germanium percentage in all portions of epitaxy layers 51, 57 andcapping layer 71. Capping layers 71 may have a thickness T7 of about 10 Å to about 200 Å in some embodiments. - During the epitaxy of capping
layer 71, a p-type impurity such as boron may be in-situ doped with the proceeding of the epitaxy. In some embodiments, the concentration of the p-type impurity in cappinglayers 71 is higher than the p-type impurity concentration in epitaxy layers 57 and 51. In some embodiments, a ratio of the p-type impurity concentration in cappinglayers 71 to the p-type impurity concentration in epitaxy layers 57 is greater than about 10. A ratio of the p-type impurity concentration in cappinglayer 71 to the p-type impurity concentration inepitaxy layer 57 may also be between about 5 and about 15. In some embodiments, the p-type impurity concentration in cappinglayer 71 is between about 1E21 and about 8E21/cm3. The growth of epitaxy layers 51, 57, and cappinglayers 71 may be in-situ performed in a same chamber, with no vacuum break therein. - As shown in
FIGS. 20A-C , epitaxial source/drain regions 84 include epitaxy layers 51 and 57 and capping layers 71.FIGS. 20A-C depict embodiments of epitaxial source/drain regions 84 in which each source/drain region 84 is physically separate from other source/drain regions 84. In some embodiments, two or more adjacent source/drain regions 84 may be merged. An embodiment of a finFET having merged source/drain regions 84 is depicted inFIG. 21 , which is taken along the C-C cross-section ofFIG. 1 . InFIG. 21 , two adjacent source/drain regions 84 are merged. In some embodiments, more than two adjacent source/drain regions 84 may be merged. - In
FIGS. 22A-C , anetch stop layer 87 and an intermediate layer dielectric (ILD) 88 are deposited over the structure illustrated inFIGS. 12A-C through 21. In an embodiment, theILD 88 is a flowable film formed by a flowable CVD. In some embodiments, theILD 88 is formed of a dielectric material such as Phospho-Silicate Glass (PSG), Boro-Silicate Glass (BSG), Boron-Doped Phospho-Silicate Glass (BPSG), undoped Silicate Glass (USG), or the like, and may be deposited by any suitable method, such as CVD, or PECVD. Theetch stop layer 87 may be formed of any suitable material. In some embodiments, theetch stop layer 87 is formed of silicon nitride or the like, and may be deposited by any suitable method, such as ALD, CVD, PECVD, or the like. - In
FIGS. 23A-C , a planarization process, such as a CMP, may be performed to level the top surface ofILD 88 with the top surfaces of thedummy gates dummy gates ILD 88. In some embodiments, the CMP may remove themasks dummy gates - In
FIGS. 24A-C , remaining portions ofmasks dummy gates recesses 90 are formed. Eachrecess 90 exposes a channel region of arespective fin 56. Each channel region is disposed between neighboring pairs of epitaxial source/drain regions dummy dielectric layer 58 may be used as an etch stop layer when thedummy gates dummy dielectric layer 58 may then be removed after the removal of thedummy gates - In
FIGS. 25A-B , gate dielectric layers 92 and 96 andgate electrodes recesses 90, such as on the top surfaces and the sidewalls of thefins 56 and on sidewalls of thegate spacers 80, and on a top surface of theILD 88. In accordance with some embodiments, gate dielectric layers 92 and 96 comprise silicon oxide, silicon nitride, or multilayers thereof. In other embodiments, gate dielectric layers 92 and 96 include a high-k dielectric material, and in these embodiments, gate dielectric layers 92 and 96 may have a k value greater than about 7.0, and may include a metal oxide or a silicate of Hf, Al, Zr, La, Mg, Ba, Ti, Pb, and combinations thereof. The formation methods of gate dielectric layers 92 and 96 may include Molecular-Beam Deposition (MBD), Atomic Layer Deposition (ALD), PECVD, and the like. - Next,
gate electrodes recesses 90.Gate electrodes gate electrodes gate electrodes ILD 88. The resulting remaining portions of material ofgate electrodes - The formation of the gate dielectric layers 92 and 96 may occur simultaneously such that the gate dielectric layers 92 and 96 are made of the same materials, and the formation of the
gate electrodes gate electrodes gate electrodes gate electrodes - In
FIGS. 26A-B , anetch stop layer 101 and anILD 100 is deposited overILD 88. In an embodiment, theILD 100 is a flowable film formed by a flowable CVD. In some embodiments, theILD 100 is formed of a dielectric material such as Phospho-Silicate Glass (PSG), Boro-Silicate Glass (BSG), Boron-Doped Phospho-Silicate Glass (BPSG), undoped Silicate Glass (USG), or the like, and may be deposited by any suitable method, such as CVD, or PECVD. Theetch stop layer 101 may be formed of any suitable material. In some embodiments, theetch stop layer 101 is formed of silicon nitride or the like, and may be deposited by any suitable method, such as ALD, CVD, PECVD, or the like. - In
FIGS. 27A-B , openings are formed inILD 100,etch stop layer 101 andILD 88, where the openings expose a section of cappinglayer 71 insecond region 100B andcapping layer 47 infirst region 100A. The openings may be formed using any suitable method, such as by depositing a mask (not shown), patterning the mask (for example using acceptable lithography techniques), and performing an etching process through the mask, after which openings have been created inILD 88,ILD 100 andetch stop layer 101 as depicted inFIG. 27B . In some embodiments, sidewalls of the openings may be tapered. In other embodiments, sidewalls of the openings may be substantially perpendicular to a major surface ofILD 100. -
FIGS. 28A-B through 30A-B depict the formation of source/drain silicide regions 130. According to some embodiments, electrical connectors may subsequently be formed to connect to the source/drain regions 82 and 84 (SeeFIGS. 33A-B ). Such electrical connectors may be formed by depositing one or more thin metal layers over source/drain regions drain regions layers epitaxy layers region 100B, i.e. the PMOS region, so that the source/drain silicide regions consume thecapping layer 71 and land on a region of epitaxy layers 57 that have a highest concentration of germanium. In some embodiments, the region of epitaxy layers 57 that have a highest concentration of germanium is the interface of epitaxy layers 57 andcapping layer 71. As such, in some embodiments, source/drain silicide regions in thesecond region 100B are formed to consume the capping layers 71 and land at the interface of the capping layers 71 and epitaxy layers 57. If the source drain metal silicide regions extend past the region with the highest concentration of germanium and into the epitaxy layers 57, the mobility of the source/drain region 84 may be reduced, SiGe strain in the channel region may be damaged, and increased extrusion (i.e. TiGe extrusion) may occur. Controlling the silicidation to have the source drain silicide regions land at the region of highest germanium concentration may increase mobility in the source/drain regions and increase performance of the finFET device. - Referring to
FIGS. 28A-B , afirst metal layer 91 is deposited.First metal layer 91 may include any suitable material, such as titanium, cobalt, nickel, tungsten, or the like.First metal layer 91 may be deposited by any suitable method, such as ALD, CVD, PECVD, or the like.First metal layer 91 extends along the top surfaces ofILD 100 and along the sidewalls of the openings created inILD 100 andILD 88.First metal layer 91 also extends along the surfaces of cappinglayers ILD 100 andILD 88. - Referring to
FIGS. 29A-B , asecond metal layer 93 is deposited overfirst metal layer 91.Second metal layer 93 may include any suitable material. In some embodiments,second metal layer 93 may be a nitride of the material that is used forfirst metal layer 91. For example, in some embodimentsfirst metal layer 91 may comprise titanium, andsecond metal layer 93 may comprise titanium nitride.Second metal layer 93 may be deposited by any suitable method, such as ALD, CVD, or PECVD. In some embodiments, a thickness T8 of thefirst metal layer 91 and thesecond metal layer 93 combined may be about 50 Å to about 500 Å. - Referring to
FIGS. 30A-B , ananneal 95 is performed on the structure shown inFIGS. 29A-B by raising the temperature of the structure to an annealing temperature. In some embodiments the annealing temperature may be about 100° C. to about 2000° C. The anneal causes a reaction between silicon of the capping layers 71 and 47 and the metal of thefirst metal layer 91 and thesecond metal layer 93 to createmetal silicide regions 130. The parameters of the silicidation are controlled so that, in thesecond region 100B, the reaction consumes thecapping layer 71, such that the source/drain silicide regions 130 extend through thecapping layer 71 to contact, but not extend beyond, the interface of cappinglayers 71 andepitaxy layers 57 where a concentration of germanium is the highest. For example, the deposition time of silicidation is controlled so that the silicidation lands at the interface of cappinglayers 71 and epitaxy layers 57. As discussed above, whenmetal silicide regions 130 terminate at the region of highest germanium concentration, which insecond region 100B is the interface between cappinglayer 71 and epitaxy layers 57, mobility may be increased in the source/drain regions 84 and performance of the finFET device may be improved. - Referring to
FIGS. 31A-B , aconductive material 97 such as tungsten, copper, aluminum, titanium, cobalt, silicon, germanium, and/or the like, is formed in openings of ILD 46. In some embodiments,conductive material 97 may be formed using an electroplating process.Conductive material 97 may overflow the openings inILD 88 andILD 100. - Referring to
FIGS. 32A-B , a planarization process may be performed, for example a CMP, to level the top surface ofconductive material 97 with the top surface ofILD 100. The remainingconductive material 97, together withfirst metal layer 91 andsecond metal layer 93,form contacts 102 infirst region 100A andcontacts 104 insecond region 100B.Contacts drain regions 82/84 throughmetal silicide regions 130. - Referring to
FIGS. 33A-B ,contacts ILD 100. In some embodiments, openings may be formed inILD 100 wherecontacts ILD 100. The remaining liner and conductivematerial form contacts gate electrode 94, and contact 108 is physically and electrically coupled to thegate electrode 98. - While
contacts FIG. 23B in a same cross-section ascontacts embodiments contacts contacts - Referring to
FIG. 34 , a chart is provided depicting a concentration of germanium in a source/drain region of a PMOS device is shown in accordance with some embodiments. For purposes of illustration, the chart ofFIG. 34 has been labeled with numerals from the embodiment depicted inFIGS. 33A-B . As shown in Figure 34, in some embodiments, a concentration of germanium in cappinglayer 71 may be lowest at a surface of thecapping layer 71 that is farthest fromsubstrate 50, and the concentration of germanium in cappinglayer 71 may increase to be highest at the surface of cappinglayer 71 that contacts epitaxy layers 57. A concentration of germanium in epitaxy layers 57 may be highest at the surface of epitaxy layers 57 thatcontact capping layer 71. The concentration of germanium in epitaxy layers 57 may decrease from the surface of epitaxy layers that contact capping layers 71 to a surface of epitaxy layers 57 that contact epitaxy layers 51. A concentration of germanium in epitaxy layers 51 may be highest at the surface of epitaxy layers 51 that contacts epitaxylayers 57 and decrease to a surface of epitaxy layers 51 thatcontacts substrate 50. As shown inFIG. 34 , the concentration of germanium in epitaxy layers 51 may sharply decrease at the interface of epitaxy layers 51 andepitaxy layers 57 and then more gradually decrease, or even slightly increase, as the interface of epitaxy layers 51 andsubstrate 50 is approached. The concentration of germanium insubstrate 50 may be highest at the interface of epitaxy layers 51 andsubstrate 50 and then decrease to zero. Regarding a concentration of germanium in cappinglayer 71, epitaxy layers 57 andepitaxy layers 51 combined, the concentration of germanium is highest at the interface of cappinglayer 71 andepitaxy layers 57 and the concentration of germanium is lowest at the surface of cappinglayer 71 that is farthest fromsubstrate 50. - As discussed herein, a PMOS device having improved performance is provided. A metal silicidation process is performed to create metal silicide regions connecting the source/drain regions to a conductive feature. The silicidation process is controlled so that the source/drain silicide regions consume a capping layer of the source/drain regions and land on a region of the source/drain regions that have a highest concentration of germanium. In some embodiments, the region of the source/drain region that has a highest concentration of germanium is the interface of the capping layer and the underlying epitaxial region. As such, in some embodiments, source/drain silicide regions in a PMOS device are formed to consume the upper capping layer and land at the interface of the capping layer and the underlying epitaxy layers. If the source drain metal silicide regions extend past the region with the highest concentration of germanium and into the underlying epitaxy layers, the mobility of the source/drain regions may be reduced, SiGe strain in the channel region may be damaged, and increased extrusion (i.e. TiGe extrusion) may occur. Controlling the silicidation to have the source drain silicide regions land at the region of highest germanium concentration may increase mobility in the source/drain regions and increase performance of the finFET device.
- A method of forming fin field effect transistor (finFET) is provided in accordance with some embodiments. The method includes forming a gate stack on a substrate. The method also includes etching a plurality of recesses in the substrate, a first recess and a second recess of the plurality of recesses being respectively disposed on opposite sides of the gate stack. The method also includes epitaxially growing a source/drain region in each of the plurality of recesses, where each of the source/drain regions includes a capping layer along a top surface of the respective source/drain region, and where a concentration of a first material in each source/drain region is highest at an interface of the capping layer and an underlying epitaxy layer. The method also includes depositing a plurality of metal-containing layers overlying and contacting each of the source/drain regions. The method also includes performing an anneal, where a metal silicide region is formed in each of the source/drain regions after the anneal, and where each metal silicide region extends through the capping layer and terminates at the surface of the underlying epitaxy layer. In an embodiment, the method also includes depositing an intermediate layer dielectric (ILD) overlying each of the source/drain regions; and forming a plurality of openings in the ILD layer, wherein each opening in the plurality of openings exposes a source/drain region. In an embodiment, the method also includes forming an electrical connector in each opening of the plurality of openings, where each electrical connector contacts and is electrically connected to a metal silicide region. In an embodiment, forming the electrical connector in each opening of the plurality of openings includes performing an electroplating process to deposit tungsten in each opening of the plurality of openings. In an embodiment, the first material includes germanium, and the capping layer includes germanium. In an embodiment, afer the anneal each metal silicide region terminates at a location in which the concentration of the first material in the respective source/drain region is highest. In an embodiment, depositing the plurality of metal-containing layers includes depositing a first metal-containing layer and depositing a second metal-containing layer, where the second metal-containing layer is a nitride of a material of the first metal layer. In an embodiment, the first metal-containing layer consists of titanium, and the second metal layer consists of titanium nitride. In an embodiment, a combined thickness of the first metal-containing layer and the second metal layer is about 50 Å to about 500 Å. In an embodiment, the capping layer includes silicon germanium, and the capping layer has a thickness of about 10 Å to about 200 Å. In an embodiment, performing the anneal includes heating the source/drain regions to a temperature of about 100° C. to about 2000° C.
- A method is provided in accordance with some embodiments. The method includes forming a gate stack on a substrate. The method also includes forming two source/drain regions in the substrate, where the two source/drain regions are disposed on opposite sides of the gate stack, and forming the two source/drain regions in the substrate includes: etching two recesses in the substrate; epitaxially growing a first region in each of the two recesses, where the first region includes silicon germanium having a first germanium concentration; epitaxially growing a second region in each of the two recesses over the first region, where the second region includes silicon germanium having a second germanium concentration; and epitaxially growing a capping layer over the second region, the capping layer including silicon germanium having a third germanium concentration, where a concentration of germanium in the respective source/drain region is highest an interface of the second region and the capping layer. The method also includes depositing a first metal-containing layer over and contacting each of the two source/drain regions. The method also includes depositing a second metal-containing layer over and contacting the first metal-containing layer. The method also includes annealing the two source/drain regions to form a metal silicide region in each of the source/drain regions, where the metal silicide region of each of the source/drain regions extends through the capping layer and contacts but does not extend beyond the region of highest germanium concentration in the respective source/drain region. In an embodiment the first metal-containing layer includes titanium and the second metal-containing layer includes titanium nitride, and the region of highest germanium concentration in the respective source/drain region corresponds to the interface between the capping layer and the second region prior to the forming of the metal silicide regions. In an embodiment a combined thickness of the first metal layer and the second metal layer is about 50 Å to about 500 Å. In an embodiment the capping layer has a thickness of about 10 Å to about 200 Å. In an embodiment the method also includes forming a first intermediate layer dielectric (ILD) over the two source drain regions; forming a second ILD over the first ILD; forming openings in the first ILD and the second ILD, wherein the openings in the first ILD and the second ILD exposed the metal silicide regions; and electroplating tungsten into each of the openings so that the tungsten contacts the metal silicide regions. In an embodiment the second germanium concentration is higher than the first germanium concentration. In an embodiment the second region includes a bottom layer and an upper layer, where a concentration of germanium in the upper layer is about 45 percent, and where a concentration of germanium in the bottom layer is less than 45 percent.
- A fin field effect transistor (finFET) device is provided in accordance with some embodiments. The finFET device includes two source/drain regions disposed on opposite sides of a gate stack, where each source/drain region comprises a capping layer along a top surface of the respective source/drain region, each capping layer overlying a respective epitaxial region, and where a concentration of germanium in each source/drain region is highest at a surface of the respective epitaxial region that contacts the respective capping layer. The finFET device also includes a metal silicide region disposed in each source/drain region, where the metal silicide region in each source/drain region extends through the respective capping layer and contacts but does not extend beyond the surface of the respective epitaxial region. In an embodiment, an intermediate layer dielectric (ILD) is disposed over the two source/drain regions, and a plurality of electrical connectors extends through the ILD in a manner that respective electrical connectors contact one of the metal silicide regions.
- The foregoing outlines features of several embodiments so that those skilled in the art may better understand the aspects of the present disclosure. Those skilled in the art should appreciate that they may readily use the present disclosure as a basis for designing or modifying other processes and structures for carrying out the same purposes and/or achieving the same advantages of the embodiments introduced herein. Those skilled in the art should also realize that such equivalent constructions do not depart from the spirit and scope of the present disclosure, and that they may make various changes, substitutions, and alterations herein without departing from the spirit and scope of the present disclosure.
Claims (20)
Priority Applications (5)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US15/725,867 US10522359B2 (en) | 2016-11-29 | 2017-10-05 | FinFET device and method of forming |
TW106139479A TWI749102B (en) | 2016-11-29 | 2017-11-15 | FinFET AND METHOD FOR MANUFACTURING THE SAME |
CN201711181814.XA CN108122777B (en) | 2016-11-29 | 2017-11-23 | Method for forming fin field effect transistor |
US16/728,918 US11004688B2 (en) | 2016-11-29 | 2019-12-27 | FinFET device and method of forming |
US17/230,660 US11854811B2 (en) | 2016-11-29 | 2021-04-14 | FinFET device and method of forming |
Applications Claiming Priority (2)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US201662427490P | 2016-11-29 | 2016-11-29 | |
US15/725,867 US10522359B2 (en) | 2016-11-29 | 2017-10-05 | FinFET device and method of forming |
Related Child Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US16/728,918 Continuation US11004688B2 (en) | 2016-11-29 | 2019-12-27 | FinFET device and method of forming |
Publications (2)
Publication Number | Publication Date |
---|---|
US20180151378A1 true US20180151378A1 (en) | 2018-05-31 |
US10522359B2 US10522359B2 (en) | 2019-12-31 |
Family
ID=62190459
Family Applications (3)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US15/725,867 Active US10522359B2 (en) | 2016-11-29 | 2017-10-05 | FinFET device and method of forming |
US16/728,918 Active US11004688B2 (en) | 2016-11-29 | 2019-12-27 | FinFET device and method of forming |
US17/230,660 Active 2038-04-13 US11854811B2 (en) | 2016-11-29 | 2021-04-14 | FinFET device and method of forming |
Family Applications After (2)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US16/728,918 Active US11004688B2 (en) | 2016-11-29 | 2019-12-27 | FinFET device and method of forming |
US17/230,660 Active 2038-04-13 US11854811B2 (en) | 2016-11-29 | 2021-04-14 | FinFET device and method of forming |
Country Status (3)
Country | Link |
---|---|
US (3) | US10522359B2 (en) |
CN (1) | CN108122777B (en) |
TW (1) | TWI749102B (en) |
Cited By (23)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US20170271479A1 (en) * | 2015-04-10 | 2017-09-21 | Samsung Electronics Co., Ltd. | Semiconductor devices and methods of fabricating the same |
US20180097074A1 (en) * | 2015-07-29 | 2018-04-05 | Infineon Technologies Ag | Semiconductor device comprising a gradually increasing field dielectric layer and method of manufacturing a semiconductor device |
US20190198639A1 (en) * | 2017-12-27 | 2019-06-27 | Samsung Electronics Co., Ltd. | Semiconductor device and method of fabricating the same |
US20200365698A1 (en) * | 2019-05-17 | 2020-11-19 | Taiwan Semiconductor Manufacturing Company, Ltd. | Semiconductor device and method of manufacture |
US10879124B2 (en) * | 2017-11-21 | 2020-12-29 | Taiwan Semiconductor Manufacturing Co., Ltd. | Method to form a fully strained channel region |
US10930567B2 (en) * | 2018-04-16 | 2021-02-23 | International Business Machines Corporation | Maskless epitaxial growth of phosphorus-doped Si and boron-doped SiGe (Ge) for advanced source/drain contact |
US11011623B2 (en) * | 2018-06-29 | 2021-05-18 | Taiwan Semiconductor Manufacturing Company, Ltd. | Method for increasing germanium concentration of FIN and resulting semiconductor device |
CN113284849A (en) * | 2020-02-19 | 2021-08-20 | 台湾积体电路制造股份有限公司 | Semiconductor device and method of forming a semiconductor device |
CN113363210A (en) * | 2020-05-26 | 2021-09-07 | 台湾积体电路制造股份有限公司 | Semiconductor device and method for manufacturing the same |
US20210280462A1 (en) * | 2017-11-15 | 2021-09-09 | Taiwan Semiconductor Manufacturing Co., Ltd. | Contact Metallization Process |
US20210336007A1 (en) * | 2019-08-07 | 2021-10-28 | Samsung Electronics Co., Ltd. | Semiconductor device |
US11189711B2 (en) * | 2017-08-28 | 2021-11-30 | Semiconductor Manufacturing International (Shanghai) Corporation | Semiconductor structures |
CN113782431A (en) * | 2020-08-21 | 2021-12-10 | 台湾积体电路制造股份有限公司 | Method of manufacturing semiconductor device and semiconductor device |
US11348835B2 (en) | 2020-07-31 | 2022-05-31 | Taiwan Semiconductor Manufacturing Co., Ltd. | Ion implantation for nano-FET |
US20220246480A1 (en) * | 2018-09-28 | 2022-08-04 | Taiwan Semiconductor Manufacturing Co., Ltd. | FinFET Device and Method of Forming Same |
US20220246611A1 (en) * | 2021-01-29 | 2022-08-04 | Taiwan Semiconductor Manufacturing Co., Ltd | Semiconductor device and methods of forming |
US11495599B2 (en) | 2021-02-19 | 2022-11-08 | Nanya Technology Corporation | Semiconductor device with self-aligning contact and method for fabricating the same |
US20220359210A1 (en) * | 2020-05-08 | 2022-11-10 | Taiwan Semiconductor Manufacturing Company, Ltd. | Semiconductor Device and Method |
US11631612B2 (en) | 2020-05-26 | 2023-04-18 | Taiwan Semiconductor Manufacturing Company, Ltd. | Semiconductor device and manufacturing method thereof |
US20230369454A1 (en) * | 2019-07-17 | 2023-11-16 | Taiwan Semiconductor Manufacturing Company Ltd. | Semiconductor device with reduced trap defect and method of forming the same |
TWI824253B (en) * | 2020-06-08 | 2023-12-01 | 台灣積體電路製造股份有限公司 | Integrated circuit device and method of manufacturing the same |
TWI838868B (en) * | 2021-10-20 | 2024-04-11 | 台灣積體電路製造股份有限公司 | Semiconductor structure and methods of manufacturing the same |
US11984483B2 (en) | 2021-03-26 | 2024-05-14 | Taiwan Semiconductor Manufacturing Company, Ltd. | Semiconductor device and method of manufacturing thereof |
Families Citing this family (6)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US10522359B2 (en) * | 2016-11-29 | 2019-12-31 | Taiwan Semiconductor Manufacturing Company, Ltd. | FinFET device and method of forming |
CN110970487B (en) * | 2018-09-28 | 2023-12-19 | 台湾积体电路制造股份有限公司 | Semiconductor device and method of forming the same |
US10943818B2 (en) | 2018-10-31 | 2021-03-09 | Taiwan Semiconductor Manufacturing Company, Ltd. | Semiconductor device and method |
CN113678260A (en) * | 2019-02-08 | 2021-11-19 | 应用材料公司 | Semiconductor device, method of manufacturing semiconductor device, and processing system |
US11355587B2 (en) * | 2020-08-06 | 2022-06-07 | Taiwan Semiconductor Manufacturing Co., Ltd. | Source/drain EPI structure for device boost |
US11646377B2 (en) | 2020-08-21 | 2023-05-09 | Taiwan Semiconductor Manufacturing Co., Ltd. | Semiconductor device and method of manufacture |
Citations (11)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US5744394A (en) * | 1996-08-26 | 1998-04-28 | Sharp Kabushiki Kaisha | Method for fabricating a semiconductor device having copper layer |
US20050045965A1 (en) * | 2003-08-29 | 2005-03-03 | Taiwan Semiconductor Manufacturing Co., Ltd. | Device having multiple silicide types and a method for its fabrication |
US20070187767A1 (en) * | 2006-02-13 | 2007-08-16 | Kabushiki Kaisha Toshiba | Semiconductor device including misfet |
US20080067609A1 (en) * | 2006-09-20 | 2008-03-20 | Kim Myung-Sun | Semiconductor Device Including Field Effct Transistor and Method of Forming the Same |
US20080116487A1 (en) * | 2006-11-20 | 2008-05-22 | Samsung Electronics Co., Ltd. | Methods of fabricating transistors having high carrier mobility and transistors fabricated thereby |
US20080119025A1 (en) * | 2006-11-21 | 2008-05-22 | O Sung Kwon | Method of making a strained semiconductor device |
US20110156107A1 (en) * | 2009-12-30 | 2011-06-30 | Bohr Mark T | Self-aligned contacts |
US20120319203A1 (en) * | 2011-06-15 | 2012-12-20 | Taiwan Semiconductor Manufacturing Company, Ltd. | Semiconductor device and method of manufacturing the same |
US20130134598A1 (en) * | 2008-05-15 | 2013-05-30 | Great Wall Semiconductor Corporation | Semiconductor Device and Method of Forming a Power MOSFET With Interconnect Structure to Achieve Lower RDSON |
US20130320457A1 (en) * | 2012-06-04 | 2013-12-05 | Samsung Electronics Co., Ltd. | Semiconductor devices including source/drain stressors and methods of manufacturing the same |
US20150002169A1 (en) * | 2013-06-27 | 2015-01-01 | General Electric Company | Systems and methods for calibrating phase and sensitivity of current transducers |
Family Cites Families (5)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US7825477B2 (en) * | 2007-04-23 | 2010-11-02 | Taiwan Semiconductor Manufacturing Company, Ltd. | Semiconductor device with localized stressor |
US8609518B2 (en) * | 2011-07-22 | 2013-12-17 | Taiwan Semiconductor Manufacturing Company, Ltd. | Re-growing source/drain regions from un-relaxed silicon layer |
US8853060B1 (en) * | 2013-05-27 | 2014-10-07 | United Microelectronics Corp. | Epitaxial process |
US9209175B2 (en) * | 2013-07-17 | 2015-12-08 | Taiwan Semiconductor Manufacturing Company, Ltd. | MOS devices having epitaxy regions with reduced facets |
US10522359B2 (en) * | 2016-11-29 | 2019-12-31 | Taiwan Semiconductor Manufacturing Company, Ltd. | FinFET device and method of forming |
-
2017
- 2017-10-05 US US15/725,867 patent/US10522359B2/en active Active
- 2017-11-15 TW TW106139479A patent/TWI749102B/en active
- 2017-11-23 CN CN201711181814.XA patent/CN108122777B/en active Active
-
2019
- 2019-12-27 US US16/728,918 patent/US11004688B2/en active Active
-
2021
- 2021-04-14 US US17/230,660 patent/US11854811B2/en active Active
Patent Citations (11)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US5744394A (en) * | 1996-08-26 | 1998-04-28 | Sharp Kabushiki Kaisha | Method for fabricating a semiconductor device having copper layer |
US20050045965A1 (en) * | 2003-08-29 | 2005-03-03 | Taiwan Semiconductor Manufacturing Co., Ltd. | Device having multiple silicide types and a method for its fabrication |
US20070187767A1 (en) * | 2006-02-13 | 2007-08-16 | Kabushiki Kaisha Toshiba | Semiconductor device including misfet |
US20080067609A1 (en) * | 2006-09-20 | 2008-03-20 | Kim Myung-Sun | Semiconductor Device Including Field Effct Transistor and Method of Forming the Same |
US20080116487A1 (en) * | 2006-11-20 | 2008-05-22 | Samsung Electronics Co., Ltd. | Methods of fabricating transistors having high carrier mobility and transistors fabricated thereby |
US20080119025A1 (en) * | 2006-11-21 | 2008-05-22 | O Sung Kwon | Method of making a strained semiconductor device |
US20130134598A1 (en) * | 2008-05-15 | 2013-05-30 | Great Wall Semiconductor Corporation | Semiconductor Device and Method of Forming a Power MOSFET With Interconnect Structure to Achieve Lower RDSON |
US20110156107A1 (en) * | 2009-12-30 | 2011-06-30 | Bohr Mark T | Self-aligned contacts |
US20120319203A1 (en) * | 2011-06-15 | 2012-12-20 | Taiwan Semiconductor Manufacturing Company, Ltd. | Semiconductor device and method of manufacturing the same |
US20130320457A1 (en) * | 2012-06-04 | 2013-12-05 | Samsung Electronics Co., Ltd. | Semiconductor devices including source/drain stressors and methods of manufacturing the same |
US20150002169A1 (en) * | 2013-06-27 | 2015-01-01 | General Electric Company | Systems and methods for calibrating phase and sensitivity of current transducers |
Cited By (45)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US20170271479A1 (en) * | 2015-04-10 | 2017-09-21 | Samsung Electronics Co., Ltd. | Semiconductor devices and methods of fabricating the same |
US11069782B2 (en) | 2015-07-29 | 2021-07-20 | Infineon Technologies Ag | Semiconductor device comprising a gradually increasing field dielectric layer and method of manufacturing a semiconductor device |
US20180097074A1 (en) * | 2015-07-29 | 2018-04-05 | Infineon Technologies Ag | Semiconductor device comprising a gradually increasing field dielectric layer and method of manufacturing a semiconductor device |
US10483360B2 (en) * | 2015-07-29 | 2019-11-19 | Infineon Technologies Ag | Semiconductor device comprising a gradually increasing field dielectric layer and method of manufacturing a semiconductor device |
US11189711B2 (en) * | 2017-08-28 | 2021-11-30 | Semiconductor Manufacturing International (Shanghai) Corporation | Semiconductor structures |
US20210280462A1 (en) * | 2017-11-15 | 2021-09-09 | Taiwan Semiconductor Manufacturing Co., Ltd. | Contact Metallization Process |
US10879124B2 (en) * | 2017-11-21 | 2020-12-29 | Taiwan Semiconductor Manufacturing Co., Ltd. | Method to form a fully strained channel region |
US20190198639A1 (en) * | 2017-12-27 | 2019-06-27 | Samsung Electronics Co., Ltd. | Semiconductor device and method of fabricating the same |
US11705503B2 (en) | 2017-12-27 | 2023-07-18 | Samsung Electronics Co., Ltd. | Semiconductor device including non-sacrificial gate spacers and method of fabricating the same |
US10930567B2 (en) * | 2018-04-16 | 2021-02-23 | International Business Machines Corporation | Maskless epitaxial growth of phosphorus-doped Si and boron-doped SiGe (Ge) for advanced source/drain contact |
US11011623B2 (en) * | 2018-06-29 | 2021-05-18 | Taiwan Semiconductor Manufacturing Company, Ltd. | Method for increasing germanium concentration of FIN and resulting semiconductor device |
US11721745B2 (en) | 2018-06-29 | 2023-08-08 | Taiwan Semiconductor Manufacturing Company, Ltd. | Methods for increasing germanium concentration of surfaces of a silicon germanium portion of a fin and resulting semiconductor devices |
US20220246480A1 (en) * | 2018-09-28 | 2022-08-04 | Taiwan Semiconductor Manufacturing Co., Ltd. | FinFET Device and Method of Forming Same |
US11069784B2 (en) * | 2019-05-17 | 2021-07-20 | Taiwan Semiconductor Manufacturing Company, Ltd. | Semiconductor device and method of manufacture |
US20200365698A1 (en) * | 2019-05-17 | 2020-11-19 | Taiwan Semiconductor Manufacturing Company, Ltd. | Semiconductor device and method of manufacture |
US20210351273A1 (en) * | 2019-05-17 | 2021-11-11 | Taiwan Semiconductor Manufacturing Co., Ltd. | Semiconductor Devices and Methods of Manufacture |
US20230369454A1 (en) * | 2019-07-17 | 2023-11-16 | Taiwan Semiconductor Manufacturing Company Ltd. | Semiconductor device with reduced trap defect and method of forming the same |
US12119389B2 (en) * | 2019-07-17 | 2024-10-15 | Taiwan Semiconductor Manufacturing Company Ltd. | Semiconductor device with reduced trap defect and method of forming the same |
US20210336007A1 (en) * | 2019-08-07 | 2021-10-28 | Samsung Electronics Co., Ltd. | Semiconductor device |
US11569350B2 (en) * | 2019-08-07 | 2023-01-31 | Samsung Electronics Co., Ltd. | Semiconductor device |
TWI832034B (en) * | 2020-02-19 | 2024-02-11 | 台灣積體電路製造股份有限公司 | Semiconductor device and manufacturing method thereof |
US11908748B2 (en) | 2020-02-19 | 2024-02-20 | Taiwan Semiconductor Manufacturing Co., Ltd. | Semiconductor devices and methods of forming the same |
CN113284849A (en) * | 2020-02-19 | 2021-08-20 | 台湾积体电路制造股份有限公司 | Semiconductor device and method of forming a semiconductor device |
US11502005B2 (en) | 2020-02-19 | 2022-11-15 | Taiwan Semiconductor Manufacturing Co., Ltd. | Semiconductor devices and methods of forming the same |
US20220359210A1 (en) * | 2020-05-08 | 2022-11-10 | Taiwan Semiconductor Manufacturing Company, Ltd. | Semiconductor Device and Method |
US11854814B2 (en) * | 2020-05-08 | 2023-12-26 | Taiwan Semiconductor Manufacturing Company, Ltd. | Semiconductor device and method |
TWI809392B (en) * | 2020-05-26 | 2023-07-21 | 台灣積體電路製造股份有限公司 | Semiconductor device and manufacturing method thereof |
US11631612B2 (en) | 2020-05-26 | 2023-04-18 | Taiwan Semiconductor Manufacturing Company, Ltd. | Semiconductor device and manufacturing method thereof |
CN113363210A (en) * | 2020-05-26 | 2021-09-07 | 台湾积体电路制造股份有限公司 | Semiconductor device and method for manufacturing the same |
US11916133B2 (en) | 2020-06-08 | 2024-02-27 | Taiwan Semiconductor Manufacturing Co., Ltd. | Self-aligned contact structures |
TWI824253B (en) * | 2020-06-08 | 2023-12-01 | 台灣積體電路製造股份有限公司 | Integrated circuit device and method of manufacturing the same |
US11901235B2 (en) | 2020-07-31 | 2024-02-13 | Taiwan Semiconductor Manufacturing Co., Ltd. | Ion implantation for nano-FET |
US11348835B2 (en) | 2020-07-31 | 2022-05-31 | Taiwan Semiconductor Manufacturing Co., Ltd. | Ion implantation for nano-FET |
TWI811615B (en) * | 2020-07-31 | 2023-08-11 | 台灣積體電路製造股份有限公司 | Transistor and manufacturing method thereof |
TWI795748B (en) * | 2020-08-21 | 2023-03-11 | 台灣積體電路製造股份有限公司 | Method of manufacturing a semiconductor device and a semiconductor device |
US12062580B2 (en) | 2020-08-21 | 2024-08-13 | Taiwan Semiconductor Manufacturing Company, Ltd. | Method of manufacturing a semiconductor device and a semiconductor device |
US11508621B2 (en) * | 2020-08-21 | 2022-11-22 | Taiwan Semiconductor Manufacturing Co., Ltd. | Method of manufacturing a semiconductor device and a semiconductor device |
US20220059703A1 (en) * | 2020-08-21 | 2022-02-24 | Taiwan Semiconductor Manufacturing Co., Ltd. | Method of manufacturing a semiconductor device and a semiconductor device |
CN113782431A (en) * | 2020-08-21 | 2021-12-10 | 台湾积体电路制造股份有限公司 | Method of manufacturing semiconductor device and semiconductor device |
US20220246611A1 (en) * | 2021-01-29 | 2022-08-04 | Taiwan Semiconductor Manufacturing Co., Ltd | Semiconductor device and methods of forming |
US12068322B2 (en) * | 2021-01-29 | 2024-08-20 | Taiwan Semiconductor Manufacturing Co., Ltd. | Method of forming a multi-layer epitaxial source/drain region having varying concentrations of boron and germanium therein |
US11495599B2 (en) | 2021-02-19 | 2022-11-08 | Nanya Technology Corporation | Semiconductor device with self-aligning contact and method for fabricating the same |
TWI793760B (en) * | 2021-02-19 | 2023-02-21 | 南亞科技股份有限公司 | Semiconductor device with self-aligning contact and method for fabricating the same |
US11984483B2 (en) | 2021-03-26 | 2024-05-14 | Taiwan Semiconductor Manufacturing Company, Ltd. | Semiconductor device and method of manufacturing thereof |
TWI838868B (en) * | 2021-10-20 | 2024-04-11 | 台灣積體電路製造股份有限公司 | Semiconductor structure and methods of manufacturing the same |
Also Published As
Publication number | Publication date |
---|---|
CN108122777A (en) | 2018-06-05 |
US11854811B2 (en) | 2023-12-26 |
CN108122777B (en) | 2022-11-18 |
US11004688B2 (en) | 2021-05-11 |
US20200135476A1 (en) | 2020-04-30 |
US10522359B2 (en) | 2019-12-31 |
US20210233771A1 (en) | 2021-07-29 |
TWI749102B (en) | 2021-12-11 |
TW201820540A (en) | 2018-06-01 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
US11004688B2 (en) | FinFET device and method of forming | |
US11411113B2 (en) | FinFETs and methods of forming FinFETs | |
US11908750B2 (en) | Semiconductor device and method | |
US11594618B2 (en) | FinFET devices and methods of forming | |
US10164053B1 (en) | Semiconductor device and method | |
US11532519B2 (en) | Semiconductor device and method | |
US12009406B2 (en) | FinFET device and method | |
US11855213B2 (en) | FinFET device and method of forming same | |
US10985266B2 (en) | Method of gap filling for semiconductor device | |
US10985053B2 (en) | Contact plugs and methods of forming same | |
US11056573B2 (en) | Implantation and annealing for semiconductor device | |
US12087861B2 (en) | FinFETs and methods of forming FinFETs | |
US10529861B2 (en) | FinFET structures and methods of forming the same |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
FEPP | Fee payment procedure |
Free format text: ENTITY STATUS SET TO UNDISCOUNTED (ORIGINAL EVENT CODE: BIG.); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY |
|
AS | Assignment |
Owner name: TAIWAN SEMICONDUCTOR MANUFACTURING COMPANY, LTD., Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNORS:HUANG, YI-MIN;YANG, HUAI-TEI;CHANG, SHIH-CHIEH;SIGNING DATES FROM 20171102 TO 20171106;REEL/FRAME:044356/0036 |
|
STPP | Information on status: patent application and granting procedure in general |
Free format text: RESPONSE TO NON-FINAL OFFICE ACTION ENTERED AND FORWARDED TO EXAMINER |
|
STPP | Information on status: patent application and granting procedure in general |
Free format text: NON FINAL ACTION MAILED |
|
STPP | Information on status: patent application and granting procedure in general |
Free format text: RESPONSE TO NON-FINAL OFFICE ACTION ENTERED AND FORWARDED TO EXAMINER |
|
STPP | Information on status: patent application and granting procedure in general |
Free format text: NOTICE OF ALLOWANCE MAILED -- APPLICATION RECEIVED IN OFFICE OF PUBLICATIONS |
|
STPP | Information on status: patent application and granting procedure in general |
Free format text: PUBLICATIONS -- ISSUE FEE PAYMENT VERIFIED |
|
STCF | Information on status: patent grant |
Free format text: PATENTED CASE |
|
MAFP | Maintenance fee payment |
Free format text: PAYMENT OF MAINTENANCE FEE, 4TH YEAR, LARGE ENTITY (ORIGINAL EVENT CODE: M1551); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY Year of fee payment: 4 |