US20170287537A1 - Low power consumption memory device - Google Patents
Low power consumption memory device Download PDFInfo
- Publication number
- US20170287537A1 US20170287537A1 US15/629,722 US201715629722A US2017287537A1 US 20170287537 A1 US20170287537 A1 US 20170287537A1 US 201715629722 A US201715629722 A US 201715629722A US 2017287537 A1 US2017287537 A1 US 2017287537A1
- Authority
- US
- United States
- Prior art keywords
- memory
- output
- ctr
- coupled
- bit
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Abandoned
Links
Images
Classifications
-
- G—PHYSICS
- G11—INFORMATION STORAGE
- G11C—STATIC STORES
- G11C7/00—Arrangements for writing information into, or reading information out from, a digital store
- G11C7/22—Read-write [R-W] timing or clocking circuits; Read-write [R-W] control signal generators or management
-
- G—PHYSICS
- G11—INFORMATION STORAGE
- G11C—STATIC STORES
- G11C7/00—Arrangements for writing information into, or reading information out from, a digital store
- G11C7/12—Bit line control circuits, e.g. drivers, boosters, pull-up circuits, pull-down circuits, precharging circuits, equalising circuits, for bit lines
-
- G—PHYSICS
- G06—COMPUTING; CALCULATING OR COUNTING
- G06F—ELECTRIC DIGITAL DATA PROCESSING
- G06F3/00—Input arrangements for transferring data to be processed into a form capable of being handled by the computer; Output arrangements for transferring data from processing unit to output unit, e.g. interface arrangements
- G06F3/06—Digital input from, or digital output to, record carriers, e.g. RAID, emulated record carriers or networked record carriers
- G06F3/0601—Interfaces specially adapted for storage systems
- G06F3/0602—Interfaces specially adapted for storage systems specifically adapted to achieve a particular effect
- G06F3/0625—Power saving in storage systems
-
- G—PHYSICS
- G06—COMPUTING; CALCULATING OR COUNTING
- G06F—ELECTRIC DIGITAL DATA PROCESSING
- G06F3/00—Input arrangements for transferring data to be processed into a form capable of being handled by the computer; Output arrangements for transferring data from processing unit to output unit, e.g. interface arrangements
- G06F3/06—Digital input from, or digital output to, record carriers, e.g. RAID, emulated record carriers or networked record carriers
- G06F3/0601—Interfaces specially adapted for storage systems
- G06F3/0628—Interfaces specially adapted for storage systems making use of a particular technique
- G06F3/0655—Vertical data movement, i.e. input-output transfer; data movement between one or more hosts and one or more storage devices
- G06F3/0659—Command handling arrangements, e.g. command buffers, queues, command scheduling
-
- G—PHYSICS
- G06—COMPUTING; CALCULATING OR COUNTING
- G06F—ELECTRIC DIGITAL DATA PROCESSING
- G06F3/00—Input arrangements for transferring data to be processed into a form capable of being handled by the computer; Output arrangements for transferring data from processing unit to output unit, e.g. interface arrangements
- G06F3/06—Digital input from, or digital output to, record carriers, e.g. RAID, emulated record carriers or networked record carriers
- G06F3/0601—Interfaces specially adapted for storage systems
- G06F3/0668—Interfaces specially adapted for storage systems adopting a particular infrastructure
- G06F3/0671—In-line storage system
- G06F3/0683—Plurality of storage devices
-
- G—PHYSICS
- G11—INFORMATION STORAGE
- G11C—STATIC STORES
- G11C7/00—Arrangements for writing information into, or reading information out from, a digital store
- G11C7/18—Bit line organisation; Bit line lay-out
-
- G—PHYSICS
- G11—INFORMATION STORAGE
- G11C—STATIC STORES
- G11C11/00—Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor
- G11C11/21—Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using electric elements
- G11C11/34—Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using electric elements using semiconductor devices
- G11C11/40—Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using electric elements using semiconductor devices using transistors
- G11C11/41—Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using electric elements using semiconductor devices using transistors forming static cells with positive feedback, i.e. cells not needing refreshing or charge regeneration, e.g. bistable multivibrator or Schmitt trigger
- G11C11/412—Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using electric elements using semiconductor devices using transistors forming static cells with positive feedback, i.e. cells not needing refreshing or charge regeneration, e.g. bistable multivibrator or Schmitt trigger using field-effect transistors only
-
- G—PHYSICS
- G11—INFORMATION STORAGE
- G11C—STATIC STORES
- G11C2207/00—Indexing scheme relating to arrangements for writing information into, or reading information out from, a digital store
- G11C2207/005—Transfer gates, i.e. gates coupling the sense amplifier output to data lines, I/O lines or global bit lines
Definitions
- the invention relates to a memory device, and more particularly to a low power consumption memory device.
- a conventional memory device includes a memory cell block 10 , a plurality of bit lines 11 coupled to the memory cell block 10 , and a plurality of word lines 12 coupled to the memory cell block 10 .
- the memory cell block 10 includes a plurality of memory cells 13 arranged in a matrix.
- the word lines 12 transmit a control input to the memory cells 13 in order to control the memory cells 13 to output data stored therein to the bit lines 11 .
- each bit line 11 is made longer to be coupled to more memory cells 13 , which inevitably increases a capacitance seen thereat.
- a plurality of sense amplifiers 14 are employed to be coupled respectively to the bit lines 11 to assist in amplifying voltages on the bit lines 11 in order to facilitate data transmission and allow the memory device to operate at a higher frequency.
- the sense amplifiers 14 may be undesirable components of the memory device due to their relatively large power consumption. Therefore, it may be beneficial to attempt to address the issue of the capacitance seen at each bit line 11 , and to omit the sense amplifiers 14 altogether.
- a plurality of memory cell blocks may be combined in a memory device and controlled together, such that control logic for the same can be simplified to save area.
- the memory device includes four memory cell blocks , one- hundred-and-twenty-eight bit lines (bit 0 _bk 0 to bit 31 _bk 3 ) and two-hundred-and-fifty-six word lines (ctr_ 0 to ctr_ 255 ).
- Each memory cell block includes two-hundred-and-fifty-six by thirty-two memory cells (MCs) 13 that are arranged in a matrix with two-hundred-and-fifty-six rows and thirty- two columns, and that are controlled via the word lines (ctr_ 0 to ctr_ 255 ) to output data stored therein to the bit lines (bit 0 _bkA to bit 31 _bkA), where 0 ⁇ A ⁇ 3.
- MUXs thirty-two multiplexers 15 are employed to output voltages at the bit lines (bit 0 _bk 0 to bit 31 _bk 3 ) to thirty-two output lines (bit 0 to bit 31 ).
- the columns of the memory cells 13 of the memory cell blocks are arranged in the order of the first column of the first memory cell block, the first column of the second memory cell block, the first column of the third memory cell block, the first column of the fourth memory cell block, the second column of the first memory cell block, the second column of the second memory cell block and so on, in order to facilitate routing of the bit lines (bit 0 _bk 0 to bit 31 _bk 3 ) and to decrease capacitances seen at the bit lines (bit 0 _bk 0 to bit 31 _bk 3 ).
- bit lines bits 0 _bkA to bit 31 _bkA
- word line ctr_B
- one-hundred-and-twenty-eight of the memory cells 13 may charge or discharge the bit lines (bit 0 _bk 0 to bkt 31 _bk 3 ), where 0 ⁇ B ⁇ 255. This results in a relatively large amount of unnecessary power consumption.
- an object of this invention is to provide a memory device that can overcome at least one of the aforesaid problems associated with the prior art.
- a memory device includes a plurality of memory modules and a plurality of control lines.
- the memory modules are arranged in a first direction.
- Each of the memory modules includes a plurality of memory units arranged in the first direction.
- Each of the memory units of the memory modules includes: a plurality of memory cell groups which are arranged in a second direction different from the first direction, and each of which includes at least one memory cell for storing data therein; a plurality of first bit lines, each of which is coupled to the at least one memory cell of a respective one of the memory cell groups; a second bit line for transmitting to-be-read data; and a plurality of controllable circuits, each of which has an input terminal coupled to a respective one of the first bit lines, an output terminal coupled to the second bit line, and a control terminal.
- Each of the control lines is coupled to the control terminal of a corresponding one of the controllable circuits of each of at least one of the memory units of each of the memory modules.
- Each of the controllable circuits of the memory units of the memory modules is operable between an output enable state and an output disable state based on a voltage at the input terminal and a voltage at the control terminal, and outputs a predetermined reference voltage at the output terminal when operating in the output enable state.
- each of the controllable circuits of the memory units of the memory modules is operable between the output enable state and the output disable state based on the voltage at the control terminal, and outputs, at the output terminal, a voltage associated with the voltage at the input terminal when operating in the output enable state.
- FIG. 1 is a schematic circuit block diagram illustrating a conventional memory device
- FIG. 2 is a schematic circuit block diagram illustrating a variation of the conventional memory device
- FIGS. 3 to 7 are schematic circuit block diagrams illustrating an embodiment of a memory device according to this invention.
- FIG. 8 is a schematic circuit diagram illustrating a first example of a first controllable circuit of the embodiment.
- FIG. 9 is a schematic circuit diagram illustrating a second example of the first controllable circuit of the embodiment.
- FIG. 10 is a schematic circuit diagram illustrating a third example of the first controllable circuit of the embodiment.
- FIG. 11 is a schematic circuit diagrams illustrating a fourth example of the first controllable circuit of the embodiment.
- FIG. 12 a schematic circuit diagram illustrating an example of a switch of the embodiment
- FIG. 13 is a schematic circuit diagram illustrating a second controllable circuit of the embodiment.
- FIG. 14 is a schematic circuit diagram illustrating a first biasing circuit of the embodiment
- FIG. 15 is a schematic circuit diagram illustrating a second biasing circuit of the embodiment.
- FIG. 16 is a schematic layout diagram illustrating the embodiment.
- each memory unit 20 includes a number (N) (i.e., 64) of memory cell groups 21 , a number (N) (i.e., 64) of first controllable circuits (FCCs) 41 , a number (N) (i.e., 64) of second controllable circuits (SCCs) 42 , a number (N) (i.e., 64) of first biasing circuits (FBCs) 43 , a second biasing circuit (SBC) 44 , a number (N) (i.e., 64) of first bit lines 311 , a second bit line (r_bitA_bkB), a number (N) (i.e., 64) of third bit lines 321 and a fourth bit line (w_bitA_bkB), where 0 ⁇ A ⁇ L ⁇ 1 (i.e., 0 ⁇ A ⁇ 31) and 0 ⁇ B ⁇ M ⁇ 1 (i.e., 0 ⁇ B ⁇ 3).
- N i.e., 64 of memory
- each memory cell group 21 are arranged in a second direction (Y) different from (e.g., transverse to) the first direction (X), and each include at least one memory cell (MC) 211 for storing data therein.
- each memory cell group 21 includes, for example, four memory cells 211 arranged in the second direction (Y).
- Each first bit line 311 is coupled to the memory cells 211 of a respective memory cell group 21 .
- the second bit line (r_bitA_bkB) is for transmitting to-be-read data.
- Each first controllable circuit 41 has an input terminal 411 coupled to a respective first bit line 311 , an output terminal 412 coupled to the second bit line (r bitA bkB), and a control terminal 416 (see FIG. 5 ).
- Each third bit line 321 is coupled to the memory cells 211 of a respective memory cell group 21 .
- the fourth bit line (w bitA bkB) is for transmitting to-be-written data.
- Each second controllable circuit 42 has an input terminal 421 coupled to the fourth bit line (w_bitA_bkB), an output terminal 422 coupled to a respective third bit line 321 , and a control terminal 426 (see FIG. 6 ).
- Each first biasing circuit 43 is coupled to a respective first bit line 311 .
- the second biasing circuit 44 is coupled to the second bit line (r_bitA_bkB).
- the second control lines (w_ctr 0 _bk 0 to w ctr 63 _bk 3 ) (see FIG. 3 ), the first bias lines (b_ctr 0 _bk 0 to b_ctr 63 _bk 3 ) (see FIG. 3 ), the second bias lines (b_ctr_bk 0 to b_ctr_bk 3 ) (see FIG. 3 ), and the third bit lines 321 (see FIG. 4 ), the fourth bit line (w_bitA_bkB) (see FIG. 4 ) and the second controllable circuits 42 (see FIG.
- each first control line (r_ctrC_bkB) is coupled to the control terminal 416 of a respective first controllable circuit 41 of the memory units 20 of each memory module 2 , where 0 ⁇ B ⁇ M ⁇ 1 (i .e., 0 ⁇ B ⁇ 3) and 0 ⁇ C ⁇ N ⁇ 1 (i.e., 0 ⁇ C ⁇ 63).
- the multiplexers 9 in which the multiplexers 9 (see FIG. 3 ), the first control lines (r_ctr 0 _bk 0 to r_ctr 63 _bk 3 ) (see FIG. 3 ), the first bias lines (b_ctr 0 _bk 0 to b_ctr 63 _bk 3 ) (see FIG. 3 ), the second bias lines (b_ctr_bk 0 to b_ctr_bk 3 ) (see FIG. 3 ), the output lines (bit 0 to bit 31 ) (see FIG. 3 ), and the first bit lines 311 (see FIG. 4 ), the second bit line (r_bitA_bkB) (see FIG.
- each second control line (w_ctrC_bkB) is coupled to the control terminal 426 of a corresponding second controllable circuit 42 of a corresponding one of the memory units 20 of each memory module 2 , where 0 ⁇ B ⁇ M ⁇ 1 (i.e., 0 ⁇ B ⁇ 3) and 0 ⁇ C ⁇ N ⁇ 1 (i.e., 0 ⁇ C ⁇ 63).
- each first bias line (b_ctrC_bkB) is coupled to a corresponding first biasing circuit 43 of a corresponding one of the memory units 20 of each memory module 2 , where 0 ⁇ B ⁇ M ⁇ 1 (i.e., 0 ⁇ B ⁇ 3) and 0 ⁇ C ⁇ N ⁇ 1 (i.e., 0 ⁇ C ⁇ 63).
- Each second bias line (b_ctr_bkB) is coupled to the second biasing circuit 44 of a respective one of the memory units 20 of each memory module 2 .
- each multiplexer 9 is coupled to the second bit lines (r_bitA_bk 0 to r_bitA_bk 3 ) of the memory units 20 of a respective memory module 2 and to a respective output line (bitA), and outputs one of voltages respectively at the second bit lines (r_bitA_bk 0 to r_bitA_bk 3 ) to the output line (bitA), where 0 ⁇ A ⁇ L ⁇ 1 (i.e., 0 ⁇ A ⁇ 31).
- each first controllable circuit 41 is operable between an output enable state and an output disable state based on a voltage at the input terminal 411 thereof and a voltage at the control terminal 416 thereof, outputs a predetermined reference voltage (e.g., one of a logic high voltage and a logic low voltage) at the output terminal 412 thereof when operating in the output enable state, and does not output any voltage at the output terminal 412 thereof (i.e., exhibits high impedance at the output terminal 412 thereof) when operating in the output disable state.
- a predetermined reference voltage e.g., one of a logic high voltage and a logic low voltage
- each first controllable circuit 41 is controlled via the corresponding first control line (r_ctrC_bkB) to operate in the output disable state when none of the memory cells 211 of the respective memory cell group 21 is selected to have data stored therein be read, and to operate in one of the output disable state and the output enable state based on a voltage at the respective first bit line 311 when one of the memory cells 211 of the respective memory cell group 21 is selected to have data stored therein be read, where 0 ⁇ B ⁇ M ⁇ 1 (i.e., 0 ⁇ B ⁇ 3) and 0 ⁇ C ⁇ N ⁇ 1 (i.e., 0 ⁇ C ⁇ 63).
- each first controllable circuit 41 is operable between the output enable state and the output disable state based on the voltage at the control terminal 416 thereof, outputs, at the output terminal 412 thereof, a voltage associated with the voltage at the input terminal 411 thereof when operating in the output enable state, and does not output any voltage at the output terminal 412 thereof (i.e., exhibits high impedance at the output terminal 412 thereof) when operating in the output disable state.
- each first controllable circuit 41 is controlled via the corresponding first control line (r_ctrC_bkB) to operate in the output disable state when none of the memory cells 211 of the respective memory cell group 21 is selected to have data stored therein be read, and to operate in the output enable state when one of the memory cells 211 of the respective memory cell group 21 is selected to have data stored therein be read, where 0 ⁇ B ⁇ M ⁇ 1 (i.e., 0 ⁇ B ⁇ 3) and 0 ⁇ C ⁇ N ⁇ 1 (i.e., 0 ⁇ C ⁇ 63).
- FIG. 8 illustrates an example of the first implementation of the first controllable circuit 41 .
- each first controllable circuit 41 includes a transistor 413 for increasing output driving capability thereof, and a switch 414 coupled to the transistor 413 in series.
- the series connection of the transistor 413 and the switch 414 receives the predetermined reference voltage (Vref), and is coupled to the output terminal 412 .
- the transistor 413 is coupled to the input terminal 411 , and operable between an ON state and an OFF state based on the voltage at the input terminal 411 .
- the switch 414 is coupled to the control terminal 416 , and operable between an ON state and an OFF state based on the voltage at the control terminal 416 .
- both of the transistor 413 and the switch 414 operate in the ON state to allow transmission of the predetermined reference voltage (Vref) to the output terminal 412 through the series connection of the transistor 413 and the switch 414 .
- the first controllable circuit 41 operates in the output disable state
- one of the transistor 413 and the switch 414 operates in the OFF state to prevent transmission of the predetermined reference voltage (Vref) to the output terminal 412 through the series connection of the transistor 413 and the switch 414 .
- the switch 414 operates in the OFF state when none of the memory cells 211 (see FIG. 5 ) of the respective memory cell group 21 (see FIG.
- the transistor 413 receives the predetermined reference voltage (Vref) and the switch 414 is coupled to the output terminal 412 as shown in FIG. 8 , or it may be that the transistor 413 is coupled to the output terminal 412 and the switch 414 receives the predetermined reference voltage (Vref).
- the transistor 413 may be an N-channel field effect transistor (FET) as shown in FIG. 8 or alternatively a P-channel one.
- FET field effect transistor
- FIGS. 9 to 11 illustrate different examples of the second implementation of the first controllable circuit 41 .
- the first controllable circuit 41 may be a non-inverting tri-state buffer that is capable of increasing the output driving capability thereof (see FIG. 9 ), an inverting tri-state buffer that is capable of increasing the output driving capability thereof (see FIG. 10 ), or a switch that is incapable of increasing the output driving capability thereof (see FIG. 11 ), and that may be, for example, a FET shown in FIG. 12 . As shown in FIG. 9 ), an inverting tri-state buffer that is capable of increasing the output driving capability thereof (see FIG. 10 ), or a switch that is incapable of increasing the output driving capability thereof (see FIG. 11 ), and that may be, for example, a FET shown in FIG. 12 . As shown in FIG.
- the first controllable circuit 41 may include a non-inverting buffer 417 and a switch 418 that are coupled in series between the input terminal 411 and the output terminal 412 , with the non-inverting buffer 417 coupled to the input terminal 411 and the switch 418 coupled to the output terminal 412 .
- the switch 418 is further coupled to the control terminal 416 .
- the non-inverting buffer 417 (see FIG. 9 ) of the first controllable circuit 41 may be replaced by an inverting buffer 417 ′ .
- this invention is not limited to such configurations.
- the first controllable circuit 41 may include a non-inverting or inverting buffer that is activated and deactivated respectively in the output enable state and the output disable state.
- a plurality of sense amplifiers should be employed to assist in amplifying voltages on the second bit lines (r_bit 0 _bk 0 to r bit 31 _bk 3 ) in order to facilitate data transmission and allow the memory device to operate at a higher frequency, where 0 ⁇ A ⁇ L ⁇ 1 (i.e., 0 ⁇ A ⁇ 31) and 0 ⁇ B ⁇ M ⁇ 1 (i.e., 0 ⁇ B ⁇ 3).
- each second controllable circuit 42 is operable between an output enable state and an output disable state based on a voltage at the control terminal 426 thereof, outputs, at the output terminal 422 thereof, a voltage associated with a voltage at the input terminal 421 thereof when operating in the output enable state, and does not output any voltage at the output terminal 422 thereof (i.e., exhibits high impedance at the output terminal 422 thereof) when operating in the output disable state.
- each second controllable circuit 42 is controlled via the corresponding second control line (w_ctrC_bkB) to operate in the output disable state when none of the memory cells 211 of the respective memory cell group 21 is selected to have data written thereinto, and to operate in the output enable state when one of the memory cells 211 of the respective memory cell group 21 is selected to have data written thereinto, where 0 ⁇ B ⁇ M ⁇ 1 (i.e., 0 ⁇ B ⁇ 3) and 0 ⁇ C ⁇ N ⁇ 1 (i.e., 0 ⁇ C ⁇ 63).
- the second controllable circuit 42 is a switch.
- the switch may be, for example, a FET shown in FIG. 12 . However, this invention is not limited to such configuration.
- each first biasing circuit 43 is controlled via the corresponding first bias line (b_ctrC_bkB) to supply a first predetermined bias voltage (e.g., one of the logic high voltage and the logic low voltage) to the respective first bit line 311 when none of the memory cells 211 of the respective memory cell group 21 outputs data stored therein to the respective first bit line 311 , where 0 ⁇ B ⁇ M ⁇ 1 (i.e., 0 ⁇ B ⁇ 3) and 0 ⁇ C ⁇ N ⁇ 1 (i.e., 0 ⁇ C ⁇ 63). As shown in FIG.
- the first biasing circuit 43 includes a switch 431 having a first terminal that is coupled to the respective first bit line 311 , a second terminal that receives the first predetermined bias voltage (Vbias 1 ), and a control terminal that is coupled to the corresponding first bias line (b_ctrC_bkB).
- the switch 431 may be, for example, a FET shown in FIG. 12 . However, this invention is not limited to such configuration.
- the first biasing circuit 43 may include a resistor (not shown) having a first terminal that is coupled to the respective first bit line 311 , and a second terminal that receives the first predetermined bias voltage (Vbias 1 ), in which case the first bias lines (b_ctr 0 _bk 0 to b_ctr 63 _bk 3 ) are omitted.
- each first bias line (b_ctrC_bk 0 ) is coupled to a corresponding first biasing circuit 43 of each memory unit 20 , and the first biasing circuits 43 coupled to the first bias line (b_ctrC_bk 0 ) supply the first predetermined bias voltage (Vbias 1 ) to the respective first bit lines 311 when none of the memory cells 211 corresponding to the first bias line (b_ctrC_bk 0 ) outputs data stored therein to the corresponding first bit line 311 , where 0 ⁇ C ⁇ 1 (i.e., 0 ⁇ C ⁇ 63).
- the first biasing circuits 43 may be omitted in one of the following conditions: (a) each first controllable circuit 41 has the configuration shown in FIG. 8 ; (b) each first controllable circuit 41 has the configuration shown in FIG. 11 ; (c) each memory cell group 21 further includes a dummy cell (not shown) for supplying the first predetermined bias voltage to the respective first bit line 311 ; and (d) one of the memory cells 211 of each memory cell group 21 serves as a parking cell for outputting data stored therein to bias the respective first bit line 311 .
- the switch 414 see FIG.
- condition (a) of the respective first controllable circuit 41 operates in the OFF state, and no current can flow through the respective first controllable circuit 41 even if the input terminal 411 of the respective first controllable circuit 41 is floating.
- the first biasing circuits 43 may be omitted in condition (a).
- condition (c) or (d) since each first bit line 311 is biased by the dummy cell or the parking cell of the respective memory cell group 21 instead of the respective first controllable circuit 41 , the memory device has relatively low design complexity, thereby reducing design time and costs.
- each first biasing circuit 43 supplies the first predetermined bias voltage to the input terminal 411 of the respective first controllable circuit 41 having the configuration shown in FIG. 9 or 10 when none of the memory cells 211 of the respective memory cell group 21 outputs data stored therein to the input terminal 411 of the respective first controllable circuit 41 , the input terminal 411 of the respective first controllable circuit 41 will not be floating, thereby preventing unnecessary power consumption by the memory device.
- Each second biasing circuit 44 is controlled via the corresponding second bias line (b_ctr_bkB) to supply a second predetermined bias voltage (e.g., one of the logic high voltage and the logic low voltage) to the respective second bit line (r_bitA_bkB) when none of the corresponding first controllable circuits 41 operates in the output enable state, where 0 ⁇ A ⁇ L ⁇ 1 (i.e., 0 ⁇ A ⁇ 31) and 0 ⁇ B ⁇ M ⁇ 1 (i.e., 0 ⁇ B ⁇ 3). As shown in FIG.
- the second biasing circuit 44 includes a switch 441 having a first terminal that is coupled to the respective second bit line (r_bitA_bkB), a second terminal that receives the second predetermined bias voltage (Vbias 2 ), and a control terminal that is coupled to the corresponding second bias line (b_ctr_bkB).
- this invention is not limited to such configuration.
- each second biasing circuit 44 may include a resistor (not shown) having a first terminal that is coupled to the respective second bit line (r_bitA_bkB), and a second terminal that receives the second predetermined bias voltage (Vbias 2 ), in which case the second bias lines (b_ctr_bk 0 to b_ctr_bk 3 ) are omitted.
- the memory device may include only one second bias line (b_ctr_bk 0 ), instead of four second bias lines (b_ctr_bk 0 to b_ctr_bk 3 ).
- all of the second biasing circuits 44 are coupled to the second bias line (b_ctr_bk 0 ), and each of the same supplies the second predetermined bias voltage (Vbias 2 ) to the respective second bit line (r bitA bkB) when none of the first controllable circuits 41 operates in the output enable state, where 0 ⁇ A ⁇ L ⁇ 1 (i.e., 0 ⁇ A ⁇ 31) and 0 ⁇ B ⁇ M ⁇ 1 (i.e., 0 ⁇ B ⁇ 3).
- the second biasing circuits 44 may be omitted.
- the second bit lines (r_bitA_bkB) are adapted to be coupled to an external circuit that can supply the second predetermined bias voltage (Vbias 2 ) thereto, where 0 ⁇ A ⁇ L ⁇ 1 (i.e., 0 ⁇ A ⁇ 31) and 0 ⁇ B ⁇ M ⁇ 1 (i.e., 0 ⁇ B ⁇ 3).
- the memory cell groups 21 of each memory cell block form a matrix with a number (N) (i.e., 64) of rows and a number (L) (i.e., 32) of columns.
- a B th one of the memory cell blocks is controlled via the first control lines (r_ctr 0 _bkB to r_ctr 63 _bkB), the second control lines (w_ctr 0 _bkB to w_ctr 63 _bkB), the first bias lines (b_ctr 0 _bkB to b_ctr 63 _bkB) and the second bias line (b_ctr_bkB), such that data are written into the memory cell groups 21 of each row through the fourth bit lines (w_bit 0 _bkB to w_bit 31 _bkB), the corresponding second controllable circuits 42 operating in the output enable state and the corresponding third bit lines 321 , and such that data stored in the memory cell groups 21 of each row are read through the corresponding first bit lines 311 , the corresponding first controllable circuits 41 operating in the output enable state and the second bit lines (r_bit 0 _bkB to
- the memory cell blocks are written or read one at a time.
- the columns of the memory cells 211 of the memory cell blocks are arranged in the order of the first column of the first memory cell block, the first column of the second memory cell block, the first column of the third memory cell block, the first column of the fourth memory cell block, the second column of the first memory cell block, the second column of the second memory cell block, so on and so forth to the thirty-second column of the fourth memory cell block, in order to facilitate routing of the first bit lines (r_bit 0 _bk 0 to r_bit 31 _bk 3 ) and to decrease capacitances seen at the same.
- each fourth bit line (w_bitA_bkB) is driven individually by a driving circuit (not shown) when one of the corresponding memory cells 211 is selected to have data written thereinto such that at most L (i.e., 32) number of the fourth bit lines (w_bit 0 _bkB to w_bit 31 _bkB) are driven at one time, unnecessary power consumption by the driving circuit is prevented, where 0 ⁇ A ⁇ L ⁇ 1 (i.e., 0 ⁇ A ⁇ 31) and 0 ⁇ B ⁇ M ⁇ 1 (i.e., 0 ⁇ B ⁇ 3).
- one metal layer can provide at most about three traces passing over each memory cell 211 . Therefore, one metal layer can provided at most about twelve traces passing over four memory cells 211 .
- each memory cell group 21 includes four memory cells 211 , since the first controllable circuits 41 (see FIG. 5 ) corresponding to each row are controlled via four first control lines (r_ctrC_bk 0 to r_ctrC_bk 3 ), and since the second controllable circuits 42 (see FIG.
- each memory cell 211 is read and written at different terminals.
- each memory cell 211 may be read and written at the same terminal, in which case the third bit lines 321 are omitted, each second controllable circuit 42 is coupled to a respective first bit line 311 instead, and each first biasing circuit 43 supplies the first predetermined bias voltage to the respective first bit line 311 when none of the memory cells 211 of the respective memory cell group 21 outputs data stored therein and when the respective second controllable circuit 42 operates in the output disable state.
- the memory cell blocks are controlled individually, i.e. , the Bth one of the memory cell blocks is controlled via the control lines (r_ctr 0 _bkB to r_ctr 63 _bkB, w 13 ctr 0 _bkB to w 13 ctr 63 _bkB) and the bias lines (b_ctr 0 _bkB to b_ctr 63 _bkB, b_ctr_bkB), where 0 ⁇ B ⁇ M ⁇ 1 (i.e., 0 ⁇ B ⁇ 3).
- this invention is not limited to such configuration.
- the memory device may include one-hundred-and-twenty-eight first control lines (r_ctr 0 _bk 0 to r_ctr 63 _bk 1 ), one-hundred-and-twenty-eight second control lines (w 13 ctr 0 bk 0 to w 13 ctr 63 _bk 1 ), one-hundred-and-twenty-eight first bias lines (b_ctr 0 bk 0 to b_ctr 63 _bk 1 ) and two second bias lines (b_ctr_bk 0 to b_ctr_bk 1 ), with two of the memory cell blocks being controlled via the control lines (r_ctr 0 _bk 0 to r_ctr 63 _bk 0 , w 13 ctr 0 _bk 0 tow 13 ctr 63 _bk 0 ) and
- each multiplexer 9 may be replaced by, for example, an AND gate (not shown) or an OR gate (not shown).
- the memory device of this embodiment has the following advantages:
- each first bit line 311 is relatively short and is coupled to a relatively small number (i.e., 4 instead of 256) of memory cells 211 , a capacitance seen thereat can be reduced to 1/64 that of the conventional memory device (see FIG. 1 ).
- each first controllable circuit 41 assists in driving the corresponding second bit line (r_bitA_bkB)
- an output resistance thereof can be very small, where 0 ⁇ A ⁇ L ⁇ 1 (i.e., 0 ⁇ A ⁇ 31) and 0 ⁇ B ⁇ M ⁇ 1 (i.e., 0 ⁇ B ⁇ 3). Therefore, it is relatively easy for the memory device of this embodiment to be read at a relatively high frequency compared to the conventional memory device (see FIG. 1 ).
- each first controllable circuit 41 assists in driving the corresponding second bit line (r_bitA_bkB), a sense amplifier is not required, thereby reducing overall power consumption of the memory device of this embodiment, where 0 ⁇ A ⁇ L ⁇ 1 (i.e., 0 ⁇ A ⁇ 31) and 0 ⁇ B ⁇ M ⁇ 1 (i.e., 0 ⁇ B ⁇ 3).
Landscapes
- Engineering & Computer Science (AREA)
- Theoretical Computer Science (AREA)
- Human Computer Interaction (AREA)
- Physics & Mathematics (AREA)
- General Engineering & Computer Science (AREA)
- General Physics & Mathematics (AREA)
- Static Random-Access Memory (AREA)
- Semiconductor Memories (AREA)
- Dram (AREA)
Abstract
A memory device includes a plurality of memory modules and a plurality of control lines. Each memory module includes a plurality of memory units. Each memory unit includes: a plurality of memory cell groups, each of which includes at least one memory cell; a plurality of first bit lines, each of which is coupled to the at least one memory cell of a respective memory cell group; a second bit line; and a plurality of controllable circuits, each of which has an input terminal coupled to a respective first bit line, an output terminal coupled to the second bit line, and a control terminal. Each control line is coupled to the control terminal of a corresponding controllable circuit of each of at least one memory unit of each memory module. The memory device consumes relatively small power.
Description
- This is a division of U.S. application Ser. No. 14/561,563, filed on Dec. 5, 2014.
- 1. Field of the Invention
- The invention relates to a memory device, and more particularly to a low power consumption memory device.
- 2. Description of the Prior Art
- Referring to
FIG. 1 , a conventional memory device includes amemory cell block 10, a plurality ofbit lines 11 coupled to thememory cell block 10, and a plurality ofword lines 12 coupled to thememory cell block 10. - The
memory cell block 10 includes a plurality ofmemory cells 13 arranged in a matrix. Theword lines 12 transmit a control input to thememory cells 13 in order to control thememory cells 13 to output data stored therein to thebit lines 11. - As the demand for storage capacity of memory devices increases,
memory cell blocks 10 with manymore memory cells 13 would be preferable. However, to accommodate this, eachbit line 11 is made longer to be coupled tomore memory cells 13, which inevitably increases a capacitance seen thereat. - Because of the relatively large capacitance seen at each
bit line 11, voltages outputted by thememory cells 13 may not promptly propagate to the bit lines 11 (i.e., thememory cells 13 may not be able to drive thebit lines 11 efficiently). As a result, a plurality ofsense amplifiers 14 are employed to be coupled respectively to thebit lines 11 to assist in amplifying voltages on thebit lines 11 in order to facilitate data transmission and allow the memory device to operate at a higher frequency. - Nonetheless, the
sense amplifiers 14 may be undesirable components of the memory device due to their relatively large power consumption. Therefore, it may be beneficial to attempt to address the issue of the capacitance seen at eachbit line 11, and to omit thesense amplifiers 14 altogether. - Referring to
FIG. 2 , alternatively, a plurality of memory cell blocks may be combined in a memory device and controlled together, such that control logic for the same can be simplified to save area. For example, the memory device includes four memory cell blocks , one- hundred-and-twenty-eight bit lines (bit0_bk0 to bit31_bk3) and two-hundred-and-fifty-six word lines (ctr_0 to ctr_255). Each memory cell block includes two-hundred-and-fifty-six by thirty-two memory cells (MCs) 13 that are arranged in a matrix with two-hundred-and-fifty-six rows and thirty- two columns, and that are controlled via the word lines (ctr_0 to ctr_255) to output data stored therein to the bit lines (bit0_bkA to bit31_bkA), where 0≦A≦3. Moreover, thirty-two multiplexers (MUXs) 15 are employed to output voltages at the bit lines (bit0_bk0 to bit31_bk3) to thirty-two output lines (bit0 to bit31). Preferably, the columns of thememory cells 13 of the memory cell blocks are arranged in the order of the first column of the first memory cell block, the first column of the second memory cell block, the first column of the third memory cell block, the first column of the fourth memory cell block, the second column of the first memory cell block, the second column of the second memory cell block and so on, in order to facilitate routing of the bit lines (bit0_bk0 to bit31_bk3) and to decrease capacitances seen at the bit lines (bit0_bk0 to bit31_bk3). - However, when thirty-two of the
memory cells 13 that correspond to the bit lines (bit0_bkA to bit31_bkA) and to the word line (ctr_B), are selected to have data stored therein be read, one-hundred-and-twenty-eight of thememory cells 13, that correspond to the word line (ctr_B), may charge or discharge the bit lines (bit0_bk0 to bkt31_bk3), where 0≦B≦255. This results in a relatively large amount of unnecessary power consumption. - Therefore, an object of this invention is to provide a memory device that can overcome at least one of the aforesaid problems associated with the prior art.
- According to this invention, a memory device includes a plurality of memory modules and a plurality of control lines. The memory modules are arranged in a first direction. Each of the memory modules includes a plurality of memory units arranged in the first direction. Each of the memory units of the memory modules includes: a plurality of memory cell groups which are arranged in a second direction different from the first direction, and each of which includes at least one memory cell for storing data therein; a plurality of first bit lines, each of which is coupled to the at least one memory cell of a respective one of the memory cell groups; a second bit line for transmitting to-be-read data; and a plurality of controllable circuits, each of which has an input terminal coupled to a respective one of the first bit lines, an output terminal coupled to the second bit line, and a control terminal. Each of the control lines is coupled to the control terminal of a corresponding one of the controllable circuits of each of at least one of the memory units of each of the memory modules. Each of the controllable circuits of the memory units of the memory modules is operable between an output enable state and an output disable state based on a voltage at the input terminal and a voltage at the control terminal, and outputs a predetermined reference voltage at the output terminal when operating in the output enable state. Alternatively, each of the controllable circuits of the memory units of the memory modules is operable between the output enable state and the output disable state based on the voltage at the control terminal, and outputs, at the output terminal, a voltage associated with the voltage at the input terminal when operating in the output enable state.
- These and other objectives of the present invention will no doubt become obvious to those of ordinary skill in the art after reading the following detailed description of the preferred embodiment that is illustrated in the various figures and drawings.
- Other features and advantages of this invention will become apparent in the following detailed description of the embodiment of this invention with reference to the accompanying drawings, of which:
-
FIG. 1 is a schematic circuit block diagram illustrating a conventional memory device; -
FIG. 2 is a schematic circuit block diagram illustrating a variation of the conventional memory device; -
FIGS. 3 to 7 are schematic circuit block diagrams illustrating an embodiment of a memory device according to this invention; -
FIG. 8 is a schematic circuit diagram illustrating a first example of a first controllable circuit of the embodiment; -
FIG. 9 is a schematic circuit diagram illustrating a second example of the first controllable circuit of the embodiment; -
FIG. 10 is a schematic circuit diagram illustrating a third example of the first controllable circuit of the embodiment; -
FIG. 11 is a schematic circuit diagrams illustrating a fourth example of the first controllable circuit of the embodiment; -
FIG. 12 a schematic circuit diagram illustrating an example of a switch of the embodiment; -
FIG. 13 is a schematic circuit diagram illustrating a second controllable circuit of the embodiment; -
FIG. 14 is a schematic circuit diagram illustrating a first biasing circuit of the embodiment; -
FIG. 15 is a schematic circuit diagram illustrating a second biasing circuit of the embodiment; and -
FIG. 16 is a schematic layout diagram illustrating the embodiment. - As required, detailed embodiments of the present invention are disclosed herein; however, it is to be understood that the disclosed embodiments are merely exemplary of the invention that maybe embodied in various and alternative forms. The figures are not necessarily to scale; some features may be exaggerated or minimized to show details of particular components. Therefore, specific structural and functional details disclosed herein are not to be interpreted as limiting, but merely as a representative basis for teaching one skilled in the art to variously employ the present invention.
- Referring to
FIG. 3 , an embodiment of a memory device according to this invention includes a number (L) (e.g., 32) ofmemory modules 2, a number (L) (i.e., 32) of multiplexers (MUXs) 9, a number (MxN) (e.g., 4×64=256) of first control lines (r_ctr0_bk0 to r_ctr63_bk3), a number (M×N) (i.e., 4×64=256) of second control lines (w_ctr0_bk0 to w_ctr63_bk3), a number (MxN) (i.e., 4×64=256) of first bias lines (b_ctr0_bk0 to b_ctr63_bk3), a number (M) (i.e., 4) of second bias lines (b_ctr_bk0 to b_ctr_bk3) and a number (L) (i.e., 32) of output lines (bit0 to bit31). Thememory modules 2 are arranged in a first direction (X), and each include a number (M) (i.e., 4) ofmemory units 20 arranged in the first direction (X). - Referring to
FIG. 4 , eachmemory unit 20 includes a number (N) (i.e., 64) ofmemory cell groups 21, a number (N) (i.e., 64) of first controllable circuits (FCCs) 41, a number (N) (i.e., 64) of second controllable circuits (SCCs) 42, a number (N) (i.e., 64) of first biasing circuits (FBCs) 43, a second biasing circuit (SBC) 44, a number (N) (i.e., 64) offirst bit lines 311, a second bit line (r_bitA_bkB), a number (N) (i.e., 64) ofthird bit lines 321 and a fourth bit line (w_bitA_bkB), where 0≦A≦L−1 (i.e., 0≦A≦31) and 0≦B≦M−1 (i.e., 0≦B≦3). - For each
memory unit 20, thememory cell groups 21 are arranged in a second direction (Y) different from (e.g., transverse to) the first direction (X), and each include at least one memory cell (MC) 211 for storing data therein. In this embodiment, eachmemory cell group 21 includes, for example, fourmemory cells 211 arranged in the second direction (Y). Eachfirst bit line 311 is coupled to thememory cells 211 of a respectivememory cell group 21. The second bit line (r_bitA_bkB) is for transmitting to-be-read data. Each firstcontrollable circuit 41 has aninput terminal 411 coupled to a respectivefirst bit line 311, anoutput terminal 412 coupled to the second bit line (r bitA bkB), and a control terminal 416 (seeFIG. 5 ). Eachthird bit line 321 is coupled to thememory cells 211 of a respectivememory cell group 21. The fourth bit line (w bitA bkB) is for transmitting to-be-written data. Each secondcontrollable circuit 42 has aninput terminal 421 coupled to the fourth bit line (w_bitA_bkB), anoutput terminal 422 coupled to a respectivethird bit line 321, and a control terminal 426 (seeFIG. 6 ). Eachfirst biasing circuit 43 is coupled to a respectivefirst bit line 311. Thesecond biasing circuit 44 is coupled to the second bit line (r_bitA_bkB). - Referring to
FIG. 5 , in which the second control lines (w_ctr0_bk0 to w ctr63_bk3) (seeFIG. 3 ), the first bias lines (b_ctr0_bk0 to b_ctr63_bk3) (seeFIG. 3 ), the second bias lines (b_ctr_bk0 to b_ctr_bk3) (seeFIG. 3 ), and the third bit lines 321 (seeFIG. 4 ), the fourth bit line (w_bitA_bkB) (seeFIG. 4 ) and the second controllable circuits 42 (seeFIG. 4 ) of eachmemory unit 20 are not depicted for simplicity of illustration, each first control line (r_ctrC_bkB) is coupled to thecontrol terminal 416 of a respective firstcontrollable circuit 41 of thememory units 20 of eachmemory module 2, where 0≦B≦M−1 (i .e., 0≦B≦3) and 0≦C≦N−1 (i.e., 0≦C≦63). - Referring to
FIG. 6 , in which the multiplexers 9 (seeFIG. 3 ), the first control lines (r_ctr0_bk0 to r_ctr63_bk3) (seeFIG. 3 ), the first bias lines (b_ctr0_bk0 to b_ctr63_bk3) (seeFIG. 3 ), the second bias lines (b_ctr_bk0 to b_ctr_bk3) (seeFIG. 3 ), the output lines (bit0 to bit31) (seeFIG. 3 ), and the first bit lines 311 (seeFIG. 4 ), the second bit line (r_bitA_bkB) (seeFIG. 4 ), the first controllable circuits 42 (seeFIG. 4 ), the first biasing circuits 43 (seeFIG. 4 ) and the second biasing circuit 44 (seeFIG. 4 ) of eachmemory unit 20 are not depicted for simplicity of illustration, each second control line (w_ctrC_bkB) is coupled to thecontrol terminal 426 of a corresponding secondcontrollable circuit 42 of a corresponding one of thememory units 20 of eachmemory module 2, where 0≦B≦M−1 (i.e., 0≦B≦3) and 0≦C≦N−1 (i.e., 0≦C≦63). - Referring to
FIG. 7 , in which the multiplexers 9 (seeFIG. 3 ), the first control lines (r_ctr0_bk0 to r_ctr63_bk3) (seeFIG. 3 ), the second control lines (w_ctr0_bk0 to w_ctr63_bk3) (seeFIG. 3 ), the output lines (bit0 to bit31) (seeFIG. 3 ), and the third bit lines 321 (seeFIG. 4 ), the fourth bit line (w bitA bkB) (seeFIG. 4 ) and the second controllable circuits 42 (seeFIG. 4 ) of eachmemory unit 20 are not depicted for simplicity of illustration, each first bias line (b_ctrC_bkB) is coupled to a correspondingfirst biasing circuit 43 of a corresponding one of thememory units 20 of eachmemory module 2, where 0≦B≦M−1 (i.e., 0≦B≦3) and 0≦C≦N−1 (i.e., 0≦C≦63). Each second bias line (b_ctr_bkB) is coupled to thesecond biasing circuit 44 of a respective one of thememory units 20 of eachmemory module 2. - Referring to
FIG. 5 , eachmultiplexer 9 is coupled to the second bit lines (r_bitA_bk0 to r_bitA_bk3) of thememory units 20 of arespective memory module 2 and to a respective output line (bitA), and outputs one of voltages respectively at the second bit lines (r_bitA_bk0 to r_bitA_bk3) to the output line (bitA), where 0≦A≦L−1 (i.e., 0≦A≦31). - In this embodiment, there are two implementations of the first
controllable circuit 41. - In a first implementation, each first
controllable circuit 41 is operable between an output enable state and an output disable state based on a voltage at theinput terminal 411 thereof and a voltage at thecontrol terminal 416 thereof, outputs a predetermined reference voltage (e.g., one of a logic high voltage and a logic low voltage) at theoutput terminal 412 thereof when operating in the output enable state, and does not output any voltage at theoutput terminal 412 thereof (i.e., exhibits high impedance at theoutput terminal 412 thereof) when operating in the output disable state. In addition, each firstcontrollable circuit 41 is controlled via the corresponding first control line (r_ctrC_bkB) to operate in the output disable state when none of thememory cells 211 of the respectivememory cell group 21 is selected to have data stored therein be read, and to operate in one of the output disable state and the output enable state based on a voltage at the respectivefirst bit line 311 when one of thememory cells 211 of the respectivememory cell group 21 is selected to have data stored therein be read, where 0≦B≦M−1 (i.e., 0≦B≦3) and 0≦C≦N−1 (i.e., 0≦C≦63). - In a second implementation, each first
controllable circuit 41 is operable between the output enable state and the output disable state based on the voltage at thecontrol terminal 416 thereof, outputs, at theoutput terminal 412 thereof, a voltage associated with the voltage at theinput terminal 411 thereof when operating in the output enable state, and does not output any voltage at theoutput terminal 412 thereof (i.e., exhibits high impedance at theoutput terminal 412 thereof) when operating in the output disable state. In addition, each firstcontrollable circuit 41 is controlled via the corresponding first control line (r_ctrC_bkB) to operate in the output disable state when none of thememory cells 211 of the respectivememory cell group 21 is selected to have data stored therein be read, and to operate in the output enable state when one of thememory cells 211 of the respectivememory cell group 21 is selected to have data stored therein be read, where 0≦B≦M−1 (i.e., 0≦B≦3) and 0≦C≦N−1 (i.e., 0≦C≦63). -
FIG. 8 illustrates an example of the first implementation of the firstcontrollable circuit 41. In this example, each firstcontrollable circuit 41 includes atransistor 413 for increasing output driving capability thereof, and aswitch 414 coupled to thetransistor 413 in series. The series connection of thetransistor 413 and theswitch 414 receives the predetermined reference voltage (Vref), and is coupled to theoutput terminal 412. Thetransistor 413 is coupled to theinput terminal 411, and operable between an ON state and an OFF state based on the voltage at theinput terminal 411. Theswitch 414 is coupled to thecontrol terminal 416, and operable between an ON state and an OFF state based on the voltage at thecontrol terminal 416. When the firstcontrollable circuit 41 operates in the output enable state, both of thetransistor 413 and theswitch 414 operate in the ON state to allow transmission of the predetermined reference voltage (Vref) to theoutput terminal 412 through the series connection of thetransistor 413 and theswitch 414. When the firstcontrollable circuit 41 operates in the output disable state, one of thetransistor 413 and theswitch 414 operates in the OFF state to prevent transmission of the predetermined reference voltage (Vref) to theoutput terminal 412 through the series connection of thetransistor 413 and theswitch 414. Theswitch 414 operates in the OFF state when none of the memory cells 211 (seeFIG. 5 ) of the respective memory cell group 21 (seeFIG. 5 ) is selected to have data stored therein be read, and operates in the ON state when one of the memory cells 211 (seeFIG. 5 ) of the respective memory cell group 21 (seeFIG. 5 ) is selected to have data stored therein be read. Notably, it may be that thetransistor 413 receives the predetermined reference voltage (Vref) and theswitch 414 is coupled to theoutput terminal 412 as shown inFIG. 8 , or it may be that thetransistor 413 is coupled to theoutput terminal 412 and theswitch 414 receives the predetermined reference voltage (Vref). Moreover, thetransistor 413 may be an N-channel field effect transistor (FET) as shown inFIG. 8 or alternatively a P-channel one. However, this invention is not limited to such configurations. -
FIGS. 9 to 11 illustrate different examples of the second implementation of the firstcontrollable circuit 41. The firstcontrollable circuit 41 may be a non-inverting tri-state buffer that is capable of increasing the output driving capability thereof (seeFIG. 9 ), an inverting tri-state buffer that is capable of increasing the output driving capability thereof (seeFIG. 10 ), or a switch that is incapable of increasing the output driving capability thereof (seeFIG. 11 ), and that may be, for example, a FET shown inFIG. 12 . As shown inFIG. 9 , the firstcontrollable circuit 41 may include anon-inverting buffer 417 and aswitch 418 that are coupled in series between theinput terminal 411 and theoutput terminal 412, with thenon-inverting buffer 417 coupled to theinput terminal 411 and theswitch 418 coupled to theoutput terminal 412. Theswitch 418 is further coupled to thecontrol terminal 416. As shown inFIG. 10 , the non-inverting buffer 417 (seeFIG. 9 ) of the firstcontrollable circuit 41 may be replaced by an invertingbuffer 417′ . However, this invention is not limited to such configurations. For example, the firstcontrollable circuit 41 may include a non-inverting or inverting buffer that is activated and deactivated respectively in the output enable state and the output disable state. - Referring to
FIGS. 3 and 5 , it is noted that when the firstcontrollable circuit 41 is unable to increase the output driving capability thereof (i.e., is unable to assist in driving the corresponding second bit line (r_bitA_bkB)), a plurality of sense amplifiers (not shown) should be employed to assist in amplifying voltages on the second bit lines (r_bit0_bk0 to r bit31_bk3) in order to facilitate data transmission and allow the memory device to operate at a higher frequency, where 0≦A≦L−1 (i.e., 0≦A≦31) and 0≦B≦M−1 (i.e., 0≦B≦3). - Referring to
FIG. 6 , each secondcontrollable circuit 42 is operable between an output enable state and an output disable state based on a voltage at thecontrol terminal 426 thereof, outputs, at theoutput terminal 422 thereof, a voltage associated with a voltage at theinput terminal 421 thereof when operating in the output enable state, and does not output any voltage at theoutput terminal 422 thereof (i.e., exhibits high impedance at theoutput terminal 422 thereof) when operating in the output disable state. In addition, each secondcontrollable circuit 42 is controlled via the corresponding second control line (w_ctrC_bkB) to operate in the output disable state when none of thememory cells 211 of the respectivememory cell group 21 is selected to have data written thereinto, and to operate in the output enable state when one of thememory cells 211 of the respectivememory cell group 21 is selected to have data written thereinto, where 0≦B≦M−1 (i.e., 0≦B≦3) and 0≦C≦N−1 (i.e., 0≦C≦63). As shown inFIG. 13 , in this embodiment, the secondcontrollable circuit 42 is a switch. The switch (seeFIG. 13 ) may be, for example, a FET shown inFIG. 12 . However, this invention is not limited to such configuration. - Referring to
FIG. 7 , eachfirst biasing circuit 43 is controlled via the corresponding first bias line (b_ctrC_bkB) to supply a first predetermined bias voltage (e.g., one of the logic high voltage and the logic low voltage) to the respectivefirst bit line 311 when none of thememory cells 211 of the respectivememory cell group 21 outputs data stored therein to the respectivefirst bit line 311, where 0≦B≦M−1 (i.e., 0≦B≦3) and 0≦C≦N−1 (i.e., 0≦C≦63). As shown inFIG. 14 , in this embodiment, thefirst biasing circuit 43 includes aswitch 431 having a first terminal that is coupled to the respectivefirst bit line 311, a second terminal that receives the first predetermined bias voltage (Vbias1), and a control terminal that is coupled to the corresponding first bias line (b_ctrC_bkB). Theswitch 431 may be, for example, a FET shown inFIG. 12 . However, this invention is not limited to such configuration. For example, thefirst biasing circuit 43 may include a resistor (not shown) having a first terminal that is coupled to the respectivefirst bit line 311, and a second terminal that receives the first predetermined bias voltage (Vbias1), in which case the first bias lines (b_ctr0_bk0 to b_ctr63_bk3) are omitted. - It is noted that, in other embodiments, the memory device may include a number (N) (i.e., 64) of first bias line (b_ctr0_bk0 to b_ctr63_bk0), instead of the M×N (i.e., 4×64=256) number of first bias lines (b_ctr0_bk0 to b_ctr63_bk3). In this case, each first bias line (b_ctrC_bk0) is coupled to a corresponding
first biasing circuit 43 of eachmemory unit 20, and thefirst biasing circuits 43 coupled to the first bias line (b_ctrC_bk0) supply the first predetermined bias voltage (Vbias1) to the respectivefirst bit lines 311 when none of thememory cells 211 corresponding to the first bias line (b_ctrC_bk0) outputs data stored therein to the correspondingfirst bit line 311, where 0≦C≦−1 (i.e., 0≦C≦63). - Moreover, in other embodiments, the
first biasing circuits 43 may be omitted in one of the following conditions: (a) each firstcontrollable circuit 41 has the configuration shown inFIG. 8 ; (b) each firstcontrollable circuit 41 has the configuration shown inFIG. 11 ; (c) eachmemory cell group 21 further includes a dummy cell (not shown) for supplying the first predetermined bias voltage to the respectivefirst bit line 311; and (d) one of thememory cells 211 of eachmemory cell group 21 serves as a parking cell for outputting data stored therein to bias the respectivefirst bit line 311. In condition (a), when none of thememory cells 211 of eachmemory cell group 21 outputs data stored therein to the respectivefirst bit line 311, the switch 414 (seeFIG. 8 ) of the respective firstcontrollable circuit 41 operates in the OFF state, and no current can flow through the respective firstcontrollable circuit 41 even if theinput terminal 411 of the respective firstcontrollable circuit 41 is floating. As a result, thefirst biasing circuits 43 may be omitted in condition (a). In condition (c) or (d), since eachfirst bit line 311 is biased by the dummy cell or the parking cell of the respectivememory cell group 21 instead of the respective firstcontrollable circuit 41, the memory device has relatively low design complexity, thereby reducing design time and costs. - It is noted that, in this embodiment, since each
first biasing circuit 43 supplies the first predetermined bias voltage to theinput terminal 411 of the respective firstcontrollable circuit 41 having the configuration shown inFIG. 9 or 10 when none of thememory cells 211 of the respectivememory cell group 21 outputs data stored therein to theinput terminal 411 of the respective firstcontrollable circuit 41, theinput terminal 411 of the respective firstcontrollable circuit 41 will not be floating, thereby preventing unnecessary power consumption by the memory device. - Each
second biasing circuit 44 is controlled via the corresponding second bias line (b_ctr_bkB) to supply a second predetermined bias voltage (e.g., one of the logic high voltage and the logic low voltage) to the respective second bit line (r_bitA_bkB) when none of the corresponding firstcontrollable circuits 41 operates in the output enable state, where 0≦A≦L−1 (i.e., 0≦A≦31) and 0≦B≦M−1 (i.e., 0≦B≦3). As shown inFIG. 15 , in this embodiment, thesecond biasing circuit 44 includes aswitch 441 having a first terminal that is coupled to the respective second bit line (r_bitA_bkB), a second terminal that receives the second predetermined bias voltage (Vbias2), and a control terminal that is coupled to the corresponding second bias line (b_ctr_bkB). However, this invention is not limited to such configuration. For example, eachsecond biasing circuit 44 may include a resistor (not shown) having a first terminal that is coupled to the respective second bit line (r_bitA_bkB), and a second terminal that receives the second predetermined bias voltage (Vbias2), in which case the second bias lines (b_ctr_bk0 to b_ctr_bk3) are omitted. - It is noted that, in other embodiments, the memory device may include only one second bias line (b_ctr_bk0), instead of four second bias lines (b_ctr_bk0 to b_ctr_bk3). In this case, all of the
second biasing circuits 44 are coupled to the second bias line (b_ctr_bk0), and each of the same supplies the second predetermined bias voltage (Vbias2) to the respective second bit line (r bitA bkB) when none of the firstcontrollable circuits 41 operates in the output enable state, where 0≦A≦L−1 (i.e., 0≦A≦31) and 0≦B≦M−1 (i.e., 0≦B≦3). - Moreover, in other embodiments, the
second biasing circuits 44 may be omitted. In this case, the second bit lines (r_bitA_bkB) are adapted to be coupled to an external circuit that can supply the second predetermined bias voltage (Vbias2) thereto, where 0≦A≦L−1 (i.e., 0≦A≦31) and 0≦B≦M−1 (i.e., 0≦B≦3). - Referring to
FIGS. 3 and 5 to 7 , in this embodiment, thememory cell groups 21 are arranged in a matrix with a number (N) (i.e., 64) of rows and a number (L×M) (i.e., 32×4=128) of columns, and are divided into a number (M) (i.e., 4) of memory cell blocks. Thememory cell groups 21 of each memory cell block form a matrix with a number (N) (i.e., 64) of rows and a number (L) (i.e., 32) of columns. A Bth one of the memory cell blocks is controlled via the first control lines (r_ctr0_bkB to r_ctr63_bkB), the second control lines (w_ctr0_bkB to w_ctr63_bkB), the first bias lines (b_ctr0_bkB to b_ctr63_bkB) and the second bias line (b_ctr_bkB), such that data are written into thememory cell groups 21 of each row through the fourth bit lines (w_bit0_bkB to w_bit31_bkB), the corresponding secondcontrollable circuits 42 operating in the output enable state and the correspondingthird bit lines 321, and such that data stored in thememory cell groups 21 of each row are read through the correspondingfirst bit lines 311, the corresponding firstcontrollable circuits 41 operating in the output enable state and the second bit lines (r_bit0_bkB to r_bit31_bkB), where 0≦B≦M−1 (i.e., 0≦B≦3). The memory cell blocks are written or read one at a time. Preferably, the columns of thememory cells 211 of the memory cell blocks are arranged in the order of the first column of the first memory cell block, the first column of the second memory cell block, the first column of the third memory cell block, the first column of the fourth memory cell block, the second column of the first memory cell block, the second column of the second memory cell block, so on and so forth to the thirty-second column of the fourth memory cell block, in order to facilitate routing of the first bit lines (r_bit0_bk0 to r_bit31_bk3) and to decrease capacitances seen at the same. - Preferably, since the memory cell blocks are written one at a time and since each fourth bit line (w_bitA_bkB) is driven individually by a driving circuit (not shown) when one of the
corresponding memory cells 211 is selected to have data written thereinto such that at most L (i.e., 32) number of the fourth bit lines (w_bit0_bkB to w_bit31_bkB) are driven at one time, unnecessary power consumption by the driving circuit is prevented, where 0≦A≦L−1 (i.e., 0≦A≦31) and 0≦B≦M−1 (i.e., 0≦B≦3). - Referring to
FIG. 16 , with shrinking of dimensions of the memory device, one metal layer can provide at most about three traces passing over eachmemory cell 211. Therefore, one metal layer can provided at most about twelve traces passing over fourmemory cells 211. In this embodiment, since eachmemory cell group 21 includes fourmemory cells 211, since the first controllable circuits 41 (seeFIG. 5 ) corresponding to each row are controlled via four first control lines (r_ctrC_bk0 to r_ctrC_bk3), and since the second controllable circuits 42 (seeFIG. 6 ) corresponding to each row are controlled via four second control lines (w_ctrC_bk0 to w13 ctrC_bk3), these eight control lines (r_ctrC_bk0 to r_ctrC_bk3, w13 ctrC_bk0 to w13 ctrC_bk3) can be formed in one metal layer to pass over each correspondingmemory cell group 21, where 0≦B≦M−1 (i.e., 0≦B≦3) and 0≦C≦N−1 (i.e., 0≦C≦63). As a result, at most one more metal layer is needed for fabrication of the memory device of this embodiment compared to the conventional memory device. - Referring to
FIGS. 5 to 7 , it is noted that, in this embodiment, eachmemory cell 211 is read and written at different terminals. However, in other embodiments, eachmemory cell 211 may be read and written at the same terminal, in which case thethird bit lines 321 are omitted, each secondcontrollable circuit 42 is coupled to a respectivefirst bit line 311 instead, and eachfirst biasing circuit 43 supplies the first predetermined bias voltage to the respectivefirst bit line 311 when none of thememory cells 211 of the respectivememory cell group 21 outputs data stored therein and when the respective secondcontrollable circuit 42 operates in the output disable state. - In addition, in this embodiment, the memory cell blocks are controlled individually, i.e. , the Bth one of the memory cell blocks is controlled via the control lines (r_ctr0_bkB to r_ctr63_bkB, w13 ctr0_bkB to w13 ctr63_bkB) and the bias lines (b_ctr0_bkB to b_ctr63_bkB, b_ctr_bkB), where 0≦B≦M−1 (i.e., 0≦B≦3). However, this invention is not limited to such configuration. For example, the memory device may include one-hundred-and-twenty-eight first control lines (r_ctr0_bk0 to r_ctr63_bk1), one-hundred-and-twenty-eight second control lines (w13 ctr0bk0 to w13 ctr63_bk1), one-hundred-and-twenty-eight first bias lines (b_ctr0 bk0 to b_ctr63_bk1) and two second bias lines (b_ctr_bk0 to b_ctr_bk1), with two of the memory cell blocks being controlled via the control lines (r_ctr0_bk0 to r_ctr63_bk0, w13 ctr0_bk0 tow13 ctr63_bk0) and the bias lines (r_ctr0_bk0 to r_ctr63_bk0, r_ctr_bk0), and the other two of the memory cell blocks being controlled via the control lines (r_ctr0_bkl to r_ctr63_bkl, w13 ctr0_bkl to w13 ctr63_bk1) and the bias lines (r_ctr0_bkl to r_ctr63_bkl, r_ctr_bk1), thereby decreasing the total number of the control lines (r_ctr0_bk0 to r_ctr63_bkl, w13 ctr0_bk0 to w13 ctr63_bk1) and the total number of the bias lines (b_ctr_bk0 to b_ctr_bkl, b_ctr_bk0 to b_ctr_bk1).
- Moreover, in other embodiments, each
multiplexer 9 may be replaced by, for example, an AND gate (not shown) or an OR gate (not shown). - In view of the above, the memory device of this embodiment has the following advantages:
- 1. When thirty-two of the
memory cells 211 that correspond to the second bit lines (r_bit0_bkB to r_bit3_1 bkB) and to the first control line (r_ctrC_bkB) are selected to have data stored therein be read, only these thirty-twomemory cells 13 may charge or discharge the corresponding second bit lines (r_bit0_bkB to r_bit31_bkB), where 0≦B≦M−1 (i.e., 0≦B≦3) and 0≦C≦N−1 (i.e., 0≦C≦63). This prevents unnecessary power consumption by the memory device of this embodiment. - 2. Since each
first bit line 311 is relatively short and is coupled to a relatively small number (i.e., 4 instead of 256) ofmemory cells 211, a capacitance seen thereat can be reduced to 1/64 that of the conventional memory device (seeFIG. 1 ). When each firstcontrollable circuit 41 assists in driving the corresponding second bit line (r_bitA_bkB), an output resistance thereof can be very small, where 0≦A≦L−1 (i.e., 0≦A≦31) and 0≦B≦M−1 (i.e., 0≦B≦3). Therefore, it is relatively easy for the memory device of this embodiment to be read at a relatively high frequency compared to the conventional memory device (seeFIG. 1 ). - 3. When each first
controllable circuit 41 assists in driving the corresponding second bit line (r_bitA_bkB), a sense amplifier is not required, thereby reducing overall power consumption of the memory device of this embodiment, where 0≦A≦L−1 (i.e., 0≦A≦31) and 0≦B≦M−1 (i.e., 0≦B≦3). - While this invention has been described in connection with what is considered the most practical embodiment, it is understood that this invention is not limited to the disclosed embodiment but is intended to cover various arrangements included within the spirit and scope of the broadest interpretation so as to encompass all such modifications and equivalent arrangement.
- Those skilled in the art will readily observe that numerous modifications and alterations of the device and method may be made while retaining the teachings of the invention. Accordingly, the above disclosure should be construed as limited only by the metes and bounds of the appended claims.
Claims (5)
1. A memory device comprising:
a plurality of memory cell groups, each of which includes at least one memory cell for storing data therein,
a plurality of first bit lines, each of which is coupled to said at least one memory cell of a respective one of said memory cell groups,
a second bit line for transmitting to-be-read data, and
a plurality of first controllable circuits, each of which has an input terminal coupled to a respective one of said first bit lines, an output terminal coupled to said second bit line, and a control terminal; and
a plurality of first control lines, each of which is coupled to said control terminal of a corresponding one of said first controllable circuits;
wherein, each of said first controllable circuits is operable between an output enable state and an output disable state based on a voltage at said control terminal of a corresponding one of said first controllable circuits, and outputs, at said output terminal, a voltage associated with a voltage at said input terminal when operating in the output enable state; or
wherein, each of said first controllable circuits is operable between the output enable state and the output disable state based on the voltage at said input terminal and the voltage at said control terminal, and outputs a predetermined reference voltage at said output terminal when operating in the output enable state;
wherein at least one output line is coupled to said second bit line for outputting to-be-read data from said second bit line, and no sense amplifier is coupled between said at least one output line and said second bit line;
wherein said plurality of first bit lines is not directly connected to said second bit line.
2. The memory device of claim 1 , wherein each of said first controllable circuits of said memory units of said memory modules has an increased output driving capability.
3. The memory device of claim 1 , wherein each of said first controllable circuits of said memory units of said memory modules includes a transistor for increasing output driving capability, and a switch coupled to said transistor in series.
4. The memory device of claim 1 , wherein each of said first controllable circuits of said memory units of said memory modules is a non-inverting tri-state buffer.
5. The memory device of claim 1 , wherein each of said first controllable circuits of said memory units of said memory modules is an inverting tri-state buffer.
Priority Applications (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US15/629,722 US20170287537A1 (en) | 2014-07-31 | 2017-06-21 | Low power consumption memory device |
Applications Claiming Priority (4)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
TW103126224A TWI552162B (en) | 2014-07-31 | 2014-07-31 | Low power memory |
TW103126224 | 2014-07-31 | ||
US14/561,563 US9720610B2 (en) | 2014-07-31 | 2014-12-05 | Low power consumption memory device |
US15/629,722 US20170287537A1 (en) | 2014-07-31 | 2017-06-21 | Low power consumption memory device |
Related Parent Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US14/561,563 Division US9720610B2 (en) | 2014-07-31 | 2014-12-05 | Low power consumption memory device |
Publications (1)
Publication Number | Publication Date |
---|---|
US20170287537A1 true US20170287537A1 (en) | 2017-10-05 |
Family
ID=52462208
Family Applications (2)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US14/561,563 Expired - Fee Related US9720610B2 (en) | 2014-07-31 | 2014-12-05 | Low power consumption memory device |
US15/629,722 Abandoned US20170287537A1 (en) | 2014-07-31 | 2017-06-21 | Low power consumption memory device |
Family Applications Before (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US14/561,563 Expired - Fee Related US9720610B2 (en) | 2014-07-31 | 2014-12-05 | Low power consumption memory device |
Country Status (5)
Country | Link |
---|---|
US (2) | US9720610B2 (en) |
EP (1) | EP2983174A1 (en) |
JP (1) | JP2016035796A (en) |
CN (1) | CN104867517A (en) |
TW (1) | TWI552162B (en) |
Cited By (1)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US11869578B2 (en) | 2020-03-30 | 2024-01-09 | Changxin Memory Technologies, Inc. | Memory bank and memory |
Families Citing this family (3)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US20160189755A1 (en) * | 2015-08-30 | 2016-06-30 | Chih-Cheng Hsiao | Low power memory device |
US10403338B2 (en) | 2015-08-30 | 2019-09-03 | Chih-Cheng Hsiao | Low power memory device with column and row line switches for specific memory cells |
CN109859787B (en) * | 2016-02-26 | 2023-04-25 | 北京时代全芯存储技术股份有限公司 | Memory circuit |
Citations (3)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US5581501A (en) * | 1995-08-17 | 1996-12-03 | Altera Corporation | Nonvolatile SRAM cells and cell arrays |
US20070008328A1 (en) * | 2005-07-05 | 2007-01-11 | Macwilliams Peter | Identifying and accessing individual memory devices in a memory channel |
US7196942B2 (en) * | 2004-10-20 | 2007-03-27 | Stmicroelectronics Pvt. Ltd. | Configuration memory structure |
Family Cites Families (38)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
KR100464947B1 (en) * | 1998-12-30 | 2005-05-20 | 주식회사 하이닉스반도체 | A method for refreshing DRAM |
US6782410B1 (en) * | 2000-08-28 | 2004-08-24 | Ncr Corporation | Method for managing user and server applications in a multiprocessor computer system |
FR2820850B1 (en) * | 2001-02-15 | 2003-05-09 | Bull Sa | CONSISTENCY CONTROLLER FOR MULTIPROCESSOR ASSEMBLY, MODULE AND MULTIPROCESSOR ASSEMBLY WITH MULTIMODULE ARCHITECTURE INCLUDING SUCH A CONTROLLER |
JP2003308698A (en) * | 2002-04-12 | 2003-10-31 | Toshiba Corp | Nonvolatile semiconductor memory |
US7003635B2 (en) * | 2002-10-03 | 2006-02-21 | Hewlett-Packard Development Company, L.P. | Generalized active inheritance consistency mechanism having linked writes |
US20050125607A1 (en) * | 2003-12-08 | 2005-06-09 | International Business Machines Corporation | Intelligent caching of working directories in auxiliary storage |
JP4429780B2 (en) * | 2004-03-31 | 2010-03-10 | 富士通株式会社 | Storage control device, control method, and control program. |
US7631219B2 (en) * | 2004-10-22 | 2009-12-08 | Broadcom Corporation | Method and computer program product for marking errors in BIOS on a RAID controller |
US7454566B1 (en) * | 2005-05-02 | 2008-11-18 | Nvidia Corporation | System and method for adaptive RAID configuration |
US7660183B2 (en) * | 2005-08-01 | 2010-02-09 | Rambus Inc. | Low power memory device |
US7443732B2 (en) * | 2005-09-20 | 2008-10-28 | Spansion Llc | High performance flash memory device capable of high density data storage |
JP2007273007A (en) | 2006-03-31 | 2007-10-18 | Fujitsu Ltd | Semiconductor memory device |
US7886111B2 (en) * | 2006-05-24 | 2011-02-08 | Compellent Technologies | System and method for raid management, reallocation, and restriping |
US8990527B1 (en) * | 2007-06-29 | 2015-03-24 | Emc Corporation | Data migration with source device reuse |
US20090094413A1 (en) * | 2007-10-08 | 2009-04-09 | Lehr Douglas L | Techniques for Dynamic Volume Allocation in a Storage System |
JP5194302B2 (en) * | 2008-02-20 | 2013-05-08 | ルネサスエレクトロニクス株式会社 | Semiconductor signal processing equipment |
US7970994B2 (en) * | 2008-03-04 | 2011-06-28 | International Business Machines Corporation | High performance disk array rebuild |
JP4954954B2 (en) * | 2008-08-07 | 2012-06-20 | パナソニック株式会社 | Semiconductor memory device |
US8130528B2 (en) * | 2008-08-25 | 2012-03-06 | Sandisk 3D Llc | Memory system with sectional data lines |
US8103842B2 (en) * | 2008-11-17 | 2012-01-24 | Hitachi, Ltd | Data backup system and method for virtual infrastructure |
JP5104817B2 (en) * | 2009-06-30 | 2012-12-19 | 富士通株式会社 | Storage system, storage control apparatus and method |
JP5183650B2 (en) * | 2010-02-17 | 2013-04-17 | 株式会社日立製作所 | Computer system, backup method and program in computer system |
US8179735B2 (en) * | 2010-03-26 | 2012-05-15 | Taiwan Semiconductor Manufacturing Company, Ltd. | Using differential signals to read data on a single-end port |
US9619472B2 (en) * | 2010-06-11 | 2017-04-11 | International Business Machines Corporation | Updating class assignments for data sets during a recall operation |
US8566546B1 (en) * | 2010-09-27 | 2013-10-22 | Emc Corporation | Techniques for enforcing capacity restrictions of an allocation policy |
JP5798120B2 (en) | 2010-12-16 | 2015-10-21 | 株式会社ソシオネクスト | Semiconductor memory device |
US8478911B2 (en) * | 2011-01-31 | 2013-07-02 | Lsi Corporation | Methods and systems for migrating data between storage tiers |
US20130007373A1 (en) * | 2011-06-30 | 2013-01-03 | Advanced Micro Devices, Inc. | Region based cache replacement policy utilizing usage information |
US8898385B2 (en) * | 2011-09-09 | 2014-11-25 | Lsi Corporation | Methods and structure for load balancing of background tasks between storage controllers in a clustered storage environment |
KR20130034934A (en) * | 2011-09-29 | 2013-04-08 | 삼성전자주식회사 | Semiconductor device, method of operating the same, and memory system having the same |
WO2013061382A1 (en) * | 2011-10-28 | 2013-05-02 | 株式会社日立製作所 | Calculation system and storage management method |
JP5703200B2 (en) | 2011-12-01 | 2015-04-15 | 株式会社東芝 | Semiconductor memory device |
US8693236B2 (en) * | 2011-12-09 | 2014-04-08 | Gsi Technology, Inc. | Systems and methods of sectioned bit line memory arrays, including hierarchical and/or other features |
US9329901B2 (en) * | 2011-12-09 | 2016-05-03 | Microsoft Technology Licensing, Llc | Resource health based scheduling of workload tasks |
US8918672B2 (en) * | 2012-05-31 | 2014-12-23 | International Business Machines Corporation | Maximizing use of storage in a data replication environment |
CN103514938B (en) * | 2012-06-20 | 2016-02-10 | 中国科学院微电子研究所 | Multi-stage gating device |
US8885382B2 (en) * | 2012-06-29 | 2014-11-11 | Intel Corporation | Compact socket connection to cross-point array |
JP2014078305A (en) * | 2012-10-11 | 2014-05-01 | Toshiba Corp | Semiconductor storage device |
-
2014
- 2014-07-31 TW TW103126224A patent/TWI552162B/en not_active IP Right Cessation
- 2014-12-05 US US14/561,563 patent/US9720610B2/en not_active Expired - Fee Related
-
2015
- 2015-01-30 CN CN201510049248.1A patent/CN104867517A/en active Pending
- 2015-02-09 EP EP15154302.2A patent/EP2983174A1/en not_active Withdrawn
- 2015-04-15 JP JP2015083113A patent/JP2016035796A/en active Pending
-
2017
- 2017-06-21 US US15/629,722 patent/US20170287537A1/en not_active Abandoned
Patent Citations (3)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US5581501A (en) * | 1995-08-17 | 1996-12-03 | Altera Corporation | Nonvolatile SRAM cells and cell arrays |
US7196942B2 (en) * | 2004-10-20 | 2007-03-27 | Stmicroelectronics Pvt. Ltd. | Configuration memory structure |
US20070008328A1 (en) * | 2005-07-05 | 2007-01-11 | Macwilliams Peter | Identifying and accessing individual memory devices in a memory channel |
Cited By (1)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US11869578B2 (en) | 2020-03-30 | 2024-01-09 | Changxin Memory Technologies, Inc. | Memory bank and memory |
Also Published As
Publication number | Publication date |
---|---|
CN104867517A (en) | 2015-08-26 |
TWI552162B (en) | 2016-10-01 |
EP2983174A1 (en) | 2016-02-10 |
TW201539474A (en) | 2015-10-16 |
US9720610B2 (en) | 2017-08-01 |
JP2016035796A (en) | 2016-03-17 |
US20160034220A1 (en) | 2016-02-04 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
US20170287537A1 (en) | Low power consumption memory device | |
US7929329B2 (en) | Memory bank signal coupling buffer and method | |
US8638593B2 (en) | Semiconductor device | |
US9336849B2 (en) | Memory device with shared read/write circuitry | |
US20130290753A1 (en) | Memory column drowsy control | |
US8988920B2 (en) | Semiconductor memory device | |
US9026808B2 (en) | Memory with word level power gating | |
US9711208B2 (en) | Semiconductor storage device with reduced current in standby mode | |
US9208830B2 (en) | Semiconductor memory device | |
US20160141008A1 (en) | Low power memory device | |
JP2020522835A (en) | Dual power rail cascode driver for long device life and method of configuring the same | |
US11631446B2 (en) | Low power memory device with column and row line switches for specific memory cells | |
US9928886B2 (en) | Low power memory device | |
US20140362649A1 (en) | Semiconductor memory device | |
US9449679B2 (en) | Memory devices and control methods thereof | |
US10403338B2 (en) | Low power memory device with column and row line switches for specific memory cells | |
US9196322B2 (en) | Semiconductor memory device that does not require a sense amplifier | |
US10332578B2 (en) | Semiconductor device | |
US20130201771A1 (en) | Volatile Memory with a Decreased Consumption | |
US8035417B1 (en) | Output buffer circuit with variable drive strength | |
US9105355B2 (en) | Memory cell array operated with multiple operation voltage | |
US9001591B2 (en) | Semiconductor device | |
US8036012B2 (en) | Device for controlling the activity of modules of an array of memory modules | |
KR20120118783A (en) | Sense amplifier |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
STCB | Information on status: application discontinuation |
Free format text: ABANDONED -- FAILURE TO RESPOND TO AN OFFICE ACTION |