US20160334909A1 - Array substrate, display device having the same, and manufacturing method thereof - Google Patents

Array substrate, display device having the same, and manufacturing method thereof Download PDF

Info

Publication number
US20160334909A1
US20160334909A1 US15/030,594 US201515030594A US2016334909A1 US 20160334909 A1 US20160334909 A1 US 20160334909A1 US 201515030594 A US201515030594 A US 201515030594A US 2016334909 A1 US2016334909 A1 US 2016334909A1
Authority
US
United States
Prior art keywords
touch
touch electrodes
layer
conductive material
active layer
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Granted
Application number
US15/030,594
Other versions
US9971437B2 (en
Inventor
Wenlin Zhang
Woo-Bong Lee
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
BOE Technology Group Co Ltd
Original Assignee
BOE Technology Group Co Ltd
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by BOE Technology Group Co Ltd filed Critical BOE Technology Group Co Ltd
Assigned to BOE TECHNOLOGY GROUP CO., LTD. reassignment BOE TECHNOLOGY GROUP CO., LTD. ASSIGNMENT OF ASSIGNORS INTEREST (SEE DOCUMENT FOR DETAILS). Assignors: LEE, WOO-BONG
Assigned to BOE TECHNOLOGY GROUP CO., LTD. reassignment BOE TECHNOLOGY GROUP CO., LTD. ASSIGNMENT OF ASSIGNORS INTEREST (SEE DOCUMENT FOR DETAILS). Assignors: ZHANG, WENLIN
Publication of US20160334909A1 publication Critical patent/US20160334909A1/en
Application granted granted Critical
Publication of US9971437B2 publication Critical patent/US9971437B2/en
Expired - Fee Related legal-status Critical Current
Adjusted expiration legal-status Critical

Links

Images

Classifications

    • GPHYSICS
    • G06COMPUTING; CALCULATING OR COUNTING
    • G06FELECTRIC DIGITAL DATA PROCESSING
    • G06F3/00Input arrangements for transferring data to be processed into a form capable of being handled by the computer; Output arrangements for transferring data from processing unit to output unit, e.g. interface arrangements
    • G06F3/01Input arrangements or combined input and output arrangements for interaction between user and computer
    • G06F3/03Arrangements for converting the position or the displacement of a member into a coded form
    • G06F3/041Digitisers, e.g. for touch screens or touch pads, characterised by the transducing means
    • G06F3/0412Digitisers structurally integrated in a display
    • GPHYSICS
    • G02OPTICS
    • G02FOPTICAL DEVICES OR ARRANGEMENTS FOR THE CONTROL OF LIGHT BY MODIFICATION OF THE OPTICAL PROPERTIES OF THE MEDIA OF THE ELEMENTS INVOLVED THEREIN; NON-LINEAR OPTICS; FREQUENCY-CHANGING OF LIGHT; OPTICAL LOGIC ELEMENTS; OPTICAL ANALOGUE/DIGITAL CONVERTERS
    • G02F1/00Devices or arrangements for the control of the intensity, colour, phase, polarisation or direction of light arriving from an independent light source, e.g. switching, gating or modulating; Non-linear optics
    • G02F1/01Devices or arrangements for the control of the intensity, colour, phase, polarisation or direction of light arriving from an independent light source, e.g. switching, gating or modulating; Non-linear optics for the control of the intensity, phase, polarisation or colour 
    • G02F1/13Devices or arrangements for the control of the intensity, colour, phase, polarisation or direction of light arriving from an independent light source, e.g. switching, gating or modulating; Non-linear optics for the control of the intensity, phase, polarisation or colour  based on liquid crystals, e.g. single liquid crystal display cells
    • G02F1/133Constructional arrangements; Operation of liquid crystal cells; Circuit arrangements
    • G02F1/1333Constructional arrangements; Manufacturing methods
    • G02F1/13338Input devices, e.g. touch panels
    • GPHYSICS
    • G02OPTICS
    • G02FOPTICAL DEVICES OR ARRANGEMENTS FOR THE CONTROL OF LIGHT BY MODIFICATION OF THE OPTICAL PROPERTIES OF THE MEDIA OF THE ELEMENTS INVOLVED THEREIN; NON-LINEAR OPTICS; FREQUENCY-CHANGING OF LIGHT; OPTICAL LOGIC ELEMENTS; OPTICAL ANALOGUE/DIGITAL CONVERTERS
    • G02F1/00Devices or arrangements for the control of the intensity, colour, phase, polarisation or direction of light arriving from an independent light source, e.g. switching, gating or modulating; Non-linear optics
    • G02F1/01Devices or arrangements for the control of the intensity, colour, phase, polarisation or direction of light arriving from an independent light source, e.g. switching, gating or modulating; Non-linear optics for the control of the intensity, phase, polarisation or colour 
    • G02F1/13Devices or arrangements for the control of the intensity, colour, phase, polarisation or direction of light arriving from an independent light source, e.g. switching, gating or modulating; Non-linear optics for the control of the intensity, phase, polarisation or colour  based on liquid crystals, e.g. single liquid crystal display cells
    • G02F1/133Constructional arrangements; Operation of liquid crystal cells; Circuit arrangements
    • G02F1/136Liquid crystal cells structurally associated with a semi-conducting layer or substrate, e.g. cells forming part of an integrated circuit
    • G02F1/1362Active matrix addressed cells
    • G02F1/1368Active matrix addressed cells in which the switching element is a three-electrode device
    • GPHYSICS
    • G06COMPUTING; CALCULATING OR COUNTING
    • G06FELECTRIC DIGITAL DATA PROCESSING
    • G06F3/00Input arrangements for transferring data to be processed into a form capable of being handled by the computer; Output arrangements for transferring data from processing unit to output unit, e.g. interface arrangements
    • G06F3/01Input arrangements or combined input and output arrangements for interaction between user and computer
    • G06F3/03Arrangements for converting the position or the displacement of a member into a coded form
    • G06F3/041Digitisers, e.g. for touch screens or touch pads, characterised by the transducing means
    • G06F3/0416Control or interface arrangements specially adapted for digitisers
    • GPHYSICS
    • G06COMPUTING; CALCULATING OR COUNTING
    • G06FELECTRIC DIGITAL DATA PROCESSING
    • G06F3/00Input arrangements for transferring data to be processed into a form capable of being handled by the computer; Output arrangements for transferring data from processing unit to output unit, e.g. interface arrangements
    • G06F3/01Input arrangements or combined input and output arrangements for interaction between user and computer
    • G06F3/03Arrangements for converting the position or the displacement of a member into a coded form
    • G06F3/041Digitisers, e.g. for touch screens or touch pads, characterised by the transducing means
    • G06F3/044Digitisers, e.g. for touch screens or touch pads, characterised by the transducing means by capacitive means
    • GPHYSICS
    • G06COMPUTING; CALCULATING OR COUNTING
    • G06FELECTRIC DIGITAL DATA PROCESSING
    • G06F3/00Input arrangements for transferring data to be processed into a form capable of being handled by the computer; Output arrangements for transferring data from processing unit to output unit, e.g. interface arrangements
    • G06F3/01Input arrangements or combined input and output arrangements for interaction between user and computer
    • G06F3/03Arrangements for converting the position or the displacement of a member into a coded form
    • G06F3/041Digitisers, e.g. for touch screens or touch pads, characterised by the transducing means
    • G06F3/044Digitisers, e.g. for touch screens or touch pads, characterised by the transducing means by capacitive means
    • G06F3/0443Digitisers, e.g. for touch screens or touch pads, characterised by the transducing means by capacitive means using a single layer of sensing electrodes
    • GPHYSICS
    • G02OPTICS
    • G02FOPTICAL DEVICES OR ARRANGEMENTS FOR THE CONTROL OF LIGHT BY MODIFICATION OF THE OPTICAL PROPERTIES OF THE MEDIA OF THE ELEMENTS INVOLVED THEREIN; NON-LINEAR OPTICS; FREQUENCY-CHANGING OF LIGHT; OPTICAL LOGIC ELEMENTS; OPTICAL ANALOGUE/DIGITAL CONVERTERS
    • G02F2202/00Materials and properties
    • G02F2202/10Materials and properties semiconductor
    • GPHYSICS
    • G06COMPUTING; CALCULATING OR COUNTING
    • G06FELECTRIC DIGITAL DATA PROCESSING
    • G06F2203/00Indexing scheme relating to G06F3/00 - G06F3/048
    • G06F2203/041Indexing scheme relating to G06F3/041 - G06F3/045
    • G06F2203/04103Manufacturing, i.e. details related to manufacturing processes specially suited for touch sensitive devices
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L27/00Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate
    • H01L27/02Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having potential barriers; including integrated passive circuit elements having potential barriers
    • H01L27/12Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having potential barriers; including integrated passive circuit elements having potential barriers the substrate being other than a semiconductor body, e.g. an insulating body
    • H01L27/1214Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having potential barriers; including integrated passive circuit elements having potential barriers the substrate being other than a semiconductor body, e.g. an insulating body comprising a plurality of TFTs formed on a non-semiconducting substrate, e.g. driving circuits for AMLCDs
    • H01L27/1222Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having potential barriers; including integrated passive circuit elements having potential barriers the substrate being other than a semiconductor body, e.g. an insulating body comprising a plurality of TFTs formed on a non-semiconducting substrate, e.g. driving circuits for AMLCDs with a particular composition, shape or crystalline structure of the active layer
    • H01L27/1225Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having potential barriers; including integrated passive circuit elements having potential barriers the substrate being other than a semiconductor body, e.g. an insulating body comprising a plurality of TFTs formed on a non-semiconducting substrate, e.g. driving circuits for AMLCDs with a particular composition, shape or crystalline structure of the active layer with semiconductor materials not belonging to the group IV of the periodic table, e.g. InGaZnO

Definitions

  • the present invention relates to display technology, more particularly, to an array substrate, a display device having the same, and a manufacturing method thereof.
  • ITO indium tin oxide
  • the present invention provides an array substrate comprising an active layer and a plurality of touch electrodes in a same layer as the active layer.
  • the active layer comprises a semi-conductive material
  • the plurality of touch electrodes comprise a conductive material
  • the conductive material comprises at least one element in common with the semi-conductive material
  • the conductive material is converted from the semi-conductive material by a plasma treatment, and patterns corresponding to the active layer and the plurality of touch electrodes are formed in a single process.
  • the active layer comprises a metal oxide semi-conductive material
  • the plurality of touch electrodes comprise a reductive plasma-treated metal oxide semi-conductive material.
  • the metal oxide semi-conductive material comprises indium gallium zinc oxide.
  • the plurality of touch electrodes comprise a H 2 or NH 3 plasma-treated indium gallium zinc oxide.
  • the plurality of touch electrodes comprise a conductive material
  • the active layer comprises a semi-conductive material converted from the conductive material by a plasma treatment.
  • the plurality of touch electrodes comprise a metal
  • the active layer comprises an oxidative plasma-treated metal material.
  • the plurality of touch electrodes comprises a plurality rows of first touch electrodes and a plurality of second touch electrodes, each of the plurality rows of first touch electrodes extends substantially along a first direction and comprises a plurality of first touch electrodes spaced apart along the first direction; each of the plurality of second touch electrodes extends substantially along a second direction.
  • the array substrate further comprises a first passivation layer above the active layer; and a plurality of first touch electrode connection lines on a side of the first passivation layer distal to the active layer, each of the plurality of first touch electrode connection lines extends substantially along the first direction.
  • each of the plurality of first touch electrode connection lines is connected to the plurality of first touch electrodes in each of the plurality rows of first touch electrodes through a plurality of third vias in the first passivation layer.
  • the array substrate further comprises a second passivation layer on a side of the first passivation layer distal to the active layer; and a pixel electrode on a side of the second passivation layer distal to the active layer.
  • the pixel electrode is connected to the drain electrode through a fourth via in the first passivation layer and a fifth via in the second passivation layer.
  • the array substrate further comprises a common electrode on a side of the pixel electrode distal to the active layer; a first common electrode connection line connected to the common electrode, a second common electrode connection line connected to the plurality rows of first touch electrodes, and a third common electrode connection line connected to the plurality of second touch electrodes; and a first switch in the second common electrode connection line and a second switch in the third common electrode connection line.
  • the array substrate further comprises an etch stop layer on a side of the active layer proximal to the first passivation layer; and a source electrode and a drain electrode on a side of the etch stop layer distal to the active layer; the source electrode connected to the active layer through a first via in the etch stop layer, the drain electrode connected to the active layer through a second via in the etch stop layer.
  • the plurality of touch electrodes are operated in a time-division driving mode.
  • the present invention provides a display device comprising an array substrate described herein.
  • the present invention provides a method of manufacturing an array substrate, comprising forming a semi-conductive material layer; etching the semi-conductive material layer to form an active layer region and a touch electrode region; and treating the touch electrode region thereby forming a plurality of touch electrodes.
  • the method further comprises coating a photoresist layer on the semi-conductive material layer; exposing the photoresist layer with a gray-tone mask plate or a half-tone mask plate; developing the exposed photoresist layer to obtain a photoresist pattern comprising a first section corresponding to the active layer region, second section corresponding to the touch electrode region, and a third section which is outside the first section and the second section; the depth of first section is larger than that of the second section, the photoresist layer is removed in the third section; etching the semi-conductive material layer in the third section; ashing the photoresist layer to remove the photoresist layer in the second section while maintaining the photoresist layer in the third section; and removing the photoresist layer in the first section after the step of treating the touch electrode region.
  • the semi-conductive material comprises a metal oxide semi-conductive material
  • the treating comprises a reductive plasma-treatment
  • the semi-conductive material comprises indium gallium zinc oxide.
  • the treating step comprises a plasma treatment with H 2 or NH 3 .
  • the touch electrode region comprises a plurality rows of first touch electrode blocks and a plurality of second touch electrode blocks, each of the plurality rows of first touch electrode blocks extends substantially along a first direction and comprises a plurality of first touch electrode blocks spaced apart along the first direction; each of the plurality of second touch electrode blocks extends substantially along a second direction; and the plurality of touch electrodes comprises a plurality rows of first touch electrodes and a plurality of second touch electrodes, each of the plurality rows of first touch electrodes extends substantially along the first direction and comprises a plurality of first touch electrodes spaced apart along the first direction; each of the plurality of second touch electrodes extends substantially along the second direction.
  • the method further comprises forming a first passivation layer above the active layer; forming a plurality of third vias in the first passivation layer; and forming a plurality of first touch electrode connection lines on a side of the first passivation layer distal to the active layer.
  • each of the plurality of first touch electrode connection lines extends substantially along the first direction, and each of the plurality of first touch electrode connection lines is connected to the plurality of first touch electrodes in each of the plurality rows of first touch electrodes through the plurality of third vias.
  • the method further comprises forming a fourth via in the first passivation layer; forming a second passivation layer on a side of the first passivation layer distal to the active layer; forming a fifth via in the second passivation layer; and forming a pixel electrode on a side of the second passivation layer distal to the active layer, wherein the pixel electrode is connected to the drain electrode through the fourth via and the fifth via.
  • the method further comprises forming an etch stop layer on a side of the active layer proximal to the first passivation layer; forming a first via and a second via in the etch stop layer; and forming a source electrode and a drain electrode on a side of the etch stop layer distal to the active layer, the source electrode is connected to the active layer through the first via, and the drain electrode is connected to the active layer through the second via.
  • the method further comprises forming a common electrode on a side of the pixel electrode distal to the active layer; forming a first common electrode connection line connected to the common electrode, forming a second common electrode connection line connected to the plurality rows of first touch electrodes, and forming a third common electrode connection line connected to the plurality of second touch electrodes; and forming a first switch in the second common electrode connection line and forming a second switch in the third common electrode connection line.
  • FIGS. 1-2 are diagrams illustrating the working principle of a conventional touch substrate.
  • FIG. 3 is a diagram illustrating the structure of a touch substrate in some embodiments.
  • FIG. 4 is a cross-sectional view along the A-A′ direction of the touch substrate in FIG. 3 .
  • FIG. 5 is a cross-sectional view along the B-B′ direction of the touch substrate in FIG. 3 .
  • FIG. 6 illustrates the relationship between a signal input by a synchronization signal line and signals on the first touch control electrode and the second touch control electrode.
  • FIG. 7 is a flow chart illustrating a method of manufacturing a touch substrate in some embodiments.
  • FIGS. 8-15 illustrate a method of manufacturing a touch substrate in some embodiments.
  • FIGS. 1 and 2 are diagrams illustrating the working principle of a conventional in-cell touch substrate.
  • a pulse signal is input into each column of first touch electrodes while the other columns are connected to ground.
  • each row of second touch electrodes is checked for capacitance change.
  • the cross-point of a column of first electrodes and a row of second electrodes having capacitance change is determined to be a touch point. Separate patterning processes are required for forming the touch electrodes in the conventional touch substrates.
  • the embodiments of the present disclosure provide a touch substrate having superior electronic properties and significantly simplified manufacturing process.
  • FIG. 3 is a diagram illustrating the structure of a touch substrate in some embodiments.
  • FIG. 4 is a cross-sectional view along the A-A′ direction of the touch substrate in FIG. 3 .
  • the array substrate in the embodiment includes an active layer 2 , and a plurality of touch electrodes in a same layer as the active layer 2 .
  • the plurality of touch electrodes in the embodiment include a plurality first touch electrodes 3 and a plurality of second touch electrodes 4 .
  • the array substrate in the embodiment includes an active layer 2 , and a plurality rows of first touch electrodes 3 and a plurality of second touch electrodes 4 in a same layer as the active layer 2 . As illustrated in FIG.
  • each row of first touch electrodes 3 extends substantially along a first direction (e.g., the row direction in FIG. 3 ).
  • Each tow of first touch electrodes 3 includes a plurality of first touch electrodes 3 spaced apart along the first direction.
  • each second touch electrodes 4 extends substantially along a second direction (e.g., the column direction in FIG. 3 ).
  • the first touch electrode 3 is a sensing electrode (R x ).
  • the second touch electrode 4 is a scanning electrode (T x ).
  • Having the touch electrodes in a same layer as the active layer 2 obviates the separate patterning processes for forming the touch electrodes. It also reduces the thickness of the touch control structure. The manufacturing process is much simplified and the electronic properties of the touch control panel are significantly improved.
  • the array substrate in the embodiment also includes a plurality of gate lines 12 connected to the gate electrodes, a plurality of data lines 13 connected to the source electrodes 6 .
  • the plurality of gate lines 12 and the plurality of data lines 13 define a plurality of pixel units.
  • the active layer 2 includes a semi-conductive material
  • the plurality of touch electrodes e.g., the plurality of first touch electrodes and the plurality of second touch electrodes
  • the plurality of touch electrodes include a conductive material converted from the semi-conductive material by a plasma treatment.
  • the active layer 2 includes a metal oxide semiconductor material.
  • Various metal oxide semiconductor material may be used for making the active layer 2 .
  • the active layer 2 can be made of indium gallium zinc oxide (IGZO).
  • IGZO is a non-crystalline oxide material containing indium, gallium, and zinc, having a charge carrier mobility around 20-30 times that of a non-crystalline silicone.
  • IGZO greatly enhances the charge/discharge rate of the pixel electrode, increases the response rate of the pixel electrode, and achieving a faster refresh rate. Higher response rate also leads to a dramatically increased pixel scan rate, enabling ultra-high resolution in thin film transistor liquid crystal display.
  • Metal oxide materials such as IGZO have superior semiconductor properties suitable for making the active layer 2 . Moreover, they can be converted into conductive material by certain treatments such as a plasma treatment. Optionally, the treatment is a reductive plasma treatment. As conductive materials, they are suitable for making touch electrodes such as the first touch electrodes 3 and the second touch electrodes 4 . Accordingly, in some embodiments, the plurality of touch electrodes (e.g., the plurality of first touch electrodes 3 and the plurality of second touch electrodes 4 ) include a reductive plasma-treated metal oxide semiconductor material.
  • the plasma treatment includes a plasma treatment using H 2 , NH 3 , or NO 2 .
  • the active layer 2 includes indium gallium zinc oxide, and the plurality of touch electrodes include a H 2 or NH 3 plasma-treated IGZO.
  • the plurality of touch electrodes include a conductive material (e.g., a single metal or an alloy), and the active layer includes a semi-conductive material converted from the conductive material by a plasma treatment (e.g., an oxidative plasma treatment).
  • a plasma treatment e.g., an oxidative plasma treatment
  • the array substrate in the embodiment includes a gate insulating layer 1 on the base substrate.
  • the active layer 2 is on a side of the gate insulating layer 1 distal to the base substrate.
  • the gate electrode is on a side of the gate insulating layer 1 proximal to the base substrate.
  • Various materials may be used for making the gate electrode, including, but are not limited to, aluminum, molybdenum, aluminum Neodymium (AlNd), copper, molybdenum Niobium (MoNb), and alloys thereof.
  • Various materials may be used for making the gate insulating layer 1 , including, but are not limited to, silicon oxide, silicon nitride, and silicon nitride oxide.
  • the gate insulating layer 1 has a thickness of around 3000 ⁇ to around 5000 ⁇ .
  • the active layer 2 has a thickness of around 400 ⁇ to around 700 ⁇ .
  • the array substrate in the embodiment further includes an etch stop layer 5 on a side of the active layer 2 distal to the base substrate.
  • etch stop layer 5 Various materials may be used for making the etch stop layer 5 , including, but are not limited to, silicon oxide.
  • the etch stop layer 5 has a thickness of around 1000 ⁇ .
  • the etch stop layer 5 in the embodiment has a first via and a second via in the area above the active layer 2 .
  • the array substrate includes a source electrode 6 and a drain electrode 7 on a side of the etch stop layer 5 distal to the active layer 2 .
  • the source electrode 6 is connected to the active layer 2 through a first via in the etch stop layer 5 .
  • the drain electrode 7 is connected to the active layer 2 through a second via in the etch stop layer 5 .
  • Various materials may be used for making the source electrode 6 and the drain electrode 7 , including, but are not limited to, aluminum, molybdenum, aluminum Neodymium (AlNd), copper, molybdenum Niobium (MoNb), and alloys thereof.
  • FIG. 5 is a cross-sectional view along the B-B′ direction of the touch substrate in FIG. 3 .
  • the array substrate in the embodiment further includes a first passivation layer 8 on a side of the etch stop layer 5 distal to the active layer 2 .
  • Various materials may be used for making the first passivation layer 8 , including, but are not limited to, silicon oxide.
  • the first passivation layer 8 has a thickness of around 1500 ⁇ to around 2000 ⁇ .
  • the first passivation layer 8 has a plurality of third vias 14 in the area corresponding to the first touch electrode 3 .
  • the array substrate further includes a plurality of first touch electrode connection lines 9 on a side of the first passivation layer 8 distal to the active layer 2 .
  • Each of the plurality of first touch electrode connection lines 9 extends substantially along the first direction (e.g., the row direction in FIG. 3 ).
  • Each of the plurality of first touch electrode connection lines 9 is connected to the plurality of first touch electrodes 3 in each of the plurality rows of first touch electrodes 3 through a plurality of third vias 14 in the first passivation layer 8 .
  • first touch electrodes 3 and the second touch electrodes 4 are spaced apart and alternately arranged, e.g., along the first direction.
  • the second touch electrodes 4 extend continuously along the second direction (e.g., the column direction in FIG. 3 ).
  • Each row of the first touch electrodes 3 along the first direction includes a plurality of independent and spaced-apart first touch electrodes 3 connected together through the first touch electrode connection lines 9 .
  • the number and density of the first touch electrodes 3 and the second touch electrodes 4 in the array substrate may be varied depending on several factors such as the size of the display panel. Typically, the touch electrodes are much larger than the pixels in size. In a typical display panel, for every dozens to hundreds of pixels, one row of first touch electrode 3 and one second touch electrode 4 may be disposed.
  • the array substrate further includes a second passivation layer 10 on a side of the first passivation layer 8 distal to the active layer 2 .
  • a second passivation layer 10 on a side of the first passivation layer 8 distal to the active layer 2 .
  • Various materials may be used for making the second passivation layer 10 , including, but are not limited to, silicon oxide.
  • the second passivation layer 10 has a thickness of around 1500 ⁇ to around 2000 ⁇ .
  • the first passivation layer 8 has a plurality of fourth vias in the area corresponding to the drain electrode 7
  • the second passivation layer 10 has a plurality of fifth vias in the area corresponding to the drain electrode 7
  • the array substrate further includes a pixel electrode 11 on a side of the second passivation layer 10 distal to the active layer 2 .
  • the pixel electrode 11 is connected to the drain electrode 7 through a fourth via in the first passivation layer 8 and a fifth via in the second passivation layer 10 .
  • the touch electrodes are operated in a time-division driving mode.
  • the first touch electrodes 3 and the second touch electrodes 4 can be used as common electrodes upon receiving a common voltage during display mode.
  • FIG. 6 illustrates the relationship between a signal input by a synchronization signal line and signals on the first touch control electrode and the second touch control electrode.
  • the first touch electrodes 3 and the second touch electrodes 4 can be used for conducting touch signals in touch control mode, or for applying common voltage in display mode.
  • touch control mode the first touch electrodes 3 and/or the second touch electrodes 4 are used as touch electrodes.
  • display mode they can be used as common electrodes.
  • the touch electrodes e.g., the first touch electrodes 3 and/or the second touch electrodes 4
  • the common electrode structure can thus be simplified.
  • the array substrate further includes a common electrode on a side of the pixel electrode 11 distal to the active layer 2 .
  • a first common electrode connection line is connected to the common electrode.
  • a second common electrode connection line is connected to the first touch electrode 3 .
  • a third common electrode connection line is connected to the second touch electrode 4 .
  • the array substrate further includes a first switch in the second common electrode connection line and a second switch in the third common electrode connection line.
  • FIG. 7 is a flow chart illustrating a method of manufacturing a touch substrate in some embodiments.
  • FIGS. 8-15 illustrate a method of manufacturing a touch substrate in some embodiments. Referring to FIGS. 7-15 , the method in the embodiment includes forming a semi-conductive material layer, etching the semi-conductive material layer to form an active layer region and a touch electrode region, and treating the touch electrode region thereby forming a plurality of touch electrodes.
  • the first material is a semi-conductive material.
  • the method includes forming a semiconductor layer ( FIG. 8 ); etching the semiconductor layer to form an active layer 2 , a first touch electrode region and a second touch electrode region ( FIG. 9 ); treating the first touch electrode region to form a plurality of first touch electrodes 3 , and treating the second touch electrode region to form a plurality of second touch electrodes 4 ( FIG. 10 ).
  • the active layer 2 is protected when the touch electrode region is treated to form the touch electrodes.
  • Various embodiments can be practiced to protect the active layer 2 .
  • the method uses a photoresist layer to protect the active layer 2 .
  • the method further includes coating a photoresist layer on the semi-conductive material layer, and exposing the photoresist layer with a gray-tone mask plate or a half-tone mask plate. After the exposure, the exposed photoresist layer is developed to obtain a photoresist pattern comprising a first section corresponding to the active layer region, second section corresponding to the touch electrode region, and a third section which is outside the first section and the second section.
  • the depth of first section is larger than that of the second section, the photoresist layer is removed in the third section.
  • the method further includes etching the semi-conductive material layer in the third section, and ashing the photoresist layer to remove the photoresist layer in the second section while maintaining the photoresist layer in the third section.
  • the photoresist layer in the first section is then removed, exposing the active layer 2 .
  • the semi-conductive material includes a metal oxide semi-conductive material such as indium gallium zinc oxide.
  • the touch electrode region is treated with a reductive plasma.
  • the reductive plasma is a hydrogen-containing plasma, e.g., H 2 , NH 3 , or NO 2 plasma.
  • the touch electrode region includes a plurality rows of first touch electrode blocks and a plurality of second touch electrode blocks.
  • Each of the plurality rows of first touch electrode blocks extends substantially along a first direction.
  • Each row of the first touch electrode blocks includes a plurality of first touch electrode blocks spaced apart along the first direction.
  • Each of the plurality of second touch electrode blocks extends substantially along a second direction.
  • the plurality of first touch electrodes 3 and the plurality of second touch electrodes 4 are formed after the treating steps discussed above.
  • the plurality of first touch electrodes 3 includes a plurality of rows of first touch electrodes 3 .
  • Each of the plurality rows of first touch electrodes 3 extends substantially along the first direction.
  • Each row of the first touch electrodes 3 includes a plurality of first touch electrodes 3 spaced apart along the first direction.
  • Each of the plurality of second touch electrodes 4 extends substantially along the second direction.
  • the method further includes forming a gate insulating layer 1 above the active layer 2 .
  • the method further includes forming an etch stop layer 5 above the active layer 2 , forming a first via and a second via in the etch stop layer 5 ( FIG. 11 ), and forming a source electrode 6 and a drain electrode 7 on a side of the etch stop layer 5 distal to the active layer 2 ( FIG. 12 ).
  • the source electrode 6 is connected to the active layer 2 through the first via.
  • the drain electrode 7 is connected to the active layer 2 through the second via.
  • the method further includes forming a first passivation layer 8 on a side of the etch stop layer 5 distal to the active layer 2 ( FIG. 13 ); forming a plurality of third vias 14 in the first passivation layer 8 ( FIG. 13 ); forming a plurality of first touch electrode connection lines 9 on a side of the first passivation layer 8 distal to the active layer 2 ( FIG. 14 ).
  • Each of the plurality of first touch electrode connection lines 9 extends substantially along the first direction.
  • Each of the plurality of first touch electrode connection lines 9 is connected to the plurality of first touch electrodes 3 in each of the plurality rows of first touch electrodes 3 through the plurality of third vias 14 .
  • the method further includes forming a fourth via in the first passivation layer 8 ; forming a second passivation layer 10 on a side of the first passivation layer 8 distal to the active layer 2 ; forming a fifth via in the second passivation layer 10 ; and forming a pixel electrode 11 on a side of the second passivation layer 10 distal to the active layer 2 .
  • the pixel electrode 11 is connected to the drain electrode 7 through the fourth via and the fifth via.
  • the method further includes forming a common electrode on a side of the pixel electrode 11 distal to the active layer 2 ; forming a first common electrode connection line connected to the common electrode, forming a second common electrode connection line connected to the first touch electrode 3 , and forming a third common electrode connection line connected to the second touch electrode 4 .
  • the method also includes forming a first switch in the second common electrode connection line and/or forming a second switch in the third common electrode connection line.
  • the first switch and the second switch are configured to receiving common voltage, and the first touch electrode 3 and the second touch electrode 4 may be used as common electrodes in certain areas of the display panel.
  • layers can be formed by vapor deposition or sputtering.
  • the various components may be patterned by, e.g., an etching process.
  • the embodiments of the present disclosure provide a touch substrate having superior electronic properties and much simplified manufacturing process.
  • the touch electrodes e.g., the first touch electrodes 3 and the second touch electrodes 4
  • it obviates a separate patterning process for forming the first touch electrodes 3 and/or the second touch electrodes 4 . It also reduces the thickness of the touch control structure.
  • the manufacturing process is much simplified and the electronic properties of the touch control panel are significantly improved.
  • the touch control devices as described herein can be a self-capacitive touch control device or a mutual capacitive touch control device.
  • a mutual capacitive touch control device includes a plurality of touch sensing electrodes and a plurality of touch scanning electrodes (e.g., a plurality of first touch electrodes and a plurality of second touch electrodes).
  • a self-capacitive touch control device does not require a touch scanning electrode, i.e., the touch sensing electrodes can achieve the touch control function alone.
  • the present disclosure further provides a display device having an array substrate described herein or manufactured by a method described herein.
  • the display device may be of any type, including, but are not limited to, an electronic paper, a mobile phone, a tablet computer, a notebook computer, a digital picture frame, a navigation system, etc.
  • the term “the invention”, “the present invention” or the like does not necessarily limit the claim scope to a specific embodiment, and the reference to exemplary embodiments of the invention does not imply a limitation on the invention, and no such limitation is to be inferred.
  • the invention is limited only by the spirit and scope of the appended claims. Moreover, these claims may refer to use “first”, “second”, etc. following with noun or element. Such terms should be understood as a nomenclature and should not be construed as giving the limitation on the number of the elements modified by such nomenclature unless specific number has been given. Any advantages and benefits described may not apply to all embodiments of the invention.

Landscapes

  • Engineering & Computer Science (AREA)
  • Physics & Mathematics (AREA)
  • General Engineering & Computer Science (AREA)
  • Theoretical Computer Science (AREA)
  • General Physics & Mathematics (AREA)
  • Nonlinear Science (AREA)
  • Human Computer Interaction (AREA)
  • Chemical & Material Sciences (AREA)
  • Crystallography & Structural Chemistry (AREA)
  • Optics & Photonics (AREA)
  • Mathematical Physics (AREA)
  • Microelectronics & Electronic Packaging (AREA)
  • Devices For Indicating Variable Information By Combining Individual Elements (AREA)
  • Power Engineering (AREA)
  • Thin Film Transistor (AREA)
  • Liquid Crystal (AREA)
  • Condensed Matter Physics & Semiconductors (AREA)
  • Computer Hardware Design (AREA)

Abstract

The present application discloses an array substrate comprising an active layer; and a plurality of touch electrodes in a same layer as the active layer.

Description

    CROSS-REFERENCE TO RELATED APPLICATION
  • This application claims priority to Chinese Patent Application No. 201510246822.2, filed May 14, 2015, the contents of which are incorporated by reference in the entirety.
  • FIELD
  • The present invention relates to display technology, more particularly, to an array substrate, a display device having the same, and a manufacturing method thereof.
  • BACKGROUND
  • Conventional touch control display panels typically use indium tin oxide (ITO) as the touch electrode material. For large size display, there are some issues with indium tin oxide touch electrodes. Because indium tin oxide has a relatively large resistance, a larger size display inevitably demands an ITO touch electrode having a relatively larger thickness, which results in a lower light transmission rate. Thus, it is difficult to use ITO as the touch electrode material in a large size display panel.
  • SUMMARY
  • In one aspect, the present invention provides an array substrate comprising an active layer and a plurality of touch electrodes in a same layer as the active layer.
  • Optionally, the active layer comprises a semi-conductive material, and the plurality of touch electrodes comprise a conductive material, the conductive material comprises at least one element in common with the semi-conductive material.
  • Optionally, the conductive material is converted from the semi-conductive material by a plasma treatment, and patterns corresponding to the active layer and the plurality of touch electrodes are formed in a single process.
  • Optionally, the active layer comprises a metal oxide semi-conductive material, the plurality of touch electrodes comprise a reductive plasma-treated metal oxide semi-conductive material.
  • Optionally, the metal oxide semi-conductive material comprises indium gallium zinc oxide.
  • Optionally, the plurality of touch electrodes comprise a H2 or NH3 plasma-treated indium gallium zinc oxide.
  • Optionally, the plurality of touch electrodes comprise a conductive material, and the active layer comprises a semi-conductive material converted from the conductive material by a plasma treatment.
  • Optionally, the plurality of touch electrodes comprise a metal, and the active layer comprises an oxidative plasma-treated metal material.
  • Optionally, the plurality of touch electrodes comprises a plurality rows of first touch electrodes and a plurality of second touch electrodes, each of the plurality rows of first touch electrodes extends substantially along a first direction and comprises a plurality of first touch electrodes spaced apart along the first direction; each of the plurality of second touch electrodes extends substantially along a second direction.
  • Optionally, the array substrate further comprises a first passivation layer above the active layer; and a plurality of first touch electrode connection lines on a side of the first passivation layer distal to the active layer, each of the plurality of first touch electrode connection lines extends substantially along the first direction.
  • Optionally, each of the plurality of first touch electrode connection lines is connected to the plurality of first touch electrodes in each of the plurality rows of first touch electrodes through a plurality of third vias in the first passivation layer.
  • Optionally, the array substrate further comprises a second passivation layer on a side of the first passivation layer distal to the active layer; and a pixel electrode on a side of the second passivation layer distal to the active layer.
  • Optionally, the pixel electrode is connected to the drain electrode through a fourth via in the first passivation layer and a fifth via in the second passivation layer.
  • Optionally, the array substrate further comprises a common electrode on a side of the pixel electrode distal to the active layer; a first common electrode connection line connected to the common electrode, a second common electrode connection line connected to the plurality rows of first touch electrodes, and a third common electrode connection line connected to the plurality of second touch electrodes; and a first switch in the second common electrode connection line and a second switch in the third common electrode connection line.
  • Optionally, the array substrate further comprises an etch stop layer on a side of the active layer proximal to the first passivation layer; and a source electrode and a drain electrode on a side of the etch stop layer distal to the active layer; the source electrode connected to the active layer through a first via in the etch stop layer, the drain electrode connected to the active layer through a second via in the etch stop layer.
  • Optionally, the plurality of touch electrodes are operated in a time-division driving mode.
  • In another aspect, the present invention provides a display device comprising an array substrate described herein.
  • In another aspect, the present invention provides a method of manufacturing an array substrate, comprising forming a semi-conductive material layer; etching the semi-conductive material layer to form an active layer region and a touch electrode region; and treating the touch electrode region thereby forming a plurality of touch electrodes.
  • Optionally, the method further comprises coating a photoresist layer on the semi-conductive material layer; exposing the photoresist layer with a gray-tone mask plate or a half-tone mask plate; developing the exposed photoresist layer to obtain a photoresist pattern comprising a first section corresponding to the active layer region, second section corresponding to the touch electrode region, and a third section which is outside the first section and the second section; the depth of first section is larger than that of the second section, the photoresist layer is removed in the third section; etching the semi-conductive material layer in the third section; ashing the photoresist layer to remove the photoresist layer in the second section while maintaining the photoresist layer in the third section; and removing the photoresist layer in the first section after the step of treating the touch electrode region.
  • Optionally, the semi-conductive material comprises a metal oxide semi-conductive material, and the treating comprises a reductive plasma-treatment.
  • Optionally, the semi-conductive material comprises indium gallium zinc oxide.
  • Optionally, the treating step comprises a plasma treatment with H2 or NH3.
  • Optionally, the touch electrode region comprises a plurality rows of first touch electrode blocks and a plurality of second touch electrode blocks, each of the plurality rows of first touch electrode blocks extends substantially along a first direction and comprises a plurality of first touch electrode blocks spaced apart along the first direction; each of the plurality of second touch electrode blocks extends substantially along a second direction; and the plurality of touch electrodes comprises a plurality rows of first touch electrodes and a plurality of second touch electrodes, each of the plurality rows of first touch electrodes extends substantially along the first direction and comprises a plurality of first touch electrodes spaced apart along the first direction; each of the plurality of second touch electrodes extends substantially along the second direction.
  • Optionally, the method further comprises forming a first passivation layer above the active layer; forming a plurality of third vias in the first passivation layer; and forming a plurality of first touch electrode connection lines on a side of the first passivation layer distal to the active layer.
  • Optionally, each of the plurality of first touch electrode connection lines extends substantially along the first direction, and each of the plurality of first touch electrode connection lines is connected to the plurality of first touch electrodes in each of the plurality rows of first touch electrodes through the plurality of third vias.
  • Optionally, the method further comprises forming a fourth via in the first passivation layer; forming a second passivation layer on a side of the first passivation layer distal to the active layer; forming a fifth via in the second passivation layer; and forming a pixel electrode on a side of the second passivation layer distal to the active layer, wherein the pixel electrode is connected to the drain electrode through the fourth via and the fifth via.
  • Optionally, the method further comprises forming an etch stop layer on a side of the active layer proximal to the first passivation layer; forming a first via and a second via in the etch stop layer; and forming a source electrode and a drain electrode on a side of the etch stop layer distal to the active layer, the source electrode is connected to the active layer through the first via, and the drain electrode is connected to the active layer through the second via.
  • Optionally, the method further comprises forming a common electrode on a side of the pixel electrode distal to the active layer; forming a first common electrode connection line connected to the common electrode, forming a second common electrode connection line connected to the plurality rows of first touch electrodes, and forming a third common electrode connection line connected to the plurality of second touch electrodes; and forming a first switch in the second common electrode connection line and forming a second switch in the third common electrode connection line.
  • BRIEF DESCRIPTION OF THE FIGURES
  • The following drawings are merely examples for illustrative purposes according to various disclosed embodiments and are not intended to limit the scope of the present invention.
  • FIGS. 1-2 are diagrams illustrating the working principle of a conventional touch substrate.
  • FIG. 3 is a diagram illustrating the structure of a touch substrate in some embodiments.
  • FIG. 4 is a cross-sectional view along the A-A′ direction of the touch substrate in FIG. 3.
  • FIG. 5 is a cross-sectional view along the B-B′ direction of the touch substrate in FIG. 3.
  • FIG. 6 illustrates the relationship between a signal input by a synchronization signal line and signals on the first touch control electrode and the second touch control electrode.
  • FIG. 7 is a flow chart illustrating a method of manufacturing a touch substrate in some embodiments.
  • FIGS. 8-15 illustrate a method of manufacturing a touch substrate in some embodiments.
  • DETAILED DESCRIPTION OF THE EMBODIMENTS
  • The disclosure will now describe more specifically with reference to the following embodiments. It is to be noted that the following descriptions of some embodiments are presented herein for purpose of illustration and description only. It is not intended to be exhaustive or to be limited to the precise form disclosed.
  • Conventional touch control devices may use on-cell touch control technology or in-cell touch control technology. FIGS. 1 and 2 are diagrams illustrating the working principle of a conventional in-cell touch substrate. As shown in FIG. 1, a pulse signal is input into each column of first touch electrodes while the other columns are connected to ground. As shown in FIG. 2, each row of second touch electrodes is checked for capacitance change. The cross-point of a column of first electrodes and a row of second electrodes having capacitance change is determined to be a touch point. Separate patterning processes are required for forming the touch electrodes in the conventional touch substrates. The embodiments of the present disclosure provide a touch substrate having superior electronic properties and significantly simplified manufacturing process.
  • FIG. 3 is a diagram illustrating the structure of a touch substrate in some embodiments. FIG. 4 is a cross-sectional view along the A-A′ direction of the touch substrate in FIG. 3. Referring to FIGS. 3 and 4, the array substrate in the embodiment includes an active layer 2, and a plurality of touch electrodes in a same layer as the active layer 2. The plurality of touch electrodes in the embodiment include a plurality first touch electrodes 3 and a plurality of second touch electrodes 4. For example, the array substrate in the embodiment includes an active layer 2, and a plurality rows of first touch electrodes 3 and a plurality of second touch electrodes 4 in a same layer as the active layer 2. As illustrated in FIG. 3, each row of first touch electrodes 3 extends substantially along a first direction (e.g., the row direction in FIG. 3). Each tow of first touch electrodes 3 includes a plurality of first touch electrodes 3 spaced apart along the first direction. In FIG. 3, each second touch electrodes 4 extends substantially along a second direction (e.g., the column direction in FIG. 3). Optionally, the first touch electrode 3 is a sensing electrode (Rx). Optionally, the second touch electrode 4 is a scanning electrode (Tx).
  • Having the touch electrodes in a same layer as the active layer 2 obviates the separate patterning processes for forming the touch electrodes. It also reduces the thickness of the touch control structure. The manufacturing process is much simplified and the electronic properties of the touch control panel are significantly improved.
  • Referring to FIG. 3, the array substrate in the embodiment also includes a plurality of gate lines 12 connected to the gate electrodes, a plurality of data lines 13 connected to the source electrodes 6. The plurality of gate lines 12 and the plurality of data lines 13 define a plurality of pixel units.
  • In some embodiments, the active layer 2 includes a semi-conductive material, and the plurality of touch electrodes (e.g., the plurality of first touch electrodes and the plurality of second touch electrodes) include a conductive material converted from the semi-conductive material by a plasma treatment.
  • In some embodiments, the active layer 2 includes a metal oxide semiconductor material. Various metal oxide semiconductor material may be used for making the active layer 2. For example, the active layer 2 can be made of indium gallium zinc oxide (IGZO). IGZO is a non-crystalline oxide material containing indium, gallium, and zinc, having a charge carrier mobility around 20-30 times that of a non-crystalline silicone. Using a metal oxide material such as IGZO greatly enhances the charge/discharge rate of the pixel electrode, increases the response rate of the pixel electrode, and achieving a faster refresh rate. Higher response rate also leads to a dramatically increased pixel scan rate, enabling ultra-high resolution in thin film transistor liquid crystal display.
  • Metal oxide materials such as IGZO have superior semiconductor properties suitable for making the active layer 2. Moreover, they can be converted into conductive material by certain treatments such as a plasma treatment. Optionally, the treatment is a reductive plasma treatment. As conductive materials, they are suitable for making touch electrodes such as the first touch electrodes 3 and the second touch electrodes 4. Accordingly, in some embodiments, the plurality of touch electrodes (e.g., the plurality of first touch electrodes 3 and the plurality of second touch electrodes 4) include a reductive plasma-treated metal oxide semiconductor material. Optionally, the plasma treatment includes a plasma treatment using H2, NH3, or NO2. Optionally, the active layer 2 includes indium gallium zinc oxide, and the plurality of touch electrodes include a H2 or NH3 plasma-treated IGZO.
  • In some embodiments, the plurality of touch electrodes include a conductive material (e.g., a single metal or an alloy), and the active layer includes a semi-conductive material converted from the conductive material by a plasma treatment (e.g., an oxidative plasma treatment).
  • Referring to FIG. 4, the array substrate in the embodiment includes a gate insulating layer 1 on the base substrate. The active layer 2 is on a side of the gate insulating layer 1 distal to the base substrate. The gate electrode is on a side of the gate insulating layer 1 proximal to the base substrate. Various materials may be used for making the gate electrode, including, but are not limited to, aluminum, molybdenum, aluminum Neodymium (AlNd), copper, molybdenum Niobium (MoNb), and alloys thereof. Various materials may be used for making the gate insulating layer 1, including, but are not limited to, silicon oxide, silicon nitride, and silicon nitride oxide. Optionally, the gate insulating layer 1 has a thickness of around 3000 Å to around 5000 Å. Optionally, the active layer 2 has a thickness of around 400 Å to around 700 Å.
  • In some embodiments, the array substrate in the embodiment further includes an etch stop layer 5 on a side of the active layer 2 distal to the base substrate. Various materials may be used for making the etch stop layer 5, including, but are not limited to, silicon oxide. Optionally, the etch stop layer 5 has a thickness of around 1000 Å.
  • Referring to FIG. 4, the etch stop layer 5 in the embodiment has a first via and a second via in the area above the active layer 2. The array substrate includes a source electrode 6 and a drain electrode 7 on a side of the etch stop layer 5 distal to the active layer 2. The source electrode 6 is connected to the active layer 2 through a first via in the etch stop layer 5. The drain electrode 7 is connected to the active layer 2 through a second via in the etch stop layer 5. Various materials may be used for making the source electrode 6 and the drain electrode 7, including, but are not limited to, aluminum, molybdenum, aluminum Neodymium (AlNd), copper, molybdenum Niobium (MoNb), and alloys thereof.
  • FIG. 5 is a cross-sectional view along the B-B′ direction of the touch substrate in FIG. 3. Referring to FIG. 5, the array substrate in the embodiment further includes a first passivation layer 8 on a side of the etch stop layer 5 distal to the active layer 2. Various materials may be used for making the first passivation layer 8, including, but are not limited to, silicon oxide. Optionally, the first passivation layer 8 has a thickness of around 1500 Å to around 2000 Å.
  • In some embodiments, the first passivation layer 8 has a plurality of third vias 14 in the area corresponding to the first touch electrode 3. Specially, the array substrate further includes a plurality of first touch electrode connection lines 9 on a side of the first passivation layer 8 distal to the active layer 2. Each of the plurality of first touch electrode connection lines 9 extends substantially along the first direction (e.g., the row direction in FIG. 3). Each of the plurality of first touch electrode connection lines 9 is connected to the plurality of first touch electrodes 3 in each of the plurality rows of first touch electrodes 3 through a plurality of third vias 14 in the first passivation layer 8.
  • In some embodiments, the first touch electrodes 3 and the second touch electrodes 4 are spaced apart and alternately arranged, e.g., along the first direction. The second touch electrodes 4 extend continuously along the second direction (e.g., the column direction in FIG. 3). Each row of the first touch electrodes 3 along the first direction includes a plurality of independent and spaced-apart first touch electrodes 3 connected together through the first touch electrode connection lines 9.
  • The number and density of the first touch electrodes 3 and the second touch electrodes 4 in the array substrate may be varied depending on several factors such as the size of the display panel. Typically, the touch electrodes are much larger than the pixels in size. In a typical display panel, for every dozens to hundreds of pixels, one row of first touch electrode 3 and one second touch electrode 4 may be disposed.
  • In some embodiments, the array substrate further includes a second passivation layer 10 on a side of the first passivation layer 8 distal to the active layer 2. Various materials may be used for making the second passivation layer 10, including, but are not limited to, silicon oxide. Optionally, the second passivation layer 10 has a thickness of around 1500 Å to around 2000 Å.
  • In some embodiments, the first passivation layer 8 has a plurality of fourth vias in the area corresponding to the drain electrode 7, and the second passivation layer 10 has a plurality of fifth vias in the area corresponding to the drain electrode 7. Specifically, the array substrate further includes a pixel electrode 11 on a side of the second passivation layer 10 distal to the active layer 2. The pixel electrode 11 is connected to the drain electrode 7 through a fourth via in the first passivation layer 8 and a fifth via in the second passivation layer 10.
  • In some embodiments, the touch electrodes (e.g., one or both of the first touch electrode and the second touch electrode) are operated in a time-division driving mode. For example, the first touch electrodes 3 and the second touch electrodes 4 can be used as common electrodes upon receiving a common voltage during display mode.
  • FIG. 6 illustrates the relationship between a signal input by a synchronization signal line and signals on the first touch control electrode and the second touch control electrode. Referring to FIG. 6, the first touch electrodes 3 and the second touch electrodes 4 can be used for conducting touch signals in touch control mode, or for applying common voltage in display mode. Thus, in touch control mode, the first touch electrodes 3 and/or the second touch electrodes 4 are used as touch electrodes. In display mode, they can be used as common electrodes. In addition to the main common electrodes in the array substrate, the touch electrodes (e.g., the first touch electrodes 3 and/or the second touch electrodes 4) may also be used as common electrodes for driving liquid crystal in certain areas of the display panel. The common electrode structure can thus be simplified.
  • In some embodiments, the array substrate further includes a common electrode on a side of the pixel electrode 11 distal to the active layer 2. A first common electrode connection line is connected to the common electrode. A second common electrode connection line is connected to the first touch electrode 3. A third common electrode connection line is connected to the second touch electrode 4. Optionally, the array substrate further includes a first switch in the second common electrode connection line and a second switch in the third common electrode connection line.
  • In another aspect, the present disclosure also provides a method of manufacturing an array substrate. FIG. 7 is a flow chart illustrating a method of manufacturing a touch substrate in some embodiments. FIGS. 8-15 illustrate a method of manufacturing a touch substrate in some embodiments. Referring to FIGS. 7-15, the method in the embodiment includes forming a semi-conductive material layer, etching the semi-conductive material layer to form an active layer region and a touch electrode region, and treating the touch electrode region thereby forming a plurality of touch electrodes.
  • In some embodiments, the first material is a semi-conductive material. The method includes forming a semiconductor layer (FIG. 8); etching the semiconductor layer to form an active layer 2, a first touch electrode region and a second touch electrode region (FIG. 9); treating the first touch electrode region to form a plurality of first touch electrodes 3, and treating the second touch electrode region to form a plurality of second touch electrodes 4 (FIG. 10).
  • In some embodiments, the active layer 2 is protected when the touch electrode region is treated to form the touch electrodes. Various embodiments can be practiced to protect the active layer 2. In some embodiments, the method uses a photoresist layer to protect the active layer 2. Optionally, the method further includes coating a photoresist layer on the semi-conductive material layer, and exposing the photoresist layer with a gray-tone mask plate or a half-tone mask plate. After the exposure, the exposed photoresist layer is developed to obtain a photoresist pattern comprising a first section corresponding to the active layer region, second section corresponding to the touch electrode region, and a third section which is outside the first section and the second section. The depth of first section is larger than that of the second section, the photoresist layer is removed in the third section. Optionally, the method further includes etching the semi-conductive material layer in the third section, and ashing the photoresist layer to remove the photoresist layer in the second section while maintaining the photoresist layer in the third section. After the touch electrode region is treated to form the touch electrodes, the photoresist layer in the first section is then removed, exposing the active layer 2.
  • In some embodiments, the semi-conductive material includes a metal oxide semi-conductive material such as indium gallium zinc oxide. In some embodiments, the touch electrode region is treated with a reductive plasma. Optionally, the reductive plasma is a hydrogen-containing plasma, e.g., H2, NH3, or NO2 plasma.
  • In some embodiments, the touch electrode region includes a plurality rows of first touch electrode blocks and a plurality of second touch electrode blocks. Each of the plurality rows of first touch electrode blocks extends substantially along a first direction. Each row of the first touch electrode blocks includes a plurality of first touch electrode blocks spaced apart along the first direction. Each of the plurality of second touch electrode blocks extends substantially along a second direction. The plurality of first touch electrodes 3 and the plurality of second touch electrodes 4 are formed after the treating steps discussed above. Optionally, the plurality of first touch electrodes 3 includes a plurality of rows of first touch electrodes 3. Each of the plurality rows of first touch electrodes 3 extends substantially along the first direction. Each row of the first touch electrodes 3 includes a plurality of first touch electrodes 3 spaced apart along the first direction. Each of the plurality of second touch electrodes 4 extends substantially along the second direction.
  • In some embodiments, the method further includes forming a gate insulating layer 1 above the active layer 2.
  • In some embodiments, the method further includes forming an etch stop layer 5 above the active layer 2, forming a first via and a second via in the etch stop layer 5 (FIG. 11), and forming a source electrode 6 and a drain electrode 7 on a side of the etch stop layer 5 distal to the active layer 2 (FIG. 12). The source electrode 6 is connected to the active layer 2 through the first via. The drain electrode 7 is connected to the active layer 2 through the second via.
  • In some embodiments, the method further includes forming a first passivation layer 8 on a side of the etch stop layer 5 distal to the active layer 2 (FIG. 13); forming a plurality of third vias 14 in the first passivation layer 8 (FIG. 13); forming a plurality of first touch electrode connection lines 9 on a side of the first passivation layer 8 distal to the active layer 2 (FIG. 14). Each of the plurality of first touch electrode connection lines 9 extends substantially along the first direction. Each of the plurality of first touch electrode connection lines 9 is connected to the plurality of first touch electrodes 3 in each of the plurality rows of first touch electrodes 3 through the plurality of third vias 14.
  • In some embodiments, the method further includes forming a fourth via in the first passivation layer 8; forming a second passivation layer 10 on a side of the first passivation layer 8 distal to the active layer 2; forming a fifth via in the second passivation layer 10; and forming a pixel electrode 11 on a side of the second passivation layer 10 distal to the active layer 2. The pixel electrode 11 is connected to the drain electrode 7 through the fourth via and the fifth via.
  • In some embodiments, the method further includes forming a common electrode on a side of the pixel electrode 11 distal to the active layer 2; forming a first common electrode connection line connected to the common electrode, forming a second common electrode connection line connected to the first touch electrode 3, and forming a third common electrode connection line connected to the second touch electrode 4. Optionally, the method also includes forming a first switch in the second common electrode connection line and/or forming a second switch in the third common electrode connection line. During display mode, the first switch and the second switch are configured to receiving common voltage, and the first touch electrode 3 and the second touch electrode 4 may be used as common electrodes in certain areas of the display panel.
  • The method described herein may use any appropriate techniques. For example, layers can be formed by vapor deposition or sputtering. The various components may be patterned by, e.g., an etching process.
  • As discussed above, in conventional touch control devices, a separate patterning process is required for forming the touch electrodes in the conventional touch substrates. The embodiments of the present disclosure provide a touch substrate having superior electronic properties and much simplified manufacturing process. By having the touch electrodes (e.g., the first touch electrodes 3 and the second touch electrodes 4) in a same layer as the active layer 2, it obviates a separate patterning process for forming the first touch electrodes 3 and/or the second touch electrodes 4. It also reduces the thickness of the touch control structure. The manufacturing process is much simplified and the electronic properties of the touch control panel are significantly improved.
  • The touch control devices as described herein can be a self-capacitive touch control device or a mutual capacitive touch control device. A mutual capacitive touch control device includes a plurality of touch sensing electrodes and a plurality of touch scanning electrodes (e.g., a plurality of first touch electrodes and a plurality of second touch electrodes). A self-capacitive touch control device does not require a touch scanning electrode, i.e., the touch sensing electrodes can achieve the touch control function alone.
  • In another aspect, the present disclosure further provides a display device having an array substrate described herein or manufactured by a method described herein. The display device may be of any type, including, but are not limited to, an electronic paper, a mobile phone, a tablet computer, a notebook computer, a digital picture frame, a navigation system, etc.
  • The foregoing description of the embodiments of the invention has been presented for purposes of illustration and description. It is not intended to be exhaustive or to limit the invention to the precise form or to exemplary embodiments disclosed. Accordingly, the foregoing description should be regarded as illustrative rather than restrictive. Obviously, many modifications and variations will be apparent to practitioners skilled in this art. The embodiments are chosen and described in order to best explain the principles of the invention and its best mode practical application, thereby to enable persons skilled in the art to understand the invention for various embodiments and with various modifications as are suited to the particular use or implementation contemplated. It is intended that the scope of the invention be defined by the claims appended hereto and their equivalents in which all terms are meant in their broadest reasonable sense unless otherwise indicated. Therefore, the term “the invention”, “the present invention” or the like does not necessarily limit the claim scope to a specific embodiment, and the reference to exemplary embodiments of the invention does not imply a limitation on the invention, and no such limitation is to be inferred. The invention is limited only by the spirit and scope of the appended claims. Moreover, these claims may refer to use “first”, “second”, etc. following with noun or element. Such terms should be understood as a nomenclature and should not be construed as giving the limitation on the number of the elements modified by such nomenclature unless specific number has been given. Any advantages and benefits described may not apply to all embodiments of the invention. It should be appreciated that variations may be made in the embodiments described by persons skilled in the art without departing from the scope of the present invention as defined by the following claims. Moreover, no element and component in the present disclosure is intended to be dedicated to the public regardless of whether the element or component is explicitly recited in the following claims.

Claims (23)

1. An array substrate, comprising:
an active layer; and
a plurality of touch electrodes in a same layer as the active layer.
2. The array substrate of claim 1, wherein the active layer comprises a semi-conductive material, and the plurality of touch electrodes comprise a conductive material, the conductive material comprises at least one element in common with the semi-conductive material.
3. The array substrate of claim 2, wherein the conductive material is converted from the semi-conductive material by a plasma treatment, and patterns corresponding to the active layer and the plurality of touch electrodes are formed in a single process.
4. The array substrate of claim 3, wherein the active layer comprises a metal oxide semi-conductive material, the plurality of touch electrodes comprise a reductive plasma-treated metal oxide semi-conductive material.
5. The array substrate of claim 4, wherein the metal oxide semi-conductive material comprises indium gallium zinc oxide.
6. The array substrate of claim 4, wherein the plurality of touch electrodes comprise a H2 or NH3 plasma-treated indium gallium zinc oxide.
7. The array substrate of claim 1, wherein the plurality of touch electrodes comprise a conductive material, and the active layer comprises a semi-conductive material converted from the conductive material by a plasma treatment.
8. The array substrate of claim 7, wherein the plurality of touch electrodes comprise a metal, and the active layer comprises an oxidative plasma-treated metal material.
9. The array substrate of claim 1, wherein the plurality of touch electrodes comprises a plurality rows of first touch electrodes and a plurality of second touch electrodes, each of the plurality rows of first touch electrodes extends substantially along a first direction and comprises a plurality of first touch electrodes spaced apart along the first direction; each of the plurality of second touch electrodes extends substantially along a second direction.
10. The array substrate of claim 9, further comprising:
a first passivation layer above the active layer; and
a plurality of first touch electrode connection lines on a side of the first passivation layer distal to the active layer, each of the plurality of first touch electrode connection lines extends substantially along the first direction;
wherein each of the plurality of first touch electrode connection lines is connected to the plurality of first touch electrodes in each of the plurality rows of first touch electrodes through a plurality of third vias in the first passivation layer.
11. The array substrate of claim 10, further comprising:
a second passivation layer on a side of the first passivation layer distal to the active layer; and
a pixel electrode on a side of the second passivation layer distal to the active layer;
wherein the pixel electrode is connected to the drain electrode through a fourth via in the first passivation layer and a fifth via in the second passivation layer.
12. (canceled)
13. (canceled)
14. The array substrate of claim 1, wherein the plurality of touch electrodes are operated in a time-division driving mode.
15. A display device comprising an array substrate of claim 1.
16. A method of manufacturing an array substrate, comprising:
forming a semi-conductive material layer;
etching the semi-conductive material layer to form an active layer region and a touch electrode region; and
treating the touch electrode region thereby forming a plurality of touch electrodes.
17. The method of claim 16, further comprising:
coating a photoresist layer on the semi-conductive material layer;
exposing the photoresist layer with a gray-tone mask plate or a half-tone mask plate;
developing the exposed photoresist layer to obtain a photoresist pattern comprising a first section corresponding to the active layer region, second section corresponding to the touch electrode region, and a third section which is outside the first section and the second section; the depth of first section is larger than that of the second section, the photoresist layer is removed in the third section;
etching the semi-conductive material layer in the third section;
ashing the photoresist layer to remove the photoresist layer in the second section while maintaining the photoresist layer in the third section; and
removing the photoresist layer in the first section after the step of treating the touch electrode region.
18. The method of claim 16, wherein the semi-conductive material comprises a metal oxide semi-conductive material, and the treating comprises a reductive plasma-treatment.
19. The method of claim 18, wherein the semi-conductive material comprises indium gallium zinc oxide.
20. The method of claim 18, wherein the treating step comprises a plasma treatment with H2 or NH3.
21. The method of claim 16, wherein the touch electrode region comprises a plurality rows of first touch electrode blocks and a plurality of second touch electrode blocks, each of the plurality rows of first touch electrode blocks extends substantially along a first direction and comprises a plurality of first touch electrode blocks spaced apart along the first direction; each of the plurality of second touch electrode blocks extends substantially along a second direction; and
the plurality of touch electrodes comprises a plurality rows of first touch electrodes and a plurality of second touch electrodes, each of the plurality rows of first touch electrodes extends substantially along the first direction and comprises a plurality of first touch electrodes spaced apart along the first direction; each of the plurality of second touch electrodes extends substantially along the second direction.
22. The method of claim 21, further comprising:
forming a first passivation layer above the active layer;
forming a plurality of third vias in the first passivation layer; and
forming a plurality of first touch electrode connection lines on a side of the first passivation layer distal to the active layer;
wherein each of the plurality of first touch electrode connection lines extends substantially along the first direction, and each of the plurality of first touch electrode connection lines is connected to the plurality of first touch electrodes in each of the plurality rows of first touch electrodes through the plurality of third vias.
23-25. (canceled)
US15/030,594 2015-05-14 2015-12-10 Array substrate, display device having the same, and manufacturing method thereof Expired - Fee Related US9971437B2 (en)

Applications Claiming Priority (4)

Application Number Priority Date Filing Date Title
CN201510246822 2015-05-14
CN201510246822.2A CN104915054B (en) 2015-05-14 2015-05-14 Array substrate and preparation method thereof and display device
CN201510246822.2 2015-05-14
PCT/CN2015/097027 WO2016180013A1 (en) 2015-05-14 2015-12-10 Array substrate, display device having the same, and manufacturing method thereof

Publications (2)

Publication Number Publication Date
US20160334909A1 true US20160334909A1 (en) 2016-11-17
US9971437B2 US9971437B2 (en) 2018-05-15

Family

ID=54084178

Family Applications (1)

Application Number Title Priority Date Filing Date
US15/030,594 Expired - Fee Related US9971437B2 (en) 2015-05-14 2015-12-10 Array substrate, display device having the same, and manufacturing method thereof

Country Status (3)

Country Link
US (1) US9971437B2 (en)
CN (1) CN104915054B (en)
WO (1) WO2016180013A1 (en)

Cited By (1)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US12068884B1 (en) * 2020-08-28 2024-08-20 Earthsystems Technologies, Inc. Architecture for a multichannel geophysical data acquisition system and method of use

Families Citing this family (6)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
CN104915054B (en) * 2015-05-14 2019-10-15 京东方科技集团股份有限公司 Array substrate and preparation method thereof and display device
CN105158955B (en) * 2015-10-26 2019-02-12 天马微电子股份有限公司 Display panel and manufacturing method thereof
CN105974639A (en) * 2016-07-26 2016-09-28 京东方科技集团股份有限公司 Built-in touch control substrate, driving method thereof and display panel
CN107219956B (en) * 2017-06-09 2021-01-29 京东方科技集团股份有限公司 Display substrate, driving method thereof and display panel
CN111650785A (en) * 2020-06-09 2020-09-11 武汉华星光电技术有限公司 Display panel and display device
CN113745250A (en) * 2021-08-24 2021-12-03 深圳市华星光电半导体显示技术有限公司 Array substrate, preparation method of array substrate and display panel

Citations (5)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20110163979A1 (en) * 2010-01-07 2011-07-07 Samsung Mobile Display Co., Ltd. Touch sensor and organic light emitting display apparatus
US20120112195A1 (en) * 2010-11-10 2012-05-10 Boe Technology Group Co., Ltd. Array substrate and manufacturuing method thereof, active display
US20130207087A1 (en) * 2012-02-09 2013-08-15 Lg Display Co., Ltd. Organic light emitting display device and method for fabricating the same
US20140139774A1 (en) * 2012-11-16 2014-05-22 Innolux Corporation Thin-film transistor substrate and display
US20150145812A1 (en) * 2013-05-31 2015-05-28 Ordos Yuansheng Optoelectronics Co., Ltd. Array substrate, touch screen panel and display device

Family Cites Families (9)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
KR102024782B1 (en) 2012-12-27 2019-09-24 엘지디스플레이 주식회사 Touch sensor integrated type display device
KR102047727B1 (en) 2012-12-29 2019-11-22 엘지디스플레이 주식회사 Touch sensor in-cell type liquid crystal display device and method of fabricating the same
CN103699284B (en) * 2013-12-27 2016-09-21 京东方科技集团股份有限公司 A kind of capacitance type in-cell touch panel and preparation method thereof, display device
CN104461142B (en) * 2014-12-10 2017-06-30 京东方科技集团股份有限公司 Touch display substrate and preparation method thereof, touch control display apparatus
CN104503647B (en) * 2014-12-31 2017-12-08 京东方科技集团股份有限公司 Substrate and its manufacture method, the touch-screen and display device of a kind of touch display screen
CN104461207A (en) 2014-12-31 2015-03-25 深圳市华星光电技术有限公司 Single-layer capacitance touch screen and touch display device
CN104503622B (en) * 2015-01-04 2017-03-29 京东方科技集团股份有限公司 Touch-control display panel and preparation method thereof, driving method and touch control display apparatus
CN104571765B (en) * 2015-01-09 2017-08-29 京东方科技集团股份有限公司 A kind of In-cell touch panel and display device
CN104915054B (en) * 2015-05-14 2019-10-15 京东方科技集团股份有限公司 Array substrate and preparation method thereof and display device

Patent Citations (5)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20110163979A1 (en) * 2010-01-07 2011-07-07 Samsung Mobile Display Co., Ltd. Touch sensor and organic light emitting display apparatus
US20120112195A1 (en) * 2010-11-10 2012-05-10 Boe Technology Group Co., Ltd. Array substrate and manufacturuing method thereof, active display
US20130207087A1 (en) * 2012-02-09 2013-08-15 Lg Display Co., Ltd. Organic light emitting display device and method for fabricating the same
US20140139774A1 (en) * 2012-11-16 2014-05-22 Innolux Corporation Thin-film transistor substrate and display
US20150145812A1 (en) * 2013-05-31 2015-05-28 Ordos Yuansheng Optoelectronics Co., Ltd. Array substrate, touch screen panel and display device

Cited By (2)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US12068884B1 (en) * 2020-08-28 2024-08-20 Earthsystems Technologies, Inc. Architecture for a multichannel geophysical data acquisition system and method of use
US12068883B1 (en) * 2020-08-28 2024-08-20 Earthsystems Technologies, Inc. Architecture for a multichannel geophysical data acquisition system and method of use

Also Published As

Publication number Publication date
CN104915054B (en) 2019-10-15
US9971437B2 (en) 2018-05-15
CN104915054A (en) 2015-09-16
WO2016180013A1 (en) 2016-11-17

Similar Documents

Publication Publication Date Title
US9971437B2 (en) Array substrate, display device having the same, and manufacturing method thereof
US9927911B2 (en) Touch display panel and fabrication method thereof, and touch display apparatus
US9785270B2 (en) Touch substrate, touch display device having the same, and method of manufacturing thereof
US9620527B2 (en) Display device having data line connected to conductive pad through first via and its manufacturing method
US12027536B2 (en) Display substrate, manufacturing method thereof, and display device
US11233106B2 (en) Array substrate, display apparatus, and method of fabricating array substrate
US11450773B2 (en) Thin film transistor, method of fabricating thin film transistor, and display apparatus having thin film transistor
US9165830B1 (en) Array substrate and method of fabricating the same, and liquid crystal display device
US11239260B2 (en) Substrate for electronic device, display apparatus, method of fabricating substrate for electronic device
US9543325B2 (en) Array substrate and manufacturing method thereof, liquid crystal display panel and display device
US9741861B2 (en) Display device and method for manufacturing the same
US20180151749A1 (en) Thin Film Transistor, Array Substrate and Methods for Manufacturing and Driving the same and Display Device
CN111863839A (en) Array substrate, preparation method thereof and display panel
CN106855669A (en) Array base palte and its manufacture method, display panel and display device
CN110854205A (en) Thin film transistor, manufacturing method, display panel and display device
JP2006215522A (en) Liquid crystal display device
US10475822B2 (en) Array substrate, display panel and display apparatus having the same, and fabricating method thereof
KR20150011650A (en) Oxide Thin Film Transistor Array Board And Method Manufacturing Of The Same
US20160254290A1 (en) Low-Temperature Polysilicon Thin Film Transistor Array Substrate and Method of Fabricating the Same, and Display Device
US10162209B2 (en) Touch substrate, display panel, display apparatus, and fabricating method thereof
KR102444782B1 (en) Thin film transistor array substrate and method for manufacturing the same
KR100848506B1 (en) Manufacturing method of pixel stucture
US9929184B2 (en) Array substrate and fabrication method thereof, and display panel

Legal Events

Date Code Title Description
AS Assignment

Owner name: BOE TECHNOLOGY GROUP CO., LTD., CHINA

Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:LEE, WOO-BONG;REEL/FRAME:039033/0414

Effective date: 20160411

Owner name: BOE TECHNOLOGY GROUP CO., LTD., CHINA

Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:ZHANG, WENLIN;REEL/FRAME:039199/0509

Effective date: 20160411

STCF Information on status: patent grant

Free format text: PATENTED CASE

FEPP Fee payment procedure

Free format text: MAINTENANCE FEE REMINDER MAILED (ORIGINAL EVENT CODE: REM.); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY

LAPS Lapse for failure to pay maintenance fees

Free format text: PATENT EXPIRED FOR FAILURE TO PAY MAINTENANCE FEES (ORIGINAL EVENT CODE: EXP.); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY

STCH Information on status: patent discontinuation

Free format text: PATENT EXPIRED DUE TO NONPAYMENT OF MAINTENANCE FEES UNDER 37 CFR 1.362

FP Lapsed due to failure to pay maintenance fee

Effective date: 20220515