US20160284471A1 - Multilayer ceramic capacitor - Google Patents

Multilayer ceramic capacitor Download PDF

Info

Publication number
US20160284471A1
US20160284471A1 US15/072,166 US201615072166A US2016284471A1 US 20160284471 A1 US20160284471 A1 US 20160284471A1 US 201615072166 A US201615072166 A US 201615072166A US 2016284471 A1 US2016284471 A1 US 2016284471A1
Authority
US
United States
Prior art keywords
multilayer ceramic
ceramic capacitor
face
internal electrode
thickness
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Abandoned
Application number
US15/072,166
Inventor
Kotaro Mizuno
Yukihiro Konishi
Shohei Kitamura
Yoichi Kato
Yusuke KOWASE
Toru Makino
Yoshinori Tanaka
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
Taiyo Yuden Co Ltd
Original Assignee
Taiyo Yuden Co Ltd
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Taiyo Yuden Co Ltd filed Critical Taiyo Yuden Co Ltd
Assigned to TAIYO YUDEN CO., LTD. reassignment TAIYO YUDEN CO., LTD. ASSIGNMENT OF ASSIGNORS INTEREST (SEE DOCUMENT FOR DETAILS). Assignors: KOWASE, YUSUKE, KONISHI, YUKIHIRO, KATO, YOICHI, KITAMURA, SHOHEI, MAKINO, TORU, MIZUNO, KOTARO, TANAKA, YOSHINORI
Publication of US20160284471A1 publication Critical patent/US20160284471A1/en
Priority to US16/184,740 priority Critical patent/US10515764B2/en
Abandoned legal-status Critical Current

Links

Images

Classifications

    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01GCAPACITORS; CAPACITORS, RECTIFIERS, DETECTORS, SWITCHING DEVICES, LIGHT-SENSITIVE OR TEMPERATURE-SENSITIVE DEVICES OF THE ELECTROLYTIC TYPE
    • H01G4/00Fixed capacitors; Processes of their manufacture
    • H01G4/002Details
    • H01G4/228Terminals
    • H01G4/232Terminals electrically connecting two or more layers of a stacked or rolled capacitor
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01GCAPACITORS; CAPACITORS, RECTIFIERS, DETECTORS, SWITCHING DEVICES, LIGHT-SENSITIVE OR TEMPERATURE-SENSITIVE DEVICES OF THE ELECTROLYTIC TYPE
    • H01G4/00Fixed capacitors; Processes of their manufacture
    • H01G4/30Stacked capacitors
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01GCAPACITORS; CAPACITORS, RECTIFIERS, DETECTORS, SWITCHING DEVICES, LIGHT-SENSITIVE OR TEMPERATURE-SENSITIVE DEVICES OF THE ELECTROLYTIC TYPE
    • H01G4/00Fixed capacitors; Processes of their manufacture
    • H01G4/002Details
    • H01G4/018Dielectrics
    • H01G4/06Solid dielectrics
    • H01G4/08Inorganic dielectrics
    • H01G4/12Ceramic dielectrics
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01GCAPACITORS; CAPACITORS, RECTIFIERS, DETECTORS, SWITCHING DEVICES, LIGHT-SENSITIVE OR TEMPERATURE-SENSITIVE DEVICES OF THE ELECTROLYTIC TYPE
    • H01G4/00Fixed capacitors; Processes of their manufacture
    • H01G4/002Details
    • H01G4/005Electrodes
    • H01G4/008Selection of materials
    • H01G4/0085Fried electrodes
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01GCAPACITORS; CAPACITORS, RECTIFIERS, DETECTORS, SWITCHING DEVICES, LIGHT-SENSITIVE OR TEMPERATURE-SENSITIVE DEVICES OF THE ELECTROLYTIC TYPE
    • H01G4/00Fixed capacitors; Processes of their manufacture
    • H01G4/002Details
    • H01G4/005Electrodes
    • H01G4/012Form of non-self-supporting electrodes
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01GCAPACITORS; CAPACITORS, RECTIFIERS, DETECTORS, SWITCHING DEVICES, LIGHT-SENSITIVE OR TEMPERATURE-SENSITIVE DEVICES OF THE ELECTROLYTIC TYPE
    • H01G4/00Fixed capacitors; Processes of their manufacture
    • H01G4/002Details
    • H01G4/018Dielectrics
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01GCAPACITORS; CAPACITORS, RECTIFIERS, DETECTORS, SWITCHING DEVICES, LIGHT-SENSITIVE OR TEMPERATURE-SENSITIVE DEVICES OF THE ELECTROLYTIC TYPE
    • H01G4/00Fixed capacitors; Processes of their manufacture
    • H01G4/002Details
    • H01G4/018Dielectrics
    • H01G4/06Solid dielectrics
    • H01G4/08Inorganic dielectrics
    • H01G4/12Ceramic dielectrics
    • H01G4/1209Ceramic dielectrics characterised by the ceramic dielectric material
    • H01G4/1218Ceramic dielectrics characterised by the ceramic dielectric material based on titanium oxides or titanates
    • H01G4/1227Ceramic dielectrics characterised by the ceramic dielectric material based on titanium oxides or titanates based on alkaline earth titanates
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01GCAPACITORS; CAPACITORS, RECTIFIERS, DETECTORS, SWITCHING DEVICES, LIGHT-SENSITIVE OR TEMPERATURE-SENSITIVE DEVICES OF THE ELECTROLYTIC TYPE
    • H01G4/00Fixed capacitors; Processes of their manufacture
    • H01G4/002Details
    • H01G4/228Terminals
    • H01G4/248Terminals the terminals embracing or surrounding the capacitive element, e.g. caps

Definitions

  • the present invention relates to a multilayer ceramic capacitor having large effective volume and strong adhesion between its element body and external electrodes.
  • the capacitance of a multilayer ceramic capacitor is directly proportional to the dielectric constant of the material constituting the dielectric layers that in turn constitute the capacitor, the number of dielectric layers, and the effective internal electrode layer area or specifically the area of the overlapping parts of the internal electrode layers led out to the external electrodes alternately, and is inversely proportional to the thickness of one dielectric layer. Accordingly, meeting the demand for smaller multilayer ceramic capacitors requires increasing the dielectric constant of the material, reducing the thickness of the dielectric layer, and increasing the number of dielectric layers.
  • a multilayer ceramic capacitor has external electrodes on both of its end faces for connecting to a board, etc.
  • these external electrodes generally wrap around the other four faces in addition to the two end faces (so-called five-face electrodes) to allow for a board, etc., to be connected to any of the faces.
  • the external dimensions of a multilayer ceramic capacitor represent the dimensions of its element body which is a laminate constituted by dielectric layers and internal electrode layers, plus the dimensions of its external electrodes.
  • Patent Literature 1 also proposes forming an external electrode on the two end faces as well as on one pair of opposing faces (two faces) among the four faces contacting the end face (U-shaped three-face electrode). Since external electrodes are not formed on the remaining two faces where external electrodes are normally formed, the element body (laminate constituted by the internal electrode layers and dielectric layers) becomes correspondingly larger and the effective volume increases as a result.
  • FIG. 13 in Patent Literature 1 suggests forming an external electrode only on one of the pair of opposing faces, other than the end faces, on which it is proposed to be formed (L-shaped two-face electrode).
  • FIG. 6 is a rough perspective view of a multilayer ceramic capacitor 100 having the U-shaped three-face electrodes proposed in Patent Literature 1, and generally the faces on which the internal electrode layers are led out to the left and right external electrodes 104 are called “end faces” 102 a, b; the top and bottom faces in the direction of lamination of the internal electrode layers and dielectric layers are called “principle faces” 102 c, d; and the remaining pair of faces are called “side faces” 102 e, f.
  • Patent Literature 1 Japanese Patent Laid-open No. 2012-4480
  • an object of the present invention is to provide a large-capacitance multilayer ceramic capacitor having large effective volume and strong adhesion between its element body and external electrodes.
  • the multilayer ceramic capacitor has its top and bottom principle faces in the direction of lamination of the internal electrode layers and dielectric layers covered with cover layers, and has side margins formed on its side faces. Oftentimes the cover layers and side margins are formed using the same material as that of the dielectric layers.
  • the internal electrode layers are surrounded by the dielectrics.
  • the inventors of the present invention found that, by expressing as a specified parameter the ratio of the internal electrode layers led out to the external electrodes and that of the dielectrics contacting the external electrodes and then controlling this parameter within a specific range, a large-capacitance multilayer ceramic capacitor could be provided while ensuring adhesion between the external electrodes and element body, and completed the present invention as a result.
  • the present invention is a multilayer ceramic capacitor having an element body of roughly rectangular solid shape which is constituted by dielectric layers alternately stacked with internal electrode layers having different polarities and which has a pair of principle faces, a pair of end faces and a pair of side faces, wherein the multilayer ceramic capacitor is such that: external electrodes are formed on the pair of end faces and one principle face of the element body; and on a section cut in parallel with one end face of the multilayer ceramic capacitor near the end face, the ratio of area A constituted by the internal electrode layers connected to the external electrode on this end face side and the dielectric layers present between the internal electrode layers, and area B covering the part of the section excluding the external electrodes, or A/B, is 0.75 or more.
  • the ratio A/B is 0.92 or less from the viewpoint of ensuring reliability in a high-temperature load test.
  • the thickness of the internal electrode layer is greater than the thickness of the dielectric layer from the viewpoint of improving the adhesion between the external electrode and element body.
  • the thickness of the external electrode formed on the one principle face is 1 to 30 ⁇ m, partly from the point of capacitance of the multilayer ceramic capacitor because a thinner external electrode means an increase in the number of internal electrode layers in the element body, and partly from the point of adhesion between the external electrode and element body because an increase in the number of layers translates to a larger area of the internal electrode layers contacting the external electrode.
  • the thickness of the dielectric layer is 0.2 to 0.8 ⁇ m from the point of capacitance of the multilayer ceramic capacitor because the number of dielectric layers and internal electrode layers in the element body can be increased.
  • the ratio AB is 0.78 or more from the viewpoint of improving the adhesion between the external electrode and element body.
  • a large-capacitance multilayer ceramic capacitor which has large effective volume and strong adhesion between its element body and external electrodes.
  • FIG. 1 shows a rough perspective view of a multilayer ceramic capacitor conforming to the present invention.
  • FIG. 2 shows a schematic view of a section of the multilayer ceramic capacitor 10 conforming to the present invention, cut in parallel with its side faces 12 e, f.
  • FIG. 3 shows a schematic view, from the direction of X in FIG. 2 , of the section denoted by I-I in FIG. 2 which is cut near one end face 12 a in parallel with the end face.
  • FIGS. 4A, 4B, and 4C show schematic views showing one example of how side margins are formed.
  • FIG. 5 is a schematic view showing one example of how side margins are formed.
  • FIG. 6 shows a rough perspective view of a multilayer ceramic capacitor having the U-shaped three-face electrodes proposed by Patent Literature 1.
  • FIG. 1 is a rough perspective view of a multilayer ceramic capacitor 10 conforming to the present invention.
  • the faces on which the internal electrode layers are led out to the left and right external electrodes 14 are called “end faces” 12 a, b; the top and bottom faces in the direction of lamination of the internal electrode layers and dielectric layers are called “principle faces” 12 c, d; and the remaining pair of faces are called “side faces” 12 e, f, as under the prior art.
  • FIG. 2 shows a schematic view of a section of the multilayer ceramic capacitor 10 conforming to the present invention, cut in parallel with its side faces 12 e, f.
  • the multilayer ceramic capacitor 10 is generally constituted by an element body 16 having standardized chip dimensions and shape (such as rectangular solid of 1.0 ⁇ 0.5 ⁇ 0.5 mm), as well as a pair of external electrodes 14 primarily formed on both end face sides of the element body 16 .
  • the element body 16 has a laminate 20 made of grain crystal such as BaTiO 3 , CaTiO 3 , SrTiO 3 , and CaZrO 3 as its primary constituent, and internally constituted by dielectric layers 17 stacked alternately with internal electrode layers 18 , while also having cover layers 22 formed at the top and bottom in the direction of lamination as outermost layers.
  • side margins 24 forming a pair of side faces 12 e, f are present in such a way that they cover the laminate 20 (internal electrode layers 18 thereof) and thereby prevent it from being exposed to the outside (refer to FIG. 1 ).
  • the laminate 20 is such that the thickness of the internal electrode layer 18 and that of the dielectric layer 17 sandwiched by two internal electrode layers 18 are set within specified ranges according to the static capacitance, required withstand voltage, and other specifications, and has a high-density multi-layer structure consisting of a total of around several hundred to a thousand layers.
  • cover layers 22 and side margins 24 formed around the laminate 20 protect the dielectric layers 17 and internal electrode layers 18 against moisture, contaminants, and other polluting substances from the outside and prevent them from deteriorating over time.
  • the internal electrode layers 18 are alternately led out to and electrically connected at their edges with a pair of external electrodes 14 that are present on both ends of the dielectric layers 17 in the length direction and that each have a different polarity.
  • the external electrodes 14 are formed on the pair of end faces 12 a, b and one principle face 12 d of the element body 16 (so-called L-shaped two-face electrodes that are not formed on the other principle face 12 c or pair of side faces 12 e, f; refer to FIG. 1 ).
  • This increases the ratio of the element body 16 to the multilayer ceramic capacitor 10 (effective volume) and thereby achieves large capacitance.
  • the external electrodes 14 are not at all present on the principle face 12 c, as well as cases where, for example, an external electrode 14 is formed on the principle face 12 c from the point of intersection between the principle face 12 c and end face 12 a (although FIG. 2 does not show a clear end point of the principle face 12 c and end face 12 a, here the principle face 12 c (or principle face 12 d ) is considered to start from where the straight part of the end face 12 a ends) to a position 30 corresponding to the end, on the end face 12 a side, of the internal electrode layer 18 led out to the end face 12 b side. The same applies to the end face 12 b on the opposite side.
  • the external electrodes 14 do not cover the entire principle face, but they are formed on the end face 12 a side and end face 12 b side with a certain distance in between.
  • the contact area between the external electrode 14 and element body 16 is smaller than on a multilayer ceramic capacitor of any conventional configuration. Accordingly, the adhesion between them drops and cracks generate easily, for example, due to thermal or physical shock, etc., and the reliability of the multilayer ceramic capacitor can drop as a result.
  • the multilayer ceramic capacitor 10 conforming to the present invention is such that, on a section cut in parallel with one end face 12 a of the capacitor near the end face 12 a, the ratio of area A constituted by the internal electrode layers 18 connected to the external electrode 14 on the end face 12 a side and the dielectric layers 17 present between the internal electrode layers 18 , and area B covering the part of the section excluding the external electrodes 14 , or A/B, is 0.75 or more.
  • FIG. 3 is a schematic view, from the direction of X in FIG. 2 , of the section denoted by I-I in FIG. 2 which is cut near one end face 12 a in parallel with the end face.
  • This section is defined in such a way that, while the internal electrode layers 18 led out to the external electrode 14 formed on the one end face 12 a are visible, the internal electrode layers 18 led out to the external electrode 14 formed on the end face 12 b on the opposite side are not visible.
  • a section is adopted which passes through the midpoint between the left end (not reaching the external electrode 14 ) of the second internal electrode layer from the top and the external electrode 14 on the side wall (or specifically the end face 12 a ) in FIG. 2 .
  • FIG. 3 shows a schematic view of such section, but in FIG. 3 , the internal electrode layers 18 led out to the external electrode 14 on the end face 12 b side are not visible. Also on the inner side of the section shown in FIG. 3 , the laminate 20 constituted by the dielectric layers 17 and internal electrode layers 18 is surrounded by a pair of opposing cover layers 22 and a pair of opposing side margins 24 .
  • the cross sectional area of this laminate 20 roughly corresponds to or can be considered as area A as mentioned above. Under embodiments of the present invention, A is obtained as a product of W and L which are defined below.
  • W represents the length (the width) of an internal electrode 32 present at the center of the multiple internal electrode layers 18 in the laminate 20 (if there are an even number n of internal electrode layers visible on the aforementioned section, either the n/2th layer or (n/2+1)th layer may be selected) as the center internal electrode 32 .
  • L represents the length (the height), along a perpendicular bisector 34 of this internal electrode 32 , from the top face of the topmost internal electrode layer 18 to the bottom face of the bottommost internal electrode layer 18 in FIG. 3 .
  • area B which represents the area of the aforementioned section excluding the external electrodes 14 as described above, is specifically the area, on the aforementioned section, of the element body 16 constituted by the laminate 20 , pair of cover layers 22 and pair of side margins 24 .
  • This area can be obtained by, for example, capturing an optical microgram or scanning electron microgram of a multilayer ceramic capacitor corresponding to FIG. 3 and then image-analyzing the microgram using the specified software.
  • the ratio of area A and area B, or A/B, as defined above, is 0.75 or more.
  • the internal electrode layer 18 has better adhesion with the external electrode 14 than the dielectric layer 17 and, by setting the ratio this way, the internal electrode layer 18 contacts the external electrode 14 over a larger area and the adhesion between the external electrode 14 and element body 16 increases as a result.
  • the multilayer ceramic capacitor 10 conforming to the present invention while adopting the L-shaped two-face electrode configuration of large capacitance as described above, also ensures sufficient adhesion between the external electrode 14 and element body 16 and can therefore achieve high reliability. From this point of view, preferably the aforementioned ratio A/B is 0.78 or more.
  • the A/B ratio is controlled to 0.92 or less so as to ensure such reliability as well.
  • the thickness of the internal electrode layer 18 is set greater than the thickness of the dielectric layer 17 in order to increase the adhesion between the external electrode 14 and element body 16 . This is because such configuration allows for ensuring that the internal electrode layer 18 contacts the external electrode 14 over sufficient area.
  • the thickness of the dielectric layer 17 is 0.2 to 0.8 ⁇ m.
  • the internal electrode layer 18 contacts the external electrode 14 over a larger area.
  • such configuration allows for an increase in the number of internal electrode layers 18 as the dielectric layers 17 become thinner, which is preferable from the viewpoint of capacitance increase of the multilayer ceramic capacitor 10 .
  • the thickness of the external electrode 14 formed on one principle face 12 is 1 to 30 ⁇ m from the viewpoint of increasing the number of internal electrode layers 18 and thereby increasing the capacitance of the multilayer ceramic capacitor 10 .
  • the thickness of the external electrode 14 is the maximum value of the length T from the point of intersection with the principle face 12 d to the end of the external electrode 14 along a normal line 36 (there are multiple normal lines) of the principle face 12 d passing the external electrode 14 in FIG. 2 .
  • FIG. 2 does not show a clear starting point of the principle face 12 d, but in such a case the principle face 12 d is considered to start from where the curved part of the end face 12 a ends.
  • the thickness of the cover layer 22 , thickness of the side margin 24 , and thickness of the internal electrode layer 18 are not limited in any way with the multilayer ceramic capacitor 10 conforming to the present invention, the thickness of the cover layer 22 is normally 4 to 50 ⁇ m, the thickness of the side margin 24 is normally 4 to 50 ⁇ m, and the thickness of the internal electrode layer 18 is normally 0.26 to 1.00 ⁇ m.
  • material powder for forming the dielectric layer is prepared.
  • material powder BaTiO 3 , CaTiO 3 , SrTiO 3 , CaZrO 3 , and various other powders that can be used to form ceramic sintered compact can be used.
  • These powders can be synthesized by causing various metal materials to react together.
  • Various synthesizing methods are known, such as the solid phase method, sol-gel method, and hydrothermal method, among others. Under the present invention, any of these methods can be adopted.
  • Secondary constituents include oxides of rare earths such as Nd, Sm, Eu, Gd, Tb, Dy, Ho, and Er, as well as oxides of Mg, Mn, Ni, Co, Fe, Cr, Cu, Al, Mo, W, V, and Si.
  • the material powder obtained as above can be pulverized to adjust the grain size, or pulverized and then classified to regulate the grain size, as necessary, for example.
  • binder such as polyvinyl butyral (PVB) resin, organic solvent such as ethanol or toluene, and plasticizer such as dioctyl phthalate (DOP) are added to the material powder and the ingredients are wet-mixed.
  • the obtained slurry is applied on a base material in strips using the die-coater method or doctor blade method, for example, after which the slurry is dried to obtain a dielectric green sheet of 1.2 ⁇ m or less in thickness.
  • a metal conductive paste containing organic binder is printed by means of screen printing or gravure printing to arrange patterns of internal electrode layers to be led out alternately to the pair of external electrodes each having a different polarity.
  • nickel is widely adopted from the viewpoint of cost.
  • the dielectric green sheet on which internal electrode layer patterns have been printed is stamped out to specified sizes and the stamped-out dielectric green sheets are stacked together by a specified number (such as 100 to 1,000 layers) so that when the base material is separated, the internal electrode layers and dielectric layers are staggered and also the edges of the internal electrode layers are exposed on both end faces of the dielectric layers in the length direction and led out alternately to the pair of external electrodes each having a different polarity.
  • Cover sheets that will become the cover layers are pressure-bonded on top and bottom of the stacked dielectric green sheets and the bonded sheets/covers are cut to specified chip dimensions (such as 1.2 mm ⁇ 0.7 mm ⁇ 0.7 mm).
  • any of the various methods that are known can be adopted without any limitation at all; when cutting to the specified chip dimensions, for example, instead of cutting exactly at the positions of the internal electrode layers, cut to chips slightly wider than the internal electrode layers so that parts of the dielectric layer not covering the internal electrode layer are also included because, this way, a side margin of desired thickness can be formed on both side faces of the laminate to obtain an element body precursor that will become the element body 16 after sintering.
  • a different method can be used to form side margins as follows.
  • take multiple dielectric green sheets on which internal electrode patterns 200 have been printed in stripes at a specified interval this interval corresponds to twice the distance between the external electrode 14 and the edge of the internal electrode layer 18 led out to the external electrode 14 on the opposite side of the aforementioned external electrode 14 in FIG. 2 ), and stack the dielectric green sheets so that the center of the stripe is superimposed with the interval part between the internal electrode patterns 200 .
  • the cutting width corresponds to the size of the multilayer ceramic capacitor to be manufactured, or specifically to the distance between the pair of side faces 12 e, f of the element body 16 .
  • Side margins 204 are formed on the side faces of the obtained bar-like laminate 202 (normally side margins are formed using a material similar to that of the dielectric layers 17 ), which is then cut along line C 2 -C 2 into individual chip sizes (line C 2 -C 2 passes through the center of an internal electrode pattern 200 or center of the interval between internal electrode patterns 200 ), to obtain individual laminate chips 206 ( FIG. 4C ).
  • line C 2 -C 2 passes through the center of an internal electrode pattern 200 or center of the interval between internal electrode patterns 200
  • the internal electrodes are led out alternately on the sections produced by the aforementioned cutting and this chip 206 represents an element body precursor that will become the element body 16 after sintering.
  • a different method can be used to form side margins as follows.
  • the laminate of dielectric green sheets is cut exactly at the positions of the internal electrode layers or slightly inside, and the obtained laminate chips 300 (the internal electrode layers are exposed on their side face) are arranged on a group stage 302 so that their side faces face up.
  • multiple block materials 304 a to 304 d that can slide in the directions of the arrows as shown in the figure are caused to slide on the group stage 302 in the directions of the arrows.
  • an aggregate of rectangular planar shape constituted by multiple laminate chips 300 adhering together is obtained.
  • a squeegee 306 is used to apply a ceramic paste (normally material similar to the one used to form the dielectric layers 17 ) to form a ceramic paste layer of specified thickness on the top face of the aggregate and then the paste is dried.
  • This thickness can be adjusted by adjusting the difference between the height of the arranged laminate chips 300 and the height of the block materials 304 .
  • a roller may be run over the top face of the aggregate under pressure or a blade may be pressed against positions corresponding to the boundaries of the laminate chips 300 , to divide the ceramic paste layer to cover individual laminate chips 300 .
  • a side margin of specified thickness is formed on one side face of the laminate chip 300 , and by flipping the chip and repeating the same operation as described above, a side margin can be formed on the other side face in a similar manner and an element body precursor that will become the element body 16 after sintering can be obtained.
  • An element body precursor is formed as explained above and, to achieve the A/B ratio specified under the present invention, all that is needed is to reduce the thickness of the cover layer and side margin and thereby adjust the A/B ratio within the specified range. Also, adhesion between the external electrode 14 and element body 16 can be increased by manufacturing the multilayer ceramic capacitor 10 with reduced dielectric layer thickness and increased internal electrode layer thickness in the aforementioned dielectric green sheet.
  • the corners of the element body precursor may be chamfered after the cover layers and side margins have been formed, to shape the element body precursor in such a way that the connection part of each side of the element body precursor is curved. This way, chipping of the corners of the element body precursor can be suppressed.
  • the element body precursors obtained as above constituted by the laminate of dielectric layers and internal electrode layers, cover layers covering the top and bottom principle faces of the laminate, and side margins covering both side faces of the laminate, are put in an N 2 ambience of 250 to 500° C. to remove the binder, and then sintered for 1 minute to 2 hours in a reducing ambience of 1100 to 1300° C., to sinter and densify each compound constituting the aforementioned dielectric green sheet.
  • N 2 ambience 250 to 500° C.
  • a reducing ambience 1100 to 1300° C.
  • re-oxidizing treatment can also be given at 600 to 1000° C.
  • external electrodes 14 are formed on both end faces and one principle face of the obtained element body 16 .
  • the method below may be adopted, for example.
  • the element bodies 16 are arranged so that one principle face contacts a printing table, and an external electrode paste constituted by Cu or other metal grains, ethyl cellulose or other organic binder, dispersant, and solvent is applied to another principle face by means of printing, which is then dried to form external electrodes on the principle face. Thereafter, both end faces of the element body 16 are dip-coated with a similar paste, followed by drying and baking. Thereafter, Ni and Sn plating films are formed.
  • external electrodes 14 on the principle face can also be implemented by using, when forming the cover layers, cover sheets whose surface has been pre-printed with external electrode patterns.
  • external electrodes 14 can be formed by means of sputtering or deposition on either the principle face or end face.
  • external electrodes 14 are formed on the pair of end faces and one principle face of the element body 16 , and a multilayer ceramic capacitor 10 conforming to the present invention, whose AB is in the specified range, is manufactured.
  • the aforementioned dielectric green sheet was screen-printed with a conductive paste prepared by mixing and dispersing Ni powder of 200 nm in average grain size, organic solvent whose primary constituent is alcohol, ethyl cellulose resin, dispersant, and plasticizer, to produce a dielectric green sheet printed with internal electrodes.
  • the concentration of solid matter in the conductive paste was adjusted by the amount of paste solvent, to control the thickness of the internal electrode.
  • dielectric green sheets for forming the cover layers
  • dielectric green sheets printed with internal electrodes were stacked together and then pressure-bonded and cut to produce individual unsintered laminates.
  • the number of dielectric green sheet layers was changed to change the thickness of the cover layers.
  • the unsintered laminates were arranged so that their side margin face (side face) faced up, while Dy and Mg were each added by 1.0 mol, and V and Mn were each added by 0.5 mol, into which organic solvent whose primary constituent is alcohol, ethyl cellulose resin, dispersant, and plasticizer were mixed and dispersed to produce a ceramic paste. Then, this ceramic paste was applied to the top faces of the arranged unsintered laminates and then dried, to form side margins. The application thickness of the paste was adjusted to control the thickness of side margin. The opposing side margin face was also treated in a similar manner, and an element body precursor was obtained as a result.
  • the element body precursors thus obtained each constituted by the laminate of dielectric layers and internal electrode layers, cover layers covering the top and bottom principle faces of the laminate, and side margins covering both side faces of the laminate, were put in an N 2 ambience of 250 to 500° C. to remove the binder, and then sintered for 1 minute to 2 hours in a reducing ambience of 1100 to 1300° C.
  • the obtained element bodies were arranged so that one principle face contacted a printing table and an external electrode paste constituted by Cu grains, ethyl cellulose, dispersant, and solvent was applied to another principle face by means of printing and then dried to form external electrodes on the principle face, Thereafter, both end faces of the element body were dip-coated with a similar paste and then dried and baked. Thereafter, Ni and Sn plating films were formed.
  • Multilayer ceramic capacitors of the constitution shown below were manufactured as described above:
  • Chip dimensions (L ⁇ W ⁇ H) 1.2 mm ⁇ 0.7 mm ⁇ 0.7 mm
  • Thickness of internal electrode layer 0.26 to 1.00 ⁇ m
  • the thickness of the dielectric layer and that of the internal electrode layer were measured as follows. To be specific, the multilayer ceramic capacitor, from one end face to the other end face, was equally divided into four to prepare three cross sections in parallel with the end faces, and thickness was measured for 20 randomly-selected dielectric layers and 20 randomly-selected internal electrode layers in each of the sections, after which the results were averaged to obtain the representative thickness of the dielectric layer and that of the internal electrode layer.
  • the section for obtaining area A and area B was produced as follows.
  • the multilayer ceramic capacitors in the Examples and Comparative Examples were mirror-polished from one end face, until the external electrodes formed on the end face were removed, the internal electrodes led out to the end face became visible, and the internal electrodes led out to the end face on the opposite side were not visible.
  • Area A and area B were obtained on an observation image (optical microgram) of the section (mirror face) thus obtained at an enlargement magnification of 200 times
  • Adhesive tape (CT-24 manufactured by Nichiban) with a sticking force of 10 N per 25 mm was pressed with a force of 10 N or more against the external electrodes formed on the end faces of the multilayer ceramic capacitors in the Examples and Comparative Examples, and then peeled.
  • CT-24 manufactured by Nichiban
  • NG not good
  • the high-temperature load test (105° C.-9 V) was conducted on the multilayer ceramic capacitors in the Examples and Comparative Examples.
  • 1,000 multilayer ceramic capacitors were tested, and the number of capacitors exhibiting abnormal withstand voltage after 1,000 hours was counted. 1,000 capacitors were measured, and an NG (not good) judgment was given if two or more capacitors exhibited abnormal withstand voltage.
  • Example 1 whose A/B ratio was extremely high at 0.943, abnormal withstand voltage occurred in the high-temperature load test.
  • This, and the result of Example 2 together suggest that an excessively high A/B ratio would lead to insufficient reliability under high-temperature load conditions and that an A/B ratio of 0.92 or less would be preferred.
  • the abnormal withstand voltage in Example 9 was likely caused by the extreme thinness of its dielectric layer.
  • any ranges applied in some embodiments may include or exclude the lower and/or upper endpoints, and any values of variables indicated may refer to precise values or approximate values and include equivalents, and may refer to average, median, representative, majority, etc. in some embodiments.
  • “a” may refer to a species or a genus including multiple species, and “the invention” or “the present invention” may refer to at least one of the embodiments or aspects explicitly, necessarily, or inherently disclosed herein.

Landscapes

  • Engineering & Computer Science (AREA)
  • Power Engineering (AREA)
  • Manufacturing & Machinery (AREA)
  • Microelectronics & Electronic Packaging (AREA)
  • Chemical & Material Sciences (AREA)
  • Ceramic Engineering (AREA)
  • Inorganic Chemistry (AREA)
  • Materials Engineering (AREA)
  • Ceramic Capacitors (AREA)
  • Fixed Capacitors And Capacitor Manufacturing Machines (AREA)

Abstract

A multilayer ceramic capacitor includes an element body of roughly rectangular solid shape which is constituted by dielectric layers alternately stacked with internal electrode layers having different polarities and which has a pair of principle faces, a pair of end faces, and a pair of side faces, wherein the multilayer ceramic capacitor is such that: external electrodes are formed on the pair of end faces and one principle face of the element body; and on a cross section taken in parallel with one end face of the multilayer ceramic capacitor near the end face, the ratio of area A constituted by the internal electrode layers connected to the external electrode on this end face side and the dielectric layers present between the internal electrode layers, and area B covering the part of the section excluding the external electrodes, A/B, is 0.75 or more.

Description

    BACKGROUND
  • 1. Field of the Invention
  • The present invention relates to a multilayer ceramic capacitor having large effective volume and strong adhesion between its element body and external electrodes.
  • 2. Description of the Related Art
  • In recent years, the high demand for smaller electronic components to support higher-density electronic circuits used in mobile phones, tablet terminals, and other digital electronic devices is accelerating the development of smaller, larger-capacitance multilayer ceramic capacitors (MLCC) which constitute these circuits.
  • The capacitance of a multilayer ceramic capacitor is directly proportional to the dielectric constant of the material constituting the dielectric layers that in turn constitute the capacitor, the number of dielectric layers, and the effective internal electrode layer area or specifically the area of the overlapping parts of the internal electrode layers led out to the external electrodes alternately, and is inversely proportional to the thickness of one dielectric layer. Accordingly, meeting the demand for smaller multilayer ceramic capacitors requires increasing the dielectric constant of the material, reducing the thickness of the dielectric layer, and increasing the number of dielectric layers.
  • Furthermore, while a multilayer ceramic capacitor has external electrodes on both of its end faces for connecting to a board, etc., these external electrodes generally wrap around the other four faces in addition to the two end faces (so-called five-face electrodes) to allow for a board, etc., to be connected to any of the faces.
  • For this reason, the external dimensions of a multilayer ceramic capacitor represent the dimensions of its element body which is a laminate constituted by dielectric layers and internal electrode layers, plus the dimensions of its external electrodes. The larger (thicker) the external electrodes, the smaller the ratio of the element body (effective volume) that determines the capacitance of the multilayer ceramic capacitor becomes, resulting in insufficient capacitance.
  • Accordingly, methods have been studied and developed for forming an external electrode thin in order to ensure this effective volume is sufficient, and Patent Literature 1 also proposes forming an external electrode on the two end faces as well as on one pair of opposing faces (two faces) among the four faces contacting the end face (U-shaped three-face electrode). Since external electrodes are not formed on the remaining two faces where external electrodes are normally formed, the element body (laminate constituted by the internal electrode layers and dielectric layers) becomes correspondingly larger and the effective volume increases as a result.
  • Also, FIG. 13 in Patent Literature 1 suggests forming an external electrode only on one of the pair of opposing faces, other than the end faces, on which it is proposed to be formed (L-shaped two-face electrode).
  • FIG. 6 is a rough perspective view of a multilayer ceramic capacitor 100 having the U-shaped three-face electrodes proposed in Patent Literature 1, and generally the faces on which the internal electrode layers are led out to the left and right external electrodes 104 are called “end faces” 102 a, b; the top and bottom faces in the direction of lamination of the internal electrode layers and dielectric layers are called “principle faces” 102 c, d; and the remaining pair of faces are called “side faces” 102 e, f.
  • BACKGROUND ART LITERATURES
  • [Patent Literature 1] Japanese Patent Laid-open No. 2012-4480
  • SUMMARY
  • As proposed in Patent Literature 1, reducing the faces on which external electrodes are formed leads to a drop in the adhesion between the element body and external electrodes and may cause them to separate in a severe environment, which in turn can lower the reliability of the multilayer ceramic capacitor.
  • Accordingly, an object of the present invention is to provide a large-capacitance multilayer ceramic capacitor having large effective volume and strong adhesion between its element body and external electrodes.
  • Any discussion of problems and solutions involved in the related art has been included in this disclosure solely for the purposes of providing a context for the present invention, and should not be taken as an admission that any or all of the discussion were known at the time the invention was made.
  • To achieve the aforementioned object, the inventors of the present invention studied in earnest and adopted, for the purpose of increasing the effective volume, the L-shaped two-face electrode configuration proposed in Patent Literature 1 whereby external electrodes are formed on both end faces as well as one of a pair of faces contacting the end faces. However, since this configuration does not ensure enough adhesion between the element body and external electrodes and may lead to lower reliability, means for ensuring adhesion were studied.
  • In general, the multilayer ceramic capacitor has its top and bottom principle faces in the direction of lamination of the internal electrode layers and dielectric layers covered with cover layers, and has side margins formed on its side faces. Oftentimes the cover layers and side margins are formed using the same material as that of the dielectric layers.
  • For this reason, in a section cut in parallel with the end faces of the multilayer ceramic capacitor, the internal electrode layers are surrounded by the dielectrics. The inventors of the present invention found that, by expressing as a specified parameter the ratio of the internal electrode layers led out to the external electrodes and that of the dielectrics contacting the external electrodes and then controlling this parameter within a specific range, a large-capacitance multilayer ceramic capacitor could be provided while ensuring adhesion between the external electrodes and element body, and completed the present invention as a result.
  • In other words, the present invention is a multilayer ceramic capacitor having an element body of roughly rectangular solid shape which is constituted by dielectric layers alternately stacked with internal electrode layers having different polarities and which has a pair of principle faces, a pair of end faces and a pair of side faces, wherein the multilayer ceramic capacitor is such that: external electrodes are formed on the pair of end faces and one principle face of the element body; and on a section cut in parallel with one end face of the multilayer ceramic capacitor near the end face, the ratio of area A constituted by the internal electrode layers connected to the external electrode on this end face side and the dielectric layers present between the internal electrode layers, and area B covering the part of the section excluding the external electrodes, or A/B, is 0.75 or more.
  • Preferably the ratio A/B is 0.92 or less from the viewpoint of ensuring reliability in a high-temperature load test.
  • Preferably the thickness of the internal electrode layer is greater than the thickness of the dielectric layer from the viewpoint of improving the adhesion between the external electrode and element body.
  • Preferably the thickness of the external electrode formed on the one principle face is 1 to 30 μm, partly from the point of capacitance of the multilayer ceramic capacitor because a thinner external electrode means an increase in the number of internal electrode layers in the element body, and partly from the point of adhesion between the external electrode and element body because an increase in the number of layers translates to a larger area of the internal electrode layers contacting the external electrode.
  • In addition, preferably the thickness of the dielectric layer is 0.2 to 0.8 μm from the point of capacitance of the multilayer ceramic capacitor because the number of dielectric layers and internal electrode layers in the element body can be increased.
  • Preferably the ratio AB is 0.78 or more from the viewpoint of improving the adhesion between the external electrode and element body.
  • According to the present invention, a large-capacitance multilayer ceramic capacitor is provided, which has large effective volume and strong adhesion between its element body and external electrodes.
  • For purposes of summarizing aspects of the invention and the advantages achieved over the related art, certain objects and advantages of the invention are described in this disclosure. Of course, it is to be understood that not necessarily all such objects or advantages may be achieved in accordance with any particular embodiment of the invention. Thus, for example, those skilled in the art will recognize that the invention may be embodied or carried out in a manner that achieves or optimizes one advantage or group of advantages as taught herein without necessarily achieving other objects or advantages as may be taught or suggested herein.
  • Further aspects, features and advantages of this invention will become apparent from the detailed description which follows.
  • BRIEF DESCRIPTION OF THE DRAWINGS
  • These and other features of this invention will now be described with reference to the drawings of preferred embodiments which are intended to illustrate and not to limit the invention. The drawings are greatly simplified for illustrative purposes and are not necessarily to scale.
  • FIG. 1 shows a rough perspective view of a multilayer ceramic capacitor conforming to the present invention.
  • FIG. 2 shows a schematic view of a section of the multilayer ceramic capacitor 10 conforming to the present invention, cut in parallel with its side faces 12 e, f.
  • FIG. 3 shows a schematic view, from the direction of X in FIG. 2, of the section denoted by I-I in FIG. 2 which is cut near one end face 12 a in parallel with the end face.
  • FIGS. 4A, 4B, and 4C show schematic views showing one example of how side margins are formed.
  • FIG. 5 is a schematic view showing one example of how side margins are formed.
  • FIG. 6 shows a rough perspective view of a multilayer ceramic capacitor having the U-shaped three-face electrodes proposed by Patent Literature 1.
  • DESCRIPTION OF THE SYMBOLS
  • 10 Multilayer ceramic capacitor
  • 12 a, b End face
  • 12 c, d Principle face
  • 12 e, f Side face
  • 14 External electrode
  • 16 Element body
  • 17 Dielectric layer
  • 18 Internal electrode layer
  • 20 Laminate
  • 22 Cover layer
  • 24 Side margin
  • 30 Position corresponding to the end of the internal electrode layer
  • 32 Center internal electrode layer
  • 34 Perpendicular bisector of the center internal electrode layer
  • 36 Normal line of principle face d
  • 100 Multilayer ceramic capacitor
  • 102 a, b End face
  • 102 c, d Principle face
  • 102 e, f Side face
  • 104 External electrode
  • 200 Internal electrode pattern
  • 202 Bar-like laminate
  • 204 Side margin
  • 206 Laminate chip
  • 300 Laminate chip
  • 302 Group stage
  • 304 a to d Block material
  • 306 Squeegee
  • DETAILED DESCRIPTION OF EMBODIMENTS
  • The multilayer ceramic capacitor in an embodiment of the present invention is explained below. FIG. 1 is a rough perspective view of a multilayer ceramic capacitor 10 conforming to the present invention. Also under the present invention, the faces on which the internal electrode layers are led out to the left and right external electrodes 14 are called “end faces” 12 a, b; the top and bottom faces in the direction of lamination of the internal electrode layers and dielectric layers are called “principle faces” 12 c, d; and the remaining pair of faces are called “side faces” 12 e, f, as under the prior art.
  • [Multilayer Ceramic Capacitor]
  • FIG. 2 shows a schematic view of a section of the multilayer ceramic capacitor 10 conforming to the present invention, cut in parallel with its side faces 12 e, f. The multilayer ceramic capacitor 10 is generally constituted by an element body 16 having standardized chip dimensions and shape (such as rectangular solid of 1.0×0.5×0.5 mm), as well as a pair of external electrodes 14 primarily formed on both end face sides of the element body 16. The element body 16 has a laminate 20 made of grain crystal such as BaTiO3, CaTiO3, SrTiO3, and CaZrO3 as its primary constituent, and internally constituted by dielectric layers 17 stacked alternately with internal electrode layers 18, while also having cover layers 22 formed at the top and bottom in the direction of lamination as outermost layers. Although not illustrated, side margins 24 forming a pair of side faces 12 e, f are present in such a way that they cover the laminate 20 (internal electrode layers 18 thereof) and thereby prevent it from being exposed to the outside (refer to FIG. 1).
  • The laminate 20 is such that the thickness of the internal electrode layer 18 and that of the dielectric layer 17 sandwiched by two internal electrode layers 18 are set within specified ranges according to the static capacitance, required withstand voltage, and other specifications, and has a high-density multi-layer structure consisting of a total of around several hundred to a thousand layers.
  • The cover layers 22 and side margins 24 formed around the laminate 20 protect the dielectric layers 17 and internal electrode layers 18 against moisture, contaminants, and other polluting substances from the outside and prevent them from deteriorating over time.
  • Also, the internal electrode layers 18 are alternately led out to and electrically connected at their edges with a pair of external electrodes 14 that are present on both ends of the dielectric layers 17 in the length direction and that each have a different polarity.
  • With the multilayer ceramic capacitor 10 conforming to the present invention, a configuration is adopted whereby the external electrodes 14 are formed on the pair of end faces 12 a, b and one principle face 12 d of the element body 16 (so-called L-shaped two-face electrodes that are not formed on the other principle face 12 c or pair of side faces 12 e, f; refer to FIG. 1). This increases the ratio of the element body 16 to the multilayer ceramic capacitor 10 (effective volume) and thereby achieves large capacitance.
  • In the case of “not formed on the other principle face 12 c,” it includes cases where the external electrodes 14 are not at all present on the principle face 12 c, as well as cases where, for example, an external electrode 14 is formed on the principle face 12 c from the point of intersection between the principle face 12 c and end face 12 a (although FIG. 2 does not show a clear end point of the principle face 12 c and end face 12 a, here the principle face 12 c (or principle face 12 d) is considered to start from where the straight part of the end face 12 a ends) to a position 30 corresponding to the end, on the end face 12 a side, of the internal electrode layer 18 led out to the end face 12 b side. The same applies to the end face 12 b on the opposite side. On the principle face on which the external electrodes 14 are formed, the external electrodes 14 do not cover the entire principle face, but they are formed on the end face 12 a side and end face 12 b side with a certain distance in between.
  • In addition, in the case of “not formed on the pair of side faces 12 e, f,” it includes cases where the external electrodes are not at all present on these side faces, as well as cases where, for example, an external electrode 14 is formed on the side margin 24 from the point of intersection between the side face 12 e and end face 12 a to the position corresponding to the end, on the end face 12 a side, of the internal electrode layer 18 led out to the end face 12 b side, as is the case with the principle face. The same applies to the end face 12 b and side face 12 f on the opposite side.
  • In the above L-shaped two-face electrode configuration whereby the external electrodes 14 are formed on the pair of end faces 12 a, b and one principle face 12 d of the element body 16, the contact area between the external electrode 14 and element body 16 is smaller than on a multilayer ceramic capacitor of any conventional configuration. Accordingly, the adhesion between them drops and cracks generate easily, for example, due to thermal or physical shock, etc., and the reliability of the multilayer ceramic capacitor can drop as a result.
  • In response to the above, the multilayer ceramic capacitor 10 conforming to the present invention is such that, on a section cut in parallel with one end face 12 a of the capacitor near the end face 12 a, the ratio of area A constituted by the internal electrode layers 18 connected to the external electrode 14 on the end face 12 a side and the dielectric layers 17 present between the internal electrode layers 18, and area B covering the part of the section excluding the external electrodes 14, or A/B, is 0.75 or more.
  • To explain this in greater detail, FIG. 3 is referenced. FIG. 3 is a schematic view, from the direction of X in FIG. 2, of the section denoted by I-I in FIG. 2 which is cut near one end face 12 a in parallel with the end face.
  • This section is defined in such a way that, while the internal electrode layers 18 led out to the external electrode 14 formed on the one end face 12 a are visible, the internal electrode layers 18 led out to the external electrode 14 formed on the end face 12 b on the opposite side are not visible. As one standard, preferably a section is adopted which passes through the midpoint between the left end (not reaching the external electrode 14) of the second internal electrode layer from the top and the external electrode 14 on the side wall (or specifically the end face 12 a) in FIG. 2.
  • FIG. 3 shows a schematic view of such section, but in FIG. 3, the internal electrode layers 18 led out to the external electrode 14 on the end face 12 b side are not visible. Also on the inner side of the section shown in FIG. 3, the laminate 20 constituted by the dielectric layers 17 and internal electrode layers 18 is surrounded by a pair of opposing cover layers 22 and a pair of opposing side margins 24. The cross sectional area of this laminate 20 roughly corresponds to or can be considered as area A as mentioned above. Under embodiments of the present invention, A is obtained as a product of W and L which are defined below.
  • W represents the length (the width) of an internal electrode 32 present at the center of the multiple internal electrode layers 18 in the laminate 20 (if there are an even number n of internal electrode layers visible on the aforementioned section, either the n/2th layer or (n/2+1)th layer may be selected) as the center internal electrode 32.
  • L represents the length (the height), along a perpendicular bisector 34 of this internal electrode 32, from the top face of the topmost internal electrode layer 18 to the bottom face of the bottommost internal electrode layer 18 in FIG. 3.
  • Next, area B, which represents the area of the aforementioned section excluding the external electrodes 14 as described above, is specifically the area, on the aforementioned section, of the element body 16 constituted by the laminate 20, pair of cover layers 22 and pair of side margins 24. This area can be obtained by, for example, capturing an optical microgram or scanning electron microgram of a multilayer ceramic capacitor corresponding to FIG. 3 and then image-analyzing the microgram using the specified software.
  • Under the present invention, the ratio of area A and area B, or A/B, as defined above, is 0.75 or more. In general, the internal electrode layer 18 has better adhesion with the external electrode 14 than the dielectric layer 17 and, by setting the ratio this way, the internal electrode layer 18 contacts the external electrode 14 over a larger area and the adhesion between the external electrode 14 and element body 16 increases as a result.
  • For this reason, the multilayer ceramic capacitor 10 conforming to the present invention, while adopting the L-shaped two-face electrode configuration of large capacitance as described above, also ensures sufficient adhesion between the external electrode 14 and element body 16 and can therefore achieve high reliability. From this point of view, preferably the aforementioned ratio A/B is 0.78 or more.
  • Also, given the finding of the studies conducted by the inventors of the present invention that increasing the A/B ratio excessively causes the reliability in the high-temperature load test to drop, preferably the A/B ratio is controlled to 0.92 or less so as to ensure such reliability as well.
  • Also, preferably the thickness of the internal electrode layer 18 is set greater than the thickness of the dielectric layer 17 in order to increase the adhesion between the external electrode 14 and element body 16. This is because such configuration allows for ensuring that the internal electrode layer 18 contacts the external electrode 14 over sufficient area.
  • From a similar viewpoint, preferably the thickness of the dielectric layer 17 is 0.2 to 0.8 μm. By reducing the thickness of the dielectric layer 17, the internal electrode layer 18 contacts the external electrode 14 over a larger area. Also, such configuration allows for an increase in the number of internal electrode layers 18 as the dielectric layers 17 become thinner, which is preferable from the viewpoint of capacitance increase of the multilayer ceramic capacitor 10.
  • Also, preferably the thickness of the external electrode 14 formed on one principle face 12 is 1 to 30 μm from the viewpoint of increasing the number of internal electrode layers 18 and thereby increasing the capacitance of the multilayer ceramic capacitor 10. The thickness of the external electrode 14 is the maximum value of the length T from the point of intersection with the principle face 12 d to the end of the external electrode 14 along a normal line 36 (there are multiple normal lines) of the principle face 12 d passing the external electrode 14 in FIG. 2. FIG. 2 does not show a clear starting point of the principle face 12 d, but in such a case the principle face 12 d is considered to start from where the curved part of the end face 12 a ends.
  • In addition, although the thickness of the cover layer 22, thickness of the side margin 24, and thickness of the internal electrode layer 18 are not limited in any way with the multilayer ceramic capacitor 10 conforming to the present invention, the thickness of the cover layer 22 is normally 4 to 50 μm, the thickness of the side margin 24 is normally 4 to 50 μm, and the thickness of the internal electrode layer 18 is normally 0.26 to 1.00 μm.
  • [Manufacturing Method of Multilayer Ceramic Capacitor]
  • Next, the manufacturing method of the multilayer ceramic capacitor conforming to the present invention as described above is explained.
  • First, material powder for forming the dielectric layer is prepared. For the material powder, BaTiO3, CaTiO3, SrTiO3, CaZrO3, and various other powders that can be used to form ceramic sintered compact can be used.
  • These powders can be synthesized by causing various metal materials to react together. Various synthesizing methods are known, such as the solid phase method, sol-gel method, and hydrothermal method, among others. Under the present invention, any of these methods can be adopted.
  • To the obtained material powder, compounds that constitute secondary constituents can be added by specified amounts according to the purposes. Secondary constituents include oxides of rare earths such as Nd, Sm, Eu, Gd, Tb, Dy, Ho, and Er, as well as oxides of Mg, Mn, Ni, Co, Fe, Cr, Cu, Al, Mo, W, V, and Si.
  • The material powder obtained as above can be pulverized to adjust the grain size, or pulverized and then classified to regulate the grain size, as necessary, for example.
  • Then, binder such as polyvinyl butyral (PVB) resin, organic solvent such as ethanol or toluene, and plasticizer such as dioctyl phthalate (DOP) are added to the material powder and the ingredients are wet-mixed. The obtained slurry is applied on a base material in strips using the die-coater method or doctor blade method, for example, after which the slurry is dried to obtain a dielectric green sheet of 1.2 μm or less in thickness. Then, on the surface of the obtained dielectric green sheet, a metal conductive paste containing organic binder is printed by means of screen printing or gravure printing to arrange patterns of internal electrode layers to be led out alternately to the pair of external electrodes each having a different polarity. For the aforementioned metal, nickel is widely adopted from the viewpoint of cost.
  • Thereafter, the dielectric green sheet on which internal electrode layer patterns have been printed is stamped out to specified sizes and the stamped-out dielectric green sheets are stacked together by a specified number (such as 100 to 1,000 layers) so that when the base material is separated, the internal electrode layers and dielectric layers are staggered and also the edges of the internal electrode layers are exposed on both end faces of the dielectric layers in the length direction and led out alternately to the pair of external electrodes each having a different polarity. Cover sheets that will become the cover layers are pressure-bonded on top and bottom of the stacked dielectric green sheets and the bonded sheets/covers are cut to specified chip dimensions (such as 1.2 mm×0.7 mm×0.7 mm).
  • Here, for the method to form side margins, any of the various methods that are known can be adopted without any limitation at all; when cutting to the specified chip dimensions, for example, instead of cutting exactly at the positions of the internal electrode layers, cut to chips slightly wider than the internal electrode layers so that parts of the dielectric layer not covering the internal electrode layer are also included because, this way, a side margin of desired thickness can be formed on both side faces of the laminate to obtain an element body precursor that will become the element body 16 after sintering.
  • Furthermore, a different method can be used to form side margins as follows. To be specific, as shown in FIG. 4A, take multiple dielectric green sheets on which internal electrode patterns 200 have been printed in stripes at a specified interval (this interval corresponds to twice the distance between the external electrode 14 and the edge of the internal electrode layer 18 led out to the external electrode 14 on the opposite side of the aforementioned external electrode 14 in FIG. 2), and stack the dielectric green sheets so that the center of the stripe is superimposed with the interval part between the internal electrode patterns 200.
  • Cut this along line C1-C1 so that the striped internal electrode patterns 200 are cut across, to obtain a bar-like laminate 202 not having a pair of opposing side margins 204 as shown in FIG. 4B. Here, the cutting width (distance between the sections produced by cutting) corresponds to the size of the multilayer ceramic capacitor to be manufactured, or specifically to the distance between the pair of side faces 12 e, f of the element body 16.
  • Side margins 204 are formed on the side faces of the obtained bar-like laminate 202 (normally side margins are formed using a material similar to that of the dielectric layers 17), which is then cut along line C2-C2 into individual chip sizes (line C2-C2 passes through the center of an internal electrode pattern 200 or center of the interval between internal electrode patterns 200), to obtain individual laminate chips 206 (FIG. 4C). On this chip 206, the internal electrodes are led out alternately on the sections produced by the aforementioned cutting and this chip 206 represents an element body precursor that will become the element body 16 after sintering.
  • Also, a different method can be used to form side margins as follows. To be specific, as shown in FIG. 5, the laminate of dielectric green sheets is cut exactly at the positions of the internal electrode layers or slightly inside, and the obtained laminate chips 300 (the internal electrode layers are exposed on their side face) are arranged on a group stage 302 so that their side faces face up. Then, on the group stage 302, multiple block materials 304 a to 304 d that can slide in the directions of the arrows as shown in the figure are caused to slide on the group stage 302 in the directions of the arrows. This way, an aggregate of rectangular planar shape constituted by multiple laminate chips 300 adhering together is obtained.
  • Then, in this condition, a squeegee 306 is used to apply a ceramic paste (normally material similar to the one used to form the dielectric layers 17) to form a ceramic paste layer of specified thickness on the top face of the aggregate and then the paste is dried. This thickness can be adjusted by adjusting the difference between the height of the arranged laminate chips 300 and the height of the block materials 304.
  • Since the ceramic paste layer is formed over the entire surface of the aggregate of laminate chips 300, a roller may be run over the top face of the aggregate under pressure or a blade may be pressed against positions corresponding to the boundaries of the laminate chips 300, to divide the ceramic paste layer to cover individual laminate chips 300.
  • This way, a side margin of specified thickness is formed on one side face of the laminate chip 300, and by flipping the chip and repeating the same operation as described above, a side margin can be formed on the other side face in a similar manner and an element body precursor that will become the element body 16 after sintering can be obtained.
  • An element body precursor is formed as explained above and, to achieve the A/B ratio specified under the present invention, all that is needed is to reduce the thickness of the cover layer and side margin and thereby adjust the A/B ratio within the specified range. Also, adhesion between the external electrode 14 and element body 16 can be increased by manufacturing the multilayer ceramic capacitor 10 with reduced dielectric layer thickness and increased internal electrode layer thickness in the aforementioned dielectric green sheet.
  • In addition, the corners of the element body precursor may be chamfered after the cover layers and side margins have been formed, to shape the element body precursor in such a way that the connection part of each side of the element body precursor is curved. This way, chipping of the corners of the element body precursor can be suppressed.
  • To achieve this shape, all that is needed is, for example, to place water, multiple element body precursors, and polishing medium, into a sealed rotary pot made of polyethylene or other material and rotate this sealed rotary pot to chamfer the corners of the element body precursors.
  • The element body precursors obtained as above, constituted by the laminate of dielectric layers and internal electrode layers, cover layers covering the top and bottom principle faces of the laminate, and side margins covering both side faces of the laminate, are put in an N2 ambience of 250 to 500° C. to remove the binder, and then sintered for 1 minute to 2 hours in a reducing ambience of 1100 to 1300° C., to sinter and densify each compound constituting the aforementioned dielectric green sheet. This way, the element body 16 of the multilayer ceramic capacitor conforming to the present invention 10 is obtained.
  • Under the present invention, re-oxidizing treatment can also be given at 600 to 1000° C.
  • Then, external electrodes 14 are formed on both end faces and one principle face of the obtained element body 16. To form external electrodes at such specific positions, the method below may be adopted, for example.
  • The element bodies 16 are arranged so that one principle face contacts a printing table, and an external electrode paste constituted by Cu or other metal grains, ethyl cellulose or other organic binder, dispersant, and solvent is applied to another principle face by means of printing, which is then dried to form external electrodes on the principle face. Thereafter, both end faces of the element body 16 are dip-coated with a similar paste, followed by drying and baking. Thereafter, Ni and Sn plating films are formed.
  • The formation of external electrodes 14 on the principle face can also be implemented by using, when forming the cover layers, cover sheets whose surface has been pre-printed with external electrode patterns.
  • Also, external electrodes 14 can be formed by means of sputtering or deposition on either the principle face or end face.
  • This way, external electrodes 14 are formed on the pair of end faces and one principle face of the element body 16, and a multilayer ceramic capacitor 10 conforming to the present invention, whose AB is in the specified range, is manufactured.
  • EXAMPLES
  • The present invention is explained in greater detail below using examples. It should be noted, however, that the present invention is not limited to these examples in any way.
  • [Manufacturing of Multilayer Ceramic Capacitor]
  • To 100 mol of barium titanate of 0.1 μm in average grain size, Dy and Mg were each added by 1.0 mol, and V and Mn were each added by 0.5 mol, into which organic solvent whose primary constituent is alcohol, polyvinyl butyral resin, dispersant, and plasticizer were mixed and dispersed to produce a coating slurry. Then, this slurry was coated on a base material using a die-coater to produce a dielectric green sheet. The amount of slurry supplied to the die-coater was adjusted to control the thickness of sheet.
  • Next, the aforementioned dielectric green sheet was screen-printed with a conductive paste prepared by mixing and dispersing Ni powder of 200 nm in average grain size, organic solvent whose primary constituent is alcohol, ethyl cellulose resin, dispersant, and plasticizer, to produce a dielectric green sheet printed with internal electrodes. The concentration of solid matter in the conductive paste was adjusted by the amount of paste solvent, to control the thickness of the internal electrode.
  • Multiple layers of dielectric green sheets (for forming the cover layers) and multiple layers of dielectric green sheets printed with internal electrodes were stacked together and then pressure-bonded and cut to produce individual unsintered laminates. The number of dielectric green sheet layers was changed to change the thickness of the cover layers.
  • To 100 mol of barium titanate of 0.1 μm in average grain size, the unsintered laminates were arranged so that their side margin face (side face) faced up, while Dy and Mg were each added by 1.0 mol, and V and Mn were each added by 0.5 mol, into which organic solvent whose primary constituent is alcohol, ethyl cellulose resin, dispersant, and plasticizer were mixed and dispersed to produce a ceramic paste. Then, this ceramic paste was applied to the top faces of the arranged unsintered laminates and then dried, to form side margins. The application thickness of the paste was adjusted to control the thickness of side margin. The opposing side margin face was also treated in a similar manner, and an element body precursor was obtained as a result.
  • Water, multiple element body precursors, and polishing medium were put in a sealed rotary pot and this sealed rotary pot was rotated to chamfer the corners of the element body precursors.
  • The element body precursors thus obtained, each constituted by the laminate of dielectric layers and internal electrode layers, cover layers covering the top and bottom principle faces of the laminate, and side margins covering both side faces of the laminate, were put in an N2 ambience of 250 to 500° C. to remove the binder, and then sintered for 1 minute to 2 hours in a reducing ambience of 1100 to 1300° C.
  • The obtained element bodies were arranged so that one principle face contacted a printing table and an external electrode paste constituted by Cu grains, ethyl cellulose, dispersant, and solvent was applied to another principle face by means of printing and then dried to form external electrodes on the principle face, Thereafter, both end faces of the element body were dip-coated with a similar paste and then dried and baked. Thereafter, Ni and Sn plating films were formed.
  • Multilayer ceramic capacitors of the constitution shown below were manufactured as described above:
  • Chip dimensions (L×W×H) 1.2 mm×0.7 mm×0.7 mm
  • Thickness of dielectric layer 0.16 to 0.90 μm
  • Number of dielectric layers 427 to 506 layers
  • Thickness of internal electrode layer 0.26 to 1.00 μm
  • Number of internal electrode layers 427 to 506 layers
  • Thickness of cover layer 4 to 50 μm
  • Thickness of side margin 4 to 50 μm
  • Thickness of external electrode (including plating) Total 20 to 30 μm (Cu:Ni:Sn=14 to 24 μm:2 μm:4 μm)
  • Area A As shown in Table 1 below.
  • Area B As shown in Table 1 below.
  • The thickness of the dielectric layer and that of the internal electrode layer were measured as follows. To be specific, the multilayer ceramic capacitor, from one end face to the other end face, was equally divided into four to prepare three cross sections in parallel with the end faces, and thickness was measured for 20 randomly-selected dielectric layers and 20 randomly-selected internal electrode layers in each of the sections, after which the results were averaged to obtain the representative thickness of the dielectric layer and that of the internal electrode layer.
  • Also, the section for obtaining area A and area B was produced as follows. To be specific, the multilayer ceramic capacitors in the Examples and Comparative Examples were mirror-polished from one end face, until the external electrodes formed on the end face were removed, the internal electrodes led out to the end face became visible, and the internal electrodes led out to the end face on the opposite side were not visible. Area A and area B were obtained on an observation image (optical microgram) of the section (mirror face) thus obtained at an enlargement magnification of 200 times
  • The obtained multilayer ceramic capacitors in the Examples and Comparative Examples were each evaluated for various items as described below.
  • [Adhesion Measurement]
  • Adhesive tape (CT-24 manufactured by Nichiban) with a sticking force of 10 N per 25 mm was pressed with a force of 10 N or more against the external electrodes formed on the end faces of the multilayer ceramic capacitors in the Examples and Comparative Examples, and then peeled. For each of the Examples and Comparative Examples 100 capacitors were measured, and an NG (not good) judgment was given if two or more capacitors had their external electrode separated from the element body.
  • [High-Temperature Load Test]
  • The high-temperature load test (105° C.-9 V) was conducted on the multilayer ceramic capacitors in the Examples and Comparative Examples. For each of the Examples and Comparative Examples 1,000 multilayer ceramic capacitors were tested, and the number of capacitors exhibiting abnormal withstand voltage after 1,000 hours was counted. 1,000 capacitors were measured, and an NG (not good) judgment was given if two or more capacitors exhibited abnormal withstand voltage.
  • The results of the above evaluations are shown in Table 1 below.
  • TABLE 1
    High-
    temperature
    load test
    Thickness (Numbers of
    of Thickness Thickness Adhesion capacitors
    internal of of measurement exhibiting
    electrode dielectric external (Number of abnormal
    Example Area A Area B layer layer electrode separated withstand
    number [mm2] [mm2] A/B [μm] [μm] [μm] capacitors) voltage)
    Example 1 0.400 0.424 0.943 0.60 0.50 20.0 OK (0) NG (3)
    Example 2 0.390 0.424 0.920 0.60 0.56 20.0 OK (0) OK (0)
    Example 3 0.361 0.424 0.861 0.60 0.56 20.0 OK (0) OK (0)
    Example 4 0.332 0.424 0.783 0.26 0.90 20.0 OK (0) OK (0)
    Example 5 0.318 0.424 0.750 0.60 0.56 20.0 OK (0) OK (0)
    Example 6 0.318 0.424 0.750 0.26 0.90 20.0 OK (1) OK (0)
    Example 7 0.318 0.424 0.750 0.86 0.80 20.0 OK (0) OK (0)
    Example 8 0.318 0.424 0.750 0.96 0.20 20.0 OK (0) OK (1)
    Example 9 0.318 0.424 0.750 1.00 0.16 20.0 OK (0) NG (4)
    Example 10 0.348 0.424 0.750 0.60 0.56 30.0 OK (1) OK (0)
    Comparative 0.303 0.424 0.715 0.60 0.56 20.0 NG (3) OK (0)
    Example 1
    Comparative 0.292 0.424 0.689 0.60 0.56 20.0 NG (5) OK (0)
    Example 2
  • In Comparative Examples 1 and 2 whose A/B ratio was less than 0.75, the internal electrode did not contact the external electrode over sufficient area and the adhesion between the external electrode and element body was insufficient. Such low adhesion can cause the reliability of the multilayer ceramic capacitor to drop.
  • Also, in Example 1 whose A/B ratio was extremely high at 0.943, abnormal withstand voltage occurred in the high-temperature load test. This, and the result of Example 2, together suggest that an excessively high A/B ratio would lead to insufficient reliability under high-temperature load conditions and that an A/B ratio of 0.92 or less would be preferred. The abnormal withstand voltage in Example 9 was likely caused by the extreme thinness of its dielectric layer.
  • In the present disclosure where conditions and/or structures are not specified, a skilled artisan in the art can readily provide such conditions and/or structures, in view of the present disclosure, as a matter of routine experimentation. Also, in the present disclosure including the examples described above, any ranges applied in some embodiments may include or exclude the lower and/or upper endpoints, and any values of variables indicated may refer to precise values or approximate values and include equivalents, and may refer to average, median, representative, majority, etc. in some embodiments. Further, in this disclosure, “a” may refer to a species or a genus including multiple species, and “the invention” or “the present invention” may refer to at least one of the embodiments or aspects explicitly, necessarily, or inherently disclosed herein. The terms “constituted by” and “having” refer independently to “typically or broadly comprising”, “comprising”, “consisting essentially of”, or “consisting of” in some embodiments. In this disclosure, any defined meanings do not necessarily exclude ordinary and customary meanings in some embodiments.
  • The present application claims priority to Japanese Patent Application No. 2015-060858, filed Mar. 24, 2015, the disclosure of which is incorporated herein by reference in its entirety including any and all particular combinations of the features disclosed therein.
  • It will be understood by those of skill in the art that numerous and various modifications can be made without departing from the spirit of the present invention. Therefore, it should be clearly understood that the forms of the present invention are illustrative only and are not intended to limit the scope of the present invention.

Claims (16)

We/I claim:
1. A multilayer ceramic capacitor having an element body of roughly rectangular solid shape which is constituted by dielectric layers alternately stacked with internal electrode layers having different polarities and which has a pair of principle faces, a pair of end faces, and a pair of side faces, wherein:
external electrodes are formed on the pair of end faces and one principle face of the element body, thereby each constituting an L-shaped two-face electrode; and
on a cross section taken in parallel with one end face of the multilayer ceramic capacitor near the one end face where the internal electrode layers connected to the external electrode on the other end face side do not extend, a ratio of area A, which is constituted by cross sectional areas of the internal electrode layers connected to the external electrode on the one end face side and cross sectional areas of the dielectric layers present between the internal electrode layers, and area B, which is an entire cross sectional area of the element body excluding the external electrodes, A/B, is 0.75 or more.
2. A multilayer ceramic capacitor according to claim 1, wherein the ratio A/B is 0.92 or less.
3. A multilayer ceramic capacitor according to claim 1, wherein a thickness of the internal electrode layer is greater than a thickness of the dielectric layer.
4. A multilayer ceramic capacitor according to claim 2, wherein a thickness of the internal electrode layer is greater than a thickness of the dielectric layer.
5. A multilayer ceramic capacitor according to claim 1, wherein a thickness of the external electrode formed on the one principle face is 1 to 30 μm.
6. A multilayer ceramic capacitor according to claim 2, wherein a thickness of the external electrode formed on the one principle face is 1 to 30 μm.
7. A multilayer ceramic capacitor according to claim 3, wherein a thickness of the external electrode formed on the one principle face is 1 to 30 μm.
8. A multilayer ceramic capacitor according to claim 1, wherein a thickness of the dielectric layer is 0.2 to 0.8 μm.
9. A multilayer ceramic capacitor according to claim 2, wherein a thickness of the dielectric layer is 0.2 to 0.8 μm.
10. A multilayer ceramic capacitor according to claim 3, wherein a thickness of the dielectric layer is 0.2 to 0.8 μm.
11. A multilayer ceramic capacitor according to claim 5, wherein a thickness of the dielectric layer is 0.2 to 0.8 μm.
12. A multilayer ceramic capacitor according to claim 1, wherein the ratio A/B is 0.78 or more.
13. A multilayer ceramic capacitor according to claim 2, wherein the ratio A/B is 0.78 or more.
14. A multilayer ceramic capacitor according to claim 3, wherein the ratio A/B is 0.78 or more.
15. A multilayer ceramic capacitor according to claim 5, wherein the ratio A/B is 0.78 or more.
16. A multilayer ceramic capacitor according to claim 8, wherein the ratio A/B is 0.78 or more.
US15/072,166 2015-03-24 2016-03-16 Multilayer ceramic capacitor Abandoned US20160284471A1 (en)

Priority Applications (1)

Application Number Priority Date Filing Date Title
US16/184,740 US10515764B2 (en) 2015-03-24 2018-11-08 Multilayer ceramic capacitor having a tuned effective volume

Applications Claiming Priority (2)

Application Number Priority Date Filing Date Title
JP2015-060858 2015-03-24
JP2015060858A JP2016181597A (en) 2015-03-24 2015-03-24 Multilayer ceramic capacitor

Related Child Applications (1)

Application Number Title Priority Date Filing Date
US16/184,740 Division US10515764B2 (en) 2015-03-24 2018-11-08 Multilayer ceramic capacitor having a tuned effective volume

Publications (1)

Publication Number Publication Date
US20160284471A1 true US20160284471A1 (en) 2016-09-29

Family

ID=56976028

Family Applications (2)

Application Number Title Priority Date Filing Date
US15/072,166 Abandoned US20160284471A1 (en) 2015-03-24 2016-03-16 Multilayer ceramic capacitor
US16/184,740 Active US10515764B2 (en) 2015-03-24 2018-11-08 Multilayer ceramic capacitor having a tuned effective volume

Family Applications After (1)

Application Number Title Priority Date Filing Date
US16/184,740 Active US10515764B2 (en) 2015-03-24 2018-11-08 Multilayer ceramic capacitor having a tuned effective volume

Country Status (5)

Country Link
US (2) US20160284471A1 (en)
JP (1) JP2016181597A (en)
KR (1) KR101876621B1 (en)
CN (1) CN106024380B (en)
PH (1) PH12016000120A1 (en)

Cited By (26)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20170213649A1 (en) * 2016-01-26 2017-07-27 Taiyo Yuden Co., Ltd. Multi-Layer Ceramic Electronic Component, Method of Producing the Same, and Ceramic Body
US20190164693A1 (en) * 2017-11-30 2019-05-30 Taiyo Yuden Co., Ltd. Multi-Layer Ceramic Electronic Component and Method of Producing the Same
US20190180940A1 (en) * 2017-12-07 2019-06-13 Taiyo Yuden Co., Ltd. Multi-Layer Ceramic Capacitor
US10325726B2 (en) * 2015-07-17 2019-06-18 Murata Manufacturing Co., Ltd. Multilayer ceramic capacitor
US10475579B2 (en) * 2017-03-08 2019-11-12 Taiyo Yuden Co., Ltd. Multi-layer ceramic capacitor and method of producing the same
US20190378655A1 (en) * 2018-06-12 2019-12-12 Taiyo Yuden Co., Ltd. Multilayer ceramic capacitor and manufacturing method of the same
US20200027662A1 (en) * 2018-07-17 2020-01-23 Taiyo Yuden Co., Ltd. Multi-layer ceramic electronic component
US10553356B1 (en) * 2018-09-03 2020-02-04 Samsung Electro-Mechanics Co., Ltd. Capacitor component
US10586652B1 (en) * 2018-10-02 2020-03-10 Samsung Electro-Mechanics Co., Ltd. Multilayer ceramic capacitor
US20200098523A1 (en) * 2018-09-21 2020-03-26 Samsung Electro-Mechanics Co., Ltd. Ceramic electronic component
US10622148B2 (en) * 2018-01-17 2020-04-14 Taiyo Yuden Co., Ltd. Multi-layer ceramic capacitor
US10672558B2 (en) * 2017-02-21 2020-06-02 Taiyo Yuden Co., Ltd. Multilayer ceramic capacitor
US10854387B2 (en) 2018-09-06 2020-12-01 Samsung Electro-Mechanics Co., Ltd. Capacitor component
US20210020375A1 (en) * 2019-07-15 2021-01-21 Samsung Electro-Mechanics Co., Ltd. Multilayered capacitor and board having the same mounted thereon
CN112530701A (en) * 2019-09-18 2021-03-19 三星电机株式会社 Multilayer electronic component
US11004607B2 (en) 2015-03-30 2021-05-11 Taiyo Yuden Co., Ltd. Method for manufacturing multilayer ceramic capacitor
US11094466B2 (en) * 2018-12-12 2021-08-17 Samsung Electro-Mechanics Co., Ltd. Multi-layered ceramic electronic component
US11164698B2 (en) * 2018-08-27 2021-11-02 Taiyo Yuden Co., Ltd Ceramic electronic component, manufacturing method of ceramic electronic component, and electronic component-mounting circuit board
US20210350983A1 (en) * 2018-08-27 2021-11-11 Murata Manufacturing Co., Ltd. Electronic component
US11177072B2 (en) * 2019-08-16 2021-11-16 Samsung Electro-Mechanics Co., Ltd. Multilayer capacitor and board having the same mounted thereon
US11264168B2 (en) 2018-06-01 2022-03-01 Taiyo Yuden Co., Ltd. Multilayer ceramic capacitor with interposing molybdenum (Mo) ground layer
US11282646B2 (en) * 2019-09-02 2022-03-22 Samsung Electro-Mechanics Co., Ltd. Multilayer ceramic electronic component having effective coverage of external electrode
US20220406525A1 (en) * 2021-06-16 2022-12-22 Murata Manufacturing Co., Ltd. Multilayer ceramic capacitor
US20230076805A1 (en) * 2020-03-24 2023-03-09 Keseco Co., Ltd Power reduction device based on dielectric composite
US20230101380A1 (en) * 2021-09-27 2023-03-30 Murata Manufacturing Co., Ltd. Multilayer ceramic capacitor
US12020868B2 (en) 2018-04-20 2024-06-25 Samsung Electro-Mechanics Co., Ltd. Multilayer ceramic electronic component

Families Citing this family (9)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
JP6793027B2 (en) * 2016-12-16 2020-12-02 太陽誘電株式会社 Multilayer ceramic electronic components
JP7015636B2 (en) * 2017-01-27 2022-02-03 太陽誘電株式会社 Multilayer ceramic electronic components
JP7274282B2 (en) * 2018-03-28 2023-05-16 太陽誘電株式会社 Laminated ceramic electronic component and manufacturing method thereof
JP7089402B2 (en) * 2018-05-18 2022-06-22 太陽誘電株式会社 Multilayer ceramic capacitors and their manufacturing methods
JP7551280B2 (en) * 2018-07-24 2024-09-17 Tdk株式会社 Multilayer ceramic electronic components
CN110875139B (en) * 2018-09-03 2022-09-23 三星电机株式会社 Capacitor assembly
KR102551222B1 (en) * 2018-12-17 2023-07-03 삼성전기주식회사 Multilayered capacitor
KR20190116146A (en) * 2019-08-02 2019-10-14 삼성전기주식회사 Multi-layered ceramic electronic component and manufacturing method thereof
KR20220080289A (en) * 2020-12-07 2022-06-14 삼성전기주식회사 Multi-layer ceramic electronic component

Citations (12)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US5251094A (en) * 1991-05-29 1993-10-05 Rohm Co., Ltd. Terminal electrodes for multilayer ceramic capacitor and method of manufacture thereof
US20080225462A1 (en) * 2006-11-22 2008-09-18 Murata Manufacturing Co., Ltd. Multilayer electronic device and method for manufacturing the same
US20120048452A1 (en) * 2010-08-31 2012-03-01 Samsung Electro-Mechanics Co., Ltd. Method of manufacturing ceramic paste for multilayer ceramic electronic component and method of manufacturing multilayer ceramic electronic component having the same
US20120250217A1 (en) * 2009-12-11 2012-10-04 Murata Manufacturing Co., Ltd. Monolithic ceramic capacitor
US20120300361A1 (en) * 2011-05-25 2012-11-29 Tdk Corporation Multilayer capacitor and method for manufacturing the same
US20120307418A1 (en) * 2011-05-31 2012-12-06 Samsung Elestro-Mechanics Co., Ltd. Multilayer ceramic capacitor
US20120327556A1 (en) * 2011-06-23 2012-12-27 Samsung Electro-Mechanics Co., Ltd. Multilayer ceramic capacitor
US20130020913A1 (en) * 2011-07-20 2013-01-24 Tdk Corporation Electronic component and method for manufacturing electronic component
US20130094118A1 (en) * 2011-10-18 2013-04-18 Samsung Electro-Mechanics Co., Ltd. Multilayered ceramic electronic component
US20140292141A1 (en) * 2013-03-26 2014-10-02 Murata Manufacturing Co., Ltd. Ceramic electronic component
US20140355176A1 (en) * 2013-05-31 2014-12-04 Samsung Electro-Mechanics Co., Ltd. Multilayer ceramic electronic component and mounting board therefor
US20150200054A1 (en) * 2014-01-10 2015-07-16 Samsung Electro-Mechanics Co., Ltd. Multilayer ceramic capacitor and board having the same mounted thereon

Family Cites Families (38)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
JPH09260197A (en) * 1996-03-26 1997-10-03 Taiyo Yuden Co Ltd Laminated electronic part
JPH1131633A (en) 1997-07-14 1999-02-02 Murata Mfg Co Ltd Laminated ceramic electronic component
JPH11186092A (en) 1997-12-25 1999-07-09 Tdk Corp Chip-shaped electronic component
DE69942902D1 (en) 1998-03-31 2010-12-16 Tdk Corp Electronic chip-type device and method for its production
JPH11340083A (en) 1998-05-29 1999-12-10 Kyocera Corp Multilayer ceramic capacitor
JP2005259772A (en) 2004-03-09 2005-09-22 Tdk Corp Laminated ceramic capacitor
JP2006173270A (en) 2004-12-14 2006-06-29 Tdk Corp Chip type electronic component
JP3901196B2 (en) 2005-05-26 2007-04-04 株式会社村田製作所 Multilayer ceramic electronic components
JP2007103496A (en) 2005-09-30 2007-04-19 Tdk Corp Capacitor and substrate assembly
US20080022546A1 (en) * 2006-07-25 2008-01-31 Raymond Trudel Hairdryer hanging support device
JP4396682B2 (en) 2006-09-29 2010-01-13 Tdk株式会社 Multilayer capacitor and method for manufacturing multilayer capacitor
JP5287658B2 (en) 2008-11-14 2013-09-11 株式会社村田製作所 Ceramic electronic components
WO2011135970A1 (en) * 2010-04-28 2011-11-03 ダイハツ工業株式会社 Power generation system
JP5589891B2 (en) 2010-05-27 2014-09-17 株式会社村田製作所 Ceramic electronic component and method for manufacturing the same
JP2012004480A (en) * 2010-06-21 2012-01-05 Tdk Corp Method for manufacturing electronic component and electronic component
JP5533387B2 (en) * 2010-07-21 2014-06-25 株式会社村田製作所 Ceramic electronic components
KR20120043501A (en) * 2010-10-26 2012-05-04 삼성전기주식회사 A laminated ceramic electronic parts and a manufacturing method thereof
KR101589567B1 (en) * 2010-12-06 2016-01-29 가부시키가이샤 무라타 세이사쿠쇼 Multilayer ceramic electronic component, and method for manufacturing a multilayer ceramic electronic component
JP2012164966A (en) * 2011-01-21 2012-08-30 Murata Mfg Co Ltd Ceramic electronic component
KR101141342B1 (en) 2011-03-09 2012-05-03 삼성전기주식회사 A multilayer ceramic capacitor and a method for manufactuaring the same
KR101141361B1 (en) 2011-03-14 2012-05-03 삼성전기주식회사 Multi-layer ceramic condenser and fabricating method thereof
JP2012253245A (en) 2011-06-03 2012-12-20 Tdk Corp Multilayer electronic component and manufacturing method of the same
JP5799948B2 (en) 2012-02-03 2015-10-28 株式会社村田製作所 Ceramic electronic component and method for manufacturing the same
KR101971912B1 (en) * 2012-03-05 2019-04-25 삼성전기주식회사 Multi-Layered Ceramic Electronic Component and Manufacturing Method of the Same
JP5655036B2 (en) * 2012-06-21 2015-01-14 太陽誘電株式会社 Dielectric ceramics, dielectric ceramic manufacturing method and multilayer ceramic capacitor
KR102089692B1 (en) 2013-02-20 2020-04-14 삼성전기주식회사 Multilayered ceramic electronic component
KR102097332B1 (en) 2013-02-20 2020-04-06 삼성전기주식회사 Multilayered ceramic electronic component
JP5689143B2 (en) 2013-03-19 2015-03-25 太陽誘電株式会社 Low profile multilayer ceramic capacitor
JP5971236B2 (en) * 2013-03-26 2016-08-17 株式会社村田製作所 Ceramic electronic components and glass paste
KR101565640B1 (en) 2013-04-08 2015-11-03 삼성전기주식회사 A multilayer ceramic capacitor and a method for manufactuaring the same
KR102061507B1 (en) 2013-05-31 2020-01-02 삼성전기주식회사 Multi-layered ceramic electronic part and board for mounting the same
KR101434108B1 (en) 2013-07-22 2014-08-25 삼성전기주식회사 Multi-layered ceramic capacitor, mounting circuit board thereof and manufacturing method the same
KR20150011268A (en) * 2013-07-22 2015-01-30 삼성전기주식회사 Embedded multilayer ceramic electronic part and print circuit board having embedded multilayer ceramic electronic part
KR101452131B1 (en) 2013-08-30 2014-10-16 삼성전기주식회사 Embedded multilayer capacitor and print circuit board having embedded multilayer capacitor
JP6380162B2 (en) 2014-05-09 2018-08-29 株式会社村田製作所 Multilayer ceramic electronic components
JP6525669B2 (en) * 2015-03-27 2019-06-05 Tdk株式会社 Multilayer ceramic electronic components
KR101884392B1 (en) 2015-03-30 2018-08-02 다이요 유덴 가부시키가이샤 Multilayer ceramic capacitor
JP6632808B2 (en) 2015-03-30 2020-01-22 太陽誘電株式会社 Multilayer ceramic capacitors

Patent Citations (12)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US5251094A (en) * 1991-05-29 1993-10-05 Rohm Co., Ltd. Terminal electrodes for multilayer ceramic capacitor and method of manufacture thereof
US20080225462A1 (en) * 2006-11-22 2008-09-18 Murata Manufacturing Co., Ltd. Multilayer electronic device and method for manufacturing the same
US20120250217A1 (en) * 2009-12-11 2012-10-04 Murata Manufacturing Co., Ltd. Monolithic ceramic capacitor
US20120048452A1 (en) * 2010-08-31 2012-03-01 Samsung Electro-Mechanics Co., Ltd. Method of manufacturing ceramic paste for multilayer ceramic electronic component and method of manufacturing multilayer ceramic electronic component having the same
US20120300361A1 (en) * 2011-05-25 2012-11-29 Tdk Corporation Multilayer capacitor and method for manufacturing the same
US20120307418A1 (en) * 2011-05-31 2012-12-06 Samsung Elestro-Mechanics Co., Ltd. Multilayer ceramic capacitor
US20120327556A1 (en) * 2011-06-23 2012-12-27 Samsung Electro-Mechanics Co., Ltd. Multilayer ceramic capacitor
US20130020913A1 (en) * 2011-07-20 2013-01-24 Tdk Corporation Electronic component and method for manufacturing electronic component
US20130094118A1 (en) * 2011-10-18 2013-04-18 Samsung Electro-Mechanics Co., Ltd. Multilayered ceramic electronic component
US20140292141A1 (en) * 2013-03-26 2014-10-02 Murata Manufacturing Co., Ltd. Ceramic electronic component
US20140355176A1 (en) * 2013-05-31 2014-12-04 Samsung Electro-Mechanics Co., Ltd. Multilayer ceramic electronic component and mounting board therefor
US20150200054A1 (en) * 2014-01-10 2015-07-16 Samsung Electro-Mechanics Co., Ltd. Multilayer ceramic capacitor and board having the same mounted thereon

Cited By (47)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US11557433B2 (en) 2015-03-30 2023-01-17 Taiyo Yuden Co., Ltd. Multilayer ceramic capacitor having certain thickness ratio of external electrode to cover layer
US11004607B2 (en) 2015-03-30 2021-05-11 Taiyo Yuden Co., Ltd. Method for manufacturing multilayer ceramic capacitor
US10325726B2 (en) * 2015-07-17 2019-06-18 Murata Manufacturing Co., Ltd. Multilayer ceramic capacitor
US20170213649A1 (en) * 2016-01-26 2017-07-27 Taiyo Yuden Co., Ltd. Multi-Layer Ceramic Electronic Component, Method of Producing the Same, and Ceramic Body
US10672558B2 (en) * 2017-02-21 2020-06-02 Taiyo Yuden Co., Ltd. Multilayer ceramic capacitor
US10475579B2 (en) * 2017-03-08 2019-11-12 Taiyo Yuden Co., Ltd. Multi-layer ceramic capacitor and method of producing the same
US20190164693A1 (en) * 2017-11-30 2019-05-30 Taiyo Yuden Co., Ltd. Multi-Layer Ceramic Electronic Component and Method of Producing the Same
US10903007B2 (en) * 2017-11-30 2021-01-26 Taiyo Yuden Co., Ltd. Multi-layer ceramic electronic component and method of producing the same
US11348731B2 (en) 2017-11-30 2022-05-31 Taiyo Yuden Co., Ltd. Multi-layer ceramic electronic component and method of producing the same
US20190180940A1 (en) * 2017-12-07 2019-06-13 Taiyo Yuden Co., Ltd. Multi-Layer Ceramic Capacitor
US11367575B2 (en) 2017-12-07 2022-06-21 Taiyo Yuden Co., Ltd. Multi-layer ceramic capacitor
US10892102B2 (en) * 2017-12-07 2021-01-12 Taiyo Yuden Co., Ltd. Multi-layer ceramic capacitor
US10622148B2 (en) * 2018-01-17 2020-04-14 Taiyo Yuden Co., Ltd. Multi-layer ceramic capacitor
US12020868B2 (en) 2018-04-20 2024-06-25 Samsung Electro-Mechanics Co., Ltd. Multilayer ceramic electronic component
US11264168B2 (en) 2018-06-01 2022-03-01 Taiyo Yuden Co., Ltd. Multilayer ceramic capacitor with interposing molybdenum (Mo) ground layer
US20190378655A1 (en) * 2018-06-12 2019-12-12 Taiyo Yuden Co., Ltd. Multilayer ceramic capacitor and manufacturing method of the same
US11011312B2 (en) * 2018-06-12 2021-05-18 Taiyo Yuden Co., Ltd. Multilayer ceramic capacitor using molybdenum (Mo) ground layer and manufacturing method of the same
US11017952B2 (en) * 2018-07-17 2021-05-25 Taiyo Yuden Co., Ltd. Multi-layer ceramic electronic component
US20200027662A1 (en) * 2018-07-17 2020-01-23 Taiyo Yuden Co., Ltd. Multi-layer ceramic electronic component
US11557439B2 (en) 2018-07-17 2023-01-17 Taiyo Yuden Co., Ltd. Multi-layer ceramic electronic component
US20230197340A1 (en) * 2018-08-27 2023-06-22 Murata Manufacturing Co., Ltd. Electronic component
US11610736B2 (en) * 2018-08-27 2023-03-21 Murata Manufacturing Co., Ltd. Electronic component
US11164698B2 (en) * 2018-08-27 2021-11-02 Taiyo Yuden Co., Ltd Ceramic electronic component, manufacturing method of ceramic electronic component, and electronic component-mounting circuit board
US20210350983A1 (en) * 2018-08-27 2021-11-11 Murata Manufacturing Co., Ltd. Electronic component
US12020867B2 (en) * 2018-08-27 2024-06-25 Murata Manufacturing Co., Ltd. Electronic component
US11017946B2 (en) * 2018-09-03 2021-05-25 Samsung Electro-Mechanics Co., Ltd. Capacitor component
US10553356B1 (en) * 2018-09-03 2020-02-04 Samsung Electro-Mechanics Co., Ltd. Capacitor component
US10854387B2 (en) 2018-09-06 2020-12-01 Samsung Electro-Mechanics Co., Ltd. Capacitor component
US11101074B2 (en) * 2018-09-21 2021-08-24 Samsung Electro-Mechanics Co., Ltd. Ceramic electronic component
US11784002B2 (en) 2018-09-21 2023-10-10 Samsung Electro-Mechanics Co., Ltd. Ceramic electronic component
US20200098523A1 (en) * 2018-09-21 2020-03-26 Samsung Electro-Mechanics Co., Ltd. Ceramic electronic component
US10586652B1 (en) * 2018-10-02 2020-03-10 Samsung Electro-Mechanics Co., Ltd. Multilayer ceramic capacitor
US11094466B2 (en) * 2018-12-12 2021-08-17 Samsung Electro-Mechanics Co., Ltd. Multi-layered ceramic electronic component
US11817259B2 (en) 2018-12-12 2023-11-14 Samsung Electro-Mechanics Co., Ltd. Multi-layered ceramic electronic component
US20220351910A1 (en) * 2019-07-15 2022-11-03 Samsung Electro-Mechanics Co., Ltd. Multilayered capacitor and board having the same mounted thereon
US11495410B2 (en) * 2019-07-15 2022-11-08 Samsung Electro-Mechanics Co., Ltd. Multilayered capacitor and board having the same mounted thereon
US11869723B2 (en) * 2019-07-15 2024-01-09 Samsung Electro-Mechanics Co., Ltd. Multilayered capacitor and board having the same mounted thereon
US20210020375A1 (en) * 2019-07-15 2021-01-21 Samsung Electro-Mechanics Co., Ltd. Multilayered capacitor and board having the same mounted thereon
US11177072B2 (en) * 2019-08-16 2021-11-16 Samsung Electro-Mechanics Co., Ltd. Multilayer capacitor and board having the same mounted thereon
US11682528B2 (en) 2019-08-16 2023-06-20 Samsung Electro-Mechanics Co., Ltd. Multilayer capacitor and board having the same mounted thereon
US11282646B2 (en) * 2019-09-02 2022-03-22 Samsung Electro-Mechanics Co., Ltd. Multilayer ceramic electronic component having effective coverage of external electrode
CN112530701A (en) * 2019-09-18 2021-03-19 三星电机株式会社 Multilayer electronic component
US11393634B2 (en) * 2019-09-18 2022-07-19 Samsung Electro-Mechanics Co., Ltd. Multilayer electronic component
US20230076805A1 (en) * 2020-03-24 2023-03-09 Keseco Co., Ltd Power reduction device based on dielectric composite
US20220406525A1 (en) * 2021-06-16 2022-12-22 Murata Manufacturing Co., Ltd. Multilayer ceramic capacitor
US12073997B2 (en) * 2021-06-16 2024-08-27 Murata Manufacturing Co., Ltd. Multilayer ceramic capacitor
US20230101380A1 (en) * 2021-09-27 2023-03-30 Murata Manufacturing Co., Ltd. Multilayer ceramic capacitor

Also Published As

Publication number Publication date
US20190080848A1 (en) 2019-03-14
CN106024380A (en) 2016-10-12
CN106024380B (en) 2018-11-16
PH12016000120B1 (en) 2017-10-09
KR101876621B1 (en) 2018-07-09
US10515764B2 (en) 2019-12-24
JP2016181597A (en) 2016-10-13
PH12016000120A1 (en) 2017-10-09
KR20160114522A (en) 2016-10-05

Similar Documents

Publication Publication Date Title
US10515764B2 (en) Multilayer ceramic capacitor having a tuned effective volume
US11557433B2 (en) Multilayer ceramic capacitor having certain thickness ratio of external electrode to cover layer
US20160293332A1 (en) Multilayer ceramic capacitor
KR101730813B1 (en) Multilayer ceramic capacitor
JP7348890B2 (en) Ceramic electronic components and their manufacturing method
US10522291B2 (en) Multilayer ceramic capacitor and manufacturing method of multilayer ceramic capacitor
US10096425B2 (en) Multilayer ceramic capacitor having dielectric layers containing ceramic grains constituted by primarily BaTiO3 and additionally Mo, Mn, R, and V/W
US10242801B2 (en) Multilayer ceramic capacitor and manufacturing method of multilayer ceramic capacitor
CN107680805B (en) Multilayer ceramic capacitor
TW201908268A (en) Multilayer ceramic capacitor and manufacturing method thereof
JP2019201166A (en) Multilayer ceramic capacitor and manufacturing method thereof
JP6376992B2 (en) Multilayer ceramic capacitor
US20170345568A1 (en) Multilayer ceramic capacitor
JP6436921B2 (en) Multilayer ceramic capacitor
US10943734B2 (en) Multilayer ceramic capacitor and manufacturing method of the same
JP2022188286A (en) Multilayer ceramic capacitor and manufacturing method of them
US11557432B2 (en) Ceramic electronic device, circuit substrate and manufacturing method of ceramic electronic device
JP6847895B2 (en) Multilayer ceramic capacitors
JP7054585B2 (en) Multilayer ceramic capacitors
JP7297117B2 (en) Multilayer ceramic capacitor
US20240212938A1 (en) Multilayer ceramic electronic component and method for manufacturing multilayer ceramic electronic component

Legal Events

Date Code Title Description
AS Assignment

Owner name: TAIYO YUDEN CO., LTD., JAPAN

Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNORS:MIZUNO, KOTARO;KONISHI, YUKIHIRO;KITAMURA, SHOHEI;AND OTHERS;SIGNING DATES FROM 20160324 TO 20160329;REEL/FRAME:038187/0906

STPP Information on status: patent application and granting procedure in general

Free format text: NON FINAL ACTION MAILED

STCB Information on status: application discontinuation

Free format text: ABANDONED -- FAILURE TO RESPOND TO AN OFFICE ACTION