US20160254147A1 - Compound semiconductor structure - Google Patents

Compound semiconductor structure Download PDF

Info

Publication number
US20160254147A1
US20160254147A1 US15/149,913 US201615149913A US2016254147A1 US 20160254147 A1 US20160254147 A1 US 20160254147A1 US 201615149913 A US201615149913 A US 201615149913A US 2016254147 A1 US2016254147 A1 US 2016254147A1
Authority
US
United States
Prior art keywords
crystalline
semiconductor material
opening
interlayer
substrate
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Abandoned
Application number
US15/149,913
Inventor
Stefan Abel
Lukas Czornomaz
Jean Fompeyrine
Mario El Kazzi
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
Alsephina Innovations Inc
Original Assignee
GlobalFoundries Inc
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by GlobalFoundries Inc filed Critical GlobalFoundries Inc
Priority to US15/149,913 priority Critical patent/US20160254147A1/en
Assigned to GLOBALFOUNDRIES INC. reassignment GLOBALFOUNDRIES INC. ASSIGNMENT OF ASSIGNORS INTEREST (SEE DOCUMENT FOR DETAILS). Assignors: EL KAZZI, MARIO, ABEL, STEFAN, CZORNOMAZ, LUKAS, FOMPEYRINE, JEAN
Publication of US20160254147A1 publication Critical patent/US20160254147A1/en
Assigned to ALSEPHINA INNOVATIONS INC. reassignment ALSEPHINA INNOVATIONS INC. ASSIGNMENT OF ASSIGNORS INTEREST (SEE DOCUMENT FOR DETAILS). Assignors: GLOBALFOUNDRIES INC.
Abandoned legal-status Critical Current

Links

Images

Classifications

    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/02Manufacture or treatment of semiconductor devices or of parts thereof
    • H01L21/02104Forming layers
    • H01L21/02365Forming inorganic semiconducting materials on a substrate
    • H01L21/02436Intermediate layers between substrates and deposited layers
    • H01L21/02439Materials
    • H01L21/02469Group 12/16 materials
    • H01L21/02472Oxides
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/02Manufacture or treatment of semiconductor devices or of parts thereof
    • H01L21/02104Forming layers
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/02Manufacture or treatment of semiconductor devices or of parts thereof
    • H01L21/02104Forming layers
    • H01L21/02365Forming inorganic semiconducting materials on a substrate
    • H01L21/02367Substrates
    • H01L21/0237Materials
    • H01L21/02373Group 14 semiconducting materials
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/02Manufacture or treatment of semiconductor devices or of parts thereof
    • H01L21/02104Forming layers
    • H01L21/02365Forming inorganic semiconducting materials on a substrate
    • H01L21/02367Substrates
    • H01L21/0237Materials
    • H01L21/02373Group 14 semiconducting materials
    • H01L21/02381Silicon, silicon germanium, germanium
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/02Manufacture or treatment of semiconductor devices or of parts thereof
    • H01L21/02104Forming layers
    • H01L21/02365Forming inorganic semiconducting materials on a substrate
    • H01L21/02436Intermediate layers between substrates and deposited layers
    • H01L21/02439Materials
    • H01L21/02488Insulating materials
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/02Manufacture or treatment of semiconductor devices or of parts thereof
    • H01L21/02104Forming layers
    • H01L21/02365Forming inorganic semiconducting materials on a substrate
    • H01L21/02518Deposited layers
    • H01L21/02521Materials
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/02Manufacture or treatment of semiconductor devices or of parts thereof
    • H01L21/02104Forming layers
    • H01L21/02365Forming inorganic semiconducting materials on a substrate
    • H01L21/02518Deposited layers
    • H01L21/02521Materials
    • H01L21/02538Group 13/15 materials
    • H01L21/02546Arsenides
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/02Manufacture or treatment of semiconductor devices or of parts thereof
    • H01L21/02104Forming layers
    • H01L21/02365Forming inorganic semiconducting materials on a substrate
    • H01L21/02612Formation types
    • H01L21/02617Deposition types
    • H01L21/0262Reduction or decomposition of gaseous compounds, e.g. CVD
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/02Manufacture or treatment of semiconductor devices or of parts thereof
    • H01L21/02104Forming layers
    • H01L21/02365Forming inorganic semiconducting materials on a substrate
    • H01L21/02612Formation types
    • H01L21/02617Deposition types
    • H01L21/02636Selective deposition, e.g. simultaneous growth of mono- and non-monocrystalline semiconductor materials
    • H01L21/02639Preparation of substrate for selective deposition
    • H01L21/02642Mask materials other than SiO2 or SiN
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/02Manufacture or treatment of semiconductor devices or of parts thereof
    • H01L21/02104Forming layers
    • H01L21/02365Forming inorganic semiconducting materials on a substrate
    • H01L21/02656Special treatments
    • H01L21/02664Aftertreatments
    • H01L21/02667Crystallisation or recrystallisation of non-monocrystalline semiconductor materials, e.g. regrowth
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/70Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
    • H01L21/77Manufacture or treatment of devices consisting of a plurality of solid state components or integrated circuits formed in, or on, a common substrate
    • H01L21/78Manufacture or treatment of devices consisting of a plurality of solid state components or integrated circuits formed in, or on, a common substrate with subsequent division of the substrate into plural individual devices
    • H01L21/82Manufacture or treatment of devices consisting of a plurality of solid state components or integrated circuits formed in, or on, a common substrate with subsequent division of the substrate into plural individual devices to produce devices, e.g. integrated circuits, each consisting of a plurality of components
    • H01L21/8258Manufacture or treatment of devices consisting of a plurality of solid state components or integrated circuits formed in, or on, a common substrate with subsequent division of the substrate into plural individual devices to produce devices, e.g. integrated circuits, each consisting of a plurality of components the substrate being a semiconductor, using a combination of technologies covered by H01L21/8206, H01L21/8213, H01L21/822, H01L21/8252, H01L21/8254 or H01L21/8256
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L29/00Semiconductor devices specially adapted for rectifying, amplifying, oscillating or switching and having potential barriers; Capacitors or resistors having potential barriers, e.g. a PN-junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof ; Multistep manufacturing processes therefor
    • H01L29/02Semiconductor bodies ; Multistep manufacturing processes therefor
    • H01L29/06Semiconductor bodies ; Multistep manufacturing processes therefor characterised by their shape; characterised by the shapes, relative sizes, or dispositions of the semiconductor regions ; characterised by the concentration or distribution of impurities within semiconductor regions
    • H01L29/0684Semiconductor bodies ; Multistep manufacturing processes therefor characterised by their shape; characterised by the shapes, relative sizes, or dispositions of the semiconductor regions ; characterised by the concentration or distribution of impurities within semiconductor regions characterised by the shape, relative sizes or dispositions of the semiconductor regions or junctions between the regions
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L29/00Semiconductor devices specially adapted for rectifying, amplifying, oscillating or switching and having potential barriers; Capacitors or resistors having potential barriers, e.g. a PN-junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof ; Multistep manufacturing processes therefor
    • H01L29/02Semiconductor bodies ; Multistep manufacturing processes therefor
    • H01L29/12Semiconductor bodies ; Multistep manufacturing processes therefor characterised by the materials of which they are formed
    • H01L29/16Semiconductor bodies ; Multistep manufacturing processes therefor characterised by the materials of which they are formed including, apart from doping materials or other impurities, only elements of Group IV of the Periodic Table
    • H01L29/161Semiconductor bodies ; Multistep manufacturing processes therefor characterised by the materials of which they are formed including, apart from doping materials or other impurities, only elements of Group IV of the Periodic Table including two or more of the elements provided for in group H01L29/16, e.g. alloys
    • H01L29/165Semiconductor bodies ; Multistep manufacturing processes therefor characterised by the materials of which they are formed including, apart from doping materials or other impurities, only elements of Group IV of the Periodic Table including two or more of the elements provided for in group H01L29/16, e.g. alloys in different semiconductor regions, e.g. heterojunctions
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L29/00Semiconductor devices specially adapted for rectifying, amplifying, oscillating or switching and having potential barriers; Capacitors or resistors having potential barriers, e.g. a PN-junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof ; Multistep manufacturing processes therefor
    • H01L29/02Semiconductor bodies ; Multistep manufacturing processes therefor
    • H01L29/12Semiconductor bodies ; Multistep manufacturing processes therefor characterised by the materials of which they are formed
    • H01L29/26Semiconductor bodies ; Multistep manufacturing processes therefor characterised by the materials of which they are formed including, apart from doping materials or other impurities, elements provided for in two or more of the groups H01L29/16, H01L29/18, H01L29/20, H01L29/22, H01L29/24, e.g. alloys
    • H01L29/267Semiconductor bodies ; Multistep manufacturing processes therefor characterised by the materials of which they are formed including, apart from doping materials or other impurities, elements provided for in two or more of the groups H01L29/16, H01L29/18, H01L29/20, H01L29/22, H01L29/24, e.g. alloys in different semiconductor regions, e.g. heterojunctions

Definitions

  • This disclosure relates to a semiconductor structure, and more particularly to a semiconductor structure including crystalline compound semiconductor material grown on a crystalline semiconductor substrate wherein the compound semiconductor material and the substrate semiconductor material are lattice mismatched. This disclosure also provides a method of fabricating such a semiconductor structure.
  • Silicon is the basic material for present solid-state electronics, and processing techniques have been evolved for decennials. Hence, most electronic integrated circuit devices are based on silicon. However, the relatively low charge carrier mobility and its indirect band gap are disadvantages and limit the use of silicon in particular in opto-electronic applications.
  • a monolithic integration of compound semiconductors on silicon wafers is desirable and has extensively been investigated in the past.
  • a structural mismatch between diamond-like structures and zincblende structures may occur. It is an overall goal to achieve high crystalline quality over various monolithic layers for compound semiconductor on a foreign substrate such as silicon.
  • a crystalline silicon substrate is provided with a perovskite stack comprising perovskite oxide materials.
  • a crystalline material having a lattice mismatch with the substrate material is deposited.
  • a strain relaxation occurs which reduces defects in the top compound material.
  • Aspect ratio trapping approach refers to a technique where crystalline defects are terminated at non-crystalline, for example, dielectric sidewalls.
  • U.S. Pat. No. 8,173,551 B2 discloses a method where a silicon substrate is covered with a dielectric layer defining trenches through to the substrate material. In the trenches, epitaxial films of a compound material are deposited wherein particular geometries of the growth front are realized. The aspect ratio of the trenches needs to be large enough to terminate the defects that nucleate at the silicon-compound interface so that higher parts of the crystalline compound show a low crystalline defect density.
  • Some approaches of the ART technique teach the use of Germanium microcrystals grown in silicon oxide trenches on a silicon substrate with a gallium arsenide film on top.
  • Embodiments of the present invention include semiconductor structure, a wafer structure comprising the semiconductor structure, and a method for fabricating the semiconductor structure.
  • a semiconductor structure comprises a substrate, a dielectric layer, a second crystalline semiconductor material, and a crystalline interlayer.
  • the substrate comprises a first crystalline semiconductor material.
  • the dielectric layer is located above the substrate and defines an open.
  • the second crystalline semiconductor material at least partially fills the opening.
  • the crystalline interlayer is between the substrate and the second crystalline semiconductor material.
  • the first crystalline semiconductor material and the second crystalline semiconductor material are lattice mismatched.
  • the crystalline interlayer comprises an oxygen compound.
  • FIG. 1 shows a schematic diagram of a first embodiment of a semiconductor structure.
  • FIG. 2 shows a schematic diagram of a semiconductor wafer including embodiments of the semiconductor structure.
  • FIG. 3 shows a schematic diagram of a second embodiment of a semiconductor structure.
  • FIG. 4 shows a flow chart of method steps involved in a method for fabricating a semiconductor structure.
  • Silicon is the basic material for present solid-state electronics, and processing techniques have been evolved for decennials. Hence, most electronic integrated circuit devices are based on silicon. However, the relatively low charge carrier mobility and its indirect band gap are disadvantages and limit the use of silicon in particular in opto-electronic applications. It would be advantageous to combine more suitable semiconductor materials, such as III-V or IV-IV compound semiconductors, with silicon-based electronics on common silicon substrates.
  • the semiconductor material is in particular suitable for implementing further devices.
  • Other aspects relate to improved methods for fabricating such a semiconductor structure.
  • an embodiment of a first aspect of the invention relates to a semiconductor structure comprising a substrate, a dielectric layer, a second crystalline semiconductor material, and a crystalline interlayer.
  • the substrate comprises a first crystalline semiconductor material.
  • the dielectric layer is above the substrate defining an opening.
  • the second crystalline semiconductor material at least partially fills the opening.
  • the crystalline interlayer is between the substrate and the second crystalline semiconductor material.
  • the first crystalline semiconductor material and the second crystalline semiconductor material are lattice-mismatched.
  • the crystalline interlayer comprises an oxygen compound.
  • the semiconductor structure may comprise two different types of crystalline semiconductor materials and provides a crystalline system suitable for further processing, for example, for realizing electronic devices.
  • Some problems incurring with lattice-mismatched semiconducting materials are overcome by having the crystalline interlayer that comprises an oxygen compound.
  • oxides can be used as crystalline interlayer materials.
  • developing defects at the interface between the first and second crystalline semiconductor material are directed towards the opening defining sidewalls in the dielectric layer.
  • a specific growth of the second crystalline semiconductor material in the opening occurs.
  • the specific growth that may proceed through island formation in a Volmer-Weber growth mode leads to less defects and a propagation of the defects only close to the bottom of the opening.
  • the structural relationship between the oxide layer and the compound semiconductor layer might also favor the reduction of interfacial defects when compared to group IV and III-V.
  • the crystalline interlayer may comprise several functional layers.
  • the crystalline interlayer may include a stack of layers.
  • Embodiments of the semiconductor structure include a crystalline material of a first semiconductor material acting as a substrate with a foreign semiconductor material for forming active components.
  • the proposed semiconductor structure shows low defect densities preferably below 10 7 /cm 2 .
  • the dielectric layer covers the substrate at least partially.
  • the dielectric layer is placed where the openings are defined.
  • the crystalline interlayer covers at least partially the substrate where the openings are defined.
  • Embodiments of the semiconductor structure comprise a crystalline interlayer that is a crystalline oxide layer.
  • the crystalline oxide layer enhances the epitaxial growth of the second semiconductor material through islands in a Volmer-Weber growth mode because of its poor wettability. Structural defect densities then occur where the islands coalesce with each other, and the defect density decreases with the thickness or height of the second semiconductor material in the opening.
  • the semiconductor structure may have an opening that comprises sidewalls and a bottom, wherein the bottom corresponds to a surface of the substrate.
  • the bottom is then covered with the crystalline interlayer material comprising an oxygen compound.
  • the opening may be a trench. Further, a plurality of trenches or openings can be provided so that crystalline regions are produced where a foreign semiconductor material, as for example a compound semiconductor material, is placed above a conventional semiconductor substrate.
  • a foreign semiconductor material as for example a compound semiconductor material
  • the sidewalls of the openings are non-crystalline.
  • an amorphous material can be used.
  • an aspect ratio of the depth to the width of the opening is at least one. In preferred embodiments, the aspect ratio is at least two and in particularly preferred embodiments, the aspect ratio is larger than three.
  • the density of crystalline defects propagating from the bottom of the opening upwards decreases. The defects decrease in the growth direction of the second semiconductor material as defects may terminate at the sidewalls and are directed in a lateral direction with respect to the growth direction.
  • the crystalline interlayer is a diffusion barrier layer.
  • certain crystalline oxides function as diffusion barrier layers in addition to enhancing the nucleation of islands when growing the second semiconductor material.
  • the crystalline interlayer has metallic conductivity.
  • the semiconductor structure may comprise crystalline interlayers that are ferroelectric.
  • the crystalline interlayer can include several layers or a stack forming the crystalline interlayer.
  • the crystalline interlayer may include a metallic component, an insulating component, a ferroelectric component, a piezoelectric component, and/or a ferromagnetic component.
  • the interlayer can be a multilayer structure. One can contemplate of other functional properties of the crystalline interlayer.
  • the crystalline interlayer may separate neighboring trenches or openings on a common the substrate electrically, i.e., the crystalline interlayer includes an insulating (sub-) layer. Further, the crystalline interlayer may prevent substrate material from diffusing into the eventually grown second crystalline semiconductor material, i.e., the crystalline interlayer includes a diffusion barrier (sub-) layer.
  • the crystalline interlayer may prevent substrate material from diffusing into the eventually grown second crystalline semiconductor material, i.e., the crystalline interlayer includes a diffusion barrier (sub-) layer.
  • the substrate comprises a first crystalline semiconductor material including a silicon substrate oriented along the (001) direction.
  • a wafer structure comprising a plurality of semiconductor structures as mentioned before is proposed.
  • a wafer can comprise a plurality of trenches which are overgrown with compound semiconductor material wherein the interface between the wafer material and the epitaxial overgrown compound material is at least partially given by a crystalline oxide material.
  • a method for fabricating a semiconductor structure comprises the steps of providing a substance, defining an opening, forming a crystalline interlayer, and growing a second crystalline semiconductor material.
  • the substrate provided includes a first crystalline semiconductor material.
  • the opening is definite in a dielectric layer above the substrate and the opening has a bottom.
  • the crystalline interlayer is formed on the substrate and at least partially covers the bottom.
  • the second crystalline semiconductor material is grown on the crystalline interlayer, thereby at least partially filling the opening.
  • the first crystalline semiconductor material and the second crystalline semiconductor material are lattice-mismatched.
  • the crystalline interlayer comprises an oxygen compound.
  • the fabricated semiconductor structure displays features and aspects as explained with respect to the embodiments of the semiconductor structure above.
  • the proposed method for fabricating a semiconductor structure can be implemented employing conventional semiconductor technologies. Also aspects of the ART technique can be employed.
  • Embodiments of the method comprise the additional step of forming the dielectric layer on the substrate.
  • the substrate may be provided in terms of a wafer, and the dielectric layer is deposited or generated through conventional techniques.
  • the method may further comprise the step of forming the dielectric layer on the crystalline interlayer.
  • the sequence of the above-mentioned method steps can be adopted accordingly.
  • an opening is defined in the dielectric layer, thereby forming sidewalls of the opening.
  • the method may also comprise providing or forming a plurality of openings in the form of trenches.
  • the step of defining the opening can be performed after forming the crystalline interlayer.
  • growing the second crystalline semiconductor material on the crystalline interlayer comprises forming islands of said second crystalline semiconductor material on the crystalline interlayer.
  • the growth of the second crystalline semiconductor material may occur according to a Volmer-Weber growth mode due to the poor wettability of the surface of the crystalline interlayer comprising oxygen.
  • the method may further comprise coalescing the islands, thereby forming an epitaxial film of the second crystalline semiconductor material.
  • the method may be adapted to form only one single island per opening or trench in the step of growing a second crystalline semiconductor material on the crystalline interlayer, e.g., the dimension of the opening can be realized accordingly. Reducing the number of islands that potentially merge decreases the number of defects due to the coalescence of islands.
  • the step of overgrowing the opening with the second crystalline semiconductor material, thereby filing the opening is performed.
  • the method may also comprise the step: after filling the opening with the second crystalline semiconductor material, planarizing overgrown second semiconductor material.
  • the method may comprise further processing the second crystalline semiconductor material for fabricating electronic or optical devices.
  • an embodiment of a semiconductor structure comprises a semiconductor substrate, an amorphous layer at least partially covering the substrate, and at least one opening formed in the amorphous layer.
  • the opening has side walls and a bottom.
  • the bottom of the opening is at least partially covered with a crystalline oxide layer.
  • a compound semiconductor material is in the opening on the crystalline oxide layer.
  • An embodiment of a method for forming this embodiment of a semiconductor structure may comprise the steps of providing a semiconductor substrate, forming an amorphous layer at least partially covering the substrate, and defining at least one opening in the amorphous layer.
  • the opening has side walls and a bottom. At least part of the bottom of the opening is covered with a crystalline oxide layer.
  • a compound semiconductor material is applied in the opening on the crystalline oxide layer.
  • the compound semiconductor material of the channel region preferably includes a III-V compound semiconductor material, a II-VI compound semiconductor material, and/or a IV-IV compound semiconductor material.
  • the compound semiconductor material is In x (Ga,Al) (1-x) As where 0 ⁇ x ⁇ 1, InP, GaP, InSb, GaSb, ZnSe, CdTe, SiC, SiGe and/or GaN.
  • InGaAs and/or GaAs has a higher carrier mobility than silicon and allows for fast semiconductor devices.
  • the compound semiconductor material is replaced by germanium (Ge).
  • Ge is strictly not a compound semiconductor, the disclosed features for a semiconductor structure and the methods may also hold for Ge-based devices.
  • Certain embodiments of the presented semiconductor structure and the method for fabricating a semiconductor structure may comprise individual or combined features, method steps, or aspects as mentioned above or below with respect to exemplary embodiments.
  • FIG. 1 shows a schematic diagram of an embodiment of a semiconductor structure 1 .
  • the general semiconductor structure 1 can be part of a semiconductor device or an integrated circuit chip.
  • the semiconductor structure 1 comprises a crystalline substrate 2 , a dielectric layer 3 with an opening 4 having sidewalls 5 , 6 and a bottom 7 .
  • the bottom 7 is covered with a crystalline interlayer 8 comprising an oxygen compound.
  • the opening 4 is filled with a second crystalline semiconductor material 9 that is lattice mismatched to the semiconductor material of the crystalline substrate 2 .
  • the crystalline substrate 2 is a crystalline semiconductor or a compound semiconductor wafer of a large diameter.
  • the wafer can be, for example, a material from group IV of the periodic table.
  • Materials of group IV include, for example, silicon, germanium, mixed silicon and germanium, mixed silicon and carbon, mixed silicon germanium and carbon, and the like.
  • the crystalline substrate 2 corresponds to a crystalline silicon wafer that is used in the semiconductor industry.
  • the crystalline substrate 2 can be a miscut silicon (001) substrate.
  • a crystalline silicon wafer in the orientation (001) may reduce dislocations and results in an improved quality of subsequently grown layers on the crystalline substrate 2 .
  • the dielectric layer 3 for example a non-crystalline amorphous material, is formed having a thickness d.
  • the dielectric layer 3 can be formed by known methods, as for example thermal oxidation, chemical vapor deposition (CVD), plasma enhanced CVD (PECVD), atomic layer deposition, chemical solution deposition, MOCVD, evaporation, sputtering, and other like deposition processes.
  • dielectric material examples include, but are not limited to, SiO 2 , Si 3 N 4 , Al 2 O 3 , AlON, Ta 2 O 5 , TiO 2 , La 2 O 3 , SrTiO 3 , LaAlO 3 , ZrO 2 , Y 2 O 3 , Gd 2 O 3 , MgO, MgNO, Hf-based materials, and combinations including multilayers thereof.
  • the dielectric layer 3 defines an opening 4 .
  • the opening 4 may be in the form of a trench having a bottom 7 and sidewalls 5 , 6 .
  • the bottom 7 of the opening 4 or trench is at least partially covered with a crystalline oxygen compound.
  • this crystalline interlayer 8 can comprise a crystalline perovskite oxide material.
  • the crystalline interlayer 8 acts as a nucleation layer, so that subsequent crystalline growth of compound material in the opening 4 , for example a trench, is enhanced.
  • the crystalline interlayer 8 acts also as a diffusion barrier between the substrate material and the second crystalline semiconductor material 9 (i.e., a potentially active compound material).
  • the crystalline interlayer 8 may comprise an alkaline earth metal titanate, as for example, barium titanate (BaTiO 3 ), strontium titanate (SrTiO 3 ), barium strontium titanate (Sr z Ba 1-z TiO 3 ), or another suitable perovskite oxide material.
  • alkaline earth metal titanate as for example, barium titanate (BaTiO 3 ), strontium titanate (SrTiO 3 ), barium strontium titanate (Sr z Ba 1-z TiO 3 ), or another suitable perovskite oxide material.
  • the crystalline interlayer 8 can include metal oxides, such as alkaline earth metal zirconates, alkaline earth metal halfnates, alkaline earth metal tantalates, alkaline earth metal ruthenates, alkaline earth metal niobates, alkaline earth metal vanadates, perovskite oxides, such as alkaline earth metal tin-based perovskites, lanthanum aluminate, lanthanum scandium oxide, and gadolinium oxide. Also, various nitrides could be used as interlayer materials, such as gallium nitride, aluminum nitrides, and boron nitride.
  • the interlayer can be conductive, as for example, strontium ruthenate.
  • the crystalline interlayer 8 preferably includes any combinations of the before-mentioned materials including multilayers thereof.
  • the crystalline interlayer 8 includes a multilayer structure or a layer stack. This allows to combine, for example, insulating properties for separating the trenches electrically from each other and providing a suitable seed or nucleation layer for the subsequent growth of the second crystalline semiconductor material 9 (i.e., the second semiconductor layer). Isolating the openings 4 (i.e., the trenches) from each other facilitates the fabrication of electronic or other devices on the same crystalline substrate 2 (i.e., a wafer).
  • BaTiO 3 having piezo- and/or ferro-electric properties is used as an interlayer material.
  • BaTiO 3 is MBE grown.
  • the opening 4 is filled with a second crystalline semiconductor material 9 (i.e., a compound material). Due to the crystalline interlayer 8 , the growth of a second crystalline semiconductor material 9 that is lattice-mismatched to the substrate material is simplified. In particular, defects due to the lattice mismatch are more or less contained to the lower region in the bottom of the opening 4 or trench.
  • a second crystalline semiconductor material 9 i.e., a compound material
  • the second crystalline semiconductor material 9 may comprise a compound semiconductor which can be selected as needed for a particular semiconductor structure from any type of IIIA and VA elements (III-V semiconductor compounds), mixed III-V compounds, group II (A or B) and VIA elements (II-VI semiconductor compounds), and mixed II-VI compounds.
  • Examples include gallium arsenide (GaAs), gallium indium arsenide (GaInAs), gallium aluminum arsenide (GaAlAs), indium phosphide (InP), cadmium sulfide (CdS), cadmium mercury telluride (CdHgTe), zinc selenide (ZnSe), zinc sulfur selenide (ZnSSe), lead selenide (PbSe), lead tenoride (PbTe), lead sulfide selenide (PbSSe), and the like.
  • the crystalline material in the openings 4 or trenches can also comprise other semiconductor materials, metals, or non-metal materials which are used in the formation of semiconductor structures, devices, and/or integrated circuits.
  • the width w of the opening 4 is preferably smaller than the depth d of the opening 4 or trench or the height of the second crystalline semiconductor material 9 . Due to the lattice mismatch at the interface when epitaxially growing the second crystalline semiconductor material 9 , i.e., the compound material, on the crystalline interlayer 8 , or a crystalline oxide interlayer, show crystalline defects. However, those defects occur only at the bottom 7 and stop at the opening walls 5 , 6 , or trench walls, in the amorphous material of the dielectric layer 3 .
  • the semiconductor structure 1 shown in FIG. 1 , can be further processed for grating active electronic components in the second crystalline semiconductor material 9 , i.e., the compound material.
  • FIG. 2 shows a schematic diagram of a semiconductor wafer 100 including a plurality of semiconductor structures similar to the one shown in FIG. 1 .
  • FIG. 3 shows a schematic diagram of a second embodiment of such a semiconductor structure 10 which is highlighted as an insert in FIG. 2 .
  • FIG. 2 shows a semiconductor wafer 100 , as for example, a conventional 300 mm crystalline substrate 2 , i.e., a silicon wafer, as a substrate.
  • the crystalline substrate 2 i.e., a substrate material, is covered with a crystalline interlayer 8 , i.e., a crystalline oxygen compound, as for example, barium titanate.
  • the silicon substrate is, for example, a Si (001) substrate.
  • a barium titanate film is epitaxially deposited onto the substrate surface 2 A, and the film may range between 5 and 20 nm, for example.
  • the semiconductor wafer 100 i.e., a wafer structure, comprises an amorphous dielectric layer, for example, a silica (SiO 2 ) layer that can be deposited by chemical vapor deposition (CVD) or another deposition technique.
  • CVD chemical vapor deposition
  • Other methods for forming, for example, amorphous oxide layers on the crystalline interlayer 8 can be contemplated.
  • the dielectric layer 3 i.e., an amorphous layer, comprises openings 4 or trenches having a high aspect ratio, i.e., the depths of the respective opening 4 or trench is larger than its width.
  • the openings 4 or trenches are filled with a compound material, as for example, a gallium arsenide compound.
  • the openings 4 (see FIG. 3 ) or trenches are patterned by any appropriate technique, as for example, by forming a mask, such as a photoresist mask, over the crystalline substrate 2 , the crystalline interlayer 8 , and a dielectric layer 3 .
  • the mask can be patterned to expose at least a portion of the dielectric layer 3 .
  • the exposed portion of the dielectric layer 3 is removed, for example, by reactive ion etching to define the openings 4 or trenches.
  • the trench then reaches to the surface of the crystalline interlayer 8 .
  • the opening 4 or trench comprises sidewalls 5 , 6 and a bottom 7 that corresponds to the crystalline oxide compound as a crystalline interlayer 8 .
  • the crystalline interlayer 8 is, for example, barium titanate having a perovskite structure.
  • the second crystalline semiconductor material 9 i.e., a compound semiconductor material, filling the openings 4 or trenches can be formed by selective epitaxial growth in any suitable deposition system.
  • metal organic chemical vapor deposition (MOCVD), atmospheric pressure CVD, low or reduced pressure CVD, ultra-high vacuum CVD, molecular beam epitaxy (MBE), or atomic layer deposition (ALD) techniques can be employed.
  • An epitaxial overgrowth of the openings 4 or trenches may occur as indicated in FIG. 2 for the semiconductor structures 11 , 12 .
  • An optional step of planarizing the overgrown compound material can be performed.
  • FIG. 4 shows an exemplary flowchart of method steps that are involved in fabricating a semiconductor structure 10 .
  • the silicon substrate in its (001) orientation is provided in a first step S 1 .
  • a perovskite material such as barium titanate
  • a perovskite material is epitaxially grown as an interlayer in step S 2 .
  • perovskite-type barium titanate can be grown by molecular bean epitaxy with radio frequency sputtering in a very controlled fashion.
  • the thickness of the interlayer is, for example, between 1 and 100 nm, preferable between 5 and 20 nm.
  • the barium titanate retains the crystalline structure and shows piezo- and ferroelectric properties.
  • This dielectric layer 3 can have a thickness between 1 and 500 nm.
  • the thickness is about 200 nm.
  • the dielectric layer is formed by a method known in the art, e.g., plasma-enhanced chemical vapor deposition in step S 3 .
  • the openings 4 or trenches are patterned into the dielectric layer 3 , i.e., an amorphous layer, in step S 4 .
  • the trenches have a high aspect ratio, i.e., d>w.
  • the second crystalline semiconductor material 9 is grown in step S 5 , i.e., the opening 4 or trench is filled with a second crystalline semiconductor material 9 , i.e., a epitaxially grown compound material, such as gallium arsenide.
  • the second crystalline semiconductor material 9 i.e., a gallium arsenide material, nucleates as islands on the crystalline interlayer 8 , i.e., a perovskite material, at the bottom of the trench, i.e., at the surface 7 A, islands of gallium arsenide grow in a Volmer-Weber mode and coalesce to a film.
  • the crystalline interlayer i.e., a perovskite layer or interlayer, acts as an additional trapping layer for crystal defects due to lattice mismatches as well as a diffusion barrier between the crystalline substrate 2 , i.e., a silicon material, and the second crystalline semiconductor material 9 , i.e., an active compound material, in the opening 4 or trench.
  • the epitaxial growth of the gallium arsenide or any other compound material is, for example, done by CVD with an RF heating.
  • the crystalline defects such as threading dislocation, stacking false twin boundaries, and anti-boundaries are substantially eliminated to the upper portion of the material in the opening 4 or trench.
  • a clean and high-quality crystalline material is obtained that can be further processed for fabricating, for example, photonic or electronic devices. This is indicated in FIG. 3 as box 13 .
  • the disclosed semiconductor structures can be part of a semiconductor chip.
  • the resulting integrated circuit chips can be distributed by the fabricator in raw wafer form (that is, as a single wafer that has multiple unpackaged chips), as a bare die, or in a packaged form.
  • the chip is mounted in a single chip package (such as a plastic carrier, with leads that are affixed to a motherboard or other higher level carrier) or in a multichip package (such as a ceramic carrier that has either or both surface interconnections or buried interconnections).
  • the chip is then integrated with other chips, discrete circuit elements, and/or other signal processing devices as part of either an intermediate product, such as a motherboard, or an end product.
  • the end product can be any product that includes integrated circuit chips, ranging from toys and other low-end applications to advanced computer products having a display, a keyboard or other input device, and a central processor.

Landscapes

  • Engineering & Computer Science (AREA)
  • Microelectronics & Electronic Packaging (AREA)
  • Power Engineering (AREA)
  • Physics & Mathematics (AREA)
  • Condensed Matter Physics & Semiconductors (AREA)
  • General Physics & Mathematics (AREA)
  • Computer Hardware Design (AREA)
  • Manufacturing & Machinery (AREA)
  • Chemical & Material Sciences (AREA)
  • Materials Engineering (AREA)
  • Ceramic Engineering (AREA)
  • Crystallography & Structural Chemistry (AREA)
  • Recrystallisation Techniques (AREA)
  • Semiconductor Memories (AREA)

Abstract

A method for fabricating semiconductor structure comprises the steps of providing a substrate including a first crystalline semiconductor material, patterning an opening in a dielectric layer above the substrate, the opening having a bottom, forming a crystalline interlayer on the substrate at least partially covering the bottom, and growing a second crystalline semiconductor material on the crystalline interlayer thereby at least partially filling the opening. The crystalline semiconductor materials are lattice mismatched, and the crystalline interlayer comprises an oxygen compound.

Description

    CROSS-REFERENCE TO RELATED PATENT APPLICATION(S)
  • The present application is a divisional application of U.S. Ser. No. 14/467,660 filed Aug. 25, 2014. U.S. patent application Ser. No. 14/467,660 claims priority to United Kingdom Application No. 1315208.7, filed Aug. 27, 2013, the entire contents of which are incorporated herein by reference.
  • BACKGROUND OF THE INVENTION
  • This disclosure relates to a semiconductor structure, and more particularly to a semiconductor structure including crystalline compound semiconductor material grown on a crystalline semiconductor substrate wherein the compound semiconductor material and the substrate semiconductor material are lattice mismatched. This disclosure also provides a method of fabricating such a semiconductor structure.
  • Silicon is the basic material for present solid-state electronics, and processing techniques have been evolved for decennials. Hence, most electronic integrated circuit devices are based on silicon. However, the relatively low charge carrier mobility and its indirect band gap are disadvantages and limit the use of silicon in particular in opto-electronic applications.
  • A monolithic integration of compound semiconductors on silicon wafers is desirable and has extensively been investigated in the past. Several problems need to be overcome when compound semiconductors and conventional silicon technologies are to be combined. First, there is a large lattice mismatch between a crystalline silicon substrate and compound semiconductor crystals. Further, there is a thermal expansion coefficient mismatch between the (silicon) wafer material and the active compound semiconductor material. Additionally, a structural mismatch between diamond-like structures and zincblende structures may occur. It is an overall goal to achieve high crystalline quality over various monolithic layers for compound semiconductor on a foreign substrate such as silicon.
  • In an effort to achieve high crystalline quality in crystalline material layers that show a lattice mismatch, several methods have been developed. For example, direct epitaxy of blanket layers allow for a gradual transition from one lattice parameter to the next. However, relatively thick transition layers are needed to reduce the defect density considerably.
  • In US 2002/0153524 A1, a crystalline silicon substrate is provided with a perovskite stack comprising perovskite oxide materials. On the top of the stack, a crystalline material having a lattice mismatch with the substrate material is deposited. At the interface between the perovskite stack and the substrate, a strain relaxation occurs which reduces defects in the top compound material.
  • Other techniques to combine compound semiconductor materials with conventional silicon wafers include bonding techniques. In direct wafer bonding, a compound hetero structure is fabricated on a donor wafer wherein the donor wafer material is eliminated after bonding with the conventional silicon wafer. This makes the bonding technology relatively expensive. Further, bonding is limited to the size of costly compound substrate wafers.
  • Another approach for combining lattice-mismatched materials, such as compound semiconductors with silicon substrates, is the aspect ratio trapping approach. Aspect ratio trapping (ART) refers to a technique where crystalline defects are terminated at non-crystalline, for example, dielectric sidewalls. U.S. Pat. No. 8,173,551 B2 discloses a method where a silicon substrate is covered with a dielectric layer defining trenches through to the substrate material. In the trenches, epitaxial films of a compound material are deposited wherein particular geometries of the growth front are realized. The aspect ratio of the trenches needs to be large enough to terminate the defects that nucleate at the silicon-compound interface so that higher parts of the crystalline compound show a low crystalline defect density. Some approaches of the ART technique teach the use of Germanium microcrystals grown in silicon oxide trenches on a silicon substrate with a gallium arsenide film on top.
  • SUMMARY
  • Embodiments of the present invention include semiconductor structure, a wafer structure comprising the semiconductor structure, and a method for fabricating the semiconductor structure. A semiconductor structure comprises a substrate, a dielectric layer, a second crystalline semiconductor material, and a crystalline interlayer. The substrate comprises a first crystalline semiconductor material. The dielectric layer is located above the substrate and defines an open. The second crystalline semiconductor material at least partially fills the opening. The crystalline interlayer is between the substrate and the second crystalline semiconductor material. The first crystalline semiconductor material and the second crystalline semiconductor material are lattice mismatched. The crystalline interlayer comprises an oxygen compound.
  • BRIEF DESCRIPTION OF THE DRAWINGS
  • FIG. 1 shows a schematic diagram of a first embodiment of a semiconductor structure.
  • FIG. 2 shows a schematic diagram of a semiconductor wafer including embodiments of the semiconductor structure.
  • FIG. 3 shows a schematic diagram of a second embodiment of a semiconductor structure.
  • FIG. 4 shows a flow chart of method steps involved in a method for fabricating a semiconductor structure.
  • DETAILED DESCRIPTION
  • Silicon is the basic material for present solid-state electronics, and processing techniques have been evolved for decennials. Hence, most electronic integrated circuit devices are based on silicon. However, the relatively low charge carrier mobility and its indirect band gap are disadvantages and limit the use of silicon in particular in opto-electronic applications. It would be advantageous to combine more suitable semiconductor materials, such as III-V or IV-IV compound semiconductors, with silicon-based electronics on common silicon substrates.
  • It is, therefore, desirable to provide improved devices comprising lattice mismatched crystalline semiconductor materials and methods for fabricating such.
  • It is an aspect of the present disclosure to provide improved semiconductor structures based on a crystalline semiconductor material grown on a crystalline semiconductor substrate wherein the semiconductor material and the substrate semiconductor material have a lattice mismatch. The semiconductor material is in particular suitable for implementing further devices. Other aspects relate to improved methods for fabricating such a semiconductor structure.
  • Accordingly, an embodiment of a first aspect of the invention relates to a semiconductor structure comprising a substrate, a dielectric layer, a second crystalline semiconductor material, and a crystalline interlayer. The substrate comprises a first crystalline semiconductor material. The dielectric layer is above the substrate defining an opening. The second crystalline semiconductor material at least partially fills the opening. The crystalline interlayer is between the substrate and the second crystalline semiconductor material. The first crystalline semiconductor material and the second crystalline semiconductor material are lattice-mismatched. The crystalline interlayer comprises an oxygen compound.
  • The semiconductor structure may comprise two different types of crystalline semiconductor materials and provides a crystalline system suitable for further processing, for example, for realizing electronic devices. Some problems incurring with lattice-mismatched semiconducting materials are overcome by having the crystalline interlayer that comprises an oxygen compound. For example, oxides can be used as crystalline interlayer materials.
  • Typically, developing defects at the interface between the first and second crystalline semiconductor material are directed towards the opening defining sidewalls in the dielectric layer. By providing oxygen-comprising interlayers at the bottom of the opening, a specific growth of the second crystalline semiconductor material in the opening occurs. The specific growth that may proceed through island formation in a Volmer-Weber growth mode leads to less defects and a propagation of the defects only close to the bottom of the opening. The structural relationship between the oxide layer and the compound semiconductor layer might also favor the reduction of interfacial defects when compared to group IV and III-V.
  • The crystalline interlayer may comprise several functional layers. For example, the crystalline interlayer may include a stack of layers.
  • Embodiments of the semiconductor structure include a crystalline material of a first semiconductor material acting as a substrate with a foreign semiconductor material for forming active components. The proposed semiconductor structure shows low defect densities preferably below 107/cm2.
  • In embodiments of the semiconductor structure, the dielectric layer covers the substrate at least partially. For example, the dielectric layer is placed where the openings are defined. Similarly, the crystalline interlayer covers at least partially the substrate where the openings are defined. Hence, in the opening, an epitaxial growth of the second crystalline semiconductor material is performed.
  • Embodiments of the semiconductor structure comprise a crystalline interlayer that is a crystalline oxide layer. The crystalline oxide layer enhances the epitaxial growth of the second semiconductor material through islands in a Volmer-Weber growth mode because of its poor wettability. Structural defect densities then occur where the islands coalesce with each other, and the defect density decreases with the thickness or height of the second semiconductor material in the opening.
  • For example, the semiconductor structure may have an opening that comprises sidewalls and a bottom, wherein the bottom corresponds to a surface of the substrate. Preferably, the bottom is then covered with the crystalline interlayer material comprising an oxygen compound.
  • The opening may be a trench. Further, a plurality of trenches or openings can be provided so that crystalline regions are produced where a foreign semiconductor material, as for example a compound semiconductor material, is placed above a conventional semiconductor substrate.
  • In embodiments of the semiconductor structure, the sidewalls of the openings are non-crystalline. In particular, an amorphous material can be used.
  • In embodiments of the semiconductor structure, an aspect ratio of the depth to the width of the opening is at least one. In preferred embodiments, the aspect ratio is at least two and in particularly preferred embodiments, the aspect ratio is larger than three. Generally, the density of crystalline defects propagating from the bottom of the opening upwards decreases. The defects decrease in the growth direction of the second semiconductor material as defects may terminate at the sidewalls and are directed in a lateral direction with respect to the growth direction.
  • In embodiments, the crystalline interlayer is a diffusion barrier layer. For example, certain crystalline oxides function as diffusion barrier layers in addition to enhancing the nucleation of islands when growing the second semiconductor material. In embodiments, the crystalline interlayer has metallic conductivity. In embodiments, the semiconductor structure may comprise crystalline interlayers that are ferroelectric.
  • Generally, the crystalline interlayer can include several layers or a stack forming the crystalline interlayer. In embodiments, the crystalline interlayer may include a metallic component, an insulating component, a ferroelectric component, a piezoelectric component, and/or a ferromagnetic component. Hence, the interlayer can be a multilayer structure. One can contemplate of other functional properties of the crystalline interlayer.
  • Preferably, the crystalline interlayer may separate neighboring trenches or openings on a common the substrate electrically, i.e., the crystalline interlayer includes an insulating (sub-) layer. Further, the crystalline interlayer may prevent substrate material from diffusing into the eventually grown second crystalline semiconductor material, i.e., the crystalline interlayer includes a diffusion barrier (sub-) layer.
  • In embodiments of the semiconductor structure, the substrate comprises a first crystalline semiconductor material including a silicon substrate oriented along the (001) direction.
  • Further, a wafer structure comprising a plurality of semiconductor structures as mentioned before is proposed. For example, a wafer can comprise a plurality of trenches which are overgrown with compound semiconductor material wherein the interface between the wafer material and the epitaxial overgrown compound material is at least partially given by a crystalline oxide material.
  • According to an embodiment of another aspect of the invention, a method for fabricating a semiconductor structure is disclosed. Embodiments of the method comprise the steps of providing a substance, defining an opening, forming a crystalline interlayer, and growing a second crystalline semiconductor material. The substrate provided includes a first crystalline semiconductor material. The opening is definite in a dielectric layer above the substrate and the opening has a bottom. The crystalline interlayer is formed on the substrate and at least partially covers the bottom. The second crystalline semiconductor material is grown on the crystalline interlayer, thereby at least partially filling the opening. The first crystalline semiconductor material and the second crystalline semiconductor material are lattice-mismatched. The crystalline interlayer comprises an oxygen compound.
  • In particular, the fabricated semiconductor structure displays features and aspects as explained with respect to the embodiments of the semiconductor structure above.
  • The proposed method for fabricating a semiconductor structure can be implemented employing conventional semiconductor technologies. Also aspects of the ART technique can be employed.
  • Embodiments of the method comprise the additional step of forming the dielectric layer on the substrate. For example, the substrate may be provided in terms of a wafer, and the dielectric layer is deposited or generated through conventional techniques.
  • The method may further comprise the step of forming the dielectric layer on the crystalline interlayer. The sequence of the above-mentioned method steps can be adopted accordingly. One may first form the crystalline interlayer and then deposit the dielectric layer prior to defining the openings or trenches. However, one may as well first form trenches in the dielectric, amorphous layer wherein the trenches reach the substrate material and after that form the crystalline interlayer.
  • For example, an opening is defined in the dielectric layer, thereby forming sidewalls of the opening. The method may also comprise providing or forming a plurality of openings in the form of trenches. The step of defining the opening can be performed after forming the crystalline interlayer.
  • In embodiments of the method, growing the second crystalline semiconductor material on the crystalline interlayer comprises forming islands of said second crystalline semiconductor material on the crystalline interlayer. As an example, the growth of the second crystalline semiconductor material may occur according to a Volmer-Weber growth mode due to the poor wettability of the surface of the crystalline interlayer comprising oxygen. Then, the method may further comprise coalescing the islands, thereby forming an epitaxial film of the second crystalline semiconductor material.
  • The method may be adapted to form only one single island per opening or trench in the step of growing a second crystalline semiconductor material on the crystalline interlayer, e.g., the dimension of the opening can be realized accordingly. Reducing the number of islands that potentially merge decreases the number of defects due to the coalescence of islands.
  • In embodiments of the method, the step of overgrowing the opening with the second crystalline semiconductor material, thereby filing the opening, is performed.
  • The method may also comprise the step: after filling the opening with the second crystalline semiconductor material, planarizing overgrown second semiconductor material.
  • Optionally, the method may comprise further processing the second crystalline semiconductor material for fabricating electronic or optical devices.
  • For example, an embodiment of a semiconductor structure comprises a semiconductor substrate, an amorphous layer at least partially covering the substrate, and at least one opening formed in the amorphous layer. The opening has side walls and a bottom. The bottom of the opening is at least partially covered with a crystalline oxide layer. A compound semiconductor material is in the opening on the crystalline oxide layer.
  • An embodiment of a method for forming this embodiment of a semiconductor structure may comprise the steps of providing a semiconductor substrate, forming an amorphous layer at least partially covering the substrate, and defining at least one opening in the amorphous layer. The opening has side walls and a bottom. At least part of the bottom of the opening is covered with a crystalline oxide layer. A compound semiconductor material is applied in the opening on the crystalline oxide layer.
  • The compound semiconductor material of the channel region preferably includes a III-V compound semiconductor material, a II-VI compound semiconductor material, and/or a IV-IV compound semiconductor material. For example, the compound semiconductor material is Inx(Ga,Al)(1-x)As where 0<x<1, InP, GaP, InSb, GaSb, ZnSe, CdTe, SiC, SiGe and/or GaN. In particular, InGaAs and/or GaAs has a higher carrier mobility than silicon and allows for fast semiconductor devices.
  • In some embodiments of the semiconductor structure, the compound semiconductor material is replaced by germanium (Ge). Although, Ge is strictly not a compound semiconductor, the disclosed features for a semiconductor structure and the methods may also hold for Ge-based devices.
  • Certain embodiments of the presented semiconductor structure and the method for fabricating a semiconductor structure may comprise individual or combined features, method steps, or aspects as mentioned above or below with respect to exemplary embodiments.
  • FIG. 1 shows a schematic diagram of an embodiment of a semiconductor structure 1. The general semiconductor structure 1 can be part of a semiconductor device or an integrated circuit chip. The semiconductor structure 1 comprises a crystalline substrate 2, a dielectric layer 3 with an opening 4 having sidewalls 5, 6 and a bottom 7. The bottom 7 is covered with a crystalline interlayer 8 comprising an oxygen compound. The opening 4 is filled with a second crystalline semiconductor material 9 that is lattice mismatched to the semiconductor material of the crystalline substrate 2.
  • The crystalline substrate 2, for example, is a crystalline semiconductor or a compound semiconductor wafer of a large diameter. The wafer can be, for example, a material from group IV of the periodic table. Materials of group IV include, for example, silicon, germanium, mixed silicon and germanium, mixed silicon and carbon, mixed silicon germanium and carbon, and the like. For example, the crystalline substrate 2 corresponds to a crystalline silicon wafer that is used in the semiconductor industry. For example, the crystalline substrate 2 can be a miscut silicon (001) substrate. A crystalline silicon wafer in the orientation (001) may reduce dislocations and results in an improved quality of subsequently grown layers on the crystalline substrate 2.
  • Above the crystalline substrate 2, the dielectric layer 3, for example a non-crystalline amorphous material, is formed having a thickness d. The dielectric layer 3 can be formed by known methods, as for example thermal oxidation, chemical vapor deposition (CVD), plasma enhanced CVD (PECVD), atomic layer deposition, chemical solution deposition, MOCVD, evaporation, sputtering, and other like deposition processes. Examples of such dielectric material include, but are not limited to, SiO2, Si3N4, Al2O3, AlON, Ta2O5, TiO2, La2O3, SrTiO3, LaAlO3, ZrO2, Y2O3, Gd2O3, MgO, MgNO, Hf-based materials, and combinations including multilayers thereof.
  • The dielectric layer 3, for example an amorphous layer, defines an opening 4. The opening 4 may be in the form of a trench having a bottom 7 and sidewalls 5, 6. The bottom 7 of the opening 4 or trench is at least partially covered with a crystalline oxygen compound. For example, this crystalline interlayer 8 can comprise a crystalline perovskite oxide material. The crystalline interlayer 8 acts as a nucleation layer, so that subsequent crystalline growth of compound material in the opening 4, for example a trench, is enhanced. The crystalline interlayer 8 acts also as a diffusion barrier between the substrate material and the second crystalline semiconductor material 9 (i.e., a potentially active compound material).
  • The crystalline interlayer 8 may comprise an alkaline earth metal titanate, as for example, barium titanate (BaTiO3), strontium titanate (SrTiO3), barium strontium titanate (SrzBa1-zTiO3), or another suitable perovskite oxide material. The crystalline interlayer 8 can include metal oxides, such as alkaline earth metal zirconates, alkaline earth metal halfnates, alkaline earth metal tantalates, alkaline earth metal ruthenates, alkaline earth metal niobates, alkaline earth metal vanadates, perovskite oxides, such as alkaline earth metal tin-based perovskites, lanthanum aluminate, lanthanum scandium oxide, and gadolinium oxide. Also, various nitrides could be used as interlayer materials, such as gallium nitride, aluminum nitrides, and boron nitride. The interlayer can be conductive, as for example, strontium ruthenate. The crystalline interlayer 8 preferably includes any combinations of the before-mentioned materials including multilayers thereof.
  • Preferably, the crystalline interlayer 8 includes a multilayer structure or a layer stack. This allows to combine, for example, insulating properties for separating the trenches electrically from each other and providing a suitable seed or nucleation layer for the subsequent growth of the second crystalline semiconductor material 9 (i.e., the second semiconductor layer). Isolating the openings 4 (i.e., the trenches) from each other facilitates the fabrication of electronic or other devices on the same crystalline substrate 2 (i.e., a wafer).
  • In embodiments, BaTiO3 having piezo- and/or ferro-electric properties is used as an interlayer material. BaTiO3 is MBE grown.
  • The opening 4, or trench, is filled with a second crystalline semiconductor material 9 (i.e., a compound material). Due to the crystalline interlayer 8, the growth of a second crystalline semiconductor material 9 that is lattice-mismatched to the substrate material is simplified. In particular, defects due to the lattice mismatch are more or less contained to the lower region in the bottom of the opening 4 or trench.
  • The second crystalline semiconductor material 9 may comprise a compound semiconductor which can be selected as needed for a particular semiconductor structure from any type of IIIA and VA elements (III-V semiconductor compounds), mixed III-V compounds, group II (A or B) and VIA elements (II-VI semiconductor compounds), and mixed II-VI compounds. Examples include gallium arsenide (GaAs), gallium indium arsenide (GaInAs), gallium aluminum arsenide (GaAlAs), indium phosphide (InP), cadmium sulfide (CdS), cadmium mercury telluride (CdHgTe), zinc selenide (ZnSe), zinc sulfur selenide (ZnSSe), lead selenide (PbSe), lead tenoride (PbTe), lead sulfide selenide (PbSSe), and the like. However, the crystalline material in the openings 4 or trenches can also comprise other semiconductor materials, metals, or non-metal materials which are used in the formation of semiconductor structures, devices, and/or integrated circuits.
  • The width w of the opening 4 is preferably smaller than the depth d of the opening 4 or trench or the height of the second crystalline semiconductor material 9. Due to the lattice mismatch at the interface when epitaxially growing the second crystalline semiconductor material 9, i.e., the compound material, on the crystalline interlayer 8, or a crystalline oxide interlayer, show crystalline defects. However, those defects occur only at the bottom 7 and stop at the opening walls 5, 6, or trench walls, in the amorphous material of the dielectric layer 3. The semiconductor structure 1, shown in FIG. 1, can be further processed for grating active electronic components in the second crystalline semiconductor material 9, i.e., the compound material.
  • FIG. 2 shows a schematic diagram of a semiconductor wafer 100 including a plurality of semiconductor structures similar to the one shown in FIG. 1. FIG. 3 shows a schematic diagram of a second embodiment of such a semiconductor structure 10 which is highlighted as an insert in FIG. 2. FIG. 2 shows a semiconductor wafer 100, as for example, a conventional 300 mm crystalline substrate 2, i.e., a silicon wafer, as a substrate. The crystalline substrate 2, i.e., a substrate material, is covered with a crystalline interlayer 8, i.e., a crystalline oxygen compound, as for example, barium titanate. The silicon substrate is, for example, a Si (001) substrate.
  • In embodiments, a barium titanate film is epitaxially deposited onto the substrate surface 2A, and the film may range between 5 and 20 nm, for example. The semiconductor wafer 100, i.e., a wafer structure, comprises an amorphous dielectric layer, for example, a silica (SiO2) layer that can be deposited by chemical vapor deposition (CVD) or another deposition technique. Other methods for forming, for example, amorphous oxide layers on the crystalline interlayer 8, can be contemplated. The dielectric layer 3, i.e., an amorphous layer, comprises openings 4 or trenches having a high aspect ratio, i.e., the depths of the respective opening 4 or trench is larger than its width. The openings 4 or trenches are filled with a compound material, as for example, a gallium arsenide compound.
  • The openings 4 (see FIG. 3) or trenches are patterned by any appropriate technique, as for example, by forming a mask, such as a photoresist mask, over the crystalline substrate 2, the crystalline interlayer 8, and a dielectric layer 3. The mask can be patterned to expose at least a portion of the dielectric layer 3. Next, the exposed portion of the dielectric layer 3 is removed, for example, by reactive ion etching to define the openings 4 or trenches. The trench then reaches to the surface of the crystalline interlayer 8.
  • Therefore, as can be seen in FIG. 3, the opening 4 or trench comprises sidewalls 5, 6 and a bottom 7 that corresponds to the crystalline oxide compound as a crystalline interlayer 8. The crystalline interlayer 8 is, for example, barium titanate having a perovskite structure. The second crystalline semiconductor material 9, i.e., a compound semiconductor material, filling the openings 4 or trenches can be formed by selective epitaxial growth in any suitable deposition system. For example, metal organic chemical vapor deposition (MOCVD), atmospheric pressure CVD, low or reduced pressure CVD, ultra-high vacuum CVD, molecular beam epitaxy (MBE), or atomic layer deposition (ALD) techniques can be employed. An epitaxial overgrowth of the openings 4 or trenches may occur as indicated in FIG. 2 for the semiconductor structures 11, 12. An optional step of planarizing the overgrown compound material can be performed.
  • Turning now to FIG. 3, aspects of a method for fabricating the semiconductor structure 10 are explained. FIG. 4 shows an exemplary flowchart of method steps that are involved in fabricating a semiconductor structure 10.
  • For example, the silicon substrate in its (001) orientation is provided in a first step S1.
  • Next, on the surface 2A of the crystalline substrate 2, i.e., a semiconductor substrate, a perovskite material, such as barium titanate, is epitaxially grown as an interlayer in step S2. Investigations of the applicant have shown that perovskite-type barium titanate can be grown by molecular bean epitaxy with radio frequency sputtering in a very controlled fashion. The thickness of the interlayer is, for example, between 1 and 100 nm, preferable between 5 and 20 nm. The barium titanate retains the crystalline structure and shows piezo- and ferroelectric properties.
  • Next, a silica layer is deposited on the crystalline interlayer 8. This dielectric layer 3 can have a thickness between 1 and 500 nm. For example, the thickness is about 200 nm. For example, the dielectric layer is formed by a method known in the art, e.g., plasma-enhanced chemical vapor deposition in step S3.
  • Next, the openings 4 or trenches are patterned into the dielectric layer 3, i.e., an amorphous layer, in step S4. The trenches have a high aspect ratio, i.e., d>w.
  • After defining the opening 4, the second crystalline semiconductor material 9 is grown in step S5, i.e., the opening 4 or trench is filled with a second crystalline semiconductor material 9, i.e., a epitaxially grown compound material, such as gallium arsenide. The second crystalline semiconductor material 9, i.e., a gallium arsenide material, nucleates as islands on the crystalline interlayer 8, i.e., a perovskite material, at the bottom of the trench, i.e., at the surface 7A, islands of gallium arsenide grow in a Volmer-Weber mode and coalesce to a film. Any defects that occur during the crystal growth essentially propagate planary and stop at the boundary to the sidewalls 5, 6 at the dielectric layer 3, i.e., an amorphous material. Hence, the crystalline interlayer, i.e., a perovskite layer or interlayer, acts as an additional trapping layer for crystal defects due to lattice mismatches as well as a diffusion barrier between the crystalline substrate 2, i.e., a silicon material, and the second crystalline semiconductor material 9, i.e., an active compound material, in the opening 4 or trench. The epitaxial growth of the gallium arsenide or any other compound material is, for example, done by CVD with an RF heating. The crystalline defects, such as threading dislocation, stacking false twin boundaries, and anti-boundaries are substantially eliminated to the upper portion of the material in the opening 4 or trench. A clean and high-quality crystalline material is obtained that can be further processed for fabricating, for example, photonic or electronic devices. This is indicated in FIG. 3 as box 13.
  • The disclosed semiconductor structures can be part of a semiconductor chip. The resulting integrated circuit chips can be distributed by the fabricator in raw wafer form (that is, as a single wafer that has multiple unpackaged chips), as a bare die, or in a packaged form. In the latter case the chip is mounted in a single chip package (such as a plastic carrier, with leads that are affixed to a motherboard or other higher level carrier) or in a multichip package (such as a ceramic carrier that has either or both surface interconnections or buried interconnections). In any case, the chip is then integrated with other chips, discrete circuit elements, and/or other signal processing devices as part of either an intermediate product, such as a motherboard, or an end product. The end product can be any product that includes integrated circuit chips, ranging from toys and other low-end applications to advanced computer products having a display, a keyboard or other input device, and a central processor.

Claims (11)

What is claimed is:
1. A method for fabricating semiconductor structure comprising:
providing a substrate including a first crystalline semiconductor material;
patterning an opening in a dielectric layer above the substrate, the opening having a bottom;
forming a crystalline interlayer on the substrate at least partially covering the bottom; and
growing a second crystalline semiconductor material on the crystalline interlayer thereby at least partially filling the opening;
wherein:
the first crystalline semiconductor material and the second crystalline semiconductor material are lattice mismatched; and
the crystalline interlayer comprises an oxygen compound.
2. The method of claim 1, further comprising forming the dielectric layer on the substrate.
3. The method of claim 1, further comprising forming the dielectric layer on the crystalline interlayer.
4. The method of claim 1, wherein the opening is patterned in the dielectric layer thereby forming sidewalls of the opening.
5. The method of claim 1, wherein the step of patterning the opening is performed after forming the crystalline interlayer.
6. The method of claim 1, wherein growing the second crystalline semiconductor material on the crystalline interlayer comprises forming islands of said second crystalline semiconductor material on the crystalline interlayer.
7. The method of claim 6, further comprising coalescing the islands thereby forming an epitaxial film.
8. The method of claim 1, wherein growing the second crystalline semiconductor material on the crystalline interlayer comprises forming a single island of said second crystalline semiconductor material on the crystalline interlayer in the opening.
9. The method of claim 1, further comprising overgrowing the opening with the second crystalline semiconductor material thereby filling the opening.
10. The method of claim 9, further comprising, after filling the opening with the second crystalline semiconductor material, planarizing overgrown second crystalline semiconductor material.
11. The method of claim 1, further comprising processing the second crystalline semiconductor material for fabricating electronic or optical devices.
US15/149,913 2013-08-27 2016-05-09 Compound semiconductor structure Abandoned US20160254147A1 (en)

Priority Applications (1)

Application Number Priority Date Filing Date Title
US15/149,913 US20160254147A1 (en) 2013-08-27 2016-05-09 Compound semiconductor structure

Applications Claiming Priority (4)

Application Number Priority Date Filing Date Title
GB1315208.7 2013-08-27
GB1315208.7A GB2517697A (en) 2013-08-27 2013-08-27 Compound semiconductor structure
US14/467,660 US9337265B2 (en) 2013-08-27 2014-08-25 Compound semiconductor structure
US15/149,913 US20160254147A1 (en) 2013-08-27 2016-05-09 Compound semiconductor structure

Related Parent Applications (1)

Application Number Title Priority Date Filing Date
US14/467,660 Division US9337265B2 (en) 2013-08-27 2014-08-25 Compound semiconductor structure

Publications (1)

Publication Number Publication Date
US20160254147A1 true US20160254147A1 (en) 2016-09-01

Family

ID=49355926

Family Applications (2)

Application Number Title Priority Date Filing Date
US14/467,660 Expired - Fee Related US9337265B2 (en) 2013-08-27 2014-08-25 Compound semiconductor structure
US15/149,913 Abandoned US20160254147A1 (en) 2013-08-27 2016-05-09 Compound semiconductor structure

Family Applications Before (1)

Application Number Title Priority Date Filing Date
US14/467,660 Expired - Fee Related US9337265B2 (en) 2013-08-27 2014-08-25 Compound semiconductor structure

Country Status (2)

Country Link
US (2) US9337265B2 (en)
GB (1) GB2517697A (en)

Families Citing this family (193)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20130023129A1 (en) 2011-07-20 2013-01-24 Asm America, Inc. Pressure transmitter for a semiconductor processing environment
US20160376700A1 (en) 2013-02-01 2016-12-29 Asm Ip Holding B.V. System for treatment of deposition reactor
WO2016043748A1 (en) 2014-09-18 2016-03-24 Intel Corporation Wurtzite heteroepitaxial structures with inclined sidewall facets for defect propagation control in silicon cmos-compatible semiconductor devices
US10229991B2 (en) 2014-09-25 2019-03-12 Intel Corporation III-N epitaxial device structures on free standing silicon mesas
US10941490B2 (en) 2014-10-07 2021-03-09 Asm Ip Holding B.V. Multiple temperature range susceptor, assembly, reactor and system including the susceptor, and methods of using the same
EP3221886A4 (en) 2014-11-18 2018-07-11 Intel Corporation Cmos circuits using n-channel and p-channel gallium nitride transistors
CN106922200B (en) 2014-12-18 2021-11-09 英特尔公司 N-channel gallium nitride transistor
US10276355B2 (en) 2015-03-12 2019-04-30 Asm Ip Holding B.V. Multi-zone reactor, system including the reactor, and method of using the same
CN107949914B (en) 2015-05-19 2022-01-18 英特尔公司 Semiconductor device with raised doped crystal structure
KR102349040B1 (en) * 2015-06-26 2022-01-10 인텔 코포레이션 Hetero-epitaxial structures with high temperature stable substrate interface material
WO2017111869A1 (en) 2015-12-24 2017-06-29 Intel Corporation Transition metal dichalcogenides (tmdcs) over iii-nitride heteroepitaxial layers
US11139308B2 (en) 2015-12-29 2021-10-05 Asm Ip Holding B.V. Atomic layer deposition of III-V compounds to form V-NAND devices
US10529554B2 (en) 2016-02-19 2020-01-07 Asm Ip Holding B.V. Method for forming silicon nitride film selectively on sidewalls or flat surfaces of trenches
US11453943B2 (en) 2016-05-25 2022-09-27 Asm Ip Holding B.V. Method for forming carbon-containing silicon/metal oxide or nitride film by ALD using silicon precursor and hydrocarbon precursor
US10612137B2 (en) 2016-07-08 2020-04-07 Asm Ip Holdings B.V. Organic reactants for atomic layer deposition
US9859151B1 (en) 2016-07-08 2018-01-02 Asm Ip Holding B.V. Selective film deposition method to form air gaps
US9887082B1 (en) 2016-07-28 2018-02-06 Asm Ip Holding B.V. Method and apparatus for filling a gap
US9812320B1 (en) 2016-07-28 2017-11-07 Asm Ip Holding B.V. Method and apparatus for filling a gap
US11532757B2 (en) 2016-10-27 2022-12-20 Asm Ip Holding B.V. Deposition of charge trapping layers
US10714350B2 (en) 2016-11-01 2020-07-14 ASM IP Holdings, B.V. Methods for forming a transition metal niobium nitride film on a substrate by atomic layer deposition and related semiconductor device structures
KR102546317B1 (en) 2016-11-15 2023-06-21 에이에스엠 아이피 홀딩 비.브이. Gas supply unit and substrate processing apparatus including the same
US11581186B2 (en) 2016-12-15 2023-02-14 Asm Ip Holding B.V. Sequential infiltration synthesis apparatus
US11447861B2 (en) 2016-12-15 2022-09-20 Asm Ip Holding B.V. Sequential infiltration synthesis apparatus and a method of forming a patterned structure
US11390950B2 (en) 2017-01-10 2022-07-19 Asm Ip Holding B.V. Reactor system and method to reduce residue buildup during a film deposition process
US10468261B2 (en) 2017-02-15 2019-11-05 Asm Ip Holding B.V. Methods for forming a metallic film on a substrate by cyclical deposition and related semiconductor device structures
US10770286B2 (en) 2017-05-08 2020-09-08 Asm Ip Holdings B.V. Methods for selectively forming a silicon nitride film on a substrate and related semiconductor device structures
US12040200B2 (en) 2017-06-20 2024-07-16 Asm Ip Holding B.V. Semiconductor processing apparatus and methods for calibrating a semiconductor processing apparatus
US11306395B2 (en) 2017-06-28 2022-04-19 Asm Ip Holding B.V. Methods for depositing a transition metal nitride film on a substrate by atomic layer deposition and related deposition apparatus
KR20190009245A (en) 2017-07-18 2019-01-28 에이에스엠 아이피 홀딩 비.브이. Methods for forming a semiconductor device structure and related semiconductor device structures
US10590535B2 (en) 2017-07-26 2020-03-17 Asm Ip Holdings B.V. Chemical treatment, deposition and/or infiltration apparatus and method for using the same
US10692741B2 (en) 2017-08-08 2020-06-23 Asm Ip Holdings B.V. Radiation shield
US10770336B2 (en) 2017-08-08 2020-09-08 Asm Ip Holding B.V. Substrate lift mechanism and reactor including same
US11769682B2 (en) 2017-08-09 2023-09-26 Asm Ip Holding B.V. Storage apparatus for storing cassettes for substrates and processing apparatus equipped therewith
US11830730B2 (en) 2017-08-29 2023-11-28 Asm Ip Holding B.V. Layer forming method and apparatus
US11295980B2 (en) 2017-08-30 2022-04-05 Asm Ip Holding B.V. Methods for depositing a molybdenum metal film over a dielectric surface of a substrate by a cyclical deposition process and related semiconductor device structures
US11482457B2 (en) 2017-09-22 2022-10-25 Intel Corporation Substrate defect blocking layers for strained channel semiconductor devices
US10658205B2 (en) 2017-09-28 2020-05-19 Asm Ip Holdings B.V. Chemical dispensing apparatus and methods for dispensing a chemical to a reaction chamber
WO2019066953A1 (en) 2017-09-29 2019-04-04 Intel Corporation Group iii-nitride (iii-n) devices with reduced contact resistance and their methods of fabrication
US10403504B2 (en) 2017-10-05 2019-09-03 Asm Ip Holding B.V. Method for selectively depositing a metallic film on a substrate
US10923344B2 (en) 2017-10-30 2021-02-16 Asm Ip Holding B.V. Methods for forming a semiconductor structure and related semiconductor structures
JP7214724B2 (en) 2017-11-27 2023-01-30 エーエスエム アイピー ホールディング ビー.ブイ. Storage device for storing wafer cassettes used in batch furnaces
TWI791689B (en) 2017-11-27 2023-02-11 荷蘭商Asm智慧財產控股私人有限公司 Apparatus including a clean mini environment
US10872771B2 (en) 2018-01-16 2020-12-22 Asm Ip Holding B. V. Method for depositing a material film on a substrate within a reaction chamber by a cyclical deposition process and related device structures
TWI799494B (en) 2018-01-19 2023-04-21 荷蘭商Asm 智慧財產控股公司 Deposition method
WO2019142055A2 (en) 2018-01-19 2019-07-25 Asm Ip Holding B.V. Method for depositing a gap-fill layer by plasma-assisted deposition
US11081345B2 (en) 2018-02-06 2021-08-03 Asm Ip Holding B.V. Method of post-deposition treatment for silicon oxide film
US10896820B2 (en) 2018-02-14 2021-01-19 Asm Ip Holding B.V. Method for depositing a ruthenium-containing film on a substrate by a cyclical deposition process
JP7124098B2 (en) 2018-02-14 2022-08-23 エーエスエム・アイピー・ホールディング・ベー・フェー Method for depositing a ruthenium-containing film on a substrate by a cyclical deposition process
KR102636427B1 (en) 2018-02-20 2024-02-13 에이에스엠 아이피 홀딩 비.브이. Substrate processing method and apparatus
US10975470B2 (en) 2018-02-23 2021-04-13 Asm Ip Holding B.V. Apparatus for detecting or monitoring for a chemical precursor in a high temperature environment
US11473195B2 (en) 2018-03-01 2022-10-18 Asm Ip Holding B.V. Semiconductor processing apparatus and a method for processing a substrate
KR102646467B1 (en) 2018-03-27 2024-03-11 에이에스엠 아이피 홀딩 비.브이. Method of forming an electrode on a substrate and a semiconductor device structure including an electrode
US12025484B2 (en) 2018-05-08 2024-07-02 Asm Ip Holding B.V. Thin film forming method
KR102596988B1 (en) 2018-05-28 2023-10-31 에이에스엠 아이피 홀딩 비.브이. Method of processing a substrate and a device manufactured by the same
US11718913B2 (en) 2018-06-04 2023-08-08 Asm Ip Holding B.V. Gas distribution system and reactor system including same
KR102568797B1 (en) 2018-06-21 2023-08-21 에이에스엠 아이피 홀딩 비.브이. Substrate processing system
US10797133B2 (en) 2018-06-21 2020-10-06 Asm Ip Holding B.V. Method for depositing a phosphorus doped silicon arsenide film and related semiconductor device structures
KR20210024462A (en) 2018-06-27 2021-03-05 에이에스엠 아이피 홀딩 비.브이. Periodic deposition method for forming metal-containing material and films and structures comprising metal-containing material
JP7515411B2 (en) 2018-06-27 2024-07-12 エーエスエム・アイピー・ホールディング・ベー・フェー Cyclic deposition methods for forming metal-containing materials and films and structures including metal-containing materials - Patents.com
US10755922B2 (en) 2018-07-03 2020-08-25 Asm Ip Holding B.V. Method for depositing silicon-free carbon-containing film as gap-fill layer by pulse plasma-assisted deposition
US10388513B1 (en) 2018-07-03 2019-08-20 Asm Ip Holding B.V. Method for depositing silicon-free carbon-containing film as gap-fill layer by pulse plasma-assisted deposition
US11430674B2 (en) 2018-08-22 2022-08-30 Asm Ip Holding B.V. Sensor array, apparatus for dispensing a vapor phase reactant to a reaction chamber and related methods
US11024523B2 (en) 2018-09-11 2021-06-01 Asm Ip Holding B.V. Substrate processing apparatus and method
KR20200030162A (en) 2018-09-11 2020-03-20 에이에스엠 아이피 홀딩 비.브이. Method for deposition of a thin film
CN110970344A (en) 2018-10-01 2020-04-07 Asm Ip控股有限公司 Substrate holding apparatus, system including the same, and method of using the same
KR102592699B1 (en) 2018-10-08 2023-10-23 에이에스엠 아이피 홀딩 비.브이. Substrate support unit and apparatuses for depositing thin film and processing the substrate including the same
KR102546322B1 (en) 2018-10-19 2023-06-21 에이에스엠 아이피 홀딩 비.브이. Substrate processing apparatus and substrate processing method
US11087997B2 (en) 2018-10-31 2021-08-10 Asm Ip Holding B.V. Substrate processing apparatus for processing substrates
KR20200051105A (en) 2018-11-02 2020-05-13 에이에스엠 아이피 홀딩 비.브이. Substrate support unit and substrate processing apparatus including the same
US11572620B2 (en) 2018-11-06 2023-02-07 Asm Ip Holding B.V. Methods for selectively depositing an amorphous silicon film on a substrate
US10818758B2 (en) 2018-11-16 2020-10-27 Asm Ip Holding B.V. Methods for forming a metal silicate film on a substrate in a reaction chamber and related semiconductor device structures
US12040199B2 (en) 2018-11-28 2024-07-16 Asm Ip Holding B.V. Substrate processing apparatus for processing substrates
KR102636428B1 (en) 2018-12-04 2024-02-13 에이에스엠 아이피 홀딩 비.브이. A method for cleaning a substrate processing apparatus
US11158513B2 (en) 2018-12-13 2021-10-26 Asm Ip Holding B.V. Methods for forming a rhenium-containing film on a substrate by a cyclical deposition process and related semiconductor device structures
TW202037745A (en) 2018-12-14 2020-10-16 荷蘭商Asm Ip私人控股有限公司 Method of forming device structure, structure formed by the method and system for performing the method
TWI819180B (en) 2019-01-17 2023-10-21 荷蘭商Asm 智慧財產控股公司 Methods of forming a transition metal containing film on a substrate by a cyclical deposition process
JP2020136678A (en) 2019-02-20 2020-08-31 エーエスエム・アイピー・ホールディング・ベー・フェー Method for filing concave part formed inside front surface of base material, and device
KR20200102357A (en) 2019-02-20 2020-08-31 에이에스엠 아이피 홀딩 비.브이. Apparatus and methods for plug fill deposition in 3-d nand applications
JP7509548B2 (en) 2019-02-20 2024-07-02 エーエスエム・アイピー・ホールディング・ベー・フェー Cyclic deposition method and apparatus for filling recesses formed in a substrate surface - Patents.com
TWI842826B (en) 2019-02-22 2024-05-21 荷蘭商Asm Ip私人控股有限公司 Substrate processing apparatus and method for processing substrate
KR20200108248A (en) 2019-03-08 2020-09-17 에이에스엠 아이피 홀딩 비.브이. STRUCTURE INCLUDING SiOCN LAYER AND METHOD OF FORMING SAME
KR20200108242A (en) 2019-03-08 2020-09-17 에이에스엠 아이피 홀딩 비.브이. Method for Selective Deposition of Silicon Nitride Layer and Structure Including Selectively-Deposited Silicon Nitride Layer
KR20200116033A (en) 2019-03-28 2020-10-08 에이에스엠 아이피 홀딩 비.브이. Door opener and substrate processing apparatus provided therewith
KR20200116855A (en) 2019-04-01 2020-10-13 에이에스엠 아이피 홀딩 비.브이. Method of manufacturing semiconductor device
US11447864B2 (en) 2019-04-19 2022-09-20 Asm Ip Holding B.V. Layer forming method and apparatus
KR20200125453A (en) 2019-04-24 2020-11-04 에이에스엠 아이피 홀딩 비.브이. Gas-phase reactor system and method of using same
KR20200130121A (en) 2019-05-07 2020-11-18 에이에스엠 아이피 홀딩 비.브이. Chemical source vessel with dip tube
KR20200130652A (en) 2019-05-10 2020-11-19 에이에스엠 아이피 홀딩 비.브이. Method of depositing material onto a surface and structure formed according to the method
JP2020188254A (en) 2019-05-16 2020-11-19 エーエスエム アイピー ホールディング ビー.ブイ. Wafer boat handling device, vertical batch furnace, and method
JP2020188255A (en) 2019-05-16 2020-11-19 エーエスエム アイピー ホールディング ビー.ブイ. Wafer boat handling device, vertical batch furnace, and method
USD947913S1 (en) 2019-05-17 2022-04-05 Asm Ip Holding B.V. Susceptor shaft
USD975665S1 (en) 2019-05-17 2023-01-17 Asm Ip Holding B.V. Susceptor shaft
KR20200141002A (en) 2019-06-06 2020-12-17 에이에스엠 아이피 홀딩 비.브이. Method of using a gas-phase reactor system including analyzing exhausted gas
KR20200143254A (en) 2019-06-11 2020-12-23 에이에스엠 아이피 홀딩 비.브이. Method of forming an electronic structure using an reforming gas, system for performing the method, and structure formed using the method
KR20210005515A (en) 2019-07-03 2021-01-14 에이에스엠 아이피 홀딩 비.브이. Temperature control assembly for substrate processing apparatus and method of using same
JP7499079B2 (en) 2019-07-09 2024-06-13 エーエスエム・アイピー・ホールディング・ベー・フェー Plasma device using coaxial waveguide and substrate processing method
CN112216646A (en) 2019-07-10 2021-01-12 Asm Ip私人控股有限公司 Substrate supporting assembly and substrate processing device comprising same
KR20210010307A (en) 2019-07-16 2021-01-27 에이에스엠 아이피 홀딩 비.브이. Substrate processing apparatus
KR20210010820A (en) 2019-07-17 2021-01-28 에이에스엠 아이피 홀딩 비.브이. Methods of forming silicon germanium structures
KR20210010816A (en) 2019-07-17 2021-01-28 에이에스엠 아이피 홀딩 비.브이. Radical assist ignition plasma system and method
US11643724B2 (en) 2019-07-18 2023-05-09 Asm Ip Holding B.V. Method of forming structures using a neutral beam
CN112309843A (en) 2019-07-29 2021-02-02 Asm Ip私人控股有限公司 Selective deposition method for achieving high dopant doping
CN112309900A (en) 2019-07-30 2021-02-02 Asm Ip私人控股有限公司 Substrate processing apparatus
CN112309899A (en) 2019-07-30 2021-02-02 Asm Ip私人控股有限公司 Substrate processing apparatus
DE102019120692A1 (en) * 2019-07-31 2021-02-04 Infineon Technologies Ag Power semiconductor device and method
US11587814B2 (en) 2019-07-31 2023-02-21 Asm Ip Holding B.V. Vertical batch furnace assembly
US11227782B2 (en) 2019-07-31 2022-01-18 Asm Ip Holding B.V. Vertical batch furnace assembly
US11587815B2 (en) 2019-07-31 2023-02-21 Asm Ip Holding B.V. Vertical batch furnace assembly
CN112323048B (en) 2019-08-05 2024-02-09 Asm Ip私人控股有限公司 Liquid level sensor for chemical source container
USD965044S1 (en) 2019-08-19 2022-09-27 Asm Ip Holding B.V. Susceptor shaft
USD965524S1 (en) 2019-08-19 2022-10-04 Asm Ip Holding B.V. Susceptor support
JP2021031769A (en) 2019-08-21 2021-03-01 エーエスエム アイピー ホールディング ビー.ブイ. Production apparatus of mixed gas of film deposition raw material and film deposition apparatus
USD979506S1 (en) 2019-08-22 2023-02-28 Asm Ip Holding B.V. Insulator
KR20210024423A (en) 2019-08-22 2021-03-05 에이에스엠 아이피 홀딩 비.브이. Method for forming a structure with a hole
KR20210024420A (en) 2019-08-23 2021-03-05 에이에스엠 아이피 홀딩 비.브이. Method for depositing silicon oxide film having improved quality by peald using bis(diethylamino)silane
US11286558B2 (en) 2019-08-23 2022-03-29 Asm Ip Holding B.V. Methods for depositing a molybdenum nitride film on a surface of a substrate by a cyclical deposition process and related semiconductor device structures including a molybdenum nitride film
KR20210029090A (en) 2019-09-04 2021-03-15 에이에스엠 아이피 홀딩 비.브이. Methods for selective deposition using a sacrificial capping layer
KR20210029663A (en) 2019-09-05 2021-03-16 에이에스엠 아이피 홀딩 비.브이. Substrate processing apparatus
US11562901B2 (en) 2019-09-25 2023-01-24 Asm Ip Holding B.V. Substrate processing method
CN112593212B (en) 2019-10-02 2023-12-22 Asm Ip私人控股有限公司 Method for forming topologically selective silicon oxide film by cyclic plasma enhanced deposition process
KR20210042810A (en) 2019-10-08 2021-04-20 에이에스엠 아이피 홀딩 비.브이. Reactor system including a gas distribution assembly for use with activated species and method of using same
CN112635282A (en) 2019-10-08 2021-04-09 Asm Ip私人控股有限公司 Substrate processing apparatus having connection plate and substrate processing method
KR20210043460A (en) 2019-10-10 2021-04-21 에이에스엠 아이피 홀딩 비.브이. Method of forming a photoresist underlayer and structure including same
US12009241B2 (en) 2019-10-14 2024-06-11 Asm Ip Holding B.V. Vertical batch furnace assembly with detector to detect cassette
TWI834919B (en) 2019-10-16 2024-03-11 荷蘭商Asm Ip私人控股有限公司 Method of topology-selective film formation of silicon oxide
US11637014B2 (en) 2019-10-17 2023-04-25 Asm Ip Holding B.V. Methods for selective deposition of doped semiconductor material
KR20210047808A (en) 2019-10-21 2021-04-30 에이에스엠 아이피 홀딩 비.브이. Apparatus and methods for selectively etching films
KR20210050453A (en) 2019-10-25 2021-05-07 에이에스엠 아이피 홀딩 비.브이. Methods for filling a gap feature on a substrate surface and related semiconductor structures
US11646205B2 (en) 2019-10-29 2023-05-09 Asm Ip Holding B.V. Methods of selectively forming n-type doped material on a surface, systems for selectively forming n-type doped material, and structures formed using same
KR20210054983A (en) 2019-11-05 2021-05-14 에이에스엠 아이피 홀딩 비.브이. Structures with doped semiconductor layers and methods and systems for forming same
US11501968B2 (en) * 2019-11-15 2022-11-15 Asm Ip Holding B.V. Method for providing a semiconductor device with silicon filled gaps
KR20210062561A (en) 2019-11-20 2021-05-31 에이에스엠 아이피 홀딩 비.브이. Method of depositing carbon-containing material on a surface of a substrate, structure formed using the method, and system for forming the structure
KR20210065848A (en) 2019-11-26 2021-06-04 에이에스엠 아이피 홀딩 비.브이. Methods for selectivley forming a target film on a substrate comprising a first dielectric surface and a second metallic surface
CN112951697A (en) 2019-11-26 2021-06-11 Asm Ip私人控股有限公司 Substrate processing apparatus
CN112885693A (en) 2019-11-29 2021-06-01 Asm Ip私人控股有限公司 Substrate processing apparatus
CN112885692A (en) 2019-11-29 2021-06-01 Asm Ip私人控股有限公司 Substrate processing apparatus
JP7527928B2 (en) 2019-12-02 2024-08-05 エーエスエム・アイピー・ホールディング・ベー・フェー Substrate processing apparatus and substrate processing method
KR20210070898A (en) 2019-12-04 2021-06-15 에이에스엠 아이피 홀딩 비.브이. Substrate processing apparatus
US11885013B2 (en) 2019-12-17 2024-01-30 Asm Ip Holding B.V. Method of forming vanadium nitride layer and structure including the vanadium nitride layer
KR20210080214A (en) 2019-12-19 2021-06-30 에이에스엠 아이피 홀딩 비.브이. Methods for filling a gap feature on a substrate and related semiconductor structures
JP2021109175A (en) 2020-01-06 2021-08-02 エーエスエム・アイピー・ホールディング・ベー・フェー Gas supply assembly, components thereof, and reactor system including the same
KR20210089079A (en) 2020-01-06 2021-07-15 에이에스엠 아이피 홀딩 비.브이. Channeled lift pin
US11993847B2 (en) 2020-01-08 2024-05-28 Asm Ip Holding B.V. Injector
KR102675856B1 (en) 2020-01-20 2024-06-17 에이에스엠 아이피 홀딩 비.브이. Method of forming thin film and method of modifying surface of thin film
TW202130846A (en) 2020-02-03 2021-08-16 荷蘭商Asm Ip私人控股有限公司 Method of forming structures including a vanadium or indium layer
KR20210100010A (en) 2020-02-04 2021-08-13 에이에스엠 아이피 홀딩 비.브이. Method and apparatus for transmittance measurements of large articles
US11776846B2 (en) 2020-02-07 2023-10-03 Asm Ip Holding B.V. Methods for depositing gap filling fluids and related systems and devices
US11781243B2 (en) 2020-02-17 2023-10-10 Asm Ip Holding B.V. Method for depositing low temperature phosphorous-doped silicon
TW202203344A (en) 2020-02-28 2022-01-16 荷蘭商Asm Ip控股公司 System dedicated for parts cleaning
US11876356B2 (en) 2020-03-11 2024-01-16 Asm Ip Holding B.V. Lockout tagout assembly and system and method of using same
KR20210116240A (en) 2020-03-11 2021-09-27 에이에스엠 아이피 홀딩 비.브이. Substrate handling device with adjustable joints
KR20210117157A (en) 2020-03-12 2021-09-28 에이에스엠 아이피 홀딩 비.브이. Method for Fabricating Layer Structure Having Target Topological Profile
KR20210124042A (en) 2020-04-02 2021-10-14 에이에스엠 아이피 홀딩 비.브이. Thin film forming method
TW202146689A (en) 2020-04-03 2021-12-16 荷蘭商Asm Ip控股公司 Method for forming barrier layer and method for manufacturing semiconductor device
TW202145344A (en) 2020-04-08 2021-12-01 荷蘭商Asm Ip私人控股有限公司 Apparatus and methods for selectively etching silcon oxide films
KR20210127620A (en) 2020-04-13 2021-10-22 에이에스엠 아이피 홀딩 비.브이. method of forming a nitrogen-containing carbon film and system for performing the method
US11821078B2 (en) 2020-04-15 2023-11-21 Asm Ip Holding B.V. Method for forming precoat film and method for forming silicon-containing film
US11996289B2 (en) 2020-04-16 2024-05-28 Asm Ip Holding B.V. Methods of forming structures including silicon germanium and silicon layers, devices formed using the methods, and systems for performing the methods
KR20210132600A (en) 2020-04-24 2021-11-04 에이에스엠 아이피 홀딩 비.브이. Methods and systems for depositing a layer comprising vanadium, nitrogen, and a further element
KR20210132605A (en) 2020-04-24 2021-11-04 에이에스엠 아이피 홀딩 비.브이. Vertical batch furnace assembly comprising a cooling gas supply
CN113555279A (en) 2020-04-24 2021-10-26 Asm Ip私人控股有限公司 Method of forming vanadium nitride-containing layers and structures including the same
KR20210134226A (en) 2020-04-29 2021-11-09 에이에스엠 아이피 홀딩 비.브이. Solid source precursor vessel
KR20210134869A (en) 2020-05-01 2021-11-11 에이에스엠 아이피 홀딩 비.브이. Fast FOUP swapping with a FOUP handler
JP2021177545A (en) 2020-05-04 2021-11-11 エーエスエム・アイピー・ホールディング・ベー・フェー Substrate processing system for processing substrates
KR20210141379A (en) 2020-05-13 2021-11-23 에이에스엠 아이피 홀딩 비.브이. Laser alignment fixture for a reactor system
TW202146699A (en) 2020-05-15 2021-12-16 荷蘭商Asm Ip私人控股有限公司 Method of forming a silicon germanium layer, semiconductor structure, semiconductor device, method of forming a deposition layer, and deposition system
KR20210143653A (en) 2020-05-19 2021-11-29 에이에스엠 아이피 홀딩 비.브이. Substrate processing apparatus
KR20210145078A (en) 2020-05-21 2021-12-01 에이에스엠 아이피 홀딩 비.브이. Structures including multiple carbon layers and methods of forming and using same
KR20210145080A (en) 2020-05-22 2021-12-01 에이에스엠 아이피 홀딩 비.브이. Apparatus for depositing thin films using hydrogen peroxide
TW202201602A (en) 2020-05-29 2022-01-01 荷蘭商Asm Ip私人控股有限公司 Substrate processing device
TW202218133A (en) 2020-06-24 2022-05-01 荷蘭商Asm Ip私人控股有限公司 Method for forming a layer provided with silicon
TW202217953A (en) 2020-06-30 2022-05-01 荷蘭商Asm Ip私人控股有限公司 Substrate processing method
TW202202649A (en) 2020-07-08 2022-01-16 荷蘭商Asm Ip私人控股有限公司 Substrate processing method
KR20220010438A (en) 2020-07-17 2022-01-25 에이에스엠 아이피 홀딩 비.브이. Structures and methods for use in photolithography
TW202204662A (en) 2020-07-20 2022-02-01 荷蘭商Asm Ip私人控股有限公司 Method and system for depositing molybdenum layers
US12040177B2 (en) 2020-08-18 2024-07-16 Asm Ip Holding B.V. Methods for forming a laminate film by cyclical plasma-enhanced deposition processes
US11725280B2 (en) 2020-08-26 2023-08-15 Asm Ip Holding B.V. Method for forming metal silicon oxide and metal silicon oxynitride layers
USD990534S1 (en) 2020-09-11 2023-06-27 Asm Ip Holding B.V. Weighted lift pin
USD1012873S1 (en) 2020-09-24 2024-01-30 Asm Ip Holding B.V. Electrode for semiconductor processing apparatus
US12009224B2 (en) 2020-09-29 2024-06-11 Asm Ip Holding B.V. Apparatus and method for etching metal nitrides
CN114293174A (en) 2020-10-07 2022-04-08 Asm Ip私人控股有限公司 Gas supply unit and substrate processing apparatus including the same
TW202229613A (en) 2020-10-14 2022-08-01 荷蘭商Asm Ip私人控股有限公司 Method of depositing material on stepped structure
TW202217037A (en) 2020-10-22 2022-05-01 荷蘭商Asm Ip私人控股有限公司 Method of depositing vanadium metal, structure, device and a deposition assembly
TW202223136A (en) 2020-10-28 2022-06-16 荷蘭商Asm Ip私人控股有限公司 Method for forming layer on substrate, and semiconductor processing system
TW202235649A (en) 2020-11-24 2022-09-16 荷蘭商Asm Ip私人控股有限公司 Methods for filling a gap and related systems and devices
TW202235675A (en) 2020-11-30 2022-09-16 荷蘭商Asm Ip私人控股有限公司 Injector, and substrate processing apparatus
US11946137B2 (en) 2020-12-16 2024-04-02 Asm Ip Holding B.V. Runout and wobble measurement fixtures
TW202231903A (en) 2020-12-22 2022-08-16 荷蘭商Asm Ip私人控股有限公司 Transition metal deposition method, transition metal layer, and deposition assembly for depositing transition metal on substrate
USD980813S1 (en) 2021-05-11 2023-03-14 Asm Ip Holding B.V. Gas flow control plate for substrate processing apparatus
USD980814S1 (en) 2021-05-11 2023-03-14 Asm Ip Holding B.V. Gas distributor for substrate processing apparatus
USD1023959S1 (en) 2021-05-11 2024-04-23 Asm Ip Holding B.V. Electrode for substrate processing apparatus
USD981973S1 (en) 2021-05-11 2023-03-28 Asm Ip Holding B.V. Reactor wall for substrate processing apparatus
USD990441S1 (en) 2021-09-07 2023-06-27 Asm Ip Holding B.V. Gas flow control plate

Family Cites Families (14)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
JPS63192227A (en) * 1987-02-05 1988-08-09 Seiko Instr & Electronics Ltd Epitaxial growth method of compound semiconductor
US6143072A (en) 1999-04-06 2000-11-07 Ut-Battelle, Llc Generic process for preparing a crystalline oxide upon a group IV semiconductor substrate
US6590236B1 (en) * 2000-07-24 2003-07-08 Motorola, Inc. Semiconductor structure for use with high-frequency signals
JP2002314072A (en) 2001-04-19 2002-10-25 Nec Corp Semiconductor device with high dielectric thin film and manufacturing method therefor, and film-forming method for dielectric film
US20020153524A1 (en) 2001-04-19 2002-10-24 Motorola Inc. Structure and method for fabricating semiconductor structures and devices utilizing perovskite stacks
US6673667B2 (en) 2001-08-15 2004-01-06 Motorola, Inc. Method for manufacturing a substantially integral monolithic apparatus including a plurality of semiconductor materials
US20030057438A1 (en) * 2001-09-24 2003-03-27 Motorola, Inc. Structure and method for fabricating semiconductor structures and devices utilizing lateral epitaxial overgrowth
US9153645B2 (en) * 2005-05-17 2015-10-06 Taiwan Semiconductor Manufacturing Company, Ltd. Lattice-mismatched semiconductor structures with reduced dislocation defect densities and related methods for device fabrication
WO2006125040A2 (en) * 2005-05-17 2006-11-23 Amberwave Systems Corporation Lattice-mismatched semiconductor structures with reduced dislocation defect densities related methods for device fabrication
US7833849B2 (en) 2005-12-30 2010-11-16 International Business Machines Corporation Method of fabricating a semiconductor structure including one device region having a metal gate electrode located atop a thinned polygate electrode
WO2008030574A1 (en) 2006-09-07 2008-03-13 Amberwave Systems Corporation Defect reduction using aspect ratio trapping
FR2921200B1 (en) 2007-09-18 2009-12-18 Centre Nat Rech Scient EPITAXIC MONOLITHIC SEMICONDUCTOR HETEROSTRUCTURES AND PROCESS FOR THEIR MANUFACTURE
TWI615920B (en) 2010-08-06 2018-02-21 半導體能源研究所股份有限公司 Semiconductor device and method for manufacturing the same
US8987728B2 (en) 2011-03-25 2015-03-24 Semiconductor Energy Laboratory Co., Ltd. Semiconductor device and method of manufacturing semiconductor device

Also Published As

Publication number Publication date
US9337265B2 (en) 2016-05-10
GB2517697A (en) 2015-03-04
GB201315208D0 (en) 2013-10-09
US20150061078A1 (en) 2015-03-05

Similar Documents

Publication Publication Date Title
US9337265B2 (en) Compound semiconductor structure
US10566944B2 (en) Layer structures for RF filters fabricated using rare earth oxides and epitaxial aluminum nitride
EP1595280B1 (en) Buffer structure for heteroepitaxy on a silicon substrate
US8119494B1 (en) Defect-free hetero-epitaxy of lattice mismatched semiconductors
EP2426701A1 (en) Method for manufacturing nitride semiconductor crystal layer
US20160155798A1 (en) Method for manufacturing a semiconductor structure, semiconductor structure, and electronic device
US11437255B2 (en) Epitaxial III-N nanoribbon structures for device fabrication
JP2009239270A (en) Semiconductor substrate, semiconductor substrate manufacturing method, and electronic device
US20170011913A1 (en) Method for fabricating a semiconductor structure
US10424478B2 (en) Fabrication of semiconductor fin structures
US9443940B1 (en) Defect reduction with rotated double aspect ratio trapping
US10529562B2 (en) Fabrication of compound semiconductor structures
US9752224B2 (en) Structure for relaxed SiGe buffers including method and apparatus for forming
US10840093B2 (en) Fabrication of semiconductor substrates
US11735418B2 (en) Method for forming semiconductor layers
US8507952B2 (en) Semiconductor wafer, semiconductor device, and method for producing semiconductor wafer
US8536028B1 (en) Self alignment and assembly fabrication method for stacking multiple material layers
TW202105461A (en) Integrated epitaxial metal electrodes
JP2003234294A (en) Method for forming semiconductor thin film
JP2003229367A (en) Method of manufacturing semiconductor thin film

Legal Events

Date Code Title Description
AS Assignment

Owner name: GLOBALFOUNDRIES INC., CAYMAN ISLANDS

Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNORS:ABEL, STEFAN;CZORNOMAZ, LUKAS;EL KAZZI, MARIO;AND OTHERS;SIGNING DATES FROM 20160509 TO 20160513;REEL/FRAME:039291/0344

STCB Information on status: application discontinuation

Free format text: ABANDONED -- FAILURE TO RESPOND TO AN OFFICE ACTION

AS Assignment

Owner name: ALSEPHINA INNOVATIONS INC., CANADA

Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:GLOBALFOUNDRIES INC.;REEL/FRAME:049709/0871

Effective date: 20181126