US20160190326A1 - Self-aligned metal oxide thin film transistor and method of making same - Google Patents

Self-aligned metal oxide thin film transistor and method of making same Download PDF

Info

Publication number
US20160190326A1
US20160190326A1 US14/591,189 US201514591189A US2016190326A1 US 20160190326 A1 US20160190326 A1 US 20160190326A1 US 201514591189 A US201514591189 A US 201514591189A US 2016190326 A1 US2016190326 A1 US 2016190326A1
Authority
US
United States
Prior art keywords
channel layer
layer
photoresist pattern
area
thin film
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Granted
Application number
US14/591,189
Other versions
US9379251B1 (en
Inventor
Kuo-Lung Fang
Yi-Chun Kao
Po-Li Shih
Chih-Lung Lee
Hsin-Hua Lin
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
Hon Hai Precision Industry Co Ltd
Original Assignee
Hon Hai Precision Industry Co Ltd
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Hon Hai Precision Industry Co Ltd filed Critical Hon Hai Precision Industry Co Ltd
Assigned to YE XIN TECHNOLOGY CONSULTING CO., LTD. reassignment YE XIN TECHNOLOGY CONSULTING CO., LTD. ASSIGNMENT OF ASSIGNORS INTEREST (SEE DOCUMENT FOR DETAILS). Assignors: KAO, YI-CHUN, LEE, CHIH-LUNG, Lin, Hsin-Hua, SHIH, PO-LI, FANG, KUO-LUNG
Priority to US15/162,561 priority Critical patent/US10062791B2/en
Assigned to HON HAI PRECISION INDUSTRY CO., LTD. reassignment HON HAI PRECISION INDUSTRY CO., LTD. ASSIGNMENT OF ASSIGNORS INTEREST (SEE DOCUMENT FOR DETAILS). Assignors: YE XIN TECHNOLOGY CONSULTING CO., LTD.
Application granted granted Critical
Publication of US9379251B1 publication Critical patent/US9379251B1/en
Publication of US20160190326A1 publication Critical patent/US20160190326A1/en
Active legal-status Critical Current
Anticipated expiration legal-status Critical

Links

Images

Classifications

    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L29/00Semiconductor devices specially adapted for rectifying, amplifying, oscillating or switching and having potential barriers; Capacitors or resistors having potential barriers, e.g. a PN-junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof ; Multistep manufacturing processes therefor
    • H01L29/66Types of semiconductor device ; Multistep manufacturing processes therefor
    • H01L29/68Types of semiconductor device ; Multistep manufacturing processes therefor controllable by only the electric current supplied, or only the electric potential applied, to an electrode which does not carry the current to be rectified, amplified or switched
    • H01L29/76Unipolar devices, e.g. field effect transistors
    • H01L29/772Field effect transistors
    • H01L29/78Field effect transistors with field effect produced by an insulated gate
    • H01L29/786Thin film transistors, i.e. transistors with a channel being at least partly a thin film
    • H01L29/78696Thin film transistors, i.e. transistors with a channel being at least partly a thin film characterised by the structure of the channel, e.g. multichannel, transverse or longitudinal shape, length or width, doping structure, or the overlap or alignment between the channel and the gate, the source or the drain, or the contacting structure of the channel
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L29/00Semiconductor devices specially adapted for rectifying, amplifying, oscillating or switching and having potential barriers; Capacitors or resistors having potential barriers, e.g. a PN-junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof ; Multistep manufacturing processes therefor
    • H01L29/66Types of semiconductor device ; Multistep manufacturing processes therefor
    • H01L29/68Types of semiconductor device ; Multistep manufacturing processes therefor controllable by only the electric current supplied, or only the electric potential applied, to an electrode which does not carry the current to be rectified, amplified or switched
    • H01L29/76Unipolar devices, e.g. field effect transistors
    • H01L29/772Field effect transistors
    • H01L29/78Field effect transistors with field effect produced by an insulated gate
    • H01L29/786Thin film transistors, i.e. transistors with a channel being at least partly a thin film
    • H01L29/7869Thin film transistors, i.e. transistors with a channel being at least partly a thin film having a semiconductor body comprising an oxide semiconductor material, e.g. zinc oxide, copper aluminium oxide, cadmium stannate
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/02Manufacture or treatment of semiconductor devices or of parts thereof
    • H01L21/04Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer
    • H01L21/34Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer the devices having semiconductor bodies not provided for in groups H01L21/0405, H01L21/0445, H01L21/06, H01L21/16 and H01L21/18 with or without impurities, e.g. doping materials
    • H01L21/42Bombardment with radiation
    • H01L21/423Bombardment with radiation with high-energy radiation
    • H01L21/425Bombardment with radiation with high-energy radiation producing ion implantation
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L29/00Semiconductor devices specially adapted for rectifying, amplifying, oscillating or switching and having potential barriers; Capacitors or resistors having potential barriers, e.g. a PN-junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof ; Multistep manufacturing processes therefor
    • H01L29/66Types of semiconductor device ; Multistep manufacturing processes therefor
    • H01L29/66007Multistep manufacturing processes
    • H01L29/66075Multistep manufacturing processes of devices having semiconductor bodies comprising group 14 or group 13/15 materials
    • H01L29/66227Multistep manufacturing processes of devices having semiconductor bodies comprising group 14 or group 13/15 materials the devices being controllable only by the electric current supplied or the electric potential applied, to an electrode which does not carry the current to be rectified, amplified or switched, e.g. three-terminal devices
    • H01L29/66409Unipolar field-effect transistors
    • H01L29/66477Unipolar field-effect transistors with an insulated gate, i.e. MISFET
    • H01L29/66742Thin film unipolar transistors
    • H01L29/6675Amorphous silicon or polysilicon transistors
    • H01L29/66765Lateral single gate single channel transistors with inverted structure, i.e. the channel layer is formed after the gate
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L29/00Semiconductor devices specially adapted for rectifying, amplifying, oscillating or switching and having potential barriers; Capacitors or resistors having potential barriers, e.g. a PN-junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof ; Multistep manufacturing processes therefor
    • H01L29/66Types of semiconductor device ; Multistep manufacturing processes therefor
    • H01L29/66007Multistep manufacturing processes
    • H01L29/66969Multistep manufacturing processes of devices having semiconductor bodies not comprising group 14 or group 13/15 materials

Definitions

  • the subject matter herein generally relates to a thin film transistor, and particularly to a self-aligned metal oxide thin film transistor (TFT) having better hot-carrier/breakdown resistant capability.
  • TFT metal oxide thin film transistor
  • the present disclosure is also related to a method for manufacturing such self-aligned metal oxide TFT.
  • the carrier channel formed by metal oxide is easily damaged when wet etching metal to form source electrode and drain electrode.
  • it requires forming an etching stop on the carrier channel to protect the carrier channel from the wet etching.
  • the provision of the etching stop not only increases the thickness of the TFT, but also increases the cost of the TFT.
  • the TFT is made smaller and smaller which cause the current density in the TFT to be increased.
  • the high current density in the TFT can generate hot-carrier effect.
  • the hot-carrier effect is very harmful to electronic component, which may result in a malfunction of the TFT.
  • FIG. 1 is a cross-sectional view showing a self-aligned metal oxide TFT in accordance with the present disclosure.
  • FIG. 2 is a flowchart showing a method for forming the TFT of FIG. 1 in accordance with the present disclosure.
  • FIG. 3 is a cross-sectional view showing a structure corresponding to a first block of the method of FIG. 2 .
  • FIG. 4 is similar to FIG. 3 , showing a structure corresponding to a second block of the method of FIG. 2 .
  • FIG. 5 is similar to FIG. 3 , showing a structure corresponding to a third block of the method of FIG. 2 , in accordance with a first embodiment of the present disclosure.
  • FIG. 6 is similar to FIG. 3 , showing a structure corresponding to a fourth block of the method of FIG. 2 , in accordance with the first embodiment of the present disclosure.
  • FIG. 7 is similar to FIG. 3 , showing a structure corresponding to the third block of the method of FIG. 2 , in accordance with a second embodiment of the present disclosure.
  • FIG. 8 is similar to FIG. 3 , showing a structure corresponding to the fourth block of the method of FIG. 2 , in accordance with the second embodiment of the present disclosure.
  • FIG. 9 is similar to FIG. 3 , showing a structure corresponding to a fifth block of the method of FIG. 2 .
  • FIG. 10 is similar to FIG. 3 , showing a structure corresponding to a sixth block of the method of FIG. 2 .
  • FIG. 11 is similar to FIG. 3 , showing a structure corresponding to a seventh block of the method of FIG. 2 .
  • FIG. 12 is similar to FIG. 3 , showing a structure corresponding to an eighth block of the method of FIG. 2 .
  • FIG. 13 is similar to FIG. 3 , showing a structure corresponding to a ninth block of the method of FIG. 2 .
  • substantially is defined to be essentially conforming to the particular dimension, shape or other word that substantially modifies, such that the component need not be exact.
  • substantially cylindrical means that the object resembles a cylinder, but can have one or more deviations from a true cylinder.
  • comprising when utilized, means “including, but not necessarily limited to”; it specifically indicates open-ended inclusion or membership in the so-described combination, group, series and the like.
  • a self-aligned metal oxide thin film transistor (TFT) 100 in accordance with the present disclosure includes a substrate 110 , a gate electrode 120 over a middle of the substrate 110 , an electrically insulating layer 130 over the substrate 110 and the gate electrode 120 , a channel layer 142 over a middle of the electrically insulating layer 130 , and a source electrode 162 and a drain electrode 164 located at two opposite sides of the electrically insulating layer 130 , respectively.
  • the electrically insulating layer 130 totally covers the gate electrode 120 to insulate the gate electrode 120 from the source and drain electrodes 162 , 164 and the channel layer 142 .
  • the channel layer 142 is located above the gate electrode 120 and aligned therewith and interconnects the source and drain electrodes 162 , 164 .
  • An inner end of the source electrode 162 extends inwardly to cover a corresponding outer edge of the channel layer 142 and electrically connect therewith.
  • An inner end of the drain electrode 164 extends inwardly to cover a corresponding outer edge of the channel layer 142 and electrically connect therewith.
  • the channel layer 142 includes two low conductive areas 142 a each being located near a corresponding one of the source electrode 162 and the drain electrode 164 , but not covered thereby.
  • the low conductive areas 142 a have an electrical conductivity which is lower than other areas of the channel layer 142 .
  • the low conductivity is obtained by causing the low conductive areas 142 a to have higher charge carrier concentration than the other areas of the channel layer 142 .
  • the low conductivity of the low conductive areas 142 a is obtained by causing the low conductive areas 142 a to have higher electrical resistance than the other areas of the channel layer 142 .
  • the low conductivity of the low conductive areas 142 a is obtained by causing the low conductive areas 142 a to have a lower electron migration rate than the other areas of the channel layer 142 .
  • the speed of electrons flowing though the low conductive areas 142 a of the channel layer 142 will be reduced, whereby the hot-carrier effect can be restrained. Thus, a stability and reliability of the TFT 100 can be enhanced.
  • FIG. 2 a flowchart of an example method 200 for manufacturing the TFT 100 is shown.
  • the example method 200 is provided by way of example, as there are a variety of ways to carry out the method.
  • the example method 200 described below can be carried out using the configurations illustrated in FIGS. 3-13 , for example, and various elements of these figures are referenced in explaining the example method 200 .
  • Each block shown in FIG. 2 represents one or more processes, methods or subroutines, carried out in the example method 200 .
  • the illustrated order of blocks is illustrative only and the order of the blocks can change according to the present disclosure. Additional blocks can be added or fewer blocks may be utilized, without departing from this disclosure.
  • the example method 200 can begin at block 201 .
  • the gate electrode 120 is formed by first applying a metal layer on a top face of the substrate 110 . Then photolithography is used to process the metal layer to obtain a required pattern to form the gate electrode 120 on the substrate 110 .
  • the material for forming the substrate 110 can be chosen from glass, quartz, organic polymer, or other suitable transparent material.
  • the material for forming the gate electrode 120 can be metal or other electrically conductive material, such as alloy, metal oxide, metal nitride or metal nitride oxide.
  • the electrically insulating layer 130 is formed on the substrate 110 to totally cover the gate electrode 120 . Then a semiconductor layer 140 and a first photoresist layer 150 are successively formed on the electrically insulating layer 130 .
  • the material for forming the electrically insulating layer can be chosen from inorganic material such as silicon dioxide, silicon nitride, or silicon nitride oxide, organic material or other suitable material or a combination thereof.
  • the formation of the electrically insulating layer 130 can be achieved by plasma-enhanced chemical vapor deposition.
  • the material for forming the semiconductor layer 140 can be chosen from amorphous silicon, polycrystalline silicon, or oxide semiconductor which is suitable for use in constructing a channel layer for a TFT.
  • the first photoresist layer 150 is made of a positive resist which is a type of photoresist in which the portion of the photoresist that is exposed to light becomes soluble to the photoresist developer. Alternatively, the first photoresist layer 150 can be made of a negative resist.
  • the first photoresist layer 150 is patterned to from a first photoresist pattern 152 .
  • the first photoresist pattern 152 is positioned corresponding to the gate electrode 120 .
  • a portion of the semiconductor layer 140 which is not covered by the first photoresist pattern 140 is etched away to form the channel layer 142 .
  • FIGS. 5 and 6 show the first photoresist pattern 152 and the channel layer 142 , which are formed in accordance with a first embodiment of the present disclosure.
  • FIGS. 7 and 8 show the first photoresist pattern 152 and the channel layer 142 , which are formed in accordance with a second embodiment of the present disclosure.
  • the first photoresist pattern 152 is formed by using a mask 310 and photolithography to process the first photoresist layer 150 , wherein the mask 310 is located above and in alignment with the gate electrode 120 . Since the mask 310 has a uniform thickness and uniform light permeability, the first photoresist pattern 152 can have a uniform thickness, as shown in FIG. 6 .
  • the processing of the photoresist layer 150 by the mask 310 and the photolithography also causes two lateral portions of the semiconductor layer 140 to be etched away to form the channel layer 142 which has two opposite sides aligned with two opposite sides of the first photoresist pattern 152 . Thereafter, as shown in FIG.
  • the first photoresist pattern 152 becomes shorter and thinner, whereby the two lateral portions of the first photoresist pattern 152 are removed away to expose the two lateral portions of the channel layer 142 .
  • a mask 320 has different thicknesses and different levels of light permeability and photolithography are used to process the first photoresist layer 150 , whereby the obtained the first photoresist pattern 152 can have different thicknesses in which two lateral portions of the first photoresist pattern 152 have a smaller thickness, and a middle portion thereof has a larger thickness.
  • Light permeability of a middle portion of the mask 320 is lower than light permeability of two lateral portions of the mask 320 . Accordingly, after exposure and development, the first photoresist pattern 152 can have a configuration with two different thicknesses as shown in FIG. 8 .
  • the processing of the photoresist layer 150 by the mask 320 and the photolithography also causes two lateral portions of the semiconductor layer 140 to be etched away to form the channel layer 142 which has two opposite sides aligned with two opposite sides of the first photoresist pattern 152 . Then as shown in FIG. 9 , by using an ashing process to the first photoresist pattern 152 by applying O 2 or O 3 plasma thereto, the two lateral portions of the first photoresist pattern 152 which have a smaller thickness are removed away, whereby the two lateral portions of the channel layer 142 are exposed.
  • a metal layer 160 is formed to cover the electrically insulating layer 130 , the channel layer 142 and the first photoresist pattern 152 . Then, a second photoresist layer 170 is formed on the metal layer 160 .
  • the material for forming the metal layer 160 can be metal or any other electrically conductive material such as alloy, metal oxide, metal nitride or metal nitride oxide.
  • the second photoresist layer 170 is made of a positive resist which is a type of photoresist in which the portion of the photoresist that is exposed to light becomes soluble to the photoresist developer.
  • the second photoresist layer 170 can be made of a negative resist. Since the two lateral portions of the channel layer 142 are exposed through two lateral sides of the first photoresist pattern 152 , the metal layer 160 is in direct contact with the two lateral portions of the channel layer 142 when the metal layer 160 is formed.
  • the second photoresist layer 170 is patterned by photolithography to form a second photoresist pattern 172 .
  • the second photoresist pattern 172 is located around the first photoresist pattern 152 .
  • An inner edge of the second photoresist pattern 172 is spaced from an outer edge of the first photoresist pattern 152 with a distance with is substantially equal to one-tenth ( 1/10) of a length of the channel layer 142 .
  • the second photoresist pattern 172 is formed by exposure and development of the second photoresist layer 170 by using a mask (not shown).
  • a middle portion of the metal layer 160 which is not covered by the second photoresist pattern 172 is etched away, whereby the source electrode 162 and the drain electrode 164 are formed; a portion of the channel layer 142 which is not covered by the source electrode 162 , the drain electrode 164 and the first photoresist pattern 152 is exposed.
  • the first photoresist pattern 152 covers a middle portion of the channel layer 142 , the middle portion of the channel layer 142 is protected from etching which is used to etch away the middle portion of the metal layer 160 .
  • electrical conductivity of the exposed portion of the channel layer 142 not covered by the source electrode 162 , the drain electrode 164 and the first photoresist pattern 152 is lowered to form the two low conductive areas 142 a .
  • the lowering of the electrical conductivity of the exposed portion of the channel layer 142 can be achieved by implanting plasma, ions or charge carriers thereinto, to thereby increase the concentration of charge carriers in, or increase the electrical resistance of, or lower the electron migration rate in the low conductive areas 142 a . Accordingly, the hot-carrier effect in the channel layer 142 can be restrained, and stability and reliability of the TFT 100 can be enhanced.
  • the first and second photoresist patterns 152 , 172 are removed to obtain the self-aligned metal oxide thin film transistor 100 in accordance with the present disclosure.

Landscapes

  • Engineering & Computer Science (AREA)
  • Microelectronics & Electronic Packaging (AREA)
  • Power Engineering (AREA)
  • Physics & Mathematics (AREA)
  • Condensed Matter Physics & Semiconductors (AREA)
  • General Physics & Mathematics (AREA)
  • Computer Hardware Design (AREA)
  • Ceramic Engineering (AREA)
  • Manufacturing & Machinery (AREA)
  • Health & Medical Sciences (AREA)
  • Toxicology (AREA)
  • Thin Film Transistor (AREA)

Abstract

A method for forming a TFT includes providing a substrate, a gate electrode on the substrate, an electrically insulating layer on the substrate to totally cover the gate electrode, a channel layer on the electrically insulating layer, a first photoresist pattern on the channel layer, a metal layer on the electrically insulating layer, the channel layer and the first photoresist layer, and a second photoresist pattern on the metal layer. A middle portion of the metal layer is then removed to form a source electrode and a drain electrode and to expose the first photoresist pattern and a portion of the channel layer between the first and second photoresist patterns. The exposed portion of the channel layer is then processed to have its electrical conductivity be lowered to thereby reduce a hot-carrier effect of the channel layer.

Description

    CROSS-REFERENCE TO RELATED APPLICATIONS
  • This application claims priority to Taiwan Patent Application No. 103146383 filed on Dec. 30, 2014, the contents of which are incorporated by reference herein.
  • FIELD
  • The subject matter herein generally relates to a thin film transistor, and particularly to a self-aligned metal oxide thin film transistor (TFT) having better hot-carrier/breakdown resistant capability. The present disclosure is also related to a method for manufacturing such self-aligned metal oxide TFT.
  • BACKGROUND
  • In manufacturing metal oxide TFT, the carrier channel formed by metal oxide is easily damaged when wet etching metal to form source electrode and drain electrode. Conventionally it requires forming an etching stop on the carrier channel to protect the carrier channel from the wet etching. The provision of the etching stop not only increases the thickness of the TFT, but also increases the cost of the TFT.
  • Furthermore, following the increase of definition of the liquid crystal display (LCD), the TFT is made smaller and smaller which cause the current density in the TFT to be increased. The high current density in the TFT can generate hot-carrier effect. The hot-carrier effect is very harmful to electronic component, which may result in a malfunction of the TFT.
  • BRIEF DESCRIPTION OF THE DRAWINGS
  • Many aspects of the disclosure can be better understood with reference to the following drawings. The components in the drawings are not necessarily drawn to scale, the emphasis instead being placed upon clearly illustrating the principles of the present self-aligned metal oxide TFT. Moreover, in the drawings, like reference numerals designate corresponding parts throughout the several views.
  • FIG. 1 is a cross-sectional view showing a self-aligned metal oxide TFT in accordance with the present disclosure.
  • FIG. 2 is a flowchart showing a method for forming the TFT of FIG. 1 in accordance with the present disclosure.
  • FIG. 3 is a cross-sectional view showing a structure corresponding to a first block of the method of FIG. 2.
  • FIG. 4 is similar to FIG. 3, showing a structure corresponding to a second block of the method of FIG. 2.
  • FIG. 5 is similar to FIG. 3, showing a structure corresponding to a third block of the method of FIG. 2, in accordance with a first embodiment of the present disclosure.
  • FIG. 6 is similar to FIG. 3, showing a structure corresponding to a fourth block of the method of FIG. 2, in accordance with the first embodiment of the present disclosure.
  • FIG. 7 is similar to FIG. 3, showing a structure corresponding to the third block of the method of FIG. 2, in accordance with a second embodiment of the present disclosure.
  • FIG. 8 is similar to FIG. 3, showing a structure corresponding to the fourth block of the method of FIG. 2, in accordance with the second embodiment of the present disclosure.
  • FIG. 9 is similar to FIG. 3, showing a structure corresponding to a fifth block of the method of FIG. 2.
  • FIG. 10 is similar to FIG. 3, showing a structure corresponding to a sixth block of the method of FIG. 2.
  • FIG. 11 is similar to FIG. 3, showing a structure corresponding to a seventh block of the method of FIG. 2.
  • FIG. 12 is similar to FIG. 3, showing a structure corresponding to an eighth block of the method of FIG. 2.
  • FIG. 13 is similar to FIG. 3, showing a structure corresponding to a ninth block of the method of FIG. 2.
  • DETAILED DESCRIPTION
  • It will be appreciated that for simplicity and clarity of illustration, where appropriate, reference numerals have been repeated among the different figures to indicate corresponding or analogous elements. In addition, numerous specific details are set forth in order to provide a thorough understanding of the embodiments described herein. However, it will be understood by those of ordinary skill in the art that the embodiments described herein can be practiced without these specific details. In other instances, methods, procedures, and components have not been described in detail so as not to obscure the related relevant feature being described. The drawings are not necessarily to scale and the proportions of certain parts may be exaggerated to better illustrate details and features. The description is not to be considered as limiting the scope of the embodiments described herein.
  • Several definitions that apply throughout this disclosure will now be presented.
  • The term “substantially” is defined to be essentially conforming to the particular dimension, shape or other word that substantially modifies, such that the component need not be exact. For example, substantially cylindrical means that the object resembles a cylinder, but can have one or more deviations from a true cylinder. The term “comprising,” when utilized, means “including, but not necessarily limited to”; it specifically indicates open-ended inclusion or membership in the so-described combination, group, series and the like.
  • Referring to FIG. 1, a self-aligned metal oxide thin film transistor (TFT) 100 in accordance with the present disclosure includes a substrate 110, a gate electrode 120 over a middle of the substrate 110, an electrically insulating layer 130 over the substrate 110 and the gate electrode 120, a channel layer 142 over a middle of the electrically insulating layer 130, and a source electrode 162 and a drain electrode 164 located at two opposite sides of the electrically insulating layer 130, respectively. The electrically insulating layer 130 totally covers the gate electrode 120 to insulate the gate electrode 120 from the source and drain electrodes 162, 164 and the channel layer 142. The channel layer 142 is located above the gate electrode 120 and aligned therewith and interconnects the source and drain electrodes 162, 164. An inner end of the source electrode 162 extends inwardly to cover a corresponding outer edge of the channel layer 142 and electrically connect therewith. An inner end of the drain electrode 164 extends inwardly to cover a corresponding outer edge of the channel layer 142 and electrically connect therewith. The channel layer 142 includes two low conductive areas 142 a each being located near a corresponding one of the source electrode 162 and the drain electrode 164, but not covered thereby. The low conductive areas 142 a have an electrical conductivity which is lower than other areas of the channel layer 142. In at least one embodiment, the low conductivity is obtained by causing the low conductive areas 142 a to have higher charge carrier concentration than the other areas of the channel layer 142. In another embodiment, the low conductivity of the low conductive areas 142 a is obtained by causing the low conductive areas 142 a to have higher electrical resistance than the other areas of the channel layer 142. In still another embodiment, the low conductivity of the low conductive areas 142 a is obtained by causing the low conductive areas 142 a to have a lower electron migration rate than the other areas of the channel layer 142.
  • The speed of electrons flowing though the low conductive areas 142 a of the channel layer 142 will be reduced, whereby the hot-carrier effect can be restrained. Thus, a stability and reliability of the TFT 100 can be enhanced.
  • Referring to FIG. 2, a flowchart of an example method 200 for manufacturing the TFT 100 is shown. The example method 200 is provided by way of example, as there are a variety of ways to carry out the method. The example method 200 described below can be carried out using the configurations illustrated in FIGS. 3-13, for example, and various elements of these figures are referenced in explaining the example method 200. Each block shown in FIG. 2 represents one or more processes, methods or subroutines, carried out in the example method 200. Furthermore, the illustrated order of blocks is illustrative only and the order of the blocks can change according to the present disclosure. Additional blocks can be added or fewer blocks may be utilized, without departing from this disclosure. The example method 200 can begin at block 201.
  • At block 201, also referring to FIG. 3, in which the substrate 110 is provided and the gate electrode 120 is formed on the middle of the substrate 110. In more detail, the gate electrode 120 is formed by first applying a metal layer on a top face of the substrate 110. Then photolithography is used to process the metal layer to obtain a required pattern to form the gate electrode 120 on the substrate 110. The material for forming the substrate 110 can be chosen from glass, quartz, organic polymer, or other suitable transparent material. The material for forming the gate electrode 120 can be metal or other electrically conductive material, such as alloy, metal oxide, metal nitride or metal nitride oxide.
  • At block 202, also referring to FIG. 4, the electrically insulating layer 130 is formed on the substrate 110 to totally cover the gate electrode 120. Then a semiconductor layer 140 and a first photoresist layer 150 are successively formed on the electrically insulating layer 130. The material for forming the electrically insulating layer can be chosen from inorganic material such as silicon dioxide, silicon nitride, or silicon nitride oxide, organic material or other suitable material or a combination thereof. The formation of the electrically insulating layer 130 can be achieved by plasma-enhanced chemical vapor deposition. The material for forming the semiconductor layer 140 can be chosen from amorphous silicon, polycrystalline silicon, or oxide semiconductor which is suitable for use in constructing a channel layer for a TFT. The first photoresist layer 150 is made of a positive resist which is a type of photoresist in which the portion of the photoresist that is exposed to light becomes soluble to the photoresist developer. Alternatively, the first photoresist layer 150 can be made of a negative resist.
  • At block 203, the first photoresist layer 150 is patterned to from a first photoresist pattern 152. The first photoresist pattern 152 is positioned corresponding to the gate electrode 120. At block 204, a portion of the semiconductor layer 140 which is not covered by the first photoresist pattern 140 is etched away to form the channel layer 142.
  • At block 205, two opposite lateral portions of the first photoresist pattern 152 are removed away to expose two opposite lateral portions of the channel layer 142. FIGS. 5 and 6 show the first photoresist pattern 152 and the channel layer 142, which are formed in accordance with a first embodiment of the present disclosure. FIGS. 7 and 8 show the first photoresist pattern 152 and the channel layer 142, which are formed in accordance with a second embodiment of the present disclosure.
  • Referring to FIG. 5, in accordance with the first embodiment, the first photoresist pattern 152 is formed by using a mask 310 and photolithography to process the first photoresist layer 150, wherein the mask 310 is located above and in alignment with the gate electrode 120. Since the mask 310 has a uniform thickness and uniform light permeability, the first photoresist pattern 152 can have a uniform thickness, as shown in FIG. 6. The processing of the photoresist layer 150 by the mask 310 and the photolithography also causes two lateral portions of the semiconductor layer 140 to be etched away to form the channel layer 142 which has two opposite sides aligned with two opposite sides of the first photoresist pattern 152. Thereafter, as shown in FIG. 9, by using an aching process to the first photoresist pattern 152 by applying O2 or O3 plasma thereto, the first photoresist pattern 152 becomes shorter and thinner, whereby the two lateral portions of the first photoresist pattern 152 are removed away to expose the two lateral portions of the channel layer 142.
  • Referring to FIG. 7, according to the second embodiment, a mask 320 has different thicknesses and different levels of light permeability and photolithography are used to process the first photoresist layer 150, whereby the obtained the first photoresist pattern 152 can have different thicknesses in which two lateral portions of the first photoresist pattern 152 have a smaller thickness, and a middle portion thereof has a larger thickness. Light permeability of a middle portion of the mask 320 is lower than light permeability of two lateral portions of the mask 320. Accordingly, after exposure and development, the first photoresist pattern 152 can have a configuration with two different thicknesses as shown in FIG. 8. The processing of the photoresist layer 150 by the mask 320 and the photolithography also causes two lateral portions of the semiconductor layer 140 to be etched away to form the channel layer 142 which has two opposite sides aligned with two opposite sides of the first photoresist pattern 152. Then as shown in FIG. 9, by using an ashing process to the first photoresist pattern 152 by applying O2 or O3 plasma thereto, the two lateral portions of the first photoresist pattern 152 which have a smaller thickness are removed away, whereby the two lateral portions of the channel layer 142 are exposed.
  • At block 206, please also referring to FIG. 10, a metal layer 160 is formed to cover the electrically insulating layer 130, the channel layer 142 and the first photoresist pattern 152. Then, a second photoresist layer 170 is formed on the metal layer 160. The material for forming the metal layer 160 can be metal or any other electrically conductive material such as alloy, metal oxide, metal nitride or metal nitride oxide. In the present disclosure, the second photoresist layer 170 is made of a positive resist which is a type of photoresist in which the portion of the photoresist that is exposed to light becomes soluble to the photoresist developer. Alternatively, the second photoresist layer 170 can be made of a negative resist. Since the two lateral portions of the channel layer 142 are exposed through two lateral sides of the first photoresist pattern 152, the metal layer 160 is in direct contact with the two lateral portions of the channel layer 142 when the metal layer 160 is formed.
  • At block 207, also referring to FIG. 11, the second photoresist layer 170 is patterned by photolithography to form a second photoresist pattern 172. The second photoresist pattern 172 is located around the first photoresist pattern 152. An inner edge of the second photoresist pattern 172 is spaced from an outer edge of the first photoresist pattern 152 with a distance with is substantially equal to one-tenth ( 1/10) of a length of the channel layer 142. The second photoresist pattern 172 is formed by exposure and development of the second photoresist layer 170 by using a mask (not shown).
  • At block 208, please referring to FIG. 12, a middle portion of the metal layer 160 which is not covered by the second photoresist pattern 172 is etched away, whereby the source electrode 162 and the drain electrode 164 are formed; a portion of the channel layer 142 which is not covered by the source electrode 162, the drain electrode 164 and the first photoresist pattern 152 is exposed. Here since the first photoresist pattern 152 covers a middle portion of the channel layer 142, the middle portion of the channel layer 142 is protected from etching which is used to etch away the middle portion of the metal layer 160.
  • At block 209, also referring to FIG. 13, electrical conductivity of the exposed portion of the channel layer 142 not covered by the source electrode 162, the drain electrode 164 and the first photoresist pattern 152 is lowered to form the two low conductive areas 142 a. The lowering of the electrical conductivity of the exposed portion of the channel layer 142 can be achieved by implanting plasma, ions or charge carriers thereinto, to thereby increase the concentration of charge carriers in, or increase the electrical resistance of, or lower the electron migration rate in the low conductive areas 142 a. Accordingly, the hot-carrier effect in the channel layer 142 can be restrained, and stability and reliability of the TFT 100 can be enhanced.
  • At block 210, also referring back to FIG. 1, the first and second photoresist patterns 152, 172 are removed to obtain the self-aligned metal oxide thin film transistor 100 in accordance with the present disclosure.
  • It is to be understood that the above-described embodiments are intended to illustrate rather than limit the disclosure. Variations may be made to the embodiments without departing from the spirit of the disclosure as claimed. The above-described embodiments illustrate the scope of the disclosure but do not restrict the scope of the disclosure.

Claims (20)

1. A thin film transistor comprising:
a substrate;
a gate electrode formed on the substrate;
an electrically insulating layer formed on the substrate and covering the gate electrode;
a channel layer made of semiconductor material and formed on the electrically insulating layer;
a source electrode formed on a first lateral side of the electrically insulating layer, the source electrode having an inner end covering a first outer end of the channel layer and electrically connecting therewith; and
a drain electrode formed on an opposite second lateral side of the electrically insulating layer, the drain electrode having an inner end covering an opposite second outer end of the channel layer and electrically connecting therewith;
wherein an area of the channel layer adjacent to one of the source electrode and the drain electrode and not covered thereby has an electrical conductivity lower than other area of the channel layer.
2. The thin film transistor of claim 1, wherein the area of the channel layer which has a lower electrical conductivity is formed by implanting ions therein.
3. The thin film transistor of claim 1, wherein the area of the channel layer which has a lower electrical conductivity is formed by implanting charge carriers therein.
4. The thin film transistor of claim 1, wherein the area of the channel layer which has a lower electrical conductivity is formed by implanting plasma therein.
5. The thin film transistor of claim 1, wherein the area of the channel layer which has a lower electrical conductivity has a lower electron migration rate than the other area of the channel layer.
6. The thin film transistor of claim 1, wherein the area of the channel layer which has a lower electrical conductivity has a higher electrical resistance than the other area of the channel layer.
7. The thin film transistor of claim 1, wherein the area of the channel layer which has a lower electrical conductivity has a higher charge carrier concentration than the other area of the channel.
8. The thin film transistor of claim 1, wherein the area of the channel layer which has a lower electrical conductivity has a length which is substantially equal to one-tenth of an entire length of the channel layer.
9. The thin film transistor of claim 1, wherein the channel layer is made of oxide semiconductor material.
10. The thin film transistor of claim 9, wherein the channel layer is aligned with the gate electrode.
11. A method for forming a thin film transistor comprising:
providing a substrate;
forming a gate electrode on the substrate;
forming an electrically insulating layer on the substrate to cover the gate electrode therein;
forming a channel layer on the electrically insulating layer, wherein the channel layer is made of semiconductor material;
forming a first photoresist pattern on the channel layer with two opposite lateral ends of the channel layer being exposed through the first photoresist pattern;
forming a metal layer on the electrically insulating layer to cover the channel layer and the first photoresist pattern therein;
forming a second photoresist pattern on the metal layer, wherein the second photoresist pattern surrounds the first photoresist pattern, one of two inner sides of the second photoresist pattern being spaced from a corresponding one of two opposite lateral sides of the first photoresist pattern with a predetermined distance;
removing a middle portion of the metal layer between the two inner sides of the second photoresist pattern to expose the first photoresist pattern and an area of the channel layer between the one of two inner sides of the second photoresist pattern and the corresponding one of two opposite lateral sides of the first photoresist pattern;
processing an exposed area of the channel layer to cause it to have a lower electrical conductivity than other area of the channel layer; and
removing the first and second photoresist patterns.
12. The method of claim 11, wherein the removal of the middle portion of the metal layer forms a source electrode and a drain electrode, the source electrode covering a first lateral end of the channel layer and electrically connecting therewith, the drain electrode cover an opposite second lateral end of the channel layer and electrically connecting therewith, and wherein the exposed area of the channel layer is adjacent to one of the source and drain electrodes and not covered thereby.
13. The method of claim 12, wherein the exposed area of the channel layer is processed to have a lower electrical conductivity by one of following processes: implanting ions into the exposed area of the channel layer, implanting charge carriers into the exposed area of the channel layer and implanting plasma into the exposed area of the channel layer.
14. The method of claim 13, wherein the lower electrical conductivity of the exposed area of the channel layer is achieved by having one of following features: higher electrical resistance, higher charge carrier concentration and lower electron migration rate.
15. The method of claim 14, wherein formation of the channel layer and the first photoresist pattern are achieved by:
forming a semiconductor layer on the electrically insulating layer;
forming a first photoresist layer on the semiconductor layer;
processing the first photoresist layer by photolithography and a mask to remove lateral portions of the semiconductor layer to become the channel layer and lateral portions of the first photoresist layer to become the first photoresist pattern which have two lateral edges in alignment with two lateral edges of the channel layer; and
ashing the first photoresist pattern to make the photoresist pattern shorter to thereby expose two lateral ends of the channel layer through the photoresist pattern.
16. The method of claim 15, wherein the mask has an even thickness and an even light permeability.
17. The method of claim 16, wherein the mask has two lateral portions and a middle portion, a light permeability of the middle portion of the mask is less than a light permeability of the two lateral portions of the mask.
18. The method of claim 17, wherein a thickness of the two lateral portions of the mask is smaller than the middle portion of the mask.
19. The method of claim 17, wherein material for forming the channel layer is selected from the group consisting of amorphous silicon, polycrystalline silicon, and oxide semiconductor.
20. The method of claim 19, wherein material for forming the metal layer is selected from the group consisting of metal, alloy, metal oxide, metal nitride and metal nitride oxide.
US14/591,189 2014-12-30 2015-01-07 Self-aligned metal oxide thin film transistor and method of making same Active US9379251B1 (en)

Priority Applications (1)

Application Number Priority Date Filing Date Title
US15/162,561 US10062791B2 (en) 2014-12-30 2016-05-23 Self-aligned metal oxide thin film transistor and method of making same

Applications Claiming Priority (3)

Application Number Priority Date Filing Date Title
TW103146383A 2014-12-30
TW103146383A TWI559549B (en) 2014-12-30 2014-12-30 Thin film transistor and method for manufacturing same
TW103146383 2014-12-30

Related Child Applications (1)

Application Number Title Priority Date Filing Date
US15/162,561 Division US10062791B2 (en) 2014-12-30 2016-05-23 Self-aligned metal oxide thin film transistor and method of making same

Publications (2)

Publication Number Publication Date
US9379251B1 US9379251B1 (en) 2016-06-28
US20160190326A1 true US20160190326A1 (en) 2016-06-30

Family

ID=56136488

Family Applications (2)

Application Number Title Priority Date Filing Date
US14/591,189 Active US9379251B1 (en) 2014-12-30 2015-01-07 Self-aligned metal oxide thin film transistor and method of making same
US15/162,561 Active US10062791B2 (en) 2014-12-30 2016-05-23 Self-aligned metal oxide thin film transistor and method of making same

Family Applications After (1)

Application Number Title Priority Date Filing Date
US15/162,561 Active US10062791B2 (en) 2014-12-30 2016-05-23 Self-aligned metal oxide thin film transistor and method of making same

Country Status (2)

Country Link
US (2) US9379251B1 (en)
TW (1) TWI559549B (en)

Families Citing this family (3)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
CN106549063B (en) * 2016-11-04 2019-07-05 上海禾馥电子有限公司 A kind of oxide thin film transistor
CN107424936B (en) * 2017-05-08 2020-03-31 京东方科技集团股份有限公司 Thin film transistor, preparation method thereof, array substrate and display device
CN114402430A (en) * 2021-12-17 2022-04-26 昆山龙腾光电股份有限公司 Array substrate, manufacturing method and display panel

Family Cites Families (13)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US7141821B1 (en) * 1998-11-10 2006-11-28 Semiconductor Energy Laboratory Co., Ltd. Semiconductor device having an impurity gradient in the impurity regions and method of manufacture
KR100584715B1 (en) * 2004-04-06 2006-05-29 엘지.필립스 엘시디 주식회사 Method of fabricating array substrate for Liquid Crystal Display Device with driving circuit
CN100386885C (en) 2004-07-22 2008-05-07 友达光电股份有限公司 Low temp polycrystal silicon film transistor and manufacturing method thereof
US7914971B2 (en) * 2005-08-12 2011-03-29 Semiconductor Energy Laboratory Co., Ltd. Light exposure mask and method for manufacturing semiconductor device using the same
BRPI0614962A2 (en) 2005-08-26 2013-01-01 Directv Group Inc method and apparatus for administering video channel, article of manufacture
TWI269935B (en) * 2005-12-30 2007-01-01 Quanta Display Inc Mask and fabrication method thereof and application thereof
KR101408962B1 (en) * 2008-07-01 2014-06-17 삼성디스플레이 주식회사 Method of manufacturing transistor and method of manufacturing organic electroluminescence display using the same
WO2011004624A1 (en) * 2009-07-09 2011-01-13 シャープ株式会社 Thin-film transistor producing method
JP5600255B2 (en) * 2010-01-12 2014-10-01 株式会社ジャパンディスプレイ Display device, switching circuit, and field effect transistor
KR20120121931A (en) 2010-02-19 2012-11-06 가부시키가이샤 한도오따이 에네루기 켄큐쇼 Semiconductor device and method for manufacturing the same
US9178076B2 (en) * 2011-08-11 2015-11-03 Idemitsu Kosan Co., Ltd. Thin-film transistor
WO2014192282A1 (en) * 2013-05-29 2014-12-04 和光純薬工業株式会社 Organic thin film transistor
CN103545378B (en) 2013-11-05 2016-09-07 京东方科技集团股份有限公司 Oxide thin film transistor and preparation method thereof, array base palte, display device

Also Published As

Publication number Publication date
TWI559549B (en) 2016-11-21
TW201624714A (en) 2016-07-01
US9379251B1 (en) 2016-06-28
US10062791B2 (en) 2018-08-28
US20160268444A1 (en) 2016-09-15

Similar Documents

Publication Publication Date Title
US9437627B2 (en) Thin film transistor and manufacturing method thereof
US9252285B2 (en) Display substrate including a thin film transistor and method of manufacturing the same
KR101530459B1 (en) Manufacturing method of array substrate, array substrate and display
US8691639B2 (en) Manufacture methods of thin film transistor and array substrate and mask
CN104979380B (en) Thin film transistor and manufacturing method thereof
KR20160120389A (en) Manufacturing method of thin-film transistor array substrate and thin-film transistor array substrate thereof
US10062791B2 (en) Self-aligned metal oxide thin film transistor and method of making same
US9741861B2 (en) Display device and method for manufacturing the same
US20180097116A1 (en) Thin film transistor and method of manufacturing same
US9576990B2 (en) Thin film transistor and method of making same
US20180108746A1 (en) Thin film transistors (tfts), manufacturing methods of tfts, and cmos components
US10211342B2 (en) Thin film transistor and fabrication method thereof, array substrate, and display panel
TWI573226B (en) Thin film transistor substrate and manufacturing method thereof
US20160035893A1 (en) Pixel structure and manufacturing method thereof
US9472649B1 (en) Fabrication method for multi-zoned and short channel thin film transistors
CN106611794B (en) Thin film transistor and its manufacturing method
CN105810743B (en) Thin film transistor and its manufacturing method
KR102228288B1 (en) Method of manufacturing a top gate thin film transistor
TWI599050B (en) Thin film transistor and method of manufacturing the same
US9406774B1 (en) Field effect transistor and method of making
CN105632920A (en) Thin-film transistor substrate manufacturing method
KR102135911B1 (en) Manufacturing method of thin film transistor array substrate
CN102945809A (en) Forming method of drift region
CN104253091A (en) A manufacturing method of a thin film transistor substrate

Legal Events

Date Code Title Description
AS Assignment

Owner name: YE XIN TECHNOLOGY CONSULTING CO., LTD., TAIWAN

Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNORS:FANG, KUO-LUNG;KAO, YI-CHUN;SHIH, PO-LI;AND OTHERS;SIGNING DATES FROM 20141128 TO 20141211;REEL/FRAME:034652/0387

STCF Information on status: patent grant

Free format text: PATENTED CASE

AS Assignment

Owner name: HON HAI PRECISION INDUSTRY CO., LTD., TAIWAN

Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:YE XIN TECHNOLOGY CONSULTING CO., LTD.;REEL/FRAME:038930/0434

Effective date: 20160308

MAFP Maintenance fee payment

Free format text: PAYMENT OF MAINTENANCE FEE, 4TH YEAR, LARGE ENTITY (ORIGINAL EVENT CODE: M1551); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY

Year of fee payment: 4

MAFP Maintenance fee payment

Free format text: PAYMENT OF MAINTENANCE FEE, 8TH YEAR, LARGE ENTITY (ORIGINAL EVENT CODE: M1552); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY

Year of fee payment: 8