US20160093573A1 - Overlay mark and method for forming the same - Google Patents
Overlay mark and method for forming the same Download PDFInfo
- Publication number
- US20160093573A1 US20160093573A1 US14/498,217 US201414498217A US2016093573A1 US 20160093573 A1 US20160093573 A1 US 20160093573A1 US 201414498217 A US201414498217 A US 201414498217A US 2016093573 A1 US2016093573 A1 US 2016093573A1
- Authority
- US
- United States
- Prior art keywords
- directional
- patterns
- directional patterns
- pattern
- layer
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Granted
Links
Images
Classifications
-
- H01L23/544—
-
- G—PHYSICS
- G03—PHOTOGRAPHY; CINEMATOGRAPHY; ANALOGOUS TECHNIQUES USING WAVES OTHER THAN OPTICAL WAVES; ELECTROGRAPHY; HOLOGRAPHY
- G03F—PHOTOMECHANICAL PRODUCTION OF TEXTURED OR PATTERNED SURFACES, e.g. FOR PRINTING, FOR PROCESSING OF SEMICONDUCTOR DEVICES; MATERIALS THEREFOR; ORIGINALS THEREFOR; APPARATUS SPECIALLY ADAPTED THEREFOR
- G03F7/00—Photomechanical, e.g. photolithographic, production of textured or patterned surfaces, e.g. printing surfaces; Materials therefor, e.g. comprising photoresists; Apparatus specially adapted therefor
- G03F7/70—Microphotolithographic exposure; Apparatus therefor
- G03F7/70483—Information management; Active and passive control; Testing; Wafer monitoring, e.g. pattern monitoring
- G03F7/70605—Workpiece metrology
- G03F7/70616—Monitoring the printed patterns
- G03F7/70633—Overlay, i.e. relative alignment between patterns printed by separate exposures in different layers, or in the same layer in multiple exposures or stitching
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10W—GENERIC PACKAGES, INTERCONNECTIONS, CONNECTORS OR OTHER CONSTRUCTIONAL DETAILS OF DEVICES COVERED BY CLASS H10
- H10W46/00—Marks applied to devices, e.g. for alignment or identification
-
- H01L21/0274—
-
- H01L21/0332—
-
- H01L21/31144—
-
- H01L22/20—
-
- H01L23/53271—
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10W—GENERIC PACKAGES, INTERCONNECTIONS, CONNECTORS OR OTHER CONSTRUCTIONAL DETAILS OF DEVICES COVERED BY CLASS H10
- H10W20/00—Interconnections in chips, wafers or substrates
- H10W20/40—Interconnections external to wafers or substrates, e.g. back-end-of-line [BEOL] metallisations or vias connecting to gate electrodes
- H10W20/41—Interconnections external to wafers or substrates, e.g. back-end-of-line [BEOL] metallisations or vias connecting to gate electrodes characterised by their conductive parts
- H10W20/44—Conductive materials thereof
- H10W20/4451—Semiconductor materials, e.g. polysilicon
-
- H01L2223/54426—
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10P—GENERIC PROCESSES OR APPARATUS FOR THE MANUFACTURE OR TREATMENT OF DEVICES COVERED BY CLASS H10
- H10P74/00—Testing or measuring during manufacture or treatment of wafers, substrates or devices
- H10P74/20—Testing or measuring during manufacture or treatment of wafers, substrates or devices characterised by the properties tested or measured, e.g. structural or electrical properties
- H10P74/203—Structural properties, e.g. testing or measuring thicknesses, line widths, warpage, bond strengths or physical defects
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10P—GENERIC PROCESSES OR APPARATUS FOR THE MANUFACTURE OR TREATMENT OF DEVICES COVERED BY CLASS H10
- H10P74/00—Testing or measuring during manufacture or treatment of wafers, substrates or devices
- H10P74/23—Testing or measuring during manufacture or treatment of wafers, substrates or devices characterised by multiple measurements, corrections, marking or sorting processes
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10W—GENERIC PACKAGES, INTERCONNECTIONS, CONNECTORS OR OTHER CONSTRUCTIONAL DETAILS OF DEVICES COVERED BY CLASS H10
- H10W46/00—Marks applied to devices, e.g. for alignment or identification
- H10W46/301—Marks applied to devices, e.g. for alignment or identification for alignment
Definitions
- This invention relates to an integrated circuit (IC) process, and particularly to an overlay mark applied in a lithography-etching-lithography-etching (LELE)-type double patterning lithography (DPL) process, and a method for forming the overlay mark.
- IC integrated circuit
- LELE lithography-etching-lithography-etching
- DPL double patterning lithography
- an IC wafer In order to check the alignment accuracy between patterns of a previous wafer layer and patterns of a current wafer layer that is more important as the linewidth gets smaller, an IC wafer is usually formed with many overlay marks thereon.
- the current layer may be patterned through a process including a first lithography step, a first etching step, a second lithography step and a second etching step in sequence, namely a LELE-type DPL process.
- linear patterns defined by the first lithography step and linear patterns defined by the second lithography step are formed in two separate overlay mark regions respectively with different parts of linear patterns of the previous layer. Therefore, a larger wafer area is required for forming overlay marks.
- this invention provides an overlay mark for a LELE-type double patterning lithography (DPL) process.
- DPL LELE-type double patterning lithography
- This invention also provides a method for forming the overlay mark of this invention.
- the overlay mark of this invention which is applied to a LELE-type DPL process including a first lithography step, a first etching step, a second lithography step and a second etching step in sequence, includes a first x-directional pattern and a first y-directional pattern of a previous layer, a plurality of second x-directional patterns and a plurality of second y-directional patterns of a current layer defined by the first lithography step, and a plurality of third x-directional patterns and a plurality of third y-directional patterns of the current layer defined by the second lithography step.
- the second x-directional patterns and the third x-directional patterns are arranged alternately, beside the first x-directional pattern.
- the second y-directional patterns and the third y-directional patterns are arranged alternately, beside the first y-directional pattern.
- a first x-directional pattern and a first y-directional pattern of the previous layer are formed.
- a plurality of second x-directional patterns and a plurality of second y-directional patterns of the current layer are formed in a first photoresist layer in the first lithography step.
- First overlay errors between the second x-directional patterns and the first x-directional pattern and between the second y-directional patterns and the first y-directional pattern are measured, and the first photoresist layer is retained if the first overlay errors are acceptable.
- the second x-directional patterns and the second y-directional patterns are transferred to a hard mask layer over the previous layer in the first etching step.
- a plurality of third x-directional patterns and a plurality of third y-directional patterns of the current layer are formed in a second photoresist layer in the second lithography step.
- Second overlay errors between the third x-directional patterns and the first x-directional pattern and between the third y-directional patterns and the first y-directional pattern are measured, and the second photoresist layer is retained if the second overlay errors are acceptable.
- the second x-directional patterns and the third x-directional patterns are arranged alternately beside the first x-directional pattern.
- the second y-directional patterns and the third y-directional patterns are arranged alternately beside the first y-directional pattern.
- each group independently has a trench form or a solid line form for each pattern in the group. It is also possible that each group independently has a linear shape or a non-linear shape for each pattern in the group.
- the wafer area required for forming overlay marks can be reduced.
- the overlay errors of the two lithography steps are measured with respect to the same patterns of the previous layer, the accuracy of the overlay errors measurement is improved.
- FIGS. 1A to 3A , 1 B to 3 B and 1 C schematically illustrate a method for forming an overlay mark for a LELE-type DPL process according to a first embodiment of this invention, wherein FIGS. 1A to 3A are cross-sectional views, FIGS. 1B to 3B are top views of linear patterns of the current layer with line B-B′ corresponding to the cross-sectional views, and FIG. 1C is a top view of a linear pattern of the previous layer in the overlay mark with line C-C′ corresponding to the cross-sectional views.
- FIGS. 4A and 4B schematically illustrate the last step in a method for forming an overlay mark according to a second embodiment of this invention, wherein FIG. 4A is a cross-sectional view, and FIG. 4B is a top view of linear patterns of the current layer with line B-B′ corresponding to the cross-sectional view of FIG. 4A .
- FIG. 5 schematically illustrates, in a top view, an overlay mark for a LELE-type DPL process according to a third embodiment of this invention, which is based on the basic structure as shown in FIG. 3 A/B or FIG. 4 A/B and FIG. 1C .
- the x-directional and y-directional patterns of the previous layer are in a solid line form and those of the current layer defined by the first lithography step are in a trench form in the following embodiments, it is possible that at least one group of the two groups of patterns is in a different form in other embodiments.
- each group of patterns has a linear shape for each pattern in the group in the following embodiments
- each group may alternatively independently have a non-linear shape for each pattern in the group in other embodiments.
- the non-linear shape may be a square shape, a rectangular shape, or an annular shape, etc.
- each group of patterns has a linear shape for each pattern in the group
- the linear patterns of the previous layer are much wider that the linear patterns of the current layer in the overlay mark in the illustrated embodiments, their width may be reduced to be comparable to that of the linear patterns of the current layer.
- each group of patterns has a linear shape for each pattern in the group
- there are a specific number of sets of alternately arranged linear patterns defined by the first lithography step and linear patterns defined by the second lithography step arranged in a particular manner in the third embodiment of this invention there may alternatively be a different number of such sets of linear patterns arranged in a different manner.
- FIGS. 1A to 3A , 1 B to 3 B and 1 C schematically illustrate a method for forming an overlay mark for a LELE-type DPL process according to the first embodiment of this invention, wherein FIGS. 1A to 3A are cross-sectional views, FIGS. 1B to 3B are top views of linear patterns of the current layer with line B-B′ corresponding to the cross-sectional views, and FIG. 1C is a top view of a linear pattern of the previous layer in the overlay mark with line C-C′ corresponding to the cross-sectional views.
- a linear pattern 10 of the previous layer is formed in the overlay mark region, simultaneously with the formation of the patterns of the previous layer in the device area (not shown).
- the previous layer may include a conductive layer to be electrically connected with.
- the conductive layer may include doped polysilicon.
- An insulating layer 12 which acts as a current layer to be formed with openings therein for electrical connection of the previous layer, is then formed covering the previous layer including the linear pattern 10 (the first x-directional pattern and the first y-directional pattern) in the overlay mark region.
- the DPL process to which the overlay mark is applied may be a process for forming dense contact openings in the insulating layer 12 .
- the insulating layer 12 may include silicon oxide or a low-k dielectric layer.
- a hard mask layer 14 is then formed over the insulating layer 12 , possibly including an advanced patterning film (APF), silicon nitride (SiN), or titanium nitride (TiN).
- APF advanced patterning film
- SiN silicon nitride
- TiN titanium nitride
- a first photoresist layer 16 is formed in the overlay mark region and the device area (not shown), and then a plurality of parallel trench patterns 18 (the second x-directional patterns and the second y-directional patterns) of the current layer are formed in the first photoresist layer 16 , simultaneously with the formation of a first part of the patterns of the current layer in the device area (not shown).
- the overlay error between the trench patterns 18 of the current layer and the linear pattern 10 of the previous layer is measured, and the first photoresist layer 16 is retained if the measured overlay error is acceptable.
- the trench patterns 18 are transferred to the hard mask layer 14 to form trench patterns 20 (the second x-directional patterns and the second y-directional patterns) of the current layer in the first etching step of the DPL process, simultaneously with the transfer of the first part of the patterns of the current layer to the hard mask layer 14 in the device area (not shown).
- the etching may be continued into the insulating layer 12 under the hard mask layer 14 , in both the overlay mark region and the device area (not shown).
- a second photoresist layer 22 is formed in the overlay mark region and the device area (not shown), and then a plurality of parallel trench patterns 24 (the third x-directional patterns and the third y-directional patterns) of the current layer are formed in the second photoresist layer 22 , simultaneously with the formation of a second part of the patterns of the current layer in the device area (not shown).
- the trench patterns 24 defined by the second lithography step and the trench patterns 20 defined by the first lithography step are arranged alternately and parallel with each other.
- the overlay error between the trench patterns 24 of the current layer and the linear pattern 10 of the previous layer is measured, and the second photoresist layer 22 is retained if the measured overlay error is acceptable.
- the linear patterns of the current layer defined by the second lithography step are trenches ( 24 ) in the second photoresist layer ( 22 ), they may alternatively be solid line patterns form from the second photoresist layer, as described in the second embodiment of this invention and schematically illustrated in FIGS. 4A and 4B , wherein FIG. 4A and FIG. 4B are a cross-sectional view and a top view, respectively.
- a second photoresist layer is formed in the overlay mark region and the device area (not shown), and then a plurality of parallel solid line patterns 22 a (the third x-directional patterns and the third y-directional patterns) of the current layer are formed from the second photoresist layer, simultaneously with the formation of a second part of the patterns of the current layer in the device area (not shown).
- the solid line patterns 22 a defined by the second lithography step and the trench patterns 20 defined by the first lithography step are arranged alternately and parallel with each other. Then, the overlay error between the line patterns 22 a of the current layer and the linear pattern 10 of the previous layer is measured, and the second photoresist layer is retained if the overlay error is acceptable.
- the overlay mark of this invention may include more than one x-directional linear patterns and more than one y-directional linear patterns of the previous layer, more than one aforementioned sets of x-directional linear patterns of the current layer defined by the first and second lithography steps, and more than one aforementioned sets of y-directional linear patterns of the current layer defined by the first and second lithography steps.
- One such example is described below.
- FIG. 5 schematically illustrates, in a top view, an overlay mark for a LELE-type DPL process according to the third embodiment of this invention, which is based on the basic structure as shown in FIG. 3 A/B or FIG. 4 A/B and FIG. 1C .
- the overlay mark has two regions for all the x-directional linear patterns 10 x, 20 x and 26 x of the previous layer and the current layer, and two regions for all the y-directional linear patterns 10 y, 20 y and 26 y of the previous layer and the current layer.
- the former two regions are arranged diagonally, so are the latter two regions.
- the linear patterns 10 x and 10 y of the previous layer corresponds to the aforementioned linear pattern 10 ( FIGS. 1-4 ) of the previous layer.
- the linear patterns 20 x and 20 y of the current layer are trench patterns corresponding to the aforementioned trench patterns 20 ( FIGS. 2-4 ) of the current layer defined by the first lithography step.
- the linear patterns 26 x and 26 y of the current layer correspond to the aforementioned trench patterns 24 ( FIG. 3 ) or solid line patterns 22 a ( FIG. 4 ) of the current layer defined by the second lithography step.
- the x-directional linear patterns 10 x are arranged in parallel, and plural sets of x-directional linear patterns 20 x and 26 x of the current layer defined by the first and the second lithography steps are arranged in parallel beside the x-directional linear patterns 10 x.
- the x-directional trench patterns 20 x of the current layer defined by the first lithography step and the x-directional linear patterns 26 x of the current layer defined by the second lithography step are arranged alternately beside one of the x-directional linear patterns 10 x.
- the y-directional linear patterns 10 y are arranged in parallel, and a plurality of sets of y-directional linear patterns 20 y and 26 y of the current layer defined by the first and second lithography steps are arranged in parallel beside the y-directional linear patterns 10 y.
- the y-directional trench patterns 20 y of the current layer defined by the first lithography step and the y-directional linear patterns 26 y of the current layer defined by the second lithography steps are arranged alternately beside one of the y-directional linear patterns 10 y.
- the wafer area required for forming overlay marks can be reduced.
Landscapes
- Physics & Mathematics (AREA)
- General Physics & Mathematics (AREA)
- Exposure And Positioning Against Photoresist Photosensitive Materials (AREA)
- Exposure Of Semiconductors, Excluding Electron Or Ion Beam Exposure (AREA)
Abstract
Description
- 1. Field of Invention
- This invention relates to an integrated circuit (IC) process, and particularly to an overlay mark applied in a lithography-etching-lithography-etching (LELE)-type double patterning lithography (DPL) process, and a method for forming the overlay mark.
- 2. Description of Related Art
- In order to check the alignment accuracy between patterns of a previous wafer layer and patterns of a current wafer layer that is more important as the linewidth gets smaller, an IC wafer is usually formed with many overlay marks thereon.
- Meanwhile, as the linewidth gets smaller, various double patterning processes are utilized to form dense patterns with a pitch smaller than the lithographic resolution. For example, the current layer may be patterned through a process including a first lithography step, a first etching step, a second lithography step and a second etching step in sequence, namely a LELE-type DPL process.
- In such a process, conventionally, linear patterns defined by the first lithography step and linear patterns defined by the second lithography step are formed in two separate overlay mark regions respectively with different parts of linear patterns of the previous layer. Therefore, a larger wafer area is required for forming overlay marks.
- Moreover, because the overlay errors of the two lithography steps are measured with respect to different parts of linear patterns of the previous layer in different overlay marks, the accuracy of the overlay errors measurement is lower.
- In view of the foregoing, this invention provides an overlay mark for a LELE-type double patterning lithography (DPL) process.
- This invention also provides a method for forming the overlay mark of this invention.
- The overlay mark of this invention, which is applied to a LELE-type DPL process including a first lithography step, a first etching step, a second lithography step and a second etching step in sequence, includes a first x-directional pattern and a first y-directional pattern of a previous layer, a plurality of second x-directional patterns and a plurality of second y-directional patterns of a current layer defined by the first lithography step, and a plurality of third x-directional patterns and a plurality of third y-directional patterns of the current layer defined by the second lithography step. The second x-directional patterns and the third x-directional patterns are arranged alternately, beside the first x-directional pattern. The second y-directional patterns and the third y-directional patterns are arranged alternately, beside the first y-directional pattern.
- The method for forming the overlay mark of this invention is described below. A first x-directional pattern and a first y-directional pattern of the previous layer are formed. A plurality of second x-directional patterns and a plurality of second y-directional patterns of the current layer are formed in a first photoresist layer in the first lithography step. First overlay errors between the second x-directional patterns and the first x-directional pattern and between the second y-directional patterns and the first y-directional pattern are measured, and the first photoresist layer is retained if the first overlay errors are acceptable. The second x-directional patterns and the second y-directional patterns are transferred to a hard mask layer over the previous layer in the first etching step. A plurality of third x-directional patterns and a plurality of third y-directional patterns of the current layer are formed in a second photoresist layer in the second lithography step. Second overlay errors between the third x-directional patterns and the first x-directional pattern and between the third y-directional patterns and the first y-directional pattern are measured, and the second photoresist layer is retained if the second overlay errors are acceptable. The second x-directional patterns and the third x-directional patterns are arranged alternately beside the first x-directional pattern. The second y-directional patterns and the third y-directional patterns are arranged alternately beside the first y-directional pattern.
- In the above overlay mark or method of this invention, it is possible that among a first group including the first x-directional pattern and the first y-directional pattern, a second group including the second x-directional patterns and the second y-directional patterns, and a third group including the third x-directional patterns and the third y-directional patterns, each group independently has a trench form or a solid line form for each pattern in the group. It is also possible that each group independently has a linear shape or a non-linear shape for each pattern in the group.
- Since the x-directional and y-directional patterns defined by the first lithography step and those defined by the second lithography step are formed in the same overlay mark, the wafer area required for forming overlay marks can be reduced. Moreover, since the overlay errors of the two lithography steps are measured with respect to the same patterns of the previous layer, the accuracy of the overlay errors measurement is improved.
- In order to make the aforementioned and other objects, features and advantages of the present invention comprehensible, a preferred embodiment accompanied with figures is described in detail below.
-
FIGS. 1A to 3A , 1B to 3B and 1C schematically illustrate a method for forming an overlay mark for a LELE-type DPL process according to a first embodiment of this invention, whereinFIGS. 1A to 3A are cross-sectional views,FIGS. 1B to 3B are top views of linear patterns of the current layer with line B-B′ corresponding to the cross-sectional views, andFIG. 1C is a top view of a linear pattern of the previous layer in the overlay mark with line C-C′ corresponding to the cross-sectional views. -
FIGS. 4A and 4B schematically illustrate the last step in a method for forming an overlay mark according to a second embodiment of this invention, whereinFIG. 4A is a cross-sectional view, andFIG. 4B is a top view of linear patterns of the current layer with line B-B′ corresponding to the cross-sectional view ofFIG. 4A . -
FIG. 5 schematically illustrates, in a top view, an overlay mark for a LELE-type DPL process according to a third embodiment of this invention, which is based on the basic structure as shown in FIG. 3A/B or FIG. 4A/B andFIG. 1C . - This invention will be further explained with the following embodiments and the accompanying drawings, which are not intended to restrict the scope of this invention.
- For example, though the x-directional and y-directional patterns of the previous layer are in a solid line form and those of the current layer defined by the first lithography step are in a trench form in the following embodiments, it is possible that at least one group of the two groups of patterns is in a different form in other embodiments.
- Moreover, though each group of patterns has a linear shape for each pattern in the group in the following embodiments, each group may alternatively independently have a non-linear shape for each pattern in the group in other embodiments. The non-linear shape may be a square shape, a rectangular shape, or an annular shape, etc.
- Furthermore, for the cases that each group of patterns has a linear shape for each pattern in the group, although the linear patterns of the previous layer are much wider that the linear patterns of the current layer in the overlay mark in the illustrated embodiments, their width may be reduced to be comparable to that of the linear patterns of the current layer.
- In addition, for the cases that each group of patterns has a linear shape for each pattern in the group, although there are a specific number of sets of alternately arranged linear patterns defined by the first lithography step and linear patterns defined by the second lithography step arranged in a particular manner in the third embodiment of this invention, there may alternatively be a different number of such sets of linear patterns arranged in a different manner.
-
FIGS. 1A to 3A , 1B to 3B and 1C schematically illustrate a method for forming an overlay mark for a LELE-type DPL process according to the first embodiment of this invention, whereinFIGS. 1A to 3A are cross-sectional views,FIGS. 1B to 3B are top views of linear patterns of the current layer with line B-B′ corresponding to the cross-sectional views, andFIG. 1C is a top view of a linear pattern of the previous layer in the overlay mark with line C-C′ corresponding to the cross-sectional views. - It is particularly noted that only one linear pattern of the previous layer is illustrated in the figures and described below for both of the x-directional linear pattern and the y-directional linear pattern of the previous layer, since both of them have the same basic shape. Similarly, only one set of parallel linear patterns of the current layer is illustrated in the figures and described below for both of the x-directional linear patterns and the y-directional linear patterns of the current layer defined by the first and second lithography steps, since both of them have the same basic shape. Moreover, the device area is not illustrated in the figures, just for simplicity.
- Referring to
FIGS. 1A , 1B and 1C, alinear pattern 10 of the previous layer is formed in the overlay mark region, simultaneously with the formation of the patterns of the previous layer in the device area (not shown). The previous layer may include a conductive layer to be electrically connected with. The conductive layer may include doped polysilicon. - An insulating
layer 12, which acts as a current layer to be formed with openings therein for electrical connection of the previous layer, is then formed covering the previous layer including the linear pattern 10 (the first x-directional pattern and the first y-directional pattern) in the overlay mark region. The DPL process to which the overlay mark is applied may be a process for forming dense contact openings in the insulatinglayer 12. The insulatinglayer 12 may include silicon oxide or a low-k dielectric layer. Ahard mask layer 14 is then formed over the insulatinglayer 12, possibly including an advanced patterning film (APF), silicon nitride (SiN), or titanium nitride (TiN). - Thereafter, in the first lithography step of the DPL process, a
first photoresist layer 16 is formed in the overlay mark region and the device area (not shown), and then a plurality of parallel trench patterns 18 (the second x-directional patterns and the second y-directional patterns) of the current layer are formed in thefirst photoresist layer 16, simultaneously with the formation of a first part of the patterns of the current layer in the device area (not shown). The overlay error between thetrench patterns 18 of the current layer and thelinear pattern 10 of the previous layer is measured, and thefirst photoresist layer 16 is retained if the measured overlay error is acceptable. In measuring the overlay error, it is possible to measure the positions of the two outmost patterns 18-1 and 18-2 of thetrench patterns 18 and use the average value of them. - Referring to
FIGS. 2A and 2B , thetrench patterns 18 are transferred to thehard mask layer 14 to form trench patterns 20 (the second x-directional patterns and the second y-directional patterns) of the current layer in the first etching step of the DPL process, simultaneously with the transfer of the first part of the patterns of the current layer to thehard mask layer 14 in the device area (not shown). In the first etching step, the etching may be continued into the insulatinglayer 12 under thehard mask layer 14, in both the overlay mark region and the device area (not shown). - Referring to
FIGS. 3A and 3B , in the subsequent second lithography step of the DPL process, a second photoresist layer 22 is formed in the overlay mark region and the device area (not shown), and then a plurality of parallel trench patterns 24 (the third x-directional patterns and the third y-directional patterns) of the current layer are formed in the second photoresist layer 22, simultaneously with the formation of a second part of the patterns of the current layer in the device area (not shown). Thetrench patterns 24 defined by the second lithography step and thetrench patterns 20 defined by the first lithography step are arranged alternately and parallel with each other. Then, the overlay error between thetrench patterns 24 of the current layer and thelinear pattern 10 of the previous layer is measured, and the second photoresist layer 22 is retained if the measured overlay error is acceptable. In measuring the overlay error, it is possible to measure the positions of the two outmost patterns 24-1 and 24-2 of thetrench patterns 24 and use the average value of them. - Though the linear patterns of the current layer defined by the second lithography step are trenches (24) in the second photoresist layer (22), they may alternatively be solid line patterns form from the second photoresist layer, as described in the second embodiment of this invention and schematically illustrated in
FIGS. 4A and 4B , whereinFIG. 4A andFIG. 4B are a cross-sectional view and a top view, respectively. - Referring to
FIGS. 4A and 4B , in the second lithography step of the DPL process in the second embodiment of this invention, a second photoresist layer is formed in the overlay mark region and the device area (not shown), and then a plurality of parallelsolid line patterns 22 a (the third x-directional patterns and the third y-directional patterns) of the current layer are formed from the second photoresist layer, simultaneously with the formation of a second part of the patterns of the current layer in the device area (not shown). Thesolid line patterns 22 a defined by the second lithography step and thetrench patterns 20 defined by the first lithography step are arranged alternately and parallel with each other. Then, the overlay error between theline patterns 22 a of the current layer and thelinear pattern 10 of the previous layer is measured, and the second photoresist layer is retained if the overlay error is acceptable. - The overlay mark of this invention may include more than one x-directional linear patterns and more than one y-directional linear patterns of the previous layer, more than one aforementioned sets of x-directional linear patterns of the current layer defined by the first and second lithography steps, and more than one aforementioned sets of y-directional linear patterns of the current layer defined by the first and second lithography steps. One such example is described below.
-
FIG. 5 schematically illustrates, in a top view, an overlay mark for a LELE-type DPL process according to the third embodiment of this invention, which is based on the basic structure as shown in FIG. 3A/B or FIG. 4A/B andFIG. 1C . - Referring to
FIG. 5 , the overlay mark has two regions for all the x-directional 10 x, 20 x and 26 x of the previous layer and the current layer, and two regions for all the y-directionallinear patterns 10 y, 20 y and 26 y of the previous layer and the current layer. The former two regions are arranged diagonally, so are the latter two regions. Thelinear patterns 10 x and 10 y of the previous layer corresponds to the aforementioned linear pattern 10 (linear patterns FIGS. 1-4 ) of the previous layer. The 20 x and 20 y of the current layer are trench patterns corresponding to the aforementioned trench patterns 20 (linear patterns FIGS. 2-4 ) of the current layer defined by the first lithography step. The 26 x and 26 y of the current layer correspond to the aforementioned trench patterns 24 (linear patterns FIG. 3 ) orsolid line patterns 22 a (FIG. 4 ) of the current layer defined by the second lithography step. - In any one of the two regions of x-directional patterns, the x-directional
linear patterns 10 x are arranged in parallel, and plural sets of x-directional 20 x and 26 x of the current layer defined by the first and the second lithography steps are arranged in parallel beside the x-directionallinear patterns linear patterns 10 x. In each of these sets, thex-directional trench patterns 20 x of the current layer defined by the first lithography step and the x-directionallinear patterns 26 x of the current layer defined by the second lithography step are arranged alternately beside one of the x-directionallinear patterns 10 x. - Similarly, in any one of the two regions of y-directional patterns, the y-directional
linear patterns 10 y are arranged in parallel, and a plurality of sets of y-directional 20 y and 26 y of the current layer defined by the first and second lithography steps are arranged in parallel beside the y-directionallinear patterns linear patterns 10 y. In each of these set, the y-directional trench patterns 20 y of the current layer defined by the first lithography step and the y-directionallinear patterns 26 y of the current layer defined by the second lithography steps are arranged alternately beside one of the y-directionallinear patterns 10 y. - Since the linear patterns defined by the first lithography step and those defined by the second lithography step are formed in the same overlay mark as exemplified in the above embodiments, the wafer area required for forming overlay marks can be reduced.
- Moreover, since the overlay errors of the two lithography steps are measured with respect to the same linear patterns of the previous layer as exemplified in the above embodiments, the accuracy of the overlay errors measurement is improved.
- This invention has been disclosed above in the preferred embodiments, but is not limited to those. It is known to persons skilled in the art that some modifications and innovations may be made without departing from the spirit and scope of this invention. Hence, the scope of this invention should be defined by the following claims.
Claims (19)
Priority Applications (2)
| Application Number | Priority Date | Filing Date | Title |
|---|---|---|---|
| US14/498,217 US9305884B1 (en) | 2014-09-26 | 2014-09-26 | Overlay mark and method for forming the same |
| US15/052,508 US20160172308A1 (en) | 2014-09-26 | 2016-02-24 | Overlay mark |
Applications Claiming Priority (1)
| Application Number | Priority Date | Filing Date | Title |
|---|---|---|---|
| US14/498,217 US9305884B1 (en) | 2014-09-26 | 2014-09-26 | Overlay mark and method for forming the same |
Related Child Applications (1)
| Application Number | Title | Priority Date | Filing Date |
|---|---|---|---|
| US15/052,508 Division US20160172308A1 (en) | 2014-09-26 | 2016-02-24 | Overlay mark |
Publications (2)
| Publication Number | Publication Date |
|---|---|
| US20160093573A1 true US20160093573A1 (en) | 2016-03-31 |
| US9305884B1 US9305884B1 (en) | 2016-04-05 |
Family
ID=55585283
Family Applications (2)
| Application Number | Title | Priority Date | Filing Date |
|---|---|---|---|
| US14/498,217 Active US9305884B1 (en) | 2014-09-26 | 2014-09-26 | Overlay mark and method for forming the same |
| US15/052,508 Abandoned US20160172308A1 (en) | 2014-09-26 | 2016-02-24 | Overlay mark |
Family Applications After (1)
| Application Number | Title | Priority Date | Filing Date |
|---|---|---|---|
| US15/052,508 Abandoned US20160172308A1 (en) | 2014-09-26 | 2016-02-24 | Overlay mark |
Country Status (1)
| Country | Link |
|---|---|
| US (2) | US9305884B1 (en) |
Cited By (7)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US20170115579A1 (en) * | 2015-10-22 | 2017-04-27 | United Microelectronics Corp. | Overlay mask |
| US10177094B1 (en) * | 2018-03-22 | 2019-01-08 | United Microelectronics Corp. | Measurement mark and method for monitoring semiconductor process |
| US10290551B2 (en) * | 2017-02-15 | 2019-05-14 | United Microelectronics Corp. | Overlay mark and method for evaluating stability of semiconductor manufacturing process |
| US11112704B2 (en) * | 2017-02-10 | 2021-09-07 | Kla-Tencor Corporation | Mitigation of inaccuracies related to grating asymmetries in scatterometry measurements |
| US11367718B1 (en) * | 2020-12-16 | 2022-06-21 | Winbond Electronics Corp. | Layout for measuring overlapping state |
| US20240111220A1 (en) * | 2022-09-29 | 2024-04-04 | United Microelectronics Corp. | Overlay target |
| WO2025021014A1 (en) * | 2023-07-27 | 2025-01-30 | 上海集成电路装备材料产业创新中心有限公司 | Diffraction-based overlay mark |
Families Citing this family (2)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| TW201640228A (en) * | 2015-05-12 | 2016-11-16 | 聯華電子股份有限公司 | Overlay mark pattern and method of correcting overlay error |
| US10748821B2 (en) | 2017-04-26 | 2020-08-18 | Samsung Electronics Co., Ltd. | Method and system for measuring pattern placement error on a wafer |
Family Cites Families (4)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US7190823B2 (en) | 2002-03-17 | 2007-03-13 | United Microelectronics Corp. | Overlay vernier pattern for measuring multi-layer overlay alignment accuracy and method for measuring the same |
| US7687209B2 (en) | 2006-03-21 | 2010-03-30 | Asml Netherlands B.V. | Lithographic apparatus and device manufacturing method with double exposure overlay control |
| JP2009238777A (en) | 2008-03-25 | 2009-10-15 | Toshiba Corp | Manufacturing method of semiconductor device |
| KR101885394B1 (en) * | 2010-12-17 | 2018-08-03 | 칼 짜이스 에스엠티 게엠베하 | Method and apparatus for correcting errors on a wafer processed by a photolithographic mask |
-
2014
- 2014-09-26 US US14/498,217 patent/US9305884B1/en active Active
-
2016
- 2016-02-24 US US15/052,508 patent/US20160172308A1/en not_active Abandoned
Cited By (13)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US20170115579A1 (en) * | 2015-10-22 | 2017-04-27 | United Microelectronics Corp. | Overlay mask |
| US9746786B2 (en) * | 2015-10-22 | 2017-08-29 | United Microelectronics Corp. | Overlay mask |
| US11112704B2 (en) * | 2017-02-10 | 2021-09-07 | Kla-Tencor Corporation | Mitigation of inaccuracies related to grating asymmetries in scatterometry measurements |
| US10290551B2 (en) * | 2017-02-15 | 2019-05-14 | United Microelectronics Corp. | Overlay mark and method for evaluating stability of semiconductor manufacturing process |
| US10790202B2 (en) | 2017-02-15 | 2020-09-29 | United Microelectronics Corp. | Method for evaluating stability of semiconductor manufacturing process |
| CN110299345B (en) * | 2018-03-22 | 2020-09-29 | 联华电子股份有限公司 | Method for measuring mark and monitoring semiconductor manufacturing process |
| CN110299345A (en) * | 2018-03-22 | 2019-10-01 | 联华电子股份有限公司 | The method of measurement markers and monitoring semiconductor fabrication process |
| US10373915B1 (en) | 2018-03-22 | 2019-08-06 | United Microelectronics Corp. | Method for monitoring semiconductor process |
| US10177094B1 (en) * | 2018-03-22 | 2019-01-08 | United Microelectronics Corp. | Measurement mark and method for monitoring semiconductor process |
| US11367718B1 (en) * | 2020-12-16 | 2022-06-21 | Winbond Electronics Corp. | Layout for measuring overlapping state |
| US20240111220A1 (en) * | 2022-09-29 | 2024-04-04 | United Microelectronics Corp. | Overlay target |
| US12443113B2 (en) * | 2022-09-29 | 2025-10-14 | United Microelectronics Corp. | Overlay target |
| WO2025021014A1 (en) * | 2023-07-27 | 2025-01-30 | 上海集成电路装备材料产业创新中心有限公司 | Diffraction-based overlay mark |
Also Published As
| Publication number | Publication date |
|---|---|
| US20160172308A1 (en) | 2016-06-16 |
| US9305884B1 (en) | 2016-04-05 |
Similar Documents
| Publication | Publication Date | Title |
|---|---|---|
| US9305884B1 (en) | Overlay mark and method for forming the same | |
| TWI552270B (en) | Semiconductor device and method of manufacturing same | |
| CN109075121B (en) | Backend line metallization layers for semiconductor structures and methods of making the same | |
| TW201830533A (en) | Semiconductor device with interconnect structure | |
| US9245844B2 (en) | Pitch-halving integrated circuit process and integrated circuit structure made thereby | |
| US9748139B1 (en) | Method of fabricating dual damascene structure | |
| US9927719B2 (en) | Overlay sampling methodology | |
| CN109786239B (en) | Method for forming alignment mask or group of alignment masks, semiconductor device | |
| US9646865B1 (en) | Interconnection structure, fabricating method thereof, and exposure alignment system | |
| US12259661B2 (en) | Overlay mark, overlay marking method and overlay measuring method | |
| US9746786B2 (en) | Overlay mask | |
| CN108630660A (en) | Semiconductor structure and forming method thereof | |
| US9418887B2 (en) | Method of manufacturing semiconductor device | |
| US8399359B2 (en) | Manufacturing method for dual damascene structure | |
| CN205609515U (en) | Reliability testing structure | |
| US7688083B2 (en) | Analogue measurement of alignment between layers of a semiconductor device | |
| TW201926089A (en) | Overlay error calibration method | |
| CN107316823A (en) | A kind of detection method of ion implanting layer pattern register partial difference | |
| CN116540507B (en) | Method, system and manufacturing method for determining exposure pattern in photoetching mask | |
| TWI538015B (en) | Semiconductor component manufacturing method | |
| US9506965B2 (en) | Alternately arranged overlay marks having asymmetric spacing and measurement thereof | |
| JP2009251455A (en) | Alignment mark and alignment method | |
| US11581278B2 (en) | Semiconductor device and method of forming the same | |
| KR100850148B1 (en) | Overlay measurement method in dual damascene process | |
| KR20090091957A (en) | Semiconductor device and manufacturing method thereof |
Legal Events
| Date | Code | Title | Description |
|---|---|---|---|
| AS | Assignment |
Owner name: UNITED MICROELECTRONICS CORP., TAIWAN Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNORS:LIOU, EN-CHIUAN;KUO, TENG-CHIN;CHEN, YI-TING;REEL/FRAME:033829/0879 Effective date: 20140827 |
|
| STCF | Information on status: patent grant |
Free format text: PATENTED CASE |
|
| MAFP | Maintenance fee payment |
Free format text: PAYMENT OF MAINTENANCE FEE, 4TH YEAR, LARGE ENTITY (ORIGINAL EVENT CODE: M1551); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY Year of fee payment: 4 |
|
| MAFP | Maintenance fee payment |
Free format text: PAYMENT OF MAINTENANCE FEE, 8TH YEAR, LARGE ENTITY (ORIGINAL EVENT CODE: M1552); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY Year of fee payment: 8 |