US20140268435A1 - Current saturation detection and clamping circuit and method - Google Patents
Current saturation detection and clamping circuit and method Download PDFInfo
- Publication number
- US20140268435A1 US20140268435A1 US13/829,319 US201313829319A US2014268435A1 US 20140268435 A1 US20140268435 A1 US 20140268435A1 US 201313829319 A US201313829319 A US 201313829319A US 2014268435 A1 US2014268435 A1 US 2014268435A1
- Authority
- US
- United States
- Prior art keywords
- current
- input
- coupled
- circuit
- terminal
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Granted
Links
Images
Classifications
-
- H—ELECTRICITY
- H02—GENERATION; CONVERSION OR DISTRIBUTION OF ELECTRIC POWER
- H02H—EMERGENCY PROTECTIVE CIRCUIT ARRANGEMENTS
- H02H3/00—Emergency protective circuit arrangements for automatic disconnection directly responsive to an undesired change from normal electric working condition with or without subsequent reconnection ; integrated protection
- H02H3/02—Details
-
- H—ELECTRICITY
- H02—GENERATION; CONVERSION OR DISTRIBUTION OF ELECTRIC POWER
- H02H—EMERGENCY PROTECTIVE CIRCUIT ARRANGEMENTS
- H02H3/00—Emergency protective circuit arrangements for automatic disconnection directly responsive to an undesired change from normal electric working condition with or without subsequent reconnection ; integrated protection
- H02H3/26—Emergency protective circuit arrangements for automatic disconnection directly responsive to an undesired change from normal electric working condition with or without subsequent reconnection ; integrated protection responsive to difference between voltages or between currents; responsive to phase angle between voltages or between currents
- H02H3/32—Emergency protective circuit arrangements for automatic disconnection directly responsive to an undesired change from normal electric working condition with or without subsequent reconnection ; integrated protection responsive to difference between voltages or between currents; responsive to phase angle between voltages or between currents involving comparison of the voltage or current values at corresponding points in different conductors of a single system, e.g. of currents in go and return conductors
- H02H3/33—Emergency protective circuit arrangements for automatic disconnection directly responsive to an undesired change from normal electric working condition with or without subsequent reconnection ; integrated protection responsive to difference between voltages or between currents; responsive to phase angle between voltages or between currents involving comparison of the voltage or current values at corresponding points in different conductors of a single system, e.g. of currents in go and return conductors using summation current transformers
-
- H—ELECTRICITY
- H02—GENERATION; CONVERSION OR DISTRIBUTION OF ELECTRIC POWER
- H02H—EMERGENCY PROTECTIVE CIRCUIT ARRANGEMENTS
- H02H3/00—Emergency protective circuit arrangements for automatic disconnection directly responsive to an undesired change from normal electric working condition with or without subsequent reconnection ; integrated protection
- H02H3/26—Emergency protective circuit arrangements for automatic disconnection directly responsive to an undesired change from normal electric working condition with or without subsequent reconnection ; integrated protection responsive to difference between voltages or between currents; responsive to phase angle between voltages or between currents
- H02H3/28—Emergency protective circuit arrangements for automatic disconnection directly responsive to an undesired change from normal electric working condition with or without subsequent reconnection ; integrated protection responsive to difference between voltages or between currents; responsive to phase angle between voltages or between currents involving comparison of the voltage or current values at two spaced portions of a single system, e.g. at opposite ends of one line, at input and output of apparatus
- H02H3/283—Emergency protective circuit arrangements for automatic disconnection directly responsive to an undesired change from normal electric working condition with or without subsequent reconnection ; integrated protection responsive to difference between voltages or between currents; responsive to phase angle between voltages or between currents involving comparison of the voltage or current values at two spaced portions of a single system, e.g. at opposite ends of one line, at input and output of apparatus and taking into account saturation of current transformers
Definitions
- the present invention relates, in general, to electronics and, more particularly, to methods of forming semiconductor devices and structure.
- FIG. 1 is a block diagram of a current saturation detection and clamping circuit in accordance with an embodiment of the present invention
- FIG. 2 is a circuit schematic of a current saturation detection and clamping circuit in accordance with another embodiment of the present invention.
- FIG. 3 is a circuit schematic of a portion of the current saturation detection and clamping circuit of FIG. 2 in accordance with an embodiment of the present invention.
- current carrying electrode means an element of a device that carries current through the device such as a source or a drain of an MOS transistor or an emitter or a collector of a bipolar transistor or a cathode or an anode of a diode
- a control electrode means an element of the device that controls current flow through the device such as a gate of an MOS transistor or a base of a bipolar transistor.
- the devices are explained herein as certain n-channel or p-channel devices, or certain n-type or p-type doped regions, a person of ordinary skill in the art will appreciate that complementary devices are also possible in accordance with embodiments of the present invention.
- the words during, while, and when as used herein are not exact terms that mean an action takes place instantly upon an initiating action but that there may be some small but reasonable delay, such as a propagation delay, between the reaction that is initiated by the initial action and the initial action.
- the use of the words approximately, about, or substantially means that a value of an element has a parameter that is expected to be very close to a stated value or position.
- a logic zero voltage level is also referred to as a logic low voltage or logic low voltage level and that the voltage level of a logic zero voltage is a function of the power supply voltage and the type of logic family.
- CMOS Complementary Metal Oxide Semiconductor
- a logic zero voltage may be thirty percent of the power supply voltage level.
- TTL Transistor-Transistor Logic
- a logic zero voltage level may be about 0.8 volts, whereas for a five volt CMOS system, the logic zero voltage level may be about 1.5 volts.
- a logic one voltage level is also referred to as a logic high voltage level, a logic high voltage, or a logic one voltage and, like the logic zero voltage level, the logic high voltage level also may be a function of the power supply and the type of logic family. For example, in a CMOS system a logic one voltage may be about seventy percent of the power supply voltage level. In a five volt TTL system a logic one voltage may be about 2.4 volts, whereas for a five volt CMOS system, the logic one voltage may be about 3.5 volts.
- the present invention provides a current saturation detection and clamping circuit and a method for detecting and clamping a current.
- the current saturation detection and clamping circuit comprises a switch connected to two amplifiers. More particularly the switch has a control terminal connected to outputs of each amplifier and a current carrying terminal connected to an inverting input of one of the amplifiers through a resistor and to the non-inverting input of the other amplifier through another resistor. Each amplifier has another output connected to a current saturation indicator.
- a method for detecting and clamping a current is provided.
- a differential current level of a current flowing in the power mains is detected.
- a current shunt is activated.
- a saturation signal is generated in response to shunting the current, wherein the saturation signal is used to clamp the differential current level.
- FIG. 1 is a block diagram of a current saturation detection and clamping circuit 10 in accordance with an embodiment of the present invention.
- Detection and clamping circuit 10 includes a protection module 12 coupled to a ground fault circuit interrupter (“GFCI”) engine 14 and to a current transformer 36 .
- protection module 12 has input terminals 20 and 22 connected to input terminals 24 and 26 , respectively, of GFCI engine 14 and an output terminal 28 connected to an input terminal 30 of GFCI engine 14 .
- terminal 22 is connected to terminal 34 of current transformer 36 through an input/output pin 42 and a resistor 44 and terminal 20 is connected to terminal 32 of current transformer 36 through an input/output pin 40 .
- current transformer 36 is shown as a single current transformer having windings 38 , this is not a limitation of the present invention.
- protection module 12 and GFCI engine 14 can be connected to a dual core transformer.
- GFCI engine 14 may also be referred to as a GFCI module.
- resistor 44 is an optional element and may be absent.
- GFCI engine 14 may include circuits or modules such as, for example, a digital control circuit, a main level/zero crossing detector, a digital filter, a circuit element parameter measurement network, a grounded neutral detector, a differential current detector, an offset correction circuit, and a stimulus waveform generator.
- An example of a GFCI engine 14 may be found in U.S. Pat. No. 8,390,297, titled “Ground Fault Circuit Interrupter and Method,” issued to Riley Beck et al. on Mar. 5, 2013, which is hereby incorporated by reference in its entirety.
- GFCI engine 14 may include a bias voltage generator.
- a filter capacitor 46 may be connected between terminals 32 and 34 and a bypass capacitor 48 may be connected between terminal 34 and a source of operating potential such as, for example, ground.
- FIG. 2 is a block diagram of a current saturation detection and clamping circuit 50 in accordance with another embodiment of the present invention.
- a protection module 52 comprising a switch 54 , a drive circuit 57 , a bias network 88 , and a saturation indicator circuit 64 .
- switch 54 is a transistor
- drive circuit 57 may be include amplifiers 56 and 58
- bias network 88 may be comprised of impedances 60 and 62 and current sources 90 and 92
- saturation indicator circuit 64 is a logic gate such as, for example, an OR gate.
- Amplifiers 56 and 58 may be operational amplifiers and may be referred to as gain stages.
- control terminal of a switch is analogous to the control electrode of a transistor and the conduction terminals of a switch are analogous to the current carrying electrodes of a transistor.
- transistor 54 is shown as being a field effect transistor, this is not a limitation of the present invention.
- switch 54 can be a bipolar transistor, a junction field effect transistor, or the like.
- Transistor 70 has a control electrode and current carrying electrodes, wherein the control electrode is a gate electrode and the current carrying electrodes are drain and source electrodes.
- Amplifier 56 has an inverting input, a non-inverting input, and outputs 76 and 78 .
- amplifier 58 has an inverting input, a non-inverting input, and outputs 80 and 82 .
- the non-inverting input of amplifier 56 is commonly connected to the inverting input of amplifier 58 and to the source of transistor 54 to form an input/output terminal or node 84 that is connected to input 26 of GFCI engine 14 and to input pin 42 .
- Output 76 of amplifier 56 , output 80 of amplifier 58 , and the gate of transistor 54 are commonly connected together.
- impedances 60 and 62 are resistors. A terminal of resistor 60 is connected to the inverting input of amplifier 56 and to a terminal of a current source 90 .
- the other terminal of current source 90 may be coupled for receiving a source of operating potential such as, for example, operating potential V DD .
- the other terminal of resistor 60 is connected to the drain of transistor 54 to form an input/output terminal or node 86 that is connected to input 24 of GFCI engine 14 and to input pin 40 .
- a terminal of resistor 62 is connected to the non-inverting input of amplifier 58 and to a terminal of a current source 92 and the other terminal of resistor 62 is connected to input/output node 86 , i.e., to a terminal of resistor 60 and to the drain of transistor 54 .
- the other terminal of current source 92 may be coupled for receiving a source of operating potential such as, for example, operating potential V SS .
- Resistors 60 and 62 and current sources 90 and 92 form bias network 88 , wherein the node formed by the connection of terminals of resistors 60 and 62 serve as a common node, e.g., input/output node 86 and the other terminals of resistors 60 and 62 serve as terminals of bias network 88 .
- Outputs 78 and 82 of amplifiers 56 and 58 are connected to corresponding inputs of OR gate 64 .
- the output of OR gate 64 is connected to an input 30 of GFCI engine 14 .
- input/output terminal 84 is connected to terminal 34 through input/output pin 42 and resistor 44
- input/output terminal 86 is connected to terminal 32 through input/output pin 40 .
- resistor 44 is an optional element and may be absent.
- current transformer 36 is shown as a single current transformer having windings 38 , this is not a limitation of the present invention. Protection module 52 and GFCI engine 14 can be connected to a dual core transformer.
- a filter capacitor 46 may be connected between terminals 32 and 34 and a bypass capacitor 48 may be connected between terminal 34 and a source of operating potential such as, for example, ground.
- GFCI engine 14 has at least an output 24 and inputs 26 and 30 , where input 30 is coupled to a signal generator that indicates the saturation state of current transformer 36 .
- GFCI module 14 In operation, GFCI module 14 generates a bias voltage V bias at output 24 which is transmitted to output pin 40 via input/output node 86 .
- current sources 90 and 92 and the resistance values of resistors 60 and 62 are configured to generate a current that flows through resistors 60 and 62 to set predetermined voltages at the non-inverting input of amplifier 56 and the inverting input of amplifier 58 .
- the current levels of current sources 90 and 92 and the resistance values of resistors 60 and 62 are selected to generate an upper reference voltage at the inverting input of amplifier 56 that is greater than bias voltage Vbias and to generate a lower reference voltage at the non-inverting input of amplifier 58 that is less than reference voltage Vbias.
- GFCI engine 14 may be configured to generate a bias voltage Vbias of about 2 volts
- current source 90 and resistor 60 may be configured to generate a voltage of about 2.1 volts at the inverting input of amplifier 56
- current source 92 and resistor 62 may be configured to generate a voltage of about 1.9 volts at the non-inverting input of amplifier 58 .
- the voltages generated at input/output nodes 86 and 84 by resistors 60 and 62 and current sources 90 and 92 may be referred to as clamping voltages, where the clamping voltage at input/output node 86 is an upper clamping voltage and the clamping voltage at input/output node 84 is a lower clamping voltage.
- substantially zero current flows in windings 38 , and the voltage at input/output node 84 is substantially equal to the voltage at input/output node 86 , i.e., the voltage at input/output node 84 is substantially equal to the voltage generated at output 24 by GFCI engine 14 .
- amplifiers 56 and 58 operate in an open loop configuration in which amplifier 56 generates a low voltage level at output 76 and amplifier 58 generates a low voltage level at output 80 .
- amplifier 56 serves as a drive circuit for transistor 54
- amplifier 58 serves as a drive circuit for transistor 54 . It should be noted that high voltages appear at outputs 78 and 82 of amplifiers 56 and 58 , respectively, resulting in a logic high voltage level appearing at input 30 of GFCI engine 14 .
- a fault current I F flows in windings 38 due to a fault condition at line conductor 36 A or at neutral conductor 36 B, an internal shunt is enabled that shunts current away from input terminal 26 .
- a high differential current may by 750 milliamps, one amp, or another user defined current value. More particularly, a fault condition that causes a current I F to flow towards input pin 42 lowers the voltage appearing at input/output node 84 .
- amplifier 58 If the differential current is sufficiently high to cause the voltage at input/output node 84 to fall below the voltage at the non-inverting input of amplifier 58 , amplifier 58 generates a high voltage at output 80 whereas amplifier 56 continues to generate a low voltage at output 76 .
- the resulting voltage at the gate of transistor 54 and the drain-to-source voltage of transistor 54 are sufficient to turn it on thereby activating a current shunt. More particularly, current I F flows through transistor 54 and back into current transformer 36 , i.e., current I F is shunted away from GFCI engine 14 and the voltage at input/output node 84 is clamped at the voltage at the non-inverting input of amplifier 58 .
- transistor 54 forms a current shunt.
- a fault condition that causes a current I F to flow towards input pin 40 raises the voltage appearing at input/output node 84 . If the differential current is sufficiently high to cause the voltage at input/output node 84 to rise above the upper reference voltage at the inverting input of amplifier 56 , amplifier 56 generates a high voltage at output 76 whereas amplifier 58 continues to generate a low voltage at output 80 . The resulting voltage at the gate of transistor 54 and the drain-to-source voltage of transistor 54 are sufficient to turn it on thereby activating a current shunt.
- circuit 50 may be designed so that a differential current of one ampere generates a fault current I F sufficiently large to activate the current shunt, e.g., a current of one ampere.
- circuit 50 may be designed so that the voltage appearing at the inverting input of amplifier 56 is about 2.1 volts, the voltage generated at GFCI engine output 24 is about 2 volts, and the voltage at the non-inverting input of amplifier 58 is about 1.99 volts.
- a fault current I F that causes amplifier 58 to generate a high output signal at gate 50 clamps the voltage of input/output node 84 at 1.9 volts and a fault current I F that causes amplifier 56 to generate a high output signal at gate 50 clamps the voltage of input/output node 84 at 2.1 volts.
- Amplifiers 56 and 58 have outputs 78 and 82 , respectively, connected to corresponding inputs of OR gate 64 , which has an output connected to input 30 of GFCI engine 14 .
- OR gate 64 In response to an input of OR gate 64 transitioning to a logic high voltage level, a signal at the output of OR gate 64 transitions to a logic high voltage, indicating that current transformer 36 is operating in a saturated state.
- GFCI engine 14 In response to the output signal of OR gate 64 being at a logic high voltage level for a predetermined period of time, GFCI engine 14 generates an indicator signal indicating that the core is saturated. In response to the indicator signal being asserted for a predetermined time, the ground fault interrupter circuit generates a fault signal. It should be noted that the present invention is not limited to using a logic gate such as OR gate 64 to indicate saturation of current transformer 36 and the presence of a fault.
- FIG. 3 is a circuit schematic of amplifiers 56 and 58 in accordance with an embodiment of the present invention. What is shown in FIG. 3 is a differential input stage 100 connected to current mirrors 102 , 104 , and 106 . Differential input stage 100 has inputs 112 and 114 coupled for receiving input signals V IN1 and V IN2 , respectively, a current carrying terminal 116 connected to a current source 122 , a current carrying terminal 118 connected to current mirror 102 , and a current carrying terminal 120 connected to current mirror 104 .
- differential input stage 100 is comprised of a pair of p-channel transistors 130 and 132 , each having a gate, a source, and a drain, wherein the sources are commonly connected together to form current carrying terminal 116 , the gates of transistors 130 and 132 serve as or, alternatively, may be connected to inputs 112 and 114 , respectively, and the drains of transistors 130 and 132 serve as or, alternatively, may be connected to current carrying terminals 118 and 120 , respectively.
- Current source 122 has terminal coupled for receiving a source of operating potential such as, for example, V DD , and a terminal connected to current carrying terminal 116 .
- Current mirror 102 includes n-channel transistors 134 and 136 , where each transistor has a gate, a source, and a drain, and wherein the sources of transistors 134 and 136 are commonly connected together, the gates of transistor 134 and 136 are commonly connected together and to the drains of transistors 136 and 130 , i.e., the gates of transistors 134 and 136 and the drain of transistor 136 are commonly connected to current carrying terminal 118 .
- Current mirror 104 includes n-channel transistors 138 and 140 , where each transistor has a gate, a source, and a drain, and wherein the sources of transistors 138 and 140 are commonly connected together, the gates of transistor 138 and 140 are commonly connected together and to the drains of transistors 138 and 132 , i.e., the gates of transistors 138 and 140 and the drain of transistor 136 are commonly connected to current carrying terminal 120 .
- Current mirror 106 includes p-channel transistors 142 and 144 , where each transistor has a gate, a source, and a drain, and wherein the sources of transistors 142 and 144 are commonly connected together and for receiving a source of operating potential such as, for example, V DD , the gates of transistor 142 and 144 are commonly connected together and to the drains of transistors 142 and 134 .
- the drain of transistor 144 is connected to the drain of transistor 140 .
- Amplifiers 56 and 58 further include a current mirror 150 that includes p-channel transistors 152 , 154 , and 156 , where each transistor has a gate, a source, and a drain, and wherein the gates of transistors 152 , 154 , and 156 are commonly connected together and to the drain of transistor 152 and the sources of transistors 152 , 154 , and 156 are commonly connected together and for receiving a source of operating potential such as, for example, V DD .
- An n-channel transistor 158 has a gate coupled for receiving a reference voltage V B , a drain connected to the drain of transistor 152 and to the gates of transistors 152 , 154 , and 156 , a source connected to the drains of transistors 140 and 144 , and a body terminal coupled for receiving a source of operating potential V SS .
- the drain of transistor 154 is connected to a terminal of a capacitor 164 to form output terminals 76 and 80 of amplifiers 56 and 58 , respectively, and the other terminal of capacitor 164 is connected to input 114 , i.e., to the gate of transistor 132 .
- the drain of transistor 156 is connected to a terminal of a current source 162 , which current source 162 has another terminal coupled for receiving a source of operating potential such as, for example, V SS .
- amplifiers 56 and 58 may include a transistor 160 , which has a gate connected to the drain of transistor 156 and to current source 162 , a source coupled for receiving a source of operating potential V SS , and a drain connected to an input of an inverter 166 .
- the output of inverter 166 is connected to the input of an inverter 168 and the output of inverter 168 serves as or, alternatively, is coupled to an output terminals 78 and 82 of amplifiers 56 and 58 , respectively.
- the body terminals of transistors 134 , 136 , 138 , 140 , 158 , and 160 are coupled for receiving a source of operating potential such as, for example, operating potential V SS
- the body terminals of transistors 142 , 144 , 152 , 154 , and 156 are coupled for receiving a source of operating potential such as, for example, V DD
- the body terminals of transistors 130 and 132 are connected to the drain terminals of transistors 130 and 132 , respectively.
- transistors 130 , 132 , 142 , 144 , 152 , 154 , and 156 may be n-channel transistors and transistors 134 , 136 , 138 , 140 , and 160 may be p-channel transistors.
- the transistors may be field effect transistors, bipolar transistors, or the like.
- the current saturation detection and clamping circuit includes a voltage clamp that clamps the voltage at the input of a GFCI engine if the voltage at an input to the GFCI engine exceeds a positive limit or a negative limit.
- the circuit clamps the current to inhibit it from resetting the GFCI circuit.
Landscapes
- Engineering & Computer Science (AREA)
- Power Engineering (AREA)
- Amplifiers (AREA)
Abstract
Description
- The present invention relates, in general, to electronics and, more particularly, to methods of forming semiconductor devices and structure.
- Current transformers have been used in power systems for detecting fault conditions that may generate differential currents in the current transformer. Although current transformers are beneficial in detecting the fault, if the differential current becomes too large, it could cause the transformer core to saturate which limits the time available for differential current detection.
- Accordingly, it would be advantageous to have a circuit and method for clamping a current generated in response to the occurrence of a differential current. It would be of further advantage for the circuit and method to be cost efficient to implement.
- The present invention will be better understood from a reading of the following detailed description, taken in conjunction with the accompanying drawing figures, in which like reference characters designate like elements and in which:
-
FIG. 1 is a block diagram of a current saturation detection and clamping circuit in accordance with an embodiment of the present invention; -
FIG. 2 is a circuit schematic of a current saturation detection and clamping circuit in accordance with another embodiment of the present invention; and -
FIG. 3 is a circuit schematic of a portion of the current saturation detection and clamping circuit ofFIG. 2 in accordance with an embodiment of the present invention. - For simplicity and clarity of illustration, elements in the figures are not necessarily to scale, and the same reference characters in different figures denote the same elements. Additionally, descriptions and details of well-known steps and elements are omitted for simplicity of the description. As used herein current carrying electrode means an element of a device that carries current through the device such as a source or a drain of an MOS transistor or an emitter or a collector of a bipolar transistor or a cathode or an anode of a diode, and a control electrode means an element of the device that controls current flow through the device such as a gate of an MOS transistor or a base of a bipolar transistor. Although the devices are explained herein as certain n-channel or p-channel devices, or certain n-type or p-type doped regions, a person of ordinary skill in the art will appreciate that complementary devices are also possible in accordance with embodiments of the present invention. It will be appreciated by those skilled in the art that the words during, while, and when as used herein are not exact terms that mean an action takes place instantly upon an initiating action but that there may be some small but reasonable delay, such as a propagation delay, between the reaction that is initiated by the initial action and the initial action. The use of the words approximately, about, or substantially means that a value of an element has a parameter that is expected to be very close to a stated value or position. However, as is well known in the art there are always minor variances that prevent the values or positions from being exactly as stated. It is well established in the art that variances of up to about ten percent (10%) (and up to twenty percent (20%) for semiconductor doping concentrations) are regarded as reasonable variances from the ideal goal of exactly as described.
- It should be noted that a logic zero voltage level (VL) is also referred to as a logic low voltage or logic low voltage level and that the voltage level of a logic zero voltage is a function of the power supply voltage and the type of logic family. For example, in a Complementary Metal Oxide Semiconductor (CMOS) logic family a logic zero voltage may be thirty percent of the power supply voltage level. In a five volt Transistor-Transistor Logic (TTL) system a logic zero voltage level may be about 0.8 volts, whereas for a five volt CMOS system, the logic zero voltage level may be about 1.5 volts. A logic one voltage level (VH) is also referred to as a logic high voltage level, a logic high voltage, or a logic one voltage and, like the logic zero voltage level, the logic high voltage level also may be a function of the power supply and the type of logic family. For example, in a CMOS system a logic one voltage may be about seventy percent of the power supply voltage level. In a five volt TTL system a logic one voltage may be about 2.4 volts, whereas for a five volt CMOS system, the logic one voltage may be about 3.5 volts.
- Generally, the present invention provides a current saturation detection and clamping circuit and a method for detecting and clamping a current. In accordance with an embodiment of the present invention, the current saturation detection and clamping circuit comprises a switch connected to two amplifiers. More particularly the switch has a control terminal connected to outputs of each amplifier and a current carrying terminal connected to an inverting input of one of the amplifiers through a resistor and to the non-inverting input of the other amplifier through another resistor. Each amplifier has another output connected to a current saturation indicator.
- In accordance with another embodiment, a method for detecting and clamping a current is provided. A differential current level of a current flowing in the power mains is detected. In response to the differential current level equaling or exceeding a predetermined value for a predetermined period of time, a current shunt is activated. A saturation signal is generated in response to shunting the current, wherein the saturation signal is used to clamp the differential current level.
-
FIG. 1 is a block diagram of a current saturation detection andclamping circuit 10 in accordance with an embodiment of the present invention. Detection andclamping circuit 10 includes aprotection module 12 coupled to a ground fault circuit interrupter (“GFCI”)engine 14 and to acurrent transformer 36. More particularly,protection module 12 hasinput terminals input terminals GFCI engine 14 and anoutput terminal 28 connected to aninput terminal 30 ofGFCI engine 14. In addition,terminal 22 is connected toterminal 34 ofcurrent transformer 36 through an input/output pin 42 and aresistor 44 andterminal 20 is connected toterminal 32 ofcurrent transformer 36 through an input/output pin 40. Althoughcurrent transformer 36 is shown as a single currenttransformer having windings 38, this is not a limitation of the present invention. For example,protection module 12 and GFCIengine 14 can be connected to a dual core transformer. GFCIengine 14 may also be referred to as a GFCI module. It should be noted thatresistor 44 is an optional element and may be absent. - GFCI
engine 14 may include circuits or modules such as, for example, a digital control circuit, a main level/zero crossing detector, a digital filter, a circuit element parameter measurement network, a grounded neutral detector, a differential current detector, an offset correction circuit, and a stimulus waveform generator. An example of aGFCI engine 14 may be found in U.S. Pat. No. 8,390,297, titled “Ground Fault Circuit Interrupter and Method,” issued to Riley Beck et al. on Mar. 5, 2013, which is hereby incorporated by reference in its entirety. In addition, GFCIengine 14 may include a bias voltage generator. - A
filter capacitor 46 may be connected betweenterminals bypass capacitor 48 may be connected betweenterminal 34 and a source of operating potential such as, for example, ground. -
FIG. 2 is a block diagram of a current saturation detection andclamping circuit 50 in accordance with another embodiment of the present invention. What is shown inFIG. 2 is aprotection module 52 comprising aswitch 54, adrive circuit 57, a bias network 88, and a saturation indicator circuit 64. By way of example,switch 54 is a transistor,drive circuit 57 may be include amplifiers 56 and 58, bias network 88 may be comprised of impedances 60 and 62 andcurrent sources transistor 54 is shown as being a field effect transistor, this is not a limitation of the present invention. Alternatively,switch 54 can be a bipolar transistor, a junction field effect transistor, or the like. Transistor 70 has a control electrode and current carrying electrodes, wherein the control electrode is a gate electrode and the current carrying electrodes are drain and source electrodes. Amplifier 56 has an inverting input, a non-inverting input, and outputs 76 and 78. Likewise, amplifier 58 has an inverting input, a non-inverting input, andoutputs 80 and 82. The non-inverting input of amplifier 56 is commonly connected to the inverting input of amplifier 58 and to the source oftransistor 54 to form an input/output terminal ornode 84 that is connected toinput 26 ofGFCI engine 14 and to inputpin 42. Output 76 of amplifier 56, output 80 of amplifier 58, and the gate oftransistor 54 are commonly connected together. In accordance with an embodiment, impedances 60 and 62 are resistors. A terminal of resistor 60 is connected to the inverting input of amplifier 56 and to a terminal of acurrent source 90. The other terminal ofcurrent source 90 may be coupled for receiving a source of operating potential such as, for example, operating potential VDD. The other terminal of resistor 60 is connected to the drain oftransistor 54 to form an input/output terminal ornode 86 that is connected toinput 24 ofGFCI engine 14 and to inputpin 40. A terminal of resistor 62 is connected to the non-inverting input of amplifier 58 and to a terminal of acurrent source 92 and the other terminal of resistor 62 is connected to input/output node 86, i.e., to a terminal of resistor 60 and to the drain oftransistor 54. The other terminal ofcurrent source 92 may be coupled for receiving a source of operating potential such as, for example, operating potential VSS. Resistors 60 and 62 andcurrent sources output node 86 and the other terminals of resistors 60 and 62 serve as terminals of bias network 88.Outputs 78 and 82 of amplifiers 56 and 58 are connected to corresponding inputs of OR gate 64. The output of OR gate 64 is connected to aninput 30 ofGFCI engine 14. - In addition, input/
output terminal 84 is connected to terminal 34 through input/output pin 42 andresistor 44, and input/output terminal 86 is connected to terminal 32 through input/output pin 40. It should be noted thatresistor 44 is an optional element and may be absent. Althoughcurrent transformer 36 is shown as a single currenttransformer having windings 38, this is not a limitation of the present invention.Protection module 52 andGFCI engine 14 can be connected to a dual core transformer. - A
filter capacitor 46 may be connected betweenterminals bypass capacitor 48 may be connected betweenterminal 34 and a source of operating potential such as, for example, ground. - In accordance with embodiments of the present invention,
GFCI engine 14 has at least anoutput 24 andinputs input 30 is coupled to a signal generator that indicates the saturation state ofcurrent transformer 36. - In operation,
GFCI module 14 generates a bias voltage Vbias atoutput 24 which is transmitted tooutput pin 40 via input/output node 86. In addition,current sources current sources GFCI engine 14 may be configured to generate a bias voltage Vbias of about 2 volts,current source 90 and resistor 60 may be configured to generate a voltage of about 2.1 volts at the inverting input of amplifier 56, andcurrent source 92 and resistor 62 may be configured to generate a voltage of about 1.9 volts at the non-inverting input of amplifier 58. The voltages generated at input/output nodes current sources output node 86 is an upper clamping voltage and the clamping voltage at input/output node 84 is a lower clamping voltage. - In response to a negligible differential current flowing the power mains, i.e.,
conductors 36A and 36B, or substantially zero differential current flow, substantially zero current flows inwindings 38, and the voltage at input/output node 84 is substantially equal to the voltage at input/output node 86, i.e., the voltage at input/output node 84 is substantially equal to the voltage generated atoutput 24 byGFCI engine 14. In response to a voltage substantially equal to the voltage atoutput 24 appearing at input/output node 84, amplifiers 56 and 58 operate in an open loop configuration in which amplifier 56 generates a low voltage level at output 76 and amplifier 58 generates a low voltage level at output 80. The low voltage levels at outputs 76 and 80 appear at the gate oftransistor 54, turning offtransistor 54. Thus, amplifier 56 serves as a drive circuit fortransistor 54 and amplifier 58 serves as a drive circuit fortransistor 54. It should be noted that high voltages appear atoutputs 78 and 82 of amplifiers 56 and 58, respectively, resulting in a logic high voltage level appearing atinput 30 ofGFCI engine 14. - In response to a high differential current appearing in the power mains, i.e.,
conductors 36A and 36B, a fault current IF flows inwindings 38 due to a fault condition atline conductor 36A or at neutral conductor 36B, an internal shunt is enabled that shunts current away frominput terminal 26. By way of example, a high differential current may by 750 milliamps, one amp, or another user defined current value. More particularly, a fault condition that causes a current IF to flow towardsinput pin 42 lowers the voltage appearing at input/output node 84. If the differential current is sufficiently high to cause the voltage at input/output node 84 to fall below the voltage at the non-inverting input of amplifier 58, amplifier 58 generates a high voltage at output 80 whereas amplifier 56 continues to generate a low voltage at output 76. The resulting voltage at the gate oftransistor 54 and the drain-to-source voltage oftransistor 54 are sufficient to turn it on thereby activating a current shunt. More particularly, current IF flows throughtransistor 54 and back intocurrent transformer 36, i.e., current IF is shunted away fromGFCI engine 14 and the voltage at input/output node 84 is clamped at the voltage at the non-inverting input of amplifier 58. Thus,transistor 54 forms a current shunt. - Likewise, a fault condition that causes a current IF to flow towards
input pin 40 raises the voltage appearing at input/output node 84. If the differential current is sufficiently high to cause the voltage at input/output node 84 to rise above the upper reference voltage at the inverting input of amplifier 56, amplifier 56 generates a high voltage at output 76 whereas amplifier 58 continues to generate a low voltage at output 80. The resulting voltage at the gate oftransistor 54 and the drain-to-source voltage oftransistor 54 are sufficient to turn it on thereby activating a current shunt. Current IF flows throughtransistor 54 and back intocurrent transformer 36, i.e., current IF is shunted away fromGFCI engine 14 and the voltage at input/output node 84 is clamped at the voltage at the inverting input of amplifier 56. - By way of example,
circuit 50 may be designed so that a differential current of one ampere generates a fault current IF sufficiently large to activate the current shunt, e.g., a current of one ampere. In addition,circuit 50 may be designed so that the voltage appearing at the inverting input of amplifier 56 is about 2.1 volts, the voltage generated atGFCI engine output 24 is about 2 volts, and the voltage at the non-inverting input of amplifier 58 is about 1.99 volts. In this example, a fault current IF that causes amplifier 58 to generate a high output signal atgate 50 clamps the voltage of input/output node 84 at 1.9 volts and a fault current IF that causes amplifier 56 to generate a high output signal atgate 50 clamps the voltage of input/output node 84 at 2.1 volts. - Amplifiers 56 and 58 have
outputs 78 and 82, respectively, connected to corresponding inputs of OR gate 64, which has an output connected to input 30 ofGFCI engine 14. In response to an input of OR gate 64 transitioning to a logic high voltage level, a signal at the output of OR gate 64 transitions to a logic high voltage, indicating thatcurrent transformer 36 is operating in a saturated state. In response to the output signal of OR gate 64 being at a logic high voltage level for a predetermined period of time,GFCI engine 14 generates an indicator signal indicating that the core is saturated. In response to the indicator signal being asserted for a predetermined time, the ground fault interrupter circuit generates a fault signal. It should be noted that the present invention is not limited to using a logic gate such as OR gate 64 to indicate saturation ofcurrent transformer 36 and the presence of a fault. -
FIG. 3 is a circuit schematic of amplifiers 56 and 58 in accordance with an embodiment of the present invention. What is shown inFIG. 3 is adifferential input stage 100 connected tocurrent mirrors 102, 104, and 106.Differential input stage 100 hasinputs current source 122, a current carrying terminal 118 connected to current mirror 102, and a current carrying terminal 120 connected to current mirror 104. By way of example,differential input stage 100 is comprised of a pair of p-channel transistors terminal 116, the gates oftransistors inputs transistors current carrying terminals Current source 122 has terminal coupled for receiving a source of operating potential such as, for example, VDD, and a terminal connected to current carryingterminal 116. - Current mirror 102 includes n-
channel transistors transistors transistor transistors transistors transistor 136 are commonly connected to current carryingterminal 118. - Current mirror 104 includes n-
channel transistors transistors transistor transistors transistors transistor 136 are commonly connected to current carryingterminal 120. -
Current mirror 106 includes p-channel transistors transistors transistor transistors transistor 144 is connected to the drain oftransistor 140. - Amplifiers 56 and 58 further include a
current mirror 150 that includes p-channel transistors transistors transistor 152 and the sources oftransistors channel transistor 158 has a gate coupled for receiving a reference voltage VB, a drain connected to the drain oftransistor 152 and to the gates oftransistors transistors transistor 154 is connected to a terminal of acapacitor 164 to form output terminals 76 and 80 of amplifiers 56 and 58, respectively, and the other terminal ofcapacitor 164 is connected to input 114, i.e., to the gate oftransistor 132. The drain oftransistor 156 is connected to a terminal of acurrent source 162, whichcurrent source 162 has another terminal coupled for receiving a source of operating potential such as, for example, VSS. - In addition, amplifiers 56 and 58 may include a
transistor 160, which has a gate connected to the drain oftransistor 156 and tocurrent source 162, a source coupled for receiving a source of operating potential VSS, and a drain connected to an input of aninverter 166. The output ofinverter 166 is connected to the input of aninverter 168 and the output ofinverter 168 serves as or, alternatively, is coupled to anoutput terminals 78 and 82 of amplifiers 56 and 58, respectively. - It should be noted that the body terminals of
transistors transistors transistors transistors transistors transistors - By now it should be appreciated that a current saturation detection and clamping circuit have been provided. More particularly, the current saturation detection and clamping circuit includes a voltage clamp that clamps the voltage at the input of a GFCI engine if the voltage at an input to the GFCI engine exceeds a positive limit or a negative limit. In addition, the circuit clamps the current to inhibit it from resetting the GFCI circuit.
- Although specific embodiments have been disclosed herein, it is not intended that the invention be limited to the disclosed embodiments. Those skilled in the art will recognize that modifications and variations can be made without departing from the spirit of the invention. It is intended that the invention encompass all such modifications and variations as fall within the scope of the appended claims.
Claims (20)
Priority Applications (2)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US13/829,319 US9124094B2 (en) | 2013-03-14 | 2013-03-14 | Current saturation detection and clamping circuit and method |
CN201420082720.2U CN203870152U (en) | 2013-03-14 | 2014-02-26 | Current saturation detection and clamping circuit |
Applications Claiming Priority (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US13/829,319 US9124094B2 (en) | 2013-03-14 | 2013-03-14 | Current saturation detection and clamping circuit and method |
Publications (2)
Publication Number | Publication Date |
---|---|
US20140268435A1 true US20140268435A1 (en) | 2014-09-18 |
US9124094B2 US9124094B2 (en) | 2015-09-01 |
Family
ID=51526083
Family Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US13/829,319 Active 2033-09-26 US9124094B2 (en) | 2013-03-14 | 2013-03-14 | Current saturation detection and clamping circuit and method |
Country Status (2)
Country | Link |
---|---|
US (1) | US9124094B2 (en) |
CN (1) | CN203870152U (en) |
Cited By (3)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US20130214800A1 (en) * | 2009-10-02 | 2013-08-22 | Riley D. Beck | Impedance measuring circuit |
US20130215537A1 (en) * | 2009-10-02 | 2013-08-22 | Semiconductor Components Industries, Llc | Ground fault circuit interrupter and method |
CN117879494A (en) * | 2023-12-28 | 2024-04-12 | 武汉芯必达微电子有限公司 | Circuit for realizing high-duty ratio high-precision oscillator and application circuit thereof |
Families Citing this family (1)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US11050240B2 (en) * | 2018-04-03 | 2021-06-29 | Texas Instruments Incorporated | Electric motor ground protection |
Citations (17)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US3676737A (en) * | 1971-04-05 | 1972-07-11 | Ite Imperial Corp | Ground-fault detector using square hysteresis loop reactor core |
US3953766A (en) * | 1974-09-16 | 1976-04-27 | General Electric Company | Ground fault circuit interrupter and electronic module therefor |
US6381110B1 (en) * | 2000-03-06 | 2002-04-30 | General Motors Corporation | Method and apparatus for detecting isolation faults in motor/inverter systems |
US6538863B1 (en) * | 1998-06-02 | 2003-03-25 | Pass & Seymour, Inc. | Arc fault circuit protection device with asymmetrical transformer |
US20040001292A1 (en) * | 2002-06-26 | 2004-01-01 | Vanderkolk Richard John | Mobile electric power supply system with deactivatable GFCI protection |
US20040008460A1 (en) * | 2002-07-10 | 2004-01-15 | Engel Joseph C. | Electrical switching apparatus including glowing contact protection |
US20050083616A1 (en) * | 2003-10-16 | 2005-04-21 | Reid Paul A. | Single-sensor microcontroller-based approach for ground fault circuit interrupters |
US20050259369A1 (en) * | 2004-05-21 | 2005-11-24 | Schmalz Steven C | Arc fault circuit breaker and apparatus for detecting wet track arc fault |
US20060133000A1 (en) * | 2004-12-20 | 2006-06-22 | Hiroyuki Kimura | Overcurrent protection circuit and DC power supply |
US20080232007A1 (en) * | 2007-03-21 | 2008-09-25 | Rodica Musat | Leakage current protection device |
US20080288134A1 (en) * | 2007-05-15 | 2008-11-20 | Denso Corporation | Load control apparatus and method for processing diagnosis signal for the same |
US20110080177A1 (en) * | 2009-10-02 | 2011-04-07 | Beck Riley D | Ground fault circuit interrupter and method |
US20110307910A1 (en) * | 2009-03-13 | 2011-12-15 | Rohm Co., Ltd. | Multi-Output Power Supply Device and Electric Apparatus Using Same |
US20120275070A1 (en) * | 2011-04-28 | 2012-11-01 | Freescale Semiconductor, Inc. | Load control and protection system |
US20130215537A1 (en) * | 2009-10-02 | 2013-08-22 | Semiconductor Components Industries, Llc | Ground fault circuit interrupter and method |
US20130229734A1 (en) * | 2009-10-02 | 2013-09-05 | Semicomductor Components Industries, LLC | Ground fault circuit interrupter and method |
US20140210484A1 (en) * | 2009-10-02 | 2014-07-31 | Riley D. Beck | Method for determining a circuit element parameter |
Family Cites Families (32)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US3879639A (en) | 1973-01-04 | 1975-04-22 | Federal Pacific Electric Co | Ground fault interrupters |
US3794884A (en) | 1973-05-29 | 1974-02-26 | Federal Pacific Electric Co | Ground fault interrupter with pulsed neutral-to-ground fault detector |
US4001646A (en) | 1975-06-16 | 1977-01-04 | General Electric Company | Ground fault circuit interrupter utilizing a single transformer |
US4021729A (en) | 1975-12-03 | 1977-05-03 | I-T-E Imperial Corporation | Cross-field ground fault sensor |
US4150411A (en) | 1977-12-15 | 1979-04-17 | General Electric Company | Ground fault circuit interrupter utilizing a single transformer |
US4378579A (en) | 1980-11-07 | 1983-03-29 | Sprague Electric Company | Alternately low and high input-impedance detector for use in a GFI |
CA2506118C (en) | 1991-05-29 | 2007-11-20 | Microsoft Corporation | Electronic signal encoding and decoding |
US5206600A (en) | 1991-10-18 | 1993-04-27 | Harris Corporation | Impedance determining apparatus using quadrature current and peak detectors |
US5459630A (en) | 1993-09-15 | 1995-10-17 | Eaton Corporation | Self testing circuit breaker ground fault and sputtering arc trip unit |
US5515001A (en) | 1994-01-31 | 1996-05-07 | The United States Of America As Represented By The United States National Aeronautics And Space Administration | Current-measuring operational amplifier circuits |
US6259996B1 (en) | 1998-02-19 | 2001-07-10 | Square D Company | Arc fault detection system |
US5600524A (en) | 1995-05-04 | 1997-02-04 | Leviton Manufacturing Co., Inc. | Intelligent ground fault circuit interrupter |
JP3352411B2 (en) | 1998-03-05 | 2002-12-03 | 株式会社東芝 | Control system, power system protection control system, and storage medium storing program |
US6426632B1 (en) | 1999-03-29 | 2002-07-30 | George A. Spencer | Method and apparatus for testing an AFCI/GFCI circuit breaker |
US6674289B2 (en) | 2000-02-17 | 2004-01-06 | Pass & Seymour, Inc. | Circuit protection device with half cycle self test |
US6980005B2 (en) | 2003-09-23 | 2005-12-27 | Pass & Seymar, Inc. | Circuit protection device with timed negative half-cycle self test |
US7154718B1 (en) | 2004-07-28 | 2006-12-26 | Pass & Seymour, Inc. | Protection device with power to receptacle cut-off |
US6421214B1 (en) | 2000-03-03 | 2002-07-16 | Pass & Seymour, Inc. | Arc fault or ground fault detector with self-test feature |
US6807035B1 (en) | 2000-11-28 | 2004-10-19 | Hubbell Incorporated | Fault interrupter using microcontroller for fault sensing and automatic self-testing |
US7253629B1 (en) | 2000-11-29 | 2007-08-07 | Pass & Seymour, Inc. | Circuit protection device with grounded neutral half cycle self test |
US6807036B2 (en) | 2001-04-26 | 2004-10-19 | Hubbell Incorporated | Digital fault interrupter with self-testing capabilities |
US7079365B2 (en) | 2002-11-22 | 2006-07-18 | Square D Company | Electrical fault detection system |
US6946828B1 (en) | 2003-05-20 | 2005-09-20 | Ami Semiconductor, Inc. | Bi-directional current measurement circuit that uses a transconductance amplifier to generate a copy current |
US7443309B2 (en) | 2004-12-01 | 2008-10-28 | Hubbell Incorporated | Self testing ground fault circuit interrupter (GFCI) |
US7336457B2 (en) | 2005-08-08 | 2008-02-26 | Hubbell Incorporated | Ground fault circuit interrupter (GFCI) end-of-life (EOL) status indicator |
TWI300287B (en) | 2006-01-27 | 2008-08-21 | Novatek Microelectronics Corp | Operational transconductance amplifier |
US7626788B2 (en) | 2006-07-24 | 2009-12-01 | Suzhou Songbao Electric Co., Ltd. | Control circuit of ground fault circuit interrupter (GFCI) |
US8018235B2 (en) | 2006-11-02 | 2011-09-13 | Texas Instruments Incorporated | Methods and apparatus to facilitate ground fault detection with a single coil and an oscillator |
US8085516B1 (en) | 2008-07-11 | 2011-12-27 | Fairchild Semiconductor Corporation | Ground fault circuit interrupter with self test |
US8054593B2 (en) | 2008-12-29 | 2011-11-08 | Reid Paul A | Apparatus and method for measuring load current using a ground fault sensing transformer |
US8526143B2 (en) | 2009-05-14 | 2013-09-03 | Siemens Industry, Inc. | Methods and appraratus for ground fault circuit interrupt detection using a single transformer |
US8217644B2 (en) | 2009-07-09 | 2012-07-10 | General Electric Company | High sensitivity differential current transformer for insulation health monitoring |
-
2013
- 2013-03-14 US US13/829,319 patent/US9124094B2/en active Active
-
2014
- 2014-02-26 CN CN201420082720.2U patent/CN203870152U/en not_active Expired - Lifetime
Patent Citations (20)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US3676737A (en) * | 1971-04-05 | 1972-07-11 | Ite Imperial Corp | Ground-fault detector using square hysteresis loop reactor core |
US3953766A (en) * | 1974-09-16 | 1976-04-27 | General Electric Company | Ground fault circuit interrupter and electronic module therefor |
US6538863B1 (en) * | 1998-06-02 | 2003-03-25 | Pass & Seymour, Inc. | Arc fault circuit protection device with asymmetrical transformer |
US6381110B1 (en) * | 2000-03-06 | 2002-04-30 | General Motors Corporation | Method and apparatus for detecting isolation faults in motor/inverter systems |
US20040001292A1 (en) * | 2002-06-26 | 2004-01-01 | Vanderkolk Richard John | Mobile electric power supply system with deactivatable GFCI protection |
US20040008460A1 (en) * | 2002-07-10 | 2004-01-15 | Engel Joseph C. | Electrical switching apparatus including glowing contact protection |
US6707652B2 (en) * | 2002-07-10 | 2004-03-16 | Eaton Corporation | Electrical switching apparatus including glowing contact protection |
US20050083616A1 (en) * | 2003-10-16 | 2005-04-21 | Reid Paul A. | Single-sensor microcontroller-based approach for ground fault circuit interrupters |
US20050259369A1 (en) * | 2004-05-21 | 2005-11-24 | Schmalz Steven C | Arc fault circuit breaker and apparatus for detecting wet track arc fault |
US20060133000A1 (en) * | 2004-12-20 | 2006-06-22 | Hiroyuki Kimura | Overcurrent protection circuit and DC power supply |
US20080232007A1 (en) * | 2007-03-21 | 2008-09-25 | Rodica Musat | Leakage current protection device |
US20080288134A1 (en) * | 2007-05-15 | 2008-11-20 | Denso Corporation | Load control apparatus and method for processing diagnosis signal for the same |
US20110307910A1 (en) * | 2009-03-13 | 2011-12-15 | Rohm Co., Ltd. | Multi-Output Power Supply Device and Electric Apparatus Using Same |
US20110080177A1 (en) * | 2009-10-02 | 2011-04-07 | Beck Riley D | Ground fault circuit interrupter and method |
US8390297B2 (en) * | 2009-10-02 | 2013-03-05 | Semiconductor Components Industries, Llc | Ground fault circuit interrupter and method |
US20130214800A1 (en) * | 2009-10-02 | 2013-08-22 | Riley D. Beck | Impedance measuring circuit |
US20130215537A1 (en) * | 2009-10-02 | 2013-08-22 | Semiconductor Components Industries, Llc | Ground fault circuit interrupter and method |
US20130229734A1 (en) * | 2009-10-02 | 2013-09-05 | Semicomductor Components Industries, LLC | Ground fault circuit interrupter and method |
US20140210484A1 (en) * | 2009-10-02 | 2014-07-31 | Riley D. Beck | Method for determining a circuit element parameter |
US20120275070A1 (en) * | 2011-04-28 | 2012-11-01 | Freescale Semiconductor, Inc. | Load control and protection system |
Cited By (9)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US20130214800A1 (en) * | 2009-10-02 | 2013-08-22 | Riley D. Beck | Impedance measuring circuit |
US20130215537A1 (en) * | 2009-10-02 | 2013-08-22 | Semiconductor Components Industries, Llc | Ground fault circuit interrupter and method |
US9329216B2 (en) * | 2009-10-02 | 2016-05-03 | Semiconductor Components Industries, Llc | Impedance measuring circuit |
US9331469B2 (en) * | 2009-10-02 | 2016-05-03 | Semiconductor Components Industries, Llc | Ground fault circuit interrupter and method |
US20160233837A1 (en) * | 2009-10-02 | 2016-08-11 | Semiconductor Components Industries, Llc | Ground fault circuit interrupter and method |
US20160238644A1 (en) * | 2009-10-02 | 2016-08-18 | Semiconductor Components Industries, Llc | Single wound current transformer impedance measurement circuit |
US9680421B2 (en) * | 2009-10-02 | 2017-06-13 | Semiconductor Components Industries, Llc | Ground fault circuit interrupter and method |
US9897636B2 (en) * | 2009-10-02 | 2018-02-20 | Semiconductor Components Industries, Llc | Single wound current transformer impedance measurement circuit |
CN117879494A (en) * | 2023-12-28 | 2024-04-12 | 武汉芯必达微电子有限公司 | Circuit for realizing high-duty ratio high-precision oscillator and application circuit thereof |
Also Published As
Publication number | Publication date |
---|---|
CN203870152U (en) | 2014-10-08 |
US9124094B2 (en) | 2015-09-01 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
US8134400B2 (en) | Semiconductor circuit | |
US8816670B2 (en) | Electronic circuit having band-gap reference circuit and start-up circuit, and method of starting-up band-gap reference circuit | |
JP2015532034A5 (en) | ||
JP3204774B2 (en) | Circuit for turning on and off a power transistor | |
JP3831894B2 (en) | Semiconductor integrated circuit | |
CN106066419A (en) | Current detection circuit | |
US9124094B2 (en) | Current saturation detection and clamping circuit and method | |
US8242809B2 (en) | Comparator circuit | |
KR102485879B1 (en) | Leakage Current Detector | |
US9209790B1 (en) | Low voltage, self-biased, high-speed comparator | |
US9285269B2 (en) | Light receiving circuit | |
JP2006349466A (en) | Temperature detecting device | |
JP2017005609A (en) | Overvoltage detection circuit | |
CN105048978B (en) | The device and method of amplifier input protection | |
KR20150123716A (en) | Power supply voltage monitoring circuit, and electronic circuit including the power supply voltage monitoring circuit | |
JP2016206039A (en) | Temperature sensor circuit | |
TW201838299A (en) | Voltage Regulator | |
JP2004282959A (en) | Drive device of voltage-control type drive element | |
KR102001754B1 (en) | I-v conversion module | |
CN108768352B (en) | Comparator with a comparator circuit | |
JP2017011391A (en) | Current-voltage conversion circuit with surge protection function | |
US8957726B2 (en) | Amplification circuit and method therefor | |
US11050390B2 (en) | Amplifier circuit | |
KR101979216B1 (en) | Leakage current detecting apparatus and earth leakage circuit breaker having the same | |
JP2016200506A (en) | Circuit arrangement and ground opening detection system |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
AS | Assignment |
Owner name: SEMICONDUCTOR COMPONENTS INDUSTRIES, LLC, ARIZONA Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNORS:BECK, RILEY D.;LAYTON, KENT D.;REEL/FRAME:030017/0539 Effective date: 20130312 |
|
STCF | Information on status: patent grant |
Free format text: PATENTED CASE |
|
AS | Assignment |
Owner name: DEUTSCHE BANK AG NEW YORK BRANCH, NEW YORK Free format text: SECURITY INTEREST;ASSIGNOR:SEMICONDUCTOR COMPONENTS INDUSTRIES, LLC;REEL/FRAME:038620/0087 Effective date: 20160415 |
|
AS | Assignment |
Owner name: DEUTSCHE BANK AG NEW YORK BRANCH, AS COLLATERAL AG Free format text: CORRECTIVE ASSIGNMENT TO CORRECT THE INCORRECT PATENT NUMBER 5859768 AND TO RECITE COLLATERAL AGENT ROLE OF RECEIVING PARTY IN THE SECURITY INTEREST PREVIOUSLY RECORDED ON REEL 038620 FRAME 0087. ASSIGNOR(S) HEREBY CONFIRMS THE SECURITY INTEREST;ASSIGNOR:SEMICONDUCTOR COMPONENTS INDUSTRIES, LLC;REEL/FRAME:039853/0001 Effective date: 20160415 Owner name: DEUTSCHE BANK AG NEW YORK BRANCH, AS COLLATERAL AGENT, NEW YORK Free format text: CORRECTIVE ASSIGNMENT TO CORRECT THE INCORRECT PATENT NUMBER 5859768 AND TO RECITE COLLATERAL AGENT ROLE OF RECEIVING PARTY IN THE SECURITY INTEREST PREVIOUSLY RECORDED ON REEL 038620 FRAME 0087. ASSIGNOR(S) HEREBY CONFIRMS THE SECURITY INTEREST;ASSIGNOR:SEMICONDUCTOR COMPONENTS INDUSTRIES, LLC;REEL/FRAME:039853/0001 Effective date: 20160415 |
|
MAFP | Maintenance fee payment |
Free format text: PAYMENT OF MAINTENANCE FEE, 4TH YEAR, LARGE ENTITY (ORIGINAL EVENT CODE: M1551); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY Year of fee payment: 4 |
|
MAFP | Maintenance fee payment |
Free format text: PAYMENT OF MAINTENANCE FEE, 8TH YEAR, LARGE ENTITY (ORIGINAL EVENT CODE: M1552); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY Year of fee payment: 8 |
|
AS | Assignment |
Owner name: FAIRCHILD SEMICONDUCTOR CORPORATION, ARIZONA Free format text: RELEASE OF SECURITY INTEREST IN PATENTS RECORDED AT REEL 038620, FRAME 0087;ASSIGNOR:DEUTSCHE BANK AG NEW YORK BRANCH, AS COLLATERAL AGENT;REEL/FRAME:064070/0001 Effective date: 20230622 Owner name: SEMICONDUCTOR COMPONENTS INDUSTRIES, LLC, ARIZONA Free format text: RELEASE OF SECURITY INTEREST IN PATENTS RECORDED AT REEL 038620, FRAME 0087;ASSIGNOR:DEUTSCHE BANK AG NEW YORK BRANCH, AS COLLATERAL AGENT;REEL/FRAME:064070/0001 Effective date: 20230622 |