US20140167236A1 - Integrated circuit packaging system with transferable trace lead frame - Google Patents
Integrated circuit packaging system with transferable trace lead frame Download PDFInfo
- Publication number
- US20140167236A1 US20140167236A1 US13/714,865 US201213714865A US2014167236A1 US 20140167236 A1 US20140167236 A1 US 20140167236A1 US 201213714865 A US201213714865 A US 201213714865A US 2014167236 A1 US2014167236 A1 US 2014167236A1
- Authority
- US
- United States
- Prior art keywords
- lead frame
- integrated circuit
- forming
- circuit die
- encapsulation
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Granted
Links
- 238000004806 packaging method and process Methods 0.000 title abstract description 65
- 229910052751 metal Inorganic materials 0.000 claims abstract description 70
- 239000002184 metal Substances 0.000 claims abstract description 70
- 238000005538 encapsulation Methods 0.000 claims abstract description 69
- 230000000873 masking effect Effects 0.000 claims abstract description 44
- 238000007493 shaping process Methods 0.000 claims abstract description 27
- 238000000034 method Methods 0.000 claims description 40
- 238000009413 insulation Methods 0.000 claims description 38
- 230000008569 process Effects 0.000 claims description 16
- 238000004519 manufacturing process Methods 0.000 abstract description 27
- 238000012545 processing Methods 0.000 abstract description 9
- 239000000463 material Substances 0.000 description 10
- 239000003623 enhancer Substances 0.000 description 5
- 229910000679 solder Inorganic materials 0.000 description 5
- 239000000758 substrate Substances 0.000 description 4
- 230000015572 biosynthetic process Effects 0.000 description 3
- 238000013461 design Methods 0.000 description 3
- 238000005530 etching Methods 0.000 description 3
- RYGMFSIKBFXOCR-UHFFFAOYSA-N Copper Chemical compound [Cu] RYGMFSIKBFXOCR-UHFFFAOYSA-N 0.000 description 2
- XOJVVFBFDXDTEG-UHFFFAOYSA-N Norphytane Natural products CC(C)CCCC(C)CCCC(C)CCCC(C)C XOJVVFBFDXDTEG-UHFFFAOYSA-N 0.000 description 2
- 230000001413 cellular effect Effects 0.000 description 2
- 238000004891 communication Methods 0.000 description 2
- 229910052802 copper Inorganic materials 0.000 description 2
- 239000010949 copper Substances 0.000 description 2
- 230000007246 mechanism Effects 0.000 description 2
- 238000007639 printing Methods 0.000 description 2
- 230000001154 acute effect Effects 0.000 description 1
- 229910045601 alloy Inorganic materials 0.000 description 1
- 239000000956 alloy Substances 0.000 description 1
- 229910052782 aluminium Inorganic materials 0.000 description 1
- XAGFODPZIPBFFR-UHFFFAOYSA-N aluminium Chemical compound [Al] XAGFODPZIPBFFR-UHFFFAOYSA-N 0.000 description 1
- 239000000919 ceramic Substances 0.000 description 1
- 238000003486 chemical etching Methods 0.000 description 1
- 239000011248 coating agent Substances 0.000 description 1
- 238000000576 coating method Methods 0.000 description 1
- 239000004020 conductor Substances 0.000 description 1
- 230000008878 coupling Effects 0.000 description 1
- 238000010168 coupling process Methods 0.000 description 1
- 238000005859 coupling reaction Methods 0.000 description 1
- 238000013036 cure process Methods 0.000 description 1
- 230000003247 decreasing effect Effects 0.000 description 1
- 238000005137 deposition process Methods 0.000 description 1
- 238000011161 development Methods 0.000 description 1
- 230000018109 developmental process Effects 0.000 description 1
- 238000007373 indentation Methods 0.000 description 1
- 230000010354 integration Effects 0.000 description 1
- 238000003475 lamination Methods 0.000 description 1
- 238000012986 modification Methods 0.000 description 1
- 230000004048 modification Effects 0.000 description 1
- 238000000465 moulding Methods 0.000 description 1
- 239000012811 non-conductive material Substances 0.000 description 1
- 238000004321 preservation Methods 0.000 description 1
- 230000009467 reduction Effects 0.000 description 1
- 230000004044 response Effects 0.000 description 1
- 239000004065 semiconductor Substances 0.000 description 1
- 238000012546 transfer Methods 0.000 description 1
Images
Classifications
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/04—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer
- H01L21/50—Assembly of semiconductor devices using processes or apparatus not provided for in a single one of the subgroups H01L21/06 - H01L21/326, e.g. sealing of a cap to a base of a container
- H01L21/56—Encapsulations, e.g. encapsulation layers, coatings
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L23/00—Details of semiconductor or other solid state devices
- H01L23/48—Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor
- H01L23/488—Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor consisting of soldered or bonded constructions
- H01L23/495—Lead-frames or other flat leads
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L23/00—Details of semiconductor or other solid state devices
- H01L23/48—Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor
- H01L23/488—Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor consisting of soldered or bonded constructions
- H01L23/498—Leads, i.e. metallisations or lead-frames on insulating substrates, e.g. chip carriers
- H01L23/49861—Lead-frames fixed on or encapsulated in insulating substrates
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/04—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer
- H01L21/50—Assembly of semiconductor devices using processes or apparatus not provided for in a single one of the subgroups H01L21/06 - H01L21/326, e.g. sealing of a cap to a base of a container
- H01L21/56—Encapsulations, e.g. encapsulation layers, coatings
- H01L21/565—Moulds
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L23/00—Details of semiconductor or other solid state devices
- H01L23/28—Encapsulations, e.g. encapsulating layers, coatings, e.g. for protection
- H01L23/31—Encapsulations, e.g. encapsulating layers, coatings, e.g. for protection characterised by the arrangement or shape
- H01L23/3107—Encapsulations, e.g. encapsulating layers, coatings, e.g. for protection characterised by the arrangement or shape the device being completely enclosed
- H01L23/3121—Encapsulations, e.g. encapsulating layers, coatings, e.g. for protection characterised by the arrangement or shape the device being completely enclosed a substrate forming part of the encapsulation
- H01L23/3128—Encapsulations, e.g. encapsulating layers, coatings, e.g. for protection characterised by the arrangement or shape the device being completely enclosed a substrate forming part of the encapsulation the substrate having spherical bumps for external connection
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/04—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer
- H01L21/48—Manufacture or treatment of parts, e.g. containers, prior to assembly of the devices, using processes not provided for in a single one of the subgroups H01L21/06 - H01L21/326
- H01L21/4814—Conductive parts
- H01L21/4821—Flat leads, e.g. lead frames with or without insulating supports
- H01L21/4828—Etching
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/04—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer
- H01L21/50—Assembly of semiconductor devices using processes or apparatus not provided for in a single one of the subgroups H01L21/06 - H01L21/326, e.g. sealing of a cap to a base of a container
- H01L21/56—Encapsulations, e.g. encapsulation layers, coatings
- H01L21/568—Temporary substrate used as encapsulation process aid
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/26—Layer connectors, e.g. plate connectors, solder or adhesive layers; Manufacturing methods related thereto
- H01L2224/31—Structure, shape, material or disposition of the layer connectors after the connecting process
- H01L2224/32—Structure, shape, material or disposition of the layer connectors after the connecting process of an individual layer connector
- H01L2224/321—Disposition
- H01L2224/32135—Disposition the layer connector connecting between different semiconductor or solid-state bodies, i.e. chip-to-chip
- H01L2224/32145—Disposition the layer connector connecting between different semiconductor or solid-state bodies, i.e. chip-to-chip the bodies being stacked
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/42—Wire connectors; Manufacturing methods related thereto
- H01L2224/47—Structure, shape, material or disposition of the wire connectors after the connecting process
- H01L2224/48—Structure, shape, material or disposition of the wire connectors after the connecting process of an individual wire connector
- H01L2224/4805—Shape
- H01L2224/4809—Loop shape
- H01L2224/48091—Arched
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/73—Means for bonding being of different types provided for in two or more of groups H01L2224/10, H01L2224/18, H01L2224/26, H01L2224/34, H01L2224/42, H01L2224/50, H01L2224/63, H01L2224/71
- H01L2224/732—Location after the connecting process
- H01L2224/73201—Location after the connecting process on the same surface
- H01L2224/73203—Bump and layer connectors
- H01L2224/73204—Bump and layer connectors the bump connector being embedded into the layer connector
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/73—Means for bonding being of different types provided for in two or more of groups H01L2224/10, H01L2224/18, H01L2224/26, H01L2224/34, H01L2224/42, H01L2224/50, H01L2224/63, H01L2224/71
- H01L2224/732—Location after the connecting process
- H01L2224/73251—Location after the connecting process on different surfaces
- H01L2224/73265—Layer and wire connectors
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L23/00—Details of semiconductor or other solid state devices
- H01L23/48—Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor
- H01L23/488—Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor consisting of soldered or bonded constructions
- H01L23/495—Lead-frames or other flat leads
- H01L23/49541—Geometry of the lead-frame
- H01L23/49548—Cross section geometry
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L23/00—Details of semiconductor or other solid state devices
- H01L23/48—Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor
- H01L23/488—Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor consisting of soldered or bonded constructions
- H01L23/495—Lead-frames or other flat leads
- H01L23/49579—Lead-frames or other flat leads characterised by the materials of the lead frames or layers thereon
- H01L23/49582—Metallic layers on lead frames
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L23/00—Details of semiconductor or other solid state devices
- H01L23/48—Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor
- H01L23/488—Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor consisting of soldered or bonded constructions
- H01L23/498—Leads, i.e. metallisations or lead-frames on insulating substrates, e.g. chip carriers
- H01L23/49811—Additional leads joined to the metallisation on the insulating substrate, e.g. pins, bumps, wires, flat leads
- H01L23/49816—Spherical bumps on the substrate for external connection, e.g. ball grid arrays [BGA]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/30—Technical effects
- H01L2924/301—Electrical effects
- H01L2924/3025—Electromagnetic shielding
Definitions
- the present disclosure relates generally to an integrated circuit packaging system, and more particularly to system and method of manufacturing the packaging system using transferable trace lead frame.
- a method of manufacturing an integrated circuit packaging system includes: (a) providing a lead frame having a contact on a lower surface of the lead frame; (b) forming a masking layer over an upper surface of the lead frame; (c) forming a routing layer having a conductive land on the contact by shaping the bottom surface of the lead frame; (d) forming a bottom encapsulation on the conductive land with the contact exposed from the bottom encapsulation; (e) removing the masking layer from the upper surface of the lead frame; and (f) connecting an integrated circuit die to the upper surface of the lead frame.
- the method further includes: (g) forming an external interconnect on the contact. In another embodiment, the method further includes: (h) forming a top encapsulation over the integrated circuit die and the upper surface of the lead frame. In yet another embodiment, the method further includes: (i) forming an internal connector from the integrated circuit die to the at least one of the lead frame, the routing layer, and the conductive land.
- a method of manufacturing an integrated circuit packaging system includes: (a) providing a lead frame having a support portion, an inner portion, two metal connectors on an upper surface of the inner portion separated by the support portion, and a bottom cover on a bottom surface of the inner portion; (b) forming a masking layer over an upper surface of the lead frame; (c) forming a routing layer having a conductive land on the bottom cover by shaping the lead frame; (d) forming a bottom encapsulation directly on the conductive land with the bottom cover exposed from the bottom encapsulation; (e) removing the masking layer from the upper surface of the lead frame; and (f) connecting an integrated circuit die to the two metal connectors directly over the bottom encapsulation.
- the forming step (b) includes forming the masking layer over the two metal connectors, the support portion and the inner portion.
- the forming step (c) includes shaping the lead frame by removing the support portion.
- the connecting step (f) includes the two metal connectors not separated by the support portion.
- the method further includes: (g) forming an external interconnect on the bottom cover; and (h) forming a top encapsulation over the integrated circuit die and the upper surface of the lead frame. In other embodiments, the method further includes: (i) forming an internal connector from the integrated circuit die to the at least one of the lead frame, the routing layer, and the conductive land.
- an integrated circuit packaging system using transferable trace lead frame includes: a routing layer including two conductive lands formed by shaping a lead frame, each conductive land having a metal connector on an upper surface and a metal contact on a bottom surface, the conductive lands connected by a support portion removed using a masking process during the shaping of the lead frame; a bottom encapsulation on the conductive lands with the metal contacts exposed from the bottom encapsulation; and an integrated circuit die connected to the metal connectors, wherein the integrated circuit die is situated directly over the bottom encapsulation.
- system further includes external interconnects formed on the metal contacts.
- system further includes a top encapsulation formed over the integrated circuit die and the routing layer.
- system further includes internal connectors from the integrated circuit die to the at least one of the lead frame, the routing layer, and the conductive lands.
- the masking process includes a masking layer deposited over the lead frame.
- the masking layer includes a thermal-release type of film or a UV-type film.
- FIG. 1 is a cross-sectional view of an integrated circuit packaging system along a line 1 - 1 of FIG. 2 in one embodiment of the present disclosure.
- FIG. 2 is a bottom view of an integrated circuit packaging system.
- FIG. 3 is a cross-sectional view of an integrated circuit packaging system along a line 1 - 1 of FIG. 2 in one embodiment of the present disclosure.
- FIG. 4 is a cross-sectional view of an integrated circuit packaging system along a line 1 - 1 of FIG. 2 in one embodiment of the present disclosure.
- FIG. 5 is a cross-sectional view of a lead frame for manufacturing an integrated circuit packaging system according to one embodiment of the present disclosure.
- FIG. 6 is the structure of FIG. 5 with a masking layer.
- FIG. 7 is the structure of FIG. 6 with a conductive land.
- FIG. 8 is the structure of FIG. 7 with a bottom encapsulation.
- FIG. 9 is the structure of FIG. 8 without the masking layer.
- FIG. 10 is the structure of FIG. 9 with an integrated circuit die.
- FIG. 11 is a flow chart of a method of manufacturing an integrated circuit packaging system according to one embodiment of the present disclosure.
- FIG. 1 is a cross-sectional view of an integrated circuit packaging system 100 along a line 1 - 1 of FIG. 2 in one embodiment of the present disclosure.
- the integrated circuit packaging system 100 includes a routing layer 102 .
- the routing layer 102 can be a conductive structure used for routing electrical signals, power, ground, or reference potential for the integrated circuit packaging system 100 .
- the routing layer 102 can route signals within the integrated circuit packaging system 100 , between the integrated circuit packaging system 100 and external components or structures, or a combination thereof.
- the routing layer 102 can have a conductive land 104 and a metal connector 106 .
- the conductive land 104 can be a conductive portion within the routing layer 102 for routing electrical signals, power, ground or any reference potential in a non-horizontal direction.
- the conductive land 104 can be located on a lower portion of the integrated circuit packaging system 100 .
- the conductive land 104 can extend in a non-horizontal direction.
- the conductive land 104 can have a bottom cover 108 and a column portion 110 .
- the bottom cover 108 can be an electrically conductive material for interfacing with components or structures external to the integrated circuit packaging system 100 .
- the bottom cover 108 can be directly on a bottom portion of the column portion 110 .
- the bottom cover 108 can also be used to shape and form the conductive land 104 .
- the manufacturing process of the integrated circuit packaging system 100 including shaping and forming of the conductive land 104 , will be discussed in more detail below.
- the column portion 110 can be made from any number of materials.
- the column portion 110 can be made from metal, such as copper or aluminum, or an alloy.
- the column portion 110 can be electrically conductive.
- the column portion 110 can have a non-horizontal wall connected to a top surface of the column portion 110 or an overhang portion 111 located at a top portion of the column portion 110 .
- the non-horizontal wall and the overhang portion 111 of the column portion 110 can be joined to form an angle or a concave curve and to provide mold-locking features.
- the overhang portion 111 can have the top surface of the column portion 110 extending past the non-horizontal wall of the column portion.
- the top surface and the bottom surface of the overhang portion 111 can join and form an acute or a right angle.
- the bottom surface of the overhang portion 111 can extend to and be integral with the non-horizontal wall.
- the bottom surface of the overhang portion 111 can form an obtuse or a right angle with the non-horizontal wall.
- the bottom surface of the overhang portion 111 can also form a concaved curved surface with the non-horizontal wall.
- the metal connector 106 can be directly on a top portion of the conductive land 104 .
- the metal connector 106 can be conductive and extend horizontally for routing electrical signals along a horizontal plane.
- the metal connector 106 can connect the conductive land 104 , another component or structure within the integrated circuit packaging system 100 , or a combination thereof.
- the metal connector 106 can be a trace, a wire, a pad, a connector, or a combination thereof.
- the integrated circuit packaging system 100 can have an insulation cover 112 .
- the insulation cover 112 can be a non-conductive material for covering the routing layer 102 .
- the insulation cover 112 can be ceramic, solder resist, dielectric structure, or a combination thereof.
- the insulation cover 112 can be directly on the routing layer 102 .
- the insulation cover 112 can selectively expose only portions of the routing layer 102 necessary for electrically connecting to other components or structures.
- the insulation cover 112 can be directly on a top or side portion of the metal connector 106 , a top or side portion of the conductive land 104 , or a combination thereof.
- the insulation cover 112 can extend horizontally and over the metal connector 106 , the conductive land 104 , or a combination thereof.
- the insulation cover 112 can cover the top portion of the metal connector 106 , the top portion of the conductive land 104 , or a combination thereof.
- the insulation cover 112 can have a connection opening 114 for selectively connecting components or structures to the metal connector 106 , the conductive land 104 , or a combination thereof.
- the connection opening 114 of the insulation cover 112 can expose the metal connector 106 , the conductive land 104 , or a combination thereof from the insulation cover 112 .
- the insulation cover 112 can partially or completely cover the top portion of the metal connector 106 , the top portion of the conductive land 104 , or a combination thereof.
- the routing layer 102 can have a connection enhancer 116 , such as a solder wettable material, in the connection opening 114 .
- the connection enhancer 116 can be on the top portion of the metal connector 106 , the top portion of the conductive land 104 , or a combination thereof.
- the connection enhancer 116 can be only on the portions of the metal connector 106 , the conductive land 104 , or a combination thereof exposed by the connection opening 114 .
- the integrated circuit packaging system 100 can have an integrated circuit die 118 , such as a wire bond die or a flip chip, connected to the metal connector 106 through an internal interconnect 120 , such as a bond wire or a solder bump.
- the integrated circuit die 118 can be attached on the insulation cover 112 and can be over the insulation cover 112 , the metal connector 106 , the conductive land 104 , or a combination thereof.
- the internal interconnect 120 can be in the connection opening 114 and directly on the integrated circuit die 118 , the metal connector 106 , the conductive land 104 , or a combination thereof.
- the integrated circuit packaging system 100 can have an under-fill 122 , such as a capillary or a mold type.
- the under-fill 122 can be between, directly on, or a combination thereof for the integrated circuit die 118 , the internal interconnect 120 , the insulation cover 112 , the metal connector 106 , the conductive land 104 , or a combination thereof.
- the under-fill 122 can also be in the connection opening 114 .
- the integrated circuit packaging system 100 can have a top encapsulation 124 , a bottom encapsulation 126 , and an external interconnect 128 .
- the top encapsulation 124 can be over, encapsulate, be directly on, or a combination thereof for the integrated circuit die 118 , the internal interconnect 120 , the under-fill 122 , the insulation cover 112 , or a combination thereof.
- the bottom encapsulation 126 can be under the integrated circuit die 118 .
- the bottom encapsulation 126 can encapsulate and be directly on the conductive land 104 and can be between multiple instances of the conductive land 104 .
- a bottom surface of the bottom encapsulation 126 can be coplanar with a bottom surface of the conductive land 104 .
- the bottom surface of the bottom encapsulation 126 can also be lower than the bottom surface of the conductive land 104 and have the conductive land 104 , the bottom cover 108 , or a combination thereof in an indentation of the bottom encapsulation 126 .
- the top encapsulation 124 and the bottom encapsulation 126 can be formed separately at different times during the manufacturing process.
- the insulation cover 112 , the metal connector 106 , the conductive land 104 , or a combination thereof can form a continuous horizontal plane between the top encapsulation 124 and the bottom encapsulation 126 , and isolate the two-encapsulation structures.
- the integrated circuit packaging system 100 can have the routing layer 102 formed from a lead frame and not a substrate structure.
- the integrated circuit packaging system 100 can be without an inner support portion, such as such as a pre-impregnated layer in substrates, or have the routing layer 102 directly on both the insulation cover 112 and the bottom encapsulation 126 .
- the external interconnect 128 can be a conductive structure for electrically coupling the integrated circuit packaging system 100 to other structures, such as components or other packages.
- the external interconnect 128 can be a solder ball, conductive posts, lands, or a combination thereof.
- the external interconnect 128 can be directly on the bottom portion of the conductive land 104 .
- the insulation cover 112 can be directly on the routing layer 102 having the conductive land 104 without any inner support portions, such as the pre-impregnated layer in substrates, to provide increased versatility while improving yield and manufacturing cost.
- the insulation cover 112 directly on the routing layer 102 having the conductive land 104 without any inner support portions enables using lead frames having signal routing mechanisms to manufacture lead frame grid array types of packages.
- the insulation cover 112 further provides protection against shorts and damages to the conductive portions.
- the insulation cover 112 having the connection opening 114 over the routing layer 102 formed from the lead frame and not the substrate structure can provide improved yield and lower manufacturing cost.
- the insulation cover 112 having the connection opening 114 reduces the manufacturing complexity and material necessary to provide protection against shorts and damages to the conductive portions for lead frames.
- the insulation cover 112 having the connection opening 114 only directly under the internal interconnect 120 can provide protection of the routing layer 102 while maintaining lower manufacturing cost.
- the conductive land 104 having the overhang portion 111 on the top portion thereof can provide improved mold lock capability for the routing layer 102 while maintaining lower manufacturing cost.
- the overhang portion 111 on the top portion of the conductive land 104 can be a characteristic of shaping the conductive land 104 from the bottom side only instead of from both top and the bottom. The single direction of shaping eliminates the need to separately design the shaping process from an addition direction.
- FIG. 2 is a bottom view of the integrated circuit packaging system 100 .
- the integrated circuit packaging system 100 can have the conductive land 104 of FIG. 1 and the external interconnect 128 arranged in along a straight line.
- the integrated circuit packaging system 100 can also have the conductive land 104 and the external interconnect 128 arranged in a shape of an oval or a rectangle, or in multiple concentric ovals or rectangles.
- the arrangement of the conductive land 104 and the external interconnect 128 can also be customized for the integrated circuit packaging system 100 .
- the conductive land 104 , the metal connector 106 of FIG. 1 , and the insulation cover 112 of FIG. 1 can allow for increased design versatility while improving yield and manufacturing cost.
- the conductive land 104 and the metal connector 106 can be arranged to physically route the signals, while the insulation cover 112 can provide protection and stability to the conductive land 104 and the metal connector 106 within the integrated circuit packaging system 100 .
- the integrated circuit packaging system 100 can also have the bottom portion of the conductive land 104 exposed between the bottom encapsulation 126 and the external interconnect 128 .
- the external interconnect 128 , the bottom encapsulation 126 , or a combination thereof can also fully cover the bottom portion of the conductive land 104 .
- the integrated circuit packaging system 100 is a current routable lead frame grid array structure having a flip chip integrated circuit die 118 , with the top encapsulation 124 protecting the flip chip integrated circuit die 118 .
- FIG. 3 is a cross-sectional view of an integrated circuit packaging system 300 along a line 1 - 1 of FIG. 2 in one embodiment of the present disclosure.
- the integrated circuit packaging system 300 has many of the features similar to that of the integrated circuit packaging system 100 discussed above.
- the integrated circuit packaging system 300 includes a routing layer 302 with conductive land 304 and metal connector 306 , these components having similar material properties and characteristics as discussed above.
- the conductive land 304 can have bottom cover 308 and column portion 310 , with the column portion 310 having an overhang portion 311 , these features also having similar properties and characteristics as discussed above.
- the integrated circuit packaging system 300 can include an insulation cover 312 for coverage purposes with connection opening 314 formed in similar manner as above.
- the routing layer 302 can include a connection enhancer 316 .
- the integrated circuit packaging system 300 can include an integrated circuit die 318 having similar properties and formed of similar processes as disclosed above, along with under-fill 322 and internal interconnect 320 .
- Top and bottom encapsulations 324 , 326 as well as external interconnect 328 may also be included in similar fashion as described above.
- the integrated circuit packaging system 300 can have a top mold surface 330 of the top encapsulation 324 coplanar with a top chip surface 332 of the integrated circuit die 318 .
- having the top mold surface 330 of the top encapsulation 324 coplanar with the top chip surface 332 of the integrated circuit die 318 can provide lower profile height while maintaining structural integrity for the integrated circuit packaging system 300 .
- the top encapsulation 324 protects the flip chip integrated circuit die 318 and exposes an upper portion of the integrated circuit die 318 to accommodate additional integrated circuit dies or other processing and packaging steps.
- FIG. 4 is a cross-sectional view of an integrated circuit packaging system 400 along a line 1 - 1 of FIG. 2 in one embodiment of the present disclosure.
- the integrated circuit packaging system 400 include many of the features similar to those above.
- the integrated circuit packaging system 400 includes a routing layer 402 with conductive land 404 and metal connector 406 , these components having similar material properties and characteristics as discussed above.
- the conductive land 404 can have bottom cover 408 and column portion 410 , with the column portion 410 having an overhang portion 411 , these features also having similar properties and characteristics as discussed above.
- the integrated circuit packaging system 400 can include an insulation cover 412 for coverage purposes with connection opening 414 formed in similar manner as above.
- the routing layer 402 can include a connection enhancer 416 .
- the integrated circuit packaging system 400 can have a further die 430 , such as a wire bond die or a flip chip, and a further internal connector 432 , such as a bond wire or a conductive post.
- the further die 430 can be mounted on the integrated circuit die 418 .
- the further die 430 can have horizontal dimensions that are smaller or greater than those of the integrated circuit die 418 .
- the further die 430 can be mounted centered with or off-center from the integrated circuit die 418 . A portion of the further die 430 can extend past a periphery edge of the integrated circuit die 418 to create a die overhang portion.
- the further internal connector 432 can be directly on the further die 430 , the integrated circuit die 418 , and the metal connector 406 , the conductive land 404 or a combination thereof.
- the further internal connector 432 can be connected to the routing layer 402 through the connection opening 414 , a further opening 434 , or a combination thereof of the insulation cover 412 .
- the further opening 434 can be similar to the connection opening 414 and expose the routing layer 402 from the insulation cover 412 .
- the further internal connector 432 can be used to relay electrical signals to and from the further die 430 .
- the routing layer 402 having the conductive land 404 and the metal connector 406 and the insulation cover 412 having the connection opening 414 provide improved yield in manufacturing lead frame grid array type of packages having multiple integrated circuit devices.
- the combination of the conductive land 404 and the metal connector 406 provide flexibility in locating connection points and routing schemes for signals to multiple devices.
- the insulation cover 412 having the connection opening 414 prevents shorts and protects connection portions within the package and during manufacturing.
- FIG. 5 is a cross-sectional view of a lead frame 502 for manufacturing an integrated circuit packaging system similar to those discussed above.
- the lead frame 502 can be a conductive structure that provides support for various components of the integrated circuit packaging system 100 , 300 , 400 during the manufacturing process.
- the lead frame 502 can be a pre-plated frame having an initial shape.
- the lead frame 502 can be a standard trace lead frame 502 .
- the lead frame 502 can include an inner portion 504 and a support portion 506 .
- the inner portion 504 may be separated by the central support portion 506 .
- Portions of the lower or bottom surface of the inner portion 504 may include bottom covers or contacts 508 .
- portions of the lower surface of the lead frame 502 may include bottom covers or contacts 508 .
- a portion of the inner portion 504 directly on the bottom cover 508 can be designated for forming a conductive land 714 , which will become more apparent in subsequent processing steps.
- the support portion 506 may be without bottom covers or contacts 508 . In some instances, the support portion 506 may be shaped as shown having concaving features and/or recesses. In other instances, the support portion 506 may be substantially flat or planar (not shown).
- the inner portion 504 can be initially shaped, such as through a chemical etching or metal forming process.
- the inner portion 504 can be shaped to separate the portion of the lead frame 502 designated for forming the conductive land 714 .
- the lead frame 502 can be further shaped to complete the formation of the conductive land 714 as discussed below.
- the inner portion 504 can have a planar bottom surface without the initial shaping process.
- the lead frame 502 can have the bottom cover or contact 508 directly on the planar bottom surface of the inner portion 504 .
- the further shaping process can form the conductive land 714 without the initial shaping process.
- the lead frame 502 can also have a support portion 506 .
- the support portion 506 can be the portion of the lead frame 502 located horizontally between instances of the bottom cover 508 for providing rigidity to the lead frame 502 during the manufacturing process.
- the support portion 506 can be below a portion intended for supporting an integrated circuit die 118 , 318 , 418 .
- the support portion 506 can be absent the bottom cover 508 and can be removed during the further shaping process described below. In some instances, lead frame 502 having the support portion 506 can have minimized bowing damage during manufacturing and provide improved yield.
- the lead frame 502 can have a planar surface or a concave surface horizontally between instances of the bottom cover 508 .
- the lead frame 502 can have the planar or the concave surfaces only between the instances of the bottom cover 508 without the support portion 506 .
- the lead frame 502 can have metal connectors 510 .
- the metal connector 510 can be formed on a top surface of the inner portion 504 .
- the metal connector 510 can be patterned according to a design for routing the signals along a horizontal plane. In some embodiments, two or more metal connectors 510 may be formed on an upper surface of the inner portion 504 of the lead frame 502 .
- FIG. 6 is a cross-sectional view of the structure of FIG. 5 with the addition of a masking layer 610 formed thereon.
- the masking layer 610 may be formed through a deposition process on an upper surface of the lead frame 502 .
- the masking layer 610 can be formed via lamination or printing process, among other suitable methods.
- the masking layer 610 may be a thermal-release type of film or an UV-type film.
- the masking layer 610 may be formed over the metal connectors 510 , the support portion 506 , and the inner portion 504 , or a combination thereof, to protect or shield the upper surface of the lead frame 502 from subsequent processing steps.
- FIG. 7 is a cross-sectional view of the structure of FIG. 6 with a conductive land 714 formed thereon.
- the lead frame 502 of FIG. 6 can be further shaped to form the conductive land 714 .
- the bottom cover or contact 508 can be used as a mask for the shaping process.
- an etching process or a metal shaping process can remove portions of the inner portion 504 of FIG. 6 horizontally between instances of the contacts or bottom cover 508 .
- the portions of the lead frame 502 not having the contacts or bottom cover 508 can be removed.
- the support portion 506 of FIG. 6 , other portions horizontally between the bottom cover 508 , or a combination thereof can be removed during the shaping process.
- the material removed or etched may be un-plated copper layer thus forming the individual pad or conductive land 714 .
- an etching process during the formation of the conductive land 714 may remove the support portion 506 of the lead frame 502 .
- the etching process may remove materials between the inner portions 504 of the lead frame 502 . Additional removal may be prevented or minimized by the material properties of the masking layer 610 .
- routing layer 702 The removal process of parts of the lead frame 502 allows for the formation of a routing layer 702 similar to those discussed above where the routing layer 702 includes a conductive land 714 and contacts or bottom covers 508 .
- the routing layer 702 can be formed by shaping the bottom surface of the lead frame 502 .
- FIG. 8 is a cross-sectional view of the structure of FIG. 7 with the bottom encapsulation 816 formed thereon.
- the bottom encapsulation 816 can be formed around the routing layer 702 , the conductive land 714 , portions of the lower surface of the lead frame 502 , or a combination thereof.
- the bottom encapsulation 816 may be formed by a coating or printing process, among other suitable processes.
- the bottom encapsulation 816 can be formed directly on the routing layer 702 , the conductive land 714 , or a combination thereof, with the contact or bottom cover 508 exposed from the bottom encapsulation 816 .
- the bottom encapsulation 816 may protect or shield the features about the bottom surface of the lead frame 502 .
- the bottom encapsulation 816 may protect the routing layer 702 , the conductive land 714 , and the contact or bottom cover 508 , or combination thereof.
- the bottom encapsulation 816 may provide further structural stability to the lead frame 502 .
- a bottom surface of the bottom encapsulation 816 can be coplanar with a bottom surface of the bottom cover 508 .
- the bottom surface of the bottom encapsulation 816 can also be below the bottom surface of the bottom cover 508 .
- FIG. 9 is a cross-sectional view of the structure of FIG. 8 with the masking layer 610 removed therefrom.
- the masking layer 610 can be removed from the upper surface of the lead frame 502 .
- the masking layer 610 layer can be chemically or mechanically removed.
- the masking layer 610 can also be removed by peeling to provide a relatively undamaged and pristine upper surface of the lead frame 502 for additional processing steps such as, for example, a die attach process.
- the pristine upper surface of the lead frame 502 preserved by the masking layer 610 , is thereby able to deliver the desired quality trace conditions.
- FIG. 10 is a cross-sectional view of the structure of FIG. 9 with an integrated circuit die 1010 connected thereon.
- the integrated circuit die 1010 can be connected to an upper surface of the lead frame 502 .
- the integrated circuit die 1010 can be connectedly attached to the lead frame 502 directly over and overlapping the bottom encapsulation 816 .
- the integrated circuit die 1010 can be directly coupled to the lead frame 502 .
- the integrated circuit die 1010 can be connected to the metal connectors 510 and directly the bottom encapsulation 816 without any support portion 506 underneath. In this instance, the metal connectors 510 are no longer separated by the support portion 506 but instead are separated by the bottom encapsulation 816 .
- FIG. 10 may subsequently undergo additional processing steps to form the integrated circuit packaging system 100 , 300 , 400 similar to those discussed above.
- the integrated circuit die 1010 of FIG. 10 may be attached to the lead frame 502 in a manner similar to that of a flip-chip package.
- Subsequent processing steps including molding, encapsulation, wire bonding, flip-chip attachment, solder ball attachment, and singulation, among other processing steps, may be implemented to produce the integrated circuit packaging system 100 , 300 , 400 as disclosed above.
- external interconnects 128 , 328 , 428 may be formed on the contact or bottom cover 508 of the lead frame 502 of FIG. 10 .
- the external interconnects 128 , 328 , 438 may have similar properties and be formed in similar manners as described above.
- a top encapsulation 124 , 324 , 424 may be formed over the integrated circuit die 1010 and the upper surface of the lead frame 502 of FIG. 10 .
- the top encapsulation 124 , 324 , 424 may have similar properties and be formed in similar manners as described above.
- internal connectors 432 may be formed from the integrated circuit die 1010 of the lead frame 502 of FIG. 10 to the at least one of the lead frame 502 , the routing layer 702 , and the conductive land 714 . Specifically, the internal connectors 432 may be formed on the at least one of the upper surfaces of the lead frame 502 , the routing layer 702 (e.g., the metal connectors 510 ), and the conductive land 714 . The internal connectors 432 may have similar properties and be formed in similar manners as described above.
- FIG. 11 is a flow chart of a method 1100 of manufacturing an integrated circuit packaging system 100 , 300 , 400 according to one embodiment of the present disclosure.
- the method 1100 includes: step (a) 1102 of providing a lead frame 502 having a contact 508 on a lower surface of the lead frame 502 ; step (b) 1104 of forming a masking layer 610 over an upper surface of the lead frame 502 ; step (c) 1106 of forming a routing layer 702 having a conductive land 714 on the contact 508 by shaping the bottom surface of the lead frame 502 ; step (d) 1108 of forming a bottom encapsulation 816 on the conductive land 714 with the contact 508 exposed from the bottom encapsulation 816 ; step (e) 1110 of removing the masking layer 610 from the upper surface of the lead frame 502 ; and step (f) 1112 of connecting an integrated circuit die 1010 to the upper surface of the lead frame 502 .
- the method 1100 further includes step (g) of forming an external interconnect 128 , 328 , 428 on the contact 508 .
- the method 1100 further includes step (h) of forming a top encapsulation 124 , 324 , 424 over the integrated circuit die 1010 and the upper surface of the lead frame 502 .
- the method 1100 further includes step (i) of forming an internal connector 432 from the integrated circuit die 1010 to the at least one of the lead frame 502 , the routing layer 702 , and the conductive land 714 .
- the method 1100 includes: step (a) 1102 of providing a lead frame 502 having a support portion 506 , an inner portion 504 , two metal connectors 510 on an upper surface of the inner portion 504 separated by the support portion 506 , and a bottom cover 508 on a bottom surface of the inner portion 504 ; step (b) 1104 of forming a masking layer 610 over an upper surface of the lead frame 502 ; step (c) 1106 of forming a routing layer 702 having a conductive land 714 on the bottom cover 508 by shaping the lead frame 502 ; step (d) 1108 of forming a bottom encapsulation 816 directly on the conductive land 714 with the bottom cover 508 exposed from the bottom encapsulation 816 ; step (e) 1110 of removing the masking layer 610 from the upper surface of the lead frame 502 ; and step (f) 1112 of connecting an integrated circuit die 1010 to the two metal connectors 510 directly over the bottom encapsulation 8
- step (b) 1104 of forming the masking layer 610 includes forming the masking layer 610 over the two metal connectors 510 , the support portion 506 and the inner portion 504 of the lead frame 502 .
- step (c) 1106 of forming the routing layer 702 includes shaping the lead frame 502 by removing the support portion 506 .
- step (f) 1112 of connecting the integrated circuit die 1010 includes connecting the integrated circuit die 1010 to the two metal connectors 510 where the two metal connectors 510 are not separated by the support portion 506 .
- the method 1100 further includes step (g) of forming an external interconnect 128 , 328 , 428 on the bottom cover 508 and step (h) of forming a top encapsulation 124 , 324 , 424 over the integrated circuit die 1010 and the upper surface of the lead frame 502 .
- the method 1100 further includes step (i) of forming an interconnector 432 from the integrated circuit die 1010 to the at least one of the lead frame 502 , the routing layer 702 , and the conductive land 714 .
Landscapes
- Engineering & Computer Science (AREA)
- Microelectronics & Electronic Packaging (AREA)
- Physics & Mathematics (AREA)
- Condensed Matter Physics & Semiconductors (AREA)
- General Physics & Mathematics (AREA)
- Computer Hardware Design (AREA)
- Power Engineering (AREA)
- Manufacturing & Machinery (AREA)
- Lead Frames For Integrated Circuits (AREA)
Abstract
Description
- The present disclosure relates generally to an integrated circuit packaging system, and more particularly to system and method of manufacturing the packaging system using transferable trace lead frame.
- Increased miniaturization of components, greater packaging density of integrated circuits (“ICs”), higher performance, and lower cost are ongoing goals of the computer industry. Semiconductor packaging structures continue to advance toward miniaturization, to increase the density of the components that are packaged therein while decreasing the sizes of the products that are made therefrom. This is in response to continually increasing demands on information and communication products for ever-reduced sizes, thicknesses, and costs, along with ever-increasing performance.
- These increasing requirements for miniaturization are particularly noteworthy, for example, in portable information and communication devices such as cellular phones, hands-free cellular phone headsets, personal data assistants (“PDA's”), camcorders, notebook computers, and so forth. All of these devices continue to be made smaller and thinner to improve their portability. Accordingly, IC packages that are incorporated into these devices are required to be made smaller and thinner. The packaging configurations that house and protect IC require them to be made smaller and thinner as well.
- Thus, there still exists a need for an integrated circuit packaging system with lead frame grid array mechanism providing low cost manufacturing, improved yields, and reduction of integrated circuit packaging dimensions, and flexible stacking and integration configurations. In view of the ever-increasing need to save costs and improve efficiencies, it is more and more critical that answers be found to these problems.
- Solutions to these problems have been long sought but prior developments have not taught or suggested any solutions and, thus, solutions to these problems have long eluded those skilled in the art.
- Disclosed are system and method of manufacturing an integrated circuit packaging system using transferable trace lead frame. In one embodiment, a method of manufacturing an integrated circuit packaging system includes: (a) providing a lead frame having a contact on a lower surface of the lead frame; (b) forming a masking layer over an upper surface of the lead frame; (c) forming a routing layer having a conductive land on the contact by shaping the bottom surface of the lead frame; (d) forming a bottom encapsulation on the conductive land with the contact exposed from the bottom encapsulation; (e) removing the masking layer from the upper surface of the lead frame; and (f) connecting an integrated circuit die to the upper surface of the lead frame.
- In one embodiment, the method further includes: (g) forming an external interconnect on the contact. In another embodiment, the method further includes: (h) forming a top encapsulation over the integrated circuit die and the upper surface of the lead frame. In yet another embodiment, the method further includes: (i) forming an internal connector from the integrated circuit die to the at least one of the lead frame, the routing layer, and the conductive land.
- In one embodiment, a method of manufacturing an integrated circuit packaging system includes: (a) providing a lead frame having a support portion, an inner portion, two metal connectors on an upper surface of the inner portion separated by the support portion, and a bottom cover on a bottom surface of the inner portion; (b) forming a masking layer over an upper surface of the lead frame; (c) forming a routing layer having a conductive land on the bottom cover by shaping the lead frame; (d) forming a bottom encapsulation directly on the conductive land with the bottom cover exposed from the bottom encapsulation; (e) removing the masking layer from the upper surface of the lead frame; and (f) connecting an integrated circuit die to the two metal connectors directly over the bottom encapsulation.
- In one embodiment, the forming step (b) includes forming the masking layer over the two metal connectors, the support portion and the inner portion. In another embodiment, the forming step (c) includes shaping the lead frame by removing the support portion. In yet another embodiment, the connecting step (f) includes the two metal connectors not separated by the support portion.
- In some embodiments, the method further includes: (g) forming an external interconnect on the bottom cover; and (h) forming a top encapsulation over the integrated circuit die and the upper surface of the lead frame. In other embodiments, the method further includes: (i) forming an internal connector from the integrated circuit die to the at least one of the lead frame, the routing layer, and the conductive land.
- In one embodiment, an integrated circuit packaging system using transferable trace lead frame includes: a routing layer including two conductive lands formed by shaping a lead frame, each conductive land having a metal connector on an upper surface and a metal contact on a bottom surface, the conductive lands connected by a support portion removed using a masking process during the shaping of the lead frame; a bottom encapsulation on the conductive lands with the metal contacts exposed from the bottom encapsulation; and an integrated circuit die connected to the metal connectors, wherein the integrated circuit die is situated directly over the bottom encapsulation.
- In one embodiment, the system further includes external interconnects formed on the metal contacts. In another embodiment, the system further includes a top encapsulation formed over the integrated circuit die and the routing layer. In yet another embodiment, the system further includes internal connectors from the integrated circuit die to the at least one of the lead frame, the routing layer, and the conductive lands.
- In some embodiments, the masking process includes a masking layer deposited over the lead frame. In other embodiments, the masking layer includes a thermal-release type of film or a UV-type film.
- Other variations, embodiments and features of the present disclosure will become evident from the following detailed description, drawings and claims.
-
FIG. 1 is a cross-sectional view of an integrated circuit packaging system along a line 1-1 ofFIG. 2 in one embodiment of the present disclosure. -
FIG. 2 is a bottom view of an integrated circuit packaging system. -
FIG. 3 is a cross-sectional view of an integrated circuit packaging system along a line 1-1 ofFIG. 2 in one embodiment of the present disclosure. -
FIG. 4 is a cross-sectional view of an integrated circuit packaging system along a line 1-1 ofFIG. 2 in one embodiment of the present disclosure. -
FIG. 5 is a cross-sectional view of a lead frame for manufacturing an integrated circuit packaging system according to one embodiment of the present disclosure. -
FIG. 6 is the structure ofFIG. 5 with a masking layer. -
FIG. 7 is the structure ofFIG. 6 with a conductive land. -
FIG. 8 is the structure ofFIG. 7 with a bottom encapsulation. -
FIG. 9 is the structure ofFIG. 8 without the masking layer. -
FIG. 10 is the structure ofFIG. 9 with an integrated circuit die. -
FIG. 11 is a flow chart of a method of manufacturing an integrated circuit packaging system according to one embodiment of the present disclosure. - It will be appreciated by those of ordinary skill in the art that the embodiments disclosed herein can be embodied in other specific forms without departing from the spirit or essential character thereof. The presently disclosed embodiments are therefore considered in all respects to be illustrative and not restrictive.
-
FIG. 1 is a cross-sectional view of an integratedcircuit packaging system 100 along a line 1-1 ofFIG. 2 in one embodiment of the present disclosure. The integratedcircuit packaging system 100 includes arouting layer 102. - The
routing layer 102 can be a conductive structure used for routing electrical signals, power, ground, or reference potential for the integratedcircuit packaging system 100. Therouting layer 102 can route signals within the integratedcircuit packaging system 100, between the integratedcircuit packaging system 100 and external components or structures, or a combination thereof. Therouting layer 102 can have aconductive land 104 and ametal connector 106. - The
conductive land 104 can be a conductive portion within therouting layer 102 for routing electrical signals, power, ground or any reference potential in a non-horizontal direction. Theconductive land 104 can be located on a lower portion of the integratedcircuit packaging system 100. Theconductive land 104 can extend in a non-horizontal direction. Theconductive land 104 can have abottom cover 108 and acolumn portion 110. - The
bottom cover 108 can be an electrically conductive material for interfacing with components or structures external to the integratedcircuit packaging system 100. Thebottom cover 108 can be directly on a bottom portion of thecolumn portion 110. Thebottom cover 108 can also be used to shape and form theconductive land 104. The manufacturing process of the integratedcircuit packaging system 100, including shaping and forming of theconductive land 104, will be discussed in more detail below. - The
column portion 110 can be made from any number of materials. For example, thecolumn portion 110 can be made from metal, such as copper or aluminum, or an alloy. Thecolumn portion 110 can be electrically conductive. Thecolumn portion 110 can have a non-horizontal wall connected to a top surface of thecolumn portion 110 or anoverhang portion 111 located at a top portion of thecolumn portion 110. The non-horizontal wall and theoverhang portion 111 of thecolumn portion 110 can be joined to form an angle or a concave curve and to provide mold-locking features. - For example, the
overhang portion 111 can have the top surface of thecolumn portion 110 extending past the non-horizontal wall of the column portion. The top surface and the bottom surface of theoverhang portion 111 can join and form an acute or a right angle. The bottom surface of theoverhang portion 111 can extend to and be integral with the non-horizontal wall. The bottom surface of theoverhang portion 111 can form an obtuse or a right angle with the non-horizontal wall. The bottom surface of theoverhang portion 111 can also form a concaved curved surface with the non-horizontal wall. - The
metal connector 106 can be directly on a top portion of theconductive land 104. Themetal connector 106 can be conductive and extend horizontally for routing electrical signals along a horizontal plane. For example, themetal connector 106 can connect theconductive land 104, another component or structure within the integratedcircuit packaging system 100, or a combination thereof. In some embodiments, themetal connector 106 can be a trace, a wire, a pad, a connector, or a combination thereof. - The integrated
circuit packaging system 100 can have aninsulation cover 112. Theinsulation cover 112 can be a non-conductive material for covering therouting layer 102. For example, theinsulation cover 112 can be ceramic, solder resist, dielectric structure, or a combination thereof. Theinsulation cover 112 can be directly on therouting layer 102. Theinsulation cover 112 can selectively expose only portions of therouting layer 102 necessary for electrically connecting to other components or structures. - The
insulation cover 112 can be directly on a top or side portion of themetal connector 106, a top or side portion of theconductive land 104, or a combination thereof. Theinsulation cover 112 can extend horizontally and over themetal connector 106, theconductive land 104, or a combination thereof. Theinsulation cover 112 can cover the top portion of themetal connector 106, the top portion of theconductive land 104, or a combination thereof. - The
insulation cover 112 can have aconnection opening 114 for selectively connecting components or structures to themetal connector 106, theconductive land 104, or a combination thereof. Theconnection opening 114 of theinsulation cover 112 can expose themetal connector 106, theconductive land 104, or a combination thereof from theinsulation cover 112. Theinsulation cover 112 can partially or completely cover the top portion of themetal connector 106, the top portion of theconductive land 104, or a combination thereof. - The
routing layer 102 can have aconnection enhancer 116, such as a solder wettable material, in theconnection opening 114. Theconnection enhancer 116 can be on the top portion of themetal connector 106, the top portion of theconductive land 104, or a combination thereof. Theconnection enhancer 116 can be only on the portions of themetal connector 106, theconductive land 104, or a combination thereof exposed by theconnection opening 114. - The integrated
circuit packaging system 100 can have an integrated circuit die 118, such as a wire bond die or a flip chip, connected to themetal connector 106 through aninternal interconnect 120, such as a bond wire or a solder bump. The integrated circuit die 118 can be attached on theinsulation cover 112 and can be over theinsulation cover 112, themetal connector 106, theconductive land 104, or a combination thereof. Theinternal interconnect 120 can be in theconnection opening 114 and directly on the integrated circuit die 118, themetal connector 106, theconductive land 104, or a combination thereof. - The integrated
circuit packaging system 100 can have an under-fill 122, such as a capillary or a mold type. The under-fill 122 can be between, directly on, or a combination thereof for the integrated circuit die 118, theinternal interconnect 120, theinsulation cover 112, themetal connector 106, theconductive land 104, or a combination thereof. The under-fill 122 can also be in theconnection opening 114. - The integrated
circuit packaging system 100 can have atop encapsulation 124, abottom encapsulation 126, and anexternal interconnect 128. Thetop encapsulation 124 can be over, encapsulate, be directly on, or a combination thereof for the integrated circuit die 118, theinternal interconnect 120, the under-fill 122, theinsulation cover 112, or a combination thereof. Thebottom encapsulation 126 can be under the integrated circuit die 118. - The
bottom encapsulation 126 can encapsulate and be directly on theconductive land 104 and can be between multiple instances of theconductive land 104. A bottom surface of thebottom encapsulation 126 can be coplanar with a bottom surface of theconductive land 104. The bottom surface of thebottom encapsulation 126 can also be lower than the bottom surface of theconductive land 104 and have theconductive land 104, thebottom cover 108, or a combination thereof in an indentation of thebottom encapsulation 126. - The
top encapsulation 124 and thebottom encapsulation 126 can be formed separately at different times during the manufacturing process. Theinsulation cover 112, themetal connector 106, theconductive land 104, or a combination thereof can form a continuous horizontal plane between thetop encapsulation 124 and thebottom encapsulation 126, and isolate the two-encapsulation structures. - The integrated
circuit packaging system 100 can have therouting layer 102 formed from a lead frame and not a substrate structure. For example, the integratedcircuit packaging system 100 can be without an inner support portion, such as such as a pre-impregnated layer in substrates, or have therouting layer 102 directly on both theinsulation cover 112 and thebottom encapsulation 126. - The
external interconnect 128 can be a conductive structure for electrically coupling the integratedcircuit packaging system 100 to other structures, such as components or other packages. For example, theexternal interconnect 128 can be a solder ball, conductive posts, lands, or a combination thereof. Theexternal interconnect 128 can be directly on the bottom portion of theconductive land 104. - In some embodiments, the
insulation cover 112 can be directly on therouting layer 102 having theconductive land 104 without any inner support portions, such as the pre-impregnated layer in substrates, to provide increased versatility while improving yield and manufacturing cost. Theinsulation cover 112 directly on therouting layer 102 having theconductive land 104 without any inner support portions enables using lead frames having signal routing mechanisms to manufacture lead frame grid array types of packages. Theinsulation cover 112 further provides protection against shorts and damages to the conductive portions. - In other embodiments the, the
insulation cover 112 having theconnection opening 114 over therouting layer 102 formed from the lead frame and not the substrate structure can provide improved yield and lower manufacturing cost. Theinsulation cover 112 having theconnection opening 114 reduces the manufacturing complexity and material necessary to provide protection against shorts and damages to the conductive portions for lead frames. In some instances, theinsulation cover 112 having theconnection opening 114 only directly under theinternal interconnect 120 can provide protection of therouting layer 102 while maintaining lower manufacturing cost. - In one embodiment, the
conductive land 104 having theoverhang portion 111 on the top portion thereof can provide improved mold lock capability for therouting layer 102 while maintaining lower manufacturing cost. Theoverhang portion 111 on the top portion of theconductive land 104 can be a characteristic of shaping theconductive land 104 from the bottom side only instead of from both top and the bottom. The single direction of shaping eliminates the need to separately design the shaping process from an addition direction. -
FIG. 2 is a bottom view of the integratedcircuit packaging system 100. The integratedcircuit packaging system 100 can have theconductive land 104 ofFIG. 1 and theexternal interconnect 128 arranged in along a straight line. The integratedcircuit packaging system 100 can also have theconductive land 104 and theexternal interconnect 128 arranged in a shape of an oval or a rectangle, or in multiple concentric ovals or rectangles. The arrangement of theconductive land 104 and theexternal interconnect 128 can also be customized for the integratedcircuit packaging system 100. - In one embodiment, the
conductive land 104, themetal connector 106 ofFIG. 1 , and theinsulation cover 112 ofFIG. 1 can allow for increased design versatility while improving yield and manufacturing cost. Theconductive land 104 and themetal connector 106 can be arranged to physically route the signals, while theinsulation cover 112 can provide protection and stability to theconductive land 104 and themetal connector 106 within the integratedcircuit packaging system 100. - The integrated
circuit packaging system 100 can also have the bottom portion of theconductive land 104 exposed between thebottom encapsulation 126 and theexternal interconnect 128. Theexternal interconnect 128, thebottom encapsulation 126, or a combination thereof can also fully cover the bottom portion of theconductive land 104. - In one embodiment, the integrated
circuit packaging system 100 is a current routable lead frame grid array structure having a flip chip integrated circuit die 118, with thetop encapsulation 124 protecting the flip chip integrated circuit die 118. -
FIG. 3 is a cross-sectional view of an integratedcircuit packaging system 300 along a line 1-1 ofFIG. 2 in one embodiment of the present disclosure. The integratedcircuit packaging system 300 has many of the features similar to that of the integratedcircuit packaging system 100 discussed above. For example, the integratedcircuit packaging system 300 includes arouting layer 302 withconductive land 304 andmetal connector 306, these components having similar material properties and characteristics as discussed above. Likewise, theconductive land 304 can havebottom cover 308 andcolumn portion 310, with thecolumn portion 310 having anoverhang portion 311, these features also having similar properties and characteristics as discussed above. The integratedcircuit packaging system 300 can include aninsulation cover 312 for coverage purposes with connection opening 314 formed in similar manner as above. Like above, therouting layer 302 can include aconnection enhancer 316. - In one embodiment, the integrated
circuit packaging system 300 can include an integrated circuit die 318 having similar properties and formed of similar processes as disclosed above, along with under-fill 322 and internal interconnect 320. Top andbottom encapsulations external interconnect 328 may also be included in similar fashion as described above. - In one embodiment, the integrated
circuit packaging system 300 can have atop mold surface 330 of thetop encapsulation 324 coplanar with atop chip surface 332 of the integrated circuit die 318. In some instances, having thetop mold surface 330 of thetop encapsulation 324 coplanar with thetop chip surface 332 of the integrated circuit die 318 can provide lower profile height while maintaining structural integrity for the integratedcircuit packaging system 300. - In some embodiments, while the integrated
circuit packaging system 300 includes a grid array structure with a flip chip integrated circuit die 318, thetop encapsulation 324 protects the flip chip integrated circuit die 318 and exposes an upper portion of the integrated circuit die 318 to accommodate additional integrated circuit dies or other processing and packaging steps. -
FIG. 4 is a cross-sectional view of an integratedcircuit packaging system 400 along a line 1-1 ofFIG. 2 in one embodiment of the present disclosure. Like above, the integratedcircuit packaging system 400 include many of the features similar to those above. For example, the integratedcircuit packaging system 400 includes arouting layer 402 withconductive land 404 andmetal connector 406, these components having similar material properties and characteristics as discussed above. Likewise, theconductive land 404 can havebottom cover 408 andcolumn portion 410, with thecolumn portion 410 having an overhang portion 411, these features also having similar properties and characteristics as discussed above. The integratedcircuit packaging system 400 can include aninsulation cover 412 for coverage purposes with connection opening 414 formed in similar manner as above. Like above, therouting layer 402 can include aconnection enhancer 416. - In one embodiment, the integrated
circuit packaging system 400 can include an integrated circuit die 418 having similar properties and formed of similar processes as disclosed above, along with under-fill 422 andinternal interconnect 420. Top andbottom encapsulations external interconnect 428 may also be included in similar fashion as described above. - In one embodiment, the integrated
circuit packaging system 400 can have afurther die 430, such as a wire bond die or a flip chip, and a furtherinternal connector 432, such as a bond wire or a conductive post. The further die 430 can be mounted on the integrated circuit die 418. The further die 430 can have horizontal dimensions that are smaller or greater than those of the integrated circuit die 418. The further die 430 can be mounted centered with or off-center from the integrated circuit die 418. A portion of the further die 430 can extend past a periphery edge of the integrated circuit die 418 to create a die overhang portion. - The further
internal connector 432 can be directly on the further die 430, the integrated circuit die 418, and themetal connector 406, theconductive land 404 or a combination thereof. The furtherinternal connector 432 can be connected to therouting layer 402 through theconnection opening 414, a further opening 434, or a combination thereof of theinsulation cover 412. The further opening 434 can be similar to theconnection opening 414 and expose therouting layer 402 from theinsulation cover 412. The furtherinternal connector 432 can be used to relay electrical signals to and from the further die 430. - In some embodiments, the
routing layer 402 having theconductive land 404 and themetal connector 406 and theinsulation cover 412 having theconnection opening 414 provide improved yield in manufacturing lead frame grid array type of packages having multiple integrated circuit devices. The combination of theconductive land 404 and themetal connector 406 provide flexibility in locating connection points and routing schemes for signals to multiple devices. Theinsulation cover 412 having theconnection opening 414 prevents shorts and protects connection portions within the package and during manufacturing. - The manufacturing processes for forming the integrated
circuit packaging systems conductive lands -
FIG. 5 is a cross-sectional view of alead frame 502 for manufacturing an integrated circuit packaging system similar to those discussed above. In one embodiment, thelead frame 502 can be a conductive structure that provides support for various components of the integratedcircuit packaging system lead frame 502 can be a pre-plated frame having an initial shape. In the alternative, thelead frame 502 can be a standardtrace lead frame 502. - The
lead frame 502 can include aninner portion 504 and asupport portion 506. Theinner portion 504 may be separated by thecentral support portion 506. Portions of the lower or bottom surface of theinner portion 504 may include bottom covers orcontacts 508. In other words, portions of the lower surface of thelead frame 502 may include bottom covers orcontacts 508. A portion of theinner portion 504 directly on thebottom cover 508 can be designated for forming aconductive land 714, which will become more apparent in subsequent processing steps. - The
support portion 506 may be without bottom covers orcontacts 508. In some instances, thesupport portion 506 may be shaped as shown having concaving features and/or recesses. In other instances, thesupport portion 506 may be substantially flat or planar (not shown). - The
inner portion 504 can be initially shaped, such as through a chemical etching or metal forming process. Theinner portion 504 can be shaped to separate the portion of thelead frame 502 designated for forming theconductive land 714. In some embodiments, thelead frame 502 can be further shaped to complete the formation of theconductive land 714 as discussed below. - The
inner portion 504 can have a planar bottom surface without the initial shaping process. Thelead frame 502 can have the bottom cover or contact 508 directly on the planar bottom surface of theinner portion 504. In some instances, the further shaping process can form theconductive land 714 without the initial shaping process. - The
lead frame 502 can also have asupport portion 506. Thesupport portion 506 can be the portion of thelead frame 502 located horizontally between instances of thebottom cover 508 for providing rigidity to thelead frame 502 during the manufacturing process. Thesupport portion 506 can be below a portion intended for supporting an integrated circuit die 118, 318, 418. Thesupport portion 506 can be absent thebottom cover 508 and can be removed during the further shaping process described below. In some instances,lead frame 502 having thesupport portion 506 can have minimized bowing damage during manufacturing and provide improved yield. - The
lead frame 502 can have a planar surface or a concave surface horizontally between instances of thebottom cover 508. Thelead frame 502 can have the planar or the concave surfaces only between the instances of thebottom cover 508 without thesupport portion 506. - The
lead frame 502 can havemetal connectors 510. Themetal connector 510 can be formed on a top surface of theinner portion 504. Themetal connector 510 can be patterned according to a design for routing the signals along a horizontal plane. In some embodiments, two ormore metal connectors 510 may be formed on an upper surface of theinner portion 504 of thelead frame 502. -
FIG. 6 is a cross-sectional view of the structure ofFIG. 5 with the addition of amasking layer 610 formed thereon. Themasking layer 610 may be formed through a deposition process on an upper surface of thelead frame 502. In the alternative, themasking layer 610 can be formed via lamination or printing process, among other suitable methods. In some embodiments, themasking layer 610 may be a thermal-release type of film or an UV-type film. Themasking layer 610 may be formed over themetal connectors 510, thesupport portion 506, and theinner portion 504, or a combination thereof, to protect or shield the upper surface of thelead frame 502 from subsequent processing steps. In some instances, themasking layer 610 can be formed directly over or completely cover portions of themetal connectors 510, thesupport portion 506, and theinner portion 504, or a combination thereof. In other embodiments, themasking layer 610 may be any suitable material that may be used as a sacrificial transfer material for the preservation of thelead frame 502. -
FIG. 7 is a cross-sectional view of the structure ofFIG. 6 with aconductive land 714 formed thereon. In other words, thelead frame 502 ofFIG. 6 can be further shaped to form theconductive land 714. In one embodiment, the bottom cover or contact 508 can be used as a mask for the shaping process. - For example, an etching process or a metal shaping process can remove portions of the
inner portion 504 ofFIG. 6 horizontally between instances of the contacts orbottom cover 508. The portions of thelead frame 502 not having the contacts orbottom cover 508 can be removed. For example, thesupport portion 506 ofFIG. 6 , other portions horizontally between thebottom cover 508, or a combination thereof can be removed during the shaping process. In this example, the material removed or etched may be un-plated copper layer thus forming the individual pad orconductive land 714. - In one embodiment, an etching process during the formation of the
conductive land 714 may remove thesupport portion 506 of thelead frame 502. In some embodiments, the etching process may remove materials between theinner portions 504 of thelead frame 502. Additional removal may be prevented or minimized by the material properties of themasking layer 610. - The removal process of parts of the
lead frame 502 allows for the formation of arouting layer 702 similar to those discussed above where therouting layer 702 includes aconductive land 714 and contacts or bottom covers 508. In some embodiments, therouting layer 702 can be formed by shaping the bottom surface of thelead frame 502. -
FIG. 8 is a cross-sectional view of the structure ofFIG. 7 with thebottom encapsulation 816 formed thereon. Thebottom encapsulation 816 can be formed around therouting layer 702, theconductive land 714, portions of the lower surface of thelead frame 502, or a combination thereof. In operation, thebottom encapsulation 816 may be formed by a coating or printing process, among other suitable processes. - In some instances, the
bottom encapsulation 816 can be formed directly on therouting layer 702, theconductive land 714, or a combination thereof, with the contact orbottom cover 508 exposed from thebottom encapsulation 816. Thebottom encapsulation 816 may protect or shield the features about the bottom surface of thelead frame 502. For example, thebottom encapsulation 816 may protect therouting layer 702, theconductive land 714, and the contact orbottom cover 508, or combination thereof. Thebottom encapsulation 816 may provide further structural stability to thelead frame 502. - A bottom surface of the
bottom encapsulation 816 can be coplanar with a bottom surface of thebottom cover 508. The bottom surface of thebottom encapsulation 816 can also be below the bottom surface of thebottom cover 508. -
FIG. 9 is a cross-sectional view of the structure ofFIG. 8 with themasking layer 610 removed therefrom. In this instance, themasking layer 610 can be removed from the upper surface of thelead frame 502. Themasking layer 610 layer can be chemically or mechanically removed. Themasking layer 610 can also be removed by peeling to provide a relatively undamaged and pristine upper surface of thelead frame 502 for additional processing steps such as, for example, a die attach process. The pristine upper surface of thelead frame 502, preserved by themasking layer 610, is thereby able to deliver the desired quality trace conditions. - In some instances, the
lead frame 502 may be subjected to high temperature processing as necessary for the removal of themasking layer 610. For example, thelead frame 502 may be subjected to elevated heat in combination with a UV cure process to help in the removal of themasking layer 610. Thelead frame 502 may also be subjected to other processes as necessary to facilitate in the removal of themasking layer 610. -
FIG. 10 is a cross-sectional view of the structure ofFIG. 9 with an integrated circuit die 1010 connected thereon. The integrated circuit die 1010 can be connected to an upper surface of thelead frame 502. The integrated circuit die 1010 can be connectedly attached to thelead frame 502 directly over and overlapping thebottom encapsulation 816. The integrated circuit die 1010 can be directly coupled to thelead frame 502. In one embodiment, the integrated circuit die 1010 can be connected to themetal connectors 510 and directly thebottom encapsulation 816 without anysupport portion 506 underneath. In this instance, themetal connectors 510 are no longer separated by thesupport portion 506 but instead are separated by thebottom encapsulation 816. - The structure of
FIG. 10 may subsequently undergo additional processing steps to form the integratedcircuit packaging system FIG. 10 may be attached to thelead frame 502 in a manner similar to that of a flip-chip package. Subsequent processing steps including molding, encapsulation, wire bonding, flip-chip attachment, solder ball attachment, and singulation, among other processing steps, may be implemented to produce the integratedcircuit packaging system - In some embodiments,
external interconnects bottom cover 508 of thelead frame 502 ofFIG. 10 . Theexternal interconnects - In other embodiments, a
top encapsulation lead frame 502 ofFIG. 10 . Thetop encapsulation - In yet another embodiment,
internal connectors 432 may be formed from the integrated circuit die 1010 of thelead frame 502 ofFIG. 10 to the at least one of thelead frame 502, therouting layer 702, and theconductive land 714. Specifically, theinternal connectors 432 may be formed on the at least one of the upper surfaces of thelead frame 502, the routing layer 702 (e.g., the metal connectors 510), and theconductive land 714. Theinternal connectors 432 may have similar properties and be formed in similar manners as described above. -
FIG. 11 is a flow chart of amethod 1100 of manufacturing an integratedcircuit packaging system - In some embodiments, the
method 1100 includes: step (a) 1102 of providing alead frame 502 having acontact 508 on a lower surface of thelead frame 502; step (b) 1104 of forming amasking layer 610 over an upper surface of thelead frame 502; step (c) 1106 of forming arouting layer 702 having aconductive land 714 on thecontact 508 by shaping the bottom surface of thelead frame 502; step (d) 1108 of forming abottom encapsulation 816 on theconductive land 714 with thecontact 508 exposed from thebottom encapsulation 816; step (e) 1110 of removing themasking layer 610 from the upper surface of thelead frame 502; and step (f) 1112 of connecting an integrated circuit die 1010 to the upper surface of thelead frame 502. - In one embodiment, the
method 1100 further includes step (g) of forming anexternal interconnect contact 508. In another embodiment, themethod 1100 further includes step (h) of forming atop encapsulation lead frame 502. In yet another embodiment, themethod 1100 further includes step (i) of forming aninternal connector 432 from the integrated circuit die 1010 to the at least one of thelead frame 502, therouting layer 702, and theconductive land 714. - In other embodiments, the
method 1100 includes: step (a) 1102 of providing alead frame 502 having asupport portion 506, aninner portion 504, twometal connectors 510 on an upper surface of theinner portion 504 separated by thesupport portion 506, and abottom cover 508 on a bottom surface of theinner portion 504; step (b) 1104 of forming amasking layer 610 over an upper surface of thelead frame 502; step (c) 1106 of forming arouting layer 702 having aconductive land 714 on thebottom cover 508 by shaping thelead frame 502; step (d) 1108 of forming abottom encapsulation 816 directly on theconductive land 714 with thebottom cover 508 exposed from thebottom encapsulation 816; step (e) 1110 of removing themasking layer 610 from the upper surface of thelead frame 502; and step (f) 1112 of connecting an integrated circuit die 1010 to the twometal connectors 510 directly over thebottom encapsulation 816. - In one embodiment, step (b) 1104 of forming the
masking layer 610 includes forming themasking layer 610 over the twometal connectors 510, thesupport portion 506 and theinner portion 504 of thelead frame 502. In another embodiment, step (c) 1106 of forming therouting layer 702 includes shaping thelead frame 502 by removing thesupport portion 506. In yet another embodiment, step (f) 1112 of connecting the integrated circuit die 1010 includes connecting the integrated circuit die 1010 to the twometal connectors 510 where the twometal connectors 510 are not separated by thesupport portion 506. - In some embodiments, the
method 1100 further includes step (g) of forming anexternal interconnect bottom cover 508 and step (h) of forming atop encapsulation lead frame 502. In other embodiments, themethod 1100 further includes step (i) of forming an interconnector 432 from the integrated circuit die 1010 to the at least one of thelead frame 502, therouting layer 702, and theconductive land 714. - Although several manufacturing processes of the integrated
circuit packaging systems - Although the current description has been described in detail with reference to several embodiments, additional variations and modifications exist within the scope and spirit of the disclosure.
Claims (16)
Priority Applications (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US13/714,865 US9324584B2 (en) | 2012-12-14 | 2012-12-14 | Integrated circuit packaging system with transferable trace lead frame |
Applications Claiming Priority (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US13/714,865 US9324584B2 (en) | 2012-12-14 | 2012-12-14 | Integrated circuit packaging system with transferable trace lead frame |
Publications (2)
Publication Number | Publication Date |
---|---|
US20140167236A1 true US20140167236A1 (en) | 2014-06-19 |
US9324584B2 US9324584B2 (en) | 2016-04-26 |
Family
ID=50929970
Family Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US13/714,865 Active US9324584B2 (en) | 2012-12-14 | 2012-12-14 | Integrated circuit packaging system with transferable trace lead frame |
Country Status (1)
Country | Link |
---|---|
US (1) | US9324584B2 (en) |
Cited By (7)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US9177897B1 (en) * | 2013-06-28 | 2015-11-03 | Stats Chippac Ltd. | Integrated circuit packaging system with trace protection layer and method of manufacture thereof |
US9190349B1 (en) | 2013-06-28 | 2015-11-17 | Stats Chippac Ltd. | Integrated circuit packaging system with leadframe and method of manufacture thereof |
US9570381B2 (en) * | 2015-04-02 | 2017-02-14 | Advanced Semiconductor Engineering, Inc. | Semiconductor packages and related manufacturing methods |
US9620480B1 (en) | 2013-06-28 | 2017-04-11 | STATS ChipPAC Pte. Ltd | Integrated circuit packaging system with unplated leadframe and method of manufacture thereof |
WO2017145923A1 (en) * | 2016-02-25 | 2017-08-31 | Shマテリアル株式会社 | Substrate for mounting semiconductor element, semiconductor device and optical semiconductor device, and method for manufacturing same |
US20180158760A1 (en) * | 2016-12-05 | 2018-06-07 | Sh Materials Co., Ltd. | Lead frame |
US11081472B2 (en) * | 2019-09-18 | 2021-08-03 | Texas Instruments Incorporated | Stacked die multichip module package |
Citations (2)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US5780926A (en) * | 1996-02-17 | 1998-07-14 | Samsung Electronics Co., Ltd. | Multichip package device having a lead frame with stacked patterned metallization layers and insulation layers |
US6953988B2 (en) * | 2000-03-25 | 2005-10-11 | Amkor Technology, Inc. | Semiconductor package |
Family Cites Families (7)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US7875988B2 (en) * | 2007-07-31 | 2011-01-25 | Seiko Epson Corporation | Substrate and manufacturing method of the same, and semiconductor device and manufacturing method of the same |
US20090127682A1 (en) * | 2007-11-16 | 2009-05-21 | Advanced Semiconductor Engineering, Inc. | Chip package structure and method of fabricating the same |
US8120152B2 (en) * | 2008-03-14 | 2012-02-21 | Advanced Semiconductor Engineering, Inc. | Advanced quad flat no lead chip package having marking and corner lead features and manufacturing methods thereof |
US20100044850A1 (en) * | 2008-08-21 | 2010-02-25 | Advanced Semiconductor Engineering, Inc. | Advanced quad flat non-leaded package structure and manufacturing method thereof |
JP5629969B2 (en) * | 2008-09-29 | 2014-11-26 | 凸版印刷株式会社 | Lead frame type substrate manufacturing method and semiconductor device manufacturing method |
US8124447B2 (en) * | 2009-04-10 | 2012-02-28 | Advanced Semiconductor Engineering, Inc. | Manufacturing method of advanced quad flat non-leaded package |
US20110163430A1 (en) * | 2010-01-06 | 2011-07-07 | Advanced Semiconductor Engineering, Inc. | Leadframe Structure, Advanced Quad Flat No Lead Package Structure Using the Same, and Manufacturing Methods Thereof |
-
2012
- 2012-12-14 US US13/714,865 patent/US9324584B2/en active Active
Patent Citations (2)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US5780926A (en) * | 1996-02-17 | 1998-07-14 | Samsung Electronics Co., Ltd. | Multichip package device having a lead frame with stacked patterned metallization layers and insulation layers |
US6953988B2 (en) * | 2000-03-25 | 2005-10-11 | Amkor Technology, Inc. | Semiconductor package |
Cited By (14)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US9177897B1 (en) * | 2013-06-28 | 2015-11-03 | Stats Chippac Ltd. | Integrated circuit packaging system with trace protection layer and method of manufacture thereof |
US9190349B1 (en) | 2013-06-28 | 2015-11-17 | Stats Chippac Ltd. | Integrated circuit packaging system with leadframe and method of manufacture thereof |
US9620480B1 (en) | 2013-06-28 | 2017-04-11 | STATS ChipPAC Pte. Ltd | Integrated circuit packaging system with unplated leadframe and method of manufacture thereof |
US9570381B2 (en) * | 2015-04-02 | 2017-02-14 | Advanced Semiconductor Engineering, Inc. | Semiconductor packages and related manufacturing methods |
TWI588952B (en) * | 2015-04-02 | 2017-06-21 | 日月光半導體製造股份有限公司 | Semiconductor packages and related manufacturing methods |
US10727171B2 (en) * | 2015-12-05 | 2020-07-28 | Ohkuchi Materials Co., Ltd. | Lead frame |
JP2017152588A (en) * | 2016-02-25 | 2017-08-31 | Shマテリアル株式会社 | Semiconductor element mounting board, semiconductor device and optical semiconductor device, and manufacturing method thereof |
TWI636541B (en) * | 2016-02-25 | 2018-09-21 | 友立材料股份有限公司 | Semiconductor element mounting substrate, semiconductor device, optical semiconductor device, and manufacturing method thereof |
CN108701658A (en) * | 2016-02-25 | 2018-10-23 | 大口电材株式会社 | Semiconductor element carrying substrate, semiconductor device and optical semiconductor device and its manufacturing method |
WO2017145923A1 (en) * | 2016-02-25 | 2017-08-31 | Shマテリアル株式会社 | Substrate for mounting semiconductor element, semiconductor device and optical semiconductor device, and method for manufacturing same |
US20180158760A1 (en) * | 2016-12-05 | 2018-06-07 | Sh Materials Co., Ltd. | Lead frame |
CN108155170A (en) * | 2016-12-05 | 2018-06-12 | 友立材料株式会社 | Lead frame |
US11081472B2 (en) * | 2019-09-18 | 2021-08-03 | Texas Instruments Incorporated | Stacked die multichip module package |
US12015019B2 (en) | 2019-09-18 | 2024-06-18 | Texas Instruments Incorporated | Stacked die multichip module package |
Also Published As
Publication number | Publication date |
---|---|
US9324584B2 (en) | 2016-04-26 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
US9324584B2 (en) | Integrated circuit packaging system with transferable trace lead frame | |
US12009289B2 (en) | Semiconductor package and manufacturing method thereof | |
US8318539B2 (en) | Method of manufacture of integrated circuit packaging system with multi-tier conductive interconnects | |
TWI523123B (en) | Integrated circuit packaging system with package stacking and method of manufacture thereof | |
TWI474462B (en) | Semiconductor package and method of forming same | |
US20110215450A1 (en) | Integrated circuit packaging system with encapsulation and method of manufacture thereof | |
US10797004B2 (en) | Semiconductor device package | |
US9659879B1 (en) | Semiconductor device having a guard ring | |
US8134242B2 (en) | Integrated circuit package system with concave terminal | |
US8623708B1 (en) | Integrated circuit packaging system with grid-array mechanism and method of manufacture thereof | |
TW202247373A (en) | Semiconductor device and manufacturing method thereof | |
US20140165389A1 (en) | Integrated circuit packaging system with routable grid array lead frame | |
US11901308B2 (en) | Semiconductor packages with integrated shielding | |
KR20240023415A (en) | Selective emi shielding using preformed mask | |
US8987064B2 (en) | Integrated circuit packaging system with molded grid-array mechanism and method of manufacture thereof | |
TWI836254B (en) | Selective emi shielding using preformed mask with fang design | |
US8420448B2 (en) | Integrated circuit packaging system with pads and method of manufacture thereof | |
US10115704B2 (en) | Semiconductor device | |
WO2021143242A1 (en) | Packaging structure and preparation method therefor | |
TW202115852A (en) | Semiconductor device and manufacturing method thereof | |
US20220238351A1 (en) | Substrate structure, and fabrication and packaging methods thereof | |
US20220139845A1 (en) | Semiconductor package with electromagnetic shield | |
KR20110090023A (en) | Method for fabricating semiconductor chip package and semiconductor chip package fabricated using thereof |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
AS | Assignment |
Owner name: STATS CHIPPAC LTD., SINGAPORE Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNORS:DO, BYUNG TAI;TRASPORTO, ARNEL SENOSA;CHUA, LINDA PEI EE;REEL/FRAME:031855/0633 Effective date: 20130827 |
|
AS | Assignment |
Owner name: CITICORP INTERNATIONAL LIMITED, AS COMMON SECURITY AGENT, HONG KONG Free format text: SECURITY INTEREST;ASSIGNORS:STATS CHIPPAC, INC.;STATS CHIPPAC LTD.;REEL/FRAME:036288/0748 Effective date: 20150806 Owner name: CITICORP INTERNATIONAL LIMITED, AS COMMON SECURITY Free format text: SECURITY INTEREST;ASSIGNORS:STATS CHIPPAC, INC.;STATS CHIPPAC LTD.;REEL/FRAME:036288/0748 Effective date: 20150806 |
|
AS | Assignment |
Owner name: CITICORP INTERNATIONAL LIMITED, AS COMMON SECURITY Free format text: SECURITY INTEREST;ASSIGNORS:STATS CHIPPAC, INC.;STATS CHIPPAC LTD.;REEL/FRAME:037096/0315 Effective date: 20151001 |
|
STCF | Information on status: patent grant |
Free format text: PATENTED CASE |
|
AS | Assignment |
Owner name: STATS CHIPPAC PTE. LTD., SINGAPORE Free format text: CHANGE OF NAME;ASSIGNOR:STATS CHIPPAC LTD.;REEL/FRAME:039428/0928 Effective date: 20160329 |
|
MAFP | Maintenance fee payment |
Free format text: PAYMENT OF MAINTENANCE FEE, 4TH YEAR, LARGE ENTITY (ORIGINAL EVENT CODE: M1551); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY Year of fee payment: 4 |
|
AS | Assignment |
Owner name: STATS CHIPPAC PTE. LTD. FORMERLY KNOWN AS STATS CHIPPAC LTD., SINGAPORE Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:CITICORP INTERNATIONAL LIMITED, AS COMMON SECURITY AGENT;REEL/FRAME:052972/0001 Effective date: 20190503 Owner name: STATS CHIPPAC, INC., CALIFORNIA Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:CITICORP INTERNATIONAL LIMITED, AS COMMON SECURITY AGENT;REEL/FRAME:052972/0001 Effective date: 20190503 |
|
MAFP | Maintenance fee payment |
Free format text: PAYMENT OF MAINTENANCE FEE, 8TH YEAR, LARGE ENTITY (ORIGINAL EVENT CODE: M1552); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY Year of fee payment: 8 |