US20140167110A1 - Partial poly amorphization for channeling prevention - Google Patents

Partial poly amorphization for channeling prevention Download PDF

Info

Publication number
US20140167110A1
US20140167110A1 US14/188,022 US201414188022A US2014167110A1 US 20140167110 A1 US20140167110 A1 US 20140167110A1 US 201414188022 A US201414188022 A US 201414188022A US 2014167110 A1 US2014167110 A1 US 2014167110A1
Authority
US
United States
Prior art keywords
gate
silicide
source
substrate
thickness
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Abandoned
Application number
US14/188,022
Inventor
Peter Javorka
Glyn Braithwaite
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
GlobalFoundries Inc
Original Assignee
GlobalFoundries Inc
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by GlobalFoundries Inc filed Critical GlobalFoundries Inc
Priority to US14/188,022 priority Critical patent/US20140167110A1/en
Publication of US20140167110A1 publication Critical patent/US20140167110A1/en
Assigned to GLOBALFOUNDRIES U.S. INC. reassignment GLOBALFOUNDRIES U.S. INC. RELEASE BY SECURED PARTY (SEE DOCUMENT FOR DETAILS). Assignors: WILMINGTON TRUST, NATIONAL ASSOCIATION
Abandoned legal-status Critical Current

Links

Images

Classifications

    • H01L29/7848
    • HELECTRICITY
    • H10SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
    • H10DINORGANIC ELECTRIC SEMICONDUCTOR DEVICES
    • H10D30/00Field-effect transistors [FET]
    • H10D30/60Insulated-gate field-effect transistors [IGFET]
    • H10D30/791Arrangements for exerting mechanical stress on the crystal lattice of the channel regions
    • H10D30/797Arrangements for exerting mechanical stress on the crystal lattice of the channel regions being in source or drain regions, e.g. SiGe source or drain
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/02Manufacture or treatment of semiconductor devices or of parts thereof
    • H01L21/04Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer
    • H01L21/18Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer the devices having semiconductor bodies comprising elements of Group IV of the Periodic Table or AIIIBV compounds with or without impurities, e.g. doping materials
    • H01L21/26Bombardment with radiation
    • H01L21/263Bombardment with radiation with high-energy radiation
    • H01L21/265Bombardment with radiation with high-energy radiation producing ion implantation
    • H01L21/26506Bombardment with radiation with high-energy radiation producing ion implantation in group IV semiconductors
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/02Manufacture or treatment of semiconductor devices or of parts thereof
    • H01L21/04Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer
    • H01L21/18Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer the devices having semiconductor bodies comprising elements of Group IV of the Periodic Table or AIIIBV compounds with or without impurities, e.g. doping materials
    • H01L21/28Manufacture of electrodes on semiconductor bodies using processes or apparatus not provided for in groups H01L21/20 - H01L21/268
    • H01L21/28008Making conductor-insulator-semiconductor electrodes
    • H01L21/28017Making conductor-insulator-semiconductor electrodes the insulator being formed after the semiconductor body, the semiconductor being silicon
    • H01L21/28026Making conductor-insulator-semiconductor electrodes the insulator being formed after the semiconductor body, the semiconductor being silicon characterised by the conductor
    • H01L21/28035Making conductor-insulator-semiconductor electrodes the insulator being formed after the semiconductor body, the semiconductor being silicon characterised by the conductor the final conductor layer next to the insulator being silicon, e.g. polysilicon, with or without impurities
    • H01L21/28044Making conductor-insulator-semiconductor electrodes the insulator being formed after the semiconductor body, the semiconductor being silicon characterised by the conductor the final conductor layer next to the insulator being silicon, e.g. polysilicon, with or without impurities the conductor comprising at least another non-silicon conductive layer
    • H01L21/28052Making conductor-insulator-semiconductor electrodes the insulator being formed after the semiconductor body, the semiconductor being silicon characterised by the conductor the final conductor layer next to the insulator being silicon, e.g. polysilicon, with or without impurities the conductor comprising at least another non-silicon conductive layer the conductor comprising a silicide layer formed by the silicidation reaction of silicon with a metal layer
    • H01L27/092
    • H01L29/4933
    • HELECTRICITY
    • H10SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
    • H10DINORGANIC ELECTRIC SEMICONDUCTOR DEVICES
    • H10D30/00Field-effect transistors [FET]
    • H10D30/01Manufacture or treatment
    • H10D30/021Manufacture or treatment of FETs having insulated gates [IGFET]
    • H10D30/0212Manufacture or treatment of FETs having insulated gates [IGFET] using self-aligned silicidation
    • H10D30/0213Manufacture or treatment of FETs having insulated gates [IGFET] using self-aligned silicidation providing different silicide thicknesses on gate electrodes and on source regions or drain regions
    • HELECTRICITY
    • H10SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
    • H10DINORGANIC ELECTRIC SEMICONDUCTOR DEVICES
    • H10D30/00Field-effect transistors [FET]
    • H10D30/01Manufacture or treatment
    • H10D30/021Manufacture or treatment of FETs having insulated gates [IGFET]
    • H10D30/0223Manufacture or treatment of FETs having insulated gates [IGFET] having source and drain regions or source and drain extensions self-aligned to sides of the gate
    • H10D30/0225Manufacture or treatment of FETs having insulated gates [IGFET] having source and drain regions or source and drain extensions self-aligned to sides of the gate using an initial gate mask complementary to the prospective gate location, e.g. using dummy source and drain electrodes
    • HELECTRICITY
    • H10SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
    • H10DINORGANIC ELECTRIC SEMICONDUCTOR DEVICES
    • H10D30/00Field-effect transistors [FET]
    • H10D30/60Insulated-gate field-effect transistors [IGFET]
    • HELECTRICITY
    • H10SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
    • H10DINORGANIC ELECTRIC SEMICONDUCTOR DEVICES
    • H10D84/00Integrated devices formed in or on semiconductor substrates that comprise only semiconducting layers, e.g. on Si wafers or on GaAs-on-Si wafers
    • H10D84/80Integrated devices formed in or on semiconductor substrates that comprise only semiconducting layers, e.g. on Si wafers or on GaAs-on-Si wafers characterised by the integration of at least one component covered by groups H10D12/00 or H10D30/00, e.g. integration of IGFETs
    • H10D84/82Integrated devices formed in or on semiconductor substrates that comprise only semiconducting layers, e.g. on Si wafers or on GaAs-on-Si wafers characterised by the integration of at least one component covered by groups H10D12/00 or H10D30/00, e.g. integration of IGFETs of only field-effect components
    • H10D84/83Integrated devices formed in or on semiconductor substrates that comprise only semiconducting layers, e.g. on Si wafers or on GaAs-on-Si wafers characterised by the integration of at least one component covered by groups H10D12/00 or H10D30/00, e.g. integration of IGFETs of only field-effect components of only insulated-gate FETs [IGFET]
    • H10D84/85Complementary IGFETs, e.g. CMOS
    • HELECTRICITY
    • H10SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
    • H10DINORGANIC ELECTRIC SEMICONDUCTOR DEVICES
    • H10D64/00Electrodes of devices having potential barriers
    • H10D64/60Electrodes characterised by their materials
    • H10D64/66Electrodes having a conductor capacitively coupled to a semiconductor by an insulator, e.g. MIS electrodes
    • H10D64/661Electrodes having a conductor capacitively coupled to a semiconductor by an insulator, e.g. MIS electrodes the conductor comprising a layer of silicon contacting the insulator, e.g. polysilicon having vertical doping variation
    • H10D64/662Electrodes having a conductor capacitively coupled to a semiconductor by an insulator, e.g. MIS electrodes the conductor comprising a layer of silicon contacting the insulator, e.g. polysilicon having vertical doping variation the conductor further comprising additional layers, e.g. multiple silicon layers having different crystal structures
    • H10D64/663Electrodes having a conductor capacitively coupled to a semiconductor by an insulator, e.g. MIS electrodes the conductor comprising a layer of silicon contacting the insulator, e.g. polysilicon having vertical doping variation the conductor further comprising additional layers, e.g. multiple silicon layers having different crystal structures the additional layers comprising a silicide layer contacting the layer of silicon, e.g. polycide gates
    • HELECTRICITY
    • H10SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
    • H10DINORGANIC ELECTRIC SEMICONDUCTOR DEVICES
    • H10D84/00Integrated devices formed in or on semiconductor substrates that comprise only semiconducting layers, e.g. on Si wafers or on GaAs-on-Si wafers
    • H10D84/01Manufacture or treatment
    • H10D84/0123Integrating together multiple components covered by H10D12/00 or H10D30/00, e.g. integrating multiple IGBTs
    • H10D84/0126Integrating together multiple components covered by H10D12/00 or H10D30/00, e.g. integrating multiple IGBTs the components including insulated gates, e.g. IGFETs
    • H10D84/0165Integrating together multiple components covered by H10D12/00 or H10D30/00, e.g. integrating multiple IGBTs the components including insulated gates, e.g. IGFETs the components including complementary IGFETs, e.g. CMOS devices
    • H10D84/017Manufacturing their source or drain regions, e.g. silicided source or drain regions
    • HELECTRICITY
    • H10SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
    • H10DINORGANIC ELECTRIC SEMICONDUCTOR DEVICES
    • H10D84/00Integrated devices formed in or on semiconductor substrates that comprise only semiconducting layers, e.g. on Si wafers or on GaAs-on-Si wafers
    • H10D84/01Manufacture or treatment
    • H10D84/0123Integrating together multiple components covered by H10D12/00 or H10D30/00, e.g. integrating multiple IGBTs
    • H10D84/0126Integrating together multiple components covered by H10D12/00 or H10D30/00, e.g. integrating multiple IGBTs the components including insulated gates, e.g. IGFETs
    • H10D84/0165Integrating together multiple components covered by H10D12/00 or H10D30/00, e.g. integrating multiple IGBTs the components including insulated gates, e.g. IGFETs the components including complementary IGFETs, e.g. CMOS devices
    • H10D84/0172Manufacturing their gate conductors
    • HELECTRICITY
    • H10SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
    • H10DINORGANIC ELECTRIC SEMICONDUCTOR DEVICES
    • H10D84/00Integrated devices formed in or on semiconductor substrates that comprise only semiconducting layers, e.g. on Si wafers or on GaAs-on-Si wafers
    • H10D84/01Manufacture or treatment
    • H10D84/02Manufacture or treatment characterised by using material-based technologies
    • H10D84/03Manufacture or treatment characterised by using material-based technologies using Group IV technology, e.g. silicon technology or silicon-carbide [SiC] technology
    • H10D84/038Manufacture or treatment characterised by using material-based technologies using Group IV technology, e.g. silicon technology or silicon-carbide [SiC] technology using silicon technology, e.g. SiGe

Definitions

  • the present disclosure relates to amorphization of semiconductor gates.
  • the present disclosure is particularly applicable to semiconductor devices in 32 nanometer (nm) bulk and SOI, 22 nm bulk and SOI technology nodes, and beyond.
  • polycrystalline silicon having a thickness of 500 angstroms (A) to 600 A is being used for transistor gate electrodes. Since the gates are so thin, channeling and through-implantation during further implantation steps, for example, during halo/extension and source/drain regions implantation occur, further causing transistor leakage and lack of gate control. Although such through implantation may be blocked at the sides of the gate, the top of the gate remains vulnerable.
  • a pre-amporphization implant (PAI) of the gate is employed.
  • PAI pre-amporphization implant
  • blanket PAI is performed after polycrystalline silicon deposition. This approach, as it is conducted prior to the gate etch, may lead to non-homogenous etching of the gate and may thus cause a bottle-shaped gate profile. Further, as the PAI is performed prior to halo/extension implantation, the amorphous extension regions re-crystallize after thermal anneal, which creates a so-called “zipper defect,” thereby negatively affecting the transistor's performance and yield.
  • silicidation of gates and of source/drain regions are typically performed simultaneously such that the resulting silicides have the same thicknesses.
  • the gate silicide it is beneficial for the gate silicide to extend closer to the gate dielectric, and for the silicide in the source/drain regions to be shallower.
  • Current technology lacks sufficient control over the volume of silicide in the gates with respect to the volume of silicide in the source/drain regions.
  • An aspect of the present disclosure is a method of fabricating a semiconductor device, by forming a wet gap fill layer prior to polycrystalline silicon amorphization, thereby protecting the gate's surrounding areas from implants during amorphization.
  • Another aspect of the present disclosure is a semiconductor device including a silicide layer in the gate having a greater thickness than the thickness of a silicide layer in the source/drain regions.
  • Further aspects include implanting Ge ions with an energy of 15 kiloelectron volts (keV) to 20 keV or Xe ions with an energy of 30 keV to 35 keV.
  • Other aspects include implanting Ge or Xe ions in the upper 1 ⁇ 3 portion of the gate.
  • Another aspect includes implanting Ge or Xe ions in the upper 100 ⁇ to 200 ⁇ of the gate.
  • Further aspects include forming the wet gap fill layer of an organic planarizing layer (OPL) and forming the liner of an oxide.
  • Other aspects include implanting a silicide promoter in the amorphized layer.
  • Another aspect includes implanting a first silicide promoter in the gate prior to implanting Ge or Xe ions in the gate and a second silicide promoter in each source/drain region, the first silicide promoter having higher energy than the second silicide promoter. Further aspects include implanting a silicide promoter in the gate at a first energy; thermally diffusing the silicide promoter toward the substrate; and implanting each source/drain region with a silicide promoter at a second energy less than the first energy. Other aspects include forming halo/extensions regions in the substrate on each side of the gate subsequent to forming the amorphized layer.
  • Another aspect of the present disclosure is a device including: a substrate, a gate formed on the substrate, the gate including a polycrystalline silicon layer formed in the lower two thirds of the gate; a source/drain region in the substrate on each side of the gate; a first silicide formed in the upper one third of the gate; and a second silicide on each source/drain region, wherein the first silicide has a thickness greater than the second silicide.
  • Another aspect of the present disclosure is a method including: forming a polysilicon gate on a substrate; forming a nitride cap on the gate; forming an embedded silicon germanium (eSiGe) source/drain region in the substrate on each side of the gate; forming an oxide liner on the nitride cap on each side of the gate, and on each source/drain region; forming an organic planarizing wet gap fill layer on the oxide liner on each side of the gate to a thickness greater than a thickness of the gate; removing the oxide liner from the nitride cap; removing the nitride cap from the gate; implanting Ge ions with the energy of 15 keV to 20 keV or Xe ions with the energy of 30 keV to 35 keV in the upper 1 ⁇ 3 portion of the gate to amorphize the upper portion of the gate; removing the organic planarizing wet gap fill layer and remaining oxide liner; forming halo/extension regions in the substrate on each side
  • aspects include forming the first silicide by implanting a silicide promoter in the amorphized portion of the gate. Further aspects include implanting a first silicide promoter in the gate prior to implanting the Ge or Xe ions in the gate and a second silicide promoter in each source/drain region, the first silicide promoter having a higher energy then the second silicide promoter. Another aspect includes implanting a silicide promoter in the gate at a first energy, thermally diffusing the silicide promoter toward the substrate, and implanting each source/drain region with a silicide promoter at a second energy less than the first energy.
  • FIGS. 1A Through 1F schematically illustrate a process flow for a semiconductor device, in accordance with an exemplary embodiment.
  • the present disclosure addresses and solves the current problems of non-homogenous etching of the gate, formation of a zipper defect in extension regions, destruction/relaxation of eSiGe source/drain regions in PMOS transistors, and channeling and through-implantation during further implantation steps, attendant upon blanket PAI after polycrystalline silicon deposition for semiconductor gates.
  • the gates are etched prior to amorphization and a wet gap fill layer around the gates enables amorphization of only the gates, thereby avoiding the “zipper defect,” destruction/relaxation of PMOS eSiGe source/drain regions, and non-homogenous etching of the gate, as well as channeling and through-implantation during further implantation steps.
  • Amorphization of the top portion of the gate can be used to define the volume of the modified material in the gate that is different from the volume of the material in the source/drain regions, for example, to control the relative silicide thicknesses in the gate and in the source/drain regions.
  • Methodology in accordance with embodiments of the present disclosure includes forming a gate on a substrate, forming a nitride cap on the gate, forming a source/drain region in the substrate on each side of the gate, forming a wet gap fill layer on the source/drain region on each side of the gate, removing the nitride cap from the gate, and forming an amorphized layer in a top portion of the gate.
  • FIGS. 1A through 1F schematically illustrate a process flow for the amorphisation of polycrystalline silicon in a gate, and further, a formation in the gate of a silicide layer of a controlled thickness, in accordance with an exemplary embodiment.
  • gates 103 and 105 of a p-type and an n-type transistor, respectively, are formed by conventional methods on a substrate 101 .
  • Shallow trench isolation (STI) region 107 is formed in the substrate, to electrically isolate the p-type transistor from the n-type transistor.
  • STI shallow trench isolation
  • differential spacers 109 and 111 are formed on both sides of gates 103 and 105 , respectively.
  • Spacers may comprise nitride, for example silicon nitride (SiN), and are formed by conventional methods to a width of 30 ⁇ to 200 ⁇ .
  • Gates 103 and 105 may include gate dielectric layers 113 and 115 , respectively, at the gate to substrate interface. Gate dielectric layers 113 and 115 may include an oxide, for example hafnium oxide. Gates 103 and 105 may further include polycrystalline silicon layers 117 and 119 , respectively formed on dielectric layers 113 and 115 , to a thickness of 500 ⁇ to 600 ⁇ . Nitride caps 121 and 123 , for example of SiN, are formed on top of polycrystalline silicon layers 117 and 119 , respectively. Source/drain regions 125 , which may include eSiGe, are formed in the substrate on each side of gate 103 , by conventional methods.
  • Source/drain regions 125 which may include eSiGe
  • a sacrificial liner 127 is formed on nitride caps 121 and 123 , on each side of gates 103 and 105 , and on source/drain regions 125 .
  • Liner 127 may be formed of an oxide, for example silicon oxide (SiO 2 ), and may be formed by thermal oxidation to the thickness of 10 ⁇ to 50 ⁇ .
  • a wet gap fill layer 129 is formed on liner 127 , on each side of gates 103 and 105 , to a thickness that is greater than the thickness of polycrystalline silicone layers 117 and 119 , for example, 400 ⁇ to 600 ⁇ .
  • Wet gap fill layer 129 may be an organic planarizing layer, and may be formed by photo-sensitive organic polymer.
  • gates 103 and 105 are exposed by removal of liner 127 by, for example, polishing, e.g., chemical mechanical polishing (CMP), followed by removal of nitride caps 121 and 123 , for example by etching, e.g., using hot phosphoric acid (H 3 PO 4 ), or hydrofluoric acid (HF).
  • Low energy ions 130 are implanted in gates 103 and 105 to amorphize the upper portion of polycrystalline silicon layers 117 and 119 , respectively.
  • Ions 130 may be, for example, germanium (Ge) or xenon (Xe). Ge implantation energy may be 15 keV to 20 keV, while Xe implantation energy may be 30 keV to 35 keV.
  • amorphized layers 131 and 133 are illustrated, having a thickness that is one third the thickness of original polycrystalline silicon layers 117 and 119 , respectively.
  • the remaining polycrystalline silicon layers 135 and 137 have a thickness that is, for example, 300 ⁇ to 500 ⁇ , e.g., 400 ⁇ .
  • Wet gap fill layer 129 and remaining liner 127 are then removed, as illustrated in FIG. 1D . This may be performed by resist strip followed by HF etch.
  • Halo/extension regions 139 and 141 may then be formed in substrate 101 on each side of gates 103 and 105 , respectively, by arsenic (As) or boron (B) implantation.
  • source/drain regions 143 may be formed on each side of gate 105 , for example by implantation of As or B.
  • Amorphized layers 131 and 133 prevent channeling and through-implantation during the halo/extension and source/drain implantations.
  • Amorphized layers 131 and 133 may also be used to control the volume of material in gates 103 and 105 that becomes silicided, to form a silicide in the gates to a different thickness than a silicide in the source/drain regions, as the gates benefit from a thicker silicide which extends closer to the dielectric layer, while it is beneficial for silicide in source/drain regions to be shallower, with less lateral spread under the gates.
  • amorphized layers 131 and 133 may be implanted with a silicide promoter, for example selenium (Se) or sulfur (S), as illustrated in FIG. 1E , forming silicide promoter implanted layers 145 and 147 .
  • a silicide promoter for example selenium (Se) or sulfur (S)
  • a silicide promoter may likewise be introduced into source/drain regions 125 and 143 (not shown for illustrative convenience).
  • the silicide promoter may be implanted in gates 103 and 105 after gate etch and prior to implanting Ge or Xe ions in gates 103 and 105 , with a higher energy than the silicide promoter implanted in source/drain regions 125 and 143 .
  • Gates 103 and 105 may, for example, be implanted with a silicide promoter with the energy of 10 keV to 50 keV, while source/drain regions 125 and 143 may be implanted with a silicide promoter with an energy of 2 keV to 20 keV.
  • gates 103 and 105 may be implanted with a silicide promoter which is then thermally diffused (for example at temperatures of 600° C. to 800° C.) in the direction of substrate 101 until it reaches a required depth. Subsequent source/drain implants may then be at a lower energy, for example 2 keV to 10 keV.
  • a metal layer e.g., nickel or nickel alloy, is formed over gates 103 and 105 and source/drain regions 125 and 143 and is annealed to form the gate and source/drain silicides.
  • FIG. 1F illustrates formation of gate silicides 149 and 151 in gates 103 and 105 , respectively, and source/drain silicides 153 and 155 in source/drain regions 125 and 143 , respectively.
  • the thickness of gate silicides 149 and 151 is greater than the thickness of source/drain silicides, for example by 20% to 30%.
  • Spacers 157 and 159 may be formed on both sides of gates 103 and 105 , respectively, prior to silicide formation in source/drain regions 125 and 143 .
  • the embodiments of the present disclosure can achieve several technical effects, including elimination of deformed bottle-shaped gates, prevention of the zipper defect in halo/extension regions, reduced destruction/relaxation of eSiGe source/drain regions in PMOS transistors, prevention of channeling and through-implantation during implantation of halo/extension regions and source/drain regions, thereby reducing transistor leakage and improving gate control, as well as independent control of the silicide volume in the gates and source/drain regions.
  • the present disclosure enjoys industrial applicability in any of various types of highly integrated semiconductor technologies, particularly in 32 nm bulk, 32 nm SOI, 22 nm bulk, and 22 nm SOI technology nodes and beyond.

Landscapes

  • Engineering & Computer Science (AREA)
  • Physics & Mathematics (AREA)
  • Computer Hardware Design (AREA)
  • Microelectronics & Electronic Packaging (AREA)
  • Power Engineering (AREA)
  • Condensed Matter Physics & Semiconductors (AREA)
  • General Physics & Mathematics (AREA)
  • Manufacturing & Machinery (AREA)
  • High Energy & Nuclear Physics (AREA)
  • Toxicology (AREA)
  • Health & Medical Sciences (AREA)
  • Chemical & Material Sciences (AREA)
  • Chemical Kinetics & Catalysis (AREA)
  • Thin Film Transistor (AREA)
  • Electrodes Of Semiconductors (AREA)
  • Insulated Gate Type Field-Effect Transistor (AREA)
  • Metal-Oxide And Bipolar Metal-Oxide Semiconductor Integrated Circuits (AREA)

Abstract

Semiconductor devices are formed without zipper defects or channeling and through-implantation and with different silicide thicknesses in the gates and source/drain regions, Embodiments include forming a gate on a substrate, forming a nitride cap on the gate, forming a source/drain region in the substrate on each side of the gate, forming a wet cap fill layer on the source/drain region on each side of the gate, removing the nitride cap from the gate, and forming an amorphized layer in a top portion of the gate. Embodiments include forming the amorphized layer by implanting low energy ions.

Description

    CROSS REFERENCED APPLICATION
  • This application is a division of U.S. application Ser. No. 13/190,566 filed Jul. 26, 2011, the entirety of which is incorporated herein by reference.
  • TECHNICAL FIELD
  • The present disclosure relates to amorphization of semiconductor gates. The present disclosure is particularly applicable to semiconductor devices in 32 nanometer (nm) bulk and SOI, 22 nm bulk and SOI technology nodes, and beyond.
  • BACKGROUND
  • Currently, polycrystalline silicon having a thickness of 500 angstroms (A) to 600 A is being used for transistor gate electrodes. Since the gates are so thin, channeling and through-implantation during further implantation steps, for example, during halo/extension and source/drain regions implantation occur, further causing transistor leakage and lack of gate control. Although such through implantation may be blocked at the sides of the gate, the top of the gate remains vulnerable.
  • To reduce the channeling effect, a pre-amporphization implant (PAI) of the gate is employed. In standard gate amorphization, blanket PAI is performed after polycrystalline silicon deposition. This approach, as it is conducted prior to the gate etch, may lead to non-homogenous etching of the gate and may thus cause a bottle-shaped gate profile. Further, as the PAI is performed prior to halo/extension implantation, the amorphous extension regions re-crystallize after thermal anneal, which creates a so-called “zipper defect,” thereby negatively affecting the transistor's performance and yield. Additionally, the amorphization implant may cause destruction/relaxation of embedded silicon germanium (eSiGe) source/drain regions, and, therefore, cannot be used for p-channel metal-oxide semiconductor (PMOS) transistors with eSiGe integration.
  • In addition, silicidation of gates and of source/drain regions are typically performed simultaneously such that the resulting silicides have the same thicknesses. However, for performance reasons it is beneficial for the gate silicide to extend closer to the gate dielectric, and for the silicide in the source/drain regions to be shallower. Current technology lacks sufficient control over the volume of silicide in the gates with respect to the volume of silicide in the source/drain regions.
  • A need therefore exists for methodology enabling amorphization of gates, after the gate etch, while protecting the surrounding areas and for independent silicidation of gates and source/drain regions, and the resulting devices.
  • SUMMARY
  • An aspect of the present disclosure is a method of fabricating a semiconductor device, by forming a wet gap fill layer prior to polycrystalline silicon amorphization, thereby protecting the gate's surrounding areas from implants during amorphization.
  • Another aspect of the present disclosure is a semiconductor device including a silicide layer in the gate having a greater thickness than the thickness of a silicide layer in the source/drain regions.
  • Additional aspects and other features of the present disclosure will be set forth in the description which follows and in part will be apparent to those having ordinary skill in the art upon examination of the following or may be learned from the practice of the present disclosure. The advantages of the present disclosure may be realized and obtained as particularly pointed out in the appended claims.
  • According to the present disclosure, some technical effects may be achieved in part by a method comprising: forming a gate on a substrate; forming a nitride cap on the gate; forming a source/drain region in the substrate on each side of the gate; forming a wet gap fill layer on the source/drain region on each side of the gate; removing the nitride cap from the gate; and forming an amorphized layer in a top portion of the gate.
  • Aspects of the present disclosure include forming the amorphized layer by implanting low energy ions in the gate. Further aspects include forming a liner on the nitride cap, on the sides of the gate, and on the source/drain region on each side of the gate, prior to forming the wet gap fill layer; and removing the liner from the nitride cap subsequent to forming the wet gap fill layer. Other aspects include removing the wet gap fill layer and the remaining liner, subsequent to implanting the low energy ions in the gate. Another aspect includes implanting germanium (Ge) or xenon (Xe) as the low energy ions. Further aspects include implanting Ge ions with an energy of 15 kiloelectron volts (keV) to 20 keV or Xe ions with an energy of 30 keV to 35 keV. Other aspects include implanting Ge or Xe ions in the upper ⅓ portion of the gate. Another aspect includes implanting Ge or Xe ions in the upper 100 Å to 200 Å of the gate. Further aspects include forming the wet gap fill layer of an organic planarizing layer (OPL) and forming the liner of an oxide. Other aspects include implanting a silicide promoter in the amorphized layer. Another aspect includes implanting a first silicide promoter in the gate prior to implanting Ge or Xe ions in the gate and a second silicide promoter in each source/drain region, the first silicide promoter having higher energy than the second silicide promoter. Further aspects include implanting a silicide promoter in the gate at a first energy; thermally diffusing the silicide promoter toward the substrate; and implanting each source/drain region with a silicide promoter at a second energy less than the first energy. Other aspects include forming halo/extensions regions in the substrate on each side of the gate subsequent to forming the amorphized layer.
  • Another aspect of the present disclosure is a device including: a substrate, a gate formed on the substrate, the gate including a polycrystalline silicon layer formed in the lower two thirds of the gate; a source/drain region in the substrate on each side of the gate; a first silicide formed in the upper one third of the gate; and a second silicide on each source/drain region, wherein the first silicide has a thickness greater than the second silicide.
  • Aspects include a device having a polycrystalline silicon layer with a thickness of 100 Å to 200 Å. Other aspects include a device wherein the thickness of the first silicide is 20% to 30% greater than the thickness of the second silicide.
  • Another aspect of the present disclosure is a method including: forming a polysilicon gate on a substrate; forming a nitride cap on the gate; forming an embedded silicon germanium (eSiGe) source/drain region in the substrate on each side of the gate; forming an oxide liner on the nitride cap on each side of the gate, and on each source/drain region; forming an organic planarizing wet gap fill layer on the oxide liner on each side of the gate to a thickness greater than a thickness of the gate; removing the oxide liner from the nitride cap; removing the nitride cap from the gate; implanting Ge ions with the energy of 15 keV to 20 keV or Xe ions with the energy of 30 keV to 35 keV in the upper ⅓ portion of the gate to amorphize the upper portion of the gate; removing the organic planarizing wet gap fill layer and remaining oxide liner; forming halo/extension regions in the substrate on each side of the gate; and forming a first silicide on the gate and a second silicide on each source/drain region, wherein the first silicide has a thickness greater than a thickness of the second silicide.
  • Aspects include forming the first silicide by implanting a silicide promoter in the amorphized portion of the gate. Further aspects include implanting a first silicide promoter in the gate prior to implanting the Ge or Xe ions in the gate and a second silicide promoter in each source/drain region, the first silicide promoter having a higher energy then the second silicide promoter. Another aspect includes implanting a silicide promoter in the gate at a first energy, thermally diffusing the silicide promoter toward the substrate, and implanting each source/drain region with a silicide promoter at a second energy less than the first energy.
  • Additional aspects and technical effects of the present disclosure will become readily apparent to those skilled in the art from the following detailed description wherein embodiments of the present disclosure are described simply by way of illustration of the best mode contemplated to carry out the present disclosure. As will be realized, the present disclosure is capable of other and different embodiments, and its several details are capable of modifications in various obvious respects, all without departing from the present disclosure. Accordingly, the drawings and description are to be regarded as illustrative in nature, and not as restrictive.
  • BRIEF DESCRIPTION OF THE DRAWINGS
  • The present disclosure is illustrated by way of example, and not by way of limitation, in the figures of the accompanying drawing and in which like reference numerals refer to similar elements and in which:
  • FIGS. 1A Through 1F schematically illustrate a process flow for a semiconductor device, in accordance with an exemplary embodiment.
  • DETAILED DESCRIPTION
  • In the following description, for the purposes of explanation, numerous specific details are set forth in order to provide a thorough understanding of exemplary embodiments. It should be apparent, however, that exemplary embodiments may be practiced without these specific details or with an equivalent arrangement. In other instances, well-known structures and devices are shown in block diagram form in order to avoid unnecessarily obscuring exemplary embodiments. In addition, unless otherwise indicated, all numbers expressing quantities, ratios, and numerical properties of ingredients, reaction conditions, and so forth used in the specification and claims are to be understood as being modified in all instances by the term “about.”
  • The present disclosure addresses and solves the current problems of non-homogenous etching of the gate, formation of a zipper defect in extension regions, destruction/relaxation of eSiGe source/drain regions in PMOS transistors, and channeling and through-implantation during further implantation steps, attendant upon blanket PAI after polycrystalline silicon deposition for semiconductor gates. In accordance with embodiments of the present disclosure, the gates are etched prior to amorphization and a wet gap fill layer around the gates enables amorphization of only the gates, thereby avoiding the “zipper defect,” destruction/relaxation of PMOS eSiGe source/drain regions, and non-homogenous etching of the gate, as well as channeling and through-implantation during further implantation steps. Amorphization of the top portion of the gate can be used to define the volume of the modified material in the gate that is different from the volume of the material in the source/drain regions, for example, to control the relative silicide thicknesses in the gate and in the source/drain regions.
  • Methodology in accordance with embodiments of the present disclosure includes forming a gate on a substrate, forming a nitride cap on the gate, forming a source/drain region in the substrate on each side of the gate, forming a wet gap fill layer on the source/drain region on each side of the gate, removing the nitride cap from the gate, and forming an amorphized layer in a top portion of the gate.
  • Still other aspects, features, and technical effects will be readily apparent to those skilled in this art from the following detailed description, wherein preferred embodiments are shown and described, simply by way of illustration of the best mode contemplated. The disclosure is capable of other and different embodiments, and its several details are capable of modifications in various obvious respects. Accordingly, the drawings and description are to be regarded as illustrative in nature, and not as restrictive.
  • FIGS. 1A through 1F schematically illustrate a process flow for the amorphisation of polycrystalline silicon in a gate, and further, a formation in the gate of a silicide layer of a controlled thickness, in accordance with an exemplary embodiment. Adverting to FIG. 1A, gates 103 and 105, of a p-type and an n-type transistor, respectively, are formed by conventional methods on a substrate 101. Shallow trench isolation (STI) region 107 is formed in the substrate, to electrically isolate the p-type transistor from the n-type transistor. After gates 103 and 105 are etched, differential spacers 109 and 111 are formed on both sides of gates 103 and 105, respectively. Spacers may comprise nitride, for example silicon nitride (SiN), and are formed by conventional methods to a width of 30 Å to 200 Å.
  • Gates 103 and 105 may include gate dielectric layers 113 and 115, respectively, at the gate to substrate interface. Gate dielectric layers 113 and 115 may include an oxide, for example hafnium oxide. Gates 103 and 105 may further include polycrystalline silicon layers 117 and 119, respectively formed on dielectric layers 113 and 115, to a thickness of 500 Å to 600 Å. Nitride caps 121 and 123, for example of SiN, are formed on top of polycrystalline silicon layers 117 and 119, respectively. Source/drain regions 125, which may include eSiGe, are formed in the substrate on each side of gate 103, by conventional methods. A sacrificial liner 127 is formed on nitride caps 121 and 123, on each side of gates 103 and 105, and on source/drain regions 125. Liner 127 may be formed of an oxide, for example silicon oxide (SiO2), and may be formed by thermal oxidation to the thickness of 10 Å to 50 Å. A wet gap fill layer 129 is formed on liner 127, on each side of gates 103 and 105, to a thickness that is greater than the thickness of polycrystalline silicone layers 117 and 119, for example, 400 Å to 600 Å. Wet gap fill layer 129 may be an organic planarizing layer, and may be formed by photo-sensitive organic polymer.
  • As illustrated in FIG. 1B, gates 103 and 105 are exposed by removal of liner 127 by, for example, polishing, e.g., chemical mechanical polishing (CMP), followed by removal of nitride caps 121 and 123, for example by etching, e.g., using hot phosphoric acid (H3PO4), or hydrofluoric acid (HF). Low energy ions 130 are implanted in gates 103 and 105 to amorphize the upper portion of polycrystalline silicon layers 117 and 119, respectively. Ions 130 may be, for example, germanium (Ge) or xenon (Xe). Ge implantation energy may be 15 keV to 20 keV, while Xe implantation energy may be 30 keV to 35 keV.
  • Adverting to FIG. 1C, amorphized layers 131 and 133 are illustrated, having a thickness that is one third the thickness of original polycrystalline silicon layers 117 and 119, respectively. The remaining polycrystalline silicon layers 135 and 137 have a thickness that is, for example, 300 Å to 500 Å, e.g., 400 Å.
  • Wet gap fill layer 129 and remaining liner 127 are then removed, as illustrated in FIG. 1D. This may be performed by resist strip followed by HF etch. Halo/ extension regions 139 and 141 may then be formed in substrate 101 on each side of gates 103 and 105, respectively, by arsenic (As) or boron (B) implantation. In addition, source/drain regions 143 may be formed on each side of gate 105, for example by implantation of As or B. Amorphized layers 131 and 133 prevent channeling and through-implantation during the halo/extension and source/drain implantations.
  • Amorphized layers 131 and 133 may also be used to control the volume of material in gates 103 and 105 that becomes silicided, to form a silicide in the gates to a different thickness than a silicide in the source/drain regions, as the gates benefit from a thicker silicide which extends closer to the dielectric layer, while it is beneficial for silicide in source/drain regions to be shallower, with less lateral spread under the gates. To accomplish silicidation, amorphized layers 131 and 133 may be implanted with a silicide promoter, for example selenium (Se) or sulfur (S), as illustrated in FIG. 1E, forming silicide promoter implanted layers 145 and 147. A silicide promoter may likewise be introduced into source/drain regions 125 and 143 (not shown for illustrative convenience). Alternatively, the silicide promoter may be implanted in gates 103 and 105 after gate etch and prior to implanting Ge or Xe ions in gates 103 and 105, with a higher energy than the silicide promoter implanted in source/ drain regions 125 and 143. Gates 103 and 105 may, for example, be implanted with a silicide promoter with the energy of 10 keV to 50 keV, while source/ drain regions 125 and 143 may be implanted with a silicide promoter with an energy of 2 keV to 20 keV. As another alternative, gates 103 and 105 may be implanted with a silicide promoter which is then thermally diffused (for example at temperatures of 600° C. to 800° C.) in the direction of substrate 101 until it reaches a required depth. Subsequent source/drain implants may then be at a lower energy, for example 2 keV to 10 keV.
  • A metal layer, e.g., nickel or nickel alloy, is formed over gates 103 and 105 and source/ drain regions 125 and 143 and is annealed to form the gate and source/drain silicides. FIG. 1F illustrates formation of gate silicides 149 and 151 in gates 103 and 105, respectively, and source/ drain silicides 153 and 155 in source/ drain regions 125 and 143, respectively. The thickness of gate silicides 149 and 151 is greater than the thickness of source/drain silicides, for example by 20% to 30%. Spacers 157 and 159 may be formed on both sides of gates 103 and 105, respectively, prior to silicide formation in source/ drain regions 125 and 143.
  • The embodiments of the present disclosure can achieve several technical effects, including elimination of deformed bottle-shaped gates, prevention of the zipper defect in halo/extension regions, reduced destruction/relaxation of eSiGe source/drain regions in PMOS transistors, prevention of channeling and through-implantation during implantation of halo/extension regions and source/drain regions, thereby reducing transistor leakage and improving gate control, as well as independent control of the silicide volume in the gates and source/drain regions. The present disclosure enjoys industrial applicability in any of various types of highly integrated semiconductor technologies, particularly in 32 nm bulk, 32 nm SOI, 22 nm bulk, and 22 nm SOI technology nodes and beyond.
  • In the preceding description, the present disclosure is described with reference to specifically exemplary embodiments thereof. It will, however, be evident that various modifications and changes may be made thereto without departing from the broader spirit and scope of the present disclosure, as set forth in the claims. The specification and drawings are, accordingly, to be regarded as illustrative and not as restrictive. It is understood that the present disclosure is capable of using various other combinations and embodiments and is capable of any changes or modifications within the scope of the inventive concept as expressed herein.

Claims (20)

What is claimed is:
1. A device comprising:
a substrate,
a gate formed on the substrate, the gate comprising a polycrystalline silicon layer formed in a lower two thirds of the gate; and
a source/drain region in the substrate on each side of the gate;
a first silicide formed in an upper one third of the gate; and
a second silicide on each source/drain region, wherein the first silicide has a thickness greater than the second silicide.
2. The device according to claim 1, wherein the upper one third of the gate comprises amorphized silicon.
3. The device according to claim 1, wherein a thickness of the polycrsytalline silicon layer is 300 Å to 500 Å.
4. The device according to claim 1, wherein the thickness of the first silicide is 20% to 30% greater than the thickness of the second silicide.
5. The device according to claim 1, further comprising halo/extension regions in the substrate on each side of the gate.
6. The device according to claim 1, further comprising spacers on each side of the gate.
7. The device according to claim 1, wherein the source/drain regions ions implanted in the substrate.
8. The device according to claim 1, wherein the source/drain regions comprise. embedded silicon germanium (eSiGe) source/drain regions in the substrate.
9. A device comprising:
a substrate,
at least one gate formed on the substrate, the gate comprising a polycrystalline silicon layer having a thickness of 300 Å to 500 Å formed in a lower two thirds of each gate and an amorphized silicon layer formed in an upper one third of each gate; and
a source/drain region in the substrate on each side of each gate;
a first silicide formed in the amorphized silicon layer of each gate; and
a second silicide on each source/drain region, wherein the first silicide has a thickness greater than the second silicide.
10. The device according to claim 9, comprising two gates wherein a source/drain region on each side of the first gate comprises embedded silicon germanium (eSiGe) source/drain regions in the substrate and a source/drain region on each side of the second gate comprises ions implanted in the substrate.
11. The device according to claim 9, wherein the thickness of the first silicide is 20% to 30% greater than the thickness of the second silicide.
12. The device according to claim 9, further comprising halo/extension regions in the substrate on each side of each gate.
13. The device according to claim 9, further comprising spacers on both sides of each gate.
14. A device comprising:
a substrate,
an n-type and a p-type gate formed on the substrate, each gate comprising a polycrystalline silicon layer formed in a lower two thirds of the gate;
a shallow trench isolation (STI) region formed in the substrate between the n-type and the p-type gates; and
an embedded silicon germanium (eSiGe) source/drain region in the substrate on each side of the p-type gate;
an ion implanted source/drain region in the substrate on each side of the n-type gate;
a first silicide formed in an upper one third of each of the p-type and n-type gates; and
a second silicide on each eSiGe and each ion implanted source/drain region, wherein the first silicide has a thickness greater than the second silicide.
15. The device according to claim 14, wherein the upper one third of each of the p-type and n-type gates comprises amorphized silicon.
16. The device according to claim 14, wherein a thickness of the polycrsytalline silicon layer is 300 Å to 500 Å.
17. The device according to claim 14, wherein the thickness of the first silicide is 20% to 30% greater than the thickness of the second silicide.
18. The device according to claim 14, wherein the ion implanted source/drain regions comprise arsenic (As) or boron (B) ions implanted in the substrate.
19. The device according to claim 14, further comprising halo/extension regions in the substrate on each side of each of the p-type and n-type gates.
20. The device according to claim 14, further comprising spacers on both sides of each of the p-type and n-type gates.
US14/188,022 2011-07-26 2014-02-24 Partial poly amorphization for channeling prevention Abandoned US20140167110A1 (en)

Priority Applications (1)

Application Number Priority Date Filing Date Title
US14/188,022 US20140167110A1 (en) 2011-07-26 2014-02-24 Partial poly amorphization for channeling prevention

Applications Claiming Priority (2)

Application Number Priority Date Filing Date Title
US13/190,566 US8704229B2 (en) 2011-07-26 2011-07-26 Partial poly amorphization for channeling prevention
US14/188,022 US20140167110A1 (en) 2011-07-26 2014-02-24 Partial poly amorphization for channeling prevention

Related Parent Applications (1)

Application Number Title Priority Date Filing Date
US13/190,566 Division US8704229B2 (en) 2011-07-26 2011-07-26 Partial poly amorphization for channeling prevention

Publications (1)

Publication Number Publication Date
US20140167110A1 true US20140167110A1 (en) 2014-06-19

Family

ID=47596545

Family Applications (2)

Application Number Title Priority Date Filing Date
US13/190,566 Active 2031-12-02 US8704229B2 (en) 2011-07-26 2011-07-26 Partial poly amorphization for channeling prevention
US14/188,022 Abandoned US20140167110A1 (en) 2011-07-26 2014-02-24 Partial poly amorphization for channeling prevention

Family Applications Before (1)

Application Number Title Priority Date Filing Date
US13/190,566 Active 2031-12-02 US8704229B2 (en) 2011-07-26 2011-07-26 Partial poly amorphization for channeling prevention

Country Status (1)

Country Link
US (2) US8704229B2 (en)

Cited By (4)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20150118813A1 (en) * 2013-02-12 2015-04-30 Renesas Electronics Corporation Method of manufacturing a semiconductor device
CN105529304A (en) * 2014-09-30 2016-04-27 联华电子股份有限公司 Semiconductor device and manufacturing method thereof
US10090413B2 (en) 2015-10-26 2018-10-02 Samsung Electronics Co., Ltd. Semiconductor device and method of fabricating the same
US20230377992A1 (en) * 2018-10-22 2023-11-23 Taiwan Semiconductor Manufacturing Company, Ltd. Fusi gated device formation

Families Citing this family (5)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US9129842B2 (en) * 2014-01-17 2015-09-08 Taiwan Semiconductor Manufacturing Company, Ltd. Formation of silicide contacts in semiconductor devices
US9190516B2 (en) * 2014-02-21 2015-11-17 Globalfoundries Inc. Method for a uniform compressive strain layer and device thereof
US20170199698A1 (en) * 2016-01-08 2017-07-13 Lenovo Enterprise Solutions (Singapore) Pte. Ltd. Intra-storage device data tiering
US10734489B2 (en) * 2018-07-31 2020-08-04 Taiwan Semiconductor Manufacturing Co., Ltd. Method for forming semiconductor device structure with metal silicide layer
US12020937B2 (en) * 2022-03-23 2024-06-25 Globalfoundries U.S. Inc. Carbon implantation for thicker gate silicide

Citations (3)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US6657244B1 (en) * 2002-06-28 2003-12-02 International Business Machines Corporation Structure and method to reduce silicon substrate consumption and improve gate sheet resistance during silicide formation
US20100019324A1 (en) * 2006-12-22 2010-01-28 Hiroyuki Ohara Manufacturing method of semiconductor device and semiconductor device
US20100297818A1 (en) * 2006-11-20 2010-11-25 Jin-Ping Han Semiconductor Devices Having pFET with SiGe Gate Electrode and Embedded SiGe Source/Drain Regions and Methods of Making the Same

Family Cites Families (4)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US5168072A (en) * 1990-10-12 1992-12-01 Texas Instruments Incorporated Method of fabricating an high-performance insulated-gate field-effect transistor
US5930617A (en) * 1998-03-25 1999-07-27 Texas Instruments-Acer Incorporated Method of forming deep sub-micron CMOS transistors with self-aligned silicided contact and extended S/D junction
US6242785B1 (en) * 1999-01-26 2001-06-05 Advanced Micro Devices, Inc. Nitride based sidewall spaces for submicron MOSFETs
US7785970B2 (en) * 2007-08-20 2010-08-31 Texas Instruments Incorporated Method of forming source and drain regions utilizing dual capping layers and split thermal processes

Patent Citations (3)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US6657244B1 (en) * 2002-06-28 2003-12-02 International Business Machines Corporation Structure and method to reduce silicon substrate consumption and improve gate sheet resistance during silicide formation
US20100297818A1 (en) * 2006-11-20 2010-11-25 Jin-Ping Han Semiconductor Devices Having pFET with SiGe Gate Electrode and Embedded SiGe Source/Drain Regions and Methods of Making the Same
US20100019324A1 (en) * 2006-12-22 2010-01-28 Hiroyuki Ohara Manufacturing method of semiconductor device and semiconductor device

Cited By (10)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20150118813A1 (en) * 2013-02-12 2015-04-30 Renesas Electronics Corporation Method of manufacturing a semiconductor device
US9799667B2 (en) * 2013-02-12 2017-10-24 Renesas Electronics Corporation Method of manufacturing a semiconductor device
US10263005B2 (en) 2013-02-12 2019-04-16 Renesas Electronics Corporation Method of manufacturing a semiconductor device
CN105529304A (en) * 2014-09-30 2016-04-27 联华电子股份有限公司 Semiconductor device and manufacturing method thereof
US10090413B2 (en) 2015-10-26 2018-10-02 Samsung Electronics Co., Ltd. Semiconductor device and method of fabricating the same
US10411131B2 (en) 2015-10-26 2019-09-10 Samsung Electronics Co., Ltd. Semiconductor device and method of fabricating the same
US10784376B2 (en) 2015-10-26 2020-09-22 Samsung Electronics Co., Ltd. Semiconductor device and method of fabricating the same
USRE49963E1 (en) 2015-10-26 2024-05-07 Samsung Electronics Co., Ltd. Semiconductor device and method of fabricating the same
US20230377992A1 (en) * 2018-10-22 2023-11-23 Taiwan Semiconductor Manufacturing Company, Ltd. Fusi gated device formation
US12439679B2 (en) * 2018-10-22 2025-10-07 Taiwan Semiconductor Manufacturing Company, Ltd. FUSI gated device formation

Also Published As

Publication number Publication date
US20130026582A1 (en) 2013-01-31
US8704229B2 (en) 2014-04-22

Similar Documents

Publication Publication Date Title
US8704229B2 (en) Partial poly amorphization for channeling prevention
KR100713680B1 (en) Semiconductor device and fabricating method of the same
US7838887B2 (en) Source/drain carbon implant and RTA anneal, pre-SiGe deposition
US7993995B2 (en) Metal-gated MOSFET devices having scaled gate stack thickness including gettering species in a buried oxide
CN101359685B (en) Semiconductor device and manufacturing method
US7582934B2 (en) Isolation spacer for thin SOI devices
TW200939353A (en) Method for fabricating super-steep retrograde well MOSFET on SOI or bulk silicon substrate, and device fabricated in accordance with the method
US7009258B2 (en) Method of building a CMOS structure on thin SOI with source/drain electrodes formed by in situ doped selective amorphous silicon
US8753969B2 (en) Methods for fabricating MOS devices with stress memorization
US8420489B2 (en) High-performance semiconductor device and method of manufacturing the same
CN106024600A (en) Short Channel NFET Devices
US9231079B1 (en) Stress memorization techniques for transistor devices
TW202018777A (en) Method for fabricating semiconductor device
US7915128B2 (en) High voltage semiconductor devices
CN107492487B (en) Method for forming semiconductor device
KR101065046B1 (en) Semiconductor device and manufacturing method thereof
US10170315B2 (en) Semiconductor device having local buried oxide
CN104078427B (en) SRAM (Static Random Access Memory) and preparation method thereof
US20170186852A1 (en) Semiconductor device with improved narrow width effect and method of making thereof
KR100511098B1 (en) Method for improving inverse narrow width effect by using shallow trench isolation structure improvement
JP2004281693A (en) Semiconductor device and manufacturing method thereof
KR20090071945A (en) Manufacturing method of semiconductor device
JP2010109050A (en) Method of manufacturing semiconductor device
KR20040059781A (en) Method of manufacturing semiconductor device

Legal Events

Date Code Title Description
STCB Information on status: application discontinuation

Free format text: ABANDONED -- FAILURE TO RESPOND TO AN OFFICE ACTION

AS Assignment

Owner name: GLOBALFOUNDRIES U.S. INC., NEW YORK

Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:WILMINGTON TRUST, NATIONAL ASSOCIATION;REEL/FRAME:056987/0001

Effective date: 20201117