US20130252395A1 - Resistive random access memory and method of manufacturing the same - Google Patents

Resistive random access memory and method of manufacturing the same Download PDF

Info

Publication number
US20130252395A1
US20130252395A1 US13/892,881 US201313892881A US2013252395A1 US 20130252395 A1 US20130252395 A1 US 20130252395A1 US 201313892881 A US201313892881 A US 201313892881A US 2013252395 A1 US2013252395 A1 US 2013252395A1
Authority
US
United States
Prior art keywords
resistive layer
rram
voltage
transition metal
example embodiments
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Abandoned
Application number
US13/892,881
Inventor
Sun-Ae Seo
Young-soo Park
Ran-ju Jung
Myoung-Jae Lee
Dong-chul Kim
Seung-Eon Ahn
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
Individual
Original Assignee
Individual
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Individual filed Critical Individual
Priority to US13/892,881 priority Critical patent/US20130252395A1/en
Publication of US20130252395A1 publication Critical patent/US20130252395A1/en
Abandoned legal-status Critical Current

Links

Images

Classifications

    • H01L45/165
    • HELECTRICITY
    • H10SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
    • H10NELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
    • H10N70/00Solid-state devices without a potential-jump barrier or surface barrier, and specially adapted for rectifying, amplifying, oscillating or switching
    • H10N70/20Multistable switching devices, e.g. memristors
    • H10N70/24Multistable switching devices, e.g. memristors based on migration or redistribution of ionic species, e.g. anions, vacancies
    • H10N70/245Multistable switching devices, e.g. memristors based on migration or redistribution of ionic species, e.g. anions, vacancies the species being metal cations, e.g. programmable metallization cells
    • GPHYSICS
    • G11INFORMATION STORAGE
    • G11CSTATIC STORES
    • G11C13/00Digital stores characterised by the use of storage elements not covered by groups G11C11/00, G11C23/00, or G11C25/00
    • G11C13/0002Digital stores characterised by the use of storage elements not covered by groups G11C11/00, G11C23/00, or G11C25/00 using resistive RAM [RRAM] elements
    • G11C13/0004Digital stores characterised by the use of storage elements not covered by groups G11C11/00, G11C23/00, or G11C25/00 using resistive RAM [RRAM] elements comprising amorphous/crystalline phase transition cells
    • HELECTRICITY
    • H10SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
    • H10BELECTRONIC MEMORY DEVICES
    • H10B63/00Resistance change memory devices, e.g. resistive RAM [ReRAM] devices
    • H10B63/30Resistance change memory devices, e.g. resistive RAM [ReRAM] devices comprising selection components having three or more electrodes, e.g. transistors
    • HELECTRICITY
    • H10SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
    • H10NELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
    • H10N70/00Solid-state devices without a potential-jump barrier or surface barrier, and specially adapted for rectifying, amplifying, oscillating or switching
    • H10N70/011Manufacture or treatment of multistable switching devices
    • H10N70/021Formation of the switching material, e.g. layer deposition
    • H10N70/023Formation of the switching material, e.g. layer deposition by chemical vapor deposition, e.g. MOCVD, ALD
    • HELECTRICITY
    • H10SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
    • H10NELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
    • H10N70/00Solid-state devices without a potential-jump barrier or surface barrier, and specially adapted for rectifying, amplifying, oscillating or switching
    • H10N70/011Manufacture or treatment of multistable switching devices
    • H10N70/021Formation of the switching material, e.g. layer deposition
    • H10N70/026Formation of the switching material, e.g. layer deposition by physical vapor deposition, e.g. sputtering
    • HELECTRICITY
    • H10SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
    • H10NELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
    • H10N70/00Solid-state devices without a potential-jump barrier or surface barrier, and specially adapted for rectifying, amplifying, oscillating or switching
    • H10N70/011Manufacture or treatment of multistable switching devices
    • H10N70/041Modification of the switching material, e.g. post-treatment, doping
    • H10N70/043Modification of the switching material, e.g. post-treatment, doping by implantation
    • HELECTRICITY
    • H10SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
    • H10NELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
    • H10N70/00Solid-state devices without a potential-jump barrier or surface barrier, and specially adapted for rectifying, amplifying, oscillating or switching
    • H10N70/801Constructional details of multistable switching devices
    • H10N70/821Device geometry
    • H10N70/826Device geometry adapted for essentially vertical current flow, e.g. sandwich or pillar type devices
    • HELECTRICITY
    • H10SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
    • H10NELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
    • H10N70/00Solid-state devices without a potential-jump barrier or surface barrier, and specially adapted for rectifying, amplifying, oscillating or switching
    • H10N70/801Constructional details of multistable switching devices
    • H10N70/881Switching materials
    • H10N70/883Oxides or nitrides
    • H10N70/8833Binary metal oxides, e.g. TaOx

Definitions

  • Example embodiments relate to a resistive random access memory (RRAM) and a method of manufacturing the RRAM.
  • RRAM resistive random access memory
  • a semiconductor memory array structure may include a plurality of interconnected memory cells.
  • a unit memory cell of a dynamic random access memory (DRAM) may include a switch and a capacitor.
  • DRAM dynamic random access memory
  • a DRAM may have higher integration and faster operating speeds. However, when the power is turned off, all of the stored data may be erased from the DRAM.
  • a flash memory may be representative of a non-volatile memory capable of preserving stored data when the power is turned off (unlike a volatile memory) but may have lower integration and slower operating speeds than a DRAM.
  • Examples of a non-volatile memory may include a magnetic RAM (MRAM), a ferroelectric RAM (FRAM), and a phase-change RAM (PRAM).
  • MRAM magnetic RAM
  • FRAM ferroelectric RAM
  • PRAM phase-change RAM
  • a MRAM may store data using a change in the polarization direction of a tunnel junction.
  • a FRAM may store data using the polarization characteristic of a ferroelectric.
  • the MRAM and the FRAM may have higher integrations, faster operating speeds, and improved data retention characteristics and may be driven at a lower power.
  • a PRAM may store data using a change in a resistance value depending on the phase change of a specific material and may include a resistor and a switch (transistor).
  • etching may be more difficult and may require a longer period of time.
  • productivity may be lowered, and the unit cost of products may be increased. Consequently, market competitiveness may be decreased.
  • a resistive RAM may store data using the variable resistance characteristic (e.g., a resistance value varying with voltage) of a transition metal oxide.
  • FIG. 1A is a cross-sectional view of a conventional RRAM using a resistive transformation material.
  • the conventional memory device may include a resistive layer 12 and an upper electrode 13 sequentially formed on a lower electrode 11 .
  • the resistive layer 12 may be formed of a transition metal oxide
  • the lower and upper electrodes 11 and 13 may be formed of a conductive material, e.g., a metal or a metal oxide.
  • FIG. 1B is a graph illustrating a relationship between a voltage applied through the lower and upper electrodes 11 and 13 and a current flowing in the resistive layer 12 of the conventional RRAM of FIG. 1A .
  • the voltage may be gradually increased from 0 V to measure variations in the current flowing in the resistive layer 12 .
  • the current flowing in the resistive layer 12 may be gradually increased at an applied voltage between about 0 V and about 1 V.
  • the current may decrease with an increase in resistance at a voltage of about 1 V and may increase again with a further increase in voltage.
  • a higher resistance state may refer to a reset state, and a lower resistance state may refer to a set state.
  • Variations in the intensity of a voltage at which the set state is changed into the reset state may be relatively large. Also, the set voltage SV at which the reset state is changed into the set state may have a relatively large variation.
  • FIGS. 2A through 2C illustrate a current path formed in the resistive layer 12 because of a voltage applied through the lower and upper electrodes 11 and 13 of the conventional RRAM.
  • FIG. 2A when a voltage is applied through the lower and upper electrodes 11 and 13 , a current may flow in the resistive layer 12 . Poles formed on a flat board of FIG. 2A may denote the current path.
  • FIG. 2B a current path may not be formed in an off state where voltage is not applied.
  • FIG. 2C when a voltage is applied through the lower and upper electrodes 11 and 13 , a current may flow in the resistive layer 12 .
  • the current path of FIG. 2A may be different from the current path of FIG. 2C .
  • a current path formed in the resistive layer 12 may vary with the application of voltage. Accordingly, voltage and resistance variations, as shown in FIG. 1B , may occur.
  • the conventional RRAM may have larger voltage and resistance variations. Consequently, the set and reset voltages of the conventional RRAM may be relatively unstable, thus lowering reliability.
  • Example embodiments provide a resistive random access memory (RRAM) having a structure capable of stabilizing a reset current and a set voltage using a resistance varying material and a method of manufacturing the RRAM.
  • the RRAM may include a resistive layer having a metal dopant so as to form a filament as a current path in the resistive layer, thus stabilizing voltage and resistance variations.
  • a RRAM may include a lower electrode; a resistive layer on the lower electrode, wherein the resistive layer may include a transition metal dopant; and/or an upper electrode on the resistive layer.
  • the lower and upper electrodes may be formed of a metal or a metal oxide, wherein the metal may include at least one element selected from the group consisting of Al, Hf, Zr, Zn, W, Co, Au, Pt, Ru, Ir, and Ti.
  • the resistive layer may be formed of a transition metal oxide, wherein the transition metal oxide may include at least one compound selected from the group consisting of NiO, TiO 2 , HfO, ZrO, ZnO, WO 3 , CoO, CuO, or Nb 2 O 5 .
  • the transition metal dopant may include at least one element selected from the group consisting of Ni, Ti, Hf, Zr, Zn, Cu, W, Co, and Nb.
  • the resistive layer may be formed of NiO and the transition metal dopant may be Ni. Accordingly, the transition metal dopant may be concentrated in a grain boundary in the resistive layer so as to form a filament that may function as a current path.
  • a method of manufacturing a RRAM may include forming a lower electrode; forming a resistive layer on the lower electrode; doping the resistive layer with a transition metal using an implantation process; and/or forming an upper electrode on the resistive layer.
  • the oxygen partial pressure may be adjusted during the formation of the resistive layer.
  • the resistive layer may be formed of NiO at an oxygen partial pressure of about 25% or more, and the transition metal dopant may be Ni.
  • FIG. 1A is a cross-sectional view of a conventional resistive random access memory (RRAM) having a resistance transformation material;
  • RRAM resistive random access memory
  • FIG. 1B is a graph illustrating variations of a current with respect to a voltage applied to the conventional RRAM of FIG. 1A ;
  • FIGS. 2A through 2C illustrate a current path formed in a resistive layer of the conventional RRAM of FIG. 1A upon application of a voltage
  • FIG. 3A is a cross-sectional view of a RRAM according to example embodiments.
  • FIG. 3B is a cross-sectional view of the RRAM of FIG. 3A formed on a transistor structure
  • FIGS. 4A through 4C are cross-sectional views illustrating a method of manufacturing an RRAM according to example embodiments
  • FIG. 5 illustrates a metal diffusion path formed in a resistive layer during an implantation process of a method of manufacturing an RRAM according to example embodiments
  • FIG. 6 is a graph illustrating a resistance characteristic with respect to variations of the oxygen partial pressure of Ni oxide
  • FIGS. 7A and 7B are graphs comparing the resistance variation of a conventional RRAM with the resistance variation of a RRAM according to example embodiments.
  • FIG. 8 is a graph illustrating a simplified electrical characteristic of an RRAM having a resistance varying material according to example embodiments.
  • RRAM resistive random access memory
  • FIG. 1 A resistive random access memory (RRAM) and a method of manufacturing the RRAM according to example embodiments will now be described with reference to the attached drawings.
  • the thicknesses of layers and regions may have been exaggerated for clarity.
  • first, second, third, etc. may be used herein to describe various elements, components, regions, layers and/or sections, these elements, components, regions, layers and/or sections should not be limited by these terms. These terms are only used to distinguish one element, component, region, layer or section from another region, layer or section. Thus, a first element, component, region, layer or section discussed below could be termed a second element, component, region, layer or section without departing from the teachings of example embodiments.
  • spatially relative terms e.g., “beneath,” “below,” “lower,” “above,” “upper” and the like, may be used herein for ease of description to describe one element or feature's relationship to another element(s) or feature(s) as illustrated in the figures. It will be understood that the spatially relative terms are intended to encompass different orientations of the device in use or operation in addition to the orientation depicted in the figures. For example, if the device in the figures is turned over, elements described as “below” or “beneath” other elements or features would then be oriented “above” the other elements or features. Thus, the exemplary term “below” may encompass both an orientation of above and below. The device may be otherwise oriented (rotated 90 degrees or at other orientations) and the spatially relative descriptors used herein interpreted accordingly.
  • Example embodiments are described herein with reference to cross-sectional illustrations that are schematic illustrations of idealized embodiments (and intermediate structures) of example embodiments. As such, variations from the shapes of the illustrations as a result, for example, of manufacturing techniques and/or tolerances, are to be expected. Thus, example embodiments should not be construed as limited to the shapes of regions illustrated herein but are to include deviations in shapes that result, for example, from manufacturing. For example, an implanted region illustrated as a rectangle will, typically, have rounded or curved features and/or a gradient of implant concentration at its edges rather than a binary change from implanted to non-implanted region.
  • a buried region formed by implantation may result in some implantation in the region between the buried region and the surface through which the implantation takes place.
  • the regions illustrated in the figures are schematic in nature and their shapes are not intended to illustrate the actual shape of a region of a device and are not intended to limit the scope of example embodiments.
  • FIG. 3A is a cross-sectional view of a RRAM according to example embodiments.
  • a resistive layer 22 having a dopant may be formed on a lower electrode 21
  • an upper electrode 23 may be formed on the resistive layer 22 .
  • Materials for forming the lower and upper electrodes 21 and 23 and the resistive layer 22 will now be described.
  • the lower and upper electrodes 21 and 23 may be formed of a suitable electrode material used in semiconductor devices, e.g., Al, Hf, Zr, Zn, W, Co, Au, Pt, Ru, Ir, Ti, and/or a conductive metal oxide.
  • the resistive layer 22 may be formed of a suitable material for an RRAM, e.g., transition metal oxide.
  • the resistive layer 22 may be formed of NiO, TiO 2 , HfO, ZrO, ZnO, WO 3 , CoO, CuO, Nb 2 O 5 , or a combination thereof.
  • the resistive layer 22 may include a transition metal oxide and a dopant which may be implanted using an implantation process.
  • the dopant implanted into the resistive layer 22 may be a metallic material, e.g., Ni, Ti, Hf, Zr, Zn, Cu, W, Co, and/or Nb.
  • the RRAM may be driven in a 1S (Switch)-1R (Resistance) pattern connected to a switch structure, e.g., a transistor or a diode.
  • FIG. 3B is a cross-sectional view of a 1T (Transistor)-1R (Resistance) structure in which the RRAM of FIG. 3A is connected to a transistor.
  • a gate structure may be formed on a substrate 201 so as to contact the first and second dopant areas 202 and 203 .
  • the gate structure may include a gate insulating layer 204 and a gate electrode layer 205 .
  • An interlayer insulating layer 206 may be formed on the substrate 201 and the gate structure, and a contact plug 207 may be formed to penetrate the interlayer insulating layer 206 on the first or second dopant area 202 or 203 .
  • the RRAM of FIG. 3A may be formed on the contact plug 207 .
  • the RRAM of FIG. 3A may be connected to a diode including p-type and n-type semiconductor layers instead of a transistor.
  • a lower electrode 21 may be formed on a lower structure (not shown), e.g., a substrate.
  • the lower electrode 21 may be formed of a conductive material, e.g., metal or metal oxide.
  • the lower electrode 21 may be formed of Al, Hf, Zr, Zn, W, Co, Au, Pt, Ru, Ir, and/or Ti.
  • a resistive layer 22 may be formed on the lower electrode 21 .
  • the resistive layer 22 may be formed of transition metal oxide, e.g., NiO, TiO 2 , HfO, ZrO, ZnO, WO 3 , CoO, CuO, and/or Nb 2 O 5 .
  • a dopant 20 may be implanted into the resistive layer 22 using an implantation process.
  • the dopant 20 may be metal, e.g., transition metal.
  • the dopant 20 may include Ni, Ti, Hf, Zr, Zn, Cu, W, Co, and/or Nb.
  • the dopant 20 may diffuse into an empty area, e.g., a grain boundary of a material constituting the resistive layer or a defective area.
  • the diffused dopant 20 may form a filament so as to operate as a current path 24 (e.g., a current transfer path) in the resistive layer 22 , as shown in FIG. 5 .
  • a transition metal oxide may exhibit the characteristics shown in FIG. 6 .
  • Atmospheric gas and oxygen may be used to form the resistive layer 22 .
  • the partial pressure of oxygen is relatively low (area A)
  • the transition metal oxide may have a metallic characteristic similar to Ni.
  • area B the resistance of the transition metal oxide may also increase.
  • area C the resistance of the transition metal oxide may decrease.
  • the transition metal oxide may also have a threshold switching characteristic. For example, the switching characteristic may disappear when the oxygen partial pressure is about 25%.
  • the oxygen partial pressure may be adjusted to be greater than that of area C, and Ni may be implanted into the resistive layer 22 formed of Ni oxide using an implantation process. Consequently, interstitially implanting a Ni dopant into the Ni oxide may be more difficult because of its dense structure. Thus, the Ni dopant may shift into an empty position (e.g., a grain boundary) so as to form a filament which may operate as a current path.
  • an empty position e.g., a grain boundary
  • an upper electrode 23 may be formed on the resistive layer 22 .
  • the upper electrode 23 may be formed of the same material as the lower electrode 21 (e.g., metal or conductive metal oxide).
  • the upper electrode 23 may be formed of Al, Hf, Zr, Zn, W, Co, Au, Pt, Ru, Ir, and/or Ti.
  • a forming process may be performed to apply a higher voltage than an operating voltage to the conventional RRAM.
  • impact may be applied to the conventional RRAM, and the operating voltage may be increased.
  • the RRAM according to example embodiments may operate without requiring a forming process.
  • FIGS. 7A and 7B are graphs illustrating variations in the resistance value of a resistive layer according to a conventional RRAM compared with variations in the resistance value of a resistive layer of an RRAM according to example embodiments. Variations in resistance may be measured by the application of a current through the upper and lower electrodes. The horizontal axis may denote the number of times the resistance of the resistive layer is measured, and the vertical axis may denote the resistance value.
  • FIG. 7A is a graph illustrating variations in the resistance value of a conventional RRAM
  • FIG. 7B is a graph illustrating variations in the resistance value of a RRAM according to example embodiments. Referring to FIG. 7A , the resistance value may have relatively large variations in the on and off states. Referring to FIG. 7B , the resistance value may be relatively constant in the on and off states. Thus, resistance variation may be relatively low in a RRAM according to example embodiments.
  • FIG. 8 is a graph illustrating a simplified operation characteristic of a RRAM according to example embodiments.
  • the horizontal axis may denote an applied voltage
  • the vertical axis may denote variations of a current with respect to the applied voltage.
  • Applying a voltage greater than the voltage V 1 may affect the electrical characteristics (e.g., current levels) of the RRAM when a voltage smaller than the voltage V 1 is subsequently applied.
  • This electrical characteristic will now be described in further detail.
  • the intensity of the voltage applied in the range greater than the voltage V 1 e.g., between the voltages V 1 and V 2 or greater than the voltage V 2 ) may affect the electrical characteristic of the RRAM.
  • a transition metal oxide may be used in a RRAM to provide a multilayer film having a resistance gradient for a non-volatile memory device.
  • the state of the RRAM supplied with the voltage between the voltages V 1 and V 2 is designated as “0,” then the state of the RRAM supplied with the voltage greater than the voltage V 2 may be designated as “1” to record data.
  • a voltage smaller than the voltage V 1 may be applied to the RRAM to measure the drain current I d so as to check whether stored data is in a state of “0” or “1.”
  • the states “1” and “0” may be selectively designated.
  • a set voltage V 2 , a reset voltage V 1 , and a resistance may be constant according to the number of operations of an RRAM having an implant. Thus, the RRAM may have a more stable characteristic.
  • the current path of the RRAM may be maintained relatively uniformly.
  • variations in the resistance of a resistive layer may be reduced. Consequently, the RRAM may have a more stable characteristic.
  • the RRAM may be manufactured without a forming process.
  • the impact applied to the RRAM may be relieved, and the operating voltage may be lowered.
  • information may be stored and reproduced using a simpler method. Accordingly, the RRAM may have a faster operation.

Abstract

Example embodiments relate to a resistive random access memory (RRAM) and a method of manufacturing the RRAM. A RRAM according to example embodiments may include a lower electrode, which may be formed on a lower structure (e.g., substrate). A resistive layer may be formed on the lower electrode, wherein the resistive layer may include a transition metal dopant. An upper electrode may be formed on the resistive layer. Accordingly, the transition metal dopant may form a filament in the resistive layer that operates as a current path.

Description

    PRIORITY STATEMENT
  • This non-provisional application is a Divisional under 35 U.S.C. 121 of U.S. application Ser. No. 11/987,150, filed Nov. 28, 2007, which claims priority under 35 U.S.C. §119 to Korean Patent Application No. 10-2006-0118560, filed on Nov. 28, 2006, in the Korean Intellectual Property Office (KIPO), the entire contents of each of which are incorporated herein by reference.
  • BACKGROUND
  • 1. Technical Field
  • Example embodiments relate to a resistive random access memory (RRAM) and a method of manufacturing the RRAM.
  • 2. Description of the Related Art
  • A semiconductor memory array structure may include a plurality of interconnected memory cells. For example, a unit memory cell of a dynamic random access memory (DRAM) may include a switch and a capacitor. A DRAM may have higher integration and faster operating speeds. However, when the power is turned off, all of the stored data may be erased from the DRAM.
  • On the other hand, a flash memory may be representative of a non-volatile memory capable of preserving stored data when the power is turned off (unlike a volatile memory) but may have lower integration and slower operating speeds than a DRAM. Examples of a non-volatile memory may include a magnetic RAM (MRAM), a ferroelectric RAM (FRAM), and a phase-change RAM (PRAM). A MRAM may store data using a change in the polarization direction of a tunnel junction. A FRAM may store data using the polarization characteristic of a ferroelectric. The MRAM and the FRAM may have higher integrations, faster operating speeds, and improved data retention characteristics and may be driven at a lower power. A PRAM may store data using a change in a resistance value depending on the phase change of a specific material and may include a resistor and a switch (transistor). However, where a conventional DRAM process is used to manufacture the PRAM, etching may be more difficult and may require a longer period of time. Thus, productivity may be lowered, and the unit cost of products may be increased. Consequently, market competitiveness may be decreased.
  • A resistive RAM (RRAM) may store data using the variable resistance characteristic (e.g., a resistance value varying with voltage) of a transition metal oxide. FIG. 1A is a cross-sectional view of a conventional RRAM using a resistive transformation material. Referring to FIG. 1A, the conventional memory device may include a resistive layer 12 and an upper electrode 13 sequentially formed on a lower electrode 11. The resistive layer 12 may be formed of a transition metal oxide, and the lower and upper electrodes 11 and 13 may be formed of a conductive material, e.g., a metal or a metal oxide.
  • FIG. 1B is a graph illustrating a relationship between a voltage applied through the lower and upper electrodes 11 and 13 and a current flowing in the resistive layer 12 of the conventional RRAM of FIG. 1A. The voltage may be gradually increased from 0 V to measure variations in the current flowing in the resistive layer 12. The current flowing in the resistive layer 12 may be gradually increased at an applied voltage between about 0 V and about 1 V. The current may decrease with an increase in resistance at a voltage of about 1 V and may increase again with a further increase in voltage. A higher resistance state may refer to a reset state, and a lower resistance state may refer to a set state. Variations in the intensity of a voltage at which the set state is changed into the reset state (e.g., a reset voltage RV) and variations in the intensity of a set resistance SR may be relatively large. Also, the set voltage SV at which the reset state is changed into the set state may have a relatively large variation.
  • FIGS. 2A through 2C illustrate a current path formed in the resistive layer 12 because of a voltage applied through the lower and upper electrodes 11 and 13 of the conventional RRAM. Referring to FIG. 2A, when a voltage is applied through the lower and upper electrodes 11 and 13, a current may flow in the resistive layer 12. Poles formed on a flat board of FIG. 2A may denote the current path. Referring to FIG. 2B, a current path may not be formed in an off state where voltage is not applied. Referring to FIG. 2C, when a voltage is applied through the lower and upper electrodes 11 and 13, a current may flow in the resistive layer 12. The current path of FIG. 2A may be different from the current path of FIG. 2C. For example, while the current may flow in a circular area of FIG. 2A, the current path does not appear to flow in a circular area of FIG. 2C. Thus, a current path formed in the resistive layer 12 may vary with the application of voltage. Accordingly, voltage and resistance variations, as shown in FIG. 1B, may occur.
  • Because the current path in the resistive layer 12 may not be uniform with the driving of the conventional RRAM (and thus the resistance level may be relatively unstable), the conventional RRAM may have larger voltage and resistance variations. Consequently, the set and reset voltages of the conventional RRAM may be relatively unstable, thus lowering reliability.
  • SUMMARY
  • Example embodiments provide a resistive random access memory (RRAM) having a structure capable of stabilizing a reset current and a set voltage using a resistance varying material and a method of manufacturing the RRAM. The RRAM may include a resistive layer having a metal dopant so as to form a filament as a current path in the resistive layer, thus stabilizing voltage and resistance variations.
  • A RRAM according to example embodiments may include a lower electrode; a resistive layer on the lower electrode, wherein the resistive layer may include a transition metal dopant; and/or an upper electrode on the resistive layer. The lower and upper electrodes may be formed of a metal or a metal oxide, wherein the metal may include at least one element selected from the group consisting of Al, Hf, Zr, Zn, W, Co, Au, Pt, Ru, Ir, and Ti. The resistive layer may be formed of a transition metal oxide, wherein the transition metal oxide may include at least one compound selected from the group consisting of NiO, TiO2, HfO, ZrO, ZnO, WO3, CoO, CuO, or Nb2O5. The transition metal dopant may include at least one element selected from the group consisting of Ni, Ti, Hf, Zr, Zn, Cu, W, Co, and Nb. For example, the resistive layer may be formed of NiO and the transition metal dopant may be Ni. Accordingly, the transition metal dopant may be concentrated in a grain boundary in the resistive layer so as to form a filament that may function as a current path.
  • A method of manufacturing a RRAM according to example embodiments may include forming a lower electrode; forming a resistive layer on the lower electrode; doping the resistive layer with a transition metal using an implantation process; and/or forming an upper electrode on the resistive layer. The oxygen partial pressure may be adjusted during the formation of the resistive layer. For example, the resistive layer may be formed of NiO at an oxygen partial pressure of about 25% or more, and the transition metal dopant may be Ni.
  • BRIEF DESCRIPTION OF THE DRAWINGS
  • The features and advantages of example embodiments may become more apparent upon consideration of the attached drawings, in which:
  • FIG. 1A is a cross-sectional view of a conventional resistive random access memory (RRAM) having a resistance transformation material;
  • FIG. 1B is a graph illustrating variations of a current with respect to a voltage applied to the conventional RRAM of FIG. 1A;
  • FIGS. 2A through 2C illustrate a current path formed in a resistive layer of the conventional RRAM of FIG. 1A upon application of a voltage;
  • FIG. 3A is a cross-sectional view of a RRAM according to example embodiments;
  • FIG. 3B is a cross-sectional view of the RRAM of FIG. 3A formed on a transistor structure;
  • FIGS. 4A through 4C are cross-sectional views illustrating a method of manufacturing an RRAM according to example embodiments;
  • FIG. 5 illustrates a metal diffusion path formed in a resistive layer during an implantation process of a method of manufacturing an RRAM according to example embodiments;
  • FIG. 6 is a graph illustrating a resistance characteristic with respect to variations of the oxygen partial pressure of Ni oxide;
  • FIGS. 7A and 7B are graphs comparing the resistance variation of a conventional RRAM with the resistance variation of a RRAM according to example embodiments; and
  • FIG. 8 is a graph illustrating a simplified electrical characteristic of an RRAM having a resistance varying material according to example embodiments.
  • DETAILED DESCRIPTION OF EXAMPLE EMBODIMENTS
  • A resistive random access memory (RRAM) and a method of manufacturing the RRAM according to example embodiments will now be described with reference to the attached drawings. In the drawings, the thicknesses of layers and regions may have been exaggerated for clarity.
  • It will be understood that when an element or layer is referred to as being “on”, “connected to”, “coupled to”, or “covering” another element or layer, it may be directly on, connected to, coupled to, or covering the other element or layer or intervening elements or layers may be present. In contrast, when an element is referred to as being “directly on,” “directly connected to” or “directly coupled to” another element or layer, there are no intervening elements or layers present. Like numbers refer to like elements throughout. As used herein, the term “and/or” includes any and all combinations of one or more of the associated listed items.
  • It will be understood that, although the terms first, second, third, etc. may be used herein to describe various elements, components, regions, layers and/or sections, these elements, components, regions, layers and/or sections should not be limited by these terms. These terms are only used to distinguish one element, component, region, layer or section from another region, layer or section. Thus, a first element, component, region, layer or section discussed below could be termed a second element, component, region, layer or section without departing from the teachings of example embodiments.
  • Spatially relative terms, e.g., “beneath,” “below,” “lower,” “above,” “upper” and the like, may be used herein for ease of description to describe one element or feature's relationship to another element(s) or feature(s) as illustrated in the figures. It will be understood that the spatially relative terms are intended to encompass different orientations of the device in use or operation in addition to the orientation depicted in the figures. For example, if the device in the figures is turned over, elements described as “below” or “beneath” other elements or features would then be oriented “above” the other elements or features. Thus, the exemplary term “below” may encompass both an orientation of above and below. The device may be otherwise oriented (rotated 90 degrees or at other orientations) and the spatially relative descriptors used herein interpreted accordingly.
  • The terminology used herein is for the purpose of describing various embodiments only and is not intended to be limiting of example embodiments. As used herein, the singular forms “a,” “an” and “the” are intended to include the plural forms as well, unless the context clearly indicates otherwise. It will be further understood that the terms “comprises” and/or “comprising,” when used in this specification, specify the presence of stated features, integers, steps, operations, elements, and/or components, but do not preclude the presence or addition of one or more other features, integers, steps, operations, elements, components, and/or groups thereof.
  • Example embodiments are described herein with reference to cross-sectional illustrations that are schematic illustrations of idealized embodiments (and intermediate structures) of example embodiments. As such, variations from the shapes of the illustrations as a result, for example, of manufacturing techniques and/or tolerances, are to be expected. Thus, example embodiments should not be construed as limited to the shapes of regions illustrated herein but are to include deviations in shapes that result, for example, from manufacturing. For example, an implanted region illustrated as a rectangle will, typically, have rounded or curved features and/or a gradient of implant concentration at its edges rather than a binary change from implanted to non-implanted region. Likewise, a buried region formed by implantation may result in some implantation in the region between the buried region and the surface through which the implantation takes place. Thus, the regions illustrated in the figures are schematic in nature and their shapes are not intended to illustrate the actual shape of a region of a device and are not intended to limit the scope of example embodiments.
  • Unless otherwise defined, all terms (including technical and scientific terms) used herein have the same meaning as commonly understood by one of ordinary skill in the art to which example embodiments belong. It will be further understood that terms, including those defined in commonly used dictionaries, should be interpreted as having a meaning that is consistent with their meaning in the context of the relevant art and will not be interpreted in an idealized or overly formal sense unless expressly so defined herein.
  • FIG. 3A is a cross-sectional view of a RRAM according to example embodiments. Referring to FIG. 3A, a resistive layer 22 having a dopant may be formed on a lower electrode 21, and an upper electrode 23 may be formed on the resistive layer 22. Materials for forming the lower and upper electrodes 21 and 23 and the resistive layer 22 will now be described. The lower and upper electrodes 21 and 23 may be formed of a suitable electrode material used in semiconductor devices, e.g., Al, Hf, Zr, Zn, W, Co, Au, Pt, Ru, Ir, Ti, and/or a conductive metal oxide. The resistive layer 22 may be formed of a suitable material for an RRAM, e.g., transition metal oxide. For example, the resistive layer 22 may be formed of NiO, TiO2, HfO, ZrO, ZnO, WO3, CoO, CuO, Nb2O5, or a combination thereof. The resistive layer 22 may include a transition metal oxide and a dopant which may be implanted using an implantation process. The dopant implanted into the resistive layer 22 may be a metallic material, e.g., Ni, Ti, Hf, Zr, Zn, Cu, W, Co, and/or Nb.
  • The RRAM may be driven in a 1S (Switch)-1R (Resistance) pattern connected to a switch structure, e.g., a transistor or a diode. FIG. 3B is a cross-sectional view of a 1T (Transistor)-1R (Resistance) structure in which the RRAM of FIG. 3A is connected to a transistor. Referring to FIG. 3B, a gate structure may be formed on a substrate 201 so as to contact the first and second dopant areas 202 and 203. The gate structure may include a gate insulating layer 204 and a gate electrode layer 205. An interlayer insulating layer 206 may be formed on the substrate 201 and the gate structure, and a contact plug 207 may be formed to penetrate the interlayer insulating layer 206 on the first or second dopant area 202 or 203. The RRAM of FIG. 3A may be formed on the contact plug 207. Alternatively, as mentioned above, the RRAM of FIG. 3A may be connected to a diode including p-type and n-type semiconductor layers instead of a transistor.
  • A method of manufacturing a RRAM according to example embodiments will now be described. The RRAM may be formed using sputtering, atomic layer deposition (ALD), or chemical vapor deposition. Referring to FIG. 4A, a lower electrode 21 may be formed on a lower structure (not shown), e.g., a substrate. The lower electrode 21 may be formed of a conductive material, e.g., metal or metal oxide. For example, the lower electrode 21 may be formed of Al, Hf, Zr, Zn, W, Co, Au, Pt, Ru, Ir, and/or Ti. A resistive layer 22 may be formed on the lower electrode 21. The resistive layer 22 may be formed of transition metal oxide, e.g., NiO, TiO2, HfO, ZrO, ZnO, WO3, CoO, CuO, and/or Nb2O5.
  • Referring to FIG. 4B, a dopant 20 may be implanted into the resistive layer 22 using an implantation process. The dopant 20 may be metal, e.g., transition metal. For example, the dopant 20 may include Ni, Ti, Hf, Zr, Zn, Cu, W, Co, and/or Nb. When the dopant 20 is implanted into the resistive layer 22, the dopant 20 may diffuse into an empty area, e.g., a grain boundary of a material constituting the resistive layer or a defective area. The diffused dopant 20 may form a filament so as to operate as a current path 24 (e.g., a current transfer path) in the resistive layer 22, as shown in FIG. 5.
  • Example embodiments having a resistive layer 22 formed of NiO will now be described. When the oxygen partial pressure of a process chamber is adjusted, a transition metal oxide may exhibit the characteristics shown in FIG. 6. Atmospheric gas and oxygen may be used to form the resistive layer 22. When the partial pressure of oxygen is relatively low (area A), the transition metal oxide may have a metallic characteristic similar to Ni. When the partial pressure of oxygen is increased (area B), the resistance of the transition metal oxide may also increase. Thus, the transition metal oxide may have a memory switching characteristic. Additionally, when the partial pressure of oxygen is further increased (area C), the resistance of the transition metal oxide may decrease. Thus, the transition metal oxide may also have a threshold switching characteristic. For example, the switching characteristic may disappear when the oxygen partial pressure is about 25%. When the resistive layer 22 is formed of Ni oxide, the oxygen partial pressure may be adjusted to be greater than that of area C, and Ni may be implanted into the resistive layer 22 formed of Ni oxide using an implantation process. Consequently, interstitially implanting a Ni dopant into the Ni oxide may be more difficult because of its dense structure. Thus, the Ni dopant may shift into an empty position (e.g., a grain boundary) so as to form a filament which may operate as a current path.
  • Referring to FIG. 4C, an upper electrode 23 may be formed on the resistive layer 22. The upper electrode 23 may be formed of the same material as the lower electrode 21 (e.g., metal or conductive metal oxide). For example, the upper electrode 23 may be formed of Al, Hf, Zr, Zn, W, Co, Au, Pt, Ru, Ir, and/or Ti. After manufacturing a conventional RRAM, a forming process may be performed to apply a higher voltage than an operating voltage to the conventional RRAM. Thus, impact may be applied to the conventional RRAM, and the operating voltage may be increased. In contrast, the RRAM according to example embodiments may operate without requiring a forming process.
  • FIGS. 7A and 7B are graphs illustrating variations in the resistance value of a resistive layer according to a conventional RRAM compared with variations in the resistance value of a resistive layer of an RRAM according to example embodiments. Variations in resistance may be measured by the application of a current through the upper and lower electrodes. The horizontal axis may denote the number of times the resistance of the resistive layer is measured, and the vertical axis may denote the resistance value. FIG. 7A is a graph illustrating variations in the resistance value of a conventional RRAM, and FIG. 7B is a graph illustrating variations in the resistance value of a RRAM according to example embodiments. Referring to FIG. 7A, the resistance value may have relatively large variations in the on and off states. Referring to FIG. 7B, the resistance value may be relatively constant in the on and off states. Thus, resistance variation may be relatively low in a RRAM according to example embodiments.
  • FIG. 8 is a graph illustrating a simplified operation characteristic of a RRAM according to example embodiments. The horizontal axis may denote an applied voltage, and the vertical axis may denote variations of a current with respect to the applied voltage. When a voltage applied through the lower and upper electrodes is increased from 0 V, the current may also be increased in proportion to the voltage, as shown by G1. However, when a voltage greater than a voltage V1 is applied, the resistance of the resistive layer may increase, thus decreasing the current. When a voltage between voltages V1 and V2 is applied, the current flowing in the resistive layer may vary as shown by G2. When a voltage greater the voltage V2 (V2 >V1) is applied, the resistance may decrease. Thus, the current may increase as shown by G1.
  • Applying a voltage greater than the voltage V1 may affect the electrical characteristics (e.g., current levels) of the RRAM when a voltage smaller than the voltage V1 is subsequently applied. This electrical characteristic will now be described in further detail. For example, when a voltage between the voltages V1 and V2 is applied to the RRAM followed by a voltage smaller than the voltage V1, the resulting current may be as shown by G2. On the other hand, when a voltage V3 (which is greater than the voltage V2) is applied to the RRAM followed by a voltage smaller than the voltage V1, the resulting current may be as shown by G1. Thus, the intensity of the voltage applied in the range greater than the voltage V1 (e.g., between the voltages V1 and V2 or greater than the voltage V2) may affect the electrical characteristic of the RRAM.
  • Accordingly, a transition metal oxide may be used in a RRAM to provide a multilayer film having a resistance gradient for a non-volatile memory device. For example, if the state of the RRAM supplied with the voltage between the voltages V1 and V2 is designated as “0,” then the state of the RRAM supplied with the voltage greater than the voltage V2 may be designated as “1” to record data. When data is to be reproduced, a voltage smaller than the voltage V1 may be applied to the RRAM to measure the drain current Id so as to check whether stored data is in a state of “0” or “1.” The states “1” and “0” may be selectively designated. A set voltage V2, a reset voltage V1, and a resistance may be constant according to the number of operations of an RRAM having an implant. Thus, the RRAM may have a more stable characteristic.
  • As described above, in a RRAM according to example embodiments and a method of manufacturing the same, the current path of the RRAM may be maintained relatively uniformly. Thus, variations in the resistance of a resistive layer may be reduced. Consequently, the RRAM may have a more stable characteristic. Also, the RRAM may be manufactured without a forming process. Thus, the impact applied to the RRAM may be relieved, and the operating voltage may be lowered. Additionally, information may be stored and reproduced using a simpler method. Accordingly, the RRAM may have a faster operation.
  • While example embodiments have been disclosed herein, it should be understood that other variations may be possible. Such variations are not to be regarded as a departure from the spirit and scope of example embodiments of the present disclosure, and all such modifications as would be obvious to one skilled in the art are intended to be included within the scope of the following claims.

Claims (10)

What is claimed is:
1. A method of manufacturing a resistive random access memory, comprising:
forming a lower electrode;
forming a resistive layer on the lower electrode;
doping the resistive layer with a transition metal using an implantation process; and
forming an upper electrode on the resistive layer.
2. The method of claim 1, wherein the lower electrode is formed of a metal or a metal oxide.
3. The method of claim 2, wherein the metal includes at least one element selected from the group consisting of Al, Hf, Zr, Zn, W, Co, Au, Pt, Ru, Ir, and Ti.
4. The method of claim 1, wherein the resistive layer is formed of a transition metal oxide.
5. The method of claim 4, wherein the transition metal oxide includes at least one compound selected from the group consisting of NiO, TiO2, HfO, ZrO, ZnO, WO3, CoO, CuO, and Nb2O5.
6. The method of claim 1, wherein the transition metal dopant includes at least one element selected from the group consisting of Ni, Ti, Hf, Zr, Zn, Cu, W, Co, and Nb.
7. The method of claim 1, wherein the transition metal dopant is concentrated in a grain boundary in the resistive layer to form a filament as a current path.
8. The method of claim 1, wherein the resistive layer is formed of NiO at an oxygen partial pressure of about 25% or more, and the transition metal dopant is Ni.
9. The method of claim 1, wherein the upper electrode is formed of a metal or a metal oxide.
10. The method of claim 9, wherein the metal includes at least one element selected from the group consisting of Al, Hf, Zr, Zn, W, Co, Au, Pt, Ru, Ir, and Ti.
US13/892,881 2006-11-28 2013-05-13 Resistive random access memory and method of manufacturing the same Abandoned US20130252395A1 (en)

Priority Applications (1)

Application Number Priority Date Filing Date Title
US13/892,881 US20130252395A1 (en) 2006-11-28 2013-05-13 Resistive random access memory and method of manufacturing the same

Applications Claiming Priority (4)

Application Number Priority Date Filing Date Title
KR1020060118560A KR100982424B1 (en) 2006-11-28 2006-11-28 Manufacturing Method for the Resistive random access memory device
KR10-2006-0118560 2006-11-28
US11/987,150 US8466461B2 (en) 2006-11-28 2007-11-28 Resistive random access memory and method of manufacturing the same
US13/892,881 US20130252395A1 (en) 2006-11-28 2013-05-13 Resistive random access memory and method of manufacturing the same

Related Parent Applications (1)

Application Number Title Priority Date Filing Date
US11/987,150 Division US8466461B2 (en) 2006-11-28 2007-11-28 Resistive random access memory and method of manufacturing the same

Publications (1)

Publication Number Publication Date
US20130252395A1 true US20130252395A1 (en) 2013-09-26

Family

ID=39462706

Family Applications (2)

Application Number Title Priority Date Filing Date
US11/987,150 Active 2029-10-16 US8466461B2 (en) 2006-11-28 2007-11-28 Resistive random access memory and method of manufacturing the same
US13/892,881 Abandoned US20130252395A1 (en) 2006-11-28 2013-05-13 Resistive random access memory and method of manufacturing the same

Family Applications Before (1)

Application Number Title Priority Date Filing Date
US11/987,150 Active 2029-10-16 US8466461B2 (en) 2006-11-28 2007-11-28 Resistive random access memory and method of manufacturing the same

Country Status (4)

Country Link
US (2) US8466461B2 (en)
JP (1) JP2008135752A (en)
KR (1) KR100982424B1 (en)
CN (1) CN101192648B (en)

Families Citing this family (37)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US8129704B2 (en) * 2008-05-01 2012-03-06 Intermolecular, Inc. Non-volatile resistive-switching memories
KR20110021405A (en) * 2009-08-26 2011-03-04 삼성전자주식회사 Resistive random access memory
JP2011066285A (en) 2009-09-18 2011-03-31 Toshiba Corp Nonvolatile memory element and nonvolatile memory device
US8878153B2 (en) * 2009-12-08 2014-11-04 Nec Corporation Variable resistance element having gradient of diffusion coefficient of ion conducting layer
US8198620B2 (en) * 2009-12-14 2012-06-12 Industrial Technology Research Institute Resistance switching memory
US8048755B2 (en) 2010-02-08 2011-11-01 Micron Technology, Inc. Resistive memory and methods of processing resistive memory
KR101096203B1 (en) * 2010-04-08 2011-12-22 주식회사 하이닉스반도체 Semiconductor device and method for manufacturing the same
US8313996B2 (en) 2010-09-22 2012-11-20 Micron Technology, Inc. Reactive metal implated oxide based memory
CN102130297B (en) * 2010-12-17 2013-07-10 天津理工大学 Resistive random access memory based on P/N type oxide laminated structure and preparation method thereof
CN102214674B (en) * 2011-06-10 2013-02-13 清华大学 RRAM (resistive random access memory) with self-rectifying effect based on SOI (silicon on insulator) materials
JP2013004655A (en) * 2011-06-15 2013-01-07 Sharp Corp Nonvolatile semiconductor storage device and manufacturing method of the same
KR101257365B1 (en) * 2011-07-22 2013-04-23 에스케이하이닉스 주식회사 Resistive RAM of having threshold switching operation and Method of fabricating the same
JP5874905B2 (en) * 2011-10-18 2016-03-02 国立研究開発法人物質・材料研究機構 Method of manufacturing an alumina resistance change memory element
KR20130066288A (en) * 2011-12-12 2013-06-20 삼성전자주식회사 Resistive random access memory device and method of manufacturing the same
CN102522501A (en) * 2011-12-29 2012-06-27 北京大学 Resistance random access memory with cross array structure and preparation method
JP5939482B2 (en) * 2012-03-23 2016-06-22 国立研究開発法人物質・材料研究機構 Resistance change type memory device and manufacturing method thereof
KR101423930B1 (en) * 2012-04-17 2014-07-28 광주과학기술원 Resistance change memory device having threshold switching and memory switching characters, fabrication method for the same, and resistance change memory device array having the same
CN102694121A (en) * 2012-05-17 2012-09-26 中国科学院物理研究所 Method for manufacturing resistance memory device and product and application thereof
CN102738391B (en) * 2012-06-07 2014-07-16 清华大学 Resistance random access memory with adjustable dielectric layer magnetic property
US20140077149A1 (en) * 2012-09-14 2014-03-20 Industrial Technology Research Institute Resistance memory cell, resistance memory array and method of forming the same
CN103227284A (en) * 2013-05-09 2013-07-31 北京大学 High-consistency high-speed resistive random access memory (RRAM) and producing method thereof
CN104617218B (en) * 2013-11-04 2018-12-11 华邦电子股份有限公司 Resistive memory device and preparation method thereof
CN104485416B (en) * 2013-11-22 2018-11-27 北京大学 A kind of resistance-variable storing device and preparation method thereof using Meta Materials electrode structure
CN104051545B (en) * 2014-02-26 2017-02-15 东北师范大学 Memristor based on pn heterostructure and manufacturing method thereof
CN103904216B (en) * 2014-03-21 2017-07-28 西安理工大学 A kind of preparation method of titanium doped nickel oxide Memister film
TWI559518B (en) 2014-04-02 2016-11-21 華邦電子股份有限公司 Resistive random access memory and method of fabricating the same
US9263218B2 (en) 2014-05-23 2016-02-16 Nuvoton Technology Corporation Variable resistance memory cell based electrically resettable fuse device
US9647207B2 (en) * 2015-01-26 2017-05-09 Taiwan Semiconductor Manufacturing Co., Ltd. Resistive random access memory (RRAM) structure
KR101675582B1 (en) 2015-03-12 2016-11-14 서울대학교 산학협력단 Resistive random access memory
KR102485485B1 (en) * 2016-01-08 2023-01-06 에스케이하이닉스 주식회사 switching device and resistive random access memory having the same
US10636552B2 (en) * 2017-03-20 2020-04-28 Gwangju Institute Of Science And Technology Multi-function electronic device having memristor and memcapacitor and method for manufacturing the same
CN110311036A (en) * 2018-03-20 2019-10-08 旺宏电子股份有限公司 Resistance-type memory element and preparation method thereof
CN108831992B (en) * 2018-04-24 2020-12-18 湖北大学 Resistive random access memory with hafnium-doped zinc oxide resistive layer and preparation method thereof
KR102301109B1 (en) * 2018-11-19 2021-09-10 한국과학기술연구원 Resistive random access memory and manufacturing method thereof
KR20210115130A (en) 2020-03-12 2021-09-27 재단법인대구경북과학기술원 Resistance Random Access Memory Device Including artificial steeple head(ASH) Structure
US11616196B2 (en) * 2020-07-07 2023-03-28 Tetramem Inc. Low current RRAM-based crossbar array circuit implemented with switching oxide engineering technologies
CN113113538B (en) * 2021-04-13 2024-02-02 湖北大学 Anti-crosstalk resistive random access device based on aluminum-doped niobium oxide and preparation method thereof

Family Cites Families (41)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
FR2098516A5 (en) * 1970-07-10 1972-03-10 Anvar
US4003075A (en) * 1971-03-09 1977-01-11 Innotech Corporation Glass electronic devices employing ion-doped insulating glassy amorphous material
US3796926A (en) * 1971-03-29 1974-03-12 Ibm Bistable resistance device which does not require forming
US4118727A (en) * 1977-09-09 1978-10-03 The United States Of America As Represented By The Secretary Of The Army MOX multi-layer switching device comprising niobium oxide
JPH09153458A (en) * 1995-09-26 1997-06-10 Fujitsu Ltd Thin-film semiconductor device and manufacture thereof
US6815744B1 (en) 1999-02-17 2004-11-09 International Business Machines Corporation Microelectronic device for storing information with switchable ohmic resistance
US6072716A (en) * 1999-04-14 2000-06-06 Massachusetts Institute Of Technology Memory structures and methods of making same
US6534326B1 (en) * 2002-03-13 2003-03-18 Sharp Laboratories Of America, Inc. Method of minimizing leakage current and improving breakdown voltage of polycrystalline memory thin films
US6965137B2 (en) 2002-08-02 2005-11-15 Unity Semiconductor Corporation Multi-layer conductive memory device
JP4563652B2 (en) * 2003-03-13 2010-10-13 シャープ株式会社 MEMORY FUNCTIONAL BODY, PARTICLE FORMING METHOD, MEMORY ELEMENT, SEMICONDUCTOR DEVICE, AND ELECTRONIC DEVICE
KR100773537B1 (en) * 2003-06-03 2007-11-07 삼성전자주식회사 Nonvolatile memory device composing one switching device and one resistant material and method of manufacturing the same
US6927136B2 (en) * 2003-08-25 2005-08-09 Macronix International Co., Ltd. Non-volatile memory cell having metal nano-particles for trapping charges and fabrication thereof
US7791141B2 (en) 2004-07-09 2010-09-07 International Business Machines Corporation Field-enhanced programmable resistance memory cell
KR100593448B1 (en) 2004-09-10 2006-06-28 삼성전자주식회사 Non-volatile memory cells employing a transition metal oxide layer as a data storage material layer and methods of fabricating the same
KR100682895B1 (en) * 2004-11-06 2007-02-15 삼성전자주식회사 Nonvolitile Memory Device Using Resistance Material Having Mulistate Resistance and Function Method for the Same
KR100576369B1 (en) * 2004-11-23 2006-05-03 삼성전자주식회사 Method for programming a non-volatile memory device employing a transition metal oxide layer as a data storage material layer
US7492635B2 (en) * 2005-01-06 2009-02-17 Samsung Electronics Co., Ltd. NOR-type hybrid multi-bit non-volatile memory device and method of operating the same
KR100693409B1 (en) 2005-01-14 2007-03-12 광주과학기술원 Nonvolatile Memory Device Based on Resistance Switching of Oxide ? Method Thereof
JP2006269457A (en) 2005-03-22 2006-10-05 Matsushita Electric Ind Co Ltd Variable resistive element and recording element using the same
US20060250836A1 (en) * 2005-05-09 2006-11-09 Matrix Semiconductor, Inc. Rewriteable memory cell comprising a diode and a resistance-switching material
US7812404B2 (en) * 2005-05-09 2010-10-12 Sandisk 3D Llc Nonvolatile memory cell comprising a diode and a resistance-switching material
US7297975B2 (en) * 2005-07-28 2007-11-20 Infineon Technologies Ag Non-volatile, resistive memory cell based on metal oxide nanoparticles, process for manufacturing the same and memory cell arrangement of the same
KR100657966B1 (en) * 2005-08-11 2006-12-14 삼성전자주식회사 Manufacturing method of memory device for stablizing reset current
KR20070023453A (en) * 2005-08-24 2007-02-28 삼성전자주식회사 Method of manufacturing semiconductor memory device capable of improving characteristics of storage node thereof
US7978047B2 (en) * 2005-08-29 2011-07-12 Sharp Kabushiki Kaisha Variable resistor element and its manufacturing method
KR100647333B1 (en) * 2005-08-31 2006-11-23 삼성전자주식회사 Nonvolatile memory device and manufacturing method for the same
KR100790861B1 (en) * 2005-10-21 2008-01-03 삼성전자주식회사 Resistive memory device comprising nanodot and manufacturing method for the same
US7816659B2 (en) * 2005-11-23 2010-10-19 Sandisk 3D Llc Devices having reversible resistivity-switching metal oxide or nitride layer with added metal
US7834338B2 (en) * 2005-11-23 2010-11-16 Sandisk 3D Llc Memory cell comprising nickel-cobalt oxide switching element
US8106375B2 (en) * 2005-11-30 2012-01-31 The Trustees Of The University Of Pennsylvania Resistance-switching memory based on semiconductor composition of perovskite conductor doped perovskite insulator
JP4950490B2 (en) * 2005-12-28 2012-06-13 株式会社東芝 Nonvolatile switching element, method for manufacturing the same, and integrated circuit having nonvolatile switching element
KR100684908B1 (en) * 2006-01-09 2007-02-22 삼성전자주식회사 Multi-resistive state memory element, memory cell, operating thereof, and data processing system using the memory element
US8183652B2 (en) * 2007-02-12 2012-05-22 Avalanche Technology, Inc. Non-volatile magnetic memory with low switching current and high thermal stability
US7808810B2 (en) * 2006-03-31 2010-10-05 Sandisk 3D Llc Multilevel nonvolatile memory cell comprising a resistivity-switching oxide or nitride and an antifuse
KR101206034B1 (en) * 2006-05-19 2012-11-28 삼성전자주식회사 Nonvolatile memory device using oxygen-deficient metal oxide layer and the fabrication method
US7639523B2 (en) * 2006-11-08 2009-12-29 Symetrix Corporation Stabilized resistive switching memory
US7872900B2 (en) * 2006-11-08 2011-01-18 Symetrix Corporation Correlated electron memory
US7778063B2 (en) * 2006-11-08 2010-08-17 Symetrix Corporation Non-volatile resistance switching memories and methods of making same
US7678607B2 (en) * 2007-02-05 2010-03-16 Intermolecular, Inc. Methods for forming resistive switching memory elements
US8097878B2 (en) * 2007-03-05 2012-01-17 Intermolecular, Inc. Nonvolatile memory elements with metal-deficient resistive-switching metal oxides
WO2009072213A1 (en) * 2007-12-07 2009-06-11 Fujitsu Limited Resistance change-type memory device, nonvolatile memory device, and method for manufacturing them

Also Published As

Publication number Publication date
US20080121864A1 (en) 2008-05-29
KR100982424B1 (en) 2010-09-15
KR20080048315A (en) 2008-06-02
CN101192648A (en) 2008-06-04
JP2008135752A (en) 2008-06-12
CN101192648B (en) 2013-09-04
US8466461B2 (en) 2013-06-18

Similar Documents

Publication Publication Date Title
US8466461B2 (en) Resistive random access memory and method of manufacturing the same
US7498600B2 (en) Variable resistance random access memory device and a method of fabricating the same
US9362497B2 (en) Reduction of forming voltage in semiconductor devices
US8009454B2 (en) Resistance random access memory device and a method of manufacturing the same
US7759771B2 (en) Resistance random access memory and method of manufacturing the same
US8350262B2 (en) Nonvolatile memory device and nonvolatile memory array including the same
US7935953B2 (en) Nonvolatile memory device, array of nonvolatile memory devices, and methods of making the same
CN102725846B (en) Through the resistive device of gas cluster ion beam process
US8796819B2 (en) Non-volatile memory device including a variable resistance material
US7400027B2 (en) Nonvolatile memory device having two or more resistance elements and methods of forming and using the same
US8912524B2 (en) Defect gradient to boost nonvolatile memory performance
US20080116438A1 (en) Resistive random access memory having a solid solution layer and method of manufacturing the same
US20070252193A1 (en) Non-volatile memory devices including variable resistance material
US20080013363A1 (en) Operation method of nonvolatile memory device induced by pulse voltage
US20170352807A1 (en) Method of fabricating switching element and method of manufacturing resistive memory device
EP2535898A1 (en) Multi-bit memory elements, memory devices including the same, and methods of manufacturing the same
US10084015B2 (en) Resistive memory element employing electron density modulation and structural relaxation
US8106394B2 (en) Multi-layer storage node, resistive random access memory device including a multi-layer storage node and methods of manufacturing the same
US20080089120A1 (en) Resistive memory devices having a CMOS compatible electrolyte layer and methods of operating the same
US7518213B2 (en) Nonvolatile variable resistance memory device and method of fabricating the same
KR100647332B1 (en) Resistive random access memory enclosing a oxide with variable resistance states

Legal Events

Date Code Title Description
STCB Information on status: application discontinuation

Free format text: ABANDONED -- FAILURE TO RESPOND TO AN OFFICE ACTION