US20120228007A1 - Printed circuit board and method of manufaturing the same - Google Patents
Printed circuit board and method of manufaturing the same Download PDFInfo
- Publication number
- US20120228007A1 US20120228007A1 US13/473,542 US201213473542A US2012228007A1 US 20120228007 A1 US20120228007 A1 US 20120228007A1 US 201213473542 A US201213473542 A US 201213473542A US 2012228007 A1 US2012228007 A1 US 2012228007A1
- Authority
- US
- United States
- Prior art keywords
- layer
- build
- circuit
- layers
- core
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Abandoned
Links
- 238000000034 method Methods 0.000 title description 56
- 239000010410 layer Substances 0.000 claims abstract description 323
- 239000011241 protective layer Substances 0.000 claims abstract description 82
- 239000000758 substrate Substances 0.000 claims abstract description 40
- 238000005516 engineering process Methods 0.000 claims abstract description 11
- 238000007747 plating Methods 0.000 claims description 30
- 229910052751 metal Inorganic materials 0.000 claims description 21
- 239000002184 metal Substances 0.000 claims description 21
- 229910000679 solder Inorganic materials 0.000 claims description 13
- 238000004519 manufacturing process Methods 0.000 abstract description 28
- 230000015572 biosynthetic process Effects 0.000 abstract description 5
- 239000012792 core layer Substances 0.000 description 13
- 238000007772 electroless plating Methods 0.000 description 13
- 239000000654 additive Substances 0.000 description 11
- 238000009713 electroplating Methods 0.000 description 10
- PXHVJJICTQNCMI-UHFFFAOYSA-N Nickel Chemical compound [Ni] PXHVJJICTQNCMI-UHFFFAOYSA-N 0.000 description 8
- 239000011229 interlayer Substances 0.000 description 7
- 238000000926 separation method Methods 0.000 description 7
- KDLHZDBZIXYQEI-UHFFFAOYSA-N Palladium Chemical compound [Pd] KDLHZDBZIXYQEI-UHFFFAOYSA-N 0.000 description 6
- 238000003754 machining Methods 0.000 description 6
- 239000002335 surface treatment layer Substances 0.000 description 6
- 239000000853 adhesive Substances 0.000 description 5
- 230000001070 adhesive effect Effects 0.000 description 5
- PCHJSUWPFVWCPO-UHFFFAOYSA-N gold Chemical compound [Au] PCHJSUWPFVWCPO-UHFFFAOYSA-N 0.000 description 5
- 229910052737 gold Inorganic materials 0.000 description 5
- 239000010931 gold Substances 0.000 description 5
- 229910052759 nickel Inorganic materials 0.000 description 4
- 229920005989 resin Polymers 0.000 description 4
- 239000011347 resin Substances 0.000 description 4
- 239000004065 semiconductor Substances 0.000 description 4
- 230000008901 benefit Effects 0.000 description 3
- 239000000969 carrier Substances 0.000 description 3
- 238000005530 etching Methods 0.000 description 3
- 238000000227 grinding Methods 0.000 description 3
- 230000001965 increasing effect Effects 0.000 description 3
- 239000011810 insulating material Substances 0.000 description 3
- 229910052763 palladium Inorganic materials 0.000 description 3
- RYGMFSIKBFXOCR-UHFFFAOYSA-N Copper Chemical compound [Cu] RYGMFSIKBFXOCR-UHFFFAOYSA-N 0.000 description 2
- 229910000990 Ni alloy Inorganic materials 0.000 description 2
- 239000004721 Polyphenylene oxide Substances 0.000 description 2
- BQCADISMDOOEFD-UHFFFAOYSA-N Silver Chemical compound [Ag] BQCADISMDOOEFD-UHFFFAOYSA-N 0.000 description 2
- 238000007792 addition Methods 0.000 description 2
- 239000000470 constituent Substances 0.000 description 2
- 229910052802 copper Inorganic materials 0.000 description 2
- 239000010949 copper Substances 0.000 description 2
- 238000005260 corrosion Methods 0.000 description 2
- 230000007797 corrosion Effects 0.000 description 2
- 238000012986 modification Methods 0.000 description 2
- 230000004048 modification Effects 0.000 description 2
- 230000003647 oxidation Effects 0.000 description 2
- 238000007254 oxidation reaction Methods 0.000 description 2
- 229920006380 polyphenylene oxide Polymers 0.000 description 2
- 230000008054 signal transmission Effects 0.000 description 2
- 229910052709 silver Inorganic materials 0.000 description 2
- 239000004332 silver Substances 0.000 description 2
- 239000002356 single layer Substances 0.000 description 2
- 239000010935 stainless steel Substances 0.000 description 2
- 229910001220 stainless steel Inorganic materials 0.000 description 2
- 238000006467 substitution reaction Methods 0.000 description 2
- JYEUMXHLPRZUAT-UHFFFAOYSA-N 1,2,3-triazine Chemical compound C1=CN=NN=C1 JYEUMXHLPRZUAT-UHFFFAOYSA-N 0.000 description 1
- XQUPVDVFXZDTLT-UHFFFAOYSA-N 1-[4-[[4-(2,5-dioxopyrrol-1-yl)phenyl]methyl]phenyl]pyrrole-2,5-dione Chemical compound O=C1C=CC(=O)N1C(C=C1)=CC=C1CC1=CC=C(N2C(C=CC2=O)=O)C=C1 XQUPVDVFXZDTLT-UHFFFAOYSA-N 0.000 description 1
- YCKRFDGAMUMZLT-UHFFFAOYSA-N Fluorine atom Chemical compound [F] YCKRFDGAMUMZLT-UHFFFAOYSA-N 0.000 description 1
- ISWSIDIOOBJBQZ-UHFFFAOYSA-N Phenol Chemical compound OC1=CC=CC=C1 ISWSIDIOOBJBQZ-UHFFFAOYSA-N 0.000 description 1
- 239000004642 Polyimide Substances 0.000 description 1
- 230000000996 additive effect Effects 0.000 description 1
- 238000007796 conventional method Methods 0.000 description 1
- 230000010485 coping Effects 0.000 description 1
- 230000007423 decrease Effects 0.000 description 1
- 230000003292 diminished effect Effects 0.000 description 1
- 230000002708 enhancing effect Effects 0.000 description 1
- 239000003822 epoxy resin Substances 0.000 description 1
- 229910052731 fluorine Inorganic materials 0.000 description 1
- 239000011737 fluorine Substances 0.000 description 1
- 239000003365 glass fiber Substances 0.000 description 1
- 230000017525 heat dissipation Effects 0.000 description 1
- 239000007788 liquid Substances 0.000 description 1
- 239000000123 paper Substances 0.000 description 1
- 238000000059 patterning Methods 0.000 description 1
- 238000005498 polishing Methods 0.000 description 1
- 238000007517 polishing process Methods 0.000 description 1
- 229920003192 poly(bis maleimide) Polymers 0.000 description 1
- 229920000647 polyepoxide Polymers 0.000 description 1
- 229920001721 polyimide Polymers 0.000 description 1
- 238000007639 printing Methods 0.000 description 1
- 239000000126 substance Substances 0.000 description 1
- -1 such as Substances 0.000 description 1
Images
Classifications
-
- H—ELECTRICITY
- H05—ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
- H05K—PRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
- H05K3/00—Apparatus or processes for manufacturing printed circuits
- H05K3/46—Manufacturing multilayer circuits
- H05K3/4611—Manufacturing multilayer circuits by laminating two or more circuit boards
- H05K3/4614—Manufacturing multilayer circuits by laminating two or more circuit boards the electrical connections between the circuit boards being made during lamination
- H05K3/462—Manufacturing multilayer circuits by laminating two or more circuit boards the electrical connections between the circuit boards being made during lamination characterized by laminating only or mainly similar double-sided circuit boards
-
- H—ELECTRICITY
- H05—ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
- H05K—PRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
- H05K3/00—Apparatus or processes for manufacturing printed circuits
- H05K3/46—Manufacturing multilayer circuits
-
- H—ELECTRICITY
- H05—ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
- H05K—PRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
- H05K3/00—Apparatus or processes for manufacturing printed circuits
- H05K3/46—Manufacturing multilayer circuits
- H05K3/4602—Manufacturing multilayer circuits characterized by a special circuit board as base or central core whereon additional circuit layers are built or additional circuit boards are laminated
-
- H—ELECTRICITY
- H05—ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
- H05K—PRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
- H05K2201/00—Indexing scheme relating to printed circuits covered by H05K1/00
- H05K2201/09—Shape and layout
- H05K2201/09209—Shape and layout details of conductors
- H05K2201/095—Conductive through-holes or vias
- H05K2201/09536—Buried plated through-holes, i.e. plated through-holes formed in a core before lamination
-
- H—ELECTRICITY
- H05—ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
- H05K—PRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
- H05K3/00—Apparatus or processes for manufacturing printed circuits
- H05K3/007—Manufacture or processing of a substrate for a printed circuit board supported by a temporary or sacrificial carrier
-
- H—ELECTRICITY
- H05—ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
- H05K—PRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
- H05K3/00—Apparatus or processes for manufacturing printed circuits
- H05K3/10—Apparatus or processes for manufacturing printed circuits in which conductive material is applied to the insulating support in such a manner as to form the desired conductive pattern
- H05K3/107—Apparatus or processes for manufacturing printed circuits in which conductive material is applied to the insulating support in such a manner as to form the desired conductive pattern by filling grooves in the support with conductive material
-
- H—ELECTRICITY
- H05—ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
- H05K—PRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
- H05K3/00—Apparatus or processes for manufacturing printed circuits
- H05K3/22—Secondary treatment of printed circuits
- H05K3/28—Applying non-metallic protective coatings
-
- Y—GENERAL TAGGING OF NEW TECHNOLOGICAL DEVELOPMENTS; GENERAL TAGGING OF CROSS-SECTIONAL TECHNOLOGIES SPANNING OVER SEVERAL SECTIONS OF THE IPC; TECHNICAL SUBJECTS COVERED BY FORMER USPC CROSS-REFERENCE ART COLLECTIONS [XRACs] AND DIGESTS
- Y10—TECHNICAL SUBJECTS COVERED BY FORMER USPC
- Y10T—TECHNICAL SUBJECTS COVERED BY FORMER US CLASSIFICATION
- Y10T29/00—Metal working
- Y10T29/49—Method of mechanical manufacture
- Y10T29/49002—Electrical device making
- Y10T29/49117—Conductor or circuit manufacturing
-
- Y—GENERAL TAGGING OF NEW TECHNOLOGICAL DEVELOPMENTS; GENERAL TAGGING OF CROSS-SECTIONAL TECHNOLOGIES SPANNING OVER SEVERAL SECTIONS OF THE IPC; TECHNICAL SUBJECTS COVERED BY FORMER USPC CROSS-REFERENCE ART COLLECTIONS [XRACs] AND DIGESTS
- Y10—TECHNICAL SUBJECTS COVERED BY FORMER USPC
- Y10T—TECHNICAL SUBJECTS COVERED BY FORMER US CLASSIFICATION
- Y10T29/00—Metal working
- Y10T29/49—Method of mechanical manufacture
- Y10T29/49002—Electrical device making
- Y10T29/49117—Conductor or circuit manufacturing
- Y10T29/49124—On flat or curved insulated base, e.g., printed circuit, etc.
- Y10T29/49126—Assembling bases
-
- Y—GENERAL TAGGING OF NEW TECHNOLOGICAL DEVELOPMENTS; GENERAL TAGGING OF CROSS-SECTIONAL TECHNOLOGIES SPANNING OVER SEVERAL SECTIONS OF THE IPC; TECHNICAL SUBJECTS COVERED BY FORMER USPC CROSS-REFERENCE ART COLLECTIONS [XRACs] AND DIGESTS
- Y10—TECHNICAL SUBJECTS COVERED BY FORMER USPC
- Y10T—TECHNICAL SUBJECTS COVERED BY FORMER US CLASSIFICATION
- Y10T29/00—Metal working
- Y10T29/49—Method of mechanical manufacture
- Y10T29/49002—Electrical device making
- Y10T29/49117—Conductor or circuit manufacturing
- Y10T29/49124—On flat or curved insulated base, e.g., printed circuit, etc.
- Y10T29/4913—Assembling to base an electrical component, e.g., capacitor, etc.
-
- Y—GENERAL TAGGING OF NEW TECHNOLOGICAL DEVELOPMENTS; GENERAL TAGGING OF CROSS-SECTIONAL TECHNOLOGIES SPANNING OVER SEVERAL SECTIONS OF THE IPC; TECHNICAL SUBJECTS COVERED BY FORMER USPC CROSS-REFERENCE ART COLLECTIONS [XRACs] AND DIGESTS
- Y10—TECHNICAL SUBJECTS COVERED BY FORMER USPC
- Y10T—TECHNICAL SUBJECTS COVERED BY FORMER US CLASSIFICATION
- Y10T29/00—Metal working
- Y10T29/49—Method of mechanical manufacture
- Y10T29/49002—Electrical device making
- Y10T29/49117—Conductor or circuit manufacturing
- Y10T29/49124—On flat or curved insulated base, e.g., printed circuit, etc.
- Y10T29/4913—Assembling to base an electrical component, e.g., capacitor, etc.
- Y10T29/49144—Assembling to base an electrical component, e.g., capacitor, etc. by metal fusion
-
- Y—GENERAL TAGGING OF NEW TECHNOLOGICAL DEVELOPMENTS; GENERAL TAGGING OF CROSS-SECTIONAL TECHNOLOGIES SPANNING OVER SEVERAL SECTIONS OF THE IPC; TECHNICAL SUBJECTS COVERED BY FORMER USPC CROSS-REFERENCE ART COLLECTIONS [XRACs] AND DIGESTS
- Y10—TECHNICAL SUBJECTS COVERED BY FORMER USPC
- Y10T—TECHNICAL SUBJECTS COVERED BY FORMER US CLASSIFICATION
- Y10T29/00—Metal working
- Y10T29/49—Method of mechanical manufacture
- Y10T29/49002—Electrical device making
- Y10T29/49117—Conductor or circuit manufacturing
- Y10T29/49124—On flat or curved insulated base, e.g., printed circuit, etc.
- Y10T29/49155—Manufacturing circuit on or in base
-
- Y—GENERAL TAGGING OF NEW TECHNOLOGICAL DEVELOPMENTS; GENERAL TAGGING OF CROSS-SECTIONAL TECHNOLOGIES SPANNING OVER SEVERAL SECTIONS OF THE IPC; TECHNICAL SUBJECTS COVERED BY FORMER USPC CROSS-REFERENCE ART COLLECTIONS [XRACs] AND DIGESTS
- Y10—TECHNICAL SUBJECTS COVERED BY FORMER USPC
- Y10T—TECHNICAL SUBJECTS COVERED BY FORMER US CLASSIFICATION
- Y10T29/00—Metal working
- Y10T29/49—Method of mechanical manufacture
- Y10T29/49002—Electrical device making
- Y10T29/49117—Conductor or circuit manufacturing
- Y10T29/49124—On flat or curved insulated base, e.g., printed circuit, etc.
- Y10T29/49155—Manufacturing circuit on or in base
- Y10T29/49165—Manufacturing circuit on or in base by forming conductive walled aperture in base
Definitions
- the present invention relates to a printed circuit board and a method of manufacturing the same.
- the requirements for the PCB having high density and high reliability are closely related to the specs of the semiconductor chip, and may include for example circuit fineness, high electrical properties, high signal transmission structure, high reliability, high functionality and so on. Hence, there is a need for techniques which fabricate a PCB having a fine circuit pattern and micro via-holes in accordance with such requirements.
- examples of a method of forming the circuit pattern of the PCB may include a subtractive process, a full additive process, and a semi-additive process.
- a semi-additive process enabling the circuit pattern to be very fine is currently receiving attention.
- FIGS. 1 to 3 are cross-sectional views sequentially showing a method of forming a circuit pattern through a conventional semi-additive process. With reference to these drawings, the conventional method of forming a circuit pattern is described below.
- a via-hole 13 a is formed in an insulating layer 12 which includes a metal layer 11 provided on one side thereof.
- an electroless plating layer 14 is formed not only on the insulating layer 12 but also on an inner surface of the via-hole 13 a .
- the electroless plating layer 14 serves as a pretreatment layer adapted for an electrolytic plating process which is executed later.
- the electroless plating layer 14 in order to form an electrolytic plating layer 15 , the electroless plating layer 14 must achieve a critical thickness or exceed it (i.e., 1 ⁇ m or more).
- the electrolytic plating layer 15 is formed on the electroless plating layer 14 , and then the electroless plating layer 14 is etched to provide a circuit pattern. More specifically, a dry film which has an opening for exposure of the circuit pattern region is layered on the insulating layer 12 , and then the electrolytic plating layer 15 is formed in the opening. Subsequently, the region of the electroless plating layer 14 on which the electrolytic plating layer 15 is not formed is removed through flash etching, thus providing the circuit pattern.
- the circuit pattern which is prepared through the conventional semi-additive process protrudes from the insulating layer 12 in an embossed manner, the circuit pattern is apt to separate from the insulating layer 12 .
- the circuit pattern becomes fine, a contact area between the insulating layer 12 and the circuit pattern is reduced, with the result that an adhesive force at the contact area is diminished and thus the separation of the circuit pattern is intensified.
- the separation of the circuit pattern formed on the outermost layer seriously decreases reliability of the printed circuit board.
- LPP Laser Patterning Process
- FIGS. 3 to 7 are cross-sectional views sequentially showing a conventional LPP to forming a circuit pattern.
- the conventional LPP is described below.
- pattern trenches 18 a and a via trench 19 a are formed using a laser in an insulating layer 17 including a metal layer 16 layered on one side thereof.
- an electroless plating layer 20 is deposited not only on the insulating layer 17 but also on inner surfaces of the trenches 18 a and 19 a.
- an electrolytic plating layer 21 is deposited on the electroless plating layer 20 .
- the portions of electroless plating layer 20 and the electrolytic plating layer 21 which are protruding from the insulating layer 17 are removed using an etching process or a grinding process, thus providing an embedded circuit pattern 18 including vias 19 therein.
- LPP Low-density polymer
- a process of forming the trenches 18 a and 19 a and a grinding process must be executed at every layer, thus causing extension of lead time.
- process machinery which is used in the formation of the trenches 18 a and 19 a is expensive, manufacturing costs are correspondingly increased.
- the present invention has been made keeping in mind the problems encountered in the related art and the present invention is intended to provide a printed circuit board, which is constructed in a build-up manner and which includes an outermost layer having an embedded structure obtained through an imprinting technology which is simply performable, thus minimizing separation of a circuit layer, and a method of manufacturing the same.
- the present invention is intended to provide a printed circuit board, in which circuit layers other than the outermost circuit layer are formed using a typical semi-additive process, thus reducing lead time and manufacturing costs and improving interlayer alignment, and a method of manufacturing the same.
- the present invention provides a printed circuit board including: a core substrate including core circuit layers on both sides thereof; a first build-up layer formed on one side of the core substrate; a second build-up layer formed on the other side of the core substrate; and first and second protective layers formed on the first and second build-up layers, respectively, wherein the first build-up layer includes a trench circuit layer as an outermost circuit layer formed by a trench technology, the trench circuit layer is embedded in the first protective layer, and an outermost circuit layer of the second build-up layer is embedded in an outermost insulating layer of the second build-up layer.
- the printed circuit board may further include a first bump for connecting the core circuit layer to an innermost circuit layer of the first build-up layer and a second bump for connecting the core circuit layer to an innermost circuit layer of the second build-up layer.
- Both the first and second bumps may be composed of metal plating layers or electroconductive metal paste.
- the first and second protective layers may be each a solder resist layer.
- the first protective layer may have a first opening through which a first pad of the to trench circuit layer is exposed
- the second protective layer may have a second opening through which a second pad of the outermost circuit layer of the second build-up layer is exposed.
- the first protective layer may include a bump pad which is connected at one side thereof to the trench circuit layer and is exposed to the outside at the other side thereof.
- the present invention provides a method of manufacturing a printed circuit board, including: (A) forming core circuit layers on both sides of a core substrate, thus preparing a core layer; (B) forming a first protective layer on one side of a carrier while forming a second protective layer on the other side of the carrier, forming pattern trenches on the first protective layer and plating the pattern trenches, thus creating a trench circuit layer, and forming a first build-up layer on the first protective layer while forming a second build-up layer in the second protective layer, thus preparing a carrier layer; (C) bonding the carrier layer on each side of the core layer; and (D) removing the carrier from each of the carrier layers.
- (A) preparing the core layer may include: (A1) forming a through-hole in the core substrate; (A2) plating the through-hole while forming core circuit layers on the both sides of the core substrate, and forming bumps connected to and protruding from the core circuit layers; and (A3) forming core insulating layers on the both sides of the core substrate such that the bumps pass through the core insulating layers.
- the bumps may be composed of metal plating layers or electroconductive metal paste.
- (B) preparing the carrier layer may include: (B1) forming release layers on both sides of the carrier; (B2) forming the first protective layer on the one side of the carrier on which the release layers were formed while forming the second protective layer on the other side of the carrier; (B3) forming the pattern trenches on the first protective layer and plating the pattern trenches, thus creating the trench circuit layer; and (B4) forming the first build-up layer on the first protective layer in which the trench circuit layer was formed while forming the second build-up layer in the second protective layer, thus preparing the carrier layer.
- the first and second protective layers may be oriented to face outward.
- the first and second protective layers may be each a solder resist layer.
- the method may further include: (E) forming a first opening in the first protective layer such that a first pad of the trench circuit layer is exposed through the first opening, and forming a second opening in the second protective layer such that a second pad of an outermost circuit layer of the second build-up layer is exposed through the second opening.
- the present invention provides a method of manufacturing a printed circuit board, including: (A) forming core circuit layers on both sides of a core substrate, thus preparing a core layer; (B) forming a first protective layer on one side of a carrier while forming a second protective layer on the other side of the carrier, forming pattern trenches and bump pad trenches on the first protective layer and plating the pattern trenches and the bump pad trenches, thus creating a trench circuit layer and bump pads, and forming a first build-up layer on the first protective layer while forming a second build-up layer in the second protective layer, thus preparing a carrier layer; (C) bonding the carrier layer on each side of the core layer; and (D) removing the carrier from each of the carrier layers.
- (A) preparing the core layer may include: (A1) forming a through-hole in the core substrate; (A2) plating the through-hole while forming core circuit layers on both sides of the core substrate, and forming bumps connected to and protruding from the core circuit layers; and (A3) forming core insulating layers on the both sides of the core substrate such that the bumps pass through the core insulating layers.
- the bumps may be composed of metal plating layers or electroconductive metal paste.
- (B) preparing the carrier layer may include: (B1) forming release layers on both sides of the carrier; (B2) forming the first protective layer on the one side of the carrier on which the release layers were formed while forming the second protective layer on the other side of the carrier; (B3) forming the pattern trenches and the bump pad trenches on the first protective layer such that the bump pad trenches lead to an outer surface of the release layer, and plating the pattern trenches and the bump pad trenches, thus creating the trench circuit layer and the bump pads; and (B4) forming the first build-up layer on the first protective layer in which the trench circuit layer was formed while forming the second build-up layer in the second protective layer, thus preparing the carrier layer.
- the first and second protective layers may be oriented to face outward.
- the first and second protective layers may be each a solder resist layer.
- the method may further include: (E) forming a second opening in the second protective layer such that a second pad of an outermost circuit layer of the second build-up layer is exposed through the second opening.
- FIGS. 1 to 3 are cross-sectional views sequentially showing a conventional process of manufacturing a printed circuit board using a semi-additive process
- FIGS. 4 to 7 are cross-sectional views sequentially showing another conventional process of manufacturing a printed circuit board using an LPP;
- FIG. 8 is a cross-sectional view of a printed circuit board according to a first embodiment of the present invention.
- FIG. 9 is a cross-sectional view of a printed circuit board according to a second embodiment of the present invention.
- FIGS. 10 to 20 are cross-sectional views sequentially showing a method of manufacturing the printed circuit board shown in FIG. 8 ;
- FIGS. 21 to 32 are cross-sectional views sequentially showing a method of manufacturing the printed circuit board shown in FIG. 9 .
- FIG. 8 is a cross-sectional view of a printed circuit board 100 a according to a first embodiment of the present invention. With reference to the drawing, the printed circuit board 100 a according to this embodiment of the invention is described below.
- the printed circuit board 100 a is configured such that a core substrate 101 , which has through-hole parts 102 and core circuit layers 103 formed on both sides thereof, is provided on one side thereof with a first build-up layer 105 and a first protective layer 106 and is provided on the other side thereof with a second build-up layer 112 and a second protective layer 113 , and the outermost circuit layer of the first build-up layer 105 is embodied as a trench circuit layer 108 that is formed using a trench technology.
- each of the first build-up layer 105 and the second build-up layer 112 is shown in FIG. 8 as being composed of two layers, it is provided only for illustrative purposes and may be composed of a single layer or three or more layers.
- the core substrate 101 which is positioned at the center of the printed circuit board 100 a to support the printed circuit board 100 a , is made of insulating material or metal having high rigidity.
- an insulating layer may be provided on a surface of the core substrate 101 to insulate the core circuit layers 103 and the through-hole parts 102 from the core substrate 101 .
- the through-hole parts 102 are formed in the core substrate so as to electrically connect the core substrates 103 formed on both sides of the core substrate 101 to each other.
- the through-hole parts 102 are electrically connected to the core substrate 103 , and the through-hole parts 102 and the core substrate 103 may be made of electroconductive metal, such as, gold, silver, nickel and copper.
- bumps 104 a may be provided for the electrical connection between the core circuit layer 103 formed on one side of the core substrate 101 and the innermost circuit layer 107 of the first build-up layer 105 and for the electrical connection between the core circuit layer 103 formed on the other side of the core substrate 101 and the innermost circuit layer 114 of the second build-up layer 112 .
- the bumps 104 a may be formed by means of metal plating or application of electroconductive metal paste.
- the core substrate 101 is provided at one side thereof with the first build-up layer 105 and the first protective layer 106 .
- the outermost circuit layer of the first build-up layer 105 which is the trench circuit layer 108 formed using a trench-forming technology, is formed in pattern trenches partially formed on one side of the first protective layer 106 in a direction of thickness, using a plating process.
- the trench circuit layer 108 is configured such that it is embedded in the first protective layer 106 from the interface between the first protective layer 106 and the first build-up layer 105 .
- the trench circuit layer 108 can have a finer circuit pattern and is hard to be separated from the outermost insulating layer or the first protective layer 106 .
- the innermost circuit layer 107 of the first build-up layer 105 is electrically connected to the core circuit layer 103 through the bumps 104 a .
- vias 109 may be further provided for the interlayer connection between a plurality of circuit layers of the first build-up layer 105 .
- the first protective layer 106 is formed on the first build-up layer 105 to protect the trench circuit layer 108 .
- the first protective layer 106 may be provided with first openings 111 to allow pads of the trench circuit layer 108 to be exposed to the outside.
- the first protective layer 106 may be made of solder resist.
- the core substrate 101 is provided at the other side thereof with the second build-up layer 112 and the second protective layer 113 .
- the innermost circuit layer 114 of the second build-up layer 112 may be electrically connected to the core circuit layer 103 through the bumps 104 a , and the outermost circuit layer 115 of the second build-up layer 112 is embedded in the outermost insulating layer.
- the outermost circuit layer 115 since the outermost circuit layer 115 is embedded, there is lower likelihood of it separating from the outermost insulating layer, as compared to the case where it protrudes from the outermost insulating layer.
- vias 118 may be further provided for the interlayer connection between a plurality of circuit layers of the second build-up layer 112 .
- the second protective layer 113 is formed on the second build-up layer 112 to protect the outermost circuit layer 115 , and may have second openings 117 to allow exposure of second pads 116 .
- the second protective layer 113 may be made of solder resist.
- the first and second pads 110 and 116 may be further provided thereon with surface treatment layers (not shown).
- the surface treatment layers serve to prevent corrosion/oxidation of the pads and to enhance adhesive force to solder balls (not shown).
- FIG. 9 is a cross-sectional view of a printed circuit board 100 b according to a second embodiment of the present invention.
- the printed circuit board 100 b according to this embodiment is described below.
- the same reference numerals are used to designate the components identical or similar to those of the previous first embodiment, and the description which overlaps with the first embodiment will be omitted.
- the printed circuit board 100 b is configured such that a core substrate 101 , which has through-hole parts 102 and core circuit layers 103 formed on both sides thereof, is provided on one side thereof with a first build-up layer 105 and a first protective layer 106 , and is provided on the other side thereof with a second build-up layer 112 and a second protective layer 113 , and bump pads 119 are formed on the external surface of the trench circuit layer 108 .
- the bump pads 119 which function to connect external devices (not shown) to the trench circuit layer 108 , are connected at one side thereof to the trench circuit layer 108 and are exposed to the outside at the other side thereof.
- the exposed surfaces of the bump pads 119 may be configured to be flush with the upper surface of the first protective layer 106 .
- the exposed surfaces of the bump pads 119 may be further provided thereon with a surface treatment layer (not shown).
- through-holes 102 a are first formed in a core substrate 101 .
- the through-holes 102 a may be formed through laser machining using for example a CO 2 laser or drill machining.
- the through-holes 102 a are plated to form through-hole parts 102 , and then a core circuit layers 103 and bumps 104 a are formed thereon.
- the core circuit layers 103 may be formed using SAP (Semi-Additive Process), MSAP (Modified Semi-Additive Process) or a subtractive process, which are commonly known in the art. At this time, since the core circuit layers 103 are formed using semi-additive process and the like, there is no problem of interlayer misalignment and a considerable reduction of manufacturing costs compared to LPP.
- SAP Semi-Additive Process
- MSAP Modified Semi-Additive Process
- the bumps 104 a may be formed by a metal plating layer or electroconductive metal paste. In this embodiment, the bumps 104 a are described as being formed by a metal plating layer, and are described as being formed by electroconductive metal paste in a second embodiment.
- the bumps 104 a are provided for forming the electrical connection between the core circuit layer 103 and the innermost circuit layer 107 of the first build-up layer 105 (to be described later) as well as for the electrical connection between the core circuit layer 103 and the innermost circuit layer 114 of the second build-up layer 112 .
- the bumps 104 a are configured to protrude from the circuit layer 103 .
- the bumps 104 a may be integrally formed along with the core circuit layers 103 by executing a plating process once, or may be separately formed by executing a plating process after formation of the core circuit layers 103 .
- the process of forming the bumps 104 a is not limited to the above-mentioned processes but may be formed using any other process as long as the process can electrically connect the core circuit layers 103 to the innermost circuit layer 107 or 114 .
- the plated through-hole parts 102 are used for the electrical connection between the core circuit layers 103 formed on both sides of the core substrate 101 , they can be electrically connected to the core circuit layers 103 .
- the through-hole parts 102 and core circuit layers 103 may be concurrently formed by executing a plating process once.
- core insulating layers 105 a and 112 a are layered on both sides of the core substrate on which the core circuit layers 103 and the bumps 104 a are formed, thus preparing a core layer 123 a.
- the first core insulating layer 105 a is layered on one side of the core substrate 101 and the second core insulating layer 112 a is layered on the other side of the core substrate 101 . Since the core insulating layers 105 a and 112 a are passed through by the bumps 104 a and outer surfaces of the bumps 104 a are connected to innermost circuit layers 107 and 114 , the outer surfaces of the bumps 104 a may be flush with outer surfaces of the core insulating layers 105 a and 112 a .
- the core insulating layers 105 a and 112 a may be compressed at the time of bonding of a carrier layer 124 a , the core insulating layer 105 a and 112 a may be formed to be higher than the outer surfaces of the bumps.
- first core insulating layer 105 a is included in the first build-up layer 105 and the second core insulating layer 112 a is included in the second build-up layer 112 .
- release layers 121 are formed on both sides of a carrier 120 .
- the carrier 120 which serves as a support in the manufacturing process of the printed circuit board 100 a , may be made of stainless steel or organic resin.
- the carrier 120 made of stainless steel is advantageous in respect of easy separation from the printed circuit board.
- the release layers 121 function to allow the carrier 120 to be easily separated from the printed circuit board 100 a at the time of removal of the carrier 120 from the printed circuit board.
- the release layers 121 may be made of one or more insulating materials selected from the group consisting of epoxy resin, polyimide, phenol, fluorine resin, PPO (Poly Phenylene Oxide) resin, BT (Bismaleimide Triazine) resin, glass fiber and paper.
- a first protective layer 106 and a second protective layer 113 are formed on the release layers 121 layered on the carrier 120 .
- the first protective layer 106 and the second protective layer 113 serve as the outermost layers of the printed circuit board 100 a for protecting a trench circuit layer 108 and an outermost circuit layer 115 which will be described later.
- the first protective layer 106 and the second protective layer 113 may be made of insulating material, for example, solder resist such as liquid solder resist.
- pattern trenches 108 a are formed in the first protective layer 106 .
- the pattern trenches 108 a may be formed by an imprinting process.
- the first protective layer 106 is pressed by an imprint mold configured to correspond to the profiles of the pattern trenches 108 a , thus creating the pattern trenches 108 a in the first protective layer 106 .
- the pattern trenches 108 a may also be formed by a laser process, for example, an excimer laser process.
- the pattern trenches 108 a are plated, thus providing the trench circuit layer 108 .
- an electroless plating layer is formed in the pattern trenches 108 a as well as on the first protective layer 106 , and then an electrolytic plating layer is formed on the electroless plating layer, thus creating the trench circuit layer 108 .
- the electroless plating layer and the electrolytic plating layer may be removed by a mechanical and/or chemical polishing process such that the electroless plating layer and the electrolytic plating layer are flush with a surface of the first protective layer 106 (embedded structure).
- the trench circuit layer 108 which serves as an outermost circuit layer provided on the side of the printed circuit board 100 a , is formed by a trench technology, thus reducing the risk of the outermost circuit layer becoming separated from the outermost insulating layer.
- a first build-up layer 105 is formed on the first protective layer 106 including the trench circuit layer 108
- a second build-up layer 112 is formed on the second protective layer 113 , thus preparing a carrier layer 124 a.
- the circuit layer of the first build-up layer 105 and the second build-up layer 112 excluding the trench circuit layer 108 may be formed by a typical process, like the core circuit layers 103 . Consequently, there is no problem of interlayer misalignment and manufacturing time and manufacturing costs are relatively reduced.
- the outermost circuit layer 115 of the second build-up layer 112 may be formed by a tenting technology, thus considerably reducing manufacturing costs.
- vias 109 and 118 may be further provided for the electrical connection between circuit layers.
- the first build-up layer 105 and the second build-up layer 112 may be composed of a single layer or a plurality of layers.
- the carrier layers 124 a are bonded to both sides of the core layer 123 a.
- the carrier layers 124 a are bonded such that the first protective layer 106 and the second protective layer 113 face outward.
- the innermost circuit layer 107 of the first build-up layer 105 and the innermost circuit layer 114 of the second build-up layer 112 are embedded in the first core insulating layer 105 a and the second core insulating layer 112 a , respectively, and connected to the bumps 104 a formed on both sides of the core layer 123 a , with the result that the innermost circuit layers 107 and 114 are electrically connected to the core circuit layers 103 .
- the second build-up layer 112 is bonded to the core layer 123 in the direction opposite to the build-up direction so that the outermost circuit layer 115 of the second build-up layer 112 is embedded in the outermost insulating layer, the risk of separation of the outermost circuit layer 115 is reduced.
- the core layer 123 a and the carrier layer 124 a can be bonded to each other through a semi-cured insulating layer or adhesive for a printed circuit board.
- the carriers 120 are removed, and thus the printed circuit board is obtained from between the carriers 120 .
- the carrier 120 can be easily separated from the printed circuit board.
- first openings 111 are formed in the first protective layer 106
- second openings 117 are formed in the second protective layer 113 .
- the first openings 111 through which the first pads 110 of the trench circuit layer 108 are exposed are formed in the first protective layer 106
- the first openings 111 and the second openings 117 may be formed by laser machining, drill machining, imprinting or the like.
- the first pads 110 and the second pads 116 are made of metal and thus can serve as a stopper.
- first pads 110 and the second pads 116 may be additionally provided with solder balls (not shown) for forming the connection to external devices (not shown).
- surface treatment layers may be further provided so as to enhance an adhesive force between the first and second pads 110 and 116 and the solder balls (not shown) and to prevent corrosion/oxidation.
- the surface treatment layers may be embodied by forming only nickel plating layers or nickel alloy plating layers on the first pads 110 and the second pads 116 , or may be embodied by forming either or both of palladium plating layers and gold plating layers on the nickel plating layers or the nickel alloy plating layers. In the case where both the palladium plating layers and the gold plating layers are formed, the palladium plating layers and the gold plating layers are formed in this order.
- the printed circuit board 100 a according to the first embodiment of the present invention is obtained, as shown in FIG. 20 .
- a method of manufacturing a printed circuit board 100 b according to a second embodiment of the present invention is described below.
- the same reference numerals are used to designate the components identical or similar to those of the previous first embodiment, and description overlapping the first embodiment will be omitted.
- through-holes 102 a are formed in a core substrate 101 and are then plated.
- Core circuit layers 103 and bumps 104 b are formed on both sides of the core substrate 101 , thus preparing a core layer 123 b.
- the bumps 104 b may be formed by printing electroconductive metal paste such as gold, silver, nickel or copper.
- electroconductive metal paste such as gold, silver, nickel or copper.
- the formation of the bumps is not limited to the above process but may be embodied by plating as in the first embodiment.
- release layers 121 are formed on both sides of a carrier 120 , and a first protective layer 106 and a second protective layer 113 are formed on the release layers 121 .
- Pattern trenches 108 a and bump pad trenches 119 a are formed in the first protective layer 106 and then are plated, and a first build-up layer 105 and a second build-up layer 112 are formed, thus preparing a carrier layer 124 b.
- the bump pad trenches 119 a are formed concurrently with the pattern trenches 108 a .
- the bump pad trenches 119 a may be concurrently formed by extending a part of an imprint mold, or may be separately formed by CO 2 laser.
- the bump pad trenches 119 a may be formed such that they reach interface between the release layer 121 and the first protective layer 106 .
- the pattern trenches 108 a and the bump pad trenches 109 a are plated such that bump pads 119 which are connected at one side thereof to the trench circuit layer 108 and are exposed at the other side thereof are formed in the first protective layer 106 .
- the exposed surfaces of the bump pads 119 and the outer surface of the first protective layer 106 are flush with each other.
- the carrier layers 124 b are bonded to both sides of the core layer 123 b , and the carriers 120 are removed. Subsequently, second openings 117 are formed, thus preparing the printed circuit board 100 b.
- the bump pads 119 may be further provided with a surface treatment layer (not shown) and solder balls (not shown).
- connection pads 122 may be further formed on the bump pads 119 .
- connection pads 122 function to increase a surface area of the bump pads 119 and thus a contact area required for electrical connection to solder balls (not shown) or external devices (not shown), thus enhancing adhesive force therebetween.
- the printed circuit board 100 b according to the second embodiment of the present invention is obtained, as shown in FIG. 31 .
- the printed circuit board according to the present invention embodies the outermost circuit layer positioned at one side thereof as the trench circuit layer, the risk in which the outermost circuit layer is separated from the outermost insulating layer is reduced.
- circuit layers other than the trench circuit layer are manufactured using a typical semi-additive process, manufacturing costs and manufacturing time are reduced, and there is no interlayer misalignment which is a problem of a trench circuit layer.
- the outermost circuit layer positioned at the other side of the printed circuit board is embedded in the outermost insulating layer, the risk of separation of the outermost circuit layer is reduced. Furthermore, the circuit layer can be formed using a tenting process, thus considerably reducing manufacturing costs.
- the method of forming the trench circuit layer in the outermost circuit layer which is applicable to only a coreless product can also be applied to a printed circuit board including a core substrate.
Landscapes
- Engineering & Computer Science (AREA)
- Manufacturing & Machinery (AREA)
- Microelectronics & Electronic Packaging (AREA)
- Production Of Multi-Layered Print Wiring Board (AREA)
Abstract
Disclosed are a printed circuit board including a core substrate including core circuit layers on both sides thereof, a first build-up layer formed on one side of the core substrate, a second build-up layer formed on the other side of the core substrate, and first and second protective layers formed on the first and second build-up layers, respectively, wherein the first build-up layer includes a trench circuit layer as an outermost circuit layer formed by a trench technology, the trench circuit layer is embedded in the first protective layer, and an outermost circuit layer of the second build-up layer is embedded in an outermost insulating layer of the second build-up layer, and a method of manufacturing the printed circuit board. Thanks to the formation of the outermost circuit layer by the trench technology, it is difficult to separate the outermost circuit layer from the outermost insulating layer.
Description
- This application is a divisional application and claims the benefit of U.S. patent application Ser. No. 12/634,617, filed Dec. 9, 2009, entitled “Method of Manufacturing A Printed Circuit Board”, claims priority to Korean Patent Application No. 10-2009-0099869, filed Oct. 20, 2009, entitled “A printed circuit board and a fabricating method the same”, which is hereby incorporated by reference in its entirety into this application.
- 1. Technical Field
- The present invention relates to a printed circuit board and a method of manufacturing the same.
- 2. Description of the Related Art
- Recently, in order to cope with an increase both in signal transmission speed and density of semiconductor chips, the demand for techniques for directly mounting a semiconductor chip on a PCB is increasing. Thus, the development of a PCB having high density and high reliability capable of coping with the increasing density of the semiconductor chip is required.
- The requirements for the PCB having high density and high reliability are closely related to the specs of the semiconductor chip, and may include for example circuit fineness, high electrical properties, high signal transmission structure, high reliability, high functionality and so on. Hence, there is a need for techniques which fabricate a PCB having a fine circuit pattern and micro via-holes in accordance with such requirements.
- Typically, examples of a method of forming the circuit pattern of the PCB may include a subtractive process, a full additive process, and a semi-additive process. Among them, a semi-additive process enabling the circuit pattern to be very fine is currently receiving attention.
-
FIGS. 1 to 3 are cross-sectional views sequentially showing a method of forming a circuit pattern through a conventional semi-additive process. With reference to these drawings, the conventional method of forming a circuit pattern is described below. - As shown in
FIG. 1 , a via-hole 13 a is formed in aninsulating layer 12 which includes ametal layer 11 provided on one side thereof. - As shown in
FIG. 2 , anelectroless plating layer 14 is formed not only on theinsulating layer 12 but also on an inner surface of the via-hole 13 a. In this regard, theelectroless plating layer 14 serves as a pretreatment layer adapted for an electrolytic plating process which is executed later. In other words, in order to form anelectrolytic plating layer 15, theelectroless plating layer 14 must achieve a critical thickness or exceed it (i.e., 1 μm or more). - As shown in
FIG. 3 , theelectrolytic plating layer 15 is formed on theelectroless plating layer 14, and then theelectroless plating layer 14 is etched to provide a circuit pattern. More specifically, a dry film which has an opening for exposure of the circuit pattern region is layered on theinsulating layer 12, and then theelectrolytic plating layer 15 is formed in the opening. Subsequently, the region of theelectroless plating layer 14 on which theelectrolytic plating layer 15 is not formed is removed through flash etching, thus providing the circuit pattern. - However, since the circuit pattern which is prepared through the conventional semi-additive process protrudes from the
insulating layer 12 in an embossed manner, the circuit pattern is apt to separate from theinsulating layer 12. In particular, as the circuit pattern becomes fine, a contact area between theinsulating layer 12 and the circuit pattern is reduced, with the result that an adhesive force at the contact area is diminished and thus the separation of the circuit pattern is intensified. In a multilayered printed circuit board, the separation of the circuit pattern formed on the outermost layer seriously decreases reliability of the printed circuit board. - Recently, new processes for overcoming the above problems are continuously being proposed. Among them, a LPP (Laser Patterning Process) is attracting attention, and is performed in such a manner that trenches are formed on an insulating layer and plating, polishing and etching processes are executed to form a circuit pattern.
-
FIGS. 3 to 7 are cross-sectional views sequentially showing a conventional LPP to forming a circuit pattern. With reference to these drawings, the conventional LPP is described below. - As shown in
FIG. 4 , pattern trenches 18 a and avia trench 19 a are formed using a laser in aninsulating layer 17 including ametal layer 16 layered on one side thereof. - As shown in
FIG. 5 , anelectroless plating layer 20 is deposited not only on theinsulating layer 17 but also on inner surfaces of the 18 a and 19 a.trenches - As shown in
FIG. 6 , anelectrolytic plating layer 21 is deposited on theelectroless plating layer 20. - Finally, as shown in
FIG. 7 , the portions ofelectroless plating layer 20 and theelectrolytic plating layer 21 which are protruding from theinsulating layer 17 are removed using an etching process or a grinding process, thus providing an embeddedcircuit pattern 18 includingvias 19 therein. - Manufacturing a printed circuit board using LPP is advantageous because it is possible to prevent the separation of the
circuit pattern 18 because thecircuit pattern 18 is embedded in the printed circuit board. However, LPP requires an additional grinding process in order to reduce a difference in plating thicknesses between a region with the 18 a and 19 a and a region without the trenches, and a process of forming thetrenches 18 a and 19 a and a grinding process must be executed at every layer, thus causing extension of lead time. In addition, since process machinery which is used in the formation of thetrenches 18 a and 19 a is expensive, manufacturing costs are correspondingly increased.trenches - Furthermore, although it is also possible to form a fine circuit by forming trenches using an imprint process, the interlayer alignment significantly deteriorates, thus precluding application to a build-up board.
- Accordingly, the present invention has been made keeping in mind the problems encountered in the related art and the present invention is intended to provide a printed circuit board, which is constructed in a build-up manner and which includes an outermost layer having an embedded structure obtained through an imprinting technology which is simply performable, thus minimizing separation of a circuit layer, and a method of manufacturing the same.
- Furthermore, the present invention is intended to provide a printed circuit board, in which circuit layers other than the outermost circuit layer are formed using a typical semi-additive process, thus reducing lead time and manufacturing costs and improving interlayer alignment, and a method of manufacturing the same.
- In an aspect, the present invention provides a printed circuit board including: a core substrate including core circuit layers on both sides thereof; a first build-up layer formed on one side of the core substrate; a second build-up layer formed on the other side of the core substrate; and first and second protective layers formed on the first and second build-up layers, respectively, wherein the first build-up layer includes a trench circuit layer as an outermost circuit layer formed by a trench technology, the trench circuit layer is embedded in the first protective layer, and an outermost circuit layer of the second build-up layer is embedded in an outermost insulating layer of the second build-up layer.
- The printed circuit board may further include a first bump for connecting the core circuit layer to an innermost circuit layer of the first build-up layer and a second bump for connecting the core circuit layer to an innermost circuit layer of the second build-up layer.
- Both the first and second bumps may be composed of metal plating layers or electroconductive metal paste.
- The first and second protective layers may be each a solder resist layer.
- The first protective layer may have a first opening through which a first pad of the to trench circuit layer is exposed, and the second protective layer may have a second opening through which a second pad of the outermost circuit layer of the second build-up layer is exposed.
- The first protective layer may include a bump pad which is connected at one side thereof to the trench circuit layer and is exposed to the outside at the other side thereof.
- In another aspect, the present invention provides a method of manufacturing a printed circuit board, including: (A) forming core circuit layers on both sides of a core substrate, thus preparing a core layer; (B) forming a first protective layer on one side of a carrier while forming a second protective layer on the other side of the carrier, forming pattern trenches on the first protective layer and plating the pattern trenches, thus creating a trench circuit layer, and forming a first build-up layer on the first protective layer while forming a second build-up layer in the second protective layer, thus preparing a carrier layer; (C) bonding the carrier layer on each side of the core layer; and (D) removing the carrier from each of the carrier layers.
- In the method, (A) preparing the core layer may include: (A1) forming a through-hole in the core substrate; (A2) plating the through-hole while forming core circuit layers on the both sides of the core substrate, and forming bumps connected to and protruding from the core circuit layers; and (A3) forming core insulating layers on the both sides of the core substrate such that the bumps pass through the core insulating layers.
- The bumps may be composed of metal plating layers or electroconductive metal paste.
- In the method, (B) preparing the carrier layer may include: (B1) forming release layers on both sides of the carrier; (B2) forming the first protective layer on the one side of the carrier on which the release layers were formed while forming the second protective layer on the other side of the carrier; (B3) forming the pattern trenches on the first protective layer and plating the pattern trenches, thus creating the trench circuit layer; and (B4) forming the first build-up layer on the first protective layer in which the trench circuit layer was formed while forming the second build-up layer in the second protective layer, thus preparing the carrier layer.
- In (C) bonding the carrier layer, the first and second protective layers may be oriented to face outward.
- The first and second protective layers may be each a solder resist layer.
- The method may further include: (E) forming a first opening in the first protective layer such that a first pad of the trench circuit layer is exposed through the first opening, and forming a second opening in the second protective layer such that a second pad of an outermost circuit layer of the second build-up layer is exposed through the second opening.
- In a further aspect, the present invention provides a method of manufacturing a printed circuit board, including: (A) forming core circuit layers on both sides of a core substrate, thus preparing a core layer; (B) forming a first protective layer on one side of a carrier while forming a second protective layer on the other side of the carrier, forming pattern trenches and bump pad trenches on the first protective layer and plating the pattern trenches and the bump pad trenches, thus creating a trench circuit layer and bump pads, and forming a first build-up layer on the first protective layer while forming a second build-up layer in the second protective layer, thus preparing a carrier layer; (C) bonding the carrier layer on each side of the core layer; and (D) removing the carrier from each of the carrier layers.
- In the method, (A) preparing the core layer may include: (A1) forming a through-hole in the core substrate; (A2) plating the through-hole while forming core circuit layers on both sides of the core substrate, and forming bumps connected to and protruding from the core circuit layers; and (A3) forming core insulating layers on the both sides of the core substrate such that the bumps pass through the core insulating layers.
- The bumps may be composed of metal plating layers or electroconductive metal paste.
- In the method, (B) preparing the carrier layer may include: (B1) forming release layers on both sides of the carrier; (B2) forming the first protective layer on the one side of the carrier on which the release layers were formed while forming the second protective layer on the other side of the carrier; (B3) forming the pattern trenches and the bump pad trenches on the first protective layer such that the bump pad trenches lead to an outer surface of the release layer, and plating the pattern trenches and the bump pad trenches, thus creating the trench circuit layer and the bump pads; and (B4) forming the first build-up layer on the first protective layer in which the trench circuit layer was formed while forming the second build-up layer in the second protective layer, thus preparing the carrier layer.
- In (C) bonding the carrier layer, the first and second protective layers may be oriented to face outward.
- The first and second protective layers may be each a solder resist layer.
- The method may further include: (E) forming a second opening in the second protective layer such that a second pad of an outermost circuit layer of the second build-up layer is exposed through the second opening.
- The features and advantages of the present invention will be more clearly understood from the following detailed description taken in conjunction with the accompanying drawings, in which:
-
FIGS. 1 to 3 are cross-sectional views sequentially showing a conventional process of manufacturing a printed circuit board using a semi-additive process; -
FIGS. 4 to 7 are cross-sectional views sequentially showing another conventional process of manufacturing a printed circuit board using an LPP; -
FIG. 8 is a cross-sectional view of a printed circuit board according to a first embodiment of the present invention; -
FIG. 9 is a cross-sectional view of a printed circuit board according to a second embodiment of the present invention; -
FIGS. 10 to 20 are cross-sectional views sequentially showing a method of manufacturing the printed circuit board shown inFIG. 8 ; and -
FIGS. 21 to 32 are cross-sectional views sequentially showing a method of manufacturing the printed circuit board shown inFIG. 9 . - Various objects, advantages and features of the invention will become apparent from the following description of embodiments with reference to the accompanying drawings.
- The terms and words used in the present specification and claims should not be interpreted as being limited to typical meanings or dictionary definitions, but should be interpreted as having meanings and concepts relevant to the technical scope of the present invention based on the rule according to which an inventor can appropriately define the concept of the term to best describe the method he or she knows for carrying out the invention.
- When designating by reference numerals, it should be noted that the same reference numerals are used throughout the different drawings to designate the same or similar components. In the following detailed description, it should be noted that the terms “first”, “second” and the like, which are used to indicate various components, are not intended to limit the constituent elements but are intended to differentiate the constituent elements. Also, in the description of the present invention, when it is considered that the detailed to description of a related art may obscure the gist of the present invention, such a detailed description may be omitted.
- Structure of Printed Circuit Board
-
FIG. 8 is a cross-sectional view of a printedcircuit board 100 a according to a first embodiment of the present invention. With reference to the drawing, the printedcircuit board 100 a according to this embodiment of the invention is described below. - As shown in
FIG. 8 , the printedcircuit board 100 a according to this embodiment is configured such that acore substrate 101, which has through-hole parts 102 and core circuit layers 103 formed on both sides thereof, is provided on one side thereof with a first build-up layer 105 and a firstprotective layer 106 and is provided on the other side thereof with a second build-up layer 112 and a secondprotective layer 113, and the outermost circuit layer of the first build-up layer 105 is embodied as atrench circuit layer 108 that is formed using a trench technology. - Although each of the first build-
up layer 105 and the second build-up layer 112 is shown inFIG. 8 as being composed of two layers, it is provided only for illustrative purposes and may be composed of a single layer or three or more layers. - The
core substrate 101, which is positioned at the center of the printedcircuit board 100 a to support the printedcircuit board 100 a, is made of insulating material or metal having high rigidity. In the case where thecore substrate 101 is made of metal so as to enhance heat-dissipation efficiency, an insulating layer may be provided on a surface of thecore substrate 101 to insulate the core circuit layers 103 and the through-hole parts 102 from thecore substrate 101. - The through-
hole parts 102 are formed in the core substrate so as to electrically connect thecore substrates 103 formed on both sides of thecore substrate 101 to each other. The through-hole parts 102 are electrically connected to thecore substrate 103, and the through-hole parts 102 and thecore substrate 103 may be made of electroconductive metal, such as, gold, silver, nickel and copper. - In this embodiment, bumps 104 a may be provided for the electrical connection between the
core circuit layer 103 formed on one side of thecore substrate 101 and theinnermost circuit layer 107 of the first build-up layer 105 and for the electrical connection between thecore circuit layer 103 formed on the other side of thecore substrate 101 and theinnermost circuit layer 114 of the second build-up layer 112. Thebumps 104 a may be formed by means of metal plating or application of electroconductive metal paste. - The
core substrate 101 is provided at one side thereof with the first build-up layer 105 and the firstprotective layer 106. - The outermost circuit layer of the first build-
up layer 105, which is thetrench circuit layer 108 formed using a trench-forming technology, is formed in pattern trenches partially formed on one side of the firstprotective layer 106 in a direction of thickness, using a plating process. Thetrench circuit layer 108 is configured such that it is embedded in the firstprotective layer 106 from the interface between the firstprotective layer 106 and the first build-up layer 105. As a consequence of formation of the outermost circuit layer using the trench technology, thetrench circuit layer 108 can have a finer circuit pattern and is hard to be separated from the outermost insulating layer or the firstprotective layer 106. Meanwhile, theinnermost circuit layer 107 of the first build-up layer 105 is electrically connected to thecore circuit layer 103 through thebumps 104 a. In this embodiment, vias 109 may be further provided for the interlayer connection between a plurality of circuit layers of the first build-up layer 105. - The first
protective layer 106 is formed on the first build-up layer 105 to protect thetrench circuit layer 108. The firstprotective layer 106 may be provided withfirst openings 111 to allow pads of thetrench circuit layer 108 to be exposed to the outside. The firstprotective layer 106 may be made of solder resist. - The
core substrate 101 is provided at the other side thereof with the second build-up layer 112 and the secondprotective layer 113. - The
innermost circuit layer 114 of the second build-up layer 112 may be electrically connected to thecore circuit layer 103 through thebumps 104 a, and theoutermost circuit layer 115 of the second build-up layer 112 is embedded in the outermost insulating layer. In this regard, since theoutermost circuit layer 115 is embedded, there is lower likelihood of it separating from the outermost insulating layer, as compared to the case where it protrudes from the outermost insulating layer. In this embodiment, vias 118 may be further provided for the interlayer connection between a plurality of circuit layers of the second build-up layer 112. - The second
protective layer 113 is formed on the second build-up layer 112 to protect theoutermost circuit layer 115, and may havesecond openings 117 to allow exposure ofsecond pads 116. The secondprotective layer 113 may be made of solder resist. - The first and
110 and 116 may be further provided thereon with surface treatment layers (not shown). The surface treatment layers serve to prevent corrosion/oxidation of the pads and to enhance adhesive force to solder balls (not shown).second pads -
FIG. 9 is a cross-sectional view of a printedcircuit board 100 b according to a second embodiment of the present invention. With reference to the drawing, the printedcircuit board 100 b according to this embodiment is described below. In the following description, the same reference numerals are used to designate the components identical or similar to those of the previous first embodiment, and the description which overlaps with the first embodiment will be omitted. - As shown in
FIG. 9 , the printedcircuit board 100 b according to this embodiment is configured such that acore substrate 101, which has through-hole parts 102 and core circuit layers 103 formed on both sides thereof, is provided on one side thereof with a first build-up layer 105 and a firstprotective layer 106, and is provided on the other side thereof with a second build-up layer 112 and a secondprotective layer 113, and bumppads 119 are formed on the external surface of thetrench circuit layer 108. - In this regard, the
bump pads 119, which function to connect external devices (not shown) to thetrench circuit layer 108, are connected at one side thereof to thetrench circuit layer 108 and are exposed to the outside at the other side thereof. The exposed surfaces of thebump pads 119 may be configured to be flush with the upper surface of the firstprotective layer 106. The exposed surfaces of thebump pads 119 may be further provided thereon with a surface treatment layer (not shown). - Method of Manufacturing a Printed Circuit Board
- With reference to
FIGS. 10 to 20 , a method of manufacturing a printed circuit board, according to a first embodiment of the present invention is described below. - As shown in
FIG. 10 , through-holes 102 a are first formed in acore substrate 101. - At this point, the through-
holes 102 a may be formed through laser machining using for example a CO2 laser or drill machining. - Subsequently, as shown in
FIG. 11 , the through-holes 102 a are plated to form through-hole parts 102, and then a core circuit layers 103 andbumps 104 a are formed thereon. - The core circuit layers 103 may be formed using SAP (Semi-Additive Process), MSAP (Modified Semi-Additive Process) or a subtractive process, which are commonly known in the art. At this time, since the core circuit layers 103 are formed using semi-additive process and the like, there is no problem of interlayer misalignment and a considerable reduction of manufacturing costs compared to LPP.
- The
bumps 104 a may be formed by a metal plating layer or electroconductive metal paste. In this embodiment, thebumps 104 a are described as being formed by a metal plating layer, and are described as being formed by electroconductive metal paste in a second embodiment. - The
bumps 104 a are provided for forming the electrical connection between thecore circuit layer 103 and theinnermost circuit layer 107 of the first build-up layer 105 (to be described later) as well as for the electrical connection between thecore circuit layer 103 and theinnermost circuit layer 114 of the second build-up layer 112. Thebumps 104 a are configured to protrude from thecircuit layer 103. Thebumps 104 a may be integrally formed along with the core circuit layers 103 by executing a plating process once, or may be separately formed by executing a plating process after formation of the core circuit layers 103. The process of forming thebumps 104 a is not limited to the above-mentioned processes but may be formed using any other process as long as the process can electrically connect the core circuit layers 103 to the 107 or 114.innermost circuit layer - Since the plated through-
hole parts 102 are used for the electrical connection between the core circuit layers 103 formed on both sides of thecore substrate 101, they can be electrically connected to the core circuit layers 103. - In this regard, the through-
hole parts 102 and core circuit layers 103 may be concurrently formed by executing a plating process once. - Subsequently, as shown in
FIG. 12 , 105 a and 112 a are layered on both sides of the core substrate on which the core circuit layers 103 and thecore insulating layers bumps 104 a are formed, thus preparing acore layer 123 a. - More specifically, the first
core insulating layer 105 a is layered on one side of thecore substrate 101 and the secondcore insulating layer 112 a is layered on the other side of thecore substrate 101. Since the 105 a and 112 a are passed through by thecore insulating layers bumps 104 a and outer surfaces of thebumps 104 a are connected to innermost circuit layers 107 and 114, the outer surfaces of thebumps 104 a may be flush with outer surfaces of the 105 a and 112 a. Alternatively, because thecore insulating layers 105 a and 112 a may be compressed at the time of bonding of acore insulating layers carrier layer 124 a, the 105 a and 112 a may be formed to be higher than the outer surfaces of the bumps.core insulating layer - It should be noted that the first
core insulating layer 105 a is included in the first build-up layer 105 and the secondcore insulating layer 112 a is included in the second build-up layer 112. - Subsequently, as shown in
FIG. 13 , release layers 121 are formed on both sides of acarrier 120. - The
carrier 120, which serves as a support in the manufacturing process of the printedcircuit board 100 a, may be made of stainless steel or organic resin. In particular, thecarrier 120 made of stainless steel is advantageous in respect of easy separation from the printed circuit board. - The release layers 121 function to allow the
carrier 120 to be easily separated from the printedcircuit board 100 a at the time of removal of thecarrier 120 from the printed circuit board. The release layers 121 may be made of one or more insulating materials selected from the group consisting of epoxy resin, polyimide, phenol, fluorine resin, PPO (Poly Phenylene Oxide) resin, BT (Bismaleimide Triazine) resin, glass fiber and paper. - As shown in
FIG. 14 , a firstprotective layer 106 and a secondprotective layer 113 are formed on the release layers 121 layered on thecarrier 120. - The first
protective layer 106 and the secondprotective layer 113 serve as the outermost layers of the printedcircuit board 100 a for protecting atrench circuit layer 108 and anoutermost circuit layer 115 which will be described later. The firstprotective layer 106 and the secondprotective layer 113 may be made of insulating material, for example, solder resist such as liquid solder resist. - As shown in
FIG. 15 ,pattern trenches 108 a are formed in the firstprotective layer 106. - At this point, the
pattern trenches 108 a may be formed by an imprinting process. In the case of applying the imprinting process, the firstprotective layer 106 is pressed by an imprint mold configured to correspond to the profiles of thepattern trenches 108 a, thus creating thepattern trenches 108 a in the firstprotective layer 106. In this case, machining time and costs are reduced compared to other processes. Alternatively, thepattern trenches 108 a may also be formed by a laser process, for example, an excimer laser process. - Subsequently, as shown in
FIG. 16 , thepattern trenches 108 a are plated, thus providing thetrench circuit layer 108. - More specifically, an electroless plating layer is formed in the
pattern trenches 108 a as well as on the firstprotective layer 106, and then an electrolytic plating layer is formed on the electroless plating layer, thus creating thetrench circuit layer 108. The electroless plating layer and the electrolytic plating layer may be removed by a mechanical and/or chemical polishing process such that the electroless plating layer and the electrolytic plating layer are flush with a surface of the first protective layer 106 (embedded structure). - The
trench circuit layer 108, which serves as an outermost circuit layer provided on the side of the printedcircuit board 100 a, is formed by a trench technology, thus reducing the risk of the outermost circuit layer becoming separated from the outermost insulating layer. - As shown in
FIG. 17 , a first build-up layer 105 is formed on the firstprotective layer 106 including thetrench circuit layer 108, and a second build-up layer 112 is formed on the secondprotective layer 113, thus preparing acarrier layer 124 a. - At this point, the circuit layer of the first build-
up layer 105 and the second build-up layer 112 excluding thetrench circuit layer 108 may be formed by a typical process, like the core circuit layers 103. Consequently, there is no problem of interlayer misalignment and manufacturing time and manufacturing costs are relatively reduced. Theoutermost circuit layer 115 of the second build-up layer 112 may be formed by a tenting technology, thus considerably reducing manufacturing costs. In this embodiment, vias 109 and 118 may be further provided for the electrical connection between circuit layers. The first build-up layer 105 and the second build-up layer 112 may be composed of a single layer or a plurality of layers. - Subsequently, as shown in
FIG. 18 , the carrier layers 124 a are bonded to both sides of thecore layer 123 a. - At this point, the carrier layers 124 a are bonded such that the first
protective layer 106 and the secondprotective layer 113 face outward. Theinnermost circuit layer 107 of the first build-up layer 105 and theinnermost circuit layer 114 of the second build-up layer 112 are embedded in the firstcore insulating layer 105 a and the secondcore insulating layer 112 a, respectively, and connected to thebumps 104 a formed on both sides of thecore layer 123 a, with the result that the innermost circuit layers 107 and 114 are electrically connected to the core circuit layers 103. - Since the second build-
up layer 112 is bonded to the core layer 123 in the direction opposite to the build-up direction so that theoutermost circuit layer 115 of the second build-up layer 112 is embedded in the outermost insulating layer, the risk of separation of theoutermost circuit layer 115 is reduced. - The
core layer 123 a and thecarrier layer 124 a can be bonded to each other through a semi-cured insulating layer or adhesive for a printed circuit board. - Subsequently, as shown in
FIG. 19 , thecarriers 120 are removed, and thus the printed circuit board is obtained from between thecarriers 120. - At this point, in the case where the release layers 121 are provided, the
carrier 120 can be easily separated from the printed circuit board. - As shown in
FIG. 20 ,first openings 111 are formed in the firstprotective layer 106, andsecond openings 117 are formed in the secondprotective layer 113. - More specifically, the
first openings 111 through which thefirst pads 110 of thetrench circuit layer 108 are exposed are formed in the firstprotective layer 106, andsecond openings 117 through which thesecond pads 116 of theoutermost circuit layer 115 of the second build-up layer 112 are formed in the secondprotective layer 113. In this regard, thefirst openings 111 and thesecond openings 117 may be formed by laser machining, drill machining, imprinting or the like. When thefirst openings 111 and thesecond openings 117 are formed by the laser machining, thefirst pads 110 and thesecond pads 116 are made of metal and thus can serve as a stopper. - Subsequently, the
first pads 110 and thesecond pads 116 may be additionally provided with solder balls (not shown) for forming the connection to external devices (not shown). - Although not shown in the drawings, surface treatment layers (not shown) may be further provided so as to enhance an adhesive force between the first and
110 and 116 and the solder balls (not shown) and to prevent corrosion/oxidation. For example, the surface treatment layers (not shown) may be embodied by forming only nickel plating layers or nickel alloy plating layers on thesecond pads first pads 110 and thesecond pads 116, or may be embodied by forming either or both of palladium plating layers and gold plating layers on the nickel plating layers or the nickel alloy plating layers. In the case where both the palladium plating layers and the gold plating layers are formed, the palladium plating layers and the gold plating layers are formed in this order. - As a consequence of the above-described manufacturing process, the printed
circuit board 100 a according to the first embodiment of the present invention is obtained, as shown inFIG. 20 . - With reference to
FIGS. 21 to 32 , a method of manufacturing a printedcircuit board 100 b according to a second embodiment of the present invention is described below. In the following description, the same reference numerals are used to designate the components identical or similar to those of the previous first embodiment, and description overlapping the first embodiment will be omitted. - As shown in
FIGS. 21 to 23 , through-holes 102 a are formed in acore substrate 101 and are then plated. Core circuit layers 103 andbumps 104 b are formed on both sides of thecore substrate 101, thus preparing acore layer 123 b. - In this embodiment, the
bumps 104 b may be formed by printing electroconductive metal paste such as gold, silver, nickel or copper. The formation of the bumps is not limited to the above process but may be embodied by plating as in the first embodiment. - As shown in
FIGS. 24 to 28 , release layers 121 are formed on both sides of acarrier 120, and a firstprotective layer 106 and a secondprotective layer 113 are formed on the release layers 121.Pattern trenches 108 a andbump pad trenches 119 a are formed in the firstprotective layer 106 and then are plated, and a first build-up layer 105 and a second build-up layer 112 are formed, thus preparing acarrier layer 124 b. - At this point, the
bump pad trenches 119 a are formed concurrently with thepattern trenches 108 a. In the case where thepattern trenches 108 a are formed by the imprint technology, thebump pad trenches 119 a may be concurrently formed by extending a part of an imprint mold, or may be separately formed by CO2 laser. Thebump pad trenches 119 a may be formed such that they reach interface between therelease layer 121 and the firstprotective layer 106. - The
pattern trenches 108 a and the bump pad trenches 109 a are plated such thatbump pads 119 which are connected at one side thereof to thetrench circuit layer 108 and are exposed at the other side thereof are formed in the firstprotective layer 106. The exposed surfaces of thebump pads 119 and the outer surface of the firstprotective layer 106 are flush with each other. - As shown in
FIGS. 29 to 31 , the carrier layers 124 b are bonded to both sides of thecore layer 123 b, and thecarriers 120 are removed. Subsequently,second openings 117 are formed, thus preparing the printedcircuit board 100 b. - At this point, the
bump pads 119 may be further provided with a surface treatment layer (not shown) and solder balls (not shown). - Subsequently, as shown in
FIG. 32 ,connection pads 122 may be further formed on thebump pads 119. - The
connection pads 122 function to increase a surface area of thebump pads 119 and thus a contact area required for electrical connection to solder balls (not shown) or external devices (not shown), thus enhancing adhesive force therebetween. - As a consequence of the above-described manufacturing process, the printed
circuit board 100 b according to the second embodiment of the present invention is obtained, as shown inFIG. 31 . - As described above, since the printed circuit board according to the present invention embodies the outermost circuit layer positioned at one side thereof as the trench circuit layer, the risk in which the outermost circuit layer is separated from the outermost insulating layer is reduced.
- Also, according to the present invention, since circuit layers other than the trench circuit layer are manufactured using a typical semi-additive process, manufacturing costs and manufacturing time are reduced, and there is no interlayer misalignment which is a problem of a trench circuit layer.
- Also, according to the present invention, since the outermost circuit layer positioned at the other side of the printed circuit board is embedded in the outermost insulating layer, the risk of separation of the outermost circuit layer is reduced. Furthermore, the circuit layer can be formed using a tenting process, thus considerably reducing manufacturing costs.
- In addition, according to the present invention, the method of forming the trench circuit layer in the outermost circuit layer which is applicable to only a coreless product can also be applied to a printed circuit board including a core substrate.
- Although the embodiment of the present invention has been disclosed for illustrative purposes, the embodiment is provided to concretely describe the present invention rather than to limit a printed circuit board and a method of manufacturing the same according to the present invention. Accordingly, those skilled in the art will appreciate that various modifications, additions and substitutions are possible, without departing from the scope and spirit of the invention as disclosed in the accompanying claims, and thus such modifications, additions and substitutions should also be understood as falling within the scope of the present invention.
Claims (6)
1. A printed circuit board, comprising:
a core substrate including core circuit layers on both sides thereof;
a first build-up layer formed on one side of the core substrate;
a second build-up layer formed on the other side of the core substrate; and
first and second protective layers formed on the first and second build-up layers, respectively,
wherein the first build-up layer includes a trench circuit layer as an outermost circuit layer formed by a trench-forming technology, the trench circuit layer is embedded in the first protective layer, and an outermost circuit layer of the second build-up layer is embedded in an outermost insulating layer of the second build-up layer.
2. The printed circuit board as set forth in claim 1 , further comprising a first bump for connecting the core circuit layer to an innermost circuit layer of the first build-up layer and a second bump for connecting the core circuit layer to an innermost circuit layer of the second build-up layer.
3. The printed circuit board as set forth in claim 2 , wherein both the first and second bumps are composed of metal plating layers or electroconductive metal paste.
4. The printed circuit board as set forth in claim 1 , wherein the first and second protective layers are each a solder resist layer.
5. The printed circuit board as set forth in claim 1 , wherein the first protective layer has a first opening through which a first pad of the trench circuit layer is exposed, and the second protective layer has a second opening through which a second pad of the outermost circuit layer of the second build-up layer is exposed.
6. The printed circuit board as set forth in claim 1 , wherein the first protective layer includes a bump pad which is connected at one side thereof to the trench circuit layer and is exposed to the outside at the other side thereof.
Priority Applications (1)
| Application Number | Priority Date | Filing Date | Title |
|---|---|---|---|
| US13/473,542 US20120228007A1 (en) | 2009-10-20 | 2012-05-16 | Printed circuit board and method of manufaturing the same |
Applications Claiming Priority (4)
| Application Number | Priority Date | Filing Date | Title |
|---|---|---|---|
| KR10-2009-0099869 | 2009-10-20 | ||
| KR1020090099869A KR101109230B1 (en) | 2009-10-20 | 2009-10-20 | Printed circuit board and manufacturing method thereof |
| US12/634,617 US8196293B2 (en) | 2009-10-20 | 2009-12-09 | Method of manufacturing a printed circuit board |
| US13/473,542 US20120228007A1 (en) | 2009-10-20 | 2012-05-16 | Printed circuit board and method of manufaturing the same |
Related Parent Applications (1)
| Application Number | Title | Priority Date | Filing Date |
|---|---|---|---|
| US12/634,617 Division US8196293B2 (en) | 2009-10-20 | 2009-12-09 | Method of manufacturing a printed circuit board |
Publications (1)
| Publication Number | Publication Date |
|---|---|
| US20120228007A1 true US20120228007A1 (en) | 2012-09-13 |
Family
ID=43878426
Family Applications (2)
| Application Number | Title | Priority Date | Filing Date |
|---|---|---|---|
| US12/634,617 Active 2030-08-16 US8196293B2 (en) | 2009-10-20 | 2009-12-09 | Method of manufacturing a printed circuit board |
| US13/473,542 Abandoned US20120228007A1 (en) | 2009-10-20 | 2012-05-16 | Printed circuit board and method of manufaturing the same |
Family Applications Before (1)
| Application Number | Title | Priority Date | Filing Date |
|---|---|---|---|
| US12/634,617 Active 2030-08-16 US8196293B2 (en) | 2009-10-20 | 2009-12-09 | Method of manufacturing a printed circuit board |
Country Status (2)
| Country | Link |
|---|---|
| US (2) | US8196293B2 (en) |
| KR (1) | KR101109230B1 (en) |
Cited By (1)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US8628636B2 (en) * | 2012-01-13 | 2014-01-14 | Advance Materials Corporation | Method of manufacturing a package substrate |
Families Citing this family (10)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| KR100836653B1 (en) * | 2006-10-25 | 2008-06-10 | 삼성전기주식회사 | Circuit board and manufacturing method |
| KR20110077403A (en) * | 2009-12-30 | 2011-07-07 | 삼성전기주식회사 | Carrier member for substrate manufacturing and method for manufacturing substrate using same |
| US20150216051A1 (en) * | 2011-12-21 | 2015-07-30 | Lawrence Livermore National Security, Llc | Method of fabricating electrical feedthroughs using extruded metal vias |
| US20140027157A1 (en) * | 2012-07-26 | 2014-01-30 | Futurewei Technologies, Inc. | Device and Method for Printed Circuit Board with Embedded Cable |
| USRE49652E1 (en) | 2013-12-16 | 2023-09-12 | Qualcomm Incorporated | Power saving techniques in computing devices |
| KR101509747B1 (en) * | 2013-12-20 | 2015-04-07 | 현대자동차 주식회사 | Radiant heat printed circuit board and manufacturing method thereof |
| JP2015181142A (en) * | 2014-03-03 | 2015-10-15 | 新光電気工業株式会社 | Wiring board, method of manufacturing the same, and surface modification method for insulation layer |
| JP2015222753A (en) * | 2014-05-22 | 2015-12-10 | イビデン株式会社 | Printed wiring board and method for manufacturing the same |
| US10905007B1 (en) | 2019-07-01 | 2021-01-26 | Qorvo Us, Inc. | Contact pads for electronic substrates and related methods |
| CN116321810A (en) * | 2023-02-09 | 2023-06-23 | 无锡深南电路有限公司 | Circuit board preparation method and circuit board |
Citations (3)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US7279771B2 (en) * | 2004-03-31 | 2007-10-09 | Shinko Electric Industries Co., Ltd. | Wiring board mounting a capacitor |
| US20090294166A1 (en) * | 2008-05-30 | 2009-12-03 | Fujitsu Limited | Printed wiring board |
| US8065797B2 (en) * | 2006-09-06 | 2011-11-29 | Samsung Electro-Mechanics Co., Ltd. | Fabricating method for printed circuit board |
Family Cites Families (8)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US4180608A (en) * | 1977-01-07 | 1979-12-25 | Del Joseph A | Process for making multi-layer printed circuit boards, and the article resulting therefrom |
| CN1243460C (en) * | 2001-10-12 | 2006-02-22 | 松下电器产业株式会社 | Manufacturing method of printed wiring board |
| KR100674320B1 (en) * | 2004-04-22 | 2007-01-24 | 삼성전기주식회사 | Printed Circuit Board Implementing Circuit Pattern by Nozzle Spraying and Manufacturing Method Thereof |
| EP1753279B1 (en) * | 2004-10-08 | 2013-02-20 | Panasonic Corporation | Multilayer circuit board manufacturing method |
| KR100674319B1 (en) * | 2004-12-02 | 2007-01-24 | 삼성전기주식회사 | Printed Circuit Board Manufacturing Method With Thin Core Layer |
| KR20080100111A (en) * | 2007-08-08 | 2008-11-14 | 아페리오(주) | High Density Package Substrate Manufacturing Method |
| KR100887393B1 (en) * | 2007-08-23 | 2009-03-06 | 삼성전기주식회사 | Printed Circuit Board Manufacturing Method |
| KR101109344B1 (en) * | 2009-10-20 | 2012-01-31 | 삼성전기주식회사 | Printed circuit board and manufacturing method thereof |
-
2009
- 2009-10-20 KR KR1020090099869A patent/KR101109230B1/en not_active Expired - Fee Related
- 2009-12-09 US US12/634,617 patent/US8196293B2/en active Active
-
2012
- 2012-05-16 US US13/473,542 patent/US20120228007A1/en not_active Abandoned
Patent Citations (3)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US7279771B2 (en) * | 2004-03-31 | 2007-10-09 | Shinko Electric Industries Co., Ltd. | Wiring board mounting a capacitor |
| US8065797B2 (en) * | 2006-09-06 | 2011-11-29 | Samsung Electro-Mechanics Co., Ltd. | Fabricating method for printed circuit board |
| US20090294166A1 (en) * | 2008-05-30 | 2009-12-03 | Fujitsu Limited | Printed wiring board |
Cited By (1)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US8628636B2 (en) * | 2012-01-13 | 2014-01-14 | Advance Materials Corporation | Method of manufacturing a package substrate |
Also Published As
| Publication number | Publication date |
|---|---|
| KR20110042978A (en) | 2011-04-27 |
| US20110088937A1 (en) | 2011-04-21 |
| US8196293B2 (en) | 2012-06-12 |
| KR101109230B1 (en) | 2012-01-30 |
Similar Documents
| Publication | Publication Date | Title |
|---|---|---|
| US8196293B2 (en) | Method of manufacturing a printed circuit board | |
| US20110088938A1 (en) | Printed circuit board and method of manufacturing the same | |
| KR101077380B1 (en) | A printed circuit board and a fabricating method the same | |
| KR101067031B1 (en) | Printed circuit board and manufacturing method thereof | |
| US8445790B2 (en) | Coreless substrate having filled via pad and method of manufacturing the same | |
| JP5331958B2 (en) | Wiring board and semiconductor package | |
| WO2015151512A1 (en) | Interposer, semiconductor device, interposer manufacturing method, and semiconductor device manufacturing method | |
| US20060284640A1 (en) | Structure of circuit board and method for fabricating the same | |
| JP2001028483A (en) | Wiring board, multilayer wiring board, circuit component mounted body, and method of manufacturing wiring board | |
| KR100990588B1 (en) | Printed circuit board having landless vias and manufacturing method thereof | |
| CN107170689B (en) | Chip packaging substrate | |
| US20100108371A1 (en) | Wiring board with built-in electronic component and method for manufacturing the same | |
| US20090288872A1 (en) | Printed circuit board including outmost fine circuit pattern and method of manufacturing the same | |
| US8450622B2 (en) | Multilayer wiring substrate and method of manufacturing the same | |
| TWI459879B (en) | Method for manufacturing multilayer flexible printed wiring board | |
| JP2008227538A (en) | Method for fabricating wiring board and the same | |
| KR101574019B1 (en) | Method of manufacturing Printed Circuit Board | |
| TW201431454A (en) | Circuit board and method for manufacturing same | |
| JP4445778B2 (en) | Wiring board manufacturing method | |
| KR20140025824A (en) | Manufacturing method of electronic chip embedded circuit board | |
| WO2024179700A1 (en) | Component carrier and method of manufacturing a component carrier | |
| CN120692754A (en) | Component carrier, component carrier arrangement, and method for producing a component carrier | |
| KR101340349B1 (en) | Package substrate and method of manufacturing the same | |
| CN120376417A (en) | Embedded substrate preparation method and embedded substrate | |
| JP2006216811A (en) | Multilayer circuit wiring board and BGA type semiconductor device |
Legal Events
| Date | Code | Title | Description |
|---|---|---|---|
| AS | Assignment |
Owner name: SAMSUNG ELECTRO-MECHANICS CO., LTD., KOREA, REPUBL Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:KO, YOUNG GWAN;REEL/FRAME:031612/0565 Effective date: 20091130 |
|
| STCB | Information on status: application discontinuation |
Free format text: ABANDONED -- FAILURE TO RESPOND TO AN OFFICE ACTION |