US20110228891A1 - Shift register - Google Patents

Shift register Download PDF

Info

Publication number
US20110228891A1
US20110228891A1 US12/837,244 US83724410A US2011228891A1 US 20110228891 A1 US20110228891 A1 US 20110228891A1 US 83724410 A US83724410 A US 83724410A US 2011228891 A1 US2011228891 A1 US 2011228891A1
Authority
US
United States
Prior art keywords
transistor
drain
source
pulse signal
electrically coupled
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Granted
Application number
US12/837,244
Other versions
US8027426B1 (en
Inventor
Yu-Chung Yang
Kuo-Chang Su
Yung-Chih Chen
Chun-Hsin Liu
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
AU Optronics Corp
Original Assignee
AU Optronics Corp
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by AU Optronics Corp filed Critical AU Optronics Corp
Assigned to AU OPTRONICS CORP. reassignment AU OPTRONICS CORP. ASSIGNMENT OF ASSIGNORS INTEREST (SEE DOCUMENT FOR DETAILS). Assignors: CHEN, YUNG-CHIH, LIU, CHUN-HSIN, SU, KUO-CHANG, YANG, YU-CHUNG
Priority to US13/175,475 priority Critical patent/US8139708B2/en
Publication of US20110228891A1 publication Critical patent/US20110228891A1/en
Application granted granted Critical
Publication of US8027426B1 publication Critical patent/US8027426B1/en
Priority to US13/372,796 priority patent/US8233584B2/en
Active legal-status Critical Current
Anticipated expiration legal-status Critical

Links

Images

Classifications

    • GPHYSICS
    • G11INFORMATION STORAGE
    • G11CSTATIC STORES
    • G11C19/00Digital stores in which the information is moved stepwise, e.g. shift registers
    • G11C19/28Digital stores in which the information is moved stepwise, e.g. shift registers using semiconductor elements
    • GPHYSICS
    • G11INFORMATION STORAGE
    • G11CSTATIC STORES
    • G11C19/00Digital stores in which the information is moved stepwise, e.g. shift registers
    • G11C19/18Digital stores in which the information is moved stepwise, e.g. shift registers using capacitors as main elements of the stages
    • G11C19/182Digital stores in which the information is moved stepwise, e.g. shift registers using capacitors as main elements of the stages in combination with semiconductor elements, e.g. bipolar transistors, diodes
    • G11C19/184Digital stores in which the information is moved stepwise, e.g. shift registers using capacitors as main elements of the stages in combination with semiconductor elements, e.g. bipolar transistors, diodes with field-effect transistors, e.g. MOS-FET
    • GPHYSICS
    • G09EDUCATION; CRYPTOGRAPHY; DISPLAY; ADVERTISING; SEALS
    • G09GARRANGEMENTS OR CIRCUITS FOR CONTROL OF INDICATING DEVICES USING STATIC MEANS TO PRESENT VARIABLE INFORMATION
    • G09G2310/00Command of the display device
    • G09G2310/02Addressing, scanning or driving the display screen or processing steps related thereto
    • G09G2310/0264Details of driving circuits
    • G09G2310/0286Details of a shift registers arranged for use in a driving circuit

Definitions

  • the present invention generally relates to display technology fields and, particularly to a shift register.
  • a shift register is proposed to be fabricated directly on a substrate for example a glass substrate, and a process for fabricating the shift register primarily is an amorphous silicon process. Since the amorphous silicon material has low carrier mobility, large size thin film transistors are necessarily needed to be designed for effectively driving scan lines of display panel. However, the large-sized thin film transistors inevitably occupy much more space of the display panel, and thus it is unsatisfactorily to be applied display panel products having narrow border or limited circuit region. Furthermore, large-sized thin film transistors would cause large parasitic capacitance effect, resulting in the increase of power consumption on clock pulse signal lines. In other words, the approach of fabricating the shift register directly on the substrate although can reduce the cost of gate driving circuit, if the size and power consumption issues associated with the thin film transistors would not be improved, the application of such approach inevitably is limited.
  • the size of the thin film transistor might be effectively minimized and the power consumption correspondingly can be decreased.
  • the semiconductor material having high carrier mobility has larger switch-on current as well as switch-off current.
  • IGZO indium gallium zinc oxide
  • a carrier mobility of IGZO is about 5 volts per meter-second (V/m ⁇ s)
  • a threshold voltage of the finally-completed thin film transistor is about ⁇ 5 volts. Accordingly, if attempting to apply the IGZO semiconductor material to the shift register associated with the prior art, a large leakage current would be produced, which results in the shift register being unserviceable.
  • the present invention is directed to a shift register, so as to address the issues associated with the prior art.
  • a shift register in accordance with an embodiment of the present invention includes a plurality of transistors subjected to the control of a start pulse signal, a first clock pulse signal and a second clock pulse signal to generate a gate driving signal.
  • the first clock pulse signal is phase-inverted with respect to the second clock pulse signal.
  • a logic low level of the first clock pulse signal is different from a logic low level of the second clock pulse signal.
  • the transistors are negative threshold voltage transistors.
  • a potential at the gate of the each of the transistors is lower than another potential at the source/drain of the transistor at the situation of the transistor being switched-off state.
  • the transistors include a first transistor, a second transistor and a third transistor.
  • the gate of the first transistor is electrically coupled to receive the first clock pulse signal and further electrically coupled to the drain/source of the first transistor through a coupling capacitor, the source/drain of the first transistor is electrically coupled to a power supply voltage, and a level of the power supply voltage is higher than the logic low level of the first clock pulse signal but lower than the logic low level of the second clock pulse signal.
  • the gate of the second transistor is electrically coupled to receive the first clock pulse signal, the source/drain of the second transistor is electrically coupled to the drain/source of the first transistor, and the drain/source of the second transistor is electrically coupled to receive the start pulse signal.
  • the gate of the third transistor is electrically coupled to the drain/source of the first transistor, the source/drain of the third transistor is for outputting the gate driving signal, and the drain/source of the third transistor is electrically coupled to receive the second clock pulse signal.
  • the source/drain of the third transistor is further electrically coupled to the gate of the third transistor through another coupling capacitor.
  • the transistors further include a fourth transistor.
  • the gate of the fourth transistor is electrically coupled to the drain/source of the first transistor, the source/drain of the fourth transistor is for outputting another start pulse signal, and the drain/source of the fourth transistor is electrically coupled to the drain/source or the source/drain of the third transistor.
  • the transistors further include a fifth transistor.
  • the gate of the fifth transistor is electrically coupled to receive the first clock pulse signal
  • the source/drain of the fifth transistor is electrically coupled to receive a second power supply voltage
  • a level of the second power supply voltage is substantially equal to the logic low level of the second clock pulse signal
  • the drain/source of the fifth transistor is electrically coupled to the source/drain of the third transistor.
  • a shift register in accordance with another embodiment of the present invention includes a control circuit and an output circuit.
  • the control circuit is electrically coupled to receive a start pulse signal, a first clock pulse signal and a power supply voltage and further for producing an enable signal according to the start pulse signal and the first clock pulse signal.
  • a logic low level of the first clock pulse signal is lower than a level of the power supply voltage.
  • the output circuit is subjected to the control of the enable signal and further for producing a gate driving signal according to a second clock pulse signal.
  • the second clock signal and the first clock signal are phase-inverted with respect to each other.
  • a logic low level of the second clock pulse signal is higher than the level of the power supply voltage.
  • the control circuit includes a first control transistor and a second control transistor.
  • the gate of the first control transistor is electrically coupled to receive the first clock pulse signal
  • the source/drain of the first control transistor is electrically coupled to the power supply voltage
  • the drain/source of the first control transistor is electrically coupled to the gate of the first control transistor through a coupling transistor.
  • the gate of the second control transistor is electrically coupled to the gate of the first control transistor
  • the source/drain of the second control transistor is electrically coupled to the drain/source of the first control transistor and for outputting the enable signal
  • the drain/source of the second control transistor is electrically coupled to receive the start pulse signal.
  • the output circuit includes a first output transistor.
  • the gate of the first output transistor is electrically coupled to receive the enable signal, the source/drain of the first output transistor is for outputting the gate driving signal, and the drain/source of the first output transistor is electrically coupled to receive the second clock pulse signal.
  • the output circuit further includes a second output transistor for producing a second start pulse signal.
  • the gate of the second output transistor is electrically coupled to the gate of the first output transistor, the source/drain of the second output transistor is for outputting the second start pulse signal, and the drain/source of the second output transistor is electrically coupled to the source/drain or the drain/source of the first output transistor.
  • the shift register further includes a reset circuit.
  • the reset circuit is subjected to the control of the first clock pulse signal and for resetting a potential at the terminal of the output circuit for outputting the gate driving signal to a second power supply voltage, and a level of the second power supply voltage is substantially equal to the logic low level of the second clock pulse signal.
  • a shift register in accordance with still another embodiment of the present invention includes a control circuit and a first output transistor.
  • the control circuit has a start pulse signal input terminal, a first clock pulse signal input terminal and a power supply voltage input terminal and includes a first control transistor and a second control transistor.
  • the gate of the first control transistor is electrically coupled to the first clock pulse signal input terminal
  • the source/drain of the first control transistor is electrically coupled to the power supply voltage input terminal
  • the drain/source of the first control transistor is electrically coupled to the gate of the first control transistor through a coupling capacitor.
  • the gate of the second control transistor is electrically coupled to the first clock pulse signal input terminal, the source/drain of the second control transistor is electrically coupled to the drain/source of the first control transistor, and the drain/source of the second control transistor is electrically coupled to the start pulse signal input terminal.
  • the gate of the first output transistor is electrically coupled to the drain/source of the first control transistor, the source/drain of the first output transistor serves as a gate driving signal output terminal, and the drain/source of the first output transistor serves as a second clock pulse signal input terminal.
  • the first control transistor, the second control transistor and the first output transistor all are negative threshold voltage transistors.
  • the source/drain of the first output transistor is further electrically coupled to the gate of the first output transistor through a coupling capacitor.
  • the shift register further includes a second output transistor.
  • the gate of the second output transistor is electrically coupled to the drain/source of the first control transistor of the control circuit, the source/drain of the second output transistor serves as a start pulse signal output terminal, and the drain/source of the second output transistor is electrically coupled to the gate driving signal output terminal or the second clock pulse input terminal.
  • the second output transistor is a negative threshold voltage transistor.
  • the shift register further includes a reset transistor.
  • the gate of the reset transistor is electrically coupled to the first clock pulse signal input terminal of the control circuit, the source/drain of the reset transistor serves as another power supply voltage input terminal, and the drain/source of the reset transistor is electrically coupled to the gate driving signal output terminal.
  • the reset transistor is a negative threshold voltage transistor.
  • the above-mentioned embodiments of the present invention propose particular designs applied to the circuit structure configuration and operation process of the shift register, so that the transistors of the shift register still can normally operate in the situation of the employment of high carrier mobility semiconductor material (e.g., IGZO). Accordingly, the shift register proposed by the present invention can achieve the purpose of effectively minimizing the size of transistor and reducing power consumption.
  • high carrier mobility semiconductor material e.g., IGZO
  • FIG. 1 shows a schematic circuit diagram of a shift register in accordance with a first embodiment of the present invention.
  • FIG. 2 shows timing diagrams of multiple signals in accordance with the first embodiment of the present invention.
  • FIG. 3 shows another schematic circuit diagram of a shift register in accordance with the first embodiment of the present invention.
  • FIG. 4 shows a schematic circuit diagram of a shift register in accordance with a second embodiment of the present invention.
  • the shift register 10 includes a control circuit 12 and an output circuit 14 .
  • a plurality of shift registers connected in cascade can constitute a gate driving circuit (not shown), e.g., a gate driver on array (GOA) circuit
  • the shift register 10 can be any one stage of the cascade-connected shift registers.
  • the control circuit 12 includes transistors T 11 , T 41 and a coupling capacitor Cc.
  • the transistors T 11 , T 41 both are negative threshold voltage transistor, e.g., transistors employing a semiconductor material (e.g., IGZO) with high carrier mobility.
  • the gate of the transistor T 41 serves as a clock pulse signal input terminal to receive a clock pulse signal XCK
  • the source/drain of the transistor T 41 is electrically coupled to a power supply voltage VSS and serves as a power supply voltage input terminal
  • the drain/source of the transistor T 41 serves as an output terminal for an enable signal Q(n) and is further electrically coupled to the gate of the transistor T 41 through the coupling capacitor Cc.
  • the gate of the transistor T 11 is electrically coupled to the gate of the transistor T 41 and subjected to the control of the clock pulse signal XCK, the source/drain of the transistor T 11 is electrically coupled to the drain/source of the transistor T 41 , and the drain/source of the transistor T 11 serves as a start pulse signal input terminal to receive a start pulse signal ST(n ⁇ 1).
  • the output circuit 14 includes transistors T 21 , T 22 and a coupling capacitor Cb.
  • the transistors T 21 , T 22 both are negative threshold voltage transistors, e.g., transistors employing a semiconductor material (e.g., IGZO) with high carrier mobility.
  • the transistor T 21 serves as an output transistor for a gate driving signal G(n)
  • the transistor T 22 serves as an output transistor for another start pulse signal ST(n).
  • the gate of the transistor T 21 is electrically coupled to the drain/source of the transistor T 41 of the control circuit 12 , the drain/source of the transistor T 21 serves as a clock pulse signal input terminal to receive another clock pulse signal CK, and the source/drain of the transistor T 21 serves as a gate driving signal output terminal to output the gate driving signal G(n) and preferably is electrically coupled to the gate of the transistor T 21 through the coupling capacitor Cb.
  • the gate of the transistor T 22 is electrically coupled to the drain/source of the transistor T 41 of the control circuit 12 , the drain/source of the transistor T 22 is electrically coupled to the drain/source of the transistor T 21 to receive the clock pulse signal CK, and the source/drain of the transistor T 22 serves as a start pulse signal output terminal to output the start pulse signal ST(n).
  • the output circuit 14 generally is not given the transistor T 22 to generate the start pulse signal ST(n).
  • the skilled person in the art can omit the coupling capacitor Cb according to the actual consideration of design.
  • FIG. 2 showing timing diagrams of the start pulse signal ST(n ⁇ 1), the clock pulse signals XCK, CK, the gate driving signal G(n) and the enable signal Q(n).
  • the clock pulse signal XCK and the clock pulse signal CK are phase-inverted, that is, when the clock pulse signal XCK is logic high, the clock pulse signal CK is logic low; whereas when the clock pulse signal CK is logic high, the clock pulse signal XCK is logic low.
  • a logic low level of the clock pulse signal XCK is lower than the level of the power supply voltage VSS, and a logic low level of the clock pulse signal CK is higher than the level of the power supply voltage VSS, so that during each of the negative threshold voltage transistors T 11 , T 41 , T 21 and T 22 is switched off, a potential at the gate of each the transistor is lower than another potential at the source/drain thereof and the purpose of small switched-off current is achieved as a result.
  • the transistors T 11 , T 41 of the control circuit 12 both are switched on.
  • the enable signal Q(n) is pulled up to a predetermined potential and charges the coupling capacitor Cb of the output circuit 14 so as to enable the transistors T 21 , T 22 of the output circuit 14 .
  • the start pulse signal ST(n ⁇ 1) and the clock pulse signal XCK both become logic low, since the logic low level of the clock pulse signal XCK is lower than the level of power supply voltage VSS, the transistors T 11 , T 41 of the control circuit 12 can be effectively switched off and a level of the enable signal Q(n) is slightly pulled down due to an reverse coupling effect of the coupling capacitor Cc.
  • the clock pulse signal CK is changed from logic low to logic high, the source/drain of the transistor T 21 of the output circuit 14 outputs the gate driving signal G(n) (i.e., generally gate driving pulse) according to the clock pulse signal CK. Meanwhile, the source/drain of the transistor T 22 of the output circuit 14 outputs the start pulse signal ST(n) according to the inputted clock pulse signal CK as a start pulse signal for next-staged shift register. At this time, the level of the enable signal Q(n) is further pulled up due to the characteristic of voltage continuity between the two terminals of the coupling capacitor Cb, so that the switched-on current of the transistor T 21 is increased. Thereafter, the clock pulse signal CK becomes logic low, potentials at the source/drains of the transistors T 21 , T 22 both are pulled down to equal to the logic low level of the clock pulse signal CK.
  • G(n) i.e., generally gate driving pulse
  • the clock pulse signal XCK becomes logic high, the transistors T 11 , T 41 of the control circuit 12 is switched on, the enable signal Q(n) is discharged to the level of the power supply voltage VSS through the transistor T 41 , so that the potentials at the gates of the respective transistors T 21 , T 22 of the output circuit 14 are lower than the level of the sources/drains thereof, and the transistors T 21 , T 22 are effectively switched off.
  • the clock pulse signal XCK becomes logic low, due to the reverse coupling effect of the coupling capacitor Cc, the enable signal Q(n) is pulled down to a lower level.
  • the clock pulse signal CK becomes logic high again, the level of the enable signal Q(n) would not exceed the level of power supply voltage VSS, so that the transistors T 21 , T 22 of the output circuit 14 can maintain at effective switched-off state.
  • the circuit configuration of the shift register 10 in accordance with the first embodiment of the present invention is not limited to the illustration of FIG. 1 , and can employ other circuit configuration for example the illustration of FIG. 3 .
  • the circuit configuration of the shift register 10 as illustrated in FIG. 3 is similar to that of the shift register as illustrated in FIG. 1 and the difference is that: the drain/source of the transistor T 22 as illustrated in FIG. 3 is electrically coupled to the source/drain of the transistor T 21 , rather than electrically coupled to the drain/source of the transistor T 21 and directly receiving the clock pulse signal CK as illustrated in FIG. 1 .
  • the shift register 20 includes a control circuit 22 , an output circuit 24 and a reset circuit 26 .
  • a plurality of shift registers connected in cascade can constitute a gate driving circuit (not shown), e.g., a gate driver on array (GOA) circuit
  • the shift register 20 can be any one stage of the cascade-connected shift registers.
  • the control circuit 22 includes transistors T 11 , T 41 and a coupling capacitor Cc.
  • the transistors T 11 , T 41 both are negative threshold voltage transistors, e.g., transistors employing a semiconductor material (e.g., IGZO) with high carrier mobility.
  • the gate of the transistor T 41 serves as a clock pulse signal input terminal to receive a clock pulse signal XCK
  • the source/drain of the transistor T 41 is electrically coupled to the power supply voltage VSS 1 and serves as a power supply voltage input terminal
  • the drain/source of the transistor T 41 serves as an output terminal of an enable signal Q(n) and is further electrically coupled to the gate of the transistor T 41 through the coupling capacitor Cc.
  • the gate of the transistor T 11 is electrically coupled to the gate of the transistor T 41 and subjected to the control of the clock pulse signal XCK, the source/drain of the transistor T 11 is electrically coupled to the drain/source of the transistor T 41 , and the drain/source of the transistor T 11 serves as a start pulse signal input terminal to receive a start pulse signal ST(n ⁇ 1).
  • the output circuit 24 includes transistors T 21 , T 22 and a coupling capacitor Cb.
  • the transistors T 21 , T 22 both are negative threshold voltage transistor transistors, e.g., transistors employing a semiconductor material (e.g., IGZO) with high carrier mobility.
  • the transistor T 21 serves as an output transistor for a gate driving signal G(n)
  • the transistor T 22 serves as an output transistor for a start pulse signal ST(n).
  • the gate of the transistor T 21 is electrically coupled to the drain/source of the transistor T 41 of the control circuit 22 , the drain/source of the transistor T 21 serves as a clock pulse signal input terminal to receive another clock pulse signal CK, and the source/drain of the transistor T 21 serves as a gate driving signal output terminal for outputting the gate driving signal G(n) and preferably is electrically coupled to the gate of the transistor T 21 through the coupling capacitor Cb.
  • the gate of the transistor T 22 is electrically coupled to the drain/source of the transistor T 41 of the control circuit 22 , the drain/source of the transistor T 22 is electrically coupled to the drain/source of the transistor T 21 to receive the clock pulse signal CK, and the source/drain of the transistor T 22 serves as a start pulse signal output terminal for outputting a start pulse signal ST(n).
  • the reset circuit 26 includes a transistor T 31 .
  • the transistor T 31 is a negative threshold voltage transistor, e.g., a transistor employing a semiconductor material (e.g., IGZO) with high carrier mobility.
  • the gate of the transistor T 31 is electrically coupled to receive the clock pulse signal XCK, the source/drain of the transistor T 31 is electrically coupled to the power supply voltage VSS 2 , and the drain/source of the transistor T 31 is electrically coupled to the source/drain of the transistor T 21 of the output circuit 24 so as to pull the potential at the source/drain of the transistor T 21 down to the power supply voltage VSS 2 .
  • the clock pulse signals CK and XCK are set to be phase-inverted with respect to each other, the level of the power supply voltage VSS 1 is set to be higher than the logic low level of the clock pulse signal XCK but lower than the logic low level of the clock pulse signal CK, and the level of the power supply voltage VSS 2 is set to be substantially equal to the logic low level of the clock pulse signal CK.
  • an operation process of the shift register 20 is similar to that of the shift register 10 in accordance with the first embodiment, and thus will not be repeated herein.
  • the output circuit 24 might not be given the transistor T 22 to generate the start pulse signal ST(n).
  • the skilled person in the art can omit the coupling capacitor Cb according to the actual consideration of design.
  • the above-mentioned embodiments of the present invention propose particular designs applied to circuit structure configuration and operation process of the shift register, so that the transistors of the shift register still can normally operate in the situation of the employment of high carrier mobility semiconductor material (e.g., IGZO, but not to limit the present invention). Accordingly, the shift register proposed by the present invention can achieve the purpose of effectively minimizing the size of transistor and reducing power consumption.
  • high carrier mobility semiconductor material e.g., IGZO, but not to limit the present invention.

Abstract

An exemplary shift register includes a plurality of transistors. The transistors are subjected to the control of a start pulse signal, a first clock signal and a second clock signal to generate a gate driving signal. The first clock signal and the second clock signal are phase-inverted with respect to each other. A logic low level of the first clock signal and another logic low level of the second clock signal are different from each other. Moreover, the transistors are negative threshold voltage transistors. A potential at the gate of the each of the transistors is lower than another potential at the source/drain of the transistor at the situation of the transistor being switched-off state.

Description

    CROSS-REFERENCE TO RELATED APPLICATIONS
  • This application is based upon and claims the benefit of priority from the prior Taiwan Patent Application No. 099108255, filed Mar. 19, 2010, the entire contents of which are incorporated herein by reference.
  • BACKGROUND
  • 1. Technical Field
  • The present invention generally relates to display technology fields and, particularly to a shift register.
  • 2. Description of the Related Art
  • In the prior art, a shift register is proposed to be fabricated directly on a substrate for example a glass substrate, and a process for fabricating the shift register primarily is an amorphous silicon process. Since the amorphous silicon material has low carrier mobility, large size thin film transistors are necessarily needed to be designed for effectively driving scan lines of display panel. However, the large-sized thin film transistors inevitably occupy much more space of the display panel, and thus it is unsatisfactorily to be applied display panel products having narrow border or limited circuit region. Furthermore, large-sized thin film transistors would cause large parasitic capacitance effect, resulting in the increase of power consumption on clock pulse signal lines. In other words, the approach of fabricating the shift register directly on the substrate although can reduce the cost of gate driving circuit, if the size and power consumption issues associated with the thin film transistors would not be improved, the application of such approach inevitably is limited.
  • Accordingly, if a semiconductor material having high carrier mobility is attempted to be applied to the design of shift register, the size of the thin film transistor might be effectively minimized and the power consumption correspondingly can be decreased. Generally, the semiconductor material having high carrier mobility has larger switch-on current as well as switch-off current. Taking indium gallium zinc oxide (IGZO) as recently proposed as an example, a carrier mobility of IGZO is about 5 volts per meter-second (V/m·s), and a threshold voltage of the finally-completed thin film transistor is about −5 volts. Accordingly, if attempting to apply the IGZO semiconductor material to the shift register associated with the prior art, a large leakage current would be produced, which results in the shift register being unserviceable.
  • BRIEF SUMMARY
  • Accordingly, the present invention is directed to a shift register, so as to address the issues associated with the prior art.
  • More specifically, a shift register in accordance with an embodiment of the present invention includes a plurality of transistors subjected to the control of a start pulse signal, a first clock pulse signal and a second clock pulse signal to generate a gate driving signal. The first clock pulse signal is phase-inverted with respect to the second clock pulse signal. A logic low level of the first clock pulse signal is different from a logic low level of the second clock pulse signal. Moreover, the transistors are negative threshold voltage transistors. A potential at the gate of the each of the transistors is lower than another potential at the source/drain of the transistor at the situation of the transistor being switched-off state.
  • In one embodiment, the transistors include a first transistor, a second transistor and a third transistor. The gate of the first transistor is electrically coupled to receive the first clock pulse signal and further electrically coupled to the drain/source of the first transistor through a coupling capacitor, the source/drain of the first transistor is electrically coupled to a power supply voltage, and a level of the power supply voltage is higher than the logic low level of the first clock pulse signal but lower than the logic low level of the second clock pulse signal. The gate of the second transistor is electrically coupled to receive the first clock pulse signal, the source/drain of the second transistor is electrically coupled to the drain/source of the first transistor, and the drain/source of the second transistor is electrically coupled to receive the start pulse signal. The gate of the third transistor is electrically coupled to the drain/source of the first transistor, the source/drain of the third transistor is for outputting the gate driving signal, and the drain/source of the third transistor is electrically coupled to receive the second clock pulse signal.
  • In one embodiment, the source/drain of the third transistor is further electrically coupled to the gate of the third transistor through another coupling capacitor.
  • In one embodiment, the transistors further include a fourth transistor. The gate of the fourth transistor is electrically coupled to the drain/source of the first transistor, the source/drain of the fourth transistor is for outputting another start pulse signal, and the drain/source of the fourth transistor is electrically coupled to the drain/source or the source/drain of the third transistor.
  • In one embodiment, the transistors further include a fifth transistor. The gate of the fifth transistor is electrically coupled to receive the first clock pulse signal, the source/drain of the fifth transistor is electrically coupled to receive a second power supply voltage, a level of the second power supply voltage is substantially equal to the logic low level of the second clock pulse signal, and the drain/source of the fifth transistor is electrically coupled to the source/drain of the third transistor.
  • A shift register in accordance with another embodiment of the present invention includes a control circuit and an output circuit. The control circuit is electrically coupled to receive a start pulse signal, a first clock pulse signal and a power supply voltage and further for producing an enable signal according to the start pulse signal and the first clock pulse signal. A logic low level of the first clock pulse signal is lower than a level of the power supply voltage. The output circuit is subjected to the control of the enable signal and further for producing a gate driving signal according to a second clock pulse signal. The second clock signal and the first clock signal are phase-inverted with respect to each other. A logic low level of the second clock pulse signal is higher than the level of the power supply voltage.
  • In one embodiment, the control circuit includes a first control transistor and a second control transistor. The gate of the first control transistor is electrically coupled to receive the first clock pulse signal, the source/drain of the first control transistor is electrically coupled to the power supply voltage, and the drain/source of the first control transistor is electrically coupled to the gate of the first control transistor through a coupling transistor. The gate of the second control transistor is electrically coupled to the gate of the first control transistor, the source/drain of the second control transistor is electrically coupled to the drain/source of the first control transistor and for outputting the enable signal, and the drain/source of the second control transistor is electrically coupled to receive the start pulse signal.
  • In one embodiment, the output circuit includes a first output transistor. The gate of the first output transistor is electrically coupled to receive the enable signal, the source/drain of the first output transistor is for outputting the gate driving signal, and the drain/source of the first output transistor is electrically coupled to receive the second clock pulse signal.
  • In one embodiment, the output circuit further includes a second output transistor for producing a second start pulse signal. The gate of the second output transistor is electrically coupled to the gate of the first output transistor, the source/drain of the second output transistor is for outputting the second start pulse signal, and the drain/source of the second output transistor is electrically coupled to the source/drain or the drain/source of the first output transistor.
  • In one embodiment, the shift register further includes a reset circuit. The reset circuit is subjected to the control of the first clock pulse signal and for resetting a potential at the terminal of the output circuit for outputting the gate driving signal to a second power supply voltage, and a level of the second power supply voltage is substantially equal to the logic low level of the second clock pulse signal.
  • A shift register in accordance with still another embodiment of the present invention includes a control circuit and a first output transistor. The control circuit has a start pulse signal input terminal, a first clock pulse signal input terminal and a power supply voltage input terminal and includes a first control transistor and a second control transistor. The gate of the first control transistor is electrically coupled to the first clock pulse signal input terminal, the source/drain of the first control transistor is electrically coupled to the power supply voltage input terminal, and the drain/source of the first control transistor is electrically coupled to the gate of the first control transistor through a coupling capacitor. The gate of the second control transistor is electrically coupled to the first clock pulse signal input terminal, the source/drain of the second control transistor is electrically coupled to the drain/source of the first control transistor, and the drain/source of the second control transistor is electrically coupled to the start pulse signal input terminal. The gate of the first output transistor is electrically coupled to the drain/source of the first control transistor, the source/drain of the first output transistor serves as a gate driving signal output terminal, and the drain/source of the first output transistor serves as a second clock pulse signal input terminal. Moreover, the first control transistor, the second control transistor and the first output transistor all are negative threshold voltage transistors.
  • In one embodiment, the source/drain of the first output transistor is further electrically coupled to the gate of the first output transistor through a coupling capacitor.
  • In one embodiment, the shift register further includes a second output transistor. The gate of the second output transistor is electrically coupled to the drain/source of the first control transistor of the control circuit, the source/drain of the second output transistor serves as a start pulse signal output terminal, and the drain/source of the second output transistor is electrically coupled to the gate driving signal output terminal or the second clock pulse input terminal. The second output transistor is a negative threshold voltage transistor.
  • In one embodiment, the shift register further includes a reset transistor. The gate of the reset transistor is electrically coupled to the first clock pulse signal input terminal of the control circuit, the source/drain of the reset transistor serves as another power supply voltage input terminal, and the drain/source of the reset transistor is electrically coupled to the gate driving signal output terminal. The reset transistor is a negative threshold voltage transistor.
  • In summary, the above-mentioned embodiments of the present invention propose particular designs applied to the circuit structure configuration and operation process of the shift register, so that the transistors of the shift register still can normally operate in the situation of the employment of high carrier mobility semiconductor material (e.g., IGZO). Accordingly, the shift register proposed by the present invention can achieve the purpose of effectively minimizing the size of transistor and reducing power consumption.
  • BRIEF DESCRIPTION OF THE DRAWINGS
  • These and other features and advantages of the various embodiments disclosed herein will be better understood with respect to the following description and drawings, in which like numbers refer to like parts throughout, and in which:
  • FIG. 1 shows a schematic circuit diagram of a shift register in accordance with a first embodiment of the present invention.
  • FIG. 2 shows timing diagrams of multiple signals in accordance with the first embodiment of the present invention.
  • FIG. 3 shows another schematic circuit diagram of a shift register in accordance with the first embodiment of the present invention.
  • FIG. 4 shows a schematic circuit diagram of a shift register in accordance with a second embodiment of the present invention.
  • DETAILED DESCRIPTION
  • Referring to FIG. 1, a schematic circuit diagram of a shift register in accordance with a first embodiment of the present invention is shown. As illustrated in FIG. 1, the shift register 10 includes a control circuit 12 and an output circuit 14. Herein, it is noted that a plurality of shift registers connected in cascade can constitute a gate driving circuit (not shown), e.g., a gate driver on array (GOA) circuit, the shift register 10 can be any one stage of the cascade-connected shift registers.
  • Specifically, the control circuit 12 includes transistors T11, T41 and a coupling capacitor Cc. The transistors T11, T41 both are negative threshold voltage transistor, e.g., transistors employing a semiconductor material (e.g., IGZO) with high carrier mobility. The gate of the transistor T41 serves as a clock pulse signal input terminal to receive a clock pulse signal XCK, the source/drain of the transistor T41 is electrically coupled to a power supply voltage VSS and serves as a power supply voltage input terminal, and the drain/source of the transistor T41 serves as an output terminal for an enable signal Q(n) and is further electrically coupled to the gate of the transistor T41 through the coupling capacitor Cc. The gate of the transistor T11 is electrically coupled to the gate of the transistor T41 and subjected to the control of the clock pulse signal XCK, the source/drain of the transistor T11 is electrically coupled to the drain/source of the transistor T41, and the drain/source of the transistor T11 serves as a start pulse signal input terminal to receive a start pulse signal ST(n−1).
  • The output circuit 14 includes transistors T21, T22 and a coupling capacitor Cb. The transistors T21, T22 both are negative threshold voltage transistors, e.g., transistors employing a semiconductor material (e.g., IGZO) with high carrier mobility. The transistor T21 serves as an output transistor for a gate driving signal G(n), and the transistor T22 serves as an output transistor for another start pulse signal ST(n). In particular, the gate of the transistor T21 is electrically coupled to the drain/source of the transistor T41 of the control circuit 12, the drain/source of the transistor T21 serves as a clock pulse signal input terminal to receive another clock pulse signal CK, and the source/drain of the transistor T21 serves as a gate driving signal output terminal to output the gate driving signal G(n) and preferably is electrically coupled to the gate of the transistor T21 through the coupling capacitor Cb. The gate of the transistor T22 is electrically coupled to the drain/source of the transistor T41 of the control circuit 12, the drain/source of the transistor T22 is electrically coupled to the drain/source of the transistor T21 to receive the clock pulse signal CK, and the source/drain of the transistor T22 serves as a start pulse signal output terminal to output the start pulse signal ST(n).
  • Herein, it is indicated that when the shift register 10 serves as the last stage of the cascade-connected shift registers, the output circuit 14 generally is not given the transistor T22 to generate the start pulse signal ST(n). In addition, the skilled person in the art can omit the coupling capacitor Cb according to the actual consideration of design.
  • The operation process of the shift register 10 in accordance with the first embodiment will be described below in detail with reference to FIGS. 1 and 2. FIG. 2 showing timing diagrams of the start pulse signal ST(n−1), the clock pulse signals XCK, CK, the gate driving signal G(n) and the enable signal Q(n). Herein, the clock pulse signal XCK and the clock pulse signal CK are phase-inverted, that is, when the clock pulse signal XCK is logic high, the clock pulse signal CK is logic low; whereas when the clock pulse signal CK is logic high, the clock pulse signal XCK is logic low. A logic low level of the clock pulse signal XCK is lower than the level of the power supply voltage VSS, and a logic low level of the clock pulse signal CK is higher than the level of the power supply voltage VSS, so that during each of the negative threshold voltage transistors T11, T41, T21 and T22 is switched off, a potential at the gate of each the transistor is lower than another potential at the source/drain thereof and the purpose of small switched-off current is achieved as a result.
  • Specifically, when the start pulse signal ST(n−1) and the clock pulse signal XCK both are logic high, and the clock pulse signal CK is logic low, the transistors T11, T41 of the control circuit 12 both are switched on. The enable signal Q(n) is pulled up to a predetermined potential and charges the coupling capacitor Cb of the output circuit 14 so as to enable the transistors T21, T22 of the output circuit 14. Subsequently, the start pulse signal ST(n−1) and the clock pulse signal XCK both become logic low, since the logic low level of the clock pulse signal XCK is lower than the level of power supply voltage VSS, the transistors T11, T41 of the control circuit 12 can be effectively switched off and a level of the enable signal Q(n) is slightly pulled down due to an reverse coupling effect of the coupling capacitor Cc.
  • Afterwards, the clock pulse signal CK is changed from logic low to logic high, the source/drain of the transistor T21 of the output circuit 14 outputs the gate driving signal G(n) (i.e., generally gate driving pulse) according to the clock pulse signal CK. Meanwhile, the source/drain of the transistor T22 of the output circuit 14 outputs the start pulse signal ST(n) according to the inputted clock pulse signal CK as a start pulse signal for next-staged shift register. At this time, the level of the enable signal Q(n) is further pulled up due to the characteristic of voltage continuity between the two terminals of the coupling capacitor Cb, so that the switched-on current of the transistor T21 is increased. Thereafter, the clock pulse signal CK becomes logic low, potentials at the source/drains of the transistors T21, T22 both are pulled down to equal to the logic low level of the clock pulse signal CK.
  • Then the clock pulse signal XCK becomes logic high, the transistors T11, T41 of the control circuit 12 is switched on, the enable signal Q(n) is discharged to the level of the power supply voltage VSS through the transistor T41, so that the potentials at the gates of the respective transistors T21, T22 of the output circuit 14 are lower than the level of the sources/drains thereof, and the transistors T21, T22 are effectively switched off. After that, the clock pulse signal XCK becomes logic low, due to the reverse coupling effect of the coupling capacitor Cc, the enable signal Q(n) is pulled down to a lower level. Then, when the clock pulse signal CK becomes logic high again, the level of the enable signal Q(n) would not exceed the level of power supply voltage VSS, so that the transistors T21, T22 of the output circuit 14 can maintain at effective switched-off state.
  • In addition, the circuit configuration of the shift register 10 in accordance with the first embodiment of the present invention is not limited to the illustration of FIG. 1, and can employ other circuit configuration for example the illustration of FIG. 3. In particular, the circuit configuration of the shift register 10 as illustrated in FIG. 3 is similar to that of the shift register as illustrated in FIG. 1 and the difference is that: the drain/source of the transistor T22 as illustrated in FIG. 3 is electrically coupled to the source/drain of the transistor T21, rather than electrically coupled to the drain/source of the transistor T21 and directly receiving the clock pulse signal CK as illustrated in FIG. 1.
  • Referring to FIG. 4, a shift register in accordance with a second embodiment of the present invention is shown. As illustrated in FIG. 4, the shift register 20 includes a control circuit 22, an output circuit 24 and a reset circuit 26. Herein, it is noted that a plurality of shift registers connected in cascade can constitute a gate driving circuit (not shown), e.g., a gate driver on array (GOA) circuit, the shift register 20 can be any one stage of the cascade-connected shift registers. Specifically, the control circuit 22 includes transistors T11, T41 and a coupling capacitor Cc. The transistors T11, T41 both are negative threshold voltage transistors, e.g., transistors employing a semiconductor material (e.g., IGZO) with high carrier mobility. The gate of the transistor T41 serves as a clock pulse signal input terminal to receive a clock pulse signal XCK, the source/drain of the transistor T41 is electrically coupled to the power supply voltage VSS1 and serves as a power supply voltage input terminal, and the drain/source of the transistor T41 serves as an output terminal of an enable signal Q(n) and is further electrically coupled to the gate of the transistor T41 through the coupling capacitor Cc. The gate of the transistor T11 is electrically coupled to the gate of the transistor T41 and subjected to the control of the clock pulse signal XCK, the source/drain of the transistor T11 is electrically coupled to the drain/source of the transistor T41, and the drain/source of the transistor T11 serves as a start pulse signal input terminal to receive a start pulse signal ST(n−1).
  • The output circuit 24 includes transistors T21, T22 and a coupling capacitor Cb. The transistors T21, T22 both are negative threshold voltage transistor transistors, e.g., transistors employing a semiconductor material (e.g., IGZO) with high carrier mobility. The transistor T21 serves as an output transistor for a gate driving signal G(n), and the transistor T22 serves as an output transistor for a start pulse signal ST(n). In particular, the gate of the transistor T21 is electrically coupled to the drain/source of the transistor T41 of the control circuit 22, the drain/source of the transistor T21 serves as a clock pulse signal input terminal to receive another clock pulse signal CK, and the source/drain of the transistor T21 serves as a gate driving signal output terminal for outputting the gate driving signal G(n) and preferably is electrically coupled to the gate of the transistor T21 through the coupling capacitor Cb. The gate of the transistor T22 is electrically coupled to the drain/source of the transistor T41 of the control circuit 22, the drain/source of the transistor T22 is electrically coupled to the drain/source of the transistor T21 to receive the clock pulse signal CK, and the source/drain of the transistor T22 serves as a start pulse signal output terminal for outputting a start pulse signal ST(n).
  • The reset circuit 26 includes a transistor T31. The transistor T31 is a negative threshold voltage transistor, e.g., a transistor employing a semiconductor material (e.g., IGZO) with high carrier mobility. The gate of the transistor T31 is electrically coupled to receive the clock pulse signal XCK, the source/drain of the transistor T31 is electrically coupled to the power supply voltage VSS2, and the drain/source of the transistor T31 is electrically coupled to the source/drain of the transistor T21 of the output circuit 24 so as to pull the potential at the source/drain of the transistor T21 down to the power supply voltage VSS2.
  • In the second embodiment, in order to achieve the purpose that: during each of the negative threshold voltage transistors T11, T41, T21, T22 and t31 being switched-off state, the potential at the gate of each the transistor is lower than the potential at the source/drain thereof and thereby a small switched-off current (i.e., generally leakage current) is realized, the clock pulse signals CK and XCK are set to be phase-inverted with respect to each other, the level of the power supply voltage VSS1 is set to be higher than the logic low level of the clock pulse signal XCK but lower than the logic low level of the clock pulse signal CK, and the level of the power supply voltage VSS2 is set to be substantially equal to the logic low level of the clock pulse signal CK.
  • It is indicated that, an operation process of the shift register 20 is similar to that of the shift register 10 in accordance with the first embodiment, and thus will not be repeated herein. In addition, when the shift register 20 serves as the last stage of the cascade-connected shift registers, the output circuit 24 might not be given the transistor T22 to generate the start pulse signal ST(n). Moreover, the skilled person in the art can omit the coupling capacitor Cb according to the actual consideration of design.
  • In summary, the above-mentioned embodiments of the present invention propose particular designs applied to circuit structure configuration and operation process of the shift register, so that the transistors of the shift register still can normally operate in the situation of the employment of high carrier mobility semiconductor material (e.g., IGZO, but not to limit the present invention). Accordingly, the shift register proposed by the present invention can achieve the purpose of effectively minimizing the size of transistor and reducing power consumption.
  • The above description is given by way of example, and not limitation. Given the above disclosure, one skilled in the art could devise variations that are within the scope and spirit of the invention disclosed herein, including configurations ways of the recessed portions and materials and/or designs of the attaching structures. Further, the various features of the embodiments disclosed herein can be used alone, or in varying combinations with each other and are not intended to be limited to the specific combination described herein. Thus, the scope of the claims is not to be limited by the illustrated embodiments.

Claims (14)

1. A shift register comprising:
a plurality of transistors, subjected to the control of a start pulse signal, a first clock pulse signal and a second clock pulse signal to generate a gate driving signal, wherein the first clock pulse signal and the second clock pulse signal are phase-inverted with respect to each other, and a logic low level of the first clock pulse signal and another logic low level of the second clock pulse signal are different from each other;
wherein the transistors are negative threshold voltage transistors, and a potential at the gate of each of the transistors is lower than another potential at the source/drain of the transistor in the situation of the transistor being switched off.
2. The shift register as claimed in claim 1, wherein the transistors comprises:
a first transistor, wherein the gate of the first transistor is electrically coupled to receive the first clock pulse signal and further electrically coupled to the drain/source of the first transistor through a coupling capacitor, the source/drain of the first transistor is electrically coupled to a power supply voltage, and a level of the power supply voltage is higher than the logic low level of the first clock pulse signal but lower than the logic low level of the second clock pulse signal;
a second transistor, wherein the gate of the second transistor is electrically coupled to receive the first clock pulse signal, the source/drain of the second transistor is electrically coupled to the drain/source of the first transistor, and the drain/source of the second transistor is electrically coupled to receive the start pulse signal; and
a third transistor, wherein the gate of the third transistor is electrically coupled to the drain/source of the first transistor, the source/drain of the third transistor is for outputting the gate driving signal; and the drain/source of the third transistor is electrically coupled to receive the second clock pulse signal.
3. The shift register as claimed in claim 2, wherein the source/drain of the third transistor is further electrically coupled to the gate of the third transistor through another coupling capacitor.
4. The shift register as claimed in claim 2, wherein the transistors further comprises:
a fourth transistor, wherein the gate of the fourth transistor is electrically coupled to the drain/source of the first transistor, the source/drain of the fourth transistor is for outputting another start pulse signal, and the drain/source of the fourth transistor is electrically coupled to the drain/source or the source/drain of the third transistor.
5. The shift register as claimed in claim 2, wherein the transistors further comprises:
a fifth transistor, wherein the gate of the fifth transistor is electrically coupled to receive the first clock pulse signal, the source/drain of the fifth transistor is electrically coupled to receive a second power supply voltage, a level of the second power supply voltage is substantially identical to the logic low level of the second clock pulse signal, and the drain/source of the fifth transistor is electrically coupled to the source/drain of the third transistor.
6. A shift register comprising:
a control circuit, electrically coupled to receive a start pulse signal, a first clock pulse signal and a power supply voltage and for generating an enable signal according to the start pulse signal and the first clock pulse signal, wherein a logic low level of the first clock pulse signal is lower than a level of the power supply voltage; and
an output circuit, subjected to the control of the enable signal and for generating a gate driving signal according to a second clock pulse signal, wherein the second clock pulse signal and the first clock pulse signal are phase-inverted with respect to each other, and a logic low level of the second clock pulse signal is higher than the level of the power supply voltage.
7. The shift register as claimed in claim 6, wherein the control circuit comprises:
a first control transistor, wherein the gate of the first control transistor is electrically coupled to receive the first clock pulse signal, the source/drain of the first control transistor is electrically coupled to the power supply voltage, and the drain/source of the first control transistor is electrically coupled to the gate of the first control transistor through a coupling capacitor; and
a second control transistor, wherein the gate of the second control transistor is electrically coupled to the gate of the first control transistor, the source/drain of the second control transistor is electrically coupled to the drain/source of the first control transistor and for outputting the enable signal, and the drain/source of the second control transistor is for receiving the start pulse signal.
8. The shift register as claimed in claim 6, wherein the output circuit comprises a first output transistor, the gate of the first output transistor is for receiving the enable signal, the source/drain of the first output transistor is for outputting the gate driving signal, and the drain/source of the first output transistor is for receiving the second clock pulse signal.
9. The shift register as claimed in claim 8, wherein the output circuit further comprises a second output transistor for generating a second start pulse signal, the gate of the second output transistor is electrically coupled to the gate of the first output transistor, the source/drain of the second output transistor is for outputting the second start pulse signal, and the drain/source of the second output transistor is electrically coupled to the source/drain or the drain/source of the first output transistor.
10. The shift register as claimed in claim 6, further comprising:
a reset circuit, subjected to the control of the first clock pulse signal to pull a potential of a terminal of the output circuit for outputting the gate driving signal to a second power supply voltage, wherein a level of the second power supply voltage is substantially identical to the logic low level of the second clock pulse signal.
11. A shift register comprising:
a control circuit, having a start pulse signal input terminal, a first clock pulse signal input terminal and a power supply voltage input terminal and comprising:
a first control transistor, wherein the gate of the first control transistor is electrically coupled to the first clock pulse signal input terminal, the source/drain of the first control transistor is electrically coupled to the power supply voltage input terminal, and the drain/source of the first control transistor is electrically coupled to the gate of the first control transistor through a coupling capacitor; and
a second control transistor, wherein the gate of the second control transistor is electrically coupled to the first clock pulse signal input terminal, the source/drain of the second control transistor is electrically coupled to the drain/source of the first control transistor, and the drain/source of the second control transistor is electrically coupled to the start pulse signal input terminal; and
a first output transistor, wherein the gate of the first output transistor is electrically coupled to the drain/source of the first control transistor, the source/drain of the first output transistor serves as a gate driving signal output terminal, the drain/source of the first output transistor serves as a second clock pulse signal input terminal;
wherein the first control transistor, the second control transistor and the first output transistor all are negative threshold voltage transistors.
12. The shift register as claimed in claim 11, wherein the source/drain of the first output transistor is further electrically coupled to the gate of the first output transistor through another coupling capacitor.
13. The shift register as claimed in claim 11, further comprising:
a second output transistor, wherein the gate of the second output transistor is electrically coupled to the drain/source of the first control transistor of the control circuit, the source/drain of the second output transistor serves as a start pulse signal output terminal, and the drain/source of the second output transistor is electrically coupled to the gate driving signal output terminal or the second clock pulse signal input terminal, the second output transistor is a negative threshold voltage transistor.
14. The shift register as claimed in claim 11, further comprising:
a reset transistor, wherein the gate of the reset transistor is electrically coupled to the first clock pulse signal input terminal of the control circuit, the source/drain of the reset transistor serves as another power supply voltage input terminal, and the drain/source of the reset transistor is electrically coupled to the gate driving signal output terminal, the reset transistor is a negative threshold voltage transistor.
US12/837,244 2010-03-19 2010-07-15 Shift register Active US8027426B1 (en)

Priority Applications (2)

Application Number Priority Date Filing Date Title
US13/175,475 US8139708B2 (en) 2010-03-19 2011-07-01 Shift register
US13/372,796 US8233584B2 (en) 2010-03-19 2012-02-14 Shift register

Applications Claiming Priority (3)

Application Number Priority Date Filing Date Title
TW99108255A 2010-03-19
TW099108255 2010-03-19
TW099108255A TWI421827B (en) 2010-03-19 2010-03-19 Shift register

Related Child Applications (1)

Application Number Title Priority Date Filing Date
US13/175,475 Division US8139708B2 (en) 2010-03-19 2011-07-01 Shift register

Publications (2)

Publication Number Publication Date
US20110228891A1 true US20110228891A1 (en) 2011-09-22
US8027426B1 US8027426B1 (en) 2011-09-27

Family

ID=44647247

Family Applications (3)

Application Number Title Priority Date Filing Date
US12/837,244 Active US8027426B1 (en) 2010-03-19 2010-07-15 Shift register
US13/175,475 Active US8139708B2 (en) 2010-03-19 2011-07-01 Shift register
US13/372,796 Active US8233584B2 (en) 2010-03-19 2012-02-14 Shift register

Family Applications After (2)

Application Number Title Priority Date Filing Date
US13/175,475 Active US8139708B2 (en) 2010-03-19 2011-07-01 Shift register
US13/372,796 Active US8233584B2 (en) 2010-03-19 2012-02-14 Shift register

Country Status (2)

Country Link
US (3) US8027426B1 (en)
TW (1) TWI421827B (en)

Cited By (5)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20150228353A1 (en) * 2013-05-07 2015-08-13 Boe Technology Group Co., Ltd. Shift register unit, shift register, and display apparatus
CN106057119A (en) * 2016-07-29 2016-10-26 华南理工大学 Line scan driving unit, line scan driving system and driving method thereof
WO2016197403A1 (en) * 2015-06-08 2016-12-15 深圳市华星光电技术有限公司 Goa circuit based on oxide semiconductor thin-film transistor
CN109564745A (en) * 2016-07-27 2019-04-02 堺显示器制品株式会社 Driving circuit and display device
US10262572B2 (en) * 2014-11-06 2019-04-16 Boe Technology Group Co., Ltd. Gate-on-array driving unit, gate-on-array driving method, gate-on-array driving circuit, and display device

Families Citing this family (5)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
CN102651187B (en) * 2011-05-16 2014-09-24 京东方科技集团股份有限公司 Shift register unit circuit, shift register, array substrate and liquid crystal displayer
TWI637483B (en) * 2011-08-29 2018-10-01 日商半導體能源研究所股份有限公司 Semiconductor device
TWI622053B (en) 2013-07-10 2018-04-21 半導體能源研究所股份有限公司 Semiconductor device
CN103400558B (en) * 2013-07-31 2015-09-09 京东方科技集团股份有限公司 Shift register cell and driving method, gate driver circuit and display device
TWI693606B (en) * 2014-02-21 2020-05-11 日商半導體能源研究所股份有限公司 Semiconductor device and electronic device

Citations (5)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US5631940A (en) * 1995-03-31 1997-05-20 Nec Corporation Thin film boot strap shift register
US20070019775A1 (en) * 2005-07-22 2007-01-25 Wintek Corporation Shift register circuit with high stability
US20070273426A1 (en) * 2004-04-26 2007-11-29 Koninklijke Philips Electronics, N.V. Threshold voltage adjustment in thin film transistors
US7848477B2 (en) * 2008-03-21 2010-12-07 Au Optronics Corp. Shift registers
US20110069047A1 (en) * 2009-09-24 2011-03-24 Semiconductor Energy Laboratory Co., Ltd. Display device

Family Cites Families (9)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US5859630A (en) * 1996-12-09 1999-01-12 Thomson Multimedia S.A. Bi-directional shift register
KR100995637B1 (en) * 2003-12-29 2010-11-19 엘지디스플레이 주식회사 Shift register
KR20050079718A (en) * 2004-02-06 2005-08-11 삼성전자주식회사 Shift register and display apparatus including the same
TWI281673B (en) * 2005-02-21 2007-05-21 Au Optronics Corp Shift registers, display panels using same, and improving methods for leakage current
KR20060123913A (en) * 2005-05-30 2006-12-05 삼성전자주식회사 Shift register and display device having the same
TWI316219B (en) * 2005-08-11 2009-10-21 Au Optronics Corp A three-level driving shift register
TWI337003B (en) * 2007-04-16 2011-02-01 Hannstar Display Corp Shift register apparatus and shift register thereof
TW201039325A (en) * 2009-04-23 2010-11-01 Novatek Microelectronics Corp Shift register apparatus
JP5467455B2 (en) * 2009-10-07 2014-04-09 Nltテクノロジー株式会社 Shift register circuit, scanning line driving circuit, and display device

Patent Citations (5)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US5631940A (en) * 1995-03-31 1997-05-20 Nec Corporation Thin film boot strap shift register
US20070273426A1 (en) * 2004-04-26 2007-11-29 Koninklijke Philips Electronics, N.V. Threshold voltage adjustment in thin film transistors
US20070019775A1 (en) * 2005-07-22 2007-01-25 Wintek Corporation Shift register circuit with high stability
US7848477B2 (en) * 2008-03-21 2010-12-07 Au Optronics Corp. Shift registers
US20110069047A1 (en) * 2009-09-24 2011-03-24 Semiconductor Energy Laboratory Co., Ltd. Display device

Cited By (10)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20150228353A1 (en) * 2013-05-07 2015-08-13 Boe Technology Group Co., Ltd. Shift register unit, shift register, and display apparatus
US9887013B2 (en) * 2013-05-07 2018-02-06 Boe Technology Group Co., Ltd. Shift register unit, shift register, and display apparatus
US10262572B2 (en) * 2014-11-06 2019-04-16 Boe Technology Group Co., Ltd. Gate-on-array driving unit, gate-on-array driving method, gate-on-array driving circuit, and display device
WO2016197403A1 (en) * 2015-06-08 2016-12-15 深圳市华星光电技术有限公司 Goa circuit based on oxide semiconductor thin-film transistor
GB2545856A (en) * 2015-06-08 2017-06-28 Shenzhen China Star Optoelect GOA circuit based on oxide semiconductor thin-film transistor
US20170213512A1 (en) * 2015-06-08 2017-07-27 Shenzhen China Star Optoelectronics Technology Co., Ltd. Goa circuit based on oxide semiconductor thin film transistor
US9767751B2 (en) * 2015-06-08 2017-09-19 Shenzhen China Star Optoelectronics Technology Co., Ltd. GOA circuit based on oxide semiconductor thin film transistor
GB2545856B (en) * 2015-06-08 2021-03-24 Shenzhen China Star Optoelect GOA circuit based on oxide semiconductor thin film transistor
CN109564745A (en) * 2016-07-27 2019-04-02 堺显示器制品株式会社 Driving circuit and display device
CN106057119A (en) * 2016-07-29 2016-10-26 华南理工大学 Line scan driving unit, line scan driving system and driving method thereof

Also Published As

Publication number Publication date
US20120140873A1 (en) 2012-06-07
TW201133441A (en) 2011-10-01
US8233584B2 (en) 2012-07-31
US8139708B2 (en) 2012-03-20
US20110255652A1 (en) 2011-10-20
US8027426B1 (en) 2011-09-27
TWI421827B (en) 2014-01-01

Similar Documents

Publication Publication Date Title
US8027426B1 (en) Shift register
JP7469042B2 (en) SHIFT REGISTER, LIGHT EMITTING CONTROL CIRCUIT AND DISPLAY PANEL
US10685616B2 (en) Shift register circuit, method for driving the same, gate drive circuit, and display panel
US11011088B2 (en) Shift register unit, driving method, gate drive circuit, and display device
WO2020155844A1 (en) Pixel driving circuit, pixel circuit, display panel, and display device
JP6423956B2 (en) Gate electrode drive circuit based on IGZO manufacturing process
US20180190232A1 (en) Shift register, driving method thereof and gate driving device
US20170092172A1 (en) Shift register and method for driving the same, gate driving circuit and display apparatus
US20180301101A1 (en) Shift register, driving method, and gate electrode drive circuit
US20160267864A1 (en) Gate driver circuit basing on igzo process
KR101989721B1 (en) Liquid crystal display device and gate driver thereof
US11100841B2 (en) Shift register, driving method thereof, gate driving circuit, and display device
US20190114951A1 (en) Gate driving circuits and display apparatuses
WO2016095382A1 (en) Scanning drive circuit and display device
WO2013098900A1 (en) Level shifter, inverter circuit and shift register
CN108806630B (en) Shift register, grid drive circuit and display device
US9564244B2 (en) Shift register unit, shift register, display panel and display
US11423823B2 (en) Shift register and driving method thereof, gate driving circuit and display device capabling reset the output terminal
US11393402B2 (en) OR logic operation circuit and driving method, shift register unit, gate drive circuit, and display device
CN113327537B (en) Shift register, grid drive circuit and display device
CN109215552B (en) Shifting register, grid driving circuit, display panel and display device
CN113077832A (en) Shift register unit and driving method thereof, scanning driving circuit and display device
CN110880301B (en) Shifting register, driving method thereof and grid driving circuit
US9407267B2 (en) Level conversion circuit and liquid crystal display device using the same
WO2021258888A1 (en) Shift register, gate driving circuit, and display panel

Legal Events

Date Code Title Description
AS Assignment

Owner name: AU OPTRONICS CORP., TAIWAN

Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNORS:YANG, YU-CHUNG;SU, KUO-CHANG;CHEN, YUNG-CHIH;AND OTHERS;REEL/FRAME:024692/0916

Effective date: 20100526

FEPP Fee payment procedure

Free format text: PAYOR NUMBER ASSIGNED (ORIGINAL EVENT CODE: ASPN); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY

STCF Information on status: patent grant

Free format text: PATENTED CASE

FEPP Fee payment procedure

Free format text: PAYOR NUMBER ASSIGNED (ORIGINAL EVENT CODE: ASPN); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY

Free format text: PAYER NUMBER DE-ASSIGNED (ORIGINAL EVENT CODE: RMPN); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY

FPAY Fee payment

Year of fee payment: 4

MAFP Maintenance fee payment

Free format text: PAYMENT OF MAINTENANCE FEE, 8TH YEAR, LARGE ENTITY (ORIGINAL EVENT CODE: M1552); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY

Year of fee payment: 8

MAFP Maintenance fee payment

Free format text: PAYMENT OF MAINTENANCE FEE, 12TH YEAR, LARGE ENTITY (ORIGINAL EVENT CODE: M1553); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY

Year of fee payment: 12