US20110175180A1 - Micrometer-scale Grid Structure Based on Single Crystal Silicon and Method of Manufacturing the Same - Google Patents

Micrometer-scale Grid Structure Based on Single Crystal Silicon and Method of Manufacturing the Same Download PDF

Info

Publication number
US20110175180A1
US20110175180A1 US12/990,037 US99003710A US2011175180A1 US 20110175180 A1 US20110175180 A1 US 20110175180A1 US 99003710 A US99003710 A US 99003710A US 2011175180 A1 US2011175180 A1 US 2011175180A1
Authority
US
United States
Prior art keywords
silicon wafer
silicon
etching
grid structure
thin film
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Granted
Application number
US12/990,037
Other versions
US8652867B2 (en
Inventor
Binbin Jiao
Dapeng Chen
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
Institute of Microelectronics of CAS
Original Assignee
Institute of Microelectronics of CAS
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Institute of Microelectronics of CAS filed Critical Institute of Microelectronics of CAS
Assigned to Institute of Microelectronics, Chinese Academy of Sciences reassignment Institute of Microelectronics, Chinese Academy of Sciences ASSIGNMENT OF ASSIGNORS INTEREST (SEE DOCUMENT FOR DETAILS). Assignors: CHEN, DAPENG, JIAO, BINBIN
Publication of US20110175180A1 publication Critical patent/US20110175180A1/en
Application granted granted Critical
Publication of US8652867B2 publication Critical patent/US8652867B2/en
Expired - Fee Related legal-status Critical Current
Adjusted expiration legal-status Critical

Links

Images

Classifications

    • BPERFORMING OPERATIONS; TRANSPORTING
    • B81MICROSTRUCTURAL TECHNOLOGY
    • B81CPROCESSES OR APPARATUS SPECIALLY ADAPTED FOR THE MANUFACTURE OR TREATMENT OF MICROSTRUCTURAL DEVICES OR SYSTEMS
    • B81C1/00Manufacture or treatment of devices or systems in or on a substrate
    • B81C1/00015Manufacture or treatment of devices or systems in or on a substrate for manufacturing microsystems
    • B81C1/00134Manufacture or treatment of devices or systems in or on a substrate for manufacturing microsystems comprising flexible or deformable structures
    • B81C1/00158Diaphragms, membranes
    • BPERFORMING OPERATIONS; TRANSPORTING
    • B81MICROSTRUCTURAL TECHNOLOGY
    • B81BMICROSTRUCTURAL DEVICES OR SYSTEMS, e.g. MICROMECHANICAL DEVICES
    • B81B2203/00Basic microelectromechanical structures
    • B81B2203/03Static structures
    • B81B2203/0353Holes

Definitions

  • the present invention relates to Micro-Electro-Mechanical System (MEMS), more particularly to a micrometer-scale grid structure based on single crystal silicon and a method of manufacturing the same.
  • MEMS Micro-Electro-Mechanical System
  • Micro-Electro-Mechanical System is a new multi-interdisciplinary subject based on integrated circuit technology, which relates to multi engineering and subjects, such as micro electronics, mechanics, automatics, material science and so on.
  • Sensor array is used to simultaneously sense a plurality of pieces of information or spatial information distribution via one chip.
  • Actuator array is used to simultaneously perform a plurality of micro-operations so that the efficiency of micro fabrication can be significantly enhanced.
  • MEMS sensor array and actuator array are formed in conventional silicon wafer.
  • a couple of problems are caused as follows by the limited pitch between substrate and detection unit: firstly, the movement space of moveable portion of sensor array or actuator array is limited by the pitch size; secondly, the vacuum demand of response sensitivity of uncooled infrared sensor, which works in a low vacuum environment, is directly affected by the pitch size.
  • embodiments of the present invention which provide a micrometer-scale grid structure based on single crystal silicon and a method of manufacturing the same.
  • the method of manufacturing sensor array or detector array on silicon based grid may effectively solve the problems.
  • a micrometer-scale grid structure based on single crystal silicon consists of periphery frame ( 1 ) and grid zone ( 2 ).
  • the periphery frame ( 1 ) is rectangle, including square, and grid zone ( 2 ) has a plurality of mesh-holes ( 3 ) distributing in the plane of grid zone ( 2 ).
  • a method for manufacturing a micrometer-scale grid structure based on single crystal silicon comprises following steps:
  • the process of etching the thin film in step d) comprises: etching part of the thin film between the neighboring trenches by the mask with designed pattern.
  • the process of dry etching the top surface of the silicon wafer in step f) comprises: performing dry etch to the portion of silicon wafer which is uncovered by the thin film by the mask with designed pattern.
  • step g) and step h) may be further included based on the foregoing embodiment.
  • Step g Remove the thin film remains on the grid structure;
  • Step h Deposit a second material on the grid structure.
  • the hollowed-out gird structure meets the demand of broader movement space for some sensors or actuators without sacrifice layer structure; 2. Advantages of the hollowed-out grid structure meet the demand of double-side transparence for some optical sensors; 3.
  • the structure of the present invention may be used as cell sieve in biochemistry field.
  • FIG. 1 shows a top view of the micrometer-scale grid structure based on single crystal silicon according to an embodiment of the invention
  • FIG. 2 shows a cross section view of the micrometer-scale grid structure based on single crystal silicon according to an embodiment of the invention
  • FIG. 3 shows a cross section view of the micrometer-scale grid structure with a passivated layer and based on single crystal silicon according to an embodiment of the invention
  • FIG. 4 shows a schematic flow chart of a method for manufacturing the micrometer-scale grid structure based on single crystal silicon
  • FIG. 5-13 shows schematic structure view of process flow of manufacturing the micrometer-scale grid structure based on single crystal silicon, respectively.
  • the present invention is directed to a micrometer-scale grid structure based on single crystal silicon that is manufactured by micro-fabrication.
  • the micrometer-scale grid structure comprises periphery frame ( 1 ) and grid zone ( 2 ), as shown in a top view ( FIG. 1 ).
  • the periphery frame ( 1 ) is a rectangle, of course including square, of which the length and width range from 1 mm to 100 mm.
  • the shape of the mesh-hole ( 3 ) may be triangle, rectangle, square or arbitrary polygon, while FIG. 1 takes square for example.
  • the side length of mesh-holes ( 3 ) ranges from 0.1 microns to 1000 microns.
  • the space between two neighbouring mesh-holes is grid beam, the width of which ranges from 0.1 microns to 20 microns.
  • the cross section view of the grid structure shown in FIG. 2 illustrates that the cross section of the grid beam is rectangle, the height (length) of which ranges from 0.1 microns to 1000 microns.
  • the grid beam may be covered by a passivated material such as silicon nitride (SiNx), silicon oxide (SiO2) or silicon carbon (SiC), as shown in FIG. 3 .
  • FIG. 4 a schematic flow chart is shown illustrating a method for manufacturing the micrometer-scale grid structure based on single crystal silicon, which may comprise following steps:
  • Silicon oxide may be used as hard mask taken in conjunction with reaction ion etch (RIE) or inductively coupled plasma (ICP) to perform anisotropic deep silicon dry etching, followed by etching the hard mask via HF solution or buffer solution BOE thereof.
  • RIE reaction ion etch
  • ICP inductively coupled plasma
  • a first material on the top surface of the silicon wafer 101 to fill the trenches 102 and simultaneously form a thin film 103 on the top surface of the silicon wafer, as shown in FIG. 7 .
  • FIG. 7 For convenience's sake, only small portion of the structure is shown in the figure, and the same case occurs to all of following figures.
  • the deposition of the first material may be realized via low pressure chemical vapor deposition (LPCVD).
  • the first material may include silicon oxide, phosphosilicate glass (PSG) or borophosphosilicate glass (BPSG).
  • the planarization may be achieved via chemical mechanical planarization (CMP) or high-temperature reflow with processing temperature ranging from 200° C. to 700° C.
  • CMP chemical mechanical planarization
  • high-temperature reflow with processing temperature ranging from 200° C. to 700° C.
  • KOH solution or TMAH solution may be used as etchant solution.
  • XeF 2 xenon difluoride
  • the final grid structure as shown in FIG. 11 which consists of single crystal silicon and the first material, is completed up to now.
  • the first material may be silicon oxide(SiO 2 ), PSG or BPSG that is deposited on the surface of silicon wafer via LPCVD.
  • step g) and step h) further follows the foregoing six steps.
  • FIG. 13 For convenience's sake, only two mesh-holes are shown in FIG. 13 .
  • FIG. 1 For the top view of the whole grid structure, kindly refer to FIG. 1 .
  • the second material 4 may be a passivated material, such as silicon nitride, silicon oxide or silicon carbon, which is deposited via LPCVD.
  • the second material may be deposited to cover the whole surface of the grid structure as shown in FIG. 13 .
  • the second material may be deposited to cover the top surface, bottom surface or side surface of the grid structure.
  • the embodiments of the present invention have several advantageous features. Firstly, grid structure within micrometer scale is achieved so that MEMS unit array or actuator array, such as sensor or detector, which is set up on the grid beam of grid structure, may substantially broaden the movement space of device and thus meet the demand of broader movement space for some sensors or actuators without depending on sacrifice layer structure. Additionally, the feature of such hollowed-out grid structure meets the demand of double-side transparence for some optical sensors. Furthermore, the structure of the present invention may be used as cell sieve in biochemistry field. For instance, proper mesh depended on cell size to be sieved can be obtained by the present method.

Landscapes

  • Engineering & Computer Science (AREA)
  • Manufacturing & Machinery (AREA)
  • Microelectronics & Electronic Packaging (AREA)
  • Micromachines (AREA)

Abstract

The present invention discloses a micrometer-scale grid structure based on single crystal silicon consists of periphery frame 1 and grid zone 2. The periphery frame 1 is rectangle, and grid zone 2 has a plurality of mesh-holes 3 distributing in the plane of grid zone 2. The present invention also provides a method for manufacturing a micrometer-scale grid structure based on single crystal silicon. According to the present invention thereof, the contradiction between demand of broad deformation space for sensor and actuator and the limit of the thickness of sacrifice layer is solved. Furthermore, the special requirement of double-side transparence for some optical sensor is met.

Description

    TECHNICAL FIELD
  • The present invention relates to Micro-Electro-Mechanical System (MEMS), more particularly to a micrometer-scale grid structure based on single crystal silicon and a method of manufacturing the same.
  • BACKGROUND
  • Micro-Electro-Mechanical System (MEMS) is a new multi-interdisciplinary subject based on integrated circuit technology, which relates to multi engineering and subjects, such as micro electronics, mechanics, automatics, material science and so on.
  • With the development of science and technology, an increasing need thus exists for array sensation and array operation. Sensor array is used to simultaneously sense a plurality of pieces of information or spatial information distribution via one chip. Actuator array is used to simultaneously perform a plurality of micro-operations so that the efficiency of micro fabrication can be significantly enhanced.
  • In prior art, MEMS sensor array and actuator array are formed in conventional silicon wafer. A couple of problems are caused as follows by the limited pitch between substrate and detection unit: firstly, the movement space of moveable portion of sensor array or actuator array is limited by the pitch size; secondly, the vacuum demand of response sensitivity of uncooled infrared sensor, which works in a low vacuum environment, is directly affected by the pitch size.
  • SUMMARY OF THE INVENTION
  • In order to solve one of these and other foregoing problems, technical advantages are generally achieved by embodiments of the present invention, which provide a micrometer-scale grid structure based on single crystal silicon and a method of manufacturing the same. The method of manufacturing sensor array or detector array on silicon based grid may effectively solve the problems.
  • In accordance with one aspect of the present invention, a micrometer-scale grid structure based on single crystal silicon consists of periphery frame (1) and grid zone (2). The periphery frame (1) is rectangle, including square, and grid zone (2) has a plurality of mesh-holes (3) distributing in the plane of grid zone (2).
  • In accordance with another aspect of the present invention, a method for manufacturing a micrometer-scale grid structure based on single crystal silicon comprises following steps:
  • Step a): Etch trenches on the top surface of a single crystal silicon wafer;
    Step b): Deposit a first material on the top surface of the silicon wafer so as to fill the trenches and simultaneously form a thin film on the top surface of the silicon wafer.
    Step c): Flat the top surface of the silicon wafer which is covered by the thin film;
    Step d): Pattern and etch the thin film so as to form grid pattern;
    Step e): Etch the bottom surface of the silicon wafer until the first material filled in the trenches is exposed;
    Step f): Dry etch the top surface of the silicon wafer so as to form grid structure.
  • The process of etching the thin film in step d) comprises: etching part of the thin film between the neighboring trenches by the mask with designed pattern. The process of dry etching the top surface of the silicon wafer in step f) comprises: performing dry etch to the portion of silicon wafer which is uncovered by the thin film by the mask with designed pattern.
  • In another embodiment of the present invention, step g) and step h) may be further included based on the foregoing embodiment.
  • Step g: Remove the thin film remains on the grid structure;
    Step h: Deposit a second material on the grid structure.
  • Thus, the technical advantages of the present invention can be described as follows:
  • 1. The hollowed-out gird structure meets the demand of broader movement space for some sensors or actuators without sacrifice layer structure;
    2. Advantages of the hollowed-out grid structure meet the demand of double-side transparence for some optical sensors;
    3. The structure of the present invention may be used as cell sieve in biochemistry field.
  • BRIEF DESCRIPTION OF THE DRAWINGS
  • For a more complete understanding of the present invention, and the advantages thereof, the following descriptions are made in conjunction with the accompanying drawing, in which:
  • FIG. 1 shows a top view of the micrometer-scale grid structure based on single crystal silicon according to an embodiment of the invention;
  • FIG. 2 shows a cross section view of the micrometer-scale grid structure based on single crystal silicon according to an embodiment of the invention;
  • FIG. 3 shows a cross section view of the micrometer-scale grid structure with a passivated layer and based on single crystal silicon according to an embodiment of the invention;
  • FIG. 4 shows a schematic flow chart of a method for manufacturing the micrometer-scale grid structure based on single crystal silicon;
  • FIG. 5-13 shows schematic structure view of process flow of manufacturing the micrometer-scale grid structure based on single crystal silicon, respectively.
  • The drawings, schematics and diagrams only are illustrative, not intended to be limited but are examples of embodiments of the invention, are simplified for explanatory purposes, and are not drawn to scale.
  • DETAILED DESCRIPTION OF ILLUSTRATIVE EMBODIMENTS
  • The manufacturing and using of the presently preferred embodiments are discussed in detail below. It should be appreciated, however, that the present invention provides many applicable inventive concepts that can be embodied in a wide variety of specific contexts. The specific embodiments discussed are merely illustrative of specific ways to make and use the invention, and do not limit the scope of the invention.
  • The present invention is directed to a micrometer-scale grid structure based on single crystal silicon that is manufactured by micro-fabrication. The micrometer-scale grid structure comprises periphery frame (1) and grid zone (2), as shown in a top view (FIG. 1). The periphery frame (1) is a rectangle, of course including square, of which the length and width range from 1 mm to 100 mm. There are multiple mesh-holes (3) in grid zone (2), which are distributed in the plane of grid zone (2). The shape of the mesh-hole (3) may be triangle, rectangle, square or arbitrary polygon, while FIG. 1 takes square for example. The side length of mesh-holes (3) ranges from 0.1 microns to 1000 microns. The space between two neighbouring mesh-holes is grid beam, the width of which ranges from 0.1 microns to 20 microns. The cross section view of the grid structure shown in FIG. 2 illustrates that the cross section of the grid beam is rectangle, the height (length) of which ranges from 0.1 microns to 1000 microns. Furthermore, in order to meet application requirement, the grid beam may be covered by a passivated material such as silicon nitride (SiNx), silicon oxide (SiO2) or silicon carbon (SiC), as shown in FIG. 3.
  • Referring now to FIG. 4, a schematic flow chart is shown illustrating a method for manufacturing the micrometer-scale grid structure based on single crystal silicon, which may comprise following steps:
  • Step a): According to a designed pattern, etch trenches 102 on the top surface of single crystal silicon wafer 101, as shown in FIG. 5 and FIG. 6. Both p-type and n-type silicon wafer with crystal orientation <100> are preferred. Since that of the grid beam thickness is depended on the etching depth of the groove, the grid thickness can be better controlled by the present method.
  • Silicon oxide may be used as hard mask taken in conjunction with reaction ion etch (RIE) or inductively coupled plasma (ICP) to perform anisotropic deep silicon dry etching, followed by etching the hard mask via HF solution or buffer solution BOE thereof.
  • Step b): Deposit a first material on the top surface of the silicon wafer 101 to fill the trenches 102 and simultaneously form a thin film 103 on the top surface of the silicon wafer, as shown in FIG. 7. For convenience's sake, only small portion of the structure is shown in the figure, and the same case occurs to all of following figures.
  • The deposition of the first material may be realized via low pressure chemical vapor deposition (LPCVD). The first material may include silicon oxide, phosphosilicate glass (PSG) or borophosphosilicate glass (BPSG).
  • Step c): Flat the top surface of the silicon wafer, as shown in FIG. 8. The planarization may be achieved via chemical mechanical planarization (CMP) or high-temperature reflow with processing temperature ranging from 200° C. to 700° C.
  • Step d): Etch the thin film 103 on the top surface of the silicon wafer according to designed pattern, as shown in FIG. 9. Because grid zone (2) is the grid beam to be formed, the first material attached on the side walls of grid zone (2) should be remained as hard mask. Thus, etch the part of the thin film between neighbouring trenches by a mask with designed pattern so as to form the structure shown in FIG. 9. This etching process may be conducted via RIE.
  • Step e): Etch the bottom surface of the silicon wafer until the first material filled in the trenches 102 is exposed, as shown in FIG. 10. KOH solution or TMAH solution may be used as etchant solution.
  • Step f): Dry etch the top surface of the silicon wafer without the thin film cap so as to form the grid structure as shown in FIG. 11, which may be conducted via dry chemical etching with xenon difluoride (XeF2) or via deep silicon dry etch with ICP.
  • The final grid structure as shown in FIG. 11, which consists of single crystal silicon and the first material, is completed up to now. The first material may be silicon oxide(SiO2), PSG or BPSG that is deposited on the surface of silicon wafer via LPCVD.
  • Furthermore, the improved grid structure is provided to meet some special requirement. Thus, in another exemplary embodiment, step g) and step h) further follows the foregoing six steps.
  • Step g): Remove the thin film remains on the grid structure via wet etch with HF or buffer solution BOE thereof, as shown in FIG. 12.
  • Step h): Deposit the second material 4 on the grid structure, as shown in FIG. 13. For convenience's sake, only two mesh-holes are shown in FIG. 13. For the top view of the whole grid structure, kindly refer to FIG. 1.
  • Wherein, the second material 4 may be a passivated material, such as silicon nitride, silicon oxide or silicon carbon, which is deposited via LPCVD. The second material may be deposited to cover the whole surface of the grid structure as shown in FIG. 13. Optionally, in order to meet process requirement, the second material may be deposited to cover the top surface, bottom surface or side surface of the grid structure.
  • The embodiments of the present invention have several advantageous features. Firstly, grid structure within micrometer scale is achieved so that MEMS unit array or actuator array, such as sensor or detector, which is set up on the grid beam of grid structure, may substantially broaden the movement space of device and thus meet the demand of broader movement space for some sensors or actuators without depending on sacrifice layer structure. Additionally, the feature of such hollowed-out grid structure meets the demand of double-side transparence for some optical sensors. Furthermore, the structure of the present invention may be used as cell sieve in biochemistry field. For instance, proper mesh depended on cell size to be sieved can be obtained by the present method.
  • Although embodiments of the present invention and its advantages have been described in detail, it should be understood that various changes, substitutions and alterations can be made herein without departing from the spirit and scope of the invention as defined by the appended claims. For example, it will be readily understood by those skilled in the art that the methods may be varied while remaining within the scope of the present invention.
  • Moreover, the scope of the present application is not intended to be limited to the particular embodiments of the methods and steps described in the specification. As one of ordinary skill in the art will readily appreciate from the disclosure of the present invention, processes, or steps, presently existing or later to be developed, that perform substantially the same function or achieve substantially the same result as the corresponding embodiments described herein may be utilized according to the present invention. Accordingly, the appended claims are intended to include within their scope such processes or steps.

Claims (19)

1. A micrometer-scale grid structure based on single crystal silicon, comprising:
periphery frame (1) and grid zone (2); wherein
the periphery frame (1) is a rectangle
the grid zone (2) comprises a plurality of mesh-holes (3) distributing in the plane of the grid zone (2).
2. The grid structure of claim 1, wherein the length and width of the periphery frame (1) is from 1 mm to 100 mm, respectively.
3. The grid structure of claim 1, wherein the shape of the mesh-hole (3) is triangle, rectangle, square, arbitrary polygon or combinations thereof, and the side length of mesh-holes (3) ranges from 0.1 microns to 1000 microns.
4. The grid structure of claim 1, wherein
between the mesh-holes (3) in the grid zone (2) there is a grid beam, the surface of which is further covered by a passivated material such as silicon nitride, silicon oxide or silicon carbon.
5. A method of manufacturing a micrometer-scale grid structure based on single crystal silicon, comprising:
Step a): Etching trenches on the top surface of a single crystal silicon wafer;
Step b): Depositing a first material on the top surface of the silicon wafer so as to fill the trenches and simultaneously forming a thin film on the top surface of the silicon wafer;
Step c): Flatting the top surface of the silicon wafer which is covered by the thin film;
Step d): Etching the thin film according to a designed pattern;
Step e): Etching the bottom surface of the silicon wafer until the first material filled in the trenches exposed;
Step f): Dry etching the top surface of the silicon wafer so as to form the grid structure;
Step g): Removing the thin film remains on the grid structure;
Step h): Depositing a second material on the grid structure.
6. The method of claim 5, wherein the single crystal silicon wafer mentioned in step a) is p-type or n-type silicon wafer with crystal orientation <100>.
7. The method of claim 5, wherein step a) comprises: taking silicon oxide as hard mask; anisotropic deep silicon dry etching via reaction ion etch RIE or inductively coupled plasma ICP; etching the hard mask via HF solution or buffer solution BOE thereof.
8. The method of claim 5, wherein step b) is conducted via low pressure chemical vapor deposition LPCVD; and the first material includes silicon oxide, phosphor silicon glass PSG or boron phosphor silicon glass BPSG.
9. The method of claim 5, wherein step c) is conducted via chemical mechanical planarization CMP or high-temperature reflow with a processing temperature range from 200° C. to 700° C.
10. The method of claim 5, wherein the process of etching the thin film mentioned in step d) is conducted via RIE.
11. The method of claim 5, wherein KOH solution or TMAH solution in step e) is used as etchant solution.
12. The method of claim 5, wherein step f) is conducted via dry chemical etching with xenon difluoride, or via deep silicon dry etching with ICP.
13. The method of claim 5, wherein step g) is conducted via wet etching with HF or buffer solution BOE thereof.
14. The method of claim 5, wherein step h) is conducted via low pressure chemical vapor deposition LPCVD; the second material including passivated material such as silicon nitride, silicon oxide or silicon carbon.
15. The method of any of claim 5, wherein step d) comprises: etching part of the thin film between neighbouring trenches by the mask with designed pattern.
16. The method of claim 15, wherein step f) comprises: dry etching the portion of silicon wafer which is uncovered by the thin film.
17. A method of manufacturing a micrometer-scale grid structure based on single crystal silicon, comprising:
Step a): Etching trenches on the top surface of a single crystal silicon wafer;
Step b): Depositing a first material on the top surface of the silicon wafer so as to fill the trenches and simultaneously forming a thin film on the top surface of the silicon wafer;
Step c): Flatting the top surface of the silicon wafer which is covered by the thin film;
Step d): Etching the thin film according to designed pattern;
Step e): Etching the bottom surface of the silicon wafer until the first material filled in the trenches exposed;
Step f): Dry etching the top surface of the silicon wafer so as to form the grid structure;
18. The method of claim 17, wherein step d) comprises: etching part of the thin film between neighbouring trenches by the mask with designed pattern.
19. The method of claim 18, wherein step f) comprises: dry etching the portion of silicon wafer which is uncovered by the thin film.
US12/990,037 2009-07-29 2010-06-25 Micrometer-scale grid structure based on single crystal silicon and method of manufacturing the same Expired - Fee Related US8652867B2 (en)

Applications Claiming Priority (4)

Application Number Priority Date Filing Date Title
CN200910090124.2 2009-07-29
CN200910090124 2009-07-29
CN2009100901242A CN101985348B (en) 2009-07-29 2009-07-29 Manufacturing method of micron-scale grid structure made of monocrystalline silicon material
PCT/CN2010/074447 WO2011012036A1 (en) 2009-07-29 2010-06-25 Micro-scale grid made of single-crystal silicon and method of manufancturing the same

Publications (2)

Publication Number Publication Date
US20110175180A1 true US20110175180A1 (en) 2011-07-21
US8652867B2 US8652867B2 (en) 2014-02-18

Family

ID=43528752

Family Applications (1)

Application Number Title Priority Date Filing Date
US12/990,037 Expired - Fee Related US8652867B2 (en) 2009-07-29 2010-06-25 Micrometer-scale grid structure based on single crystal silicon and method of manufacturing the same

Country Status (3)

Country Link
US (1) US8652867B2 (en)
CN (1) CN101985348B (en)
WO (1) WO2011012036A1 (en)

Cited By (1)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20140110800A1 (en) * 2012-10-24 2014-04-24 Robert Bosch Gmbh Method for manufacturing a cap for a mems component, and hybrid integrated component having such a cap

Families Citing this family (3)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
CN103508409B (en) * 2012-06-20 2015-12-09 无锡华润华晶微电子有限公司 A kind of control method of silicon fiml corrosion thickness
CN103557853B (en) * 2013-10-24 2017-03-01 华东光电集成器件研究所 A kind of MEMS gyro of anti high overload
CN112782338B (en) * 2020-12-28 2023-11-17 苏州芯镁信电子科技有限公司 Explosion-proof structure for gas sensor, preparation method and packaging method thereof

Citations (2)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20050258514A1 (en) * 2004-05-07 2005-11-24 Stillwater Scientific Microfabricated miniature grids
US20070138409A1 (en) * 2005-12-15 2007-06-21 Palo Alto Research Center Incorporated Structured X-ray conversion screen fabricated with molded layers

Family Cites Families (7)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US5919364A (en) * 1996-06-24 1999-07-06 Regents Of The University Of California Microfabricated filter and shell constructed with a permeable membrane
DE10160830A1 (en) * 2001-12-11 2003-06-26 Infineon Technologies Ag Micromechanical sensor comprises a counter element lying opposite a moving membrane over a hollow chamber and containing openings which are formed by slits
CN1266757C (en) * 2003-01-10 2006-07-26 北京大学 CMOS circuit and body silicon micromechanical system integraled method
JP2005243993A (en) * 2004-02-27 2005-09-08 Fuji Electric Holdings Co Ltd Manufacturing method of semiconductor device
CN1802037B (en) * 2005-09-29 2011-09-14 深圳市豪恩电声科技有限公司 Back electret type silicon-based minisize electret capacitor microphone
CN100593508C (en) * 2006-10-18 2010-03-10 北京大学 Method for processing periodic nano structure device
CN100562484C (en) * 2007-06-12 2009-11-25 中国科学院上海微系统与信息技术研究所 A kind of cantilever beam structures, preparation method and application

Patent Citations (3)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20050258514A1 (en) * 2004-05-07 2005-11-24 Stillwater Scientific Microfabricated miniature grids
US20080265173A1 (en) * 2004-05-07 2008-10-30 Stillwater Scientific Instruments Microfabricated miniature grids
US20070138409A1 (en) * 2005-12-15 2007-06-21 Palo Alto Research Center Incorporated Structured X-ray conversion screen fabricated with molded layers

Cited By (2)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20140110800A1 (en) * 2012-10-24 2014-04-24 Robert Bosch Gmbh Method for manufacturing a cap for a mems component, and hybrid integrated component having such a cap
US9040336B2 (en) * 2012-10-24 2015-05-26 Robert Bosch Gmbh Method for manufacturing a cap for a MEMS component, and hybrid integrated component having such a cap

Also Published As

Publication number Publication date
US8652867B2 (en) 2014-02-18
CN101985348B (en) 2012-01-04
CN101985348A (en) 2011-03-16
WO2011012036A1 (en) 2011-02-03

Similar Documents

Publication Publication Date Title
KR101564160B1 (en) Comb mems device and method of making a comb mems device
KR101710826B1 (en) Semiconductor devices and methods of forming thereof
KR101455454B1 (en) Semiconductor devices and methods of fabrication thereof
US9029212B2 (en) MEMS pressure sensors and fabrication method thereof
US20130270658A1 (en) Methods for producing a cavity within a semiconductor substrate
US10513431B2 (en) Multiple silicon trenches forming method for MEMS sealing cap wafer and etching mask structure thereof
US8778771B2 (en) Semiconductor device, method of manufacturing the same, and solid-state image sensor
US8652867B2 (en) Micrometer-scale grid structure based on single crystal silicon and method of manufacturing the same
CN110577188A (en) Method for manufacturing suspended infrared thermopile on substrate
KR102163052B1 (en) Pressure sensor element and method for manufacturing same
US7745308B2 (en) Method of fabricating micro-vertical structure
CN105129718A (en) Optical readout infrared detector structure and manufacturing method thereof
US20080265168A1 (en) Radiation sensor element, method for producing a radiation sensor element and sensor field
CN117069053A (en) Semiconductor device and method for manufacturing the same
CN110627014B (en) Method for manufacturing suspended infrared thermopile on substrate
CN209815676U (en) MEMS structure
US9277656B2 (en) Method to fabricate a substrate including a material disposed on the edge of one or more non through hole formed in the substrate
KR102506435B1 (en) Method of manufacturing image sensor including nanostructure color filter
TW201401441A (en) Microstructure and method of manufacturing the same
US20110063416A1 (en) 3d imaging device and method for manufacturing same
WO2010073288A1 (en) Infrared sensor and infrared sensor manufacturing method
WO2015141496A1 (en) Infrared ray sensor and method for manufacturing same
JP6874943B2 (en) MEMS element
CN106365109A (en) MEMS device, production method thereof, and electronic device
CN109573937B (en) Semiconductor device and method of forming the same

Legal Events

Date Code Title Description
AS Assignment

Owner name: INSTITUTE OF MICROELECTRONICS, CHINESE ACADEMY OF

Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNORS:JIAO, BINBIN;CHEN, DAPENG;REEL/FRAME:025439/0441

Effective date: 20100419

FEPP Fee payment procedure

Free format text: MAINTENANCE FEE REMINDER MAILED (ORIGINAL EVENT CODE: REM.)

LAPS Lapse for failure to pay maintenance fees

Free format text: PATENT EXPIRED FOR FAILURE TO PAY MAINTENANCE FEES (ORIGINAL EVENT CODE: EXP.)

STCH Information on status: patent discontinuation

Free format text: PATENT EXPIRED DUE TO NONPAYMENT OF MAINTENANCE FEES UNDER 37 CFR 1.362

FP Lapsed due to failure to pay maintenance fee

Effective date: 20180218