US20110136279A1 - Thin film transistor, thin film transistor display panel, and manufacturing method thereof - Google Patents
Thin film transistor, thin film transistor display panel, and manufacturing method thereof Download PDFInfo
- Publication number
- US20110136279A1 US20110136279A1 US13/027,468 US201113027468A US2011136279A1 US 20110136279 A1 US20110136279 A1 US 20110136279A1 US 201113027468 A US201113027468 A US 201113027468A US 2011136279 A1 US2011136279 A1 US 2011136279A1
- Authority
- US
- United States
- Prior art keywords
- line
- thin film
- film transistor
- shaped semiconductors
- insulating layer
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Abandoned
Links
- 239000010409 thin film Substances 0.000 title claims abstract description 86
- 238000004519 manufacturing process Methods 0.000 title claims description 30
- 239000004065 semiconductor Substances 0.000 claims abstract description 54
- 239000000758 substrate Substances 0.000 claims abstract description 19
- 238000000034 method Methods 0.000 claims description 27
- 239000000463 material Substances 0.000 claims description 9
- 239000011368 organic material Substances 0.000 claims description 7
- 206010034972 Photosensitivity reaction Diseases 0.000 claims description 6
- 230000036211 photosensitivity Effects 0.000 claims description 6
- 229910021421 monocrystalline silicon Inorganic materials 0.000 claims description 3
- 238000000059 patterning Methods 0.000 claims description 3
- 239000010410 layer Substances 0.000 description 61
- 238000003860 storage Methods 0.000 description 24
- 229910052751 metal Inorganic materials 0.000 description 16
- 239000002184 metal Substances 0.000 description 16
- 239000011229 interlayer Substances 0.000 description 11
- 229910021417 amorphous silicon Inorganic materials 0.000 description 9
- 239000003990 capacitor Substances 0.000 description 9
- 239000004973 liquid crystal related substance Substances 0.000 description 9
- 229910052782 aluminium Inorganic materials 0.000 description 8
- XAGFODPZIPBFFR-UHFFFAOYSA-N aluminium Chemical compound [Al] XAGFODPZIPBFFR-UHFFFAOYSA-N 0.000 description 8
- 229910045601 alloy Inorganic materials 0.000 description 7
- 239000000956 alloy Substances 0.000 description 7
- 239000011651 chromium Substances 0.000 description 7
- 239000011810 insulating material Substances 0.000 description 7
- 238000002161 passivation Methods 0.000 description 7
- ZOKXTWBITQBERF-UHFFFAOYSA-N Molybdenum Chemical compound [Mo] ZOKXTWBITQBERF-UHFFFAOYSA-N 0.000 description 6
- 229910052750 molybdenum Inorganic materials 0.000 description 6
- 239000011733 molybdenum Substances 0.000 description 6
- VYZAMTAEIAYCRO-UHFFFAOYSA-N Chromium Chemical compound [Cr] VYZAMTAEIAYCRO-UHFFFAOYSA-N 0.000 description 5
- BQCADISMDOOEFD-UHFFFAOYSA-N Silver Chemical compound [Ag] BQCADISMDOOEFD-UHFFFAOYSA-N 0.000 description 5
- 229910052804 chromium Inorganic materials 0.000 description 5
- 239000010949 copper Substances 0.000 description 5
- 239000012044 organic layer Substances 0.000 description 5
- 229910021420 polycrystalline silicon Inorganic materials 0.000 description 5
- 229920005591 polysilicon Polymers 0.000 description 5
- 229910052709 silver Inorganic materials 0.000 description 5
- 239000004332 silver Substances 0.000 description 5
- 239000010936 titanium Substances 0.000 description 5
- RYGMFSIKBFXOCR-UHFFFAOYSA-N Copper Chemical compound [Cu] RYGMFSIKBFXOCR-UHFFFAOYSA-N 0.000 description 4
- 229910052802 copper Inorganic materials 0.000 description 4
- RTAQQCXQSZGOHL-UHFFFAOYSA-N Titanium Chemical compound [Ti] RTAQQCXQSZGOHL-UHFFFAOYSA-N 0.000 description 3
- 239000004020 conductor Substances 0.000 description 3
- 238000002513 implantation Methods 0.000 description 3
- 238000000206 photolithography Methods 0.000 description 3
- 229910052715 tantalum Inorganic materials 0.000 description 3
- GUVRBAGPIYLISA-UHFFFAOYSA-N tantalum atom Chemical compound [Ta] GUVRBAGPIYLISA-UHFFFAOYSA-N 0.000 description 3
- 229910052719 titanium Inorganic materials 0.000 description 3
- 229910021419 crystalline silicon Inorganic materials 0.000 description 2
- 238000010586 diagram Methods 0.000 description 2
- 230000005669 field effect Effects 0.000 description 2
- 239000010408 film Substances 0.000 description 2
- 239000011521 glass Substances 0.000 description 2
- AMGQUBHHOARCQH-UHFFFAOYSA-N indium;oxotin Chemical compound [In].[Sn]=O AMGQUBHHOARCQH-UHFFFAOYSA-N 0.000 description 2
- 239000002070 nanowire Substances 0.000 description 2
- 230000000704 physical effect Effects 0.000 description 2
- 238000000623 plasma-assisted chemical vapour deposition Methods 0.000 description 2
- 239000003870 refractory metal Substances 0.000 description 2
- YVTHLONGBIQYBO-UHFFFAOYSA-N zinc indium(3+) oxygen(2-) Chemical compound [O--].[Zn++].[In+3] YVTHLONGBIQYBO-UHFFFAOYSA-N 0.000 description 2
- 229910001316 Ag alloy Inorganic materials 0.000 description 1
- 229910000838 Al alloy Inorganic materials 0.000 description 1
- 229910000881 Cu alloy Inorganic materials 0.000 description 1
- 229910001182 Mo alloy Inorganic materials 0.000 description 1
- 229910052581 Si3N4 Inorganic materials 0.000 description 1
- VYPSYNLAJGMNEJ-UHFFFAOYSA-N Silicium dioxide Chemical compound O=[Si]=O VYPSYNLAJGMNEJ-UHFFFAOYSA-N 0.000 description 1
- 238000004380 ashing Methods 0.000 description 1
- 239000013078 crystal Substances 0.000 description 1
- 230000007547 defect Effects 0.000 description 1
- 230000002950 deficient Effects 0.000 description 1
- 238000001312 dry etching Methods 0.000 description 1
- 230000005684 electric field Effects 0.000 description 1
- 239000007943 implant Substances 0.000 description 1
- 239000012535 impurity Substances 0.000 description 1
- 230000007257 malfunction Effects 0.000 description 1
- 230000008018 melting Effects 0.000 description 1
- 238000002844 melting Methods 0.000 description 1
- 238000012986 modification Methods 0.000 description 1
- 230000004048 modification Effects 0.000 description 1
- 229910052710 silicon Inorganic materials 0.000 description 1
- 239000010703 silicon Substances 0.000 description 1
- HQVNEWCFYHHQES-UHFFFAOYSA-N silicon nitride Chemical compound N12[Si]34N5[Si]62N3[Si]51N64 HQVNEWCFYHHQES-UHFFFAOYSA-N 0.000 description 1
- 229910052814 silicon oxide Inorganic materials 0.000 description 1
- 238000004544 sputter deposition Methods 0.000 description 1
- 239000000126 substance Substances 0.000 description 1
Images
Classifications
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L27/00—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate
- H01L27/02—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having potential barriers; including integrated passive circuit elements having potential barriers
- H01L27/12—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having potential barriers; including integrated passive circuit elements having potential barriers the substrate being other than a semiconductor body, e.g. an insulating body
- H01L27/1214—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having potential barriers; including integrated passive circuit elements having potential barriers the substrate being other than a semiconductor body, e.g. an insulating body comprising a plurality of TFTs formed on a non-semiconducting substrate, e.g. driving circuits for AMLCDs
- H01L27/1222—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having potential barriers; including integrated passive circuit elements having potential barriers the substrate being other than a semiconductor body, e.g. an insulating body comprising a plurality of TFTs formed on a non-semiconducting substrate, e.g. driving circuits for AMLCDs with a particular composition, shape or crystalline structure of the active layer
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L27/00—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate
- H01L27/02—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having potential barriers; including integrated passive circuit elements having potential barriers
- H01L27/12—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having potential barriers; including integrated passive circuit elements having potential barriers the substrate being other than a semiconductor body, e.g. an insulating body
- H01L27/1214—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having potential barriers; including integrated passive circuit elements having potential barriers the substrate being other than a semiconductor body, e.g. an insulating body comprising a plurality of TFTs formed on a non-semiconducting substrate, e.g. driving circuits for AMLCDs
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L27/00—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate
- H01L27/02—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having potential barriers; including integrated passive circuit elements having potential barriers
- H01L27/12—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having potential barriers; including integrated passive circuit elements having potential barriers the substrate being other than a semiconductor body, e.g. an insulating body
- H01L27/1214—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having potential barriers; including integrated passive circuit elements having potential barriers the substrate being other than a semiconductor body, e.g. an insulating body comprising a plurality of TFTs formed on a non-semiconducting substrate, e.g. driving circuits for AMLCDs
- H01L27/1259—Multistep manufacturing methods
- H01L27/1288—Multistep manufacturing methods employing particular masking sequences or specially adapted masks, e.g. half-tone mask
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L29/00—Semiconductor devices specially adapted for rectifying, amplifying, oscillating or switching and having potential barriers; Capacitors or resistors having potential barriers, e.g. a PN-junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof ; Multistep manufacturing processes therefor
- H01L29/02—Semiconductor bodies ; Multistep manufacturing processes therefor
- H01L29/04—Semiconductor bodies ; Multistep manufacturing processes therefor characterised by their crystalline structure, e.g. polycrystalline, cubic or particular orientation of crystalline planes
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L29/00—Semiconductor devices specially adapted for rectifying, amplifying, oscillating or switching and having potential barriers; Capacitors or resistors having potential barriers, e.g. a PN-junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof ; Multistep manufacturing processes therefor
- H01L29/02—Semiconductor bodies ; Multistep manufacturing processes therefor
- H01L29/06—Semiconductor bodies ; Multistep manufacturing processes therefor characterised by their shape; characterised by the shapes, relative sizes, or dispositions of the semiconductor regions ; characterised by the concentration or distribution of impurities within semiconductor regions
- H01L29/0657—Semiconductor bodies ; Multistep manufacturing processes therefor characterised by their shape; characterised by the shapes, relative sizes, or dispositions of the semiconductor regions ; characterised by the concentration or distribution of impurities within semiconductor regions characterised by the shape of the body
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L29/00—Semiconductor devices specially adapted for rectifying, amplifying, oscillating or switching and having potential barriers; Capacitors or resistors having potential barriers, e.g. a PN-junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof ; Multistep manufacturing processes therefor
- H01L29/66—Types of semiconductor device ; Multistep manufacturing processes therefor
- H01L29/66007—Multistep manufacturing processes
- H01L29/66075—Multistep manufacturing processes of devices having semiconductor bodies comprising group 14 or group 13/15 materials
- H01L29/66227—Multistep manufacturing processes of devices having semiconductor bodies comprising group 14 or group 13/15 materials the devices being controllable only by the electric current supplied or the electric potential applied, to an electrode which does not carry the current to be rectified, amplified or switched, e.g. three-terminal devices
- H01L29/66409—Unipolar field-effect transistors
- H01L29/66477—Unipolar field-effect transistors with an insulated gate, i.e. MISFET
- H01L29/66742—Thin film unipolar transistors
- H01L29/66772—Monocristalline silicon transistors on insulating substrates, e.g. quartz substrates
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L29/00—Semiconductor devices specially adapted for rectifying, amplifying, oscillating or switching and having potential barriers; Capacitors or resistors having potential barriers, e.g. a PN-junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof ; Multistep manufacturing processes therefor
- H01L29/66—Types of semiconductor device ; Multistep manufacturing processes therefor
- H01L29/68—Types of semiconductor device ; Multistep manufacturing processes therefor controllable by only the electric current supplied, or only the electric potential applied, to an electrode which does not carry the current to be rectified, amplified or switched
- H01L29/76—Unipolar devices, e.g. field effect transistors
- H01L29/772—Field effect transistors
- H01L29/78—Field effect transistors with field effect produced by an insulated gate
- H01L29/786—Thin film transistors, i.e. transistors with a channel being at least partly a thin film
- H01L29/78651—Silicon transistors
- H01L29/78654—Monocrystalline silicon transistors
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L29/00—Semiconductor devices specially adapted for rectifying, amplifying, oscillating or switching and having potential barriers; Capacitors or resistors having potential barriers, e.g. a PN-junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof ; Multistep manufacturing processes therefor
- H01L29/66—Types of semiconductor device ; Multistep manufacturing processes therefor
- H01L29/68—Types of semiconductor device ; Multistep manufacturing processes therefor controllable by only the electric current supplied, or only the electric potential applied, to an electrode which does not carry the current to be rectified, amplified or switched
- H01L29/76—Unipolar devices, e.g. field effect transistors
- H01L29/772—Field effect transistors
- H01L29/78—Field effect transistors with field effect produced by an insulated gate
- H01L29/786—Thin film transistors, i.e. transistors with a channel being at least partly a thin film
- H01L29/78696—Thin film transistors, i.e. transistors with a channel being at least partly a thin film characterised by the structure of the channel, e.g. multichannel, transverse or longitudinal shape, length or width, doping structure, or the overlap or alignment between the channel and the gate, the source or the drain, or the contacting structure of the channel
Definitions
- the present invention relates to a thin film transistor, a thin film transistor display panel, and a manufacturing method thereof, and more particularly to a thin film transistor having crystalline silicon, a thin film transistor display panel having the thin film transistor, and a manufacturing method thereof.
- a thin film transistor is used as a switching device for independently driving pixels in a flat display apparatus such as a liquid crystal display (LCD) apparatus and an organic light emitting display (OLED) apparatus.
- a thin film transistor display panel includes the thin film transistors, pixel electrodes connected to the thin film transistors, scan signal lines (or gate lines) for transmitting scan signals to the thin film transistors, and data lines for transmitting data signals.
- Each of the thin film transistors includes a gate electrode connected to the gate line, a source electrode connected to the data line, a drain electrode connected to the pixel electrode, and a semiconductor disposed on the gate electrode between the source and drain electrodes.
- the thin film transistors transmit the data signals from the data lines to the pixel electrodes according to the scan signals from the gate lines.
- the semiconductor of the thin film transistor is made of polysilicon or amorphous silicon.
- silicon is classified as amorphous silicon and polysilicon according to the crystalline state thereof. Since the amorphous silicon can be deposited at a low temperature to form a thin film, the amorphous silicon is mainly used for a display apparatus in which a glass having a low melting point is used as a substrate.
- a glass having a low melting point is used as a substrate.
- it is difficult to implement a Chip-In-Glass by directly designing and forming a driving circuit on a panel for the display apparatus. Therefore, production cost thereof increases.
- the polysilicon has better field effect mobility than the amorphous silicon, a process for forming the polysilicon is very complicated.
- An exemplary embodiment provides a thin film transistor having high electric mobility and that is capable of minimizing production cost, a thin film transistor display panel having the thin film transistor, and a method of manufacturing the thin film transistor.
- Another exemplary embodiment provides a method of manufacturing a thin film transistor that is capable of forming a semiconductor of the thin film transistor by using a line-shaped semiconductor (nanowire).
- a thin film transistor including a frame formed on a substrate and having a plurality of grooves, line-shaped semiconductors disposed in at least one of the grooves, a first electrode overlapping with the line-shaped semiconductors, and second and third electrodes connected to ends of the line-shaped semiconductors.
- a thin film transistor display panel including a substrate, a frame formed on the substrate and having a plurality of grooves, a line-shaped semiconductor disposed in at least one of the grooves, a gate line overlapping with the line-shaped semiconductors, a data line and a drain electrode connected to ends of the line-shaped semiconductors, and a pixel electrode connected to the drain electrode.
- a method of manufacturing a thin film transistor display panel including forming a frame having a plurality of grooves on a substrate; disposing line-shaped semiconductors into the grooves; forming a gate line overlapping with the line-shaped semiconductors; forming a data line and a drain electrode insulated from the gate line and intersecting the gate line, wherein the data line and the drain electrode are connected to ends of the line-shaped semiconductors; and forming a pixel electrode connected to the drain electrode.
- FIG. 1 is a layout view showing an exemplary embodiment of a pixel in a thin film transistor display panel for a liquid crystal display apparatus according to the present invention
- FIG. 2 is an enlarged layout view showing a portion II of the thin film transistor display panel shown in FIG. 1 ;
- FIG. 3 is a cross sectional view of the thin film transistor display panel taken along line III-III′ of FIG. 1 ;
- FIG. 4 is a cross-sectional view taken along line IV-IV of FIG. 2 ;
- FIG. 5 is a layout view showing an exemplary embodiment of an intermediate step of a method of manufacturing the thin film transistor display panel for the liquid crystal display apparatus shown in FIGS. 1 to 4 according to the present invention
- FIGS. 6A and 6B are cross-sectional views of the thin film transistor display panel taken along lines VIA-VIA and VIB-VIB′ of FIG. 5 , respectively;
- FIGS. 7A and 7B are cross-sectional views of the thin film transistor display panel showing exemplary embodiments of steps of a method of manufacturing following steps shown in FIGS. 6A and 6B ;
- FIGS. 8A and 8B are cross-sectional views of the thin film transistor display panel showing exemplary embodiments of steps of a manufacturing method following steps shown in FIGS. 7A and 7B ;
- FIG. 9 is a layout view showing an exemplary embodiment of the thin film transistor display panel in an exemplary embodiment of a step of a manufacturing method following the steps shown in FIGS. 8A and 8B ;
- FIGS. 10A and 10B are cross-sectional views of the thin film transistor display panel taken along lines XA-XA and XB-XB′ of FIG. 9 , respectively;
- FIG. 11 is a layout view of the thin film transistor display panel showing an exemplary embodiment of a step of a manufacturing method following the step shown in FIG. 9 ;
- FIGS. 12A and 12B are cross-sectional views of the thin film transistor display panel taken along lines XIIA-XIIA′ and XIIB-XIIB′ of FIG. 11 , respectively;
- FIG. 13 is a layout view of an exemplary embodiment of the thin film transistor panel showing an exemplary embodiment of a step of a manufacturing method following the step shown in FIG. 11 ;
- FIGS. 14A and 14B are cross-sectional views of the thin film transistor display panel taken along lines XIVA-XIVA′ and XIVB-XIVB′ of FIG. 13 , respectively;
- FIG. 15 is a schematic equivalent circuit diagram of an exemplary embodiment of the thin film transistor display panel according to the present invention.
- first, second, third, etc. may be used herein to describe various elements, components, regions, layers and/or sections, these elements, components, regions, layers and/or sections should not be limited by these terms. These terms are only used to distinguish one element, component, region, layer or section from another region, layer or section. Thus, a first element, component, region, layer or section discussed below could be termed a second element, component, region, layer or section without departing from the teachings of the present invention.
- spatially relative terms such as “lower”, “upper” and the like, may be used herein for ease of description to describe the relationship of one element or feature to another element(s) or feature(s) as illustrated in the figures. It will be understood that the spatially relative terms are intended to encompass different orientations of the device in use or operation, in addition to the orientation depicted in the figures. For example, if the device in the figures is turned over, elements described as “lower” relative to other elements or features would then be oriented “upper” relative to the other elements or features. Thus, the exemplary term “lower” can encompass both an orientation of upper and lower. The device may be otherwise oriented (rotated 90 degrees or at other orientations) and the spatially relative descriptors used herein interpreted accordingly.
- Embodiments of the invention are described herein with reference to cross-section illustrations that are schematic illustrations of idealized embodiments (and intermediate structures) of the invention. As such, variations from the shapes of the illustrations as a result, for example, of manufacturing techniques and/or tolerances, are to be expected. Thus, embodiments of the invention should not be construed as limited to the particular shapes of regions illustrated herein but are to include deviations in shapes that result, for example, from manufacturing.
- an implanted region illustrated as a rectangle will, typically, have rounded or curved features and/or a gradient of implant concentration at its edges rather than a binary change from implanted to non-implanted region.
- a buried region formed by implantation may result in some implantation in the region between the buried region and the surface through which the implantation takes place.
- the regions illustrated in the figures are schematic in nature and their shapes are not intended to illustrate the actual shape of a region of a device and are not intended to limit the scope of the invention.
- FIG. 1 is a layout view showing an exemplary embodiment of a pixel in a thin film transistor display panel for the liquid crystal display apparatus according to the present invention
- FIG. 2 is a enlarged layout view showing a portion II of the thin film transistor display panel shown in FIG. 1
- FIG. 3 is a cross-sectional view of the thin film transistor display panel taken along line III-III′ of FIG. 1
- FIG. 4 is a cross-sectional view taken along line IV-IV of FIG. 2 .
- a plurality of frames 800 made of a transparent organic material is formed on a transparent dielectric substrate 110 .
- Each of the frames 800 has a plurality of grooves H.
- the grooves 810 are aligned to be substantially parallel to each other in longitudinal and transverse directions.
- a height H of each of the grooves 810 may be 2 ⁇ m or less.
- An interval L between adjacent grooves 810 may be in a range of about 2 ⁇ m to about 4 ⁇ m.
- the interval L between adjacent grooves 810 may be in a range of about 2 ⁇ m to about 3 ⁇ m
- lengths of sides of a planar pattern of the frames 800 in a direction substantially perpendicular to the interval L are in a range of 4 ⁇ m to 10 ⁇ m.
- the grooves 810 are filled with a plurality of line-shaped semiconductors extending substantially in a longitudinal direction of the grooves 810 .
- Each of the line-shaped semiconductors (nanowires) 154 includes a core 154 a, an insulating layer 154 b surrounding the core 154 a, and a conductive layer 154 c surrounding the insulating layer 154 b.
- the core may include, but is not limited to, a single crystal.
- the core 154 a may be exposed by removing a portion of the conductive member 154 c and the insulating layer 154 b disposed at both ends of each of the line-shaped semiconductors 154 .
- the insulating layer 154 b surrounding the core 154 a of the semiconductors 154 is essentially used as a gate insulating layer of the thin film transistor.
- a plurality of gate lines 121 and storage electrode lines 131 extending substantially in the longitudinal direction are formed on the substrate 110 .
- the gate lines 121 transmit gate signals, and include a plurality of gate electrodes 124 .
- the gate electrodes 124 extend downwardly from the gate lines 121 in a direction substantially perpendicular to the gate lines 121 and overlap with the line-shaped semiconductors 154 .
- the gate electrodes 124 protrude in a longitudinal direction that is substantially perpendicular to the grooves 810 .
- the storage electrode lines 131 receive predetermined voltages such as a common voltage applied to a common electrode (not shown).
- the storage electrode lines 131 include storage electrodes 133 .
- the storage electrodes 133 protrude from opposite sides of the storage electrode lines 131 in a direction substantially perpendicular to the storage electrode lines 131 , essentially being “enlarged in upward and downward direction” from the storage electrode lines 131 .
- the gate lines 121 and the storage electrode lines 131 may be made of a molybdenum-based metal such as molybdenum (Mo) and a molybdenum alloy, a refractory metal such as chromium (Cr), titanium (Ti), or tantalum (Ta), and alloys thereof.
- the gate lines 121 and the storage electrode lines 131 may have a multi-layered structure including two conductive layers (not shown) having different physical properties.
- one of the two conductive layers may be made of a refractory metal.
- the other conductive layer may be made of a metal having low resistivity.
- Exemplary embodiments of the metal may include, but are not limited to, an aluminum-based metal such as aluminum (Al) and an aluminum alloy, a silver-based metal such as silver (Ag) and an silver alloy, and a copper-based metal such as copper (Cu) and a copper alloy, in order to reduce signal delay or voltage drop of the gate lines 121 and the storage electrode lines 131 .
- an aluminum-based metal such as aluminum (Al) and an aluminum alloy
- a silver-based metal such as silver (Ag) and an silver alloy
- a copper-based metal such as copper (Cu) and a copper alloy
- side surfaces of the gate lines 121 may be slanted with respect to a surface of the substrate 110 .
- it is preferable that the slanted angle is in a range of about 30° to about 80°.
- the interlayer insulating layer 160 is formed on the gate lines 121 .
- the interlayer insulating layer 160 may be made of an inorganic insulating material such as a silicon nitride and a silicon oxide, an organic insulating material, a low-dielectric-constant insulating material, a combination including at least one of the foregoing or any material that is suitable for the purposes described herein.
- the dielectric constant of the low-dielectric-constant insulating material is 4.0 or less.
- the low-dielectric-constant insulating material may be a-Si:C:O or a-Si:O:F which is formed by using a plasma enhanced chemical vapor deposition (PECVD) process.
- An interlayer insulating layer 160 is made of an organic insulating material having photosensitivity. A surface of the interlayer insulating layer 160 may be planarized.
- the interlayer insulating layer 160 may have a double-layer structure of a lower inorganic layer and an upper organic layer in order to protect exposed portions of the line-shaped semiconductors 154 as well as to have advantages of the organic layer.
- Contact holes 163 and 165 are formed in the interlayer insulating layer 160 by removing a portion of the insulating layer 154 b and a portion of the conductive member 154 c at both ends of each of the line-shaped semiconductors 154 to expose the core 154 a.
- a plurality of data lines 171 and a plurality of drain electrodes 175 are formed on the interlayer insulating layer 160 .
- the data lines 171 for transmitting the data signals extend in a transverse direction substantially perpendicularly to intersect the gate lines 121 .
- the data lines 171 include source electrodes 173 which are connected through the contact holes 163 to the cores 154 a of the line-shaped semiconductors 154 .
- each of the data lines 171 may have an enlarged area in order to be connected to other layers or external driving circuits (not shown).
- a data driving circuit (not shown) for generating the data signals may be integrated on the substrate 110 and the data lines 171 may be directly connected to the data driving circuit.
- Each drain electrode 175 is separated from a source electrode 173 and is connected through a contact hole 165 to the core 154 a of a line-shaped semiconductor 154 .
- the data lines 171 and the drain electrodes 175 may be constructed with a conductive layer made of an aluminum-based metal, a silver-based metal, a copper-based metal, a molybdenum-based metal, chromium (Cr), titanium (Ti), or tantalum (Ta), or alloys thereof.
- the data lines 171 and the drain electrodes 175 may have a multi-layered structure including two conductive layers (not shown) having different physical properties.
- one of the two conductive layers may be made of a metal having low resistivity, including, but not limited to, an aluminum-based metal, a silver-based metal, and a copper-based metal, in order to reduce signal delay or voltage drop.
- the other conductive layer may be made of a material having good physical, chemical, and electrical contact characteristics with other materials, particularly to ITO (indium tin oxide) and IZO (indium zinc oxide), such as a molybdenum-based metal, chromium, titanium, and tantalum.
- a passivation layer 180 is formed on the data lines 171 , the drain electrodes 175 , and the interlayer insulating layer 160 .
- the passivation layer 180 may be constructed with the same material as the interlayer insulating layer 160 .
- the passivation layer 180 includes a plurality of contact holes 185 exposing the drain electrodes 175 .
- Pixel electrodes 190 may include a transparent conductive material such as ITO (indium tin oxide) and IZO (indium zinc oxide), or an opaque reflective conductive material such as aluminum (Al) and silver (Ag).
- a transparent conductive material such as ITO (indium tin oxide) and IZO (indium zinc oxide)
- an opaque reflective conductive material such as aluminum (Al) and silver (Ag).
- the pixel electrodes 190 are connected through the contact holes 185 to the drain electrodes 175 , and are applied with the data voltage from the drain electrodes 175 .
- the pixel electrodes 190 applied with the data voltage together with a common electrode (not shown) that applied with the common voltage generate an electric field, so that the liquid crystal molecules of the liquid crystal layer (not shown) between the two electrodes are aligned.
- a current flows through a light emitting layer (not shown) between the two electrodes, light can be emitted.
- the pixel electrodes 190 and the common electrode which is disposed on the display panel facing the pixel electrodes 190 constitute capacitors (hereinafter, referred to as “liquid crystal capacitors”) to sustain the applied voltages even when the thin film transistors are turned off.
- liquid crystal capacitors In order to increase the voltage storage capability, another capacitor connected in parallel to the liquid crystal capacitor is provided, and this capacitor is called a storage capacitor.
- Storage capacitors are constructed by overlapping the pixel electrodes 190 and the storage electrode lines 131 .
- the storage electrode lines 131 may include storage electrodes 133 with an enlarged width in comparison to other portions of the storage electrode lines 131 .
- the storage capacitors may be constructed by overlapping the pixel electrodes 190 with the adjacent gate lines 121 (hereinafter, referred to as “previous gate lines”).
- the passivation layer 180 may include a low-dielectric-constant organic material and the pixel electrodes 190 may be constructed by overlapping the data lines 171 with the gate lines 121 , such that an aperture ratio may be increased.
- the thin film transistor since the line-shaped semiconductors 154 may be made of single-crystal silicon having high mobility, the thin film transistor may have an improved driving performance compared to that of a thin film transistor using amorphous silicon or polysilicon.
- the thin film transistor can be used as a switching device for turning the data voltage applied to the pixel on and off and as a driving device constituting a gate driving circuit and a data driving circuit.
- the gate and data driving circuits may be formed together with the thin film transistors for switching pixels.
- FIGS. 1 to 4 An exemplary embodiment of a method of manufacturing the thin film transistor display panel shown in FIGS. 1 to 4 will be described in detail with reference to FIGS. 5 to 14B together with FIGS. 1 to 4 .
- FIG. 5 is a layout view showing an exemplary embodiment of an intermediate step of a method of manufacturing the thin film transistor display panel for the liquid crystal display apparatus shown in FIGS. 1 to 4 according to the present invention
- FIGS. 6A and 6B are cross-sectional views of the thin film transistor display panel taken along lines VIA-VIA′ and VIB-VIB′ of FIG. 5 , respectively
- FIGS. 7A and 7B are cross-sectional views of the thin film transistor display panel showing exemplary embodiments of steps of a manufacturing method following steps shown in FIGS. 6A and 6B
- FIGS. 8A and 8B are cross-sectional views of the thin film transistor display panel showing exemplary embodiments of steps of a manufacturing method following steps shown in FIGS. 7A and 7B , FIG.
- FIG. 9 is a layout view showing an exemplary embodiment of the thin film transistor display panel in an exemplary embodiment of a step of a manufacturing method following the steps shown in FIGS. 8A and 8B
- FIGS. 10A and 10B are exemplary embodiments of the thin film transistor display panel cross-sectional views of the thin film transistor display panel taken along lines XA-XA′ and XB-XB′ of FIG. 9 , respectively.
- FIG. 11 is a layout view of the thin film transistor display panel showing an exemplary embodiment of a step of a manufacturing method following the step shown in FIG. 9 , FIGS.
- FIGS. 14A and 14B are exemplary embodiments of the thin film transistor panel cross-sectional views of the thin film transistor display panel taken along lines XIVA-XIVA′ and XIVB-XIVB′ of FIG. 13 , respectively.
- an organic layer made of an organic material having photosensitivity is formed on a transparent dielectric substrate 110 .
- the organic layer is patterned by using a photo process to form frames 800 having grooves 810 .
- the grooves 810 may be formed so as to expose the substrate.
- the grooves 810 may be formed to leave a portion of the organic material on the bottoms of the grooves 810 .
- the organic layer may be patterned by using a photolithography process using a photosensitive pattern to form the grooves 810 .
- a photosensitive layer is formed on a substrate 110 by applying a photosensitive material.
- the photosensitive material constructed by inserting the line-shaped semiconductors 154 into the organic material having photosensitivity.
- the line-shaped semiconductors 154 are aligned substantially in the longitudinal direction of the grooves 810 .
- the line-shaped semiconductors 154 contact the substrate 110 or may be not contact the substrate 110 , being floated in a photosensitive layer.
- a photosensitive pattern PR is formed on the frames 800 by using a photo process. Forming the photosensitive pattern PR essentially exposes ends of the line-shaped semiconductors 154 as illustrated in FIG. 7A .
- a conductive layer 154 c and an insulating layer 154 b exposed in the line-shaped semiconductors 154 are removed.
- removing the photosensitive pattern PR may be performed by using a dry etching process or an ashing process.
- the photosensitive pattern PR is over-etched until 1 ⁇ 2 to 2 ⁇ 5 of the underlying conductive member 154 c is exposed.
- the upper portions of the frames 800 may be partially removed.
- a conductive layer is formed on the substrate 110 by using a sputtering process, and then the conductive layer is patterned to form gate lines 121 including gate electrodes 124 and storage electrode lines 131 including storage electrodes 133 .
- an insulating material is layered to cover the gate lines 121 and the storage electrode lines 131 to form an interlayer insulating layer 160 .
- Contact holes 163 and 165 are formed in the interlayer insulating layer 160 to expose both ends of the line-shaped semiconductors 154 .
- contact holes 163 and 165 may be formed by a photo process or a photolithography process.
- a conductive layer is formed, and then the conductive layer is patterned to form data lines 171 that are connected through the contact holes 163 to the cores 154 a of the line-shaped semiconductors 154 and drain electrodes 175 that are connected through the contact holes 165 to the cores 154 a of the line-shaped semiconductors 154 .
- the conductive layer may be formed by using a sputter process.
- a passivation layer 180 is formed to cover the data lines 171 and the drain electrodes 175 , and then contact holes 185 are formed.
- the contact holes 185 may be formed by using a photo process.
- the contact holes 185 may be formed by using a photolithography process using a separate photosensitive pattern.
- a transparent conductive material such as ITO and IZO and a metal having good reflectance may be deposited on the passivation layer 180 .
- pixel electrodes 190 may be formed by a patterning process. The pixel electrodes 190 are connected through the contact hole 185 to the drain electrodes 175 .
- the line-shaped semiconductors are regularly aligned by forming the frames, so that the line-shaped semiconductors can accurately overlap with the gate electrodes and be connected to the source and drain electrodes.
- FIG. 15 is a schematic equivalent circuit diagram of an exemplary embodiment of the thin film transistor display panel according to the present invention.
- a plurality of the thin film transistors are formed in a single pixel P.
- channels are individually formed for the line-shaped semiconductors, such that a plurality of the thin film transistors are connected in parallel.
- the source and drain electrodes may be connected to a plurality of the line-shaped semiconductors, such that a plurality of the thin film transistors can be formed as shown in FIG. 15 .
- the pixel P can be driven by another thin film transistor.
- the line-shaped semiconductors may be of nanometer-size.
- the area of the thin film transistors occupying the pixel can be greatly reduced. Accordingly, the aperture ratio of pixels may be increased.
- the thin film transistor is formed by using the line-shaped semiconductors, the driving performance of the thin film transistor may be improved.
- a driving circuit may be directly formed on an upper portion of the substrate.
- the production process can be simplified so that it is possible to minimize production cost.
Landscapes
- Engineering & Computer Science (AREA)
- Power Engineering (AREA)
- Microelectronics & Electronic Packaging (AREA)
- Condensed Matter Physics & Semiconductors (AREA)
- General Physics & Mathematics (AREA)
- Physics & Mathematics (AREA)
- Computer Hardware Design (AREA)
- Ceramic Engineering (AREA)
- Chemical & Material Sciences (AREA)
- Crystallography & Structural Chemistry (AREA)
- Manufacturing & Machinery (AREA)
- Thin Film Transistor (AREA)
- Liquid Crystal (AREA)
- Devices For Indicating Variable Information By Combining Individual Elements (AREA)
Abstract
A thin film transistor is provided. The thin film transistor includes a frame formed on a substrate and having a plurality of grooves, line-shaped semiconductors disposed in at least one of the grooves, a first electrode overlapping with the line-shaped semiconductors, and second and third electrodes connected to ends of the line-shaped semiconductors.
Description
- This application is a divisional application of U.S. patent application Ser. No. 11/377,709 filed Mar. 16, 2006, which claims priority to Korean Patent Application No. 2005-0022379, filed on Mar. 17, 2005, and all the benefits accruing therefrom under 35 U.S.C. §119, and the contents of which in their entirety are herein incorporated by reference.
- (a) Field of the Invention
- The present invention relates to a thin film transistor, a thin film transistor display panel, and a manufacturing method thereof, and more particularly to a thin film transistor having crystalline silicon, a thin film transistor display panel having the thin film transistor, and a manufacturing method thereof.
- (b) Description of the Related Art
- In general, a thin film transistor (TFT) is used as a switching device for independently driving pixels in a flat display apparatus such as a liquid crystal display (LCD) apparatus and an organic light emitting display (OLED) apparatus. A thin film transistor display panel includes the thin film transistors, pixel electrodes connected to the thin film transistors, scan signal lines (or gate lines) for transmitting scan signals to the thin film transistors, and data lines for transmitting data signals.
- Each of the thin film transistors includes a gate electrode connected to the gate line, a source electrode connected to the data line, a drain electrode connected to the pixel electrode, and a semiconductor disposed on the gate electrode between the source and drain electrodes. The thin film transistors transmit the data signals from the data lines to the pixel electrodes according to the scan signals from the gate lines. Here, the semiconductor of the thin film transistor is made of polysilicon or amorphous silicon.
- In general, silicon is classified as amorphous silicon and polysilicon according to the crystalline state thereof. Since the amorphous silicon can be deposited at a low temperature to form a thin film, the amorphous silicon is mainly used for a display apparatus in which a glass having a low melting point is used as a substrate. However, in comparison to the crystalline silicon, due to a low field effect mobility of the amorphous silicon, it is difficult to implement a Chip-In-Glass by directly designing and forming a driving circuit on a panel for the display apparatus. Therefore, production cost thereof increases.
- On the other hand, although the polysilicon has better field effect mobility than the amorphous silicon, a process for forming the polysilicon is very complicated.
- An exemplary embodiment provides a thin film transistor having high electric mobility and that is capable of minimizing production cost, a thin film transistor display panel having the thin film transistor, and a method of manufacturing the thin film transistor.
- Another exemplary embodiment provides a method of manufacturing a thin film transistor that is capable of forming a semiconductor of the thin film transistor by using a line-shaped semiconductor (nanowire).
- In an exemplary embodiment according to the present invention, there is provided a thin film transistor including a frame formed on a substrate and having a plurality of grooves, line-shaped semiconductors disposed in at least one of the grooves, a first electrode overlapping with the line-shaped semiconductors, and second and third electrodes connected to ends of the line-shaped semiconductors.
- In another exemplary embodiment according to the present invention, there is provided a thin film transistor display panel including a substrate, a frame formed on the substrate and having a plurality of grooves, a line-shaped semiconductor disposed in at least one of the grooves, a gate line overlapping with the line-shaped semiconductors, a data line and a drain electrode connected to ends of the line-shaped semiconductors, and a pixel electrode connected to the drain electrode.
- In another exemplary embodiment according to the present invention, there is provided a method of manufacturing a thin film transistor display panel, including forming a frame having a plurality of grooves on a substrate; disposing line-shaped semiconductors into the grooves; forming a gate line overlapping with the line-shaped semiconductors; forming a data line and a drain electrode insulated from the gate line and intersecting the gate line, wherein the data line and the drain electrode are connected to ends of the line-shaped semiconductors; and forming a pixel electrode connected to the drain electrode.
- The above and other features and advantages of the present invention will become more apparent by describing in detail exemplary embodiments thereof with reference to the attached drawings, in which:
-
FIG. 1 is a layout view showing an exemplary embodiment of a pixel in a thin film transistor display panel for a liquid crystal display apparatus according to the present invention; -
FIG. 2 is an enlarged layout view showing a portion II of the thin film transistor display panel shown inFIG. 1 ; -
FIG. 3 is a cross sectional view of the thin film transistor display panel taken along line III-III′ ofFIG. 1 ; -
FIG. 4 is a cross-sectional view taken along line IV-IV ofFIG. 2 ; -
FIG. 5 is a layout view showing an exemplary embodiment of an intermediate step of a method of manufacturing the thin film transistor display panel for the liquid crystal display apparatus shown inFIGS. 1 to 4 according to the present invention; -
FIGS. 6A and 6B are cross-sectional views of the thin film transistor display panel taken along lines VIA-VIA and VIB-VIB′ ofFIG. 5 , respectively; -
FIGS. 7A and 7B are cross-sectional views of the thin film transistor display panel showing exemplary embodiments of steps of a method of manufacturing following steps shown inFIGS. 6A and 6B ; -
FIGS. 8A and 8B are cross-sectional views of the thin film transistor display panel showing exemplary embodiments of steps of a manufacturing method following steps shown inFIGS. 7A and 7B ; -
FIG. 9 is a layout view showing an exemplary embodiment of the thin film transistor display panel in an exemplary embodiment of a step of a manufacturing method following the steps shown inFIGS. 8A and 8B ; -
FIGS. 10A and 10B are cross-sectional views of the thin film transistor display panel taken along lines XA-XA and XB-XB′ ofFIG. 9 , respectively; -
FIG. 11 is a layout view of the thin film transistor display panel showing an exemplary embodiment of a step of a manufacturing method following the step shown inFIG. 9 ; -
FIGS. 12A and 12B are cross-sectional views of the thin film transistor display panel taken along lines XIIA-XIIA′ and XIIB-XIIB′ ofFIG. 11 , respectively; -
FIG. 13 is a layout view of an exemplary embodiment of the thin film transistor panel showing an exemplary embodiment of a step of a manufacturing method following the step shown inFIG. 11 ; -
FIGS. 14A and 14B are cross-sectional views of the thin film transistor display panel taken along lines XIVA-XIVA′ and XIVB-XIVB′ ofFIG. 13 , respectively; and -
FIG. 15 is a schematic equivalent circuit diagram of an exemplary embodiment of the thin film transistor display panel according to the present invention. - Hereinafter, exemplary embodiments of the present invention will be described in detail with reference to the attached drawings such that the present invention can be easily put into practice by those skilled in the art. However, the present invention may be implemented in various aspects. The present invention is not limited to embodiments described hereinafter.
- In the drawings, thicknesses are enlarged for the purpose of clearly illustrating layers and areas. In addition, like elements are denoted by like reference numerals in the whole specification. If it is mentioned that a layer, a film, an area, or a plate is placed on a different element, it includes a case that the layer, film, area, or plate is placed right on the different element, as well as a case that another element is disposed therebetween. On the contrary, if it is mentioned that one element is placed right on another element, it means that no element is disposed therebetween. Like numbers refer to like elements throughout. As used herein, the term “and/or” includes any and all combinations of one or more of the associated listed items.
- It will be understood that, although the terms first, second, third, etc., may be used herein to describe various elements, components, regions, layers and/or sections, these elements, components, regions, layers and/or sections should not be limited by these terms. These terms are only used to distinguish one element, component, region, layer or section from another region, layer or section. Thus, a first element, component, region, layer or section discussed below could be termed a second element, component, region, layer or section without departing from the teachings of the present invention.
- Spatially relative terms, such as “lower”, “upper” and the like, may be used herein for ease of description to describe the relationship of one element or feature to another element(s) or feature(s) as illustrated in the figures. It will be understood that the spatially relative terms are intended to encompass different orientations of the device in use or operation, in addition to the orientation depicted in the figures. For example, if the device in the figures is turned over, elements described as “lower” relative to other elements or features would then be oriented “upper” relative to the other elements or features. Thus, the exemplary term “lower” can encompass both an orientation of upper and lower. The device may be otherwise oriented (rotated 90 degrees or at other orientations) and the spatially relative descriptors used herein interpreted accordingly.
- The terminology used herein is for the purpose of describing particular embodiments only and is not intended to be limiting of the invention. As used herein, the singular forms “a”, “an” and “the” are intended to include the plural forms as well, unless the context clearly indicates otherwise. It will be further understood that the terms “comprises” and/or “comprising,” when used in this specification, specify the presence of stated features, integers, steps, operations, elements, and/or components, but do not preclude the presence or addition of one or more other features, integers, steps, operations, elements, components, and/or groups thereof.
- Embodiments of the invention are described herein with reference to cross-section illustrations that are schematic illustrations of idealized embodiments (and intermediate structures) of the invention. As such, variations from the shapes of the illustrations as a result, for example, of manufacturing techniques and/or tolerances, are to be expected. Thus, embodiments of the invention should not be construed as limited to the particular shapes of regions illustrated herein but are to include deviations in shapes that result, for example, from manufacturing.
- For example, an implanted region illustrated as a rectangle will, typically, have rounded or curved features and/or a gradient of implant concentration at its edges rather than a binary change from implanted to non-implanted region. Likewise, a buried region formed by implantation may result in some implantation in the region between the buried region and the surface through which the implantation takes place. Thus, the regions illustrated in the figures are schematic in nature and their shapes are not intended to illustrate the actual shape of a region of a device and are not intended to limit the scope of the invention.
- Unless otherwise defined, all terms (including technical and scientific terms) used herein have the same meaning as commonly understood by one of ordinary skill in the art to which this invention belongs. It will be further understood that terms, such as those defined in commonly used dictionaries, should be interpreted as having a meaning that is consistent with their meaning in the context of the relevant art and will not be interpreted in an idealized or overly formal sense unless expressly so defined herein. Now, exemplary embodiments of a thin film transistor, a thin film transistor display panel, and a manufacturing method thereof according to the present invention will be described with reference to the accompanying drawings.
- An exemplary embodiment of a thin film transistor display panel for a display apparatus according to the present invention will be described in detail with reference to
FIGS. 1 to 4 .FIG. 1 is a layout view showing an exemplary embodiment of a pixel in a thin film transistor display panel for the liquid crystal display apparatus according to the present invention,FIG. 2 is a enlarged layout view showing a portion II of the thin film transistor display panel shown inFIG. 1 ,FIG. 3 is a cross-sectional view of the thin film transistor display panel taken along line III-III′ ofFIG. 1 , andFIG. 4 is a cross-sectional view taken along line IV-IV ofFIG. 2 . - Referring to
FIGS. 1 to 4 , a plurality offrames 800 made of a transparent organic material is formed on a transparentdielectric substrate 110. Each of theframes 800 has a plurality of grooves H. Thegrooves 810 are aligned to be substantially parallel to each other in longitudinal and transverse directions. In exemplary embodiments, a height H of each of thegrooves 810 may be 2 μm or less. An interval L betweenadjacent grooves 810 may be in a range of about 2 μm to about 4 μm. In another exemplary embodiment, the interval L betweenadjacent grooves 810 may be in a range of about 2 μm to about 3 μm In other exemplary embodiments, lengths of sides of a planar pattern of theframes 800 in a direction substantially perpendicular to the interval L are in a range of 4 μm to 10 μm. - The
grooves 810 are filled with a plurality of line-shaped semiconductors extending substantially in a longitudinal direction of thegrooves 810. Each of the line-shaped semiconductors (nanowires) 154 includes a core 154 a, an insulatinglayer 154 b surrounding the core 154 a, and aconductive layer 154 c surrounding the insulatinglayer 154 b. The core may include, but is not limited to, a single crystal. In exemplary embodiments, the core 154 a may be exposed by removing a portion of theconductive member 154 c and the insulatinglayer 154 b disposed at both ends of each of the line-shapedsemiconductors 154. - The insulating
layer 154 b surrounding the core 154 a of thesemiconductors 154 is essentially used as a gate insulating layer of the thin film transistor. - A plurality of
gate lines 121 andstorage electrode lines 131 extending substantially in the longitudinal direction are formed on thesubstrate 110. The gate lines 121 transmit gate signals, and include a plurality ofgate electrodes 124. Referring toFIG. 1 , thegate electrodes 124 extend downwardly from thegate lines 121 in a direction substantially perpendicular to thegate lines 121 and overlap with the line-shapedsemiconductors 154. Thegate electrodes 124 protrude in a longitudinal direction that is substantially perpendicular to thegrooves 810. - The
storage electrode lines 131 receive predetermined voltages such as a common voltage applied to a common electrode (not shown). Thestorage electrode lines 131 includestorage electrodes 133. Referring again toFIG. 1 , thestorage electrodes 133 protrude from opposite sides of thestorage electrode lines 131 in a direction substantially perpendicular to thestorage electrode lines 131, essentially being “enlarged in upward and downward direction” from the storage electrode lines 131. - In exemplary embodiments, the
gate lines 121 and thestorage electrode lines 131 may be made of a molybdenum-based metal such as molybdenum (Mo) and a molybdenum alloy, a refractory metal such as chromium (Cr), titanium (Ti), or tantalum (Ta), and alloys thereof. In alternative exemplary embodiments, thegate lines 121 and thestorage electrode lines 131 may have a multi-layered structure including two conductive layers (not shown) having different physical properties. In one exemplary embodiment, one of the two conductive layers may be made of a refractory metal. The other conductive layer may be made of a metal having low resistivity. Exemplary embodiments of the metal may include, but are not limited to, an aluminum-based metal such as aluminum (Al) and an aluminum alloy, a silver-based metal such as silver (Ag) and an silver alloy, and a copper-based metal such as copper (Cu) and a copper alloy, in order to reduce signal delay or voltage drop of thegate lines 121 and the storage electrode lines 131. In another exemplary embodiment, it is preferred that there is a double-layered structure which is a combination of a lower aluminum (alloy) layer and an upper chromium (or molybdenum) (alloy) layer. - In exemplary embodiments, side surfaces of the
gate lines 121 may be slanted with respect to a surface of thesubstrate 110. In one exemplary embodiment, it is preferable that the slanted angle is in a range of about 30° to about 80°. - An interlayer insulating
layer 160 is formed on the gate lines 121. The interlayer insulatinglayer 160 may be made of an inorganic insulating material such as a silicon nitride and a silicon oxide, an organic insulating material, a low-dielectric-constant insulating material, a combination including at least one of the foregoing or any material that is suitable for the purposes described herein. In exemplary embodiments, the dielectric constant of the low-dielectric-constant insulating material is 4.0 or less. In one illustrative exemplary embodiment, the low-dielectric-constant insulating material may be a-Si:C:O or a-Si:O:F which is formed by using a plasma enhanced chemical vapor deposition (PECVD) process. An interlayer insulatinglayer 160 is made of an organic insulating material having photosensitivity. A surface of the interlayer insulatinglayer 160 may be planarized. In addition, theinterlayer insulating layer 160 may have a double-layer structure of a lower inorganic layer and an upper organic layer in order to protect exposed portions of the line-shapedsemiconductors 154 as well as to have advantages of the organic layer. - Contact holes 163 and 165 are formed in the
interlayer insulating layer 160 by removing a portion of the insulatinglayer 154 b and a portion of theconductive member 154 c at both ends of each of the line-shapedsemiconductors 154 to expose the core 154 a. - A plurality of
data lines 171 and a plurality ofdrain electrodes 175 are formed on theinterlayer insulating layer 160. - The data lines 171 for transmitting the data signals extend in a transverse direction substantially perpendicularly to intersect the gate lines 121. The data lines 171 include
source electrodes 173 which are connected through the contact holes 163 to thecores 154 a of the line-shapedsemiconductors 154. - An end portion of each of the
data lines 171 may have an enlarged area in order to be connected to other layers or external driving circuits (not shown). In an illustrative exemplary embodiment, a data driving circuit (not shown) for generating the data signals may be integrated on thesubstrate 110 and thedata lines 171 may be directly connected to the data driving circuit. - Each
drain electrode 175 is separated from asource electrode 173 and is connected through acontact hole 165 to the core 154 a of a line-shapedsemiconductor 154. In exemplary embodiments, thedata lines 171 and thedrain electrodes 175 may be constructed with a conductive layer made of an aluminum-based metal, a silver-based metal, a copper-based metal, a molybdenum-based metal, chromium (Cr), titanium (Ti), or tantalum (Ta), or alloys thereof. In alternative exemplary embodiments, thedata lines 171 and thedrain electrodes 175 may have a multi-layered structure including two conductive layers (not shown) having different physical properties. In one exemplary embodiment, one of the two conductive layers may be made of a metal having low resistivity, including, but not limited to, an aluminum-based metal, a silver-based metal, and a copper-based metal, in order to reduce signal delay or voltage drop. The other conductive layer may be made of a material having good physical, chemical, and electrical contact characteristics with other materials, particularly to ITO (indium tin oxide) and IZO (indium zinc oxide), such as a molybdenum-based metal, chromium, titanium, and tantalum. In another exemplary embodiment, it is preferred that there are a combination of a lower chromium layer and an upper aluminum (alloy) layer and a combination of a lower aluminum (alloy) layer and an upper molybdenum (alloy) layer. - Side surfaces of the
data lines 171 and thedrain electrodes 175 are slanted with respect to the surface of thesubstrate 110. In exemplary embodiments, the slanted angle is in a range of about 30° to about 80°. Apassivation layer 180 is formed on thedata lines 171, thedrain electrodes 175, and the interlayer insulatinglayer 160. In exemplary embodiments, thepassivation layer 180 may be constructed with the same material as theinterlayer insulating layer 160. Thepassivation layer 180 includes a plurality ofcontact holes 185 exposing thedrain electrodes 175. -
Pixel electrodes 190 may include a transparent conductive material such as ITO (indium tin oxide) and IZO (indium zinc oxide), or an opaque reflective conductive material such as aluminum (Al) and silver (Ag). - The
pixel electrodes 190 are connected through the contact holes 185 to thedrain electrodes 175, and are applied with the data voltage from thedrain electrodes 175. - The
pixel electrodes 190 applied with the data voltage together with a common electrode (not shown) that applied with the common voltage generate an electric field, so that the liquid crystal molecules of the liquid crystal layer (not shown) between the two electrodes are aligned. In addition, when a current flows through a light emitting layer (not shown) between the two electrodes, light can be emitted. - The
pixel electrodes 190 and the common electrode which is disposed on the display panel facing thepixel electrodes 190 constitute capacitors (hereinafter, referred to as “liquid crystal capacitors”) to sustain the applied voltages even when the thin film transistors are turned off. In order to increase the voltage storage capability, another capacitor connected in parallel to the liquid crystal capacitor is provided, and this capacitor is called a storage capacitor. Storage capacitors are constructed by overlapping thepixel electrodes 190 and the storage electrode lines 131. In exemplary embodiments in order to increase electric capacitance of the storage capacitors, that is, storage capacitance, thestorage electrode lines 131 may includestorage electrodes 133 with an enlarged width in comparison to other portions of the storage electrode lines 131. In alternative exemplary embodiments, the storage capacitors may be constructed by overlapping thepixel electrodes 190 with the adjacent gate lines 121 (hereinafter, referred to as “previous gate lines”). - In exemplary embodiments, the
passivation layer 180 may include a low-dielectric-constant organic material and thepixel electrodes 190 may be constructed by overlapping thedata lines 171 with thegate lines 121, such that an aperture ratio may be increased. - In an exemplary embodiment according to the present invention, since the line-shaped
semiconductors 154 may be made of single-crystal silicon having high mobility, the thin film transistor may have an improved driving performance compared to that of a thin film transistor using amorphous silicon or polysilicon. Advantageously, the thin film transistor can be used as a switching device for turning the data voltage applied to the pixel on and off and as a driving device constituting a gate driving circuit and a data driving circuit. In other exemplary embodiments, when thin film transistors for switching pixels are formed in the thin film transistor display panel, the gate and data driving circuits may be formed together with the thin film transistors for switching pixels. - An exemplary embodiment of a method of manufacturing the thin film transistor display panel shown in
FIGS. 1 to 4 will be described in detail with reference toFIGS. 5 to 14B together withFIGS. 1 to 4 . -
FIG. 5 is a layout view showing an exemplary embodiment of an intermediate step of a method of manufacturing the thin film transistor display panel for the liquid crystal display apparatus shown inFIGS. 1 to 4 according to the present invention,FIGS. 6A and 6B are cross-sectional views of the thin film transistor display panel taken along lines VIA-VIA′ and VIB-VIB′ ofFIG. 5 , respectively, andFIGS. 7A and 7B are cross-sectional views of the thin film transistor display panel showing exemplary embodiments of steps of a manufacturing method following steps shown inFIGS. 6A and 6B .FIGS. 8A and 8B are cross-sectional views of the thin film transistor display panel showing exemplary embodiments of steps of a manufacturing method following steps shown inFIGS. 7A and 7B ,FIG. 9 is a layout view showing an exemplary embodiment of the thin film transistor display panel in an exemplary embodiment of a step of a manufacturing method following the steps shown inFIGS. 8A and 8B , andFIGS. 10A and 10B are exemplary embodiments of the thin film transistor display panel cross-sectional views of the thin film transistor display panel taken along lines XA-XA′ and XB-XB′ ofFIG. 9 , respectively.FIG. 11 is a layout view of the thin film transistor display panel showing an exemplary embodiment of a step of a manufacturing method following the step shown inFIG. 9 ,FIGS. 12A and 12B are cross-sectional views of the thin film transistor display panel taken along lines XIIA-XIIA′ and XIIB-XIIB′ ofFIG. 11 , respectively,FIG. 13 is a layout view of an exemplary embodiment of the thin film transistor display panel showing an exemplary embodiment of a step of a manufacturing method following the step shown inFIG. 11 , andFIGS. 14A and 14B are exemplary embodiments of the thin film transistor panel cross-sectional views of the thin film transistor display panel taken along lines XIVA-XIVA′ and XIVB-XIVB′ ofFIG. 13 , respectively. - Referring to
FIGS. 5 to 6B , an organic layer made of an organic material having photosensitivity is formed on a transparentdielectric substrate 110. Next, the organic layer is patterned by using a photo process to formframes 800 havinggrooves 810. Thegrooves 810 may be formed so as to expose the substrate. In alternative exemplary embodiments, thegrooves 810 may be formed to leave a portion of the organic material on the bottoms of thegrooves 810. - In other alternative exemplary embodiments, where the organic material for forming the
frames 800 has no photosensitivity, the organic layer may be patterned by using a photolithography process using a photosensitive pattern to form thegrooves 810. - Referring to
FIGS. 7A and 7B , a photosensitive layer is formed on asubstrate 110 by applying a photosensitive material. The photosensitive material constructed by inserting the line-shapedsemiconductors 154 into the organic material having photosensitivity. The line-shapedsemiconductors 154 are aligned substantially in the longitudinal direction of thegrooves 810. The line-shapedsemiconductors 154 contact thesubstrate 110 or may be not contact thesubstrate 110, being floated in a photosensitive layer. - A photosensitive pattern PR is formed on the
frames 800 by using a photo process. Forming the photosensitive pattern PR essentially exposes ends of the line-shapedsemiconductors 154 as illustrated inFIG. 7A . - By using the photosensitive pattern PR essentially as an etch mask, a
conductive layer 154 c and an insulatinglayer 154 b exposed in the line-shapedsemiconductors 154 are removed. - Referring to
FIGS. 8A and 8B , removing the photosensitive pattern PR may be performed by using a dry etching process or an ashing process. In an exemplary embodiment, the photosensitive pattern PR is over-etched until ½ to ⅖ of the underlyingconductive member 154 c is exposed. In alternative exemplary embodiments, the upper portions of theframes 800 may be partially removed. - Referring to
FIGS. 9 to 10B , a conductive layer is formed on thesubstrate 110 by using a sputtering process, and then the conductive layer is patterned to formgate lines 121 includinggate electrodes 124 andstorage electrode lines 131 includingstorage electrodes 133. - Referring to
FIGS. 11 to 12B , an insulating material is layered to cover thegate lines 121 and thestorage electrode lines 131 to form aninterlayer insulating layer 160. Contact holes 163 and 165 are formed in theinterlayer insulating layer 160 to expose both ends of the line-shapedsemiconductors 154. In exemplary embodiments, contact holes 163 and 165 may be formed by a photo process or a photolithography process. - A conductive layer is formed, and then the conductive layer is patterned to form
data lines 171 that are connected through the contact holes 163 to thecores 154 a of the line-shapedsemiconductors 154 anddrain electrodes 175 that are connected through the contact holes 165 to thecores 154 a of the line-shapedsemiconductors 154. In exemplary embodiments, the conductive layer may be formed by using a sputter process. - Referring to
FIGS. 13 to 14B , apassivation layer 180 is formed to cover thedata lines 171 and thedrain electrodes 175, and then contactholes 185 are formed. In exemplary embodiments, the contact holes 185 may be formed by using a photo process. In alternative exemplary embodiments, where thepassivation layer 180 has no photosensitivity, the contact holes 185 may be formed by using a photolithography process using a separate photosensitive pattern. - Finally, referring to
FIGS. 1 and 3 , a transparent conductive material such as ITO and IZO and a metal having good reflectance may be deposited on thepassivation layer 180. In exemplary embodiments,pixel electrodes 190 may be formed by a patterning process. Thepixel electrodes 190 are connected through thecontact hole 185 to thedrain electrodes 175. - In an exemplary embodiment according to the present invention, complicated processes such as an impurity doping process and a crystallizing process are reduced or essentially eliminated from a conventional process of manufacturing a thin film transistor. Advantageously, it is possible to simplify the process for manufacturing the thin film transistor display panel.
- In another exemplary embodiment according to the present invention, the line-shaped semiconductors are regularly aligned by forming the frames, so that the line-shaped semiconductors can accurately overlap with the gate electrodes and be connected to the source and drain electrodes.
-
FIG. 15 is a schematic equivalent circuit diagram of an exemplary embodiment of the thin film transistor display panel according to the present invention. - Referring to
FIGS. 1 to 4 , a plurality of the thin film transistors are formed in a single pixel P. In an exemplary embodiment according to the present invention, channels are individually formed for the line-shaped semiconductors, such that a plurality of the thin film transistors are connected in parallel. - When the frames, the source electrodes, and the drain electrodes are formed substantially similar in size as the semiconductors in a conventional thin film transistor display panel, the source and drain electrodes may be connected to a plurality of the line-shaped semiconductors, such that a plurality of the thin film transistors can be formed as shown in
FIG. 15 . - In this way, a plurality of the thin film transistors connected in parallel is provided to a single pixel. Advantageously, if one thin film transistor malfunctions, the pixel P can be driven by another thin film transistor.
- In another exemplary embodiment, the line-shaped semiconductors may be of nanometer-size. Advantageously, when the thin film transistor is formed by using a small number of line-shaped semiconductors, the area of the thin film transistors occupying the pixel can be greatly reduced. Accordingly, the aperture ratio of pixels may be increased.
- In another exemplary embodiment since the thin film transistor is formed by using the line-shaped semiconductors, the driving performance of the thin film transistor may be improved. Advantageously, a driving circuit may be directly formed on an upper portion of the substrate. In addition, the production process can be simplified so that it is possible to minimize production cost.
- In another exemplary embodiment, since a plurality of the thin film transistors are formed in a single pixel without a decrease in aperture ratio, defective pixels caused by defects of the thin film transistors may be minimized, such that production yield of the thin film transistor display panel can be improved.
- Although exemplary embodiments and modified examples of the present invention have been described, the present invention is not limited to the embodiments and examples, but may be modified in various forms without departing from the scope of the appended claims, the detailed description, and the accompanying drawings of the present invention. Therefore, it is natural that such modifications belong to the scope of the present invention.
Claims (8)
1. A method of manufacturing a thin film transistor display panel, comprising steps of:
forming a frame having a plurality of grooves on a substrate;
disposing line-shaped semiconductors into the grooves;
forming a gate line overlapping with the line-shaped semiconductors;
forming a data line and a drain electrode insulated from the gate line and intersecting the gate line, wherein the data line and the drain electrode are connected to ends of the line-shaped semiconductors; and
forming a pixel electrode connected to the drain electrode.
2. The method of claim 1 , wherein the disposing line-shaped semiconductor comprises:
applying a photosensitive material having the line-shaped semiconductors and forming a photosensitive layer comprising the line-shaped semiconductors;
patterning the photosensitive layer and forming a photosensitive pattern, the photosensitive pattern overlapping with the frame, wherein a portion of the line-shaped semiconductors is exposed; and
removing the photosensitive material of the photosensitive pattern having the line-shaped semiconductors.
3. The method of claim 2 , wherein each of the line-shaped semiconductors comprises a core made of single-crystal silicon, an insulating layer surrounding the core, and a conductive member surrounding the insulating layer.
4. The method of claim 3 , further comprising removing the insulating layer and the conductive member of the exposed line-shaped semiconductors.
5. The method of claim 2 , wherein the line-shaped semiconductors comprises a core made of single-crystal silicon, an insulating layer surrounding the core, and a conductive member surrounding the insulating layer; and
wherein the removing the photosensitive material comprises exposing about ½ to ⅖ of the conductive member.
6. The method of claim 1 , wherein the frame comprises a transparent organic material having photosensitivity.
7. The method of claim 1 , wherein a height of the grooves is 2 μm or less and an interval between adjacent grooves is in a range of 2 μm to 4 μm.
8. The method of claim 1 , wherein the forming a data line and a drain electrode comprises:
disposing an insulating layer on the gate line;
forming contact holes in the insulating layer and exposing the ends of the line-shaped semiconductors; and
applying and patterning a conductive layer on the insulating layer.
Priority Applications (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US13/027,468 US20110136279A1 (en) | 2005-03-17 | 2011-02-15 | Thin film transistor, thin film transistor display panel, and manufacturing method thereof |
Applications Claiming Priority (4)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
KR1020050022379A KR101100887B1 (en) | 2005-03-17 | 2005-03-17 | Thin film transistor, thin film transistor array panel, and manufacturing method thereof |
KR2005-0022379 | 2005-03-17 | ||
US11/377,709 US7910930B2 (en) | 2005-03-17 | 2006-03-16 | Thin film transistor and thin film transistor display panel having a frame and a line-shaped semiconductor |
US13/027,468 US20110136279A1 (en) | 2005-03-17 | 2011-02-15 | Thin film transistor, thin film transistor display panel, and manufacturing method thereof |
Related Parent Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US11/377,709 Division US7910930B2 (en) | 2005-03-17 | 2006-03-16 | Thin film transistor and thin film transistor display panel having a frame and a line-shaped semiconductor |
Publications (1)
Publication Number | Publication Date |
---|---|
US20110136279A1 true US20110136279A1 (en) | 2011-06-09 |
Family
ID=37030692
Family Applications (2)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US11/377,709 Active 2026-08-18 US7910930B2 (en) | 2005-03-17 | 2006-03-16 | Thin film transistor and thin film transistor display panel having a frame and a line-shaped semiconductor |
US13/027,468 Abandoned US20110136279A1 (en) | 2005-03-17 | 2011-02-15 | Thin film transistor, thin film transistor display panel, and manufacturing method thereof |
Family Applications Before (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US11/377,709 Active 2026-08-18 US7910930B2 (en) | 2005-03-17 | 2006-03-16 | Thin film transistor and thin film transistor display panel having a frame and a line-shaped semiconductor |
Country Status (5)
Country | Link |
---|---|
US (2) | US7910930B2 (en) |
JP (1) | JP5403854B2 (en) |
KR (1) | KR101100887B1 (en) |
CN (1) | CN1841780B (en) |
TW (1) | TWI378561B (en) |
Cited By (3)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US20070275501A1 (en) * | 2005-03-31 | 2007-11-29 | Xerox Corporation | Fabricating tft having fluorocarbon-containing layer |
CN105023898A (en) * | 2014-04-21 | 2015-11-04 | 台达电子工业股份有限公司 | Semiconductor device packaging body |
WO2017161412A1 (en) * | 2016-03-21 | 2017-09-28 | Puta Václav | Wind tower |
Families Citing this family (9)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US7426000B2 (en) * | 2005-04-14 | 2008-09-16 | Samsung Electronics Co., Ltd. | Transistor, display device including the same, and manufacturing method thereof |
US7767564B2 (en) * | 2005-12-09 | 2010-08-03 | Zt3 Technologies, Inc. | Nanowire electronic devices and method for producing the same |
US7999251B2 (en) * | 2006-09-11 | 2011-08-16 | International Business Machines Corporation | Nanowire MOSFET with doped epitaxial contacts for source and drain |
KR100858223B1 (en) * | 2007-05-21 | 2008-09-10 | 연세대학교 산학협력단 | Thin film transister with self-aligned semiconductor nanowires and fabricating method thereof |
TWI427357B (en) * | 2010-06-30 | 2014-02-21 | Au Optronics Corp | Method for fabricating display panel |
CN101916733B (en) * | 2010-07-12 | 2012-07-04 | 友达光电股份有限公司 | Manufacturing method of display panel |
CN103926760B (en) * | 2013-01-14 | 2017-08-25 | 瀚宇彩晶股份有限公司 | Dot structure and image element array substrates |
KR102404780B1 (en) * | 2015-02-25 | 2022-06-02 | 삼성디스플레이 주식회사 | Flexible display |
US10948470B2 (en) * | 2016-04-29 | 2021-03-16 | TricornTech Taiwan | System and method for in-line monitoring of airborne contamination and process health |
Citations (29)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US5892558A (en) * | 1997-06-26 | 1999-04-06 | Gl Displays, Inc. | Wire electrode structure based on 2 or 3 terminal device employed in a liquid crystal display |
US5904515A (en) * | 1995-01-27 | 1999-05-18 | Goldstar Electron Co., Ltd. | Method for fabricating a thin film transistor with the source, drain and channel in a groove in a divided gate |
US5962863A (en) * | 1993-09-09 | 1999-10-05 | The United States Of America As Represented By The Secretary Of The Navy | Laterally disposed nanostructures of silicon on an insulating substrate |
US5998838A (en) * | 1997-03-03 | 1999-12-07 | Nec Corporation | Thin film transistor |
US6195138B1 (en) * | 1995-08-11 | 2001-02-27 | Sharp Kabushiki Kaisha | Transmission type liquid crystal display having an organic interlayer elements film between pixel electrodes and switching |
US6248674B1 (en) * | 2000-02-02 | 2001-06-19 | Hewlett-Packard Company | Method of aligning nanowires |
US20020057407A1 (en) * | 2000-11-10 | 2002-05-16 | Nec Corporation | Reflection type liquid crystal display device and method of fabricating the same |
US20020109811A1 (en) * | 2001-02-13 | 2002-08-15 | June-Ho Park | Array substrate for reflective and transflective liquid crystal display devices and manufacturing method for the same |
US20020153160A1 (en) * | 2000-07-04 | 2002-10-24 | Franz Hofmann | Electronic device and method for fabricating an electronic device |
US6559468B1 (en) * | 1999-03-29 | 2003-05-06 | Hewlett-Packard Development Company Lp | Molecular wire transistor (MWT) |
US20030098488A1 (en) * | 2001-11-27 | 2003-05-29 | O'keeffe James | Band-structure modulation of nano-structures in an electric field |
US20030128329A1 (en) * | 2001-12-29 | 2003-07-10 | Lg. Philips Lcd Co., Ltd. | Method for manufacturing liquid crystal display device |
US20030186522A1 (en) * | 2002-04-02 | 2003-10-02 | Nanosys, Inc. | Methods of positioning and/or orienting nanostructures |
US20040021413A1 (en) * | 2002-07-31 | 2004-02-05 | Nobuyuki Ito | Electroluminescent display and process for producing the same |
US6699779B2 (en) * | 2002-03-22 | 2004-03-02 | Hewlett-Packard Development Company, L.P. | Method for making nanoscale wires and gaps for switches and transistors |
US6741019B1 (en) * | 1999-10-18 | 2004-05-25 | Agere Systems, Inc. | Article comprising aligned nanowires |
US20040105053A1 (en) * | 2002-09-11 | 2004-06-03 | Optrex Corporation | Composite display device and a method for driving the same |
US20040112964A1 (en) * | 2002-09-30 | 2004-06-17 | Nanosys, Inc. | Applications of nano-enabled large area macroelectronic substrates incorporating nanowires and nanowire composites |
US20040188721A1 (en) * | 1999-07-02 | 2004-09-30 | President And Fellows Of Harvard University | Nanoscopic wired-based devices and arrays |
US6855606B2 (en) * | 2003-02-20 | 2005-02-15 | Taiwan Semiconductor Manufacturing Company, Ltd. | Semiconductor nano-rod devices |
US20050079659A1 (en) * | 2002-09-30 | 2005-04-14 | Nanosys, Inc. | Large-area nanoenabled macroelectronic substrates and uses therefor |
US20050162080A1 (en) * | 2003-04-15 | 2005-07-28 | Fujitsu Limited | Organic electroluminescence display apparatus |
US20060008942A1 (en) * | 2004-07-07 | 2006-01-12 | Nanosys, Inc. | Systems and methods for harvesting and integrating nanowires |
US20060017106A1 (en) * | 2004-07-21 | 2006-01-26 | Suh Min-Chul | TFT, electronic device having the TFT, and flat display device having the TFT |
US20060081886A1 (en) * | 2004-10-15 | 2006-04-20 | Nanosys, Inc. | Method, system and apparatus for gating configurations and improved contacts in nanowire-based electronic devices |
US20060226425A1 (en) * | 2005-04-07 | 2006-10-12 | Lg Philips Lcd Co., Ltd. | Thin film transistor and method of fabricating the same |
US20060231957A1 (en) * | 2005-04-14 | 2006-10-19 | Samsung Electronics Co., Ltd. | Transistor, display device including the same, and manufacturing method thereof |
US20070210702A1 (en) * | 2006-03-08 | 2007-09-13 | Akio Nakamura | Organic electroluminescence panel and manufacturing method of the same |
US20100214513A1 (en) * | 2009-02-26 | 2010-08-26 | Wintek Corporation | High contrast display |
Family Cites Families (9)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
JPH06140637A (en) * | 1992-10-28 | 1994-05-20 | Sanyo Electric Co Ltd | Field effect transistor |
JP4039600B2 (en) * | 1999-02-22 | 2008-01-30 | クラウソン、ジョセフ、イー、ジュニア | Nanostructured device and apparatus |
KR100984585B1 (en) | 2000-08-22 | 2010-09-30 | 프레지던트 앤드 펠로우즈 오브 하버드 칼리지 | Nanosensors |
US6663797B2 (en) | 2000-12-14 | 2003-12-16 | Hewlett-Packard Development Company, L.P. | Stabilization of configurable molecular mechanical devices |
US7252749B2 (en) | 2001-11-30 | 2007-08-07 | The University Of North Carolina At Chapel Hill | Deposition method for nanostructure materials |
TWI309845B (en) * | 2002-09-30 | 2009-05-11 | Nanosys Inc | Large-area nanoenabled macroelectronic substrates and uses therefor |
JP2004122283A (en) | 2002-10-01 | 2004-04-22 | Japan Science & Technology Corp | Manufacturing method of regular arrangement microstructure of nano size |
KR100958055B1 (en) * | 2003-05-02 | 2010-05-13 | 삼성전자주식회사 | Gate-all-around carbon nanotube - field effect transistor |
JP3855056B2 (en) | 2003-05-26 | 2006-12-06 | 独立行政法人物質・材料研究機構 | Boron oxide nanowires arranged on a magnesium substrate and manufacturing method thereof |
-
2005
- 2005-03-17 KR KR1020050022379A patent/KR101100887B1/en active IP Right Grant
-
2006
- 2006-03-16 US US11/377,709 patent/US7910930B2/en active Active
- 2006-03-17 TW TW095109103A patent/TWI378561B/en not_active IP Right Cessation
- 2006-03-17 CN CN2006100676109A patent/CN1841780B/en not_active Expired - Fee Related
- 2006-03-17 JP JP2006074510A patent/JP5403854B2/en not_active Expired - Fee Related
-
2011
- 2011-02-15 US US13/027,468 patent/US20110136279A1/en not_active Abandoned
Patent Citations (32)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US5962863A (en) * | 1993-09-09 | 1999-10-05 | The United States Of America As Represented By The Secretary Of The Navy | Laterally disposed nanostructures of silicon on an insulating substrate |
US5904515A (en) * | 1995-01-27 | 1999-05-18 | Goldstar Electron Co., Ltd. | Method for fabricating a thin film transistor with the source, drain and channel in a groove in a divided gate |
US6195138B1 (en) * | 1995-08-11 | 2001-02-27 | Sharp Kabushiki Kaisha | Transmission type liquid crystal display having an organic interlayer elements film between pixel electrodes and switching |
US5998838A (en) * | 1997-03-03 | 1999-12-07 | Nec Corporation | Thin film transistor |
US5892558A (en) * | 1997-06-26 | 1999-04-06 | Gl Displays, Inc. | Wire electrode structure based on 2 or 3 terminal device employed in a liquid crystal display |
US6559468B1 (en) * | 1999-03-29 | 2003-05-06 | Hewlett-Packard Development Company Lp | Molecular wire transistor (MWT) |
US20040188721A1 (en) * | 1999-07-02 | 2004-09-30 | President And Fellows Of Harvard University | Nanoscopic wired-based devices and arrays |
US6741019B1 (en) * | 1999-10-18 | 2004-05-25 | Agere Systems, Inc. | Article comprising aligned nanowires |
US6248674B1 (en) * | 2000-02-02 | 2001-06-19 | Hewlett-Packard Company | Method of aligning nanowires |
US20020153160A1 (en) * | 2000-07-04 | 2002-10-24 | Franz Hofmann | Electronic device and method for fabricating an electronic device |
US6707098B2 (en) * | 2000-07-04 | 2004-03-16 | Infineon Technologies, Ag | Electronic device and method for fabricating an electronic device |
US20020057407A1 (en) * | 2000-11-10 | 2002-05-16 | Nec Corporation | Reflection type liquid crystal display device and method of fabricating the same |
US20020109811A1 (en) * | 2001-02-13 | 2002-08-15 | June-Ho Park | Array substrate for reflective and transflective liquid crystal display devices and manufacturing method for the same |
US20030098488A1 (en) * | 2001-11-27 | 2003-05-29 | O'keeffe James | Band-structure modulation of nano-structures in an electric field |
US20030128329A1 (en) * | 2001-12-29 | 2003-07-10 | Lg. Philips Lcd Co., Ltd. | Method for manufacturing liquid crystal display device |
US20040084691A1 (en) * | 2002-03-22 | 2004-05-06 | Yong Chen | Method for making nanoscale wires and gaps for switches and transistors |
US6699779B2 (en) * | 2002-03-22 | 2004-03-02 | Hewlett-Packard Development Company, L.P. | Method for making nanoscale wires and gaps for switches and transistors |
US20030186522A1 (en) * | 2002-04-02 | 2003-10-02 | Nanosys, Inc. | Methods of positioning and/or orienting nanostructures |
US20040021413A1 (en) * | 2002-07-31 | 2004-02-05 | Nobuyuki Ito | Electroluminescent display and process for producing the same |
US20040105053A1 (en) * | 2002-09-11 | 2004-06-03 | Optrex Corporation | Composite display device and a method for driving the same |
US7051945B2 (en) * | 2002-09-30 | 2006-05-30 | Nanosys, Inc | Applications of nano-enabled large area macroelectronic substrates incorporating nanowires and nanowire composites |
US20040112964A1 (en) * | 2002-09-30 | 2004-06-17 | Nanosys, Inc. | Applications of nano-enabled large area macroelectronic substrates incorporating nanowires and nanowire composites |
US20050079659A1 (en) * | 2002-09-30 | 2005-04-14 | Nanosys, Inc. | Large-area nanoenabled macroelectronic substrates and uses therefor |
US6855606B2 (en) * | 2003-02-20 | 2005-02-15 | Taiwan Semiconductor Manufacturing Company, Ltd. | Semiconductor nano-rod devices |
US20050162080A1 (en) * | 2003-04-15 | 2005-07-28 | Fujitsu Limited | Organic electroluminescence display apparatus |
US20060008942A1 (en) * | 2004-07-07 | 2006-01-12 | Nanosys, Inc. | Systems and methods for harvesting and integrating nanowires |
US20060017106A1 (en) * | 2004-07-21 | 2006-01-26 | Suh Min-Chul | TFT, electronic device having the TFT, and flat display device having the TFT |
US20060081886A1 (en) * | 2004-10-15 | 2006-04-20 | Nanosys, Inc. | Method, system and apparatus for gating configurations and improved contacts in nanowire-based electronic devices |
US20060226425A1 (en) * | 2005-04-07 | 2006-10-12 | Lg Philips Lcd Co., Ltd. | Thin film transistor and method of fabricating the same |
US20060231957A1 (en) * | 2005-04-14 | 2006-10-19 | Samsung Electronics Co., Ltd. | Transistor, display device including the same, and manufacturing method thereof |
US20070210702A1 (en) * | 2006-03-08 | 2007-09-13 | Akio Nakamura | Organic electroluminescence panel and manufacturing method of the same |
US20100214513A1 (en) * | 2009-02-26 | 2010-08-26 | Wintek Corporation | High contrast display |
Cited By (6)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US20070275501A1 (en) * | 2005-03-31 | 2007-11-29 | Xerox Corporation | Fabricating tft having fluorocarbon-containing layer |
US8222073B2 (en) * | 2005-03-31 | 2012-07-17 | Xerox Corporation | Fabricating TFT having fluorocarbon-containing layer |
CN105023898A (en) * | 2014-04-21 | 2015-11-04 | 台达电子工业股份有限公司 | Semiconductor device packaging body |
WO2017161412A1 (en) * | 2016-03-21 | 2017-09-28 | Puta Václav | Wind tower |
AU2017239036B2 (en) * | 2016-03-21 | 2021-11-04 | Václav PUTA | Wind tower |
US11255308B2 (en) | 2016-03-21 | 2022-02-22 | Vaclav PUTA | Wind tower |
Also Published As
Publication number | Publication date |
---|---|
KR20060100661A (en) | 2006-09-21 |
JP5403854B2 (en) | 2014-01-29 |
KR101100887B1 (en) | 2012-01-02 |
US20060220015A1 (en) | 2006-10-05 |
TWI378561B (en) | 2012-12-01 |
JP2006261678A (en) | 2006-09-28 |
CN1841780A (en) | 2006-10-04 |
US7910930B2 (en) | 2011-03-22 |
CN1841780B (en) | 2011-06-29 |
TW200701473A (en) | 2007-01-01 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
US7910930B2 (en) | Thin film transistor and thin film transistor display panel having a frame and a line-shaped semiconductor | |
US7947539B2 (en) | Thin film transistor array panel for a display device and a method of manufacturing the same | |
US7632723B2 (en) | Thin film transistor array panel and manufacturing method thereof | |
US7550772B2 (en) | Image display device and manufacturing method thereof | |
US9449998B2 (en) | Manufacturing method of pixel structure with data line, scan line and gate electrode formed on the same layer | |
US7435629B2 (en) | Thin film transistor array panel and a manufacturing method thereof | |
JP4597901B2 (en) | Thin film transistor and manufacturing method thereof | |
US20070012919A1 (en) | Thin film transistor substrate and method for fabricating the same | |
US8405082B2 (en) | Thin film transistor array substrate and manufacturing method thereof | |
US7501297B2 (en) | Thin film transistor array panel and manufacturing method thereof | |
US9954015B2 (en) | Method of manufacturing thin film transistor array substrate | |
US20140361302A1 (en) | Thin film transistor array panel and manufacturing method thereof | |
US6870187B2 (en) | Thin film transistor array panel and manufacturing method thereof | |
US20070128551A1 (en) | Manufacturing method of thin film transistor array panel | |
US20080003728A1 (en) | Thin film transistor array panel and method of manufacturing the same | |
TWI445176B (en) | Thin film transistor array panel and method of manufacturing the same | |
KR20060053506A (en) | Thin film transistor and method for manufacturing the same | |
KR20070000637A (en) | Thin film transistor array panel and manufacturing method thereof | |
KR20060111753A (en) | Thin film transistor array panel and manufacturing method thereof |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
AS | Assignment |
Owner name: SAMSUNG DISPLAY CO., LTD., KOREA, REPUBLIC OF Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:SAMSUNG ELECTRONICS CO., LTD.;REEL/FRAME:029151/0055 Effective date: 20120904 |
|
STCB | Information on status: application discontinuation |
Free format text: ABANDONED -- FAILURE TO RESPOND TO AN OFFICE ACTION |