US20090072295A1 - Flash EEPROM device and method for fabricating the same - Google Patents
Flash EEPROM device and method for fabricating the same Download PDFInfo
- Publication number
- US20090072295A1 US20090072295A1 US12/222,060 US22206008A US2009072295A1 US 20090072295 A1 US20090072295 A1 US 20090072295A1 US 22206008 A US22206008 A US 22206008A US 2009072295 A1 US2009072295 A1 US 2009072295A1
- Authority
- US
- United States
- Prior art keywords
- line direction
- oxide film
- flash eeprom
- semiconductor substrate
- source
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Abandoned
Links
- 238000000034 method Methods 0.000 title abstract description 14
- 239000004065 semiconductor Substances 0.000 claims abstract description 26
- 239000000758 substrate Substances 0.000 claims abstract description 26
- 229910021420 polycrystalline silicon Inorganic materials 0.000 claims abstract description 23
- 229920005591 polysilicon Polymers 0.000 claims abstract description 23
- 239000011229 interlayer Substances 0.000 claims abstract description 18
- 229910052751 metal Inorganic materials 0.000 claims abstract description 7
- 239000002184 metal Substances 0.000 claims abstract description 7
- 229910021332 silicide Inorganic materials 0.000 claims abstract description 5
- FVBUAEGBCNSCDD-UHFFFAOYSA-N silicide(4-) Chemical compound [Si-4] FVBUAEGBCNSCDD-UHFFFAOYSA-N 0.000 claims abstract description 5
- 230000005641 tunneling Effects 0.000 claims description 9
- 125000006850 spacer group Chemical group 0.000 claims description 8
- 238000013461 design Methods 0.000 abstract description 5
- 239000010410 layer Substances 0.000 description 9
- 238000002955 isolation Methods 0.000 description 8
- 230000008901 benefit Effects 0.000 description 6
- 230000015572 biosynthetic process Effects 0.000 description 5
- 150000004767 nitrides Chemical class 0.000 description 5
- 229920002120 photoresistant polymer Polymers 0.000 description 4
- VYPSYNLAJGMNEJ-UHFFFAOYSA-N Silicium dioxide Chemical compound O=[Si]=O VYPSYNLAJGMNEJ-UHFFFAOYSA-N 0.000 description 3
- 238000000059 patterning Methods 0.000 description 3
- 229910052814 silicon oxide Inorganic materials 0.000 description 3
- 230000006866 deterioration Effects 0.000 description 2
- 238000007599 discharging Methods 0.000 description 2
- 238000012986 modification Methods 0.000 description 2
- 230000004048 modification Effects 0.000 description 2
- 230000003647 oxidation Effects 0.000 description 2
- 238000007254 oxidation reaction Methods 0.000 description 2
- 238000005498 polishing Methods 0.000 description 2
- 230000005689 Fowler Nordheim tunneling Effects 0.000 description 1
- RTAQQCXQSZGOHL-UHFFFAOYSA-N Titanium Chemical compound [Ti] RTAQQCXQSZGOHL-UHFFFAOYSA-N 0.000 description 1
- 238000009825 accumulation Methods 0.000 description 1
- 229910017052 cobalt Inorganic materials 0.000 description 1
- 239000010941 cobalt Substances 0.000 description 1
- GUTLYIVDDKVIGB-UHFFFAOYSA-N cobalt atom Chemical compound [Co] GUTLYIVDDKVIGB-UHFFFAOYSA-N 0.000 description 1
- 238000011161 development Methods 0.000 description 1
- 238000009792 diffusion process Methods 0.000 description 1
- 230000000694 effects Effects 0.000 description 1
- 230000005684 electric field Effects 0.000 description 1
- 238000005530 etching Methods 0.000 description 1
- 239000002784 hot electron Substances 0.000 description 1
- 239000012535 impurity Substances 0.000 description 1
- 238000002347 injection Methods 0.000 description 1
- 239000007924 injection Substances 0.000 description 1
- 150000002500 ions Chemical class 0.000 description 1
- 238000004519 manufacturing process Methods 0.000 description 1
- 238000004806 packaging method and process Methods 0.000 description 1
- 238000001259 photo etching Methods 0.000 description 1
- 238000012545 processing Methods 0.000 description 1
- 229910052710 silicon Inorganic materials 0.000 description 1
- 239000010703 silicon Substances 0.000 description 1
- 238000005549 size reduction Methods 0.000 description 1
- 239000010936 titanium Substances 0.000 description 1
- 229910052719 titanium Inorganic materials 0.000 description 1
- 238000001039 wet etching Methods 0.000 description 1
Images
Classifications
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10B—ELECTRONIC MEMORY DEVICES
- H10B41/00—Electrically erasable-and-programmable ROM [EEPROM] devices comprising floating gates
- H10B41/30—Electrically erasable-and-programmable ROM [EEPROM] devices comprising floating gates characterised by the memory core region
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/04—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer
- H01L21/18—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer the devices having semiconductor bodies comprising elements of Group IV of the Periodic Table or AIIIBV compounds with or without impurities, e.g. doping materials
- H01L21/30—Treatment of semiconductor bodies using processes or apparatus not provided for in groups H01L21/20 - H01L21/26
- H01L21/31—Treatment of semiconductor bodies using processes or apparatus not provided for in groups H01L21/20 - H01L21/26 to form insulating layers thereon, e.g. for masking or by using photolithographic techniques; After treatment of these layers; Selection of materials for these layers
- H01L21/3205—Deposition of non-insulating-, e.g. conductive- or resistive-, layers on insulating layers; After-treatment of these layers
- H01L21/32051—Deposition of metallic or metal-silicide layers
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10B—ELECTRONIC MEMORY DEVICES
- H10B41/00—Electrically erasable-and-programmable ROM [EEPROM] devices comprising floating gates
- H10B41/40—Electrically erasable-and-programmable ROM [EEPROM] devices comprising floating gates characterised by the peripheral circuit region
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10B—ELECTRONIC MEMORY DEVICES
- H10B69/00—Erasable-and-programmable ROM [EPROM] devices not provided for in groups H10B41/00 - H10B63/00, e.g. ultraviolet erasable-and-programmable ROM [UVEPROM] devices
Definitions
- the present invention relates to a flash EEPROM device enabling a reduced cell size and to a method for fabricating the same.
- Read-only memory (ROM) devices are generally non-volatile memory devices and include programmable ROM (PROM) devices that are electrically programmed after fabrication, mounting, and packaging.
- PROM programmable ROM
- EPROM erasable/programmable ROM
- EEPROM electrically erasable PROM
- a flash memory device which may be constructed as a NAND or NOR device, is a volatile memory device enabling multiple data rewrite operations electrically.
- the programming and erasing of a flash memory device is performed by charging and discharging a floating gate using, for example, channel hot electron injection and Fowler-Nordheim tunneling.
- a memory cell of a flash memory device such as, a memory cell transistor
- a high voltage is applied to the control gate to inject, into the floating gate, electrons from a substrate region near a drain of a memory cell.
- the transistor's threshold voltage is thereby raised as the injected electrons accumulate in the floating gate.
- Programming occurs when a predetermined amount of accumulation is reached, such that a logic “1” or a logic “0” is stored in the cell, which can be read by detecting a source-drain current.
- FIG. 1 illustrates a flash EEPROM device according to a related art.
- the device comprises a semiconductor substrate 11 in which active and inactive regions are defined by a device isolation film 12 ; a floating gate 14 , formed over the active region, interposing a tunneling oxide film 13 ; a gate insulating film 15 formed on the floating gate 14 ; a control gate 16 formed on the gate insulating film 15 ; sidewall spacers 17 disposed on the lateral sides of each of the floating gate 14 and the control gate 16 ; source/drain regions 18 formed in a surface of the semiconductor substrate 11 on opposite sides of the floating gate 14 ; an interlayer insulating film 19 , formed on an entire surface of the semiconductor substrate 11 , in which contact holes are formed to expose pad areas of the source/drain regions 18 ; and a bit line 20 formed on the interlayer insulating film 19 and connected to the source/drain regions 18 through the contact holes.
- the above flash EEPROM device has a structure in which two adjacent cells fan out for one bit line contact having a common source line.
- Cell-to-cell isolation requires a device isolation film, which may be formed by shallow-trench isolation or local oxidation of silicon.
- the device isolation film requires a finite dimension to prevent punch-through, which represents another impediment to cell size reduction.
- the size of the device isolation film is in general greater than the gate-to-gate design rule.
- the present invention is directed to a flash EEPROM device and a method for fabricating the same that substantially obviates one or more problems due to limitations and disadvantages of the related art.
- An advantage of the present invention is to provide a flash EEPROM device and a method for fabricating the same, by which a reduced cell size is enabled.
- Another advantage of the present invention is to provide a flash EEPROM device and a method for fabricating the same, which minimizes a design rule between a contact and a gate by eliminating a bit line contact area.
- a flash EEPROM device comprises a semiconductor substrate having an active area defined in a bit line direction and a word line direction, a plurality of floating gates formed on the active area of the semiconductor substrate in the word line direction, an interlayer polysilicon oxide film formed on at least one of the plurality of floating gates, a control gate formed on the interlayer polysilicon oxide film, source and drain electrodes disposed between adjacent floating gates in the word line direction, a buried N + region formed in the semiconductor substrate under the source and drain electrodes, and a metal silicide film formed on an upper surface of the control gate.
- a method for fabricating a flash EEPROM device includes forming a tunneling oxide film on an active region of a semiconductor substrate defined in a bit line direction and a word line direction, forming a first conductive layer and a first insulating film on the tunneling oxide film, selectively patterning the first insulating film and the first conductive layer formed in the word line direction, forming sidewall spacers at opposite sides of the first insulating film and the patterned first conductive layer, forming a buried N + region in an exposed surface of the semiconductor substrate, forming a second conductive layer on an entire surface of the semiconductor substrate by a planarizing process, to form source and drain electrodes on the buried N + region, removing the first insulating film and forming a second insulating film on a surface of the source and drain electrodes, sequentially forming an interlayer polysilicon oxide film and a third conductive layer on an entire surface of the semiconductor substrate, forming a control gate and a floating gate by selectively
- FIG. 1 is a cross-sectional view of a related art flash EEPROM device
- FIGS. 2A-2F are cross-sectional views of a flash EEPROM device according to the present invention fabricated by a method according to the present invention.
- a tunneling oxide film 32 is formed on an active region of a semiconductor substrate 31 defined according to a bit line direction and a word line direction, respectively.
- a first polysilicon film 33 and a nitride film 34 are formed on the tunneling oxide film 32 .
- a layer of photoresist is formed on the nitride film 34 and is patterned by exposure and development processes to form a photoresist pattern 35 , which is used as a mask in selectively etching and patterning the nitride film 34 , the first polysilicon film 33 , and the tunneling oxide film 32 in the word line direction.
- a buried N + region 38 is formed of N + impurity ions injected into the exposed surfaces of the semiconductor substrate 31 to be disposed under source and drain electrodes, which are subsequently formed. Then, sidewall spacers 36 are formed at the sides of each of the patterns of nitride film 34 , the first polysilicon film 33 , and the tunneling oxide film 32 .
- a second polysilicon film is formed on an entire surface of the semiconductor substrate 31 .
- Chemical-mechanical polishing is performed until a surface of the photoresist pattern 35 is reached, to form source and drain electrodes 39 at the buried N + region 38 .
- the photoresist pattern 35 and the nitride film 34 are removed.
- An oxidation process is performed to the source and drain electrodes 39 to form a gate insulating film 40 on an upper surface of the source and drain electrodes.
- an interlayer polysilicon oxide film 41 is formed on an entire surface of the semiconductor substrate 31 and is thus disposed between the source and drain electrodes 39 .
- a third polysilicon film 42 for control gate formation is formed on the interlayer polysilicon oxide film 41 .
- the third polysilicon film 42 , the interlayer polysilicon oxide film 41 , and the first polysilicon film 33 are patterned in the bit line direction by a photo-etching process, to form a control gate 42 a and a floating gate 33 a .
- the control gate 42 a in the word line direction of the semiconductor substrate 31 is formed on the floating gate 33 a .
- the interlayer polysilicon oxide film 41 is formed on the floating gate 33 a and the control gate 42 a is formed on the interlayer polysilicon oxide film 41 .
- an insulating film 43 is formed on an entire surface of the semiconductor substrate 31 , and chemical-mechanical polishing is performed until the control gate 42 a is reached. Then, a metal film, such as cobalt or titanium, is deposited on the planarized surface and is heat treated to form a metal silicide film 44 on an upper surface of the control gate 42 a . The metal film that has not reacted with the control gate 42 a is removed by wet etching. The EEPROM cell is completed by forming contacts and wiring according to known processing.
- the electrodes at the drain/source regions enable a lower active resistance.
- a high-density NOR flash device may be enabled without bit line contacts by commonly forming drain contacts in the NOR cells.
- the formation of common drain lines and source lines enables the cell formation in a word line direction and in the bit line contact direction of the device shown in FIG. 1 .
- the need for isolation using a device isolation film is obviated, thereby enabling a reduced cell size.
- Formation of the gate oxide film only on the active region secures good endurance and drain disturbance characteristics through use of a tunnel gate oxide film of uniform and good quality. Programming is achievable with a smaller layout area by overlapping the control gate and the floating gate with the drain electrode. Also, short channel effects are reduced by securing a channel margin in a shadow junction.
Landscapes
- Engineering & Computer Science (AREA)
- Physics & Mathematics (AREA)
- Condensed Matter Physics & Semiconductors (AREA)
- General Physics & Mathematics (AREA)
- Manufacturing & Machinery (AREA)
- Computer Hardware Design (AREA)
- Microelectronics & Electronic Packaging (AREA)
- Power Engineering (AREA)
- Non-Volatile Memory (AREA)
- Semiconductor Memories (AREA)
Abstract
In a flash EEPROM device, and method for fabricating the same, no bit line contact is made, thereby minimizing a design rule between a contact and a gate. Thus, cell size may be reduced. The flash EEPROM device includes a semiconductor substrate having an active area defined in a bit line direction and a word line direction, a plurality of floating gates formed in the word line direction, an interlayer polysilicon oxide film formed on a floating gate, a control gate formed on the interlayer polysilicon oxide film, source and drain electrodes disposed between adjacent floating gates in the word line direction, a buried N+ region formed in the semiconductor substrate under the source and drain electrodes, and a metal silicide film formed on an upper surface of the control gate.
Description
- This application is a Divisional of U.S. patent application Ser. No. 11/319,484, filed Dec. 29, 2005 and claims the benefit of Korean Patent Application No. 10-2004-0116742, filed on Dec. 30, 2004, both of which are hereby incorporated by reference for all purposes as if fully set forth herein.
- 1. Field of the Invention
- The present invention relates to a flash EEPROM device enabling a reduced cell size and to a method for fabricating the same.
- 2. Discussion of the Related Art
- Read-only memory (ROM) devices are generally non-volatile memory devices and include programmable ROM (PROM) devices that are electrically programmed after fabrication, mounting, and packaging. In an erasable/programmable ROM (EPROM) device, the programmed data can be erased using ultraviolet light, and in an electrically erasable PROM (EEPROM) device, the programmed data can be erased electrically. A flash memory device, which may be constructed as a NAND or NOR device, is a volatile memory device enabling multiple data rewrite operations electrically.
- The programming and erasing of a flash memory device is performed by charging and discharging a floating gate using, for example, channel hot electron injection and Fowler-Nordheim tunneling. In the programming of a memory cell of a flash memory device, such as, a memory cell transistor, a high voltage is applied to the control gate to inject, into the floating gate, electrons from a substrate region near a drain of a memory cell. The transistor's threshold voltage is thereby raised as the injected electrons accumulate in the floating gate. Programming occurs when a predetermined amount of accumulation is reached, such that a logic “1” or a logic “0” is stored in the cell, which can be read by detecting a source-drain current.
- After repeated write/erase cycles, the reliability of a flash memory cell becomes degraded over time, and generally deteriorates more quickly in NOR flash devices, according to a deterioration of a tunneling oxide, i.e., a silicon oxide film formed on a source/drain diffusion layer. The deterioration is specifically due to the flow of tunnel current during charging and discharging. In generating tunnel current, a high-voltage electric field (e.g., greater than 8 MV/cm) is applied across the silicon oxide film, creating electron-hole traps in the film and thus facilitating leakage current through the film. This is particularly problematic for a silicon oxide film of 10 nm or thinner.
FIG. 1 illustrates a flash EEPROM device according to a related art. The device comprises asemiconductor substrate 11 in which active and inactive regions are defined by adevice isolation film 12; afloating gate 14, formed over the active region, interposing atunneling oxide film 13; agate insulating film 15 formed on thefloating gate 14; acontrol gate 16 formed on thegate insulating film 15;sidewall spacers 17 disposed on the lateral sides of each of thefloating gate 14 and thecontrol gate 16; source/drain regions 18 formed in a surface of thesemiconductor substrate 11 on opposite sides of thefloating gate 14; aninterlayer insulating film 19, formed on an entire surface of thesemiconductor substrate 11, in which contact holes are formed to expose pad areas of the source/drain regions 18; and abit line 20 formed on theinterlayer insulating film 19 and connected to the source/drain regions 18 through the contact holes. The above flash EEPROM device has a structure in which two adjacent cells fan out for one bit line contact having a common source line. - Due to a limitation in a design rule, however, there is a limitation in reducing the size of the cell or layout area. The design rule is limited by the bit line contact with the source/
drain regions 18. Cell-to-cell isolation requires a device isolation film, which may be formed by shallow-trench isolation or local oxidation of silicon. The device isolation film requires a finite dimension to prevent punch-through, which represents another impediment to cell size reduction. Here, the size of the device isolation film is in general greater than the gate-to-gate design rule. - Accordingly, the present invention is directed to a flash EEPROM device and a method for fabricating the same that substantially obviates one or more problems due to limitations and disadvantages of the related art.
- An advantage of the present invention is to provide a flash EEPROM device and a method for fabricating the same, by which a reduced cell size is enabled.
- Another advantage of the present invention is to provide a flash EEPROM device and a method for fabricating the same, which minimizes a design rule between a contact and a gate by eliminating a bit line contact area.
- Additional features and advantages of the invention will be set forth in the description which follows, and will be apparent from the description, or may be learned by practice of the invention. The objectives and other advantages of the invention will be realized and attained by the structure and method particularly pointed out in the written description and claims hereof as well as the appended drawings.
- To achieve these and other advantages and in accordance with the purpose of the present invention, as embodied and broadly described, a flash EEPROM device comprises a semiconductor substrate having an active area defined in a bit line direction and a word line direction, a plurality of floating gates formed on the active area of the semiconductor substrate in the word line direction, an interlayer polysilicon oxide film formed on at least one of the plurality of floating gates, a control gate formed on the interlayer polysilicon oxide film, source and drain electrodes disposed between adjacent floating gates in the word line direction, a buried N+ region formed in the semiconductor substrate under the source and drain electrodes, and a metal silicide film formed on an upper surface of the control gate.
- According to another aspect of the present invention, a method for fabricating a flash EEPROM device includes forming a tunneling oxide film on an active region of a semiconductor substrate defined in a bit line direction and a word line direction, forming a first conductive layer and a first insulating film on the tunneling oxide film, selectively patterning the first insulating film and the first conductive layer formed in the word line direction, forming sidewall spacers at opposite sides of the first insulating film and the patterned first conductive layer, forming a buried N+ region in an exposed surface of the semiconductor substrate, forming a second conductive layer on an entire surface of the semiconductor substrate by a planarizing process, to form source and drain electrodes on the buried N+ region, removing the first insulating film and forming a second insulating film on a surface of the source and drain electrodes, sequentially forming an interlayer polysilicon oxide film and a third conductive layer on an entire surface of the semiconductor substrate, forming a control gate and a floating gate by selectively patterning the third conductive layer, the interlayer polysilicon oxide film, and the first conductive layer formed in the bit line direction of the semiconductor substrate, forming a third insulating film on an entire surface of the semiconductor substrate by planarizing an entire surface of the semiconductor surface until the control gate is reached; and forming a metal silicide film on a surface of the floating gate.
- It is to be understood that both the foregoing general description and the following detailed description are exemplary and explanatory and are intended to provide further explanation of the invention as claimed.
- The accompanying drawings, which are included to provide a further understanding of the invention and are incorporated in and constitute a part of this specification, illustrate exemplary embodiment(s) of the invention and together with the description serve to explain the principles of the invention. In the drawings:
-
FIG. 1 is a cross-sectional view of a related art flash EEPROM device; and -
FIGS. 2A-2F are cross-sectional views of a flash EEPROM device according to the present invention fabricated by a method according to the present invention. - Reference will now be made in detail to exemplary embodiments of the present invention, examples of which are illustrated in the accompanying drawings. Wherever possible, like reference designations will be used throughout the drawings to refer to the same or similar parts.
- Referring to
FIG. 2A , atunneling oxide film 32 is formed on an active region of asemiconductor substrate 31 defined according to a bit line direction and a word line direction, respectively. For floating gate formation, afirst polysilicon film 33 and anitride film 34 are formed on thetunneling oxide film 32. A layer of photoresist is formed on thenitride film 34 and is patterned by exposure and development processes to form aphotoresist pattern 35, which is used as a mask in selectively etching and patterning thenitride film 34, thefirst polysilicon film 33, and thetunneling oxide film 32 in the word line direction. A buried N+ region 38 is formed of N+ impurity ions injected into the exposed surfaces of thesemiconductor substrate 31 to be disposed under source and drain electrodes, which are subsequently formed. Then,sidewall spacers 36 are formed at the sides of each of the patterns ofnitride film 34, thefirst polysilicon film 33, and thetunneling oxide film 32. - Referring to
FIG. 2B , a second polysilicon film is formed on an entire surface of thesemiconductor substrate 31. Chemical-mechanical polishing is performed until a surface of thephotoresist pattern 35 is reached, to form source and drainelectrodes 39 at the buried N+ region 38. - Referring to
FIG. 2C , thephotoresist pattern 35 and thenitride film 34 are removed. An oxidation process is performed to the source and drainelectrodes 39 to form agate insulating film 40 on an upper surface of the source and drain electrodes. - Referring to
FIG. 2D , an interlayerpolysilicon oxide film 41 is formed on an entire surface of thesemiconductor substrate 31 and is thus disposed between the source and drainelectrodes 39. Athird polysilicon film 42 for control gate formation is formed on the interlayerpolysilicon oxide film 41. - Referring to
FIG. 2E , thethird polysilicon film 42, the interlayerpolysilicon oxide film 41, and thefirst polysilicon film 33 are patterned in the bit line direction by a photo-etching process, to form acontrol gate 42 a and afloating gate 33 a. Thus, thecontrol gate 42 a in the word line direction of thesemiconductor substrate 31 is formed on thefloating gate 33 a. The interlayerpolysilicon oxide film 41 is formed on thefloating gate 33 a and thecontrol gate 42 a is formed on the interlayerpolysilicon oxide film 41. - Referring to
FIG. 2F , an insulatingfilm 43 is formed on an entire surface of thesemiconductor substrate 31, and chemical-mechanical polishing is performed until thecontrol gate 42 a is reached. Then, a metal film, such as cobalt or titanium, is deposited on the planarized surface and is heat treated to form ametal silicide film 44 on an upper surface of thecontrol gate 42 a. The metal film that has not reacted with thecontrol gate 42 a is removed by wet etching. The EEPROM cell is completed by forming contacts and wiring according to known processing. - According to the flash EEPROM and method for fabricating the same, the electrodes at the drain/source regions enable a lower active resistance. Thus, a high-density NOR flash device may be enabled without bit line contacts by commonly forming drain contacts in the NOR cells. The formation of common drain lines and source lines enables the cell formation in a word line direction and in the bit line contact direction of the device shown in
FIG. 1 . Thus, the need for isolation using a device isolation film is obviated, thereby enabling a reduced cell size. Formation of the gate oxide film only on the active region secures good endurance and drain disturbance characteristics through use of a tunnel gate oxide film of uniform and good quality. Programming is achievable with a smaller layout area by overlapping the control gate and the floating gate with the drain electrode. Also, short channel effects are reduced by securing a channel margin in a shadow junction. - It will be apparent to those skilled in the art that various modifications and variations can be made in the present invention without departing from the spirit or scope of the invention. Thus, it is intended that the present invention cover the modifications and variations of this invention provided they come within the scope of the appended claims and their equivalents.
Claims (10)
1. A flash EEPROM device, comprising:
a semiconductor substrate having an active area defined in a bit line direction and a word line direction;
a plurality of floating gates formed on the active area of said semiconductor substrate in the word line direction;
an interlayer polysilicon oxide film formed on said at least one of the plurality of floating gates;
a control gate formed on said interlayer polysilicon oxide film;
source and drain electrodes disposed between adjacent floating gates in the word line direction;
a buried N+ region formed in said semiconductor substrate under said source and drain electrodes; and
a metal silicide film formed on an upper surface of said control gate.
2. The flash EEPROM device of claim 1 , further comprising:
a gate insulating film formed on an upper surface of said source and drain electrodes.
3. The flash EEPROM device of claim 2 , wherein said control gate is formed on said at least one of the plurality of floating gates and on said source and drain electrodes in the word line direction of said semiconductor substrate.
4. The flash EEPROM device of claim 3 , wherein said gate insulating film is disposed between said control gate and said source and drain electrodes.
5. The flash EEPROM device of claim 1 , further comprising:
a tunneling oxide film formed on said semiconductor substrate to be disposed under said at least one of the plurality of floating gates.
6. The flash EEPROM device of claim 1 , further comprising:
sidewall spacers disposed at opposite sides of said at least one of the plurality of floating gates.
7-12. (canceled)
13. The device of claim 6 , wherein the control gate is formed between the sidewall spacers.
14. The device of claim 6 , wherein the interlayer polysilicon oxide film is formed between the sidewall spacers.
15. The device of claim 6 , wherein the interlayer polysilicon oxide film is formed between the sidewall spacers and the control gate is formed on the interlayer polysilicon oxide film between the sidewall spacers.
Priority Applications (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US12/222,060 US20090072295A1 (en) | 2004-12-30 | 2008-07-31 | Flash EEPROM device and method for fabricating the same |
Applications Claiming Priority (4)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
KR10-2004-0116742 | 2004-12-30 | ||
KR1020040116742A KR100685880B1 (en) | 2004-12-30 | 2004-12-30 | Flash EEPROM and method for manufacturing the same |
US11/319,484 US7416944B2 (en) | 2004-12-30 | 2005-12-29 | Flash EEPROM device and method for fabricating the same |
US12/222,060 US20090072295A1 (en) | 2004-12-30 | 2008-07-31 | Flash EEPROM device and method for fabricating the same |
Related Parent Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US11/319,484 Division US7416944B2 (en) | 2004-12-30 | 2005-12-29 | Flash EEPROM device and method for fabricating the same |
Publications (1)
Publication Number | Publication Date |
---|---|
US20090072295A1 true US20090072295A1 (en) | 2009-03-19 |
Family
ID=36639416
Family Applications (2)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US11/319,484 Expired - Fee Related US7416944B2 (en) | 2004-12-30 | 2005-12-29 | Flash EEPROM device and method for fabricating the same |
US12/222,060 Abandoned US20090072295A1 (en) | 2004-12-30 | 2008-07-31 | Flash EEPROM device and method for fabricating the same |
Family Applications Before (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US11/319,484 Expired - Fee Related US7416944B2 (en) | 2004-12-30 | 2005-12-29 | Flash EEPROM device and method for fabricating the same |
Country Status (2)
Country | Link |
---|---|
US (2) | US7416944B2 (en) |
KR (1) | KR100685880B1 (en) |
Cited By (1)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US20100184275A1 (en) * | 2006-01-31 | 2010-07-22 | Kabushiki Kaisha Toshiba | Semiconductor device and method for manufacturing the same |
Families Citing this family (2)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
JP4250642B2 (en) | 2006-08-16 | 2009-04-08 | 株式会社東芝 | Nonvolatile semiconductor memory |
CN108878434A (en) * | 2017-05-11 | 2018-11-23 | 北京兆易创新科技股份有限公司 | A kind of NOR type floating-gate memory and preparation method |
Citations (7)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US5635415A (en) * | 1994-11-30 | 1997-06-03 | United Microelectronics Corporation | Method of manufacturing buried bit line flash EEPROM memory cell |
US6221718B1 (en) * | 1998-08-12 | 2001-04-24 | United Microelectronics Corp. | Method of fabricating a flash memory |
US6411548B1 (en) * | 1999-07-13 | 2002-06-25 | Kabushiki Kaisha Toshiba | Semiconductor memory having transistors connected in series |
US20020142546A1 (en) * | 2001-03-28 | 2002-10-03 | Matrix Semiconductor, Inc. | Two mask floating gate EEPROM and method of making |
US6599680B2 (en) * | 2001-03-20 | 2003-07-29 | Macronix International Co., Ltd | Method for forming cells array of mask read only memory |
US20040164340A1 (en) * | 2003-02-26 | 2004-08-26 | Fumitaka Arai | Nonvolatile semiconductor memory device including improved gate electrode |
US20050104120A1 (en) * | 2001-05-28 | 2005-05-19 | Masayuki Ichige | Non-volatile semiconductor memory device with multi-layer gate structure |
-
2004
- 2004-12-30 KR KR1020040116742A patent/KR100685880B1/en not_active IP Right Cessation
-
2005
- 2005-12-29 US US11/319,484 patent/US7416944B2/en not_active Expired - Fee Related
-
2008
- 2008-07-31 US US12/222,060 patent/US20090072295A1/en not_active Abandoned
Patent Citations (7)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US5635415A (en) * | 1994-11-30 | 1997-06-03 | United Microelectronics Corporation | Method of manufacturing buried bit line flash EEPROM memory cell |
US6221718B1 (en) * | 1998-08-12 | 2001-04-24 | United Microelectronics Corp. | Method of fabricating a flash memory |
US6411548B1 (en) * | 1999-07-13 | 2002-06-25 | Kabushiki Kaisha Toshiba | Semiconductor memory having transistors connected in series |
US6599680B2 (en) * | 2001-03-20 | 2003-07-29 | Macronix International Co., Ltd | Method for forming cells array of mask read only memory |
US20020142546A1 (en) * | 2001-03-28 | 2002-10-03 | Matrix Semiconductor, Inc. | Two mask floating gate EEPROM and method of making |
US20050104120A1 (en) * | 2001-05-28 | 2005-05-19 | Masayuki Ichige | Non-volatile semiconductor memory device with multi-layer gate structure |
US20040164340A1 (en) * | 2003-02-26 | 2004-08-26 | Fumitaka Arai | Nonvolatile semiconductor memory device including improved gate electrode |
Cited By (2)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US20100184275A1 (en) * | 2006-01-31 | 2010-07-22 | Kabushiki Kaisha Toshiba | Semiconductor device and method for manufacturing the same |
US8153487B2 (en) * | 2006-01-31 | 2012-04-10 | Kabushiki Kaisha Toshiba | Semiconductor device and method for manufacturing the same |
Also Published As
Publication number | Publication date |
---|---|
US7416944B2 (en) | 2008-08-26 |
US20060145239A1 (en) | 2006-07-06 |
KR100685880B1 (en) | 2007-02-23 |
KR20060078070A (en) | 2006-07-05 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
US6137133A (en) | Programmable non-volatile memory cell and method of forming a non-volatile memory cell | |
US5471422A (en) | EEPROM cell with isolation transistor and methods for making and operating the same | |
US6271091B1 (en) | Method of fabricating flash memory cell | |
US20050162926A1 (en) | Split-gate type nonvolatile memory devices and methods for fabricating the same | |
US6482708B2 (en) | Nonvolatile memory device and method for manufacturing the same | |
US20080111181A1 (en) | Nonvolatile memory devices, methods of operating the same and methods of forming the same | |
US6476440B1 (en) | Nonvolatile memory device and method of manufacturing the same | |
KR19980015362A (en) | Flash memory and its manufacturing method | |
US5422292A (en) | Process for fabricating split gate flash EEPROM memory | |
KR100316709B1 (en) | Fabrication method of non-volatile memory device | |
US20080149995A1 (en) | Nonvolatile memory device and methods of fabricating the same | |
US6335243B1 (en) | Method of fabricating nonvolatile memory device | |
US6849506B2 (en) | Non-volatile memory device and fabrication method | |
US6130131A (en) | Method for fabricating a flash memory | |
US7072210B2 (en) | Memory array | |
US6239009B1 (en) | Flash memory device and method for manufacturing the same | |
US7416944B2 (en) | Flash EEPROM device and method for fabricating the same | |
US7408219B2 (en) | Nonvolatile semiconductor memory device | |
US7445992B2 (en) | Method for fabricating cell structure of non-volatile memory device | |
US6232183B1 (en) | Method for fabricating a flash memory | |
KR20020074336A (en) | Method of fabricating flash memory device | |
US20070126050A1 (en) | Flash memory cell and fabrication method thereof | |
US7227216B2 (en) | Mono gate memory device and fabricating method thereof | |
KR100215888B1 (en) | A fabrication method of flash memory cell | |
JP3807633B2 (en) | Method for manufacturing nonvolatile semiconductor memory device |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
AS | Assignment |
Owner name: DONGBU ELECTRONICS CO., LTD., KOREA, REPUBLIC OF Free format text: CHANGE OF NAME;ASSIGNOR:DONGBUANAM SEMICONDUCTOR INC.;REEL/FRAME:021385/0759 Effective date: 20060324 |
|
STCB | Information on status: application discontinuation |
Free format text: ABANDONED -- FAILURE TO RESPOND TO AN OFFICE ACTION |