US20080315272A1 - Image sensor with gain control - Google Patents

Image sensor with gain control Download PDF

Info

Publication number
US20080315272A1
US20080315272A1 US12/203,192 US20319208A US2008315272A1 US 20080315272 A1 US20080315272 A1 US 20080315272A1 US 20319208 A US20319208 A US 20319208A US 2008315272 A1 US2008315272 A1 US 2008315272A1
Authority
US
United States
Prior art keywords
charge
floating diffusion
capacitance
transistor
pixel
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Abandoned
Application number
US12/203,192
Inventor
Christopher Parks
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
Individual
Original Assignee
Individual
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Individual filed Critical Individual
Priority to US12/203,192 priority Critical patent/US20080315272A1/en
Publication of US20080315272A1 publication Critical patent/US20080315272A1/en
Abandoned legal-status Critical Current

Links

Images

Classifications

    • HELECTRICITY
    • H04ELECTRIC COMMUNICATION TECHNIQUE
    • H04NPICTORIAL COMMUNICATION, e.g. TELEVISION
    • H04N25/00Circuitry of solid-state image sensors [SSIS]; Control thereof
    • H04N25/50Control of the SSIS exposure
    • H04N25/57Control of the dynamic range
    • H04N25/59Control of the dynamic range by controlling the amount of charge storable in the pixel, e.g. modification of the charge conversion ratio of the floating node capacitance
    • HELECTRICITY
    • H04ELECTRIC COMMUNICATION TECHNIQUE
    • H04NPICTORIAL COMMUNICATION, e.g. TELEVISION
    • H04N25/00Circuitry of solid-state image sensors [SSIS]; Control thereof
    • H04N25/70SSIS architectures; Circuits associated therewith
    • H04N25/76Addressed sensors, e.g. MOS or CMOS sensors
    • H04N25/77Pixel circuitry, e.g. memories, A/D converters, pixel amplifiers, shared circuits or shared components
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L27/00Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate
    • H01L27/14Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components sensitive to infrared radiation, light, electromagnetic radiation of shorter wavelength or corpuscular radiation and specially adapted either for the conversion of the energy of such radiation into electrical energy or for the control of electrical energy by such radiation
    • H01L27/144Devices controlled by radiation
    • H01L27/146Imager structures
    • H01L27/14601Structural or functional details thereof
    • H01L27/14609Pixel-elements with integrated switching, control, storage or amplification elements
    • HELECTRICITY
    • H04ELECTRIC COMMUNICATION TECHNIQUE
    • H04NPICTORIAL COMMUNICATION, e.g. TELEVISION
    • H04N25/00Circuitry of solid-state image sensors [SSIS]; Control thereof
    • H04N25/70SSIS architectures; Circuits associated therewith
    • H04N25/76Addressed sensors, e.g. MOS or CMOS sensors

Definitions

  • the invention relates generally to the field of CMOS active pixel image sensor and, more particularly, to providing in pixel floating diffusion capacitance control.
  • FIG. 1 shows the typical CMOS active pixel image sensor 100 .
  • the basic component of the image sensor 100 is the array of photosensitive pixels 130 .
  • the row decoder circuitry 105 selects an entire row of pixels 130 to be sampled by the correlated double sampling (CDS) circuitry 125 .
  • the analog-to-digital converter 115 scans across the column decoders and digitizes the signals stored in the CDS.
  • the analog-to-digital converter 115 may be of the type which has one converter for each column (parallel) or one high-speed converter to digitize each column serially.
  • the digitized data may be directly output from the image sensor 100 or there may be integrated image processing 120 for defect correction, color filter interpolation, image scaling, and other special effects.
  • the timing generator 110 controls the row and column decoders to sample the entire pixel array or only a portion of the pixel array.
  • FIG. 2 shows one pixel of a CMOS image sensor.
  • a photodiode 151 to collect photo-generated electrons.
  • the RG signal is pulsed to reset the floating diffusion node 155 , via the reset transistor 150 , to the VDD potential.
  • the row select signal RSEL is turned on to connect the output transistor 153 to the output signal line through the row select transistor 154 .
  • CDS circuit samples the reset voltage level on the output signal line.
  • the transfer transistor 152 is pulsed on and off to transfer charge from the photodiode 151 to the floating diffusion node 155 .
  • the new voltage level on the output signal line minus the reset voltage level is proportional to the amount of charge on the floating diffusion.
  • U.S. Pat. No. 6,730,897 increases the floating diffusion 160 node capacitance by adding a capacitor 161 connected between the floating diffusion 160 and GND.
  • U.S. Pat. No. 6,960,796 increases the floating diffusion 162 node capacitance by adding a capacitor 163 connected between the floating diffusion 162 and the power supply VDD.
  • the prior art does increase the floating diffusion node capacitance enough to ensure the maximum output voltage is within the power supply limit at maximum photodiode charge capacity.
  • the prior art solution is not optimum for low light level conditions. When there is a very small amount of charge in the photodiode, the larger floating diffusion capacitance lowers the voltage output making it harder to measure the small signals.
  • FIG. 5 shows a pixel with an extra “dangling” transistor 165 connected to the floating diffusion 166 .
  • This pixel is from U.S. patent application Ser. No. 2006/0103749A1.
  • Switching on the transistor 165 with the AUX signal line increases the capacitance of the floating diffusion 166 .
  • This method of changing the floating diffusion capacitance requires four transistor gates 165 , 167 , 168 , and 169 to closely surround and directly electrically connect to the floating diffusion. The presence of four transistor gates does not allow for the smallest possible floating diffusion node capacitance. When the transistor 165 is turned off, the gate still adds some additional capacitance compared to the case where only three transistors are adjacent to the floating diffusion.
  • U.S. Pat. No. 7,075,049 also shows pixels with the ability to change the floating diffusion node capacitance. It also has the requirement of four transistors adjacent to the floating diffusion node. Therefore, the pixel designs in U.S. Pat. No. 7,075,049 does not provide for the smallest possible floating diffusion capacitance.
  • the invention disclosed here will show how to build a pixel where the floating diffusion capacitance can be changed in response to signal level. Furthermore, the invention will only require three transistor gates to be adjacent to the floating diffusion.
  • the invention resides in an image sensor having a plurality of pixels; each pixel includes (a) one or more photosensitive elements that collect charge in response to incident light; (b) one or more transfer mechanisms that respectively transfer the charge from the one or more photosensitive elements; (c) a charge-to-voltage conversion region having a capacitance, and the charge-to-voltage region receives the charge from the one or more photosensitive elements; (d) a first reset transistor connected to the charge-to-voltage conversion region; (e) a second reset transistor connected to the first reset transistor, which in combination with the first reset transistor, selectively sets the capacitance of the charge-to-voltage conversion regions from a plurality of capacitances.
  • the invention allows for changing the image sensor pixel charge to voltage conversion capacitance without compromising the minimum possible capacitance.
  • FIG. 1 is a prior art CMOS images sensor with integrated control electronics and signal processing
  • FIG. 2 is a prior art four-transistor pixel
  • FIG. 3 is a prior art pixel with an extra floating diffusion capacitor connected to ground (zero volts);
  • FIG. 4 is a prior art pixel with an extra floating diffusion capacitor connected to the power supply VDD;
  • FIG. 5 is a prior art pixel with an extra floating diffusion capacitance control transistor attached to the floating diffusion
  • FIG. 6 is a schematic diagram of the present invention showing two reset transistors connected in series to the floating diffusion for capacitance control
  • FIG. 7 illustrates the present invention operating in low capacitance high gain mode
  • FIG. 8 illustrates the invention operating in high capacitance low gain mode
  • FIG. 9 illustrates the present invention in a pixel with multiple photodiodes connected to one shared floating diffusion
  • FIG. 10 illustrates the present invention with three reset transistors in series for two levels of floating diffusion capacitance control
  • FIG. 11 is an image sensor of the present invention using a pixel with floating diffusion capacitance control.
  • FIG. 12 is a camera imaging system having an image sensor using a pixel with floating diffusion capacitance control.
  • CMOS complementary metal oxide silicon type electrical components such as transistors which are associated with the pixel, but typically not in the pixel, and which are formed when the source/drain of a transistor is of one dopant type and its mated transistor is of the opposite dopant type.
  • CMOS devices include some advantages one of which is it consumes less power.
  • FIG. 6 is a schematic diagram of a pixel 208 having gain control of the present invention. It is noted that it only has three transistors adjacent to the floating diffusion node 200 while the prior art always had four transistors adjacent to the floating diffusion node.
  • the three transistors are the transfer transistor 206 that controls the transfer of photo-generated charge from the photodiode 207 to the floating diffusion node 200 , the reset transistor 201 and the output signal transistor 204 .
  • Transistor 205 is the row select transistor that is turned on to select which row is to have the output signal transistor 204 connected to the output signal line.
  • Transistor 203 is a secondary reset transistor that allows changing of the floating diffusion capacitance when operated in conjunction with transistor 201 .
  • FIGS. 7 and 8 The operation of the pixel is illustrated in FIGS. 7 and 8 .
  • the pixel operation is in low capacitance (high gain) mode. This mode would be used in low light level conditions.
  • the photodiode 207 has collected a small amount of photo-generated charge. In this case, it is desired to have the minimum floating diffusion 200 capacitance.
  • transistors 201 and 203 are turned off. It is noted, for clarity, that n+doping 202 (diffusion) exists to form transistors 201 and 203 .
  • the transfer gate 206 pulses on and then off to cause the transfer of charge from the photodiode 207 to the floating diffusion 200 .
  • the new voltage on the floating diffusion 200 is sampled through the output 204 and row select 205 transistors (as shown in FIG. 6 ). After the output is sampled, turning on both transistors 201 and 203 connects the floating diffusion to the VDD power to supply reset for the floating diffusion.
  • High capacitance (low gain) mode is illustrated in FIG. 8 .
  • the photodiode 207 has been exposed to bright light and has collected a large amount of photo-generated charge. This amount of charge would not fit on the floating diffusion node 200 in the low capacitance mode of FIG. 7 . Therefore, in FIG. 8 , the transistor 201 is turned on so now charge can spread out under the transistor gate 201 and the diffusion 202 also becomes part of the expanded floating diffusion. When charge is transferred from the photodiode 207 to the expanded floating diffusion, it fits onto the higher capacitance floating diffusion The expanded floating diffusion is reset by pulsing the transistor 203 on and off.
  • FIG. 9 illustrates how the present invention can be applied to other types of pixels.
  • FIG. 9 is a pixel with two photodiodes 210 and 211 connected by transfer gates to the floating diffusion 212 .
  • the invention places two reset transistors 213 and 214 in series to provide capacitance control of the floating diffusion 212 .
  • the present invention replaces the reset transistor of a prior art pixel by two or more transistors placed in series between the floating diffusion and reset power supply node.
  • FIG. 10 illustrates how it is possible to have more than two levels of floating diffusion capacitance control by placing more than two reset transistors 215 , 216 , and 217 in series.
  • the number of difference capacitance combinations in this case is equal to 2.
  • the number of capacitance combinations is N-1 where N is the number of reset transistors. It is also possible to replace transistor 216 by a set of transistors in parallel instead of in series. Placing the transistors in parallel would allow for a greater number of capacitance combinations than if they were all in series.
  • FIG. 11 shows a CMOS active pixel image sensor 300 of the present invention having a pixel 208 of the present invention employing pixel level floating diffusion capacitance (or gain) control.
  • the basic component of the image sensor 300 is the array of photosensitive pixels 208 .
  • the row decoder circuitry 305 selects an entire row of pixels 208 to be sampled by the correlated double sampling (CDS) circuitry 325 .
  • the analog-to-digital converter 315 scans across the column decoders and digitizes the signals stored in the CDS.
  • the analog-to-digital converter 315 may be of the type that has one converter for each column (parallel) or one high-speed converter to digitize each column serially.
  • the digitized data may be directly output from the image sensor or there may be integrated image processing 320 for defect correction, color filter interpolation, image scaling, and other special effects.
  • the timing generator 310 controls the row and column decoders to sample the entire pixel array or only a portion of the pixel array.
  • FIG. 12 shows the image sensor 300 employing a pixel level floating diffusion capacitance control in an electronic imaging system, preferably a digital camera 400 .

Abstract

An image sensor having a plurality of pixels; each pixel includes one or more photosensitive elements that collect charge in response to incident light; one or more transfer mechanisms that respectively transfer the charge from the one or more photosensitive elements; a charge-to-voltage conversion region having a capacitance, and the charge-to-voltage region receives the charge from the one or more photosensitive elements; a first reset transistor connected to the charge-to-voltage conversion region; a second reset transistor connected to the first reset transistor, which in combination with the first reset transistor, selectively sets the capacitance of the charge-to-voltage conversion regions from a plurality of capacitances.

Description

    CROSS REFERENCE TO RELATED APPLICATIONS
  • This is a continuation application of U.S. application Ser. No. 11/624,773 filed Jan. 19, 2007.
  • FIELD OF THE INVENTION
  • The invention relates generally to the field of CMOS active pixel image sensor and, more particularly, to providing in pixel floating diffusion capacitance control.
  • BACKGROUND OF THE INVENTION
  • FIG. 1 shows the typical CMOS active pixel image sensor 100. The basic component of the image sensor 100 is the array of photosensitive pixels 130. The row decoder circuitry 105 selects an entire row of pixels 130 to be sampled by the correlated double sampling (CDS) circuitry 125. The analog-to-digital converter 115 scans across the column decoders and digitizes the signals stored in the CDS. The analog-to-digital converter 115 may be of the type which has one converter for each column (parallel) or one high-speed converter to digitize each column serially. The digitized data may be directly output from the image sensor 100 or there may be integrated image processing 120 for defect correction, color filter interpolation, image scaling, and other special effects. The timing generator 110 controls the row and column decoders to sample the entire pixel array or only a portion of the pixel array.
  • FIG. 2 shows one pixel of a CMOS image sensor. There is a photodiode 151 to collect photo-generated electrons. When the signal is read from the photodiode 151 the RG signal is pulsed to reset the floating diffusion node 155, via the reset transistor 150, to the VDD potential. The row select signal RSEL is turned on to connect the output transistor 153 to the output signal line through the row select transistor 154. CDS circuit samples the reset voltage level on the output signal line. Next the transfer transistor 152 is pulsed on and off to transfer charge from the photodiode 151 to the floating diffusion node 155. The new voltage level on the output signal line minus the reset voltage level is proportional to the amount of charge on the floating diffusion.
  • The magnitude of the floating diffusion voltage change is given by V=Q/C where Q is the amount of charge collected by the photodiode 151 and C is the capacitance of the floating diffusion node 155. If the capacitance C is too small and the charge Q is too large, then the voltage output will be too large for the CDS circuit. This problem commonly occurs when the pixel size is 2.7 μm or larger and the power supply voltage VDD is 3.3 V or less. The prior art solution to this problem has generally consisted of placing extra capacitance on the floating diffusion node 155.
  • In FIG. 3, U.S. Pat. No. 6,730,897 increases the floating diffusion 160 node capacitance by adding a capacitor 161 connected between the floating diffusion 160 and GND. In FIG. 4, U.S. Pat. No. 6,960,796 increases the floating diffusion 162 node capacitance by adding a capacitor 163 connected between the floating diffusion 162 and the power supply VDD. The prior art does increase the floating diffusion node capacitance enough to ensure the maximum output voltage is within the power supply limit at maximum photodiode charge capacity. However, the prior art solution is not optimum for low light level conditions. When there is a very small amount of charge in the photodiode, the larger floating diffusion capacitance lowers the voltage output making it harder to measure the small signals. What is needed is a way to have a small floating diffusion capacitance (for increased voltage output) when imaging in low light levels and a large floating diffusion capacitance (to lower voltage output below the power supply range) when imaging in high light levels. This is a form of in pixel gain control.
  • FIG. 5 shows a pixel with an extra “dangling” transistor 165 connected to the floating diffusion 166. This pixel is from U.S. patent application Ser. No. 2006/0103749A1. Switching on the transistor 165 with the AUX signal line increases the capacitance of the floating diffusion 166. This method of changing the floating diffusion capacitance requires four transistor gates 165, 167, 168, and 169 to closely surround and directly electrically connect to the floating diffusion. The presence of four transistor gates does not allow for the smallest possible floating diffusion node capacitance. When the transistor 165 is turned off, the gate still adds some additional capacitance compared to the case where only three transistors are adjacent to the floating diffusion.
  • U.S. Pat. No. 7,075,049 also shows pixels with the ability to change the floating diffusion node capacitance. It also has the requirement of four transistors adjacent to the floating diffusion node. Therefore, the pixel designs in U.S. Pat. No. 7,075,049 does not provide for the smallest possible floating diffusion capacitance.
  • The invention disclosed here will show how to build a pixel where the floating diffusion capacitance can be changed in response to signal level. Furthermore, the invention will only require three transistor gates to be adjacent to the floating diffusion.
  • SUMMARY OF THE INVENTION
  • The present invention is directed to overcoming one or more of the problems set forth above. Briefly summarized, according to one aspect of the present invention, the invention resides in an image sensor having a plurality of pixels; each pixel includes (a) one or more photosensitive elements that collect charge in response to incident light; (b) one or more transfer mechanisms that respectively transfer the charge from the one or more photosensitive elements; (c) a charge-to-voltage conversion region having a capacitance, and the charge-to-voltage region receives the charge from the one or more photosensitive elements; (d) a first reset transistor connected to the charge-to-voltage conversion region; (e) a second reset transistor connected to the first reset transistor, which in combination with the first reset transistor, selectively sets the capacitance of the charge-to-voltage conversion regions from a plurality of capacitances.
  • These and other aspects, objects, features and advantages of the present invention will be more clearly understood and appreciated from a review of the following detailed description of the preferred embodiments and appended claims, and by reference to the accompanying drawings.
  • ADVANTAGEOUS EFFECT OF THE INVENTION
  • The invention allows for changing the image sensor pixel charge to voltage conversion capacitance without compromising the minimum possible capacitance.
  • BRIEF DESCRIPTION OF THE DRAWINGS
  • FIG. 1 is a prior art CMOS images sensor with integrated control electronics and signal processing;
  • FIG. 2 is a prior art four-transistor pixel;
  • FIG. 3 is a prior art pixel with an extra floating diffusion capacitor connected to ground (zero volts);
  • FIG. 4 is a prior art pixel with an extra floating diffusion capacitor connected to the power supply VDD;
  • FIG. 5 is a prior art pixel with an extra floating diffusion capacitance control transistor attached to the floating diffusion;
  • FIG. 6 is a schematic diagram of the present invention showing two reset transistors connected in series to the floating diffusion for capacitance control;
  • FIG. 7 illustrates the present invention operating in low capacitance high gain mode;
  • FIG. 8 illustrates the invention operating in high capacitance low gain mode;
  • FIG. 9 illustrates the present invention in a pixel with multiple photodiodes connected to one shared floating diffusion;
  • FIG. 10 illustrates the present invention with three reset transistors in series for two levels of floating diffusion capacitance control;
  • FIG. 11 is an image sensor of the present invention using a pixel with floating diffusion capacitance control; and
  • FIG. 12 is a camera imaging system having an image sensor using a pixel with floating diffusion capacitance control.
  • DETAILED DESCRIPTION OF THE INVENTION
  • Before discussing the present invention in detail, it is instructive to note that the present invention is preferably used in, but not limited to, a CMOS active pixel sensor. Active pixel sensor refers to an active electrical element within the pixel, other than transistors functioning as switches. For example, the floating diffusion or amplifier are active elements. CMOS refers to complementary metal oxide silicon type electrical components such as transistors which are associated with the pixel, but typically not in the pixel, and which are formed when the source/drain of a transistor is of one dopant type and its mated transistor is of the opposite dopant type. CMOS devices include some advantages one of which is it consumes less power.
  • FIG. 6 is a schematic diagram of a pixel 208 having gain control of the present invention. It is noted that it only has three transistors adjacent to the floating diffusion node 200 while the prior art always had four transistors adjacent to the floating diffusion node. The three transistors are the transfer transistor 206 that controls the transfer of photo-generated charge from the photodiode 207 to the floating diffusion node 200, the reset transistor 201 and the output signal transistor 204. Transistor 205 is the row select transistor that is turned on to select which row is to have the output signal transistor 204 connected to the output signal line. Transistor 203 is a secondary reset transistor that allows changing of the floating diffusion capacitance when operated in conjunction with transistor 201.
  • The operation of the pixel is illustrated in FIGS. 7 and 8. First in FIG. 7, the pixel operation is in low capacitance (high gain) mode. This mode would be used in low light level conditions. The photodiode 207 has collected a small amount of photo-generated charge. In this case, it is desired to have the minimum floating diffusion 200 capacitance. To lower the capacitance, transistors 201 and 203 are turned off. It is noted, for clarity, that n+doping 202 (diffusion) exists to form transistors 201 and 203. When the amount of photo-generated charge is measured the transfer gate 206 pulses on and then off to cause the transfer of charge from the photodiode 207 to the floating diffusion 200. The new voltage on the floating diffusion 200 is sampled through the output 204 and row select 205 transistors (as shown in FIG. 6). After the output is sampled, turning on both transistors 201 and 203 connects the floating diffusion to the VDD power to supply reset for the floating diffusion.
  • High capacitance (low gain) mode is illustrated in FIG. 8. In this case, the photodiode 207 has been exposed to bright light and has collected a large amount of photo-generated charge. This amount of charge would not fit on the floating diffusion node 200 in the low capacitance mode of FIG. 7. Therefore, in FIG. 8, the transistor 201 is turned on so now charge can spread out under the transistor gate 201 and the diffusion 202 also becomes part of the expanded floating diffusion. When charge is transferred from the photodiode 207 to the expanded floating diffusion, it fits onto the higher capacitance floating diffusion The expanded floating diffusion is reset by pulsing the transistor 203 on and off.
  • FIG. 9 illustrates how the present invention can be applied to other types of pixels. FIG. 9 is a pixel with two photodiodes 210 and 211 connected by transfer gates to the floating diffusion 212. The invention places two reset transistors 213 and 214 in series to provide capacitance control of the floating diffusion 212. Hence, it is possible to apply the present invention to every pixel type having a floating diffusion connected to one or more transfer gates, one output transistor, and one reset transistor. The present invention replaces the reset transistor of a prior art pixel by two or more transistors placed in series between the floating diffusion and reset power supply node.
  • FIG. 10 illustrates how it is possible to have more than two levels of floating diffusion capacitance control by placing more than two reset transistors 215, 216, and 217 in series. The number of difference capacitance combinations in this case is equal to 2. For an arbitrary number of reset transistors, the number of capacitance combinations is N-1 where N is the number of reset transistors. It is also possible to replace transistor 216 by a set of transistors in parallel instead of in series. Placing the transistors in parallel would allow for a greater number of capacitance combinations than if they were all in series.
  • FIG. 11 shows a CMOS active pixel image sensor 300 of the present invention having a pixel 208 of the present invention employing pixel level floating diffusion capacitance (or gain) control. The basic component of the image sensor 300 is the array of photosensitive pixels 208. The row decoder circuitry 305 selects an entire row of pixels 208 to be sampled by the correlated double sampling (CDS) circuitry 325. The analog-to-digital converter 315 scans across the column decoders and digitizes the signals stored in the CDS. The analog-to-digital converter 315 may be of the type that has one converter for each column (parallel) or one high-speed converter to digitize each column serially. The digitized data may be directly output from the image sensor or there may be integrated image processing 320 for defect correction, color filter interpolation, image scaling, and other special effects. The timing generator 310 controls the row and column decoders to sample the entire pixel array or only a portion of the pixel array.
  • FIG. 12 shows the image sensor 300 employing a pixel level floating diffusion capacitance control in an electronic imaging system, preferably a digital camera 400.
  • The invention has been described with reference to a preferred embodiment. However, it will be appreciated that variations and modifications can be effected by a person of ordinary skill in the art without departing from the scope of the invention.
  • PARTS LIST
    • 100 image sensor
    • 105 row decoder circuitry
    • 110 timing generator
    • 115 analog-to-digital converter
    • 120 integrated image processing
    • 125 correlated double sampling (CDS) circuitry
    • 130 array of photosensitive pixels
    • 150 reset transistor
    • 151 photodiode
    • 152 transfer transistor
    • 153 output transistor
    • 154 row select transistor
    • 155 floating diffusion node
    • 160 floating diffusion
    • 161 capacitor
    • 162 floating diffusion
    • 163 capacitor
    • 165 “dangling” transistor/transistor gate
    • 166 floating diffusion
    • 167 reset transistor/transistor gate
    • 168 transistor gate
    • 169 transistor gate
    • 200 floating diffusion
    • 201 reset transistor/transistor gate
    • 202 diffusion
    • 203 secondary reset transistor
    • 204 output signal transistor
    • 205 row select transistor
    • 206 transfer transistor/gate
    • 207 photodiode
    • 208 pixel/array of pixels
    • 210 photodiode
    • 211 photodiode
    • 212 floating diffusion
    • 213 reset transistor
    • 214 reset transistor
    • 215 reset transistor
    • 216 reset transistor
    • 217 reset transistor
    • 300 image sensor
    • 305 row decoder circuitry
    • 310 timing generator
    • 315 analog-to-digital converter
    • 320 integrated image processing
    • 325 correlated double sampling (CDS) circuitry
    • 400 electronic imaging system (digital camera)

Claims (3)

1. An image sensor having a plurality of pixels;
each pixel comprising:
(a) one or more photosensitive elements that collect charge in response to incident light;
(b) one or more transfer mechanisms that respectively transfer the charge from the one or more photosensitive elements;
(c) a charge-to-voltage conversion region having a capacitance, and the charge-to-voltage region receives the charge from the one or more photosensitive elements;
(d) a first reset transistor connected to the charge-to-voltage conversion region;
(e) a second reset transistor connected in series to the first reset transistor, which in combination with the first reset transistor, selectively sets the capacitance of the charge-to-voltage conversion regions from a plurality of capacitances; and
(f) one or more additional transistors connected either in series or parallel to the first reset transistor for further selectively setting the capacitance of the charge-to-voltage conversion regions from a plurality of capacitances.
2. The image sensor as in claim 1, wherein the charge-to-voltage conversion region is a floating diffusion.
3. The image sensor as in claim 1, wherein the image sensor is included in an image capture device.
US12/203,192 2007-01-19 2008-09-03 Image sensor with gain control Abandoned US20080315272A1 (en)

Priority Applications (1)

Application Number Priority Date Filing Date Title
US12/203,192 US20080315272A1 (en) 2007-01-19 2008-09-03 Image sensor with gain control

Applications Claiming Priority (2)

Application Number Priority Date Filing Date Title
US11/624,773 US7427790B2 (en) 2007-01-19 2007-01-19 Image sensor with gain control
US12/203,192 US20080315272A1 (en) 2007-01-19 2008-09-03 Image sensor with gain control

Related Parent Applications (1)

Application Number Title Priority Date Filing Date
US11/624,773 Continuation US7427790B2 (en) 2007-01-19 2007-01-19 Image sensor with gain control

Publications (1)

Publication Number Publication Date
US20080315272A1 true US20080315272A1 (en) 2008-12-25

Family

ID=39496179

Family Applications (2)

Application Number Title Priority Date Filing Date
US11/624,773 Expired - Fee Related US7427790B2 (en) 2007-01-19 2007-01-19 Image sensor with gain control
US12/203,192 Abandoned US20080315272A1 (en) 2007-01-19 2008-09-03 Image sensor with gain control

Family Applications Before (1)

Application Number Title Priority Date Filing Date
US11/624,773 Expired - Fee Related US7427790B2 (en) 2007-01-19 2007-01-19 Image sensor with gain control

Country Status (3)

Country Link
US (2) US7427790B2 (en)
TW (1) TW200903787A (en)
WO (1) WO2008088879A1 (en)

Cited By (2)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20070132870A1 (en) * 2005-12-13 2007-06-14 Jung-Chak Ahn Circuit and method of detecting saturation level of image sensor and image sensor including saturation level detecting circuit
US20090032852A1 (en) * 2007-07-31 2009-02-05 Samsung Electronics Co., Ltd. CMOS image sensor

Families Citing this family (11)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US7427790B2 (en) * 2007-01-19 2008-09-23 Eastman Kodak Company Image sensor with gain control
JP2008205639A (en) * 2007-02-16 2008-09-04 Texas Instr Japan Ltd Solid-state imaging device and its operation method
EP2051501A3 (en) * 2007-10-15 2012-01-11 CSEM Centre Suisse d'Electronique et de Microtechnique SA - Recherche et Développement Photo sensor with a low-noise photo element, sub-linear response and global shutter
KR101465667B1 (en) * 2008-03-25 2014-11-26 삼성전자주식회사 CMOS image sensor and driving method therof
US7777171B2 (en) * 2008-08-26 2010-08-17 Eastman Kodak Company In-pixel summing of charge generated by two or more pixels having two reset transistors connected in series
US20110074996A1 (en) 2009-09-29 2011-03-31 Shen Wang Ccd image sensors with variable output gains in an output circuit
US10440298B2 (en) * 2016-12-23 2019-10-08 Bae Systems Information And Electronic Systems Integration Inc. Extended dynamic range cis pixel achieving ultra-low noise
KR102406996B1 (en) 2017-04-07 2022-06-08 삼성전자주식회사 Image Sensor
US11025848B2 (en) * 2018-08-31 2021-06-01 Canon Kabushiki Kaisha Photoelectric conversion device, imaging system, moving body, and stackable semiconductor device
JP2021010075A (en) 2019-06-28 2021-01-28 キヤノン株式会社 Photoelectric conversion devise, photoelectric conversion system, and mobile body
JP2022119066A (en) * 2021-02-03 2022-08-16 キヤノン株式会社 Imaging device, imaging system and moving device

Citations (7)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US6730897B2 (en) * 2000-12-29 2004-05-04 Eastman Kodak Company Linearity and dynamic range for complementary metal oxide semiconductor active pixel image sensors
US6821809B2 (en) * 2002-03-19 2004-11-23 Sony Corporation Solid state image pickup device and method of producing solid state image pickup device
US6960796B2 (en) * 2002-11-26 2005-11-01 Micron Technology, Inc. CMOS imager pixel designs with storage capacitor
US20060103749A1 (en) * 2004-11-12 2006-05-18 Xinping He Image sensor and pixel that has switchable capacitance at the floating node
US7075049B2 (en) * 2003-06-11 2006-07-11 Micron Technology, Inc. Dual conversion gain imagers
US7427790B2 (en) * 2007-01-19 2008-09-23 Eastman Kodak Company Image sensor with gain control
US20080266434A1 (en) * 2004-04-12 2008-10-30 Shigetoshi Sugawa Solid-State Imaging Device, Optical Sensor and Method of Operating Solid-State Imaging Device

Family Cites Families (3)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
KR100525895B1 (en) * 2003-04-30 2005-11-02 매그나칩 반도체 유한회사 Unit pixel for cmos image sensor
EP1868377B1 (en) * 2005-04-07 2014-10-29 Tohoku University Light sensor, solid-state image pickup device and method for operating solid-state image pickup device
US20070035649A1 (en) * 2005-08-10 2007-02-15 Micron Technology, Inc. Image pixel reset through dual conversion gain gate

Patent Citations (7)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US6730897B2 (en) * 2000-12-29 2004-05-04 Eastman Kodak Company Linearity and dynamic range for complementary metal oxide semiconductor active pixel image sensors
US6821809B2 (en) * 2002-03-19 2004-11-23 Sony Corporation Solid state image pickup device and method of producing solid state image pickup device
US6960796B2 (en) * 2002-11-26 2005-11-01 Micron Technology, Inc. CMOS imager pixel designs with storage capacitor
US7075049B2 (en) * 2003-06-11 2006-07-11 Micron Technology, Inc. Dual conversion gain imagers
US20080266434A1 (en) * 2004-04-12 2008-10-30 Shigetoshi Sugawa Solid-State Imaging Device, Optical Sensor and Method of Operating Solid-State Imaging Device
US20060103749A1 (en) * 2004-11-12 2006-05-18 Xinping He Image sensor and pixel that has switchable capacitance at the floating node
US7427790B2 (en) * 2007-01-19 2008-09-23 Eastman Kodak Company Image sensor with gain control

Cited By (7)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20070132870A1 (en) * 2005-12-13 2007-06-14 Jung-Chak Ahn Circuit and method of detecting saturation level of image sensor and image sensor including saturation level detecting circuit
US7652697B2 (en) * 2005-12-13 2010-01-26 Samsung Electronics Co., Ltd. Circuit and method of detecting saturation level of image sensor and image sensor including saturation level detecting circuit
US20100097518A1 (en) * 2005-12-13 2010-04-22 Jung-Chak Ahn Circuit and method of detecting saturation level of image sensor and image sensor including saturation level detecting circuit
US8023011B2 (en) * 2005-12-13 2011-09-20 Samsung Electronics Co., Ltd. Circuit and method of detecting saturation level of image sensor and image sensor including saturation level detecting circuit
US20090032852A1 (en) * 2007-07-31 2009-02-05 Samsung Electronics Co., Ltd. CMOS image sensor
US8345136B2 (en) * 2007-07-31 2013-01-01 Samsung Electronics Co., Ltd. CMOS image sensor
KR101404074B1 (en) 2007-07-31 2014-06-05 삼성전기주식회사 CMOS Image Sensor

Also Published As

Publication number Publication date
WO2008088879A1 (en) 2008-07-24
US20080173909A1 (en) 2008-07-24
US7427790B2 (en) 2008-09-23
TW200903787A (en) 2009-01-16

Similar Documents

Publication Publication Date Title
US7427790B2 (en) Image sensor with gain control
US10567691B2 (en) Solid-state imaging device, method for driving solid-state imaging device, and electronic apparatus
US8717476B2 (en) Image sensor pixel with gain control
US7511275B2 (en) Semiconductor device, and control method and device for driving unit component of semiconductor device
US8089035B2 (en) CMOS image sensor with high sensitivity wide dynamic range pixel for high resolution applications
US7446805B2 (en) CMOS active pixel with hard and soft reset
US7674648B2 (en) Extended dynamic range using variable sensitivity pixels
US20120045146A1 (en) Apparatus and method for eliminating artifacts in active pixel sensor (aps) imagers
JP2013031226A (en) Small-size, high-gain and low-noise pixel for cmos image sensor
US10645327B2 (en) Solid-state imaging device, method for driving solid-state imaging device, and electronic apparatus
CN112291493B (en) Imaging system and method for generating high dynamic range images
TW201904269A (en) Low noise complementary gold-oxygen half-image sensor with stacked architecture
JP2001177775A (en) Solid-state image sensing device, image sensing system, and driving method for the device
US7619671B2 (en) Method, apparatus and system for charge injection suppression in active pixel sensors
JP4345145B2 (en) Solid-state imaging device
JP2001036059A (en) Solid-stage image pickup device
Wu et al. A new CMOS imager using the pseudo-active-pixel-sensor (PAPS) circuit for high resolution applications
JP2003158683A (en) Solid-state image pickup device and solid-state imaging system employing the same
JP2006270890A (en) Imaging apparatus and digital camera

Legal Events

Date Code Title Description
STCB Information on status: application discontinuation

Free format text: ABANDONED -- FAILURE TO RESPOND TO AN OFFICE ACTION