US20080142861A1 - Symmetric capacitor structure - Google Patents
Symmetric capacitor structure Download PDFInfo
- Publication number
- US20080142861A1 US20080142861A1 US12/029,748 US2974808A US2008142861A1 US 20080142861 A1 US20080142861 A1 US 20080142861A1 US 2974808 A US2974808 A US 2974808A US 2008142861 A1 US2008142861 A1 US 2008142861A1
- Authority
- US
- United States
- Prior art keywords
- doped region
- electrical contact
- substrate
- capacitor
- shallow trench
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Abandoned
Links
- 239000003990 capacitor Substances 0.000 title claims abstract description 86
- 239000000758 substrate Substances 0.000 claims abstract description 60
- 230000003071 parasitic effect Effects 0.000 claims abstract description 56
- 238000002955 isolation Methods 0.000 claims abstract description 34
- 239000002019 doping agent Substances 0.000 claims abstract description 16
- 239000003989 dielectric material Substances 0.000 claims description 8
- 229910052710 silicon Inorganic materials 0.000 claims description 7
- 239000010703 silicon Substances 0.000 claims description 7
- 229910021420 polycrystalline silicon Inorganic materials 0.000 claims description 5
- 239000000463 material Substances 0.000 claims description 4
- 229910001218 Gallium arsenide Inorganic materials 0.000 claims description 2
- 239000002184 metal Substances 0.000 claims 10
- 239000012212 insulator Substances 0.000 claims 1
- 239000004065 semiconductor Substances 0.000 description 39
- 238000000034 method Methods 0.000 description 13
- 150000002500 ions Chemical class 0.000 description 12
- 239000007943 implant Substances 0.000 description 6
- XUIMIQQOPSSXEZ-UHFFFAOYSA-N Silicon Chemical compound [Si] XUIMIQQOPSSXEZ-UHFFFAOYSA-N 0.000 description 5
- 238000001459 lithography Methods 0.000 description 4
- 238000004519 manufacturing process Methods 0.000 description 4
- ZOXJGFHDIHLPTG-UHFFFAOYSA-N Boron Chemical compound [B] ZOXJGFHDIHLPTG-UHFFFAOYSA-N 0.000 description 3
- GYHNNYVSQQEPJS-UHFFFAOYSA-N Gallium Chemical compound [Ga] GYHNNYVSQQEPJS-UHFFFAOYSA-N 0.000 description 3
- OAICVXFJPJFONN-UHFFFAOYSA-N Phosphorus Chemical compound [P] OAICVXFJPJFONN-UHFFFAOYSA-N 0.000 description 3
- 229910052782 aluminium Inorganic materials 0.000 description 3
- XAGFODPZIPBFFR-UHFFFAOYSA-N aluminium Chemical compound [Al] XAGFODPZIPBFFR-UHFFFAOYSA-N 0.000 description 3
- 229910052787 antimony Inorganic materials 0.000 description 3
- WATWJIUSRGPENY-UHFFFAOYSA-N antimony atom Chemical compound [Sb] WATWJIUSRGPENY-UHFFFAOYSA-N 0.000 description 3
- 229910052785 arsenic Inorganic materials 0.000 description 3
- RQNWIZPPADIBDY-UHFFFAOYSA-N arsenic atom Chemical compound [As] RQNWIZPPADIBDY-UHFFFAOYSA-N 0.000 description 3
- 229910052796 boron Inorganic materials 0.000 description 3
- 229910052733 gallium Inorganic materials 0.000 description 3
- 229910052738 indium Inorganic materials 0.000 description 3
- APFVFJFRJDLVQX-UHFFFAOYSA-N indium atom Chemical compound [In] APFVFJFRJDLVQX-UHFFFAOYSA-N 0.000 description 3
- 229910052698 phosphorus Inorganic materials 0.000 description 3
- 239000011574 phosphorus Substances 0.000 description 3
- VYPSYNLAJGMNEJ-UHFFFAOYSA-N Silicium dioxide Chemical compound O=[Si]=O VYPSYNLAJGMNEJ-UHFFFAOYSA-N 0.000 description 2
- 238000010586 diagram Methods 0.000 description 2
- 238000012986 modification Methods 0.000 description 2
- 230000004048 modification Effects 0.000 description 2
- 239000005368 silicate glass Substances 0.000 description 2
- 230000015572 biosynthetic process Effects 0.000 description 1
- 238000005530 etching Methods 0.000 description 1
- -1 inter alia Substances 0.000 description 1
- 229920005591 polysilicon Polymers 0.000 description 1
- 150000004760 silicates Chemical class 0.000 description 1
- 235000012239 silicon dioxide Nutrition 0.000 description 1
- 239000000377 silicon dioxide Substances 0.000 description 1
Images
Classifications
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L27/00—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate
- H01L27/02—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having potential barriers; including integrated passive circuit elements having potential barriers
- H01L27/04—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having potential barriers; including integrated passive circuit elements having potential barriers the substrate being a semiconductor body
- H01L27/08—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having potential barriers; including integrated passive circuit elements having potential barriers the substrate being a semiconductor body including only semiconductor components of a single kind
- H01L27/0805—Capacitors only
Definitions
- the present invention relates to a semiconductor device comprising a symmetric capacitor structure.
- a device within an electrical structure typically does not comprise terminals extending from the device that comprise equivalent electrical properties. Terminals that do not comprise equivalent electrical properties may cause other devices within the electrical structure to operate inefficiently. Thus, there is a need for a structure and associated method for forming an electrical structure with terminals comprising equivalent electrical properties.
- the present invention provides a structure, comprising:
- the present invention provides a method for forming a structure, comprising:
- the present invention advantageously provides a structure and associated method for forming a symmetric capacitor with terminals comprising equivalent electrical properties.
- FIG. 1 illustrates a schematic diagram of an equivalent circuit for a capacitor formed within a semiconductor device, in accordance with embodiments of the present invention.
- FIGS. 2A-2G illustrates stages in a fabrication process of the capacitor of FIG. 1 , in accordance with embodiments of the present invention.
- FIG. 2H illustrates a top view of the substrate structure in the semiconductor device of FIG. 2F , in accordance with embodiments of the present invention.
- FIG. 2I illustrates a top view of the substrate structure in the semiconductor device of FIG. 2G , in accordance with embodiments of the present invention.
- FIG. 3A illustrates an alternative semiconductor device to the semiconductor device of FIG. 2F , in accordance with embodiments of the present invention.
- FIG. 3B illustrates an alternative semiconductor device to the semiconductor device of FIG. 3A , in accordance with embodiments of the present invention.
- FIG. 4A illustrates an alternative semiconductor device to the semiconductor device of FIG. 3A , in accordance with embodiments of the present invention.
- FIG. 4B illustrates an alternative semiconductor device to the semiconductor device of FIG. 4A , in accordance with embodiments of the present invention.
- FIG. 1 illustrates a schematic diagram of an equivalent circuit for a capacitor 9 formed within a semiconductor device 2 , in accordance with embodiments of the present invention.
- the capacitor 9 comprises a main capacitor (Cm), a first parasitic capacitor (Cp 1 ) and a second parasitic capacitor (Cp 2 ).
- the first parasitic capacitor Cp 1 represents a parasitic connection from a first electrode 8 of the main capacitor Cm to a semiconductor (e.g., silicon) substrate 15 within the semiconductor device 2 .
- the second parasitic capacitor Cp 2 represents a parasitic connection from a second electrode 10 of the main capacitor Cm to the substrate 15 .
- the main capacitor Cm is a high density capacitor comprising a density of about 0.15 fF/um 2 to about 5.0 fF/um 2 .
- a distance from the first electrode 8 of the main capacitor Cm to the semiconductor (e.g., silicon) substrate 15 is about equal to a distance from the second electrode 10 of the main capacitor Cm to the semiconductor (e.g., silicon) substrate 15 and therefore the first parasitic capacitor Cp 1 comprises a capacitance that is about equal to the second parasitic capacitor Cp 2 .
- the about equal capacitance values of the first parasitic capacitor Cp 1 and the second parasitic capacitor Cp 2 cause the capacitor 9 to be a symmetric capacitor.
- the capacitor 9 comprises a high (e.g., 50 to 1) ratio of main capacitance (i.e., capacitance of main capacitor Cm) to parasitic capacitance (capacitance values of the first parasitic capacitor Cp 1 and the second parasitic capacitor Cp 2 ).
- FIGS. 2A-2G illustrates and details stages in a fabrication process of the capacitor 9 of FIG. 1 , in accordance with embodiments of the present invention.
- FIGS. 2A-2G represents a cross sectional view.
- the fabrication process described with respect to FIGS. 2A-2G illustrates the formation of the capacitor 9 within a semiconductor device 2 .
- the semiconductor device 2 may be, inter alia, a semiconductor chip.
- a substrate 15 within a semiconductor device 2 is provided for the fabrication process, in accordance with embodiments of the present invention.
- the substrate 15 may include, inter alia, a silicon substrate, a SOI substrate, a GaAs substrate, an InP substrate, etc.
- FIG. 2B illustrates substrate 15 of FIG. 2A after a resist layer 17 has been deposited (and patterned) over portions of the substrate 15 , in accordance with embodiments of the present invention.
- the resist layer 17 may be patterned using, inter alia, a lithography process, a lithography process with a dry etch or wet etch, etc.
- Ion implant 19 is directed at a portion 23 of the substrate 15 in order to form a first doped region 21 a in the substrate 15 .
- Ion implant 19 may comprise, inter alia, a deep ion implementation, a shallow ion implementation, etc.
- the first doped region 21 a may comprise an N+ dopant (e.g., phosphorus, arsenic, antimony, etc) or a P+ type (e.g., boron, aluminum, gallium, indium, etc).
- FIG. 2C illustrates the substrate 15 of FIG. 2B after resist layer 17 has been removed and a resist layer 25 has been deposited (and patterned) over portions of the substrate 15 , in accordance with embodiments of the present invention.
- exposed portions of the substrate 15 i.e., portions that are not protected by the resist layer 25
- the resist layer 25 may be patterned using, inter alia, a lithography process, a lithography process with a dry etch or wet etch, etc.
- the resist layer 25 is removed prior to the filling of shallow trench with a dielectric material.
- the shallow trench isolation structures 28 may comprise an oxide or high-K dielectric material.
- a high-K dielectric material is defined herein as a dielectric material comprising a dielectric constant that is greater than or equal to about 20.
- FIG. 2D illustrates the substrate 15 of FIG. 2C after resist layer 25 has been removed and a resist layer 31 has been deposited (and patterned) over the shallow trench isolation structures 28 , in accordance with embodiments of the present invention.
- Ion implant 34 is directed at the exposed portions of the substrate 15 in order to simultaneously form doped regions 35 in the substrate 15 .
- Ion implant 34 may comprise, inter alia, a deep ion implementation, a shallow ion implementation, etc.
- the doped regions 35 have an opposite polarity to a polarity of the doped region 21 a .
- the doped regions 35 may comprise a P+ type dopant (e.g., boron, aluminum, gallium, indium, etc) or a N+ dopant (e.g., phosphorus, arsenic, antimony, etc).
- the doped regions 35 form electrodes 8 and 10 of capacitor 9 of FIG. 1 .
- FIG. 2E illustrates the substrate 15 of FIG. 2D after resist layer 31 has been removed and a resist layer 58 has been deposited (and patterned) over the shallow trench isolation structures 28 and the doped regions 35 , in accordance with embodiments of the present invention.
- Ion implant 40 is directed at the exposed portions of the substrate 15 in order to form doped regions 42 in the substrate 15 .
- Ion implant 40 may comprise, inter alia, a deep ion implementation, a shallow ion implementation, etc.
- the doped regions 42 have a same type of dopant as the first doped region 21 a .
- the doped regions 42 may comprise an N+ dopant (e.g., phosphorus, arsenic, antimony, etc) or a P+ dopant (e.g., boron, aluminum, gallium, indium, etc).
- the doped regions 42 are electrically shorted to the first doped region 21 a .
- the doped regions 35 in combination with the doped region 21 a form a PN junction.
- the doped regions are biased electrically such that the PN junction is reverse biased.
- FIG. 2F illustrates a substrate structure 15 a formed from the substrate 15 of FIG. 2E comprising the capacitor 9 from FIG. 1 , in accordance with embodiments of the present invention.
- the substrate structure 15 a comprises all of the structures formed in the substrate 15 during the process illustrated in FIGS. 2A-2E .
- the substrate 15 comprises a P-type substrate.
- the first doped region 21 a comprises an N+ doped region.
- the doped regions 42 a and 42 b comprise N+ doped regions.
- the first doped region 21 a is electrically connected to the doped regions 42 a and 42 b .
- the capacitor Cm is formed by P+ doped regions 35 a , 35 b , 35 c , 35 d , and the shallow trench isolation structures 28 a . .
- the capacitor Cm utilizes the P+ doped regions 35 a , 35 b , 35 c , and 35 d as electrodes or plates for the capacitor Cm (i.e., 35 a and 35 c form a first electrode and 35 b and 35 d form a second electrode).
- the P+ doped region 35 a is isolated from the P+ doped region 35 b by the shallow trench isolation structure 28 b .
- the P+ doped region 35 b is isolated from the P+ doped region 35 c by the shallow trench isolation structure 28 c .
- the P+ doped region 35 c is isolated from the P+ doped region 35 d by the shallow trench isolation structure 28 d .
- a capacitance comprised by the capacitor Cm is controlled by a distance D 1 between the P+ doped region 35 a and the P+ doped region 35 b (i.e., a width of the shallow trench isolation structure 28 b ), a distance D 2 between the P+ doped region 35 b and the P+ doped region 35 c (i.e., a width of the shallow trench isolation structure 28 c ), a distance D 3 between the P+ doped region 35 c and the P+ doped region 35 d (i.e., a width of the shallow trench isolation structure 28 d ) and an area (i.e., a plate area) of the P+ doped region 35 a . . . 35 d .
- a first parasitic capacitor (e.g., see Cp 1 in FIG. 1 ) represents a parasitic connection between the P+ doped region 35 a and 35 c (i.e., a first electrode of the capacitor Cm) and the first doped region 21 a .
- a second parasitic capacitor (e.g., see Cp 2 in FIG. 1 ) represents a parasitic connection between the P+ doped region 35 b and 35 d (i.e., a second electrode of the capacitor Cm) and the first doped region 21 a .
- a distance (e.g., about 1500 angstroms to 5000 angstroms) from the P+ doped region 35 a and 35 c (i.e., a first electrode of the capacitor Cm) to the first doped region 21 a is about equal to a distance (e.g., about 1500 angstroms to 5000 angstroms) from the P+ doped region 35 b and 35 d (i.e., a second electrode of the capacitor Cm) to the first doped region 21 a and therefore the first parasitic capacitor Cp 1 comprises a capacitance that is about equal to the second parasitic capacitor Cp 2 .
- the about equal capacitance values of the first parasitic capacitor Cp 1 and the second parasitic capacitor Cp 2 cause the capacitor Cm to be a symmetric capacitor.
- the capacitor Cm comprises a high (e.g., 50 to 1) ratio of main capacitance (i.e., capacitance of capacitor Cm) to parasitic capacitance (capacitance values of the first parasitic capacitor Cp 1 and the second parasitic capacitor Cp 2 ).
- the capacitor Cm in FIG. 2F is high density capacitor comprising a density of about 0.15 fF/um 2 .
- a voltage may be applied to the first doped region 21 a (i.e., an N+ region) through the doped regions 42 a and 42 b .
- the capacitors Cm is isolated from the substrate 15 .
- FIG. 2G illustrates an alternative substrate structure 15 b to the substrate structure 15 a of FIG. 2F , in accordance with embodiments of the present invention.
- a doped region 21 b comprises a P+ doped region.
- the doped regions 42 c and 42 d comprise P+ doped regions.
- the first doped region 21 b is electrically connected to the doped regions 42 c and 42 d .
- the capacitor Cm is formed by N+ doped regions 35 e . . . 35 h and the shallow trench isolation structures 28 b , 28 c , and 28 d .
- the capacitor Cm utilizes the N+ doped regions 35 e , 35 f , 35 g , and 35 h as electrodes or plates for the capacitor Cm.
- the N+ doped region 35 e is isolated from the N+ doped region 35 f by the shallow trench isolation structure 28 b .
- the N+ doped region 35 f is isolated from the N+ doped region 35 g by the shallow trench isolation structure 28 c .
- the N+ doped region 35 g is isolated from the N+ doped region 35 h by the shallow trench isolation structure 28 c .
- a capacitance comprised by the capacitor Cm is controlled by a distance D 1 between the P+ doped region 35 e and the P+ doped region 35 f (i.e., a width of the shallow trench isolation structure 28 b ), a distance D 2 between the P+ doped region 35 f and the P+ doped region 35 g (i.e., a width of the shallow trench isolation structure 28 c ), a distance D 3 between the P+ doped region 35 g and the P+ doped region 35 h (i.e., a width of the shallow trench isolation structure 28 d ) and an area (i.e., a plate area) of the P+ doped region 35 e . . . 35 h .
- a voltage may be applied to the first doped region 21 b (i.e., a P+ region) through the P+ doped regions 42 c and 42 d .
- the capacitor Cm is isolated from the substrate 15 .
- FIG. 2H illustrates a top view of the substrate structure 15 a in the semiconductor device 2 of FIG. 2F , in accordance with embodiments of the present invention.
- the substrate structure 15 a in FIG. 2H illustrates a terminal 47 a electrically connected to P+ doped regions 35 a and 35 c and a terminal 47 b electrically connected to P+ doped regions 35 b and 35 d .
- the terminals 47 a and 47 b are for connecting the capacitor Cm to another circuit.
- FIG. 2I illustrates a top view of the substrate structure 15 b in the semiconductor device 2 of FIG. 2G , in accordance with embodiments of the present invention.
- the substrate structure 15 a in FIG. 2I illustrates a terminal 47 a electrically connected to N+ doped regions 35 e and 35 g and a terminal 47 b electrically connected to N+ doped regions 35 f and 35 h .
- the terminals 47 a and 47 b are for connecting the capacitor Cm to another circuit.
- FIG. 3A illustrates an alternative semiconductor device 2 a to the semiconductor device 2 of FIG. 2F , in accordance with embodiments of the present invention.
- the semiconductor device 2 a of FIG. 3A comprises vertical parallel plate (VPP) structures 72 a . . . 72 d .
- the VPP structures 72 a . . . 72 d increase an area for the electrodes or plates 35 a . . . 35 d and therefore allows the capacitor Cm in FIG. 3A to achieve a higher capacitance value than the capacitor Cm in FIG. 2F while maintaining a low parasitic capacitance (i.e., capacitance for Cp 1 and Cp 2 in FIG.
- VPP vertical parallel plate
- the VPP structure 72 a is electrically connected to the doped region 35 a
- the VPP structure 72 b electrically connected to the doped region 35 b
- the VPP structure 72 c is electrically connected to the doped region 35 c
- the VPP structure 72 d is electrically connected to the doped region 35 d .
- the VPP structure 72 a comprises a wire structure 62 a , a wire structure 53 a , a contact via 59 a , and a contact 50 a .
- the contact via 59 a electrically connects the wire structure 62 a to the wire structure 53 a .
- the contact 50 a electrically connects the doped region 35 a to the wire structure 53 a .
- the VPP structure 72 b comprises a wire structure 62 b , a wire structure 53 b , a contact via 59 b , and a contact 50 b .
- the contact via 59 b electrically connects the wire structure 62 b to the wire structure 53 b .
- the contact 50 b electrically connects the doped region 35 b to the wire structure 53 b .
- the VPP structure 72 c electrically connected to the doped region 35 c and the VPP structure 72 d is electrically connected to the doped region 35 d .
- the VPP structure 72 c comprises a wire structure 62 c , a wire structure 53 c , a contact via 59 c , and a contact 50 c .
- the contact via 59 c electrically connects the wire structure 62 c to the wire structure 53 c .
- the contact 50 c electrically connects the doped region 35 c to the wire structure 53 c .
- the VPP structure 72 d comprises a wire structure 62 d , a wire structure 53 d , a contact via 59 d , and a contact 50 d .
- the contact via 59 d electrically connects the wire structure 62 d to the wire structure 53 d .
- the contact 50 d electrically connects the doped region 35 d to the wire structure 53 d .
- the capacitor Cm in FIG. 3A is a high density capacitor comprising a density of about 0.65 fF/um 2 .
- a dielectric layer(s) 90 may be formed over the substrate structure 15 a and surrounding the VPP structures 72 a . . . 72 d .
- the dielectric layer(s) 90 may comprise, inter alia, a standard BEOL dielectric film(s) such as undoped silicate glass, fluorinated silicate glass, a low k dielectric layer(s), etc.
- a low k dielectric is defined herein as a dielectric material comprising a dielectric constant that is less than or equal to about 3.
- FIG. 3B illustrates an alternative semiconductor device 2 b to the semiconductor device 2 a of FIG. 3A , in accordance with embodiments of the present invention.
- the semiconductor device 2 b comprises the substrate structure 15 b of FIG. 2G .
- FIG. 4A illustrates an alternative semiconductor device 2 c to the semiconductor device 2 a of FIG. 3A , in accordance with embodiments of the present invention.
- the semiconductor device 2 c of FIG. 4A comprises gate layers G 1 . . . G 4 and gate oxide layers 75 a . . . 75 d formed between the contacts 50 a . . . 50 d and doped regions 35 a . . . 35 d .
- the aforementioned configuration in FIG. 4A allows the capacitor Cm in FIG. 4A to achieve significantly higher capacitance values than the capacitor Cm in FIG. 3A because the gate layers G 1 . . . G 4 and gate oxide layers 75 a . .
- the gate layers G 1 . . . G 4 may comprise any material including, inter alia, polysilicon.
- the gate oxide layers 75 a . . . 75 d may comprise any dielectric material including inter alia, silicon dioxide, etc.
- the gate oxide layers 75 a . . . 75 d may comprise a high-K dielectric material.
- the gate oxide layer 75 a is formed over the doped region 35 a and the gate layer G 1 is formed over the gate oxide layer 75 a .
- the gate oxide layer 75 b is formed over the doped region 35 b and the gate layer G 2 is formed over the gate oxide layer 75 b .
- the gate oxide layer 75 c is formed over the doped region 35 c and the gate layer G 3 is formed over the gate oxide layer 75 c .
- the gate oxide layer 75 d is formed over the doped region 35 d and the gate layer G 4 is formed over the gate oxide layer 75 d .
- the capacitor Cm in FIG. 4A is high density capacitors each comprising a density of about 5.0 fF/um 2 .
- FIG. 4B illustrates an alternative semiconductor device 2 d to the semiconductor device 2 c of FIG. 4A , in accordance with embodiments of the present invention.
- the semiconductor device 2 d of FIG. 4A comprises the substrate structure 15 b of FIG. 2G .
Landscapes
- Engineering & Computer Science (AREA)
- Power Engineering (AREA)
- Physics & Mathematics (AREA)
- Condensed Matter Physics & Semiconductors (AREA)
- General Physics & Mathematics (AREA)
- Computer Hardware Design (AREA)
- Microelectronics & Electronic Packaging (AREA)
- Semiconductor Integrated Circuits (AREA)
- Metal-Oxide And Bipolar Metal-Oxide Semiconductor Integrated Circuits (AREA)
Abstract
Description
- This application is a continuation application claiming priority to Ser. No. 11/421,774, filed Jun. 2, 2006.
- 1. Technical Field
- The present invention relates to a semiconductor device comprising a symmetric capacitor structure.
- 2. Related Art
- A device within an electrical structure typically does not comprise terminals extending from the device that comprise equivalent electrical properties. Terminals that do not comprise equivalent electrical properties may cause other devices within the electrical structure to operate inefficiently. Thus, there is a need for a structure and associated method for forming an electrical structure with terminals comprising equivalent electrical properties.
- The present invention provides a structure, comprising:
-
- a first doped region formed within a substrate, wherein said first doped region comprises a first dopant having a first polarity;
- a second doped region formed within said substrate and over said first doped region, wherein said second doped region forms a first electrode of a symmetric capacitor;
- a third doped region formed within said substrate and over first doped region, wherein said third doped region forms a second electrode of said symmetric capacitor, wherein each of said second doped region and said third doped region comprises a same second dopant having a second polarity, wherein each of said second doped region and said third doped region is formed simultaneously, and wherein said first doped region, said second doped region, and said third doped region in combination form a PN junction; and
- a first shallow trench isolation structure formed between said second doped region and said third doped region, wherein said first shallow trench isolation structure electrically isolates said second doped region from said third doped region, wherein said symmetric capacitor comprises a main capacitance, wherein said structure comprises a first parasitic capacitance and a second parasitic capacitance, wherein said main capacitance comprises a capacitance between said second doped region and said third doped region, wherein said first parasitic capacitance represents a parasitic connection between said second doped region and said first doped region, wherein said second parasitic capacitance represents a parasitic connection between said third doped region and said first doped region, wherein a first distance between said second doped region and said first doped region is about equal to a second distance between said third doped region and said first doped region, and wherein said first parasitic capacitance is about equal to said second parasitic capacitance.
- The present invention provides a method for forming a structure, comprising:
-
- providing, a substrate;
- forming, a first doped region within said silicon substrate, wherein said first doped region comprises a first dopant having a first polarity;
- forming, a second doped region within said substrate and over first doped region, wherein said second doped region forms a first electrode of a capacitor;
- forming, a third doped region within said substrate and over first doped region, wherein said third doped region forms a second electrode of said capacitor, wherein each of said second doped region and said third doped region comprises a same second dopant having a second polarity, wherein said forming said second doped region and said forming said third doped region is performed simultaneously, and wherein said first doped region, said second doped region, and said third doped region in combination form a PN junction; and
- forming, a first shallow trench isolation structure between said second doped region and said third doped region, wherein said first shallow trench isolation structure isolates said second doped region from said third doped region, wherein said capacitor comprises a main capacitance, wherein said structure comprises a first parasitic capacitance and a second parasitic capacitance, wherein said main capacitance comprises a capacitance between said second doped region and said third doped region, wherein said first parasitic capacitance represents a parasitic connection between said second doped region and said first doped region, wherein said second parasitic capacitance represents a parasitic connection between said third doped region and said first doped region, wherein a first distance between said second doped region and said first doped region is about equal to a second distance between said third doped region and said first doped region, and wherein said first parasitic capacitance is about equal to said second parasitic capacitance.
- The present invention advantageously provides a structure and associated method for forming a symmetric capacitor with terminals comprising equivalent electrical properties.
-
FIG. 1 illustrates a schematic diagram of an equivalent circuit for a capacitor formed within a semiconductor device, in accordance with embodiments of the present invention. -
FIGS. 2A-2G illustrates stages in a fabrication process of the capacitor ofFIG. 1 , in accordance with embodiments of the present invention. -
FIG. 2H illustrates a top view of the substrate structure in the semiconductor device ofFIG. 2F , in accordance with embodiments of the present invention. -
FIG. 2I illustrates a top view of the substrate structure in the semiconductor device ofFIG. 2G , in accordance with embodiments of the present invention. -
FIG. 3A illustrates an alternative semiconductor device to the semiconductor device ofFIG. 2F , in accordance with embodiments of the present invention. -
FIG. 3B illustrates an alternative semiconductor device to the semiconductor device ofFIG. 3A , in accordance with embodiments of the present invention. -
FIG. 4A illustrates an alternative semiconductor device to the semiconductor device ofFIG. 3A , in accordance with embodiments of the present invention. -
FIG. 4B illustrates an alternative semiconductor device to the semiconductor device ofFIG. 4A , in accordance with embodiments of the present invention. -
FIG. 1 illustrates a schematic diagram of an equivalent circuit for a capacitor 9 formed within asemiconductor device 2, in accordance with embodiments of the present invention. The capacitor 9 comprises a main capacitor (Cm), a first parasitic capacitor (Cp1) and a second parasitic capacitor (Cp2). The first parasitic capacitor Cp1 represents a parasitic connection from afirst electrode 8 of the main capacitor Cm to a semiconductor (e.g., silicon)substrate 15 within thesemiconductor device 2. The second parasitic capacitor Cp2 represents a parasitic connection from asecond electrode 10 of the main capacitor Cm to thesubstrate 15. The main capacitor Cm is a high density capacitor comprising a density of about 0.15 fF/um2 to about 5.0 fF/um2. A distance from thefirst electrode 8 of the main capacitor Cm to the semiconductor (e.g., silicon)substrate 15 is about equal to a distance from thesecond electrode 10 of the main capacitor Cm to the semiconductor (e.g., silicon)substrate 15 and therefore the first parasitic capacitor Cp1 comprises a capacitance that is about equal to the second parasitic capacitor Cp2. The about equal capacitance values of the first parasitic capacitor Cp1 and the second parasitic capacitor Cp2 cause the capacitor 9 to be a symmetric capacitor. Additionally, the capacitor 9 comprises a high (e.g., 50 to 1) ratio of main capacitance (i.e., capacitance of main capacitor Cm) to parasitic capacitance (capacitance values of the first parasitic capacitor Cp1 and the second parasitic capacitor Cp2). -
FIGS. 2A-2G illustrates and details stages in a fabrication process of the capacitor 9 ofFIG. 1 , in accordance with embodiments of the present invention.FIGS. 2A-2G represents a cross sectional view. The fabrication process described with respect toFIGS. 2A-2G illustrates the formation of the capacitor 9 within asemiconductor device 2. Thesemiconductor device 2 may be, inter alia, a semiconductor chip. - In
FIG. 2A , asubstrate 15 within asemiconductor device 2 is provided for the fabrication process, in accordance with embodiments of the present invention. Thesubstrate 15 may include, inter alia, a silicon substrate, a SOI substrate, a GaAs substrate, an InP substrate, etc. -
FIG. 2B illustratessubstrate 15 ofFIG. 2A after a resistlayer 17 has been deposited (and patterned) over portions of thesubstrate 15, in accordance with embodiments of the present invention. The resistlayer 17 may be patterned using, inter alia, a lithography process, a lithography process with a dry etch or wet etch, etc.Ion implant 19 is directed at aportion 23 of thesubstrate 15 in order to form a firstdoped region 21 a in thesubstrate 15.Ion implant 19 may comprise, inter alia, a deep ion implementation, a shallow ion implementation, etc. The firstdoped region 21 a may comprise an N+ dopant (e.g., phosphorus, arsenic, antimony, etc) or a P+ type (e.g., boron, aluminum, gallium, indium, etc). -
FIG. 2C illustrates thesubstrate 15 ofFIG. 2B after resistlayer 17 has been removed and a resistlayer 25 has been deposited (and patterned) over portions of thesubstrate 15, in accordance with embodiments of the present invention. In order to form the shallowtrench isolation structures 28, exposed portions of the substrate 15 (i.e., portions that are not protected by the resist layer 25) have been removed (e.g., using an etching process) so that the shallowtrench isolation structures 28 may be formed within trenches formed by removing the exposed portions of the resistlayer 25. The resistlayer 25 may be patterned using, inter alia, a lithography process, a lithography process with a dry etch or wet etch, etc. The resistlayer 25 is removed prior to the filling of shallow trench with a dielectric material. The shallowtrench isolation structures 28 may comprise an oxide or high-K dielectric material. A high-K dielectric material is defined herein as a dielectric material comprising a dielectric constant that is greater than or equal to about 20. -
FIG. 2D illustrates thesubstrate 15 ofFIG. 2C after resistlayer 25 has been removed and a resistlayer 31 has been deposited (and patterned) over the shallowtrench isolation structures 28, in accordance with embodiments of the present invention. Ion implant 34 is directed at the exposed portions of thesubstrate 15 in order to simultaneously form dopedregions 35 in thesubstrate 15. Ion implant 34 may comprise, inter alia, a deep ion implementation, a shallow ion implementation, etc. The dopedregions 35 have an opposite polarity to a polarity of the dopedregion 21 a. The dopedregions 35 may comprise a P+ type dopant (e.g., boron, aluminum, gallium, indium, etc) or a N+ dopant (e.g., phosphorus, arsenic, antimony, etc). The dopedregions 35form electrodes FIG. 1 . -
FIG. 2E illustrates thesubstrate 15 ofFIG. 2D after resistlayer 31 has been removed and a resistlayer 58 has been deposited (and patterned) over the shallowtrench isolation structures 28 and the dopedregions 35, in accordance with embodiments of the present invention.Ion implant 40 is directed at the exposed portions of thesubstrate 15 in order to form dopedregions 42 in thesubstrate 15.Ion implant 40 may comprise, inter alia, a deep ion implementation, a shallow ion implementation, etc. The dopedregions 42 have a same type of dopant as the firstdoped region 21 a. The dopedregions 42 may comprise an N+ dopant (e.g., phosphorus, arsenic, antimony, etc) or a P+ dopant (e.g., boron, aluminum, gallium, indium, etc). The dopedregions 42 are electrically shorted to the firstdoped region 21 a. The dopedregions 35 in combination with the dopedregion 21 a form a PN junction. The doped regions are biased electrically such that the PN junction is reverse biased. -
FIG. 2F illustrates asubstrate structure 15 a formed from thesubstrate 15 ofFIG. 2E comprising the capacitor 9 fromFIG. 1 , in accordance with embodiments of the present invention. Thesubstrate structure 15 a comprises all of the structures formed in thesubstrate 15 during the process illustrated inFIGS. 2A-2E . Thesubstrate 15 comprises a P-type substrate. The firstdoped region 21 a comprises an N+ doped region. The dopedregions doped region 21 a is electrically connected to the dopedregions doped regions trench isolation structures 28 a . . . 28 e. The capacitor Cm utilizes the P+ dopedregions region 35 a is isolated from the P+ dopedregion 35 b by the shallowtrench isolation structure 28 b. The P+ dopedregion 35 b is isolated from the P+ dopedregion 35 c by the shallowtrench isolation structure 28 c. The P+ dopedregion 35 c is isolated from the P+ dopedregion 35 d by the shallowtrench isolation structure 28 d. A capacitance comprised by the capacitor Cm is controlled by a distance D1 between the P+ dopedregion 35 a and the P+ dopedregion 35 b (i.e., a width of the shallowtrench isolation structure 28 b), a distance D2 between the P+ dopedregion 35 b and the P+ dopedregion 35 c (i.e., a width of the shallowtrench isolation structure 28 c), a distance D3 between the P+ dopedregion 35 c and the P+ dopedregion 35 d (i.e., a width of the shallowtrench isolation structure 28 d) and an area (i.e., a plate area) of the P+ dopedregion 35 a . . . 35 d. A first parasitic capacitor (e.g., see Cp1 inFIG. 1 ) represents a parasitic connection between the P+ dopedregion doped region 21 a. A second parasitic capacitor (e.g., see Cp2 inFIG. 1 ) represents a parasitic connection between the P+ dopedregion doped region 21 a. A distance (e.g., about 1500 angstroms to 5000 angstroms) from the P+ dopedregion doped region 21 a is about equal to a distance (e.g., about 1500 angstroms to 5000 angstroms) from the P+ dopedregion doped region 21 a and therefore the first parasitic capacitor Cp1 comprises a capacitance that is about equal to the second parasitic capacitor Cp2. The about equal capacitance values of the first parasitic capacitor Cp1 and the second parasitic capacitor Cp2 cause the capacitor Cm to be a symmetric capacitor. Additionally, the capacitor Cm comprises a high (e.g., 50 to 1) ratio of main capacitance (i.e., capacitance of capacitor Cm) to parasitic capacitance (capacitance values of the first parasitic capacitor Cp1 and the second parasitic capacitor Cp2). The capacitor Cm inFIG. 2F is high density capacitor comprising a density of about 0.15 fF/um2. A voltage may be applied to the firstdoped region 21 a (i.e., an N+ region) through the dopedregions substrate 15. -
FIG. 2G illustrates analternative substrate structure 15 b to thesubstrate structure 15 a ofFIG. 2F , in accordance with embodiments of the present invention. In contrast withFIG. 2F , a dopedregion 21 b comprises a P+ doped region. The dopedregions doped region 21 b is electrically connected to the dopedregions doped regions 35 e . . . 35 h and the shallowtrench isolation structures regions region 35 e is isolated from the N+ dopedregion 35 f by the shallowtrench isolation structure 28 b. The N+ dopedregion 35 f is isolated from the N+ dopedregion 35 g by the shallowtrench isolation structure 28 c. The N+ dopedregion 35 g is isolated from the N+ dopedregion 35 h by the shallowtrench isolation structure 28 c. A capacitance comprised by the capacitor Cm is controlled by a distance D1 between the P+ dopedregion 35 e and the P+ dopedregion 35 f (i.e., a width of the shallowtrench isolation structure 28 b), a distance D2 between the P+ dopedregion 35 f and the P+ dopedregion 35 g (i.e., a width of the shallowtrench isolation structure 28 c), a distance D3 between the P+ dopedregion 35 g and the P+ dopedregion 35 h (i.e., a width of the shallowtrench isolation structure 28 d) and an area (i.e., a plate area) of the P+ dopedregion 35 e . . . 35 h. A voltage may be applied to the firstdoped region 21 b (i.e., a P+ region) through the P+ dopedregions substrate 15. -
FIG. 2H illustrates a top view of thesubstrate structure 15 a in thesemiconductor device 2 ofFIG. 2F , in accordance with embodiments of the present invention. In addition to thesubstrate structure 15 a ofFIG. 2F , thesubstrate structure 15 a inFIG. 2H illustrates a terminal 47 a electrically connected to P+ dopedregions regions terminals -
FIG. 2I illustrates a top view of thesubstrate structure 15 b in thesemiconductor device 2 ofFIG. 2G , in accordance with embodiments of the present invention. In addition to thesubstrate structure 15 b ofFIG. 2G , thesubstrate structure 15 a inFIG. 2I illustrates a terminal 47 a electrically connected to N+ dopedregions regions terminals -
FIG. 3A illustrates analternative semiconductor device 2 a to thesemiconductor device 2 ofFIG. 2F , in accordance with embodiments of the present invention. In contrast with thesemiconductor device 2 ofFIG. 2F , thesemiconductor device 2 a ofFIG. 3A comprises vertical parallel plate (VPP)structures 72 a . . . 72 d. TheVPP structures 72 a . . . 72 d increase an area for the electrodes orplates 35 a . . . 35 d and therefore allows the capacitor Cm inFIG. 3A to achieve a higher capacitance value than the capacitor Cm inFIG. 2F while maintaining a low parasitic capacitance (i.e., capacitance for Cp1 and Cp2 inFIG. 1 ) thereby maintaining a high (e.g., 50 to 1) ratio of main capacitance (i.e., capacitance of capacitor Cm) to parasitic capacitance (capacitance values of the first parasitic capacitor Cp1 and the second parasitic capacitor Cp2). TheVPP structure 72 a is electrically connected to the dopedregion 35 a, theVPP structure 72 b electrically connected to the dopedregion 35 b, theVPP structure 72 c is electrically connected to the dopedregion 35 c, and theVPP structure 72 d is electrically connected to the dopedregion 35 d. TheVPP structure 72 a comprises awire structure 62 a, awire structure 53 a, a contact via 59 a, and acontact 50 a. The contact via 59 a electrically connects thewire structure 62 a to thewire structure 53 a. Thecontact 50 a electrically connects the dopedregion 35 a to thewire structure 53 a. TheVPP structure 72 b comprises awire structure 62 b, awire structure 53 b, a contact via 59 b, and acontact 50 b. The contact via 59 b electrically connects thewire structure 62 b to thewire structure 53 b. Thecontact 50 b electrically connects the dopedregion 35 b to thewire structure 53 b. TheVPP structure 72 c electrically connected to the dopedregion 35 c and theVPP structure 72 d is electrically connected to the dopedregion 35 d. TheVPP structure 72 c comprises awire structure 62 c, awire structure 53 c, a contact via 59 c, and acontact 50 c. The contact via 59 c electrically connects thewire structure 62 c to thewire structure 53 c. Thecontact 50 c electrically connects the dopedregion 35 c to thewire structure 53 c. TheVPP structure 72 d comprises awire structure 62 d, awire structure 53 d, a contact via 59 d, and acontact 50 d. The contact via 59 d electrically connects thewire structure 62 d to thewire structure 53 d. Thecontact 50 d electrically connects the dopedregion 35 d to thewire structure 53 d. The capacitor Cm inFIG. 3A is a high density capacitor comprising a density of about 0.65 fF/um2. A dielectric layer(s) 90 may be formed over thesubstrate structure 15 a and surrounding theVPP structures 72 a . . . 72 d. The dielectric layer(s) 90 may comprise, inter alia, a standard BEOL dielectric film(s) such as undoped silicate glass, fluorinated silicate glass, a low k dielectric layer(s), etc. A low k dielectric is defined herein as a dielectric material comprising a dielectric constant that is less than or equal to about 3. -
FIG. 3B illustrates analternative semiconductor device 2 b to thesemiconductor device 2 a ofFIG. 3A , in accordance with embodiments of the present invention. In contrast with thesemiconductor device 2 a ofFIG. 3A , thesemiconductor device 2 b comprises thesubstrate structure 15 b ofFIG. 2G . -
FIG. 4A illustrates analternative semiconductor device 2 c to thesemiconductor device 2 a ofFIG. 3A , in accordance with embodiments of the present invention. In contrast with thesemiconductor device 2 a ofFIG. 3A , thesemiconductor device 2 c ofFIG. 4A comprises gate layers G1 . . . G4 and gate oxide layers 75 a . . . 75 d formed between thecontacts 50 a . . . 50 d anddoped regions 35 a . . . 35 d. The aforementioned configuration inFIG. 4A allows the capacitor Cm inFIG. 4A to achieve significantly higher capacitance values than the capacitor Cm inFIG. 3A because the gate layers G1 . . . G4 and gate oxide layers 75 a . . . 75 d formed between thecontacts 50 a . . . 50 d anddoped regions 35 a . . . 35 d form higher capacitance values. The gate layers G1 . . . G4 may comprise any material including, inter alia, polysilicon. The gate oxide layers 75 a . . . 75 d may comprise any dielectric material including inter alia, silicon dioxide, etc. The gate oxide layers 75 a . . . 75 d may comprise a high-K dielectric material. Thegate oxide layer 75 a is formed over the dopedregion 35 a and the gate layer G1 is formed over thegate oxide layer 75 a. Thegate oxide layer 75 b is formed over the dopedregion 35 b and the gate layer G2 is formed over thegate oxide layer 75 b. The gate oxide layer 75 c is formed over the dopedregion 35 c and the gate layer G3 is formed over the gate oxide layer 75 c. Thegate oxide layer 75 d is formed over the dopedregion 35 d and the gate layer G4 is formed over thegate oxide layer 75 d. The capacitor Cm inFIG. 4A is high density capacitors each comprising a density of about 5.0 fF/um2. -
FIG. 4B illustrates analternative semiconductor device 2 d to thesemiconductor device 2 c ofFIG. 4A , in accordance with embodiments of the present invention. In contrast with thesemiconductor device 2 c ofFIG. 4A , thesemiconductor device 2 d ofFIG. 4A comprises thesubstrate structure 15 b ofFIG. 2G . - While embodiments of the present invention have been described herein for purposes of illustration, many modifications and changes will become apparent to those skilled in the art. Accordingly, the appended claims are intended to encompass all such modifications and changes as fall within the true spirit and scope of this invention.
Claims (10)
Priority Applications (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US12/029,748 US20080142861A1 (en) | 2006-06-02 | 2008-02-12 | Symmetric capacitor structure |
Applications Claiming Priority (2)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US11/421,774 US7402890B2 (en) | 2006-06-02 | 2006-06-02 | Method for symmetric capacitor formation |
US12/029,748 US20080142861A1 (en) | 2006-06-02 | 2008-02-12 | Symmetric capacitor structure |
Related Parent Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US11/421,774 Continuation US7402890B2 (en) | 2006-06-02 | 2006-06-02 | Method for symmetric capacitor formation |
Publications (1)
Publication Number | Publication Date |
---|---|
US20080142861A1 true US20080142861A1 (en) | 2008-06-19 |
Family
ID=38789143
Family Applications (2)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US11/421,774 Expired - Fee Related US7402890B2 (en) | 2006-06-02 | 2006-06-02 | Method for symmetric capacitor formation |
US12/029,748 Abandoned US20080142861A1 (en) | 2006-06-02 | 2008-02-12 | Symmetric capacitor structure |
Family Applications Before (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US11/421,774 Expired - Fee Related US7402890B2 (en) | 2006-06-02 | 2006-06-02 | Method for symmetric capacitor formation |
Country Status (1)
Country | Link |
---|---|
US (2) | US7402890B2 (en) |
Cited By (2)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US20070190760A1 (en) * | 2006-01-13 | 2007-08-16 | Coolbaugh Douglas D | Integrated parallel plate capacitors |
US20110298085A1 (en) * | 2010-06-02 | 2011-12-08 | Infineon Technologies Ag | Shallow trench isolation area having buried capacitor |
Citations (9)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US6190964B1 (en) * | 1998-07-16 | 2001-02-20 | Siemens Aktiengesellschaft | Method of producing a stacked capacitor |
US20010040270A1 (en) * | 1998-03-11 | 2001-11-15 | Fujitsu Limited, | Inductance device formed on semiconductor substrate |
US6385033B1 (en) * | 2000-09-29 | 2002-05-07 | Intel Corporation | Fingered capacitor in an integrated circuit |
US6743671B2 (en) * | 2002-08-09 | 2004-06-01 | Ali Corporation | Metal-on-metal capacitor with conductive plate for preventing parasitic capacitance and method of making the same |
US20040140527A1 (en) * | 2003-01-21 | 2004-07-22 | Renesas Technology Corp. | Semiconductor device having poly-poly capacitor |
US20040207041A1 (en) * | 2001-07-17 | 2004-10-21 | De Maaijer Luc M.F. | Capacitor arrangement and method for producing such a capacitor arrangement |
US20050017321A1 (en) * | 2003-07-22 | 2005-01-27 | Hakkarainen Juha Mikko | Methods, systems, and apparatus for integrated circuit capacitors in capacitor arrays |
US6867107B2 (en) * | 2001-12-12 | 2005-03-15 | Matsushita Electric Industrial Co., Ltd. | Variable capacitance device and process for manufacturing the same |
US7087468B2 (en) * | 1996-02-23 | 2006-08-08 | Micron Technology Inc. | Method for forming conductors in semiconductor devices |
-
2006
- 2006-06-02 US US11/421,774 patent/US7402890B2/en not_active Expired - Fee Related
-
2008
- 2008-02-12 US US12/029,748 patent/US20080142861A1/en not_active Abandoned
Patent Citations (9)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US7087468B2 (en) * | 1996-02-23 | 2006-08-08 | Micron Technology Inc. | Method for forming conductors in semiconductor devices |
US20010040270A1 (en) * | 1998-03-11 | 2001-11-15 | Fujitsu Limited, | Inductance device formed on semiconductor substrate |
US6190964B1 (en) * | 1998-07-16 | 2001-02-20 | Siemens Aktiengesellschaft | Method of producing a stacked capacitor |
US6385033B1 (en) * | 2000-09-29 | 2002-05-07 | Intel Corporation | Fingered capacitor in an integrated circuit |
US20040207041A1 (en) * | 2001-07-17 | 2004-10-21 | De Maaijer Luc M.F. | Capacitor arrangement and method for producing such a capacitor arrangement |
US6867107B2 (en) * | 2001-12-12 | 2005-03-15 | Matsushita Electric Industrial Co., Ltd. | Variable capacitance device and process for manufacturing the same |
US6743671B2 (en) * | 2002-08-09 | 2004-06-01 | Ali Corporation | Metal-on-metal capacitor with conductive plate for preventing parasitic capacitance and method of making the same |
US20040140527A1 (en) * | 2003-01-21 | 2004-07-22 | Renesas Technology Corp. | Semiconductor device having poly-poly capacitor |
US20050017321A1 (en) * | 2003-07-22 | 2005-01-27 | Hakkarainen Juha Mikko | Methods, systems, and apparatus for integrated circuit capacitors in capacitor arrays |
Cited By (7)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US20070190760A1 (en) * | 2006-01-13 | 2007-08-16 | Coolbaugh Douglas D | Integrated parallel plate capacitors |
US7645675B2 (en) * | 2006-01-13 | 2010-01-12 | International Business Machines Corporation | Integrated parallel plate capacitors |
US20110298085A1 (en) * | 2010-06-02 | 2011-12-08 | Infineon Technologies Ag | Shallow trench isolation area having buried capacitor |
US8896087B2 (en) * | 2010-06-02 | 2014-11-25 | Infineon Technologies Ag | Shallow trench isolation area having buried capacitor |
US9536872B2 (en) | 2010-06-02 | 2017-01-03 | Infineon Technologies Ag | Shallow trench isolation area having buried capacitor |
US10068897B2 (en) | 2010-06-02 | 2018-09-04 | Infineon Technologies Ag | Shallow trench isolation area having buried capacitor |
DE102011001527B4 (en) | 2010-06-02 | 2019-03-28 | Infineon Technologies Ag | Flat trench isolation area with buried capacitor and method of making the same |
Also Published As
Publication number | Publication date |
---|---|
US7402890B2 (en) | 2008-07-22 |
US20070278618A1 (en) | 2007-12-06 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
US11088145B2 (en) | Semiconductor device including insulating element | |
US7375000B2 (en) | Discrete on-chip SOI resistors | |
TWI639218B (en) | Semiconductor device and method for fabricating the same | |
US10854743B2 (en) | VDMOS device and manufacturing method therefor | |
US7638389B2 (en) | Semiconductor device capacitor fabrication method | |
TWI260734B (en) | Architecture for circuit connection of a vertical transistor | |
US6661049B2 (en) | Microelectronic capacitor structure embedded within microelectronic isolation region | |
EP4156271A2 (en) | Diode structures of stacked devices and methods of forming the same | |
US20070212842A1 (en) | Manufacturing method of high-voltage MOS transistor | |
US7402890B2 (en) | Method for symmetric capacitor formation | |
US7755127B2 (en) | Capacitor in semiconductor device and method of manufacturing the same | |
US20240332395A1 (en) | Semiconductor device structure and method for forming same | |
US7897473B2 (en) | Method of manufacturing a dual contact trench capacitor | |
US11152370B2 (en) | Memory structure having transistors and capacitor and manufacturing method thereof | |
US11069715B2 (en) | Memory structure | |
CN111293038B (en) | Semiconductor device and method for manufacturing the same | |
US6200905B1 (en) | Method to form sidewall polysilicon capacitors | |
US20230146151A1 (en) | Semiconductor devices | |
KR100344761B1 (en) | Capacitor in semiconductor devices and fabricating method thereof | |
US10032905B1 (en) | Integrated circuits with high voltage transistors and methods for producing the same | |
JP2003224201A (en) | Semiconductor device and its fabricating method | |
KR100376865B1 (en) | Capacitor in semiconductor devices and fabricating method thereof | |
KR100365419B1 (en) | Method for manufacturing capacitor of semiconductor device | |
KR20230076089A (en) | Integrated circuit devices including a power rail and methods of forming the same | |
JPH06151709A (en) | Capacitor |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
STCB | Information on status: application discontinuation |
Free format text: ABANDONED -- FAILURE TO PAY ISSUE FEE |
|
AS | Assignment |
Owner name: GLOBALFOUNDRIES U.S. 2 LLC, NEW YORK Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:INTERNATIONAL BUSINESS MACHINES CORPORATION;REEL/FRAME:036550/0001 Effective date: 20150629 |
|
AS | Assignment |
Owner name: GLOBALFOUNDRIES INC., CAYMAN ISLANDS Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNORS:GLOBALFOUNDRIES U.S. 2 LLC;GLOBALFOUNDRIES U.S. INC.;REEL/FRAME:036779/0001 Effective date: 20150910 |