US20070099412A1 - Soldering method for mounting semiconductor device on wiring board to ensure invariable gap therebetween, and soldering apparatus therefor - Google Patents

Soldering method for mounting semiconductor device on wiring board to ensure invariable gap therebetween, and soldering apparatus therefor Download PDF

Info

Publication number
US20070099412A1
US20070099412A1 US11/545,467 US54546706A US2007099412A1 US 20070099412 A1 US20070099412 A1 US 20070099412A1 US 54546706 A US54546706 A US 54546706A US 2007099412 A1 US2007099412 A1 US 2007099412A1
Authority
US
United States
Prior art keywords
wiring board
semiconductor device
force
solders
liquid
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Abandoned
Application number
US11/545,467
Inventor
Shinichi Miyazaki
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
NEC Electronics Corp
Original Assignee
NEC Electronics Corp
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by NEC Electronics Corp filed Critical NEC Electronics Corp
Assigned to NEC ELECTRONICS CORPORATION reassignment NEC ELECTRONICS CORPORATION ASSIGNMENT OF ASSIGNORS INTEREST (SEE DOCUMENT FOR DETAILS). Assignors: MIYAZAKI, SHINICHI
Publication of US20070099412A1 publication Critical patent/US20070099412A1/en
Priority to US12/232,577 priority Critical patent/US7861913B2/en
Abandoned legal-status Critical Current

Links

Images

Classifications

    • HELECTRICITY
    • H05ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
    • H05KPRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
    • H05K3/00Apparatus or processes for manufacturing printed circuits
    • H05K3/30Assembling printed circuits with electric components, e.g. with resistor
    • H05K3/32Assembling printed circuits with electric components, e.g. with resistor electrically connecting electric components or wires to printed circuits
    • H05K3/34Assembling printed circuits with electric components, e.g. with resistor electrically connecting electric components or wires to printed circuits by soldering
    • H05K3/341Surface mounted components
    • H05K3/3431Leadless components
    • H05K3/3436Leadless components having an array of bottom contacts, e.g. pad grid array or ball grid array components
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L24/00Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
    • H01L24/74Apparatus for manufacturing arrangements for connecting or disconnecting semiconductor or solid-state bodies
    • H01L24/75Apparatus for connecting with bump connectors or layer connectors
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L24/00Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
    • H01L24/80Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected
    • H01L24/81Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected using a bump connector
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/74Apparatus for manufacturing arrangements for connecting or disconnecting semiconductor or solid-state bodies and for methods related thereto
    • H01L2224/75Apparatus for connecting with bump connectors or layer connectors
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/74Apparatus for manufacturing arrangements for connecting or disconnecting semiconductor or solid-state bodies and for methods related thereto
    • H01L2224/75Apparatus for connecting with bump connectors or layer connectors
    • H01L2224/7525Means for applying energy, e.g. heating means
    • H01L2224/75251Means for applying energy, e.g. heating means in the lower part of the bonding apparatus, e.g. in the apparatus chuck
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/74Apparatus for manufacturing arrangements for connecting or disconnecting semiconductor or solid-state bodies and for methods related thereto
    • H01L2224/75Apparatus for connecting with bump connectors or layer connectors
    • H01L2224/7525Means for applying energy, e.g. heating means
    • H01L2224/75252Means for applying energy, e.g. heating means in the upper part of the bonding apparatus, e.g. in the bonding head
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/74Apparatus for manufacturing arrangements for connecting or disconnecting semiconductor or solid-state bodies and for methods related thereto
    • H01L2224/75Apparatus for connecting with bump connectors or layer connectors
    • H01L2224/757Means for aligning
    • H01L2224/75743Suction holding means
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/74Apparatus for manufacturing arrangements for connecting or disconnecting semiconductor or solid-state bodies and for methods related thereto
    • H01L2224/75Apparatus for connecting with bump connectors or layer connectors
    • H01L2224/759Means for monitoring the connection process
    • H01L2224/7592Load or pressure adjusting means, e.g. sensors
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/80Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected
    • H01L2224/81Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected using a bump connector
    • H01L2224/8112Aligning
    • H01L2224/81121Active alignment, i.e. by apparatus steering, e.g. optical alignment using marks or sensors
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/80Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected
    • H01L2224/81Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected using a bump connector
    • H01L2224/812Applying energy for connecting
    • H01L2224/81201Compression bonding
    • H01L2224/81203Thermocompression bonding, e.g. diffusion bonding, pressure joining, thermocompression welding or solid-state welding
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/80Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected
    • H01L2224/81Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected using a bump connector
    • H01L2224/818Bonding techniques
    • H01L2224/81801Soldering or alloying
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/80Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected
    • H01L2224/81Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected using a bump connector
    • H01L2224/81909Post-treatment of the bump connector or bonding area
    • H01L2224/8193Reshaping
    • H01L2224/81935Reshaping by heating means, e.g. reflowing
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/01Chemical elements
    • H01L2924/01004Beryllium [Be]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/01Chemical elements
    • H01L2924/01005Boron [B]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/01Chemical elements
    • H01L2924/01006Carbon [C]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/01Chemical elements
    • H01L2924/01029Copper [Cu]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/01Chemical elements
    • H01L2924/01033Arsenic [As]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/01Chemical elements
    • H01L2924/01047Silver [Ag]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/01Chemical elements
    • H01L2924/0105Tin [Sn]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/01Chemical elements
    • H01L2924/01075Rhenium [Re]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/01Chemical elements
    • H01L2924/01079Gold [Au]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/013Alloys
    • H01L2924/014Solder alloys
    • HELECTRICITY
    • H05ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
    • H05KPRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
    • H05K2203/00Indexing scheme relating to apparatus or processes for manufacturing printed circuits covered by H05K3/00
    • H05K2203/02Details related to mechanical or acoustic processing, e.g. drilling, punching, cutting, using ultrasound
    • H05K2203/0278Flat pressure, e.g. for connecting terminals with anisotropic conductive adhesive
    • HELECTRICITY
    • H05ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
    • H05KPRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
    • H05K2203/00Indexing scheme relating to apparatus or processes for manufacturing printed circuits covered by H05K3/00
    • H05K2203/04Soldering or other types of metallurgic bonding
    • H05K2203/0465Shape of solder, e.g. differing from spherical shape, different shapes due to different solder pads
    • HELECTRICITY
    • H05ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
    • H05KPRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
    • H05K2203/00Indexing scheme relating to apparatus or processes for manufacturing printed circuits covered by H05K3/00
    • H05K2203/16Inspection; Monitoring; Aligning
    • H05K2203/163Monitoring a manufacturing process
    • HELECTRICITY
    • H05ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
    • H05KPRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
    • H05K2203/00Indexing scheme relating to apparatus or processes for manufacturing printed circuits covered by H05K3/00
    • H05K2203/30Details of processes not otherwise provided for in H05K2203/01 - H05K2203/17
    • H05K2203/306Lifting the component during or after mounting; Increasing the gap between component and PCB
    • YGENERAL TAGGING OF NEW TECHNOLOGICAL DEVELOPMENTS; GENERAL TAGGING OF CROSS-SECTIONAL TECHNOLOGIES SPANNING OVER SEVERAL SECTIONS OF THE IPC; TECHNICAL SUBJECTS COVERED BY FORMER USPC CROSS-REFERENCE ART COLLECTIONS [XRACs] AND DIGESTS
    • Y02TECHNOLOGIES OR APPLICATIONS FOR MITIGATION OR ADAPTATION AGAINST CLIMATE CHANGE
    • Y02PCLIMATE CHANGE MITIGATION TECHNOLOGIES IN THE PRODUCTION OR PROCESSING OF GOODS
    • Y02P70/00Climate change mitigation technologies in the production process for final industrial or consumer products
    • Y02P70/50Manufacturing or production processes characterised by the final manufactured product
    • YGENERAL TAGGING OF NEW TECHNOLOGICAL DEVELOPMENTS; GENERAL TAGGING OF CROSS-SECTIONAL TECHNOLOGIES SPANNING OVER SEVERAL SECTIONS OF THE IPC; TECHNICAL SUBJECTS COVERED BY FORMER USPC CROSS-REFERENCE ART COLLECTIONS [XRACs] AND DIGESTS
    • Y10TECHNICAL SUBJECTS COVERED BY FORMER USPC
    • Y10TTECHNICAL SUBJECTS COVERED BY FORMER US CLASSIFICATION
    • Y10T29/00Metal working
    • Y10T29/53Means to assemble or disassemble
    • Y10T29/5313Means to assemble electrical device
    • Y10T29/5317Laminated device
    • YGENERAL TAGGING OF NEW TECHNOLOGICAL DEVELOPMENTS; GENERAL TAGGING OF CROSS-SECTIONAL TECHNOLOGIES SPANNING OVER SEVERAL SECTIONS OF THE IPC; TECHNICAL SUBJECTS COVERED BY FORMER USPC CROSS-REFERENCE ART COLLECTIONS [XRACs] AND DIGESTS
    • Y10TECHNICAL SUBJECTS COVERED BY FORMER USPC
    • Y10TTECHNICAL SUBJECTS COVERED BY FORMER US CLASSIFICATION
    • Y10T29/00Metal working
    • Y10T29/53Means to assemble or disassemble
    • Y10T29/5313Means to assemble electrical device
    • Y10T29/53174Means to fasten electrical component to wiring board, base, or substrate
    • YGENERAL TAGGING OF NEW TECHNOLOGICAL DEVELOPMENTS; GENERAL TAGGING OF CROSS-SECTIONAL TECHNOLOGIES SPANNING OVER SEVERAL SECTIONS OF THE IPC; TECHNICAL SUBJECTS COVERED BY FORMER USPC CROSS-REFERENCE ART COLLECTIONS [XRACs] AND DIGESTS
    • Y10TECHNICAL SUBJECTS COVERED BY FORMER USPC
    • Y10TTECHNICAL SUBJECTS COVERED BY FORMER US CLASSIFICATION
    • Y10T29/00Metal working
    • Y10T29/53Means to assemble or disassemble
    • Y10T29/5313Means to assemble electrical device
    • Y10T29/53174Means to fasten electrical component to wiring board, base, or substrate
    • Y10T29/53178Chip component

Definitions

  • the present invention relates to a soldering method for mounting a semiconductor device on a wiring board, and relates to a soldering apparatus for carrying out such a soldering method.
  • a prior art soldering method utilizes an arrangement of the solder bumps, as disclosed in, for example, JP-2003-031993 A. Namely, the semiconductor chip is downwardly moved to the wiring board so that the solder bumps are abutted against on the wring board. When the solder bumps are abutted on the wiring board, a position of the semiconductor chip concerned is defined as a reference position.
  • the semiconductor chip is positionally adjusted with respect to the reference position so that any negative influences, exerted on the establishment of the invariable gap the semiconductor chip and the wiring board, can be eliminated, as stated in detail hereinafter.
  • the solder bumps may fluctuate in size or diameter. When the fluctuation of the solder bumps is large, the prior art soldering method fails to properly define the reference position, as discussed in detail hereinafter.
  • a soldering method for mounting a semiconductor device on a wiring board.
  • a plurality of solid-phase solders provided between the semiconductor device and the wiring board are thermally molten to thereby produce a plurality of liquid-phase solders therebetween, and then a constant force is exerted on the liquid-phase solders by moving the semiconductor device with respect to the wiring board, so that an invariable gap is determined between the semiconductor device and the wiring board.
  • the semiconductor device may be moved toward the wiring board so that the liquid-phase solders are pressed therebetween.
  • a pressing force exerted on the liquid-phase solders is detected during the relative movement of the semiconductor device with respect to the wiring board, and the relative movement of the semiconductor device is controlled so that the pressing force is obtained as a constant force, resulting in the determination of the invariable gap between the semiconductor device and the wiring board.
  • the relative movement of the semiconductor device toward the wiring board may be carried out during a rise in temperature of the solid-phase solders.
  • the semiconductor device may be moved away from the wiring board so that the liquid-phase solders are stretched therebetween.
  • a pulling force exerted on the liquid-phase solders is detected during the relative movement of the semiconductor device with respect to the wring board, and the relative movement of the semiconductor device is controlled so that the pulling force is obtained as the constant force, resulting in the determination of the invariable gap between the semiconductor device and the wiring board.
  • the relative movement of the semiconductor device away from the wiring board may be carried out during a fall in temperature of the solid-phase solders.
  • the semiconductor device is held by a driver unit having a load sensor, and is moved with respect to the wiring board by driving the driver unit having the load sensor.
  • a force exerted as a reaction force on the driver unit by the liquid-phase solders may be detected by the load sensor so that the force is obtained as the constant force, resulting in the determination of the invariable gap between the semiconductor device and the wiring board.
  • the force may be detected as a pressing force exerted on the liquid-phase solders.
  • the force may be detected as a pulling force exerted on the liquid-phase solders.
  • a soldering apparatus for mounting a semiconductor device on a wiring board.
  • the soldering apparatus includes a stage on which the wiring board is placed, and a driver unit that holds the semiconductor device.
  • the semiconductor device is moved with respect to the wiring board by the driver unit so that a constant force is exerted on a plurality of liquid-phase solders provided between the semiconductor device and the wiring board, whereby an invariable gap is determined between the semiconductor device and the wiring board.
  • the soldering apparatus may further comprise a load sensor that detects a force which is exerted as a reaction force on the semiconductor device by the liquid-phase solders, and a control unit that controls the driver unit so that the force is obtained as the constant force.
  • the force may detected as a pressing force obtained by moving the semiconductor device toward the wiring board.
  • the force is detected as a pulling force obtained by moving the semiconductor device away from the wiring board.
  • the load sensor may be lo contained in the driver unit so that the force is detected as one exerted on the driver unit by the semiconductor device.
  • the force may be detected as a pressing force exerted on the liquid-phase solders.
  • the force may be detected as a pulling force exerted on the liquid-phase solders.
  • the load sensor features a resolution ability of at most 0.02 N.
  • a soldering method for mounting a semiconductor device on a wiring board In this third aspect, a semiconductor device having a plurality of external metal terminals is held by a driver unit, and the semiconductor device is placed on a wiring board by the driver unit so that the external metal terminals are provided therebetween. Then, the external metal terminals are thermally heated to thereby produce melted metal terminals, and the semiconductor device is relatively moved with respect to the wiring board by the driver unit.
  • a force exerted as a reaction force on the driver unit by the melted metal terminals between the semiconductor device and the wiring board is detected during the relative movement of the semiconductor device with respect to the wiring board, and the driver unit is controlled so that the force is obtained as a predetermined constant force, resulting in determination of an invariable gap between the semiconductor device and the wiring board.
  • the soldering apparatus for mounting a semiconductor device on a wiring board.
  • the soldering apparatus includes a stage on which the wiring board is placed, a driver unit that holds the semiconductor device having a plurality of external metal terminals, so that the semiconductor device is relatively moved with respect to the wiring board, and a heater unit that thermally melts the external metal terminals.
  • the soldering apparatus includes a load sensor that detects a force exerted as a reaction force on the semiconductor device by the melted external metal terminals between the semiconductor device and the wiring board during the relative movement of the semiconductor device with respect to the wiring board, and a control unit that controls the driver unit so that the force is obtained as a predetermined constant force, resulting in determination of an invariable gap between the semiconductor device and the wiring board.
  • FIGS. 1A through 1F are partial cross-sectional views for explaining a prior art soldering method for mounting a semiconductor chip on a wiring board;
  • FIGS. 2A and 2B are partial cross-sectional views, corresponding to FIGS. 1A and 1B , for explaining how to define a reference position of a semiconductor chip with respect to a wiring board;
  • FIGS. 3A and 3B are partial cross-sectional views, corresponding to FIGS. 2A and 2B , for explaining why a predetermined gap between the semiconductor chip and the wiring board cannot be obtained;
  • FIG. 4 is a schematic view of an embodiment of a soldering apparatus according to the present invention.
  • FIGS. 5A to 5 C are explanatory views for explaining an operational principle of the soldering apparatus of FIG. 4 ;
  • FIGS. 6A and 6B are other explanatory views for explaining the operational principle of the soldering apparatus of FIG. 4 ;
  • FIG. 7 is another explanatory view for explaining the operational principle of the soldering apparatus of FIG. 4 ;
  • FIG. 8 is a flowchart of a soldering routine executed in the control unit of FIG. 4 ;
  • FIG. 9 is a flowchart of a first example of a gap determination routine executed in step 804 of FIG. 8 ;
  • FIGS. 10A to 10 D are explanatory views for explaining the first example of the gap determination routine of FIG. 9 ;
  • FIG. 11 is a flowchart of a second example of the gap determination routine executed in step 804 of FIG. 8 ;
  • FIG. 12 is a flowchart of a third example of the gap determination routine executed in step 804 of FIG. 8 .
  • FIGS. 1A through IF Before a description of an embodiment of the present invention, for better understanding of the present invention, a prior art soldering method for mounting a semiconductor chip on a wiring board will be explained with reference to FIGS. 1A through IF. Note, the prior art soldering method is disclosed in, for example, JP-2003-031993 A, and is carried out by using a soldering apparatus.
  • FIG. 1A is a schematic partial cross-sectional view
  • the soldering apparatus 1 includes an X-Y stage 11 , and a tool head or chip-holder head 12 provided above the X-Y stage 11 .
  • the soldering apparatus 1 includes a control unit (not shown) containing a microcomputer to control operations of the X-Y stage 11 , and the chip-holder head 12 and so on.
  • a wiring board, generally indicated by reference numeral 2 is prepared, and is set in place on the X-Y stage 11 .
  • the X-Y stage 11 is operated under control of the control unit (not shown) so that the wiring board 2 is moved in an X direction and a Y direction perpendicular to each other.
  • a wiring board 2 includes an insulating substrate 21 composed of a plurality of insulating layers in each of which an interconnection pattern structure (not shown) is formed, a plurality of electrode pads 22 formed in the uppermost insulating layer of the insulating substrate 21 , and a plurality of provisional solders 23 with which the respective electrode pads 22 are coated.
  • solder it is possible to use a suitable alloy composed of tin (Sn), silver (Ag) and copper (Cu), and each of the electrode pads 22 is composed of copper (Cu), gold (Au) or the like, exhibiting a wettability by a thermally melted solder.
  • the uppermost insulating layer of the insulating substrate 21 is defined as a solder resist layer, exhibiting a non-wettability by a thermally melted solder, which may be composed of polyimide resin, epoxy resin or the like.
  • a semiconductor chip is prepared, and is held by the chip-holder head 12 , which may be constructed as a vacuum sucker to suck and hold the semiconductor chip 3 .
  • the chip-holder head 12 is operated under control of the control unit so as to be vertically moved with respect to the X-Y stage 11 .
  • the semiconductor chip 3 is formed as a flip-chip type semiconductor chip, and includes a semiconductor substrate 31 , a plurality of electrode pads 32 formed on a top surface of the semiconductor substrate 31 , and a plurality of solder bumps 33 adhered to the respective electrode pads 32 .
  • Each of the solder bumps 33 may be composed of the same alloy as the provisional solders 34 of the wiring board 2 , and each of the electrode pads 32 may be composed of copper (Cu), gold (Au) or the like, exhibiting a wettability by a thermally melted solder.
  • an uppermost insulating layer of the semiconductor chip 3 in which the electrode pads 33 are formed, is defined as a solder resist layer, exhibiting a non-wettability by a thermally melted solder, which may be composed of polyimide resin, epoxy resin or the like.
  • the wiring board 2 is positioned with respect to the semiconductor chip 3 by driving the X-Y stage 11 so that the respective solder bumps 32 are vertically aligned with the provisional solders 23 .
  • FIG. 1B is a schematic partial cross-sectional view
  • the chip-holder head 12 is downwardly moved until the respective solder bumps 33 are abutted against the provisional solders 23 .
  • FIG. 1C is a schematic partial cross-sectional view
  • the provisional solders 23 and the solder bumps 33 are thermally melted and fused with each other so that a plurality of fused solders FS are respectively produced between the electrode pads 22 and the electrode pads 32 .
  • the fused solders FS are cooled so as to be set, thereby resulting in completion of the mounting of the semiconductor chip 3 on the wiring board 2 .
  • the X-Y stage 11 and the chip-holder head 12 may contain respective electric heaters to thermally melt the provisional solders 23 and the solder bumps 33 for the production of the fused solders FS.
  • the soldering apparatus may be provided with a cooling system for blowing cool air over the fused solders FS to thereby set them.
  • FIG. 1D is a schematic partial cross-sectional view
  • the semiconductor chip 3 is unloaded from the chip-holder head 12
  • the semiconductor chip 3 with the wiring board 2 is unloaded from the X-Y stage 11 .
  • the gap may fluctuate due to dimensional variations of the X-Y stage 11 , the chip-holder head 12 and so on, which are caused by thermal expansion and thermal shrinkage thereof.
  • JP-2003-031993 A discloses a technique for eliminating the fluctuation of the gap between the wiring board 2 and the semiconductor chip 3 .
  • the dimensional variation of the chip-holder head 12 is previously measured with respect to a change of a temperature of the chip-holder head 12 .
  • the temperature of the chip-holder head 12 is detected, and a movement of the chip-holder head 12 is controlled by the control unit to thereby compensate for the dimensional variation of the chip-holder head 12 , so that the gap between the wiring board 2 and the semiconductor chip 3 can be maintained constant.
  • JP-2003-031993 A discloses another technique for ensuring the establishment of an invariable gap between the wiring board 2 and the semiconductor chip 3 .
  • the chip-holder head 12 is downwardly moved until the solder bumps 33 are abutted against the respective provisional solders 23 , and the position of the chip-holder head 12 is detected and defined as a reference position. Then, during the soldering of the semiconductor chip 2 to the wiring board 3 , a movement of the chip-holder head 12 is controlled so that the chip-holder head 12 stays at the reference position.
  • the controlling of the movement of the chip-holder head 12 is based on the reference position, which is renewed whenever a semiconductor chip 3 is mounted on a wiring board 2 .
  • FIGS. 2A and 2B conceptually show how the reference position of the chip-holder head 12 is defined with respect to the wiring board 2 .
  • the soldering apparatus 1 further includes a linear scale 13 vertically provided along a path for the movement of the chip-holder head 12 , and a scale sensor 14 supported by the chip-holder head 12 to detect and read a division of the linear scale 13 .
  • the scale sensor 14 is conceptually and symbolically represented by an open arrow.
  • the chip-holder head 12 is downwardly moved from an upper position of FIG. 2A toward the wiring board 2 , and the downward movement of the chip-holder head 12 is continued until the solder bumps 33 of the semiconductor chip 3 are abutted against the provisional solders 22 of the wiring board 2 , as shown in FIG. 2B .
  • the downward movement of the chip-holder head 12 is stopped, and a division REF of the linear scale 13 is detected and read by the scale sensor 14 .
  • the division REF (see: FIG. 2B ) is recognized by the aforesaid control unit as a reference position of the chip-holder head 12 .
  • the above-mentioned prior art soldering method is useful provided that all the solder bumps 33 have no production fluctuation in size, i.e., that all the solder bumps 33 have the same size as each other. However, for example, when even only one of the solder bumps 33 has a larger size than that of the remaining solder bumps 33 , the prior art soldering method fails in obtaining the invariable gap between the wiring board 2 and the semiconductor chip 3 .
  • FIGS. 3A and 3B show why it is impossible to obtain the invariable gap between the wiring board 2 and the semiconductor chip 3 when even only one of the solder bumps 33 has a larger size than that of the remaining solder bumps 33 .
  • FIGS. 3A and 3B which correspond to FIGS. 2A and 2B , respectively, one of the solder bumps 33 shown in FIGS. 2A and 2B is replaced with a large-sized solder bump indicated by reference 33 L. While the chip-holder head 12 is downwardly moved from the upper position of FIG. 3A toward the wiring board 2 , the large-sized solder bump 33 L is prematurely abutted against the corresponding provisional solder 23 , as shown in FIG. 3B . At this time, the downward movement of the chip-holder head 12 is stopped, and a division REF′ of the linear scale 13 is detected and read by the scale sensor 14 .
  • the division REF′ is shifted from the division REF by a difference between a height of the solder bump 33 and a height of the large-size solder bump 33 L so that the aforesaid control unit mistakes the division REF for the division REF′. Namely, the division REF′ is mistakenly recognized by the aforesaid control unit as the reference position of the chip-holder head 12 . Thus, it is impossible to obtain the predetermined gap between the wiring board 2 and the semiconductor chip 3 when even only one of the solder bumps 33 has a larger size than that of the remaining solder bumps 33 .
  • solder bumps various methods are well known to produce solder bumps.
  • a so-called printing method it is possible to produce a plurality of solder bumps at minimum low cost, but fluctuation in a size of the produced solder bumps is large.
  • the fluctuation in the aimed size or diameter is ⁇ 20 ⁇ m.
  • a soldering apparatus generally indicated by reference 4 , includes a base frame 41 fixed on a floor F, and an upright structure 42 securely mounted on the base frame 41 .
  • the upright structure 42 includes a column member 42 A implanted in the base frame 41 , an arm member 42 B horizontally extended from a top end portion of the column member 42 A, and a plate-like member 42 C extended from a middle portion of the column member 42 A.
  • the soldering apparatus 4 also includes an X-Y stage 43 securely mounted on the base frame 41 , and the X-Y stage 43 contains an electric heater 43 A which is symbolically illustrated in FIG. 4 .
  • a wiring board 5 is set in place on the X-Y stage 43 , and the X-Y stage 43 is operated so that the wiring board 5 is moved in an X direction and a Y direction perpendicular to each other.
  • the soldering apparatus 4 further includes a tool head or chip-holder head 44 provided above the X-Y stage 43 , a load sensor 45 securely mounted on the chip-holder head 44 , and a voice coil motor 46 securely supported by the arm member 42 B of the upright structure 42 to vertically suspend both the chip-holder head 44 and the load sensor 45 .
  • the chip-holder head 44 may be constructed as a vacuum sucker to suck and hold a semiconductor chip 6 , and contains an electric heater 44 A which is symbolically illustrated in FIG. 4 .
  • the load sensor 45 may be formed as a strain gauge featuring a resolution ability of, for example, at most 0.02 N.
  • the voice coil motor 46 includes a cylindrical magnet 46 A securely attached to the arm member 46 B of the upright structure 42 , a solenoid 46 B movably provided in the cylindrical magnet 46 A, and a driven stem 46 C securely joined to the load sensor 45 so that the vertical suspension of both the chip-holder head 44 and the load sensor 45 from the driven stem 46 C is established.
  • both the chip-holder head 44 and the load sensor 45 can be vertically moved with respect to the wiring board 5 mounted on the X-Y stage 43 .
  • the chip-holder head 44 , the load sensor 45 and the voice coil motor 46 form a driver unit for vertically moving the semiconductor chip 6 toward and away from the wiring board 5 placed on the X-Y stage 43 .
  • the soldering apparatus 4 further includes a vertical guide rail 47 supported by the plate-like member 42 C of the upright structure 42 , and the chip-holder head is slidably engaged with the vertical guide rail 47 so as to be guided during the vertical movement of the chip-holder head 44 .
  • the soldering apparatus 4 also includes a position detector unit 48 for detecting a vertical position of the chip-holder head 44 during the vertical movement of the chip-holder head 44 .
  • the position detector unit 48 includes a linear scale 48 A vertically provided along a path for the movement of the chip-holder head 44 , and a scale sensor 48 B supported by the chip-holder head 44 to detect and read a division of the linear scale 48 A.
  • the linear scale 48 A may be supported by a suitable column member (not shown) securely attached to the base frame 41 .
  • the soldering apparatus 4 is provided with a control unit 49 which contains a microcomputer including a central processing unit (CPU), a read-only memory (ROM) for storing various programs and constants, a random-access memory (RAM) for storing temporary data, and an input/output (I/O) interface circuit.
  • a microcomputer including a central processing unit (CPU), a read-only memory (ROM) for storing various programs and constants, a random-access memory (RAM) for storing temporary data, and an input/output (I/O) interface circuit.
  • CPU central processing unit
  • ROM read-only memory
  • RAM random-access memory
  • I/O input/output
  • the control unit 49 controls an operation of the X-Y stage 44 , and electrically energizes the electric heater 43 A contained in the X-Y stage 44 .
  • the control unit 49 also controls an operation of the chip-holder head 44 , and electrically energizes the electric heater 44 A contained in the chip-holder head 44 .
  • control unit 49 drives the load sensor 45 , and processes a load signal output from the load sensor 45 .
  • the control unit 49 also drives the solenoid 46 B to control an operation of the voice coil motor 46 .
  • control unit 49 drives the position detector unit 48 , and processes a position signal output from the position detector unit 48 .
  • FIG. 5A is a partial cross-sectional view
  • the wiring board 5 is set in place on the X-Y stage 43 , and the semiconductor chip 6 is sucked and held by the chip-holder head 44 .
  • the wiring board 5 is positioned so as to be aligned with the semiconductor chip 6 .
  • the wiring board 5 includes an insulating substrate 51 composed of a plurality of insulating layers each having an interconnection pattern structure (not shown), a solder resist layer 52 formed as an uppermost layer on the insulating substrate 51 , a plurality of electrode pads 53 formed in the solder resist layer 52 , and a plurality of provisional solders formed on the electrode pads 53 .
  • solder a suitable alloy, which is composed of tin (Sn), silver (Ag) and copper (Cu), may be used, and each of the electrode pads 53 is composed of copper (Cu), gold (Au) or the like, exhibiting a wettability by a thermally melted solder.
  • the solder resist layer 52 may be composed of polyimide resin, epoxy resin or the like, which exhibits a non-wettability by a thermally melted solder.
  • the semiconductor chip 6 is formed as a flip-chip type semiconductor chip, and includes a semiconductor substrate 61 , a solder resist layer 62 formed as an uppermost layer on the semiconductor substrate 61 , a plurality of electrode pads 63 formed in the solder resist layer 62 , and a plurality of metal bumps or solder bumps 64 adhered to the electrode pads 63 .
  • Each of the solder bumps 64 may be composed of the same alloy as the provisional solders 54 of the wiring board 5 , and each of the electrode pads 63 may be composed of copper (Cu), gold (Au) or the like, exhibiting a wettability by a thermally melted solder.
  • the solder resist layer may be composed of polyimide resin, epoxy resin or the like, exhibiting a non-wettability by a thermally melted solder.
  • the semiconductor chip 6 is downwardly moved toward the wiring board 5 by driving the voice coil motor 46 (see: FIG. 4 ), and the solder bumps 64 are abutted against the provisional solders 54 . Namely, the solder bumps 64 with the provisional solders 54 are properly provided between the wiring board 5 and the semiconductor chip 6 .
  • the provisional solders 54 and the solder bumps 64 are thermally melted by electrically energizing the electric heaters 43 A and 44 A (see: FIG. 4 ), so that the provisional solders 54 and the solder bumps 64 are respectively fused with each other to thereby produce a plurality of liquid-phase solders LS.
  • the semiconductor chip 6 is further downwardly moved toward the wiring board 5 so that the liquid-phase solders LS are pressed by the semiconductor chip 6 , but the liquid-phase solders LS cannot be immediately squashed because each of the pressed liquid-phase solders LS produces a reaction force against a pressing force exerted on the liquid-phase solders LS by the semiconductor chip 6 .
  • the movement of the semiconductor chip 6 is controlled by using the load sensor 45 , so that the pressing force, which is exerted on the liquid-phase solders LS by the semiconductor chip 6 , is maintained at a constant force f 1 .
  • the constant force f 1 is exerted on the liquid-phase solders LS
  • each of the liquid-phase solders LS produces a reaction force f 2 against the constant force f 1 .
  • each of the liquid-phase solders LS is deformed so as to be laterally and outwardly swelled as shown in FIG. 5C .
  • a surface tension acts on each of the pressed liquid-phase solders LS so that the swelled surface area of each of the liquid-phase solders LS is returned to the minimum spherical surface area.
  • the reaction forces f 2 are derived from the respective surface tensions acting on the liquid-phase solders LS.
  • the size data or diameter data of the solder bumps 64 represents a Gaussian distribution.
  • solder bumps 64 fluctuate in the size or diameter thereof, it is possible to always determine the invariable gap G 1 between the wring board 5 and the semiconductor chip 6 .
  • one of the solder bumps 64 is replaced with a large-sized solder bump 64 L having a size or diameter of, for example, 120 ⁇ m, and another one of the solder bumps 64 is replaced with a small-sized solder bump 64 S having a size or diameter of, for example, 80 ⁇ m. Note that it is assumed that the remaining solder bumps 64 have the size or diameter of 100 ⁇ m.
  • the large-sized solder bump 64 L and the corresponding provisional solder 54 are thermally fused with each other to thereby produce a large-sized liquid-phase solder LSL, and the small-sized solder bump 64 S and the corresponding provisional solder 54 are thermally fused with each other to thereby produce a small-sized liquid-phase solder LSS. Similar to the case of FIG. 5C , the remaining solder bumps 64 are thermally fused with the respective provisional solders 54 to thereby produce the liquid-phase solders LS.
  • a reaction force f 2L obtained from the large-sized liquid-phase solder LSL is larger than the reaction force f 2 obtained from each of the liquid-phase solders LS
  • a reaction force f 2S is smaller than the reaction force f 2 obtained from each of the liquid-phase solders LS.
  • a resultant reaction force f 3 obtained from all the reaction forces f 2 , f 2L and f 2S is substantially the same one as shown in FIG. 5C , because the difference between the reaction forces f 2 and f 2L may be compensated with the difference between the reaction force f 2 and f 2S .
  • the semiconductor chip 6 has the large number of solder bumps ( 64 , 64 L, 64 S) which fluctuate in the size or diameter thereof, the compensation for the reaction forces (f 2 , f 2L , f 2S ) wholly occurs among the liquid-phase solders (LS, LSL, LSS) due to the Gaussian distribution of the size or diameter of the solder bumps ( 64 , 64 L, 64 S).
  • the solder bumps ( 64 , 64 L, 64 S) fluctuate in the size or diameter thereof, the invariable gap G 1 can be always determined between the wiring board 5 and the semiconductor chip 6 .
  • liquid-phase solders LS are pressed by the constant force f 1 to thereby determine the invariable gap G 1 between the wiring board 5 and the semiconductor chip 6
  • the liquid-phase solders LS may be stretched by a constant force f 1 ′ to thereby determine another invariable gap between the wiring board 5 and the semiconductor chip 6 .
  • the semiconductor chip 6 is upwardly moved away from the wiring board 5 by driving the voice coil motor 45 (see: FIG. 4 ), and the movement of the semiconductor chip 6 is feed-back controlled by using the load sensor (see: FIG. 4 ) so that a constant force f 1 ′ is exerted on the liquid-phase solders LS by the semiconductor chip 6 .
  • the liquid-phase solders LS are stretched by the constant force f 1 ′ so that a reaction force f 2 ′ is produced as a pulling force in each of the stretched liquid-phase solders LS, with the reaction force f 2 ′ being also derived from a surface tension acting on the liquid-phase solder LS concerned. All the reaction forces or pulling forces f 3 ′ exert on the semiconductor chip 6 as a resultant reaction force f 3 ′ pulling it downwardly.
  • FIG. 8 showing a flowchart of a soldering routine executed by the control unit 49 of FIG. 4 , a soldering method according to the present invention is explained below.
  • a chip-loading operation is executed. That is, a semiconductor chip 6 is fed from a chip supply station (not shown) to the chip-holder head 44 (see: FIG. 4 ), and is sucked and held by the chip-holder head 44 .
  • a wiring-board loading operation is executed. That is, a wiring board 5 is fed from a wiring-board supply station (not shown) to the X-Y stage 43 (see: FIG. 4 ), and the wiring board 5 is set in place on the X-Y stage 43 .
  • a wiring-board positioning operation is executed so that the wiring board 5 is positioned so as to be aligned with the semiconductor chip 6 by driving the X-Y stage 43 , as shown in FIG. 4 .
  • a gap determination routine is executed.
  • the semiconductor chip 6 is soldered to the wiring board 5 so that either of invariable gaps G 1 or G 2 (see: FIG. 5C or FIG. 7 ) is determined between the wiring board 5 and the semiconductor chip 6 , resulting in a completion of the mounting of the semiconductor chip 6 on the wiring board 5 .
  • a chip-unloading operation is executed so that the semiconductor chip 6 is unloaded from the chip-holder head 44 .
  • the driving of the voice coil motor 46 is stopped so that the chip-holder head 44 is returned to the original position (see: FIG. 4 ).
  • step 806 a wiring-board unloading operation is executed so that the wiring board 5 with the semiconductor chip 6 is unloaded from the X-Y stage 43 .
  • the soldering routine ends at step 807 .
  • FIG. 9 shows a flowchart of a first example of the gap determination routine executed in the step 804 of FIG. 8 .
  • flags F 1 and F 2 are initialized to be “0”.
  • step 902 the chip-holder head 44 is downwardly moved toward the wiring board 5 .
  • step 903 it is monitored to determine whether the chip-holder head 44 has reached a position at which the respective solder bumps 64 are abutted against the provisional solders 54 , as shown in FIG. 10A . Namely, when the solder bumps 64 are abutted against the provisional solders 54 , the solder bumps 64 with the provisional solders 54 are properly provided between the wiring board 5 and the semiconductor chip 6 .
  • the abutting of the solder bumps 64 against the provisional solders 54 may be detected by using the load sensor 45 .
  • the load sensor 45 senses a predetermined large load because the driving of the voice coil motor 46 is continued even though the downward movement of the chip-holder head 44 is stopped due to the abutting of the solder bumps 64 against the provisional solders 54 .
  • the predetermined large load e.g., more than 1 kg
  • the abutting of the solder bumps 64 against the provisional solders 54 may be detected by counting a sufficient time in which the solder bumps 64 can be abutted against the provisional solders 54 during the downward movement of the semiconductor chip 6 .
  • step 904 in which the electric heaters 43 A and 44 A are electrically energized so that the provisional solders 54 and the solder bumps 64 are thermally melted, so that the solder bumps 64 are respectively fused with the provisional solders to thereby produce the liquid-phase solders LS (see: FIG. 5A and FIG. 10B ).
  • a pressing load data L is fetched from the load sensor 45 , and the control proceeds to step 906 , in which it is determined whether the pressing load data L is larger than a predetermined constant pressing force f 1 (see: FIG. 5C ). If L ⁇ f 1 , the control proceeds to step 907 , in which the chip-holder head 44 is moved upwardly. On the other hand, if L ⁇ f 1 ; the control proceeds from step 906 to step 908 , in which the chip-holder head 44 is moved downwardly.
  • step 909 in which it is determined whether the flag F 1 is set to be “0” or “1”.
  • step 910 in which it is determined whether a time T 1 has elapsed. When the time T 1 has not elapsed, the control returns to step 905 .
  • the routine comprising steps 906 , 907 , 908 , 909 and 910 is repeatedly executed until the time T 1 has elapsed at step 910 .
  • the time T 1 is previously defined as a sufficient time in which a temperature of the liquid-phase solders LS can rise to a soldering temperature (e.g. 300° C.) necessary to obtain a sufficient soldering of the semiconductor chip 6 to the wiring board 5 , and in which the chip-holder head 44 can stay at a position at which the constant pressing force f 1 is stably exerted on the liquid-phase solders LS.
  • the time T 1 may be a time falling within a range from 3 to 5 sec.
  • the movement of the chip-holder head 44 is feed-back controlled so that an invariable gap G 1 (see: FIG. 5C ) is determined between the wiring board 5 and the semiconductor chip 6 .
  • step 910 when it is confirmed that the time T 1 has elapsed, the control proceeds to step 911 , in which the flag F 1 is set to be “1”.
  • step 912 it is determined whether the flag F 2 is set to be “0” or “1”.
  • step 913 the control proceeds to step 913 , in which the electric heaters 43 A and 44 A are deenergized. Then, at step 914 , a cooling process is started. In the cooling process, cool air is blown over the liquid-phase solders LS, using a well known cooling system (not shown) included in the soldering apparatus 4 (see: FIG. 4 ).
  • the flag F 2 is set to be “1”
  • step 916 it is determined whether a time T 2 has elapsed. When the time T 2 has not elapsed, the control returns to step 905 .
  • the routine comprising steps 906 , 907 , 908 , 909 , 912 and 916 is repeatedly executed until the time T 2 has elapsed at step 916 .
  • F 1 “1”
  • F 2 “1”.
  • the time T 2 is previously defined as a sufficient time in which the liquid-phase solders LS can be cooled so as to be set.
  • the time T 2 may be at least 10 sec.
  • the movement of the chip-holder head 44 is feed-back controlled so that the invariable gap G 1 (see: FIG. 5C ) is ensured between the wiring board 5 and the semiconductor chip 6 . Accordingly, it is possible to absorb dimensional variations of the X-Y stage 43 , the chip-holder head 44 and so on, which are caused by thermal expansion and thermal shrinkage thereof, and thus the determination of the invariable gap G 1 can be carried out without being subjected to influence from the dimensional variations.
  • step 916 when it is confirmed that the time T 2 has elapsed, the control proceeds to step 917 , in which the cooling process is stopped. Then, the control returns to step 805 of FIG. 8 by step 918 .
  • FIG. 11 shows a flowchart of a second example of the gap determination routine executed in the step 804 of FIG. 8 .
  • flags F 1 and F 2 are initialized to be “0”. Then, at step 1102 , the chip-holder head 44 is downwardly moved toward the wiring board 5 .
  • step 1103 it is monitored to determine whether the chip-holder head 44 has reached a position at which the respective solder bumps 64 are abutted against the provisional solders 54 (see: FIG. 10A ). Namely, when the solder bumps 64 are abutted against the provisional solders 54 , the solder bumps 64 with the provisional solders 54 are properly provided between the wiring board 5 and the semiconductor chip 6 .
  • step 1104 the electric heaters 43 A and 44 A are electrically energized so that the provisional solders 54 and the solder bumps 64 are thermally melted, so that the solder bumps 64 are-respectively-fused with the provisional solders to thereby produce the liquid-phase solders LS (see: FIG. 5A and FIG. 10B ).
  • step 1105 the chip-holder head 44 is upwardly moved.
  • step 1106 a pulling load data L′ is fetched 15 from the load sensor 45 , and the control proceeds to step 1107 , in which it is determined whether the pulling load data L′ is smaller than a predetermined constant pulling force f 1 ′ (see: FIG. 7 ). If L′ ⁇ f 1 ′, the control proceeds to step 1108 , in which the chip-holder head 44 is moved downwardly. On the other hand, if L′>f 1 ′, the control proceeds from step 1107 to step 1109 , in which the chip-holder head 44 is moved upwardly.
  • the solder bumps 64 of the semiconductor chip 6 may be separated from the provisional solders 54 of the wiring board 5 , but the solder bumps 64 can be again abutted against the provisional solders 54 because the pulling load data L′ is detected as zero from the load sensor 45 during the separation of the semiconductor chip 6 from the provisional solders 54 .
  • step 1110 it is determined whether the flag F 1 is set to be “0” or “1”.
  • step 1111 it is determined whether a time T 1 has elapsed. When the time T 1 has not elapsed, the control returns to step 1106 .
  • the routine comprising steps 1106 , 1107 , 1108 , 1109 , 1110 and 1111 is repeatedly executed until the time T 1 has elapsed at step 1111 .
  • the time T 1 is previously defined as a sufficient time in which a temperature of the liquid-phase solders LS can rise to a soldering temperature (e.g. 300° C.) necessary to obtain a sufficient soldering of the semiconductor chip 6 to the wiring board 5 , and in which the chip-holder head 44 can stay at a position at which the constant pulling force f 1 ′ is stably exerted on the liquid-phase solders LS.
  • the time T 1 may be a time falling within a range from 3 to 5 sec.
  • the movement of the chip-holder head 44 is feed-back controlled so that an invariable gap G 2 (see: FIG. 7 ) is determined between the wiring board 5 and the semiconductor chip 6 .
  • step 1111 when it is confirmed that the time T 1 has elapsed, the control proceeds to step 1112 , in which the flag F 1 is set to be “1”. Then, at step 1113 , it is determined whether the flag F 2 is set to be “0” or “1”,
  • step 1114 the electric heaters 43 A and 44 A are deenergized.
  • step 1115 a cooling process is started. In the cooling process, a cool air is blown over the liquid-phase solders LS, using the well known cooling system.
  • step 1116 the flag F 2 is set to be “1” Then, at step 1117 , it is determined whether a time T 2 has elapsed. When the time T 2 has not elapsed, the control returns to step 1106 .
  • the routine comprising steps 1106 , 1107 , 1108 , 1109 , 1110 , 1113 and 1117 is repeatedly executed until the time T 2 has elapsed at step 1117 .
  • F 1 “1”
  • F 2 “1”.
  • the time T 2 is previously defined as a sufficient time in which the liquid-phase solders LS can be cooled so as to be set.
  • the time T 2 may be at least 10 sec.
  • the movement of the chip-holder head 44 is feed-back controlled so that the invariable gap G 2 (see: FIG. 7 ) is ensured between the wiring board 5 and the semiconductor chip 6 . Accordingly, it is possible to absorb dimensional variations of the X-Y stage 43 , the chip-holder head 44 and so on, which are caused by thermal expansion and thermal shrinkage thereof, and thus the determination of the invariable gap G 2 can be carried out without being subjected to influence from the dimensional variations.
  • step 1117 when it is confirmed that the time T 2 has elapsed, the control proceeds to step 1118 , in which the cooling process is stopped. Then, the control returns to step 805 of FIG. 8 by step 1119 .
  • FIG. 12 shows a flowchart of a third example of the gap determination routine executed in the step 804 of FIG. 8 .
  • the chip-holder head 44 is downwardly moved toward the wiring board 5 . Then, at step 1202 , it is monitored to determine whether the chip-holder head 44 has reached a position at which the respective solder bumps 64 are abutted against the provisional solders 54 (see: FIG. 10A ). Namely, when the solder bumps 64 are abutted against the provisional solders 54 , the solder bumps 64 with the provisional solders 54 are properly provided between the wiring board 5 and the semiconductor chip 6 .
  • step 1203 in which the electric heaters 43 A and 44 A are electrically energized so that the provisional solders 54 and the solder bumps 64 are thermally melted, so that the solder bumps 64 are respectively fused with the provisional solders to thereby produce the liquid-phase solders LS (see: FIG. 5A and FIG. 10B ).
  • division data D on the linear scale 48 A is fetched from the position detector unit 48 . Then, at step 1205 , the division data D is stored as reference position data RE in the RAM of the control unit 49 .
  • step 1206 division data on the linear scale 48 A is again fetched from the position detector unit 48 . Then, at step 1207 , it is determined whether the division data D concerned is larger than the reference position data RE.
  • step 1208 the control proceeds to step 1208 , in which the chip-holder head 44 is moved downwardly.
  • step 1209 the control proceeds from step 1207 to step 1209 , in which the chip-holder head 44 is moved upwardly.
  • step 1210 it is determined whether a time T 1 has elapsed. When the time T 1 has not elapsed, the control returns to step 1206 .
  • the routine comprising steps 1206 , 1207 , 1208 , 1209 and 1210 is repeatedly executed until the time T 1 has elapsed at step 1210 .
  • the time T 1 is previously defined as a sufficient time in which a temperature of the liquid-phase solders LS can rise to a soldering temperature (e.g. 300° C.) necessary to obtain a sufficient soldering of the semiconductor chip 6 to the wiring board 5 .
  • the semiconductor head 6 stays at the position, at which the solder bumps 64 are abutted against provisional solders 54 , until the temperature of the liquid-phase solders LS can rise to the soldering temperature (e.g. 300° C.).
  • step 1210 when it is confirmed that the time T 1 has elapsed, the control proceeds step 1211 , in which the chip-holder head 44 is upwardly moved. Then, at step 1212 , the electric heaters 43 A and 44 A are deenergized, and, at step 1213 , a cooling process is started. In the cooling process, cool air is blown over the liquid-phase solders LS, using the well known cooling system.
  • a pulling load data L′ is fetched from the load sensor 45 , and the control proceeds to step 1215 , in which it is determined whether the pulling load data L′ is smaller than a predetermined constant pulling force f 1 ′ (see: FIG. 7 ). If L′ ⁇ f 1 ′, the control proceeds to step 1216 , in which the chip-holder head 44 is moved downwardly. On the other hand, if L′>f 1 ′, the control proceeds from step 1215 to step 1217 , in which the chip-holder head 44 is moved upwardly.
  • step 1218 it is determined whether a time T 2 has elapsed. When the time T 2 has not elapsed, the control returns to step 1214 .
  • the routine comprising steps 1214 , 1215 , 1216 , 1217 and 1218 is repeatedly executed until the time T 2 has elapsed at step 1218 .
  • the time T 2 is previously defined as a sufficient time in which the liquid-phase solders LS can be cooled so as to be set.
  • the time T 2 may be at least 10 sec. Then, the control returns to step 805 by step 1220 .
  • the movement of the chip-holder head 44 is feed-back controlled so that the invariable gap G 2 (see: FIG. 7 ) is ensured between the wiring board 5 and the semiconductor chip 6 . Accordingly, similar to the case of FIG. 11 , it is possible to absorb dimensional variations of the X-Y stage 43 , the chip-holder head 44 and so on, which are caused by thermal expansion and thermal shrinkage thereof, and thus the determination of the invariable gap G 2 can be carried out without being subjected to influence from the dimensional variations.
  • the electrode pads 53 of the wiring board 5 are coated with the respective provisional solders 54 , it is possible to eliminate the provisional solders 54 from the electrode pads 53 , if necessary.
  • the flip-chip type semiconductor chip 6 featuring the solder bumps 64 is soldered to and mounted on the wiring board or interposer 5
  • the present invention may be applied to a case where a semiconductor package, such as a ball grid array (BGA) package or the like, featuring a plurality of outer electrode terminals or solder balls, is soldered to and mounted on a printed wiring board.
  • a semiconductor package such as a ball grid array (BGA) package or the like, featuring a plurality of outer electrode terminals or solder balls
  • provisional solders 54 and the solder bumps 64 are thermally melted by the electric heaters 43 A and 44 A, it is possible to carry out the thermal melting thereof by using hot air.

Landscapes

  • Engineering & Computer Science (AREA)
  • Microelectronics & Electronic Packaging (AREA)
  • Manufacturing & Machinery (AREA)
  • Computer Hardware Design (AREA)
  • Power Engineering (AREA)
  • Wire Bonding (AREA)

Abstract

In a soldering method for mounting a semiconductor device on a wiring board, a plurality of solid-phase solders s are provided between the semiconductor device and the wiring board, and are thermally melted to thereby produce a plurality of liquid-phase solders therebetween. A constant force is exerted on the liquid-phase solders by relatively moving the semiconductor device with respect to the wiring board so that lo an invariable gap is determined between the semiconductor device and the wiring board.

Description

    BACKGROUND OF THE INVENTION
  • 1. Field of the Invention
  • The present invention relates to a soldering method for mounting a semiconductor device on a wiring board, and relates to a soldering apparatus for carrying out such a soldering method.
  • 2. Description of the Related Art
  • For example, when a flip-chip type semiconductor chip, featuring a plurality of solder bumps as outer electrode terminals, is mounted on an interposer or wiring board, an invariable gap must always be established between the semiconductor chip and the wiring board.
  • Conventionally, in order to ensure the establishment of the invariable gap between the semiconductor chip and the wiring board, a prior art soldering method utilizes an arrangement of the solder bumps, as disclosed in, for example, JP-2003-031993 A. Namely, the semiconductor chip is downwardly moved to the wiring board so that the solder bumps are abutted against on the wring board. When the solder bumps are abutted on the wiring board, a position of the semiconductor chip concerned is defined as a reference position. Then, while the solder bumps are soldered to the wiring board, the semiconductor chip is positionally adjusted with respect to the reference position so that any negative influences, exerted on the establishment of the invariable gap the semiconductor chip and the wiring board, can be eliminated, as stated in detail hereinafter.
  • SUMMARY OF THE INVENTION
  • It has now been discovered that the above-mentioned prior art soldering method has a problem to be solved as mentioned hereinbelow.
  • The solder bumps may fluctuate in size or diameter. When the fluctuation of the solder bumps is large, the prior art soldering method fails to properly define the reference position, as discussed in detail hereinafter.
  • In accordance with a first aspect of the present invention, there is provided a soldering method for mounting a semiconductor device on a wiring board. In the soldering method, a plurality of solid-phase solders provided between the semiconductor device and the wiring board are thermally molten to thereby produce a plurality of liquid-phase solders therebetween, and then a constant force is exerted on the liquid-phase solders by moving the semiconductor device with respect to the wiring board, so that an invariable gap is determined between the semiconductor device and the wiring board.
  • The semiconductor device may be moved toward the wiring board so that the liquid-phase solders are pressed therebetween. In this case, a pressing force exerted on the liquid-phase solders is detected during the relative movement of the semiconductor device with respect to the wiring board, and the relative movement of the semiconductor device is controlled so that the pressing force is obtained as a constant force, resulting in the determination of the invariable gap between the semiconductor device and the wiring board. The relative movement of the semiconductor device toward the wiring board may be carried out during a rise in temperature of the solid-phase solders.
  • On the other hand, the semiconductor device may be moved away from the wiring board so that the liquid-phase solders are stretched therebetween. In this case, a pulling force exerted on the liquid-phase solders is detected during the relative movement of the semiconductor device with respect to the wring board, and the relative movement of the semiconductor device is controlled so that the pulling force is obtained as the constant force, resulting in the determination of the invariable gap between the semiconductor device and the wiring board. The relative movement of the semiconductor device away from the wiring board may be carried out during a fall in temperature of the solid-phase solders.
  • Preferably, the semiconductor device is held by a driver unit having a load sensor, and is moved with respect to the wiring board by driving the driver unit having the load sensor. In this case, a force exerted as a reaction force on the driver unit by the liquid-phase solders may be detected by the load sensor so that the force is obtained as the constant force, resulting in the determination of the invariable gap between the semiconductor device and the wiring board. Also, the force may be detected as a pressing force exerted on the liquid-phase solders. Optionally, the force may be detected as a pulling force exerted on the liquid-phase solders.
  • In accordance with a second aspect of the present invention, there is a soldering apparatus for mounting a semiconductor device on a wiring board. The soldering apparatus includes a stage on which the wiring board is placed, and a driver unit that holds the semiconductor device. The semiconductor device is moved with respect to the wiring board by the driver unit so that a constant force is exerted on a plurality of liquid-phase solders provided between the semiconductor device and the wiring board, whereby an invariable gap is determined between the semiconductor device and the wiring board.
  • The soldering apparatus may further comprise a load sensor that detects a force which is exerted as a reaction force on the semiconductor device by the liquid-phase solders, and a control unit that controls the driver unit so that the force is obtained as the constant force. In this case, the force may detected as a pressing force obtained by moving the semiconductor device toward the wiring board. Optionally, the force is detected as a pulling force obtained by moving the semiconductor device away from the wiring board.
  • In the soldering apparatus, the load sensor may be lo contained in the driver unit so that the force is detected as one exerted on the driver unit by the semiconductor device. The force may be detected as a pressing force exerted on the liquid-phase solders. Optionally, the force may be detected as a pulling force exerted on the liquid-phase solders. Preferably, the load sensor features a resolution ability of at most 0.02 N.
  • In accordance with a third aspect of the present invention, there is provided a soldering method for mounting a semiconductor device on a wiring board. In this third aspect, a semiconductor device having a plurality of external metal terminals is held by a driver unit, and the semiconductor device is placed on a wiring board by the driver unit so that the external metal terminals are provided therebetween. Then, the external metal terminals are thermally heated to thereby produce melted metal terminals, and the semiconductor device is relatively moved with respect to the wiring board by the driver unit. Then, a force exerted as a reaction force on the driver unit by the melted metal terminals between the semiconductor device and the wiring board is detected during the relative movement of the semiconductor device with respect to the wiring board, and the driver unit is controlled so that the force is obtained as a predetermined constant force, resulting in determination of an invariable gap between the semiconductor device and the wiring board.
  • In accordance with a fourth aspect of the present invention, there is provided a soldering apparatus for mounting a semiconductor device on a wiring board. In the fourth aspect, the soldering apparatus includes a stage on which the wiring board is placed, a driver unit that holds the semiconductor device having a plurality of external metal terminals, so that the semiconductor device is relatively moved with respect to the wiring board, and a heater unit that thermally melts the external metal terminals. Also, the soldering apparatus includes a load sensor that detects a force exerted as a reaction force on the semiconductor device by the melted external metal terminals between the semiconductor device and the wiring board during the relative movement of the semiconductor device with respect to the wiring board, and a control unit that controls the driver unit so that the force is obtained as a predetermined constant force, resulting in determination of an invariable gap between the semiconductor device and the wiring board.
  • BRIEF DESCRIPTION OF THE DRAWINGS
  • The present invention will be more clearly understood from the description set forth below, as compared with the prior art method, with reference to the accompanying drawings, wherein:
  • FIGS. 1A through 1F are partial cross-sectional views for explaining a prior art soldering method for mounting a semiconductor chip on a wiring board;
  • FIGS. 2A and 2B are partial cross-sectional views, corresponding to FIGS. 1A and 1B, for explaining how to define a reference position of a semiconductor chip with respect to a wiring board;
  • FIGS. 3A and 3B are partial cross-sectional views, corresponding to FIGS. 2A and 2B, for explaining why a predetermined gap between the semiconductor chip and the wiring board cannot be obtained;
  • FIG. 4 is a schematic view of an embodiment of a soldering apparatus according to the present invention;
  • FIGS. 5A to 5C are explanatory views for explaining an operational principle of the soldering apparatus of FIG. 4;
  • FIGS. 6A and 6B are other explanatory views for explaining the operational principle of the soldering apparatus of FIG. 4;
  • FIG. 7 is another explanatory view for explaining the operational principle of the soldering apparatus of FIG. 4;
  • FIG. 8 is a flowchart of a soldering routine executed in the control unit of FIG. 4;
  • FIG. 9 is a flowchart of a first example of a gap determination routine executed in step 804 of FIG. 8;
  • FIGS. 10A to 10D are explanatory views for explaining the first example of the gap determination routine of FIG. 9;
  • FIG. 11 is a flowchart of a second example of the gap determination routine executed in step 804 of FIG. 8; and
  • FIG. 12 is a flowchart of a third example of the gap determination routine executed in step 804 of FIG. 8.
  • DESCRIPTION OF THE PREFERRED EMBODIMENT
  • Before a description of an embodiment of the present invention, for better understanding of the present invention, a prior art soldering method for mounting a semiconductor chip on a wiring board will be explained with reference to FIGS. 1A through IF. Note, the prior art soldering method is disclosed in, for example, JP-2003-031993 A, and is carried out by using a soldering apparatus.
  • First, referring to FIG. 1A which is a schematic partial cross-sectional view, a soldering apparatus, which is partially illustrated, is indicated by reference numeral 1. The soldering apparatus 1 includes an X-Y stage 11, and a tool head or chip-holder head 12 provided above the X-Y stage 11. Also, the soldering apparatus 1 includes a control unit (not shown) containing a microcomputer to control operations of the X-Y stage 11, and the chip-holder head 12 and so on.
  • A wiring board, generally indicated by reference numeral 2, is prepared, and is set in place on the X-Y stage 11. The X-Y stage 11 is operated under control of the control unit (not shown) so that the wiring board 2 is moved in an X direction and a Y direction perpendicular to each other.
  • A wiring board 2 includes an insulating substrate 21 composed of a plurality of insulating layers in each of which an interconnection pattern structure (not shown) is formed, a plurality of electrode pads 22 formed in the uppermost insulating layer of the insulating substrate 21, and a plurality of provisional solders 23 with which the respective electrode pads 22 are coated.
  • For example, for the solder, it is possible to use a suitable alloy composed of tin (Sn), silver (Ag) and copper (Cu), and each of the electrode pads 22 is composed of copper (Cu), gold (Au) or the like, exhibiting a wettability by a thermally melted solder. Also, the uppermost insulating layer of the insulating substrate 21 is defined as a solder resist layer, exhibiting a non-wettability by a thermally melted solder, which may be composed of polyimide resin, epoxy resin or the like.
  • Also, as shown in FIG. 1A, a semiconductor chip, generally indicated by reference numeral 3, is prepared, and is held by the chip-holder head 12, which may be constructed as a vacuum sucker to suck and hold the semiconductor chip 3. The chip-holder head 12 is operated under control of the control unit so as to be vertically moved with respect to the X-Y stage 11.
  • The semiconductor chip 3 is formed as a flip-chip type semiconductor chip, and includes a semiconductor substrate 31, a plurality of electrode pads 32 formed on a top surface of the semiconductor substrate 31, and a plurality of solder bumps 33 adhered to the respective electrode pads 32.
  • Note, there is a mirror image relationship between an arrangement of the solder bumps 33 and an arrangement of the provisional solders 23.
  • Each of the solder bumps 33 may be composed of the same alloy as the provisional solders 34 of the wiring board 2, and each of the electrode pads 32 may be composed of copper (Cu), gold (Au) or the like, exhibiting a wettability by a thermally melted solder. Also, although not illustrated, an uppermost insulating layer of the semiconductor chip 3, in which the electrode pads 33 are formed, is defined as a solder resist layer, exhibiting a non-wettability by a thermally melted solder, which may be composed of polyimide resin, epoxy resin or the like.
  • As shown in FIG. 1A, the wiring board 2 is positioned with respect to the semiconductor chip 3 by driving the X-Y stage 11 so that the respective solder bumps 32 are vertically aligned with the provisional solders 23.
  • Next, referring to FIG. 1B which is a schematic partial cross-sectional view, the chip-holder head 12 is downwardly moved until the respective solder bumps 33 are abutted against the provisional solders 23.
  • Next, referring to FIG. 1C which is a schematic partial cross-sectional view, the provisional solders 23 and the solder bumps 33 are thermally melted and fused with each other so that a plurality of fused solders FS are respectively produced between the electrode pads 22 and the electrode pads 32. Then, the fused solders FS are cooled so as to be set, thereby resulting in completion of the mounting of the semiconductor chip 3 on the wiring board 2.
  • Note that the X-Y stage 11 and the chip-holder head 12 may contain respective electric heaters to thermally melt the provisional solders 23 and the solder bumps 33 for the production of the fused solders FS. Also, note that the soldering apparatus may be provided with a cooling system for blowing cool air over the fused solders FS to thereby set them.
  • Next, referring to FIG. 1D which is a schematic partial cross-sectional view, after the setting of the fused solders FS, the semiconductor chip 3 is unloaded from the chip-holder head 12, and the semiconductor chip 3 with the wiring board 2 is unloaded from the X-Y stage 11.
  • In the above-mentioned soldering method, although a gap between the wiring board 2 and the semiconductor chip 3 should be always invariable, the gap may fluctuate due to dimensional variations of the X-Y stage 11, the chip-holder head 12 and so on, which are caused by thermal expansion and thermal shrinkage thereof.
  • JP-2003-031993 A discloses a technique for eliminating the fluctuation of the gap between the wiring board 2 and the semiconductor chip 3. In particular, the dimensional variation of the chip-holder head 12 is previously measured with respect to a change of a temperature of the chip-holder head 12. During the soldering of the semiconductor chip 3 to the wiring board 3, the temperature of the chip-holder head 12 is detected, and a movement of the chip-holder head 12 is controlled by the control unit to thereby compensate for the dimensional variation of the chip-holder head 12, so that the gap between the wiring board 2 and the semiconductor chip 3 can be maintained constant.
  • Also, JP-2003-031993 A discloses another technique for ensuring the establishment of an invariable gap between the wiring board 2 and the semiconductor chip 3. In particular, when the chip-holder head 12 is downwardly moved until the solder bumps 33 are abutted against the respective provisional solders 23, and the position of the chip-holder head 12 is detected and defined as a reference position. Then, during the soldering of the semiconductor chip 2 to the wiring board 3, a movement of the chip-holder head 12 is controlled so that the chip-holder head 12 stays at the reference position.
  • In either event, the controlling of the movement of the chip-holder head 12 is based on the reference position, which is renewed whenever a semiconductor chip 3 is mounted on a wiring board 2.
  • FIGS. 2A and 2B conceptually show how the reference position of the chip-holder head 12 is defined with respect to the wiring board 2.
  • As shown in FIGS. 2A and 2B which correspond to FIGS. 1A and 1B, respectively, the soldering apparatus 1 further includes a linear scale 13 vertically provided along a path for the movement of the chip-holder head 12, and a scale sensor 14 supported by the chip-holder head 12 to detect and read a division of the linear scale 13. Note, in FIGS. 2A and 2B, the scale sensor 14 is conceptually and symbolically represented by an open arrow.
  • The chip-holder head 12 is downwardly moved from an upper position of FIG. 2A toward the wiring board 2, and the downward movement of the chip-holder head 12 is continued until the solder bumps 33 of the semiconductor chip 3 are abutted against the provisional solders 22 of the wiring board 2, as shown in FIG. 2B. Namely, when the solder bumps 33 are abutted against the provisional solders 22, the downward movement of the chip-holder head 12 is stopped, and a division REF of the linear scale 13 is detected and read by the scale sensor 14. The division REF (see: FIG. 2B) is recognized by the aforesaid control unit as a reference position of the chip-holder head 12.
  • Then, as soon as the provisional solders 23 and the solder bumps 33 are thermally melted, a movement of the chip-holder head 12 is controlled so that the chip-holder head 12 stays at the reference position until the soldering of the semiconductor chip 3 to the wiring board 2 is completed, whereby an invariable gap can be always obtained between the wiring board 2 and the semiconductor chip 3.
  • The above-mentioned prior art soldering method is useful provided that all the solder bumps 33 have no production fluctuation in size, i.e., that all the solder bumps 33 have the same size as each other. However, for example, when even only one of the solder bumps 33 has a larger size than that of the remaining solder bumps 33, the prior art soldering method fails in obtaining the invariable gap between the wiring board 2 and the semiconductor chip 3.
  • FIGS. 3A and 3B show why it is impossible to obtain the invariable gap between the wiring board 2 and the semiconductor chip 3 when even only one of the solder bumps 33 has a larger size than that of the remaining solder bumps 33.
  • In FIGS. 3A and 3B which correspond to FIGS. 2A and 2B, respectively, one of the solder bumps 33 shown in FIGS. 2A and 2B is replaced with a large-sized solder bump indicated by reference 33L. While the chip-holder head 12 is downwardly moved from the upper position of FIG. 3A toward the wiring board 2, the large-sized solder bump 33L is prematurely abutted against the corresponding provisional solder 23, as shown in FIG. 3B. At this time, the downward movement of the chip-holder head 12 is stopped, and a division REF′ of the linear scale 13 is detected and read by the scale sensor 14.
  • As shown in FIG. 3B, the division REF′ is shifted from the division REF by a difference between a height of the solder bump 33 and a height of the large-size solder bump 33L so that the aforesaid control unit mistakes the division REF for the division REF′. Namely, the division REF′ is mistakenly recognized by the aforesaid control unit as the reference position of the chip-holder head 12. Thus, it is impossible to obtain the predetermined gap between the wiring board 2 and the semiconductor chip 3 when even only one of the solder bumps 33 has a larger size than that of the remaining solder bumps 33.
  • Incidentally, various methods are well known to produce solder bumps. In a so-called printing method, it is possible to produce a plurality of solder bumps at minimum low cost, but fluctuation in a size of the produced solder bumps is large. For example, when the solder bumps having an aimed size or diameter of 100 μm are produced by the printing method, the fluctuation in the aimed size or diameter is ±20 μm. Thus, in the above-mentioned prior art soldering method, it is impossible to use the solder bumps produced by the printing method, for the reasons already stated above.
  • With reference to FIG. 4, an embodiment of a soldering apparatus according to the present invention is explained below.
  • A soldering apparatus, generally indicated by reference 4, includes a base frame 41 fixed on a floor F, and an upright structure 42 securely mounted on the base frame 41. The upright structure 42 includes a column member 42A implanted in the base frame 41, an arm member 42B horizontally extended from a top end portion of the column member 42A, and a plate-like member 42C extended from a middle portion of the column member 42A.
  • The soldering apparatus 4 also includes an X-Y stage 43 securely mounted on the base frame 41, and the X-Y stage 43 contains an electric heater 43A which is symbolically illustrated in FIG. 4. A wiring board 5 is set in place on the X-Y stage 43, and the X-Y stage 43 is operated so that the wiring board 5 is moved in an X direction and a Y direction perpendicular to each other.
  • The soldering apparatus 4 further includes a tool head or chip-holder head 44 provided above the X-Y stage 43, a load sensor 45 securely mounted on the chip-holder head 44, and a voice coil motor 46 securely supported by the arm member 42B of the upright structure 42 to vertically suspend both the chip-holder head 44 and the load sensor 45.
  • The chip-holder head 44 may be constructed as a vacuum sucker to suck and hold a semiconductor chip 6, and contains an electric heater 44A which is symbolically illustrated in FIG. 4. Also, the load sensor 45 may be formed as a strain gauge featuring a resolution ability of, for example, at most 0.02 N.
  • The voice coil motor 46 includes a cylindrical magnet 46A securely attached to the arm member 46B of the upright structure 42, a solenoid 46B movably provided in the cylindrical magnet 46A, and a driven stem 46C securely joined to the load sensor 45 so that the vertical suspension of both the chip-holder head 44 and the load sensor 45 from the driven stem 46C is established. Thus, by driving the voice coil motor 46, both the chip-holder head 44 and the load sensor 45 can be vertically moved with respect to the wiring board 5 mounted on the X-Y stage 43.
  • In short, the chip-holder head 44, the load sensor 45 and the voice coil motor 46 form a driver unit for vertically moving the semiconductor chip 6 toward and away from the wiring board 5 placed on the X-Y stage 43.
  • The soldering apparatus 4 further includes a vertical guide rail 47 supported by the plate-like member 42C of the upright structure 42, and the chip-holder head is slidably engaged with the vertical guide rail 47 so as to be guided during the vertical movement of the chip-holder head 44.
  • The soldering apparatus 4 also includes a position detector unit 48 for detecting a vertical position of the chip-holder head 44 during the vertical movement of the chip-holder head 44. In particular, the position detector unit 48 includes a linear scale 48A vertically provided along a path for the movement of the chip-holder head 44, and a scale sensor 48B supported by the chip-holder head 44 to detect and read a division of the linear scale 48A. Note, the linear scale 48A may be supported by a suitable column member (not shown) securely attached to the base frame 41.
  • In addition, the soldering apparatus 4 is provided with a control unit 49 which contains a microcomputer including a central processing unit (CPU), a read-only memory (ROM) for storing various programs and constants, a random-access memory (RAM) for storing temporary data, and an input/output (I/O) interface circuit.
  • The control unit 49 controls an operation of the X-Y stage 44, and electrically energizes the electric heater 43A contained in the X-Y stage 44. The control unit 49 also controls an operation of the chip-holder head 44, and electrically energizes the electric heater 44A contained in the chip-holder head 44.
  • Further, the control unit 49 drives the load sensor 45, and processes a load signal output from the load sensor 45. The control unit 49 also drives the solenoid 46B to control an operation of the voice coil motor 46. In addition, the control unit 49 drives the position detector unit 48, and processes a position signal output from the position detector unit 48.
  • With reference to FIGS. 5A, 5B and 5C, an operational principle of the soldering apparatus 4 according to the present invention is explained below.
  • First, referring to FIG. 5A which is a partial cross-sectional view, the wiring board 5 is set in place on the X-Y stage 43, and the semiconductor chip 6 is sucked and held by the chip-holder head 44. By operating the X-Y stage 44, the wiring board 5 is positioned so as to be aligned with the semiconductor chip 6.
  • The wiring board 5 includes an insulating substrate 51 composed of a plurality of insulating layers each having an interconnection pattern structure (not shown), a solder resist layer 52 formed as an uppermost layer on the insulating substrate 51, a plurality of electrode pads 53 formed in the solder resist layer 52, and a plurality of provisional solders formed on the electrode pads 53.
  • For example, for the solder, a suitable alloy, which is composed of tin (Sn), silver (Ag) and copper (Cu), may be used, and each of the electrode pads 53 is composed of copper (Cu), gold (Au) or the like, exhibiting a wettability by a thermally melted solder. Also, the solder resist layer 52 may be composed of polyimide resin, epoxy resin or the like, which exhibits a non-wettability by a thermally melted solder.
  • On the other hand, the semiconductor chip 6 is formed as a flip-chip type semiconductor chip, and includes a semiconductor substrate 61, a solder resist layer 62 formed as an uppermost layer on the semiconductor substrate 61, a plurality of electrode pads 63 formed in the solder resist layer 62, and a plurality of metal bumps or solder bumps 64 adhered to the electrode pads 63.
  • Note, there is a mirror image relationship between an arrangement of the solder bumps 64 and an arrangement of the provisional solders 54.
  • Each of the solder bumps 64 may be composed of the same alloy as the provisional solders 54 of the wiring board 5, and each of the electrode pads 63 may be composed of copper (Cu), gold (Au) or the like, exhibiting a wettability by a thermally melted solder. Also, the solder resist layer may be composed of polyimide resin, epoxy resin or the like, exhibiting a non-wettability by a thermally melted solder.
  • In FIG. 5A, the semiconductor chip 6 is downwardly moved toward the wiring board 5 by driving the voice coil motor 46 (see: FIG. 4), and the solder bumps 64 are abutted against the provisional solders 54. Namely, the solder bumps 64 with the provisional solders 54 are properly provided between the wiring board 5 and the semiconductor chip 6.
  • Then, as shown FIG. 5B, the provisional solders 54 and the solder bumps 64 are thermally melted by electrically energizing the electric heaters 43A and 44A (see: FIG. 4), so that the provisional solders 54 and the solder bumps 64 are respectively fused with each other to thereby produce a plurality of liquid-phase solders LS.
  • As shown in FIG. 5C, after the production of the liquid-phase solders LS, the semiconductor chip 6 is further downwardly moved toward the wiring board 5 so that the liquid-phase solders LS are pressed by the semiconductor chip 6, but the liquid-phase solders LS cannot be immediately squashed because each of the pressed liquid-phase solders LS produces a reaction force against a pressing force exerted on the liquid-phase solders LS by the semiconductor chip 6.
  • Thereafter, the movement of the semiconductor chip 6 is controlled by using the load sensor 45, so that the pressing force, which is exerted on the liquid-phase solders LS by the semiconductor chip 6, is maintained at a constant force f1. When the constant force f1 is exerted on the liquid-phase solders LS, each of the liquid-phase solders LS produces a reaction force f2 against the constant force f1.
  • In particular, when the liquid-phase solders LS are pressed by the constant force f1, each of the liquid-phase solders LS is deformed so as to be laterally and outwardly swelled as shown in FIG. 5C. At this time, a surface tension acts on each of the pressed liquid-phase solders LS so that the swelled surface area of each of the liquid-phase solders LS is returned to the minimum spherical surface area. Namely, the reaction forces f2 are derived from the respective surface tensions acting on the liquid-phase solders LS.
  • All the reaction forces f2 exert on the semiconductor chip 6 as a resultant reaction force f3 lifting it upwardly. On the assumption that the liquid-phase solders LS have the same size, while the movement of the semiconductor chip 6 is controlled by using the load sensor 45, i.e., while the resultant force f3 is balanced with the constant force f1, an invariable gap G1 can be always maintained between the wiring board 5 and the semiconductor chip 6.
  • In short, if a relationship between the constant force f1 and the invariable gap G1 is previously known by either a simulation or a real measurement, it is possible to determine the invariable gap G1 by detecting the constant force f1 by the load sensor 45 (see: FIG. 4), as stated in detail hereinafter.
  • Incidentally, for example, when the solder bumps 64 have an aimed size or diameter of 100 μm, and when the solder bumps 64 are produced by a printing method, the fluctuation in the size or diameter is ±20 μm as stated above. Also, it is known that the size data or diameter data of the solder bumps 64 represents a Gaussian distribution.
  • According to the present invention, although the solder bumps 64 fluctuate in the size or diameter thereof, it is possible to always determine the invariable gap G1 between the wring board 5 and the semiconductor chip 6.
  • In particular, referring to FIG. 6A corresponding to FIG. 5A, one of the solder bumps 64 is replaced with a large-sized solder bump 64L having a size or diameter of, for example, 120 μm, and another one of the solder bumps 64 is replaced with a small-sized solder bump 64S having a size or diameter of, for example, 80 μm. Note that it is assumed that the remaining solder bumps 64 have the size or diameter of 100 μm.
  • Next, referring to FIG. 6B corresponding to FIG. 5C, the large-sized solder bump 64L and the corresponding provisional solder 54 are thermally fused with each other to thereby produce a large-sized liquid-phase solder LSL, and the small-sized solder bump 64S and the corresponding provisional solder 54 are thermally fused with each other to thereby produce a small-sized liquid-phase solder LSS. Similar to the case of FIG. 5C, the remaining solder bumps 64 are thermally fused with the respective provisional solders 54 to thereby produce the liquid-phase solders LS.
  • Thus, when the liquid-phase solders LS, LSL and LSS are pressed by the constant force f1, a reaction force f2L obtained from the large-sized liquid-phase solder LSL is larger than the reaction force f2 obtained from each of the liquid-phase solders LS, and a reaction force f2S is smaller than the reaction force f2 obtained from each of the liquid-phase solders LS. Nevertheless, a resultant reaction force f3 obtained from all the reaction forces f2, f2L and f2S is substantially the same one as shown in FIG. 5C, because the difference between the reaction forces f2 and f2L may be compensated with the difference between the reaction force f2 and f2S. In short, in reality, although the semiconductor chip 6 has the large number of solder bumps (64, 64L, 64S) which fluctuate in the size or diameter thereof, the compensation for the reaction forces (f2, f2L, f2S) wholly occurs among the liquid-phase solders (LS, LSL, LSS) due to the Gaussian distribution of the size or diameter of the solder bumps (64, 64L, 64S). Thus, although the solder bumps (64, 64L, 64S) fluctuate in the size or diameter thereof, the invariable gap G1 can be always determined between the wiring board 5 and the semiconductor chip 6.
  • In the foregoing, although the liquid-phase solders LS are pressed by the constant force f1 to thereby determine the invariable gap G1 between the wiring board 5 and the semiconductor chip 6, the liquid-phase solders LS may be stretched by a constant force f1′ to thereby determine another invariable gap between the wiring board 5 and the semiconductor chip 6.
  • In particular, referring to FIG. 7, after the solder bumps 64 are thermally fused with the respective provisional solders 54 to thereby produce the liquid-phase solders LS (see: FIG. 5B), the semiconductor chip 6 is upwardly moved away from the wiring board 5 by driving the voice coil motor 45 (see: FIG. 4), and the movement of the semiconductor chip 6 is feed-back controlled by using the load sensor (see: FIG. 4) so that a constant force f1′ is exerted on the liquid-phase solders LS by the semiconductor chip 6. At this time, the liquid-phase solders LS are stretched by the constant force f1′ so that a reaction force f2′ is produced as a pulling force in each of the stretched liquid-phase solders LS, with the reaction force f2′ being also derived from a surface tension acting on the liquid-phase solder LS concerned. All the reaction forces or pulling forces f3′ exert on the semiconductor chip 6 as a resultant reaction force f3′ pulling it downwardly.
  • Similar to the above-mentioned case, while the movement of the semiconductor chip 6 is feed-back controlled by using the load sensor (see: FIG. 4), i.e., while the resultant reaction force f3′ is balanced with the constant force f1′, an invariable gap G2 is maintained between the wiring board 5 and the semiconductor chip 6.
  • In short, if a relationship between the constant force f1′ and the invariable gap G2 is previously known by either a simulation or a real measurement, it is possible to determine the invariable gap G2 by detecting the constant force f1′ by the load sensor 45 (see: FIG. 4), as stated in detail hereinafter.
  • Next, referring to FIG. 8 showing a flowchart of a soldering routine executed by the control unit 49 of FIG. 4, a soldering method according to the present invention is explained below.
  • At step 801, a chip-loading operation is executed. That is, a semiconductor chip 6 is fed from a chip supply station (not shown) to the chip-holder head 44 (see: FIG. 4), and is sucked and held by the chip-holder head 44.
  • At step 802, a wiring-board loading operation is executed. That is, a wiring board 5 is fed from a wiring-board supply station (not shown) to the X-Y stage 43 (see: FIG. 4), and the wiring board 5 is set in place on the X-Y stage 43.
  • At step 803, a wiring-board positioning operation is executed so that the wiring board 5 is positioned so as to be aligned with the semiconductor chip 6 by driving the X-Y stage 43, as shown in FIG. 4.
  • At step 804, a gap determination routine is executed. In the execution of the gap determination routine, the semiconductor chip 6 is soldered to the wiring board 5 so that either of invariable gaps G1 or G2 (see: FIG. 5C or FIG. 7) is determined between the wiring board 5 and the semiconductor chip 6, resulting in a completion of the mounting of the semiconductor chip 6 on the wiring board 5.
  • Note, the gap determination routine is explained as stated in detail hereinafter.
  • At step 805, a chip-unloading operation is executed so that the semiconductor chip 6 is unloaded from the chip-holder head 44. Note, after the execution of the chip-unloading operation is completed, the driving of the voice coil motor 46 is stopped so that the chip-holder head 44 is returned to the original position (see: FIG. 4).
  • At step 806, a wiring-board unloading operation is executed so that the wiring board 5 with the semiconductor chip 6 is unloaded from the X-Y stage 43. Thus, the soldering routine ends at step 807.
  • FIG. 9 shows a flowchart of a first example of the gap determination routine executed in the step 804 of FIG. 8.
  • At step 901, flags F1 and F2 are initialized to be “0”.
  • Then, at step 902, the chip-holder head 44 is downwardly moved toward the wiring board 5.
  • At step 903, it is monitored to determine whether the chip-holder head 44 has reached a position at which the respective solder bumps 64 are abutted against the provisional solders 54, as shown in FIG. 10A. Namely, when the solder bumps 64 are abutted against the provisional solders 54, the solder bumps 64 with the provisional solders 54 are properly provided between the wiring board 5 and the semiconductor chip 6.
  • For example, the abutting of the solder bumps 64 against the provisional solders 54 may be detected by using the load sensor 45. In particular, after the solder bumps 64 are abutted against the provisional solders 54, the load sensor 45 senses a predetermined large load because the driving of the voice coil motor 46 is continued even though the downward movement of the chip-holder head 44 is stopped due to the abutting of the solder bumps 64 against the provisional solders 54. Thus, it is possible to detect the abutting of the solder bumps 64 against the provisional solders 54 by determining whether the predetermined large load (e.g., more than 1 kg) is sensed by the load sensor 46.
  • Optionally, the abutting of the solder bumps 64 against the provisional solders 54 may be detected by counting a sufficient time in which the solder bumps 64 can be abutted against the provisional solders 54 during the downward movement of the semiconductor chip 6.
  • After the abutting of the solder bumps 64 against the provisional solders 54 is confirmed, the control proceeds to step 904, in which the electric heaters 43A and 44A are electrically energized so that the provisional solders 54 and the solder bumps 64 are thermally melted, so that the solder bumps 64 are respectively fused with the provisional solders to thereby produce the liquid-phase solders LS (see: FIG. 5A and FIG. 10B).
  • At step 905, a pressing load data L is fetched from the load sensor 45, and the control proceeds to step 906, in which it is determined whether the pressing load data L is larger than a predetermined constant pressing force f1 (see: FIG. 5C). If L≧f1, the control proceeds to step 907, in which the chip-holder head 44 is moved upwardly. On the other hand, if L<f1; the control proceeds from step 906 to step 908, in which the chip-holder head 44 is moved downwardly.
  • In either event, the control proceeds to step 909, in which it is determined whether the flag F1 is set to be “0” or “1”. At the initial stage, since F1=“0”, the control proceeds to step 910, in which it is determined whether a time T1has elapsed. When the time T1 has not elapsed, the control returns to step 905.
  • Namely, the routine comprising steps 906, 907, 908, 909 and 910 is repeatedly executed until the time T1 has elapsed at step 910. The time T1is previously defined as a sufficient time in which a temperature of the liquid-phase solders LS can rise to a soldering temperature (e.g. 300° C.) necessary to obtain a sufficient soldering of the semiconductor chip 6 to the wiring board 5, and in which the chip-holder head 44 can stay at a position at which the constant pressing force f1 is stably exerted on the liquid-phase solders LS. For example, the time T1 may be a time falling within a range from 3 to 5 sec.
  • In short, by repeatedly executing the routine comprising steps 906, 907, 908, 909 and 910, the movement of the chip-holder head 44 is feed-back controlled so that an invariable gap G1 (see: FIG. 5C) is determined between the wiring board 5 and the semiconductor chip 6.
  • At step 910, when it is confirmed that the time T1 has elapsed, the control proceeds to step 911, in which the flag F1 is set to be “1”.
  • Then, at step 912, it is determined whether the flag F2 is set to be “0” or “1”.
  • At the initial stage, since F2=“0”, the control proceeds to step 913, in which the electric heaters 43A and 44A are deenergized. Then, at step 914, a cooling process is started. In the cooling process, cool air is blown over the liquid-phase solders LS, using a well known cooling system (not shown) included in the soldering apparatus 4 (see: FIG. 4).
  • At step 915, the flag F2 is set to be “1”
  • Then, at step 916, it is determined whether a time T2 has elapsed. When the time T2 has not elapsed, the control returns to step 905.
  • Namely, the routine comprising steps 906, 907, 908, 909, 912 and 916 is repeatedly executed until the time T2 has elapsed at step 916. Note, at this stage, F1=“1” and F2=“1”. The time T2 is previously defined as a sufficient time in which the liquid-phase solders LS can be cooled so as to be set. For example, the time T2 may be at least 10 sec.
  • In short, during the cooling process, the movement of the chip-holder head 44 is feed-back controlled so that the invariable gap G1 (see: FIG. 5C) is ensured between the wiring board 5 and the semiconductor chip 6. Accordingly, it is possible to absorb dimensional variations of the X-Y stage 43, the chip-holder head 44 and so on, which are caused by thermal expansion and thermal shrinkage thereof, and thus the determination of the invariable gap G1 can be carried out without being subjected to influence from the dimensional variations.
  • At step 916, when it is confirmed that the time T2 has elapsed, the control proceeds to step 917, in which the cooling process is stopped. Then, the control returns to step 805 of FIG. 8 by step 918.
  • FIG. 11 shows a flowchart of a second example of the gap determination routine executed in the step 804 of FIG. 8.
  • At step 1101, flags F1 and F2 are initialized to be “0”. Then, at step 1102, the chip-holder head 44 is downwardly moved toward the wiring board 5.
  • At step 1103, it is monitored to determine whether the chip-holder head 44 has reached a position at which the respective solder bumps 64 are abutted against the provisional solders 54 (see: FIG. 10A). Namely, when the solder bumps 64 are abutted against the provisional solders 54, the solder bumps 64 with the provisional solders 54 are properly provided between the wiring board 5 and the semiconductor chip 6.
  • Note that the abutting of the solder bumps 64 against the provisional solders 54 may be detected in substantially the same manner as in the case of FIG. 9.
  • After the abutting of the solder bumps 64 against the provisional solders 54 is confirmed, the control proceeds to step 1104, in which the electric heaters 43A and 44A are electrically energized so that the provisional solders 54 and the solder bumps 64 are thermally melted, so that the solder bumps 64 are-respectively-fused with the provisional solders to thereby produce the liquid-phase solders LS (see: FIG. 5A and FIG. 10B).
  • At step 1105, the chip-holder head 44 is upwardly moved. Then, at step 1106, a pulling load data L′ is fetched 15 from the load sensor 45, and the control proceeds to step 1107, in which it is determined whether the pulling load data L′ is smaller than a predetermined constant pulling force f1′ (see: FIG. 7). If L′≦f1′, the control proceeds to step 1108, in which the chip-holder head 44 is moved downwardly. On the other hand, if L′>f1′, the control proceeds from step 1107 to step 1109, in which the chip-holder head 44 is moved upwardly.
  • Note, when the chip-holder head 44 is upwardly moved as soon as the electric heaters 43A and 44A are electrically energized, the solder bumps 64 of the semiconductor chip 6 may be separated from the provisional solders 54 of the wiring board 5, but the solder bumps 64 can be again abutted against the provisional solders 54 because the pulling load data L′ is detected as zero from the load sensor 45 during the separation of the semiconductor chip 6 from the provisional solders 54.
  • In either event, the control proceeds to step 1110, in which it is determined whether the flag F1 is set to be “0” or “1”. At the initial stage, since F1=0, the control proceeds to step 1111, in which it is determined whether a time T1 has elapsed. When the time T1 has not elapsed, the control returns to step 1106.
  • Namely, the routine comprising steps 1106, 1107, 1108, 1109, 1110 and 1111 is repeatedly executed until the time T1 has elapsed at step 1111. The time T1 is previously defined as a sufficient time in which a temperature of the liquid-phase solders LS can rise to a soldering temperature (e.g. 300° C.) necessary to obtain a sufficient soldering of the semiconductor chip 6 to the wiring board 5, and in which the chip-holder head 44 can stay at a position at which the constant pulling force f1′ is stably exerted on the liquid-phase solders LS. For example, the time T1 may be a time falling within a range from 3 to 5 sec.
  • In short, by repeatedly executing the routine comprising steps 1106, 1107, 1108, 1109, 1110 and 1111, the movement of the chip-holder head 44 is feed-back controlled so that an invariable gap G2 (see: FIG. 7) is determined between the wiring board 5 and the semiconductor chip 6.
  • At step 1111, when it is confirmed that the time T1 has elapsed, the control proceeds to step 1112, in which the flag F1 is set to be “1”. Then, at step 1113, it is determined whether the flag F2 is set to be “0” or “1”,
  • At the initial stage, since F2=“0”, the control proceeds to step 1114, in which the electric heaters 43A and 44A are deenergized. Then, at step 1115, a cooling process is started. In the cooling process, a cool air is blown over the liquid-phase solders LS, using the well known cooling system.
  • At step 1116, the flag F2 is set to be “1” Then, at step 1117, it is determined whether a time T2 has elapsed. When the time T2 has not elapsed, the control returns to step 1106.
  • Namely, the routine comprising steps 1106, 1107, 1108, 1109, 1110, 1113 and 1117 is repeatedly executed until the time T2 has elapsed at step 1117. Note, at this stage, F1=“1” and F2=“1”. The time T2 is previously defined as a sufficient time in which the liquid-phase solders LS can be cooled so as to be set. For example, the time T2 may be at least 10 sec.
  • In short, during the cooling process, the movement of the chip-holder head 44 is feed-back controlled so that the invariable gap G2 (see: FIG. 7) is ensured between the wiring board 5 and the semiconductor chip 6. Accordingly, it is possible to absorb dimensional variations of the X-Y stage 43, the chip-holder head 44 and so on, which are caused by thermal expansion and thermal shrinkage thereof, and thus the determination of the invariable gap G2 can be carried out without being subjected to influence from the dimensional variations.
  • At step 1117, when it is confirmed that the time T2 has elapsed, the control proceeds to step 1118, in which the cooling process is stopped. Then, the control returns to step 805 of FIG. 8 by step 1119.
  • FIG. 12 shows a flowchart of a third example of the gap determination routine executed in the step 804 of FIG. 8.
  • At step 1201, the chip-holder head 44 is downwardly moved toward the wiring board 5. Then, at step 1202, it is monitored to determine whether the chip-holder head 44 has reached a position at which the respective solder bumps 64 are abutted against the provisional solders 54 (see: FIG. 10A). Namely, when the solder bumps 64 are abutted against the provisional solders 54, the solder bumps 64 with the provisional solders 54 are properly provided between the wiring board 5 and the semiconductor chip 6.
  • Note that the abutting of the solder bumps 64 against the provisional solders 54 may be detected in substantially the same manner as in the case of FIG. 9.
  • After the abutting of the solder bumps 64 against the provisional solders 54 is confirmed, the control proceeds to step 1203, in which the electric heaters 43A and 44A are electrically energized so that the provisional solders 54 and the solder bumps 64 are thermally melted, so that the solder bumps 64 are respectively fused with the provisional solders to thereby produce the liquid-phase solders LS (see: FIG. 5A and FIG. 10B).
  • At step 1204, division data D on the linear scale 48A is fetched from the position detector unit 48. Then, at step 1205, the division data D is stored as reference position data RE in the RAM of the control unit 49.
  • At step 1206, division data on the linear scale 48A is again fetched from the position detector unit 48. Then, at step 1207, it is determined whether the division data D concerned is larger than the reference position data RE.
  • If D≧RE, the control proceeds to step 1208, in which the chip-holder head 44 is moved downwardly. On the other hand, if D<RE, the control proceeds from step 1207 to step 1209, in which the chip-holder head 44 is moved upwardly.
  • In either event, the control proceeds to step 1210, it is determined whether a time T1 has elapsed. When the time T1 has not elapsed, the control returns to step 1206.
  • Namely, the routine comprising steps 1206, 1207, 1208, 1209 and 1210 is repeatedly executed until the time T1 has elapsed at step 1210. The time T1 is previously defined as a sufficient time in which a temperature of the liquid-phase solders LS can rise to a soldering temperature (e.g. 300° C.) necessary to obtain a sufficient soldering of the semiconductor chip 6 to the wiring board 5. In short, the semiconductor head 6 stays at the position, at which the solder bumps 64 are abutted against provisional solders 54, until the temperature of the liquid-phase solders LS can rise to the soldering temperature (e.g. 300° C.).
  • At step 1210, when it is confirmed that the time T1 has elapsed, the control proceeds step 1211, in which the chip-holder head 44 is upwardly moved. Then, at step 1212, the electric heaters 43A and 44A are deenergized, and, at step 1213, a cooling process is started. In the cooling process, cool air is blown over the liquid-phase solders LS, using the well known cooling system.
  • At step 1214, a pulling load data L′ is fetched from the load sensor 45, and the control proceeds to step 1215, in which it is determined whether the pulling load data L′ is smaller than a predetermined constant pulling force f1′ (see: FIG. 7). If L′≦f1′, the control proceeds to step 1216, in which the chip-holder head 44 is moved downwardly. On the other hand, if L′>f1′, the control proceeds from step 1215 to step 1217, in which the chip-holder head 44 is moved upwardly.
  • In either event, the control proceeds to step 1218, in which it is determined whether a time T2 has elapsed. When the time T2 has not elapsed, the control returns to step 1214.
  • Namely, the routine comprising steps 1214, 1215, 1216, 1217 and 1218 is repeatedly executed until the time T2 has elapsed at step 1218. The time T2 is previously defined as a sufficient time in which the liquid-phase solders LS can be cooled so as to be set. For example, the time T2 may be at least 10 sec. Then, the control returns to step 805 by step 1220.
  • In short, during the cooling process, the movement of the chip-holder head 44 is feed-back controlled so that the invariable gap G2 (see: FIG. 7) is ensured between the wiring board 5 and the semiconductor chip 6. Accordingly, similar to the case of FIG. 11, it is possible to absorb dimensional variations of the X-Y stage 43, the chip-holder head 44 and so on, which are caused by thermal expansion and thermal shrinkage thereof, and thus the determination of the invariable gap G2 can be carried out without being subjected to influence from the dimensional variations.
  • In the above-mentioned embodiments, although the electrode pads 53 of the wiring board 5 are coated with the respective provisional solders 54, it is possible to eliminate the provisional solders 54 from the electrode pads 53, if necessary.
  • Also, in the above-mentioned embodiments, although the flip-chip type semiconductor chip 6 featuring the solder bumps 64 is soldered to and mounted on the wiring board or interposer 5, the present invention may be applied to a case where a semiconductor package, such as a ball grid array (BGA) package or the like, featuring a plurality of outer electrode terminals or solder balls, is soldered to and mounted on a printed wiring board.
  • Further, although the provisional solders 54 and the solder bumps 64 are thermally melted by the electric heaters 43A and 44A, it is possible to carry out the thermal melting thereof by using hot air.
  • Finally, it will be understood by those skilled in the art that the foregoing description is of preferred embodiments of the devices and methods, and that various changes and modifications may be made to the present invention without departing from the spirit and scope thereof.

Claims (20)

1. A soldering method for mounting a semiconductor device on a wiring board, which soldering method comprises:
thermally melting a plurality of solid-phase solders provided between said semiconductor device and said wiring board, to thereby produce a plurality of liquid-phase solders therebetween; and
exerting a constant force on said liquid-phase solders by relatively moving said semiconductor device with respect to said wiring board, so that an invariable gap is determined between said semiconductor device and said wiring board.
2. The soldering method as set forth in claim 1, wherein said semiconductor device is relatively moved toward said wiring board so that said liquid-phase solders are pressed therebetween.
3. The soldering method as set forth in claim 2, further comprising:
detecting a pressing force exerted on said liquid-phase solders during the relative movement of said semiconductor device with respect to said wiring board; and
controlling the relative movement of said semiconductor device so that said pressing force is obtained as said constant force, resulting in the determination of the invariable gap between said semiconductor device and said wiring board.
4. The soldering method as set forth in claim 2, wherein the relative movement of said semiconductor device toward said wiring board is carried out during a rise in temperature of said solid-phase solders.
5. The soldering method as set forth in claim 1, wherein said semiconductor device is moved away from said wiring board so that said liquid-phase solders are stretched therebetween.
6. The soldering method as set forth in claim 5, further comprising:
detecting a pulling force exerted on said liquid-phase solders during the relative movement of said semiconductor device with respect to said wring board; and
controlling the relative movement of said semiconductor device so that said pulling force is obtained as said constant force, resulting in the determination of the invariable gap between said semiconductor device and said wiring board.
7. The soldering method as set forth in claim 5, wherein the relative movement of said semiconductor device away from said wiring board is carried out during a fall in a temperature of said solid-phase solders.
8. The soldering method as set forth in claim 1, wherein said semiconductor device is held by a driver unit having a load sensor, and is moved with respect to said wiring board by driving said driver unit having said load sensor, and wherein a force exerted as a reaction force on said driver unit by said liquid-phase solders is detected by said load sensor so that said force is obtained as-said constant force, resulting in the determination of the invariable gap between said semiconductor device and said wiring board.
9. The soldering method as set forth in claim 8, wherein said force is detected as a pressing force exerted on said liquid-phase solders.
10. The soldering method as set forth in claim 8, wherein said force is detected as a pulling force exerted on said liquid-phase solders.
11. A soldering apparatus for mounting a semiconductor device on a wiring board, which soldering apparatus comprises:
a stage on which said wiring board is placed; and
a driver unit that holds said semiconductor device,
wherein said semiconductor device is relatively moved with respect to said wiring board by said driver unit so that a constant force is exerted on a plurality of liquid-phase solders provided between said semiconductor device and said wiring board, whereby an invariable gap is determined between said semiconductor device and said wiring board.
12. The soldering apparatus as set forth in claim 11, further comprising:
a load sensor that detects a force which is exerted as a reaction force on said semiconductor device by said liquid-phase solders;
a control unit that controls said driver unit so that said force is obtained as said constant force.
13. The soldering apparatus as set forth in claim 12, wherein said force is detected as a pressing force obtained by moving said semiconductor device toward said wiring board.
14. The soldering apparatus as set forth in claim 12, wherein said force is detected as a pulling force obtained by moving said semiconductor device away from said wiring board.
15. The soldering apparatus as set forth in claim 12, wherein said load sensor is contained in said driver unit so that said force is detected as one exerted on said driver unit by said semiconductor device.
16. The soldering method as set forth in claim 15, wherein said force is detected as a pressing force exerted on said liquid-phase solders.
17. The soldering method as set forth in claim 15, wherein said force is detected as a pulling force exerted on said liquid-phase solders.
18. The soldering method as set forth in claim 15, wherein said load sensor features a resolution ability of at most 0.02 N.
19. A soldering method for mounting a semiconductor device on a wiring board, which soldering method comprising:
holding a semiconductor device having a plurality of external metal terminals by a driver unit;
placing said semiconductor device on a wiring board by said driver unit so that said external metal terminals are provided therebetween;
thermally heating said external metal terminals to thereby produce melted metal terminals;
moving said semiconductor device with respect to said wiring board by said driver unit;
detecting a force exerted as a reaction force on said driver unit by said melted metal terminals between said semiconductor device and said wiring board during the relative movement of said semiconductor device with respect to said wiring board; and
controlling said driver unit so that said force is obtained as a predetermined constant force, resulting in determination of an invariable gap between said semiconductor device and said wiring board.
20. A soldering apparatus for mounting a semiconductor device on a wiring board, which soldering apparatus comprises:
a stage on which said wiring board is placed;
a driver unit that holds said semiconductor device having a plurality of external metal terminals, so that said semiconductor device is moved with respect to said wiring board;
a heater unit that thermally melts said external metal terminals; and
a load sensor that detects a force exerted as a reaction force on said semiconductor device by said melted external metal terminals between said semiconductor device and said wiring board during the relative movement of said semiconductor device with respect to said wiring board; and
a control unit that controls said driver unit so that said force is obtained as a predetermined constant force, resulting in determination of an invariable gap between said semiconductor device and said wiring board.
US11/545,467 2005-10-12 2006-10-11 Soldering method for mounting semiconductor device on wiring board to ensure invariable gap therebetween, and soldering apparatus therefor Abandoned US20070099412A1 (en)

Priority Applications (1)

Application Number Priority Date Filing Date Title
US12/232,577 US7861913B2 (en) 2005-10-12 2008-09-19 Soldering method for mounting semiconductor device on wiring board to ensure invariable gap therebetween, and soldering apparatus therefor

Applications Claiming Priority (2)

Application Number Priority Date Filing Date Title
JP2005-297586 2005-10-12
JP2005297586A JP4669371B2 (en) 2005-10-12 2005-10-12 Semiconductor device manufacturing method and semiconductor device manufacturing apparatus

Related Child Applications (1)

Application Number Title Priority Date Filing Date
US12/232,577 Division US7861913B2 (en) 2005-10-12 2008-09-19 Soldering method for mounting semiconductor device on wiring board to ensure invariable gap therebetween, and soldering apparatus therefor

Publications (1)

Publication Number Publication Date
US20070099412A1 true US20070099412A1 (en) 2007-05-03

Family

ID=37996970

Family Applications (2)

Application Number Title Priority Date Filing Date
US11/545,467 Abandoned US20070099412A1 (en) 2005-10-12 2006-10-11 Soldering method for mounting semiconductor device on wiring board to ensure invariable gap therebetween, and soldering apparatus therefor
US12/232,577 Expired - Fee Related US7861913B2 (en) 2005-10-12 2008-09-19 Soldering method for mounting semiconductor device on wiring board to ensure invariable gap therebetween, and soldering apparatus therefor

Family Applications After (1)

Application Number Title Priority Date Filing Date
US12/232,577 Expired - Fee Related US7861913B2 (en) 2005-10-12 2008-09-19 Soldering method for mounting semiconductor device on wiring board to ensure invariable gap therebetween, and soldering apparatus therefor

Country Status (3)

Country Link
US (2) US20070099412A1 (en)
JP (1) JP4669371B2 (en)
CN (1) CN1949469A (en)

Cited By (12)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20090127315A1 (en) * 2007-11-16 2009-05-21 Renesas Technology Corp. Apparatus and method for manufacturing semiconductor device
WO2010015760A1 (en) * 2008-08-08 2010-02-11 Renault S.A.S. Control device and method for varying the separation of pieces during backside induction brazing
US8104666B1 (en) * 2010-09-01 2012-01-31 Taiwan Semiconductor Manufacturing Company, Ltd. Thermal compressive bonding with separate die-attach and reflow processes
US20120045869A1 (en) * 2010-08-23 2012-02-23 International Business Machines Corporation Flip chip bonder head for forming a uniform fillet
US8177862B2 (en) 2010-10-08 2012-05-15 Taiwan Semiconductor Manufacturing Co., Ltd Thermal compressive bond head
US8381965B2 (en) 2010-07-22 2013-02-26 Taiwan Semiconductor Manufacturing Company, Ltd. Thermal compress bonding
US20140151874A1 (en) * 2012-12-05 2014-06-05 Murata Manufacturing Co., Ltd. Bump-equipped electronic component and method for manufacturing bump-equipped electronic component
US20150079763A1 (en) * 2012-02-27 2015-03-19 Taiwan Semiconductor Manufacturing Company, Ltd. Solder bump stretching method and device for performing the same
US20150171049A1 (en) * 2013-12-17 2015-06-18 Kulicke And Soffa Industries, Inc. Methods of operating bonding machines for bonding semiconductor elements, and bonding machines
US20200367366A1 (en) * 2019-05-16 2020-11-19 Denso Corporation Sleeve soldering device and method of producing electronic device
US11267062B2 (en) * 2020-06-02 2022-03-08 Dell Products L.P. System and method for compensating for thermal expansion caused by soldering process
US11302653B2 (en) * 2018-09-11 2022-04-12 Micron Technology, Inc. Die features for self-alignment during die bonding

Families Citing this family (13)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
JP5003590B2 (en) * 2008-05-16 2012-08-15 日本電気株式会社 Electronic component manufacturing apparatus and manufacturing method thereof
JP4974982B2 (en) * 2008-09-09 2012-07-11 パナソニック株式会社 Mounting device
US20100326740A1 (en) * 2009-06-26 2010-12-30 Hall David R Bonded Assembly Having Low Residual Stress
KR20130061427A (en) * 2011-12-01 2013-06-11 삼성전자주식회사 Chip bonding apparatus and chip bonding method using the same
US8381967B1 (en) * 2012-01-05 2013-02-26 Texas Instruments Incorporated Bonding a solder bump to a lead using compression and retraction forces
JP2013214557A (en) * 2012-03-30 2013-10-17 Olympus Corp Electrode forming body, wiring board, and semiconductor device
KR102012044B1 (en) * 2012-09-03 2019-08-20 리쿠아비스타 비.브이. Apparatus of joining substrates for electrowetting display panel and method of joining substrates for electrowetting display using the same
US9076882B2 (en) * 2013-06-03 2015-07-07 Intel Corporation Methods for high precision microelectronic die integration
US9136243B2 (en) * 2013-12-03 2015-09-15 Kulicke And Soffa Industries, Inc. Systems and methods for determining and adjusting a level of parallelism related to bonding of semiconductor elements
KR20160048301A (en) * 2014-10-23 2016-05-04 삼성전자주식회사 bonding apparatus and substrate manufacturing equipment including the same
CN107087348B (en) * 2017-06-26 2019-04-09 潍坊路加精工有限公司 A kind of attaching method and device of circuit board
KR20200135586A (en) * 2019-05-22 2020-12-03 삼성디스플레이 주식회사 Flexible circuit film bonding apparatus and flexible circuit film bonding method using the same
KR20220133377A (en) * 2021-03-24 2022-10-05 삼성전자주식회사 Apparatus of manufacturing semiconductor

Citations (3)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US6131795A (en) * 1997-11-10 2000-10-17 Matsushita Electric Industrial Co., Ltd. Thermal compression bonding method of electronic part with solder bump
US6463359B2 (en) * 2001-02-20 2002-10-08 Infotech Ag Micro-alignment pick-up head
US20050098610A1 (en) * 2001-06-27 2005-05-12 Shunji Onobori Apparatus and method for mounting electronic components

Family Cites Families (7)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
JPH05144874A (en) * 1991-11-21 1993-06-11 Sharp Corp Connection method of chip with solder bump
JP3095959B2 (en) * 1994-10-03 2000-10-10 アルプス電気株式会社 How to connect chip components to the board
JP2877120B2 (en) * 1996-12-27 1999-03-31 日本電気株式会社 Component mounting equipment
US5964396A (en) * 1997-08-12 1999-10-12 International Business Machines Corporation Enhanced ceramic ball grid array using in-situ solder stretch with clip
JP4445163B2 (en) 2001-07-13 2010-04-07 パナソニック株式会社 Electronic component mounting equipment
JP4035716B2 (en) * 2001-10-05 2008-01-23 日本電気株式会社 Electronic component manufacturing apparatus and electronic component manufacturing method
JP4522881B2 (en) * 2005-02-15 2010-08-11 パナソニック株式会社 Electronic component mounting method

Patent Citations (3)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US6131795A (en) * 1997-11-10 2000-10-17 Matsushita Electric Industrial Co., Ltd. Thermal compression bonding method of electronic part with solder bump
US6463359B2 (en) * 2001-02-20 2002-10-08 Infotech Ag Micro-alignment pick-up head
US20050098610A1 (en) * 2001-06-27 2005-05-12 Shunji Onobori Apparatus and method for mounting electronic components

Cited By (22)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20090127315A1 (en) * 2007-11-16 2009-05-21 Renesas Technology Corp. Apparatus and method for manufacturing semiconductor device
WO2010015760A1 (en) * 2008-08-08 2010-02-11 Renault S.A.S. Control device and method for varying the separation of pieces during backside induction brazing
FR2934799A1 (en) * 2008-08-08 2010-02-12 Renault Sas CONTROL METHOD AND DEVICE FOR TRANSPARENT INDUCTION BRAZING
US8381965B2 (en) 2010-07-22 2013-02-26 Taiwan Semiconductor Manufacturing Company, Ltd. Thermal compress bonding
US8556158B2 (en) 2010-07-22 2013-10-15 Taiwan Semiconductor Manufacturing Company, Ltd. Thermal compress bonding
US20120045869A1 (en) * 2010-08-23 2012-02-23 International Business Machines Corporation Flip chip bonder head for forming a uniform fillet
US8651359B2 (en) * 2010-08-23 2014-02-18 International Business Machines Corporation Flip chip bonder head for forming a uniform fillet
US8104666B1 (en) * 2010-09-01 2012-01-31 Taiwan Semiconductor Manufacturing Company, Ltd. Thermal compressive bonding with separate die-attach and reflow processes
US8317077B2 (en) 2010-09-01 2012-11-27 Taiwan Semiconductor Manufacturing Company, Ltd. Thermal compressive bonding with separate die-attach and reflow processes
US8177862B2 (en) 2010-10-08 2012-05-15 Taiwan Semiconductor Manufacturing Co., Ltd Thermal compressive bond head
US9842817B2 (en) * 2012-02-27 2017-12-12 Taiwan Semiconductor Manufacturing Company, Ltd. Solder bump stretching method and device for performing the same
US20150079763A1 (en) * 2012-02-27 2015-03-19 Taiwan Semiconductor Manufacturing Company, Ltd. Solder bump stretching method and device for performing the same
US10163835B2 (en) 2012-02-27 2018-12-25 Taiwan Semiconductor Manufacturing Company, Ltd. Solder bump stretching method
US20140151874A1 (en) * 2012-12-05 2014-06-05 Murata Manufacturing Co., Ltd. Bump-equipped electronic component and method for manufacturing bump-equipped electronic component
US9343360B2 (en) * 2012-12-05 2016-05-17 Murata Manufacturing Co., Ltd. Bump-equipped electronic component and method for manufacturing bump-equipped electronic component
US9478516B2 (en) 2013-12-17 2016-10-25 Kulicke And Soffa Industries, Inc. Methods of operating bonding machines for bonding semiconductor elements, and bonding machines
US9165902B2 (en) * 2013-12-17 2015-10-20 Kulicke And Soffa Industries, Inc. Methods of operating bonding machines for bonding semiconductor elements, and bonding machines
US20150171049A1 (en) * 2013-12-17 2015-06-18 Kulicke And Soffa Industries, Inc. Methods of operating bonding machines for bonding semiconductor elements, and bonding machines
US11302653B2 (en) * 2018-09-11 2022-04-12 Micron Technology, Inc. Die features for self-alignment during die bonding
US20200367366A1 (en) * 2019-05-16 2020-11-19 Denso Corporation Sleeve soldering device and method of producing electronic device
US11696411B2 (en) * 2019-05-16 2023-07-04 Denso Corporation Sleeve soldering device and method of producing electronic device
US11267062B2 (en) * 2020-06-02 2022-03-08 Dell Products L.P. System and method for compensating for thermal expansion caused by soldering process

Also Published As

Publication number Publication date
CN1949469A (en) 2007-04-18
US20090029488A1 (en) 2009-01-29
US7861913B2 (en) 2011-01-04
JP2007109786A (en) 2007-04-26
JP4669371B2 (en) 2011-04-13

Similar Documents

Publication Publication Date Title
US7861913B2 (en) Soldering method for mounting semiconductor device on wiring board to ensure invariable gap therebetween, and soldering apparatus therefor
JP5014151B2 (en) Chip mounting apparatus and chip mounting method
US6995469B2 (en) Semiconductor apparatus and fabricating method for the same
KR101419690B1 (en) Thermal compression bonding of semiconductor chips
US9425163B2 (en) Systems and methods for determining and adjusting a level of parallelism related to bonding of semiconductor elements
US7299965B2 (en) Method and apparatus for mounting and removing an electronic component
US20070181644A1 (en) Component mounting method and component mounting apparatus
US9120169B2 (en) Method for device packaging
JP4522881B2 (en) Electronic component mounting method
JP2006237369A (en) Electronic device, manufacturing method thereof, and stand-off member
US20080017293A1 (en) Automatic level adjustment for die bonder
US6734537B1 (en) Assembly process
JPH09153525A (en) Bonder and bonding method
JP2000353725A (en) Mounting of chip and device thereof
JP6325053B2 (en) Bonding system, bonding method, and semiconductor device manufacturing method
JP5437221B2 (en) Bonding equipment
JP2010129771A (en) Bonding device and bonding method for semiconductor chip
KR102534302B1 (en) Flip chip bonder
JPH05109840A (en) Inner lead bonding device
JP2010034341A (en) Chip mounting device
JP2659630B2 (en) Connection method between chip components and substrate
JP2002110740A (en) Method for mounting semiconductor device and its mounting apparatus
JP2001044247A (en) Parts-mounting device
JP6345819B2 (en) Chip mounting device
JP2837145B2 (en) Connection method and connection device between chip component and substrate

Legal Events

Date Code Title Description
AS Assignment

Owner name: NEC ELECTRONICS CORPORATION, JAPAN

Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:MIYAZAKI, SHINICHI;REEL/FRAME:018401/0164

Effective date: 20061003

STCB Information on status: application discontinuation

Free format text: ABANDONED -- FAILURE TO RESPOND TO AN OFFICE ACTION