US20070048923A1 - Flash memory with low tunnel barrier interpoly insulators - Google Patents

Flash memory with low tunnel barrier interpoly insulators Download PDF

Info

Publication number
US20070048923A1
US20070048923A1 US11/590,363 US59036306A US2007048923A1 US 20070048923 A1 US20070048923 A1 US 20070048923A1 US 59036306 A US59036306 A US 59036306A US 2007048923 A1 US2007048923 A1 US 2007048923A1
Authority
US
United States
Prior art keywords
forming
control gate
floating
gates
control
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Abandoned
Application number
US11/590,363
Inventor
Leonard Forbes
Jerome Eldridge
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
Micron Technology Inc
Original Assignee
Micron Technology Inc
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Micron Technology Inc filed Critical Micron Technology Inc
Priority to US11/590,363 priority Critical patent/US20070048923A1/en
Publication of US20070048923A1 publication Critical patent/US20070048923A1/en
Abandoned legal-status Critical Current

Links

Images

Classifications

    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L29/00Semiconductor devices specially adapted for rectifying, amplifying, oscillating or switching and having potential barriers; Capacitors or resistors having potential barriers, e.g. a PN-junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof ; Multistep manufacturing processes therefor
    • H01L29/40Electrodes ; Multistep manufacturing processes therefor
    • H01L29/41Electrodes ; Multistep manufacturing processes therefor characterised by their shape, relative sizes or dispositions
    • H01L29/423Electrodes ; Multistep manufacturing processes therefor characterised by their shape, relative sizes or dispositions not carrying the current to be rectified, amplified or switched
    • H01L29/42312Gate electrodes for field effect devices
    • H01L29/42316Gate electrodes for field effect devices for field-effect transistors
    • H01L29/4232Gate electrodes for field effect devices for field-effect transistors with insulated gate
    • H01L29/42324Gate electrodes for transistors with a floating gate
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L29/00Semiconductor devices specially adapted for rectifying, amplifying, oscillating or switching and having potential barriers; Capacitors or resistors having potential barriers, e.g. a PN-junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof ; Multistep manufacturing processes therefor
    • H01L29/40Electrodes ; Multistep manufacturing processes therefor
    • H01L29/43Electrodes ; Multistep manufacturing processes therefor characterised by the materials of which they are formed
    • H01L29/49Metal-insulator-semiconductor electrodes, e.g. gates of MOSFET
    • H01L29/51Insulating materials associated therewith
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L29/00Semiconductor devices specially adapted for rectifying, amplifying, oscillating or switching and having potential barriers; Capacitors or resistors having potential barriers, e.g. a PN-junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof ; Multistep manufacturing processes therefor
    • H01L29/40Electrodes ; Multistep manufacturing processes therefor
    • H01L29/43Electrodes ; Multistep manufacturing processes therefor characterised by the materials of which they are formed
    • H01L29/49Metal-insulator-semiconductor electrodes, e.g. gates of MOSFET
    • H01L29/51Insulating materials associated therewith
    • H01L29/511Insulating materials associated therewith with a compositional variation, e.g. multilayer structures
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L29/00Semiconductor devices specially adapted for rectifying, amplifying, oscillating or switching and having potential barriers; Capacitors or resistors having potential barriers, e.g. a PN-junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof ; Multistep manufacturing processes therefor
    • H01L29/66Types of semiconductor device ; Multistep manufacturing processes therefor
    • H01L29/68Types of semiconductor device ; Multistep manufacturing processes therefor controllable by only the electric current supplied, or only the electric potential applied, to an electrode which does not carry the current to be rectified, amplified or switched
    • H01L29/76Unipolar devices, e.g. field effect transistors
    • H01L29/772Field effect transistors
    • H01L29/78Field effect transistors with field effect produced by an insulated gate
    • H01L29/788Field effect transistors with field effect produced by an insulated gate with floating gate
    • H01L29/7881Programmable transistors with only two possible levels of programmation
    • H01L29/7883Programmable transistors with only two possible levels of programmation charging by tunnelling of carriers, e.g. Fowler-Nordheim tunnelling
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L29/00Semiconductor devices specially adapted for rectifying, amplifying, oscillating or switching and having potential barriers; Capacitors or resistors having potential barriers, e.g. a PN-junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof ; Multistep manufacturing processes therefor
    • H01L29/66Types of semiconductor device ; Multistep manufacturing processes therefor
    • H01L29/68Types of semiconductor device ; Multistep manufacturing processes therefor controllable by only the electric current supplied, or only the electric potential applied, to an electrode which does not carry the current to be rectified, amplified or switched
    • H01L29/76Unipolar devices, e.g. field effect transistors
    • H01L29/772Field effect transistors
    • H01L29/78Field effect transistors with field effect produced by an insulated gate
    • H01L29/788Field effect transistors with field effect produced by an insulated gate with floating gate
    • H01L29/7881Programmable transistors with only two possible levels of programmation
    • H01L29/7884Programmable transistors with only two possible levels of programmation charging by hot carrier injection
    • HELECTRICITY
    • H10SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
    • H10BELECTRONIC MEMORY DEVICES
    • H10B41/00Electrically erasable-and-programmable ROM [EEPROM] devices comprising floating gates
    • H10B41/20Electrically erasable-and-programmable ROM [EEPROM] devices comprising floating gates characterised by three-dimensional arrangements, e.g. with cells on different height levels
    • H10B41/23Electrically erasable-and-programmable ROM [EEPROM] devices comprising floating gates characterised by three-dimensional arrangements, e.g. with cells on different height levels with source and drain on different levels, e.g. with sloping channels
    • H10B41/27Electrically erasable-and-programmable ROM [EEPROM] devices comprising floating gates characterised by three-dimensional arrangements, e.g. with cells on different height levels with source and drain on different levels, e.g. with sloping channels the channels comprising vertical portions, e.g. U-shaped channels
    • HELECTRICITY
    • H10SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
    • H10BELECTRONIC MEMORY DEVICES
    • H10B69/00Erasable-and-programmable ROM [EPROM] devices not provided for in groups H10B41/00 - H10B63/00, e.g. ultraviolet erasable-and-programmable ROM [UVEPROM] devices

Definitions

  • the present invention relates generally to integrated circuits, and in particular to Flash memory with low tunnel barrier interpoly insulators.
  • Flash memories have become widely accepted in a variety of applications ranging from personal computers, to digital cameras and wireless phones. Both INTEL and AMD have separately each produced about one billion integrated circuit chips in this technology.
  • the ETOX cell uses channel hot electron injection
  • the erase operation which can be slower is achieved by Fowler-Nordhiem tunneling from the floating gate to the source.
  • the combination of very high electric fields and damage by hot electron collisions in the oxide result in a number of operational problems like soft erase error, reliability problems of premature oxide breakdown and a limited number of cycles of write and erase.
  • FIG. 1A One example of the use of different floating gate ( FIG. 1A ) materials is provided in U.S. Pat. No. 5,801,401 by L. Forbes, entitled “FLASH MEMORY WITH MICROCRYSTALLINE SILICON CARBIDE AS THE FLOATING GATE STRUCTURE.” Another example is provided in U.S. Pat. No. 5,852,306 by L. Forbes, entitled “FLASH MEMORY WITH NANOCRYSTALLINE SILICON FILM AS THE FLOATING GATE.” Still further examples of this approach are provided in pending applications by L. Forbes and K.
  • FIG. 1B An example of the use of the structured surface approach ( FIG. 1B ) is provided in U.S. Pat. No. 5,981,350 by J. Geusic, L. Forbes, and K. Y. Ahn, entitled “DRAM CELLS WITH A STRUCTURE SURFACE USING A SELF STRUCTURED MASK.” Another example is provided in U.S. Pat. No. 6,025,627 by L. Forbes and J. Geusic, entitled “ATOMIC LAYER EXPITAXY GATE INSULATORS AND TEXTURED SURFACES FOR LOW VOLTAGE FLASH MEMORIES.”
  • FIG. 1C An example of the use of amorphous SiC gate insulators ( FIG. 1C ) is provided in U.S. patent application Ser. No. 08/903,453 by L. Forbes and K. Ahn, entitled “GATE INSULATOR FOR SILICON INTEGRATED CIRCUIT TECHNOLOGY BY THE CARBURIZATION OF SILICON.”
  • graded composition insulators to increase the tunneling probability and reduce erase time have been described by the same inventors. (See, L. Forbes and J. M. Eldridge, “GRADED COMPOSITION GATE INSULATORS TO REDUCE TUNNELING BARRIERS IN FLASH MEMORY DEVICES,” application Ser. No. 09/945,514.
  • FIGS. 1A-1C illustrate a number of previous methods for reducing tunneling barriers in Flash memory.
  • FIG. 2 illustrates one embodiment of a floating gate transistor, or non-volatile memory cell, according to the teachings of the present invention.
  • FIG. 3 illustrates another embodiment of a floating gate transistor, or non-volatile memory cell, according to the teachings of the present invention.
  • FIG. 4 is a perspective view illustrating an array of silicon pillars formed on a substrate as used in one embodiment according to the teachings of the present invention.
  • FIGS. 5A-5E are cross sectional views taken along cut line 5 - 5 from FIG. 4 illustrating a number of floating gate and control gate configurations which are included in the scope of the present invention.
  • FIGS. 6A-6D illustrate a number of address coincidence schemes can be used together with the present invention.
  • FIG. 7A is an energy band diagram illustrating the band structure at vacuum level with the low tunnel barrier interpoly insulator according to the teachings of the present invention.
  • FIG. 7B is an energy band diagram illustrating the band structure during an erase operation of electrons from the floating gate to the control gate across the low tunnel barrier interpoly insulator according to the teachings of the present invention.
  • FIG. 7C is a graph plotting tunneling currents versus the applied electric fields (reciprocal applied electric field shown) for a number of barrier heights.
  • FIG. 8 illustrates a block diagram of an embodiment of an electronic system 801 according to the teachings of the present invention.
  • wafer and substrate are interchangeably used to refer generally to any structure on which integrated circuits are formed, and also to such structures during various stages of integrated circuit fabrication. Both terms include doped and undoped semiconductors, epitaxial layers of a semiconductor on a supporting semiconductor or insulating material, combinations of such layers, as well as other such structures that are known in the art.
  • horizontal as used in this application is defined as a plane parallel to the conventional plane or surface of a wafer or substrate, regardless of the orientation of the wafer or substrate.
  • vertical refers to a direction perpendicular to the horizontal as defined above. Prepositions, such as “on”, “side” (as in “sidewall”), “higher”, “lower”, “over” and “under” are defined with respect to the conventional plane or surface being on the top surface of the wafer or substrate, regardless of the orientation of the wafer or substrate.
  • the present invention describes the use of metal oxide inter-poly dielectric insulators between the control gate and the floating gate.
  • An example is shown in FIG. 2 for a planar structure, or horizontal non-volatile memory cell.
  • the use of metal oxide films for this purpose offer a number of advantages including:
  • FIG. 2 illustrates one embodiment of a floating gate transistor, or non-volatile memory cell 200 , according to the teachings of the present invention.
  • the non-volatile memory cell 200 includes a first source/drain region 201 and a second source/drain region 203 separated by a channel region 205 in a substrate 206 .
  • a floating gate 209 opposes the channel region 205 and is separated therefrom by a gate oxide 211 .
  • a control gate 213 opposes the floating gate 209 .
  • the control gate 213 is separated from the floating gate 209 by a low tunnel barrier intergate insulator 215 .
  • low tunnel barrier intergate insulator 215 includes a metal oxide insulator selected from the group consisting of lead oxide (PbO) and aluminum oxide (A 2 O 3 ).
  • the low tunnel barrier intergate insulator 215 includes a transition metal oxide and the transition metal oxide is selected from the group consisting of Ta 2 O 5 , TiO 2 , ZrO 2 , and Nb 2 O 5 .
  • the low tunnel barrier intergate insulator 215 includes a Perovskite oxide tunnel barrier.
  • the floating gate 209 includes a polysilicon floating gate 209 having a metal layer 216 formed thereon in contact with the low tunnel barrier intergate insulator 215 .
  • the control gate 213 includes a polysilicon control gate 213 having a metal layer 217 formed thereon in contact with the low tunnel barrier intergate insulator 215 .
  • the metal layers, 216 and 217 are formed of the same metal material used to form the metal oxide interpoly insulator 215 .
  • FIG. 3 illustrates another embodiment of a floating gate transistor, or non-volatile memory cell 300 , according to the teachings of the present invention.
  • the non-volatile memory cell 300 includes a vertical non volatile memory cell 300 .
  • the non-volatile memory cell 300 has a first source/drain region 301 formed on a substrate 306 .
  • a body region 307 including a channel region 305 is formed on the first source/drain region 301 .
  • a second source/drain region 303 is formed on the body region 307 .
  • a floating gate 309 opposes the channel region 305 and is separated therefrom by a gate oxide 311 .
  • a control gate 313 opposes the floating gate 309 . According to the teachings of the present invention, the control gate 313 is separated from the floating gate 309 by a low tunnel barrier intergate insulator 315 .
  • the low tunnel barrier intergate insulator 315 includes a metal oxide insulator 315 selected from the group consisting of PbO, Al 2 O 3 , Ta 2 O 5 , TiO 2 , ZrO 2 , Nb 2 O 5 .
  • the low tunnel barrier intergate insulator 315 includes a Perovskite oxide tunnel barrier.
  • the floating gate 309 includes a polysilicon floating gate 309 having a metal layer 316 formed thereon in contact with the low tunnel barrier intergate insulator 315 .
  • the control gate 313 includes a polysilicon control gate 313 having a metal layer 317 formed thereon in contact with the low tunnel barrier intergate insulator 315 .
  • the floating gate 309 includes a vertical floating gate 309 formed alongside of the body region 307 .
  • the control gate 313 includes a vertical control gate 313 formed alongside of the vertical floating gate 309 .
  • the floating gate 309 and control gate 313 orientation shown in FIG. 3 is just one embodiment for a vertical non volatile memory cell 300 , according to the teachings of the present invention.
  • the floating gate includes a horizontally oriented floating gate formed alongside of the body region.
  • the control gate includes a horizontally oriented control gate formed above the horizontally oriented floating gate.
  • FIG. 4 is a perspective view illustrating an array of silicon pillars 400 - 1 , 400 - 2 , 400 - 3 , . . . , 400 -N, formed on a substrate 406 as used in one embodiment according to the teachings of the present invention.
  • the substrates can be (i) conventional p-type bulk silicon or p-type epitaxial layers on p+ wafers, (ii) silicon on insulator formed by conventional SIMOX, wafer bonding and etch back or silicon on sapphire, or (iii) small islands of silicon on insulator utilizing techniques such as described in more detail in U.S. Pat. No. 5,691,230, by Leonard Forbes, entitled “Technique for Producing Small Islands of Silicon on Insulator,” issued Nov. 25, 1997, which is incorporated herein by reference.
  • each pillar in the array of silicon pillars 400 - 1 , 400 - 2 , 400 - 3 , . . . , 400 -N includes a first source/drain region 401 and a second source/drain region 403 .
  • the first and the second source/drain regions, 401 and 403 are separated by a body region 407 including channel regions 405 .
  • a number of trenches 430 separate adjacent pillars in the array of silicon pillars 400 - 1 , 400 - 2 , 400 - 3 , . . . , 400 -N.
  • Trenches 430 are referenced in connection with the discussion which follows in connection with FIGS. 5A-5E .
  • FIGS. 5A-5E are cross sectional views taken along cut line 5 - 5 from FIG. 4 .
  • FIG. 5A illustrates one such embodiment of the present invention.
  • FIG. 5A illustrates a first source/drain region 501 and second source/drain region 503 for a non-volatile memory cell 500 formed according to the teachings of the present invention.
  • the first and second source/drain regions, 501 and 503 are contained in a pillar of semiconductor material, and separated by a body region 507 including channel regions 505 .
  • FIGS. 5A-5E are cross sectional views taken along cut line 5 - 5 from FIG. 4 .
  • FIG. 5A illustrates one such embodiment of the present invention.
  • FIG. 5A illustrates a first source/drain region 501 and second source/drain region 503 for a non-volatile memory cell 500 formed according to the teachings of the present invention.
  • the first and second source/drain regions, 501 and 503 are contained in a pillar of semiconductor
  • the first source/drain region 501 is integrally connected to a buried sourceline 525 .
  • the buried sourceline 525 is be formed of semiconductor material which has the same doping type as the first source/drain region 501 .
  • the sourceline 525 is formed of semiconductor material of the same doping as the first source/drain region 501 , but is more heavily doped than the first source/drain region 501 .
  • a pair of floating gates 509 - 1 and 509 - 2 are formed in each trench 530 between adjacent pillars which form memory cells 500 - 1 and 500 - 2 .
  • Each one of the pair of floating gates, 509 - 1 and 509 - 2 respectively opposes the body regions 507 - 1 and 507 - 2 in adjacent pillars 500 - 1 and 500 - 2 on opposing sides of the trench 530 .
  • a single control gate 513 is shared by the pair of floating gates 509 - 1 and 509 - 2 on opposing sides of the trench 530 .
  • the shared single control gate 513 can include an integrally formed control gate line.
  • an integrally formed control gate line 513 can be one of a plurality of control gate lines which are each independently formed in the trench, such as trench 530 , below the top surface of the pillars 500 - 1 and 500 - 2 and between the pair of floating gates 509 - 1 and 509 - 2 .
  • each floating gate e.g. 509 - 1 and 509 - 2 , includes a vertically oriented floating gate having a vertical length of less than 100 nanometers.
  • a pair of floating gates 509 - 1 and 509 - 2 are formed in each trench 530 between adjacent pillars which form memory cells 500 - 1 and 500 - 2 .
  • Each one of the pair of floating gates, 509 - 1 and 509 - 2 respectively opposes the body regions 507 - 1 and 507 - 2 in adjacent pillars 500 - 1 and 500 - 2 on opposing sides of the trench 530 .
  • a plurality of control gate lines are again formed in trenches, e.g. trench 530 , below the top surface of the pillars, 500 - 1 and 500 - 2 , and between the pair of floating gates 509 - 1 and 509 - 2 .
  • each trench e.g. 530
  • Each one of the pair of control gate lines 513 - 1 and 513 - 2 addresses the floating gates, 509 - 1 and 509 - 2 respectively, on opposing sides of the trench 530 .
  • the pair of control gate lines, or control gates 513 - 1 and 513 - 2 are separated by an insulator layer.
  • a pair of floating gates 509 - 1 and 509 - 2 are again formed in each trench 530 between adjacent pillars which form memory cells 500 - 1 and 500 - 2 .
  • Each one of the pair of floating gates, 509 - 1 and 509 - 2 respectively opposes the body regions 507 - 1 and 507 - 2 in adjacent pillars 500 - 1 and 500 - 2 on opposing sides of the trench 530 .
  • the plurality of control gate lines are disposed vertically above the floating gates. That is, in one embodiment, the control gate lines are located above the pair of floating gates 509 - 1 and 509 - 2 and not fully beneath the top surface of the pillars 500 - 1 and 500 - 2 . In the embodiment of FIG. 5C , each pair of floating gates, e.g. 509 - 1 and 509 - 2 , in a given trench shares a single control gate line, or control gate 513 .
  • a pair of floating gates 509 - 1 and 509 - 2 are formed in each trench 530 between adjacent pillars which form memory cells 500 - 1 and 500 - 2 .
  • Each one of the pair of floating gates, 509 - 1 and 509 - 2 respectively opposes the body regions 507 - 1 and 507 - 2 in adjacent pillars 500 - 1 and 500 - 2 on opposing sides of the trench 530 .
  • the plurality of control gate lines are disposed vertically above the floating gates. That is, in one embodiment, the control gate lines are located above the pair of floating gates 509 - 1 and 509 - 2 and not fully beneath the top surface of the pillars 500 - 1 and 500 - 2 . However, in the embodiment of FIG. 5D , each one of the pair of floating gates, e.g. 509 - 1 and 509 - 2 , is addressed by an independent one of the plurality of control lines or control gates, shown in FIG. 5D as 513 - 1 and 513 - 2 .
  • a single floating gate 509 is formed in each trench 530 between adjacent pillars which form memory cells 500 - 1 and 500 - 2 .
  • the single floating gate 509 can be either a vertically oriented floating gate 509 or a horizontally oriented floating gate 509 formed by conventional processing techniques, or can be a horizontally oriented floating gate 509 formed by a replacement gate technique such as described in a copending application, entitled “Flash Memory with Ultrathin Vertical Body Transistors,” by Leonard Forbes and Kie Y. Ahn, application Ser. No. 09/780,169.
  • the floating gate 509 has a vertical length facing the body region 505 of less than 100 nm.
  • the floating gate 509 has a vertical length facing the body region 505 of less than 50 nm. In one embodiment, as shown in FIG. 5E , the floating gate 509 is shared, respectively, with the body regions 507 - 1 and 507 - 2 , including channel regions 505 - 1 and 505 - 2 , in adjacent pillars 500 - 1 and 500 - 2 located on opposing sides of the trench 530 .
  • the floating gates 509 are separated from the control gate lines, or control gates 513 with a low tunnel barrier intergate insulator in accordance with the descriptions given above in connection with FIG. 3 .
  • the modifications here are to use tunneling through the interpoly dielectric to realize flash memory devices.
  • the vertical devices include an extra flexibility in that the capacitors, e.g. gate oxide and intergate insulator, are easily fabricated with different areas. This readily allows the use of very high dielectric constant inter-poly dielectric insulators with lower tunneling barriers.
  • FIGS. 6A-6D illustrate that a number of address coincidence schemes can be used together with the present invention.
  • FIG. 6A illustrates a NOR flash memory array 610 having a number of non-volatile memory cells 600 - 1 , 600 - 2 , 600 - 3 , using a coincidence address array scheme.
  • FIG. 6A shows a sourceline 625 coupled to a first source/drain region 601 in each of the number of non-volatile memory cells 600 - 1 , 600 - 2 , 600 - 3 .
  • the sourceline is shown oriented in a first selected direction in the flash memory array 610 .
  • FIG. 6A a number of control gate lines 630 are shown oriented in a second selected direction in the flash memory array 610 .
  • the number of control gate lines 630 are coupled to, or integrally formed with the control gates 613 for the number of non-volatile memory cells 600 - 1 , 600 - 2 , 600 - 3 .
  • the second selected direction is orthogonal to the first selected direction.
  • FIG. 6A shows a number of bitlines 635 oriented in a third selected direction in the flash memory array 610 . As shown in FIG.
  • the number of bitlines are coupled to the second source/drain regions in the number of non-volatile memory cells 600 - 1 , 600 - 2 , 600 - 3 .
  • the third selected direction is parallel to the second selected direction and the number of control gate lines 630 serve as address lines.
  • the flash memory array 610 includes a number of backgate or substrate/well bias address lines 640 coupled to the substrate.
  • FIGS. 6B-6D illustrate of top view for three different coincidence address scheme layouts suitable for use with the present invention.
  • FIG. 6B provides the top view layout of the coincidence address scheme described in connection with FIG. 6A . That is, FIG. 6B illustrates a number of sourcelines 625 oriented in a first selected direction, a number of control gate lines 630 oriented in a second selected direction, and a number of bitlines 635 oriented in a third selected direction for the flash memory array 600 .
  • the second and third selected direction are parallel to one another and orthogonal to the first selected direction such that the number of control gate lines 630 serve as address lines.
  • FIG. 6C provides the top view layout of another coincidence address scheme according to the teachings of the present invention.
  • FIG. 6C illustrates a number of sourcelines 625 oriented in a first selected direction, a number of control gate lines 630 oriented in a second selected direction, and a number of bitlines 635 oriented in a third selected direction for the flash memory array 600 .
  • the first selected direction and the third selected direction are parallel to one another and orthogonal to the second selected direction.
  • the number of control gate lines 630 again serve as address lines.
  • FIG. 6D provides the top view layout of yet another coincidence address scheme according to the teachings of the present invention.
  • FIG. 6D illustrates a number of sourcelines 625 oriented in a first selected direction, a number of control gate lines 630 oriented in a second selected direction, and a number of bitlines 635 oriented in a third selected direction for the flash memory array 600 .
  • the first selected direction and the second selected direction are parallel to one another and orthogonal to the third selected direction.
  • the number of bitlines 635 serve as address lines.
  • write can still be achieved by hot electron injection and/or, according to the teachings of the present invention, tunneling from the control gate.
  • block erase is accomplished by driving the control gates with a relatively large positive voltage and tunneling from the metal on top of the floating gate to the metal on the bottom of the control gate.
  • FIG. 7A is an energy band diagram illustrating the band structure at vacuum level with the low tunnel barrier interpoly insulator according to the teachings of the present invention.
  • FIG. 7A is useful in illustrating the reduced tunnel barrier off of the floating gate to the control gate and for illustrating the respective capacitances of the structure according to the teachings of the present invention.
  • FIG. 7A shows the band structure of the silicon substrate, e.g. channel region 701 , silicon dioxide gate insulator, e.g. gate oxide 703 , polysilicon floating gate 705 , the low tunnel barrier interpoly dielectric 707 , between metal plates 709 and 711 , and then the polysilicon control gate 713 , according to the teachings of the present invention.
  • the design considerations involved are determined by the dielectric constant, thickness and tunneling barrier height of the interpoly dielectric insulator 707 relative to that of the silicon dioxide gate insulator, e.g. gate oxide 703 .
  • the tunneling probability through the interpoly dielectric 707 is an exponential function of both the barrier height and the electric field across this dielectric.
  • FIG. 7B is an energy band diagram illustrating the band structure during an erase operation of electrons from the floating gate 705 to the control gate 713 across the low tunnel barrier interpoly insulator 707 according to the teachings of the present invention.
  • FIG. 7B is similarly useful in illustrating the reduced tunnel barrier off of the floating gate 705 to the control gate 713 and for illustrating the respective capacitances of the structure according to the teachings of the present invention.
  • the electric field is determined by the total voltage difference across the structure, the ratio of the capacitances (see FIG. 7A ), and the thickness of the interpoly dielectric 707 .
  • the lower electric field in the aluminum oxide interpoly insulator 707 for the same current density reflects the lower tunneling barrier of less than 2 eV, shown in FIG. 7B , as opposed to the 3.2 eV tunneling barrier of silicon oxide 703 , also illustrated in FIG. 7B .
  • FIG. 7C is a graph plotting tunneling currents versus the applied electric fields (reciprocal applied electric field shown) for a number of barrier heights.
  • FIG. 7C illustrates the dependence of the tunneling currents on electric field (reciprocal applied electric field) and barrier height.
  • the fraction of voltage across the interpoly or intergate insulator, ⁇ V 2 can be increased by making the area of the intergate capacitor, C 2 , (e.g. intergate insulator 707 ) smaller than the area of the transistor gate capacitor, C 1 (e.g. gate oxide 703 ). This would be required with high dielectric constant intergate dielectric insulators 707 and is easily realized with the vertical floating gate structures described above in connection with FIGS. 3 , and 5 A- 5 E.
  • the poly-Si layer is to be formed with emphasis on obtaining a surface that is very smooth and morphologically stable at subsequent device processing temperatures which will exceed that used to grow Metal oxide.
  • the native SiO x oxide on the poly-Si surface must be removed (e.g., by sputter cleaning in an inert gas plasma in situ) just prior to depositing the metal film.
  • the electrical characteristics of the resultant Poly-Si/Metal/Metal oxide/Metal/Poly-Si structure will be better defined and reproducible than that of a Poly-Si/Native SiO x /Metal/Metal oxide/Poly-Si structure.
  • the oxide growth rate and limiting thickness will increase with oxidation temperature and oxygen pressure.
  • the oxidation kinetics of a metal may, in some cases, depend on the crystallographic orientations of the very small grains of metal which comprise the metal film (see generally, O, Kubaschewski and B. E. Hopkins, “Oxidation of Metals and Alloys”, Butterworth, London, pp. 53-64, 1962). If such effects are significant, the metal deposition process can be modified in order to increase its preferred orientation and subsequent oxide thickness and tunneling uniformity. To this end, use can be made of the fact that metal films strongly prefer to grow during their depositions having their lowest free energy planes parallel to the film surface. This preference varies with the crystal structure of the metal. For example, fcc metals prefer to form ⁇ 111 ⁇ surface plans. Metal orientation effects, if present, would be larger when only a limited fraction of the metal will be oxidized and unimportant when all or most of the metal is oxidized.
  • Modifications in the structure shown in FIG. 2 may be introduced in order to compensate for certain properties in some metal/oxide/metal layers. Such changes are reasonable since a wide range of metals, alloys and oxides with quite different physical and chemical properties can be used to form these tunnel junctions.
  • This oxide barrier has been studied in detail using Pb/PbO/Pb structures.
  • the oxide itself can be grown very controllably on deposited lead films using either thermal oxidation (see generally, J. M. Eldridge and J. Matisoo, “Measurement of tunnel current density in a Meal-Oxide-Metal system as a function of oxide thickness,” Proc. 12 th Intern. Conf. on Low Temperature Physics, pp. 427-428, 1971; J. M. Eldridge and D. W. Dong, “Growth of thin PbO layers on lead films. I. Experiment,” Surface Science, Vol. 40, pp. 512-530, 1973) or rf sputter etching in an oxygen plasma (see generally, J.
  • Lead and other metal films can be deposited by various means including physical sputtering and/or from a Knudsen evaporation cell.
  • the sputtering process also offers the ability to produce smoother films by increasing the re-sputtering-to-deposition ratio since re-sputtering preferentially reduces geometric high points of the film.
  • the temperature used to subsequently deposit the Poly-Si control gate must be held below the melting temperature (327 C.) of lead.
  • the PbO itself is stable (up to ⁇ 500 C. or higher) and thus introduces no temperature constraint on subsequent processes.
  • Yet another variation out of several would involve: oxidizing the lead film to completion; replacing the top lead electrode with a higher melting metal such as Al; and, then adding the poly-Si control layer. This junction would have asymmetrical tunneling behavior due to the difference in barrier heights between the Pb/PbO and PbO/Al electrodes.
  • Tunnel currents are asymmetrical in this system with somewhat larger currents flowing when electrons are injected from Al/Al 2 O 3 interface developed during oxide growth. This asymmetry is due to a minor change in composition of the growing oxide: there is a small concentration of excess metal in the Al 2 O 3 , the concentration of which diminishes as the oxide is grown thicker. The excess Al +3 ions produce a space charge that lowers the tunnel barrier at the inner interface. The oxide composition at the outer Al 2 O 3 /Al contact is much more stoichiometric and thus has a higher tunnel barrier. In situ ellipsometer measurements on the thermal oxidation of Al films deposited and oxidized in situ support this model (see generally, J. Grimblot and J. M.
  • the oxide will be amorphous and remain so until temperatures in excess of 400 C. are reached.
  • the initiation of recrystallization and grain growth can be suppressed, if desired, via the addition of small amounts of glass forming elements (e.g., Si) without altering the growth kinetics or barrier heights significantly.
  • Single layers of Ta 2 O 5 , TiO 2 , ZrO 2 , Nb 2 O 5 and similar transition metal oxides can be formed by “low temperature oxidation” of numerous Transition Metal (e.g., TM oxides) films in molecular and plasma oxygen and also by rf sputtering in an oxygen plasma.
  • TM oxides Transition Metal
  • the thermal oxidation kinetics of these metals have been studied for decades with numerous descriptions and references to be found in the book by Kubaschewski and Hopkins ( 0 . Kubaschewski and B. E. Hopkins, “Oxidation of Metals and Alloys”, Butterworth, London, pp. 53-64, 1962).
  • Such metals oxidize via logarithmic kinetics to reach thicknesses of a few to several tens of angstroms in the range of 100 to 300 C.
  • Excellent oxide barriers for Josephson tunnel devices can be formed by rf sputter etching these metals in an oxygen plasma (see generally, J. M. Greiner, “Josephson tunneling barriers by rf sputter etching in an oxygen plasma,” J. Appl. Phys., Vol. 42, No. 12, pp. 5151-5155, 1971; O. Michikami et al., “Method of fabrication of Josephson tunnel junctions,” U.S. Pat. No. 4,412,902, Nov. 1, 1983).
  • Such “low temperature oxidation” approaches differ considerably from MOCVD processes used to produce these TM oxides.
  • MOCVD films require high temperature oxidation treatments to remove carbon impurities, improve oxide stoichiometry and produce recrystallization. Such high temperature treatments also cause unwanted interactions between the oxide and the underlying silicon and thus have necessitated the introduction of interfacial barrier layers. See, for example, H. F. Luan et al., “High quality Ta 2 O 5 gate dielectrics with T ox,eq ⁇ 10 angstroms,” IEDM Tech. Digest, pp. 141-144, 1999.
  • this treatment can be carried out in an inert gas atmosphere, thus lessening the possibility of inadvertently oxidizing the poly-Si floating gate.
  • This earlier disclosure was directed at developing methods and procedures for producing high dielectric constant films for storage cells for DRAMs, the same teachings can be applied to producing thinner metal oxide tunnel films for the flash memory devices described in this disclosure.
  • the dielectric constants of these TM oxides are substantially greater (>25 to 30 or more) than those of PbO and Al 2 O 3 .
  • Duplex layers of these high dielectric constant oxide films are easily fabricated with simple tools and also provide improvement in device yields and reliability. Each oxide layer will contain some level of defects but the probability that such defects will overlap is exceedingly small.
  • Thinner TM layers will be used in this invention relative to those used to form DRAMs. Unlike DRAMs where leakage must be eliminated, the duplex oxides used here must be thin enough to carry very controlled levels of current flow when subjected to reasonable applied fields and times.
  • TM and their oxides are highly refractory and etchable (e.g., by RIE). Hence they are quite compatible with poly-Si control gate processes and other subsequent steps.
  • a stack of oxide films having quite different properties, for example, a stack comprised of a high dielectric constant (k) oxide/a low k oxide/a high k oxide.
  • Low temperature oxidation can be used to form numerous variations of such structures. While most of this disclosure deals with the formation and use of stacks of oxide dielectrics, it is also possible to use “low temperature oxidation” to form other thin film dielectrics such as nitrides, oxynitrides, etc. that could provide additional functions such as being altered by monochromatic light, etc. These will not be discussed further here.
  • the dielectric constants of crystallized, perovskite oxides can be very large, with values in the 100 to 1000 or more range.
  • the basic process is more complicated than that needed to oxidize layered films of transition metals.
  • the TM layers would typically be pure metals although they could be alloyed.
  • the TMs are similar metallurgically as are their oxides.
  • the parent alloy films that can be converted to a perovskite oxide are typically comprised of metals having widely different chemical reactivities with oxygen and other common gasses.
  • Y—Ba—Cu system referenced above Y and Ba are among the most reactive of metals while the reactivity of Cu approaches (albeit distantly) those of other noble metals.
  • the alloy is to be completely oxidized, then thin film barriers such as Pd, Pt, etc. or their conductive oxides must be added between the Si and the parent metal film to serve as: electrical contact layers; diffusion barriers; and, oxidation stops.
  • the Schottky barrier heights of various TM oxides and perovskite oxides in contact with various metals will help in the design of the tunnel device.
  • the barrier heights will represent that developed during oxide growth at the parent perovskite alloy/perovskite oxide interface. Obviously, such barrier heights cannot be predicted ab initio for such a wide class of materials but will have to be developed as the need arises. This information will have to be developed on a system-by-system basis.
  • Write can be achieved by the normal channel hot electron injection and gate current through the silicon oxide to the floating gate. This is done by selecting a particular column by applying a high control gate voltage and applying relatively large drain voltage as is done with conventional ETOX flash memory devices.
  • write can also be accomplished by applying a positive voltage to the substrate or well select line and a large negative voltage to the control gates, electrons will tunnel from the control gate to the floating gate.
  • the low tunnel barrier will provide an easy write operation and the selection of the substrate or well bias will provide selectivity and address only one device.
  • erase is achieved by providing a negative voltage to the substrate or well address line and a large positive voltage to the control gate. This causes electrons to tunnel off of the floating gate on to the control gate.
  • a whole row can be erased by addressing all the column lines along that row and a block can be erased by addressing multiple row back gate or substrate/well address lines.
  • Read is accomplished as in conventional ETOX flash memory devices.
  • a column line is addressed by applying a positive control gate voltage and sensing the current along the data bit or drain row address line.
  • FIG. 8 illustrates a block diagram of an embodiment of an electronic system 801 according to the teachings of the present invention.
  • the system 801 includes a memory device 800 which has an array of memory cells 802 , address decoder 804 , row access circuitry 806 , column access circuitry 808 , control circuitry 810 , and input/output circuit 812 .
  • the circuit 801 includes a processor 814 , or memory controller for memory accessing.
  • the memory device 800 receives control signals from the processor 814 , such as WE*, RAS* and CAS* signals over wiring or metallization lines.
  • the memory device 800 is used to store data which is accessed via I/O lines.
  • At least one of the memory cells 802 has a memory cell formed according to the embodiments of the present invention. That is, at least one memory cell includes a low tunnel barrier interpoly insulator according to the teachings of the present invention.
  • FIG. 8 illustrates an embodiment for electronic system circuitry in which the novel memory cells of the present invention are used.
  • the illustration of system 801 is intended to provide a general understanding of one application for the structure and circuitry of the present invention, and is not intended to serve as a complete description of all the elements and features of an electronic system using the novel memory cell structures.
  • the invention is equally applicable to any size and type of memory device 801 using the novel memory cells of the present invention and is not intended to be limited to that described above.
  • such an electronic system can be fabricated in single-package processing units, or even on a single semiconductor chip, in order to reduce the communication time between the processor and the memory device.
  • Applications containing the novel memory cell of the present invention as described in this disclosure include electronic systems for use in memory modules, device drivers, power modules, communication modems, processor modules, and application-specific modules, and may include multilayer, multichip modules.
  • Such circuitry can further be a subcomponent of a variety of electronic systems, such as a clock, a television, a cell phone, a personal computer, an automobile, an industrial control system, an aircraft, and others.
  • the low tunnel barrier interpoly insulators of the present invention avoid the large barriers to electron tunneling or hot electron injection presented by the silicon oxide-silicon interface, 3.2 eV, which result in slow write and erase speeds even at very high electric fields.
  • the present invention also avoids the combination of very high electric fields and damage by hot electron collisions in the which oxide result in a number of operational problems like soft erase error, reliability problems of premature oxide breakdown and a limited number of cycles of write and erase.
  • the low tunnel barrier interploy dielectric insulator erase approach, of the present invention remedies the above mentioned problems of having a rough top surface on the polysilicon floating gate which results in, poor quality interpoly oxides, sharp points, localized high electric fields, premature breakdown and reliability problems.
  • the non-volatile memory includes a first source/drain region and a second source/drain region separated by a channel region in a substrate.
  • a floating gate opposing the channel region and is separated therefrom by a gate oxide.
  • a control gate opposes the floating gate.
  • the control gate is separated from the floating gate by a low tunnel barrier intergate insulator.
  • the low tunnel barrier intergate insulator includes a metal oxide insulator selected from the group consisting of PbO, Al 2 O 3 , Ta 2 O 5 , TiO 2 , ZrO 2 , and Nb 2 O 5 .
  • the floating gate includes a polysilicon floating gate having a metal layer formed thereon in contact with the low tunnel barrier intergate insulator.
  • the control gate includes a polysilicon control gate having a metal layer formed thereon in contact with the low tunnel barrier intergate insulator.

Landscapes

  • Engineering & Computer Science (AREA)
  • Microelectronics & Electronic Packaging (AREA)
  • Power Engineering (AREA)
  • Physics & Mathematics (AREA)
  • Ceramic Engineering (AREA)
  • Condensed Matter Physics & Semiconductors (AREA)
  • General Physics & Mathematics (AREA)
  • Computer Hardware Design (AREA)
  • Non-Volatile Memory (AREA)
  • Semiconductor Memories (AREA)

Abstract

Structures and methods for Flash memory with low tunnel barrier intergate insulators are provided. The non-volatile memory includes a first source/drain region and a second source/drain region separated by a channel region in a substrate. A floating gate opposing the channel region and is separated therefrom by a gate oxide. A control gate opposes the floating gate. The control gate is separated from the floating gate by a low tunnel barrier intergate insulator. The low tunnel barrier intergate insulator includes a metal oxide insulator selected from the group consisting of PbO, Al2O3, Ta2O5, TiO2, ZrO2, and Nb2O5. The floating gate includes a polysilicon floating gate having a metal layer formed thereon in contact with the low tunnel barrier intergate insulator. And, the control gate includes a polysilicon control gate having a metal layer formed thereon in contact with the low tunnel barrier intergate insulator.

Description

    CROSS REFERENCE TO RELATED APPLICATIONS
  • This application is a divisional of U.S. Application No. 10/931,704 filed Sep. 1, 2004, which is a divisional of U.S. Application No. 09/945,507 filed Aug. 30, 2001, now issued as U.S. Pat. No. 7,068,544, both of which are incorporated herein by reference.
  • This application is related to the following co-pending, commonly assigned U.S. patent applications: “DRAM Cells with Repressed Memory Metal Oxide Tunnel Insulators,” Ser. No. 09/945,395, “Programmable Array Logic or Memory Devices with Asymmetrical Tunnel Barriers,” Ser. No. 09/943,134, “Dynamic Electrically Alterable Programmable Memory with Insulating Metal Oxide Interpoly Insulators,” Ser. No. 09/945,498, and “Field Programmable Logic Arrays with Metal Oxide and/or Low Tunnel Barrier Interpoly Insulators,” Ser. No. 09/945,512, “SRAM Cells with Repressed Floating Gate Memory, Metal Oxide Tunnel Interpoly Insulators,” Ser. No. 09/945,554, “Programmable Memory Address and Decode Devices with Low Tunnel Barrier Interpoly Insulators,” Ser. No. 09/945,500, which are filed on even date herewith and each of which disclosure is herein incorporated by reference.
  • FIELD OF THE INVENTION
  • The present invention relates generally to integrated circuits, and in particular to Flash memory with low tunnel barrier interpoly insulators.
  • BACKGROUND OF THE INVENTION
  • Flash memories have become widely accepted in a variety of applications ranging from personal computers, to digital cameras and wireless phones. Both INTEL and AMD have separately each produced about one billion integrated circuit chips in this technology.
  • The original EEPROM or EARPROM and flash memory devices described by Toshiba in 1984 used the interpoly dielectric insulator for erase. (See generally, F. Masuoka et al., “A new flash EEPROM cell using triple polysilicon technology,” IEEE Int. Electron Devices Meeting, San Francisco, pp. 464-67, 1984; F. Masuoka et al., “256K flash EEPROM using triple polysilicon technology,” IEEE Solid-State Circuits Conf., Philadelphia, pp. 168-169, 1985). Various combinations of silicon oxide and silicon nitride were tried. (See generally, S. Mori et al., “reliable CVD inter-poly dialectics for advanced E&EEPROM,” Symp. On VLSI Technology, Kobe, Japan, pp. 16-17, 1985). However, the rough top surface of the polysilicon floating gate resulted in, poor quality interpoly oxides, sharp points, localized high electric fields, premature breakdown and reliability problems.
  • Widespread use of flash memories did not occur until the introduction of the ETOX cell by INTEL in 1988. (See generally, U.S. Pat. No. 4,780,424, “Process for fabricating electrically alterable floating gate memory devices,” 25 Oct. 1988; B. Dipert and L. Hebert, “Flash memory goes mainstream,” IEEE Spectrum, pp. 48-51, October, 1993; R. D. Pashley and S. K. Lai, “Flash memories, the best of two worlds,” IEEE Spectrum, pp. 30-33, December 1989). This extremely simple cell and device structure resulted in high densities, high yield in production and low cost. This enabled the widespread use and application of flash memories anywhere a non-volatile memory function is required. However, in order to enable a reasonable write speed the ETOX cell uses channel hot electron injection, the erase operation which can be slower is achieved by Fowler-Nordhiem tunneling from the floating gate to the source. The large barriers to electron tunneling or hot electron injection presented by the silicon oxide-silicon interface, 3.2 eV, result in slow write and erase speeds even at very high electric fields. The combination of very high electric fields and damage by hot electron collisions in the oxide result in a number of operational problems like soft erase error, reliability problems of premature oxide breakdown and a limited number of cycles of write and erase.
  • Other approaches to resolve the above described problems include; the use of different floating gate materials, e.g. SiC, SiOC, GaN, and GaAIN, which exhibit a lower work function (see FIG. 1A), the use of structured surfaces which increase the localized electric fields (see FIG. 1B), and amorphous SiC gate insulators with larger electron affinity, χ, to increase the tunneling probability and reduce erase time (see FIG. 1C).
  • One example of the use of different floating gate (FIG. 1A) materials is provided in U.S. Pat. No. 5,801,401 by L. Forbes, entitled “FLASH MEMORY WITH MICROCRYSTALLINE SILICON CARBIDE AS THE FLOATING GATE STRUCTURE.” Another example is provided in U.S. Pat. No. 5,852,306 by L. Forbes, entitled “FLASH MEMORY WITH NANOCRYSTALLINE SILICON FILM AS THE FLOATING GATE.” Still further examples of this approach are provided in pending applications by L. Forbes and K. Ahn, entitled “DYNAMIC RANDOM ACCESS MEMORY OPERATION OF A FLASH MEMORY DEVICE WITH CHARGE STORAGE ON A LOW ELECTRON AFFINITY GaN OR GaAIN FLOATING GATE,” Ser. No. 08/908,098, and “VARIABLE ELECTRON AFFINITY DIAMOND-LIKE COMPOUNDS FOR GATES IN SILICON CMOS MEMORIES AND IMAGING DEVICES,” Ser. No. 08/903,452.
  • An example of the use of the structured surface approach (FIG. 1B) is provided in U.S. Pat. No. 5,981,350 by J. Geusic, L. Forbes, and K. Y. Ahn, entitled “DRAM CELLS WITH A STRUCTURE SURFACE USING A SELF STRUCTURED MASK.” Another example is provided in U.S. Pat. No. 6,025,627 by L. Forbes and J. Geusic, entitled “ATOMIC LAYER EXPITAXY GATE INSULATORS AND TEXTURED SURFACES FOR LOW VOLTAGE FLASH MEMORIES.”
  • Finally, an example of the use of amorphous SiC gate insulators (FIG. 1C) is provided in U.S. patent application Ser. No. 08/903,453 by L. Forbes and K. Ahn, entitled “GATE INSULATOR FOR SILICON INTEGRATED CIRCUIT TECHNOLOGY BY THE CARBURIZATION OF SILICON.”
  • Additionally, graded composition insulators to increase the tunneling probability and reduce erase time have been described by the same inventors. (See, L. Forbes and J. M. Eldridge, “GRADED COMPOSITION GATE INSULATORS TO REDUCE TUNNELING BARRIERS IN FLASH MEMORY DEVICES,” application Ser. No. 09/945,514.
  • However, all of these approaches relate to increasing tunneling between the floating gate and the substrate such as is employed in a conventional ETOX device and do not involve tunneling between the control gate and floating gate through and inter-poly dielectric.
  • Therefore, there is a need in the art to provide improved flash memory densities while avoiding the large barriers to electron tunneling or hot electron injection presented by the silicon oxide-silicon interface, 3.2 eV, which result in slow write and erase speeds even at very high electric fields. There is also a need to avoid the combination of very high electric fields and damage by hot electron collisions in the which oxide result in a number of operational problems like soft erase error, reliability problems of premature oxide breakdown and a limited number of cycles of write and erase. Further, when using an interpoly dielectric insulator erase approach, the above mentioned problems of having a rough top surface on the polysilicon floating gate which results in, poor quality interpoly oxides, sharp points, localized high electric fields, premature breakdown and reliability problems must be avoided.
  • BRIEF DESCRIPTION OF THE DRAWINGS
  • FIGS. 1A-1C illustrate a number of previous methods for reducing tunneling barriers in Flash memory.
  • FIG. 2 illustrates one embodiment of a floating gate transistor, or non-volatile memory cell, according to the teachings of the present invention.
  • FIG. 3 illustrates another embodiment of a floating gate transistor, or non-volatile memory cell, according to the teachings of the present invention.
  • FIG. 4 is a perspective view illustrating an array of silicon pillars formed on a substrate as used in one embodiment according to the teachings of the present invention.
  • FIGS. 5A-5E are cross sectional views taken along cut line 5-5 from FIG. 4 illustrating a number of floating gate and control gate configurations which are included in the scope of the present invention.
  • FIGS. 6A-6D illustrate a number of address coincidence schemes can be used together with the present invention.
  • FIG. 7A is an energy band diagram illustrating the band structure at vacuum level with the low tunnel barrier interpoly insulator according to the teachings of the present invention.
  • FIG. 7B is an energy band diagram illustrating the band structure during an erase operation of electrons from the floating gate to the control gate across the low tunnel barrier interpoly insulator according to the teachings of the present invention.
  • FIG. 7C is a graph plotting tunneling currents versus the applied electric fields (reciprocal applied electric field shown) for a number of barrier heights.
  • FIG. 8 illustrates a block diagram of an embodiment of an electronic system 801 according to the teachings of the present invention.
  • DESCRIPTION OF THE PREFERRED EMBODIMENTS
  • In the following detailed description of the invention, reference is made to the accompanying drawings which form a part hereof, and in which is shown, by way of illustration, specific embodiments in which the invention may be practiced. The embodiments are intended to describe aspects of the invention in sufficient detail to enable those skilled in the art to practice the invention. Other embodiments may be utilized and changes may be made without departing from the scope of the present invention. In the following description, the terms wafer and substrate are interchangeably used to refer generally to any structure on which integrated circuits are formed, and also to such structures during various stages of integrated circuit fabrication. Both terms include doped and undoped semiconductors, epitaxial layers of a semiconductor on a supporting semiconductor or insulating material, combinations of such layers, as well as other such structures that are known in the art.
  • The term “horizontal” as used in this application is defined as a plane parallel to the conventional plane or surface of a wafer or substrate, regardless of the orientation of the wafer or substrate. The term “vertical” refers to a direction perpendicular to the horizontal as defined above. Prepositions, such as “on”, “side” (as in “sidewall”), “higher”, “lower”, “over” and “under” are defined with respect to the conventional plane or surface being on the top surface of the wafer or substrate, regardless of the orientation of the wafer or substrate. The following detailed description is, therefore, not to be taken in a limiting sense, and the scope of the present invention is defined only by the appended claims, along with the full scope of equivalents to which such claims are entitled.
  • The present invention, describes the use of metal oxide inter-poly dielectric insulators between the control gate and the floating gate. An example is shown in FIG. 2 for a planar structure, or horizontal non-volatile memory cell. According to the teachings of the present invention. The use of metal oxide films for this purpose offer a number of advantages including:
  • (i) Flexibility in selecting a range of smooth metal film surfaces and compositions that can be oxidized to form tunnel barrier insulators.
  • (ii) Employing simple “low temperature oxidation” to produce oxide films of highly controlled thickness, composition, purity and uniformity. (iii) Avoiding inadvertent inter-diffusion of the metal and silicon as well as silicide formation since the oxidation can be carried out at such low temperatures.
  • (iv) Using metal oxides that provide desirably lower tunnel barriers, relative to barriers currently used such as SiO2.
  • (v) Providing a wide range of higher dielectric constant oxide films with improved capacitance characteristics.
  • (vi) Providing a unique ability to precisely tailor tunnel oxide barrier properties for various device designs and applications.
  • (vii) Permitting the use of thicker tunnel barriers, if needed, to enhance device performance and its control along with yield and reliability.
  • (viii) Developing layered oxide tunnel barriers by oxidizing layered metal film compositions in order, for example, to enhance device yields and reliability more typical of single insulating layers.
  • (ix) Eliminating soft erase errors caused by the current technique of tunnel erase from floating gate to the source.
  • FIG. 2 illustrates one embodiment of a floating gate transistor, or non-volatile memory cell 200, according to the teachings of the present invention. As shown in FIG. 2, the non-volatile memory cell 200 includes a first source/drain region 201 and a second source/drain region 203 separated by a channel region 205 in a substrate 206. A floating gate 209 opposes the channel region 205 and is separated therefrom by a gate oxide 211. A control gate 213 opposes the floating gate 209. According to the teachings of the present invention, the control gate 213 is separated from the floating gate 209 by a low tunnel barrier intergate insulator 215.
  • In one embodiment of the present invention, low tunnel barrier intergate insulator 215 includes a metal oxide insulator selected from the group consisting of lead oxide (PbO) and aluminum oxide (A2O3). In an alternative embodiment of the present invention, the low tunnel barrier intergate insulator 215 includes a transition metal oxide and the transition metal oxide is selected from the group consisting of Ta2O5, TiO2, ZrO2, and Nb2O5. In still another alternative embodiment of the present invention, the low tunnel barrier intergate insulator 215 includes a Perovskite oxide tunnel barrier.
  • According to the teachings of the present invention, the floating gate 209 includes a polysilicon floating gate 209 having a metal layer 216 formed thereon in contact with the low tunnel barrier intergate insulator 215. Likewise, the control gate 213 includes a polysilicon control gate 213 having a metal layer 217 formed thereon in contact with the low tunnel barrier intergate insulator 215. In this invention, the metal layers, 216 and 217, are formed of the same metal material used to form the metal oxide interpoly insulator 215.
  • FIG. 3 illustrates another embodiment of a floating gate transistor, or non-volatile memory cell 300, according to the teachings of the present invention. As shown in the embodiment of FIG. 3, the non-volatile memory cell 300 includes a vertical non volatile memory cell 300. In this embodiment, the non-volatile memory cell 300 has a first source/drain region 301 formed on a substrate 306. A body region 307 including a channel region 305 is formed on the first source/drain region 301. A second source/drain region 303 is formed on the body region 307. Methods for forming such a vertical transistor structure are disclosed in U.S. Pat. No. 6,135,175, entitled “Memory Address Decode Array with vertical transistors, which is incorporated herein by reference. A floating gate 309 opposes the channel region 305 and is separated therefrom by a gate oxide 311. A control gate 313 opposes the floating gate 309. According to the teachings of the present invention, the control gate 313 is separated from the floating gate 309 by a low tunnel barrier intergate insulator 315.
  • According to the teachings of the present invention, the low tunnel barrier intergate insulator 315 includes a metal oxide insulator 315 selected from the group consisting of PbO, Al2O3, Ta2O5, TiO2, ZrO2, Nb2O5. In still another alternative embodiment of the present invention, the low tunnel barrier intergate insulator 315 includes a Perovskite oxide tunnel barrier. The floating gate 309 includes a polysilicon floating gate 309 having a metal layer 316 formed thereon in contact with the low tunnel barrier intergate insulator 315. The control gate 313 includes a polysilicon control gate 313 having a metal layer 317 formed thereon in contact with the low tunnel barrier intergate insulator 315.
  • As shown in FIG. 3, the floating gate 309 includes a vertical floating gate 309 formed alongside of the body region 307. In the embodiment shown in FIG. 3, the control gate 313 includes a vertical control gate 313 formed alongside of the vertical floating gate 309.
  • As will be explained in more detail below, the floating gate 309 and control gate 313 orientation shown in FIG. 3 is just one embodiment for a vertical non volatile memory cell 300, according to the teachings of the present invention. In other embodiments, explained below, the floating gate includes a horizontally oriented floating gate formed alongside of the body region. In this alternative embodiment, the control gate includes a horizontally oriented control gate formed above the horizontally oriented floating gate.
  • FIG. 4 is a perspective view illustrating an array of silicon pillars 400-1, 400-2, 400-3, . . . , 400-N, formed on a substrate 406 as used in one embodiment according to the teachings of the present invention. As will be understood by one of ordinary skill in the art upon reading this disclosure, the substrates can be (i) conventional p-type bulk silicon or p-type epitaxial layers on p+ wafers, (ii) silicon on insulator formed by conventional SIMOX, wafer bonding and etch back or silicon on sapphire, or (iii) small islands of silicon on insulator utilizing techniques such as described in more detail in U.S. Pat. No. 5,691,230, by Leonard Forbes, entitled “Technique for Producing Small Islands of Silicon on Insulator,” issued Nov. 25, 1997, which is incorporated herein by reference.
  • As shown in FIG. 4, each pillar in the array of silicon pillars 400-1, 400-2, 400-3, . . . , 400-N, includes a first source/drain region 401 and a second source/drain region 403. The first and the second source/drain regions, 401 and 403, are separated by a body region 407 including channel regions 405. As shown in FIG. 4, a number of trenches 430 separate adjacent pillars in the array of silicon pillars 400-1, 400-2, 400-3, . . . , 400-N. Trenches 430 are referenced in connection with the discussion which follows in connection with FIGS. 5A-5E.
  • FIGS. 5A-5E are cross sectional views taken along cut line 5-5 from FIG. 4. As mentioned above in connection with FIG. 3, a number of floating gate and control gate configurations are included in the present invention. FIG. 5A illustrates one such embodiment of the present invention. FIG. 5A illustrates a first source/drain region 501 and second source/drain region 503 for a non-volatile memory cell 500 formed according to the teachings of the present invention. As shown in FIG. 5, the first and second source/drain regions, 501 and 503, are contained in a pillar of semiconductor material, and separated by a body region 507 including channel regions 505. As shown in the embodiments of FIGS. 5A-5E, the first source/drain region 501 is integrally connected to a buried sourceline 525. As one or ordinary skill in the art will understand upon reading this disclosure the buried sourceline 525 is be formed of semiconductor material which has the same doping type as the first source/drain region 501. In one embodiment, the sourceline 525 is formed of semiconductor material of the same doping as the first source/drain region 501, but is more heavily doped than the first source/drain region 501.
  • As shown in the embodiment of FIG. 5A, a pair of floating gates 509-1 and 509-2 are formed in each trench 530 between adjacent pillars which form memory cells 500-1 and 500-2. Each one of the pair of floating gates, 509-1 and 509-2, respectively opposes the body regions 507-1 and 507-2 in adjacent pillars 500-1 and 500-2 on opposing sides of the trench 530.
  • In this embodiment, a single control gate 513 is shared by the pair of floating gates 509-1 and 509-2 on opposing sides of the trench 530. As one of ordinary skill in the art will understand upon reading this disclosure, the shared single control gate 513 can include an integrally formed control gate line. As shown in FIG. 5A, such an integrally formed control gate line 513 can be one of a plurality of control gate lines which are each independently formed in the trench, such as trench 530, below the top surface of the pillars 500-1 and 500-2 and between the pair of floating gates 509-1 and 509-2. In one embodiment, according to the teachings of the present invention, each floating gate, e.g. 509-1 and 509-2, includes a vertically oriented floating gate having a vertical length of less than 100 nanometers.
  • As shown in the embodiment of FIG. 5B, a pair of floating gates 509-1 and 509-2 are formed in each trench 530 between adjacent pillars which form memory cells 500-1 and 500-2. Each one of the pair of floating gates, 509-1 and 509-2, respectively opposes the body regions 507-1 and 507-2 in adjacent pillars 500-1 and 500-2 on opposing sides of the trench 530.
  • In the embodiment of FIG. 5B, a plurality of control gate lines are again formed in trenches, e.g. trench 530, below the top surface of the pillars, 500-1 and 500-2, and between the pair of floating gates 509-1 and 509-2. However, in this embodiment, each trench, e.g. 530, houses a pair of control gate lines, shown as 513-1 and 513-2. Each one of the pair of control gate lines 513-1 and 513-2 addresses the floating gates, 509-1 and 509-2 respectively, on opposing sides of the trench 530. In this embodiment, the pair of control gate lines, or control gates 513-1 and 513-2 are separated by an insulator layer.
  • As shown in the embodiment of FIG. 5C, a pair of floating gates 509-1 and 509-2 are again formed in each trench 530 between adjacent pillars which form memory cells 500-1 and 500-2. Each one of the pair of floating gates, 509-1 and 509-2, respectively opposes the body regions 507-1 and 507-2 in adjacent pillars 500-1 and 500-2 on opposing sides of the trench 530.
  • In the embodiment of FIG. 5C, the plurality of control gate lines are disposed vertically above the floating gates. That is, in one embodiment, the control gate lines are located above the pair of floating gates 509-1 and 509-2 and not fully beneath the top surface of the pillars 500-1 and 500-2. In the embodiment of FIG. 5C, each pair of floating gates, e.g. 509-1 and 509-2, in a given trench shares a single control gate line, or control gate 513.
  • As shown in the embodiment of FIG. 5D, a pair of floating gates 509-1 and 509-2 are formed in each trench 530 between adjacent pillars which form memory cells 500-1 and 500-2. Each one of the pair of floating gates, 509-1 and 509-2, respectively opposes the body regions 507-1 and 507-2 in adjacent pillars 500-1 and 500-2 on opposing sides of the trench 530.
  • In the embodiment of FIG. 5D, the plurality of control gate lines are disposed vertically above the floating gates. That is, in one embodiment, the control gate lines are located above the pair of floating gates 509-1 and 509-2 and not fully beneath the top surface of the pillars 500-1 and 500-2. However, in the embodiment of FIG. 5D, each one of the pair of floating gates, e.g. 509-1 and 509-2, is addressed by an independent one of the plurality of control lines or control gates, shown in FIG. 5D as 513-1 and 513-2.
  • As shown in the embodiment of FIG. 5E, a single floating gate 509 is formed in each trench 530 between adjacent pillars which form memory cells 500-1 and 500-2. According to the teachings of the present invention, the single floating gate 509 can be either a vertically oriented floating gate 509 or a horizontally oriented floating gate 509 formed by conventional processing techniques, or can be a horizontally oriented floating gate 509 formed by a replacement gate technique such as described in a copending application, entitled “Flash Memory with Ultrathin Vertical Body Transistors,” by Leonard Forbes and Kie Y. Ahn, application Ser. No. 09/780,169. In one embodiment of the present invention, the floating gate 509 has a vertical length facing the body region 505 of less than 100 nm. In another embodiment, the floating gate 509 has a vertical length facing the body region 505 of less than 50 nm. In one embodiment, as shown in FIG. 5E, the floating gate 509 is shared, respectively, with the body regions 507-1 and 507-2, including channel regions 505-1 and 505-2, in adjacent pillars 500-1 and 500-2 located on opposing sides of the trench 530.
  • As one of ordinary skill in the art will understand upon reading this disclosure, in each of the embodiments described above in connection with FIGS. 5A-5E the floating gates 509 are separated from the control gate lines, or control gates 513 with a low tunnel barrier intergate insulator in accordance with the descriptions given above in connection with FIG. 3. The modifications here are to use tunneling through the interpoly dielectric to realize flash memory devices. The vertical devices include an extra flexibility in that the capacitors, e.g. gate oxide and intergate insulator, are easily fabricated with different areas. This readily allows the use of very high dielectric constant inter-poly dielectric insulators with lower tunneling barriers.
  • FIGS. 6A-6D illustrate that a number of address coincidence schemes can be used together with the present invention. FIG. 6A illustrates a NOR flash memory array 610 having a number of non-volatile memory cells 600-1, 600-2, 600-3, using a coincidence address array scheme. For purposes of illustration, FIG. 6A shows a sourceline 625 coupled to a first source/drain region 601 in each of the number of non-volatile memory cells 600-1, 600-2, 600-3. The sourceline is shown oriented in a first selected direction in the flash memory array 610. In FIG. 6A, a number of control gate lines 630 are shown oriented in a second selected direction in the flash memory array 610. As shown in FIG. 6A, the number of control gate lines 630 are coupled to, or integrally formed with the control gates 613 for the number of non-volatile memory cells 600-1, 600-2, 600-3. As shown in FIG. 6A, the second selected direction is orthogonal to the first selected direction. Finally, FIG. 6A shows a number of bitlines 635 oriented in a third selected direction in the flash memory array 610. As shown in FIG. 6A, the number of bitlines are coupled to the second source/drain regions in the number of non-volatile memory cells 600-1, 600-2, 600-3. In the embodiment shown in FIG. 6A the third selected direction is parallel to the second selected direction and the number of control gate lines 630 serve as address lines. Also, as shown in FIG. 6A, the flash memory array 610 includes a number of backgate or substrate/well bias address lines 640 coupled to the substrate.
  • Using FIG. 6A as a reference point, FIGS. 6B-6D illustrate of top view for three different coincidence address scheme layouts suitable for use with the present invention. First, FIG. 6B provides the top view layout of the coincidence address scheme described in connection with FIG. 6A. That is, FIG. 6B illustrates a number of sourcelines 625 oriented in a first selected direction, a number of control gate lines 630 oriented in a second selected direction, and a number of bitlines 635 oriented in a third selected direction for the flash memory array 600. As explained above in connection with FIG. 6A, in this embodiment, the second and third selected direction are parallel to one another and orthogonal to the first selected direction such that the number of control gate lines 630 serve as address lines.
  • FIG. 6C provides the top view layout of another coincidence address scheme according to the teachings of the present invention. This is, FIG. 6C illustrates a number of sourcelines 625 oriented in a first selected direction, a number of control gate lines 630 oriented in a second selected direction, and a number of bitlines 635 oriented in a third selected direction for the flash memory array 600. In the embodiment of FIG. 6C, the first selected direction and the third selected direction are parallel to one another and orthogonal to the second selected direction. In this embodiment, the number of control gate lines 630 again serve as address lines.
  • FIG. 6D provides the top view layout of yet another coincidence address scheme according to the teachings of the present invention. This is, FIG. 6D illustrates a number of sourcelines 625 oriented in a first selected direction, a number of control gate lines 630 oriented in a second selected direction, and a number of bitlines 635 oriented in a third selected direction for the flash memory array 600. In the embodiment of FIG. 6D, the first selected direction and the second selected direction are parallel to one another and orthogonal to the third selected direction. In this embodiment, the number of bitlines 635 serve as address lines.
  • As will be apparent to one of ordinary skill in the art upon reading this disclosure, and as will be described in more detail below, write can still be achieved by hot electron injection and/or, according to the teachings of the present invention, tunneling from the control gate. According to the teachings of the present invention, block erase is accomplished by driving the control gates with a relatively large positive voltage and tunneling from the metal on top of the floating gate to the metal on the bottom of the control gate.
  • FIG. 7A is an energy band diagram illustrating the band structure at vacuum level with the low tunnel barrier interpoly insulator according to the teachings of the present invention. FIG. 7A is useful in illustrating the reduced tunnel barrier off of the floating gate to the control gate and for illustrating the respective capacitances of the structure according to the teachings of the present invention.
  • FIG. 7A shows the band structure of the silicon substrate, e.g. channel region 701, silicon dioxide gate insulator, e.g. gate oxide 703, polysilicon floating gate 705, the low tunnel barrier interpoly dielectric 707, between metal plates 709 and 711, and then the polysilicon control gate 713, according to the teachings of the present invention.
  • The design considerations involved are determined by the dielectric constant, thickness and tunneling barrier height of the interpoly dielectric insulator 707 relative to that of the silicon dioxide gate insulator, e.g. gate oxide 703. The tunneling probability through the interpoly dielectric 707 is an exponential function of both the barrier height and the electric field across this dielectric.
  • FIG. 7B is an energy band diagram illustrating the band structure during an erase operation of electrons from the floating gate 705 to the control gate 713 across the low tunnel barrier interpoly insulator 707 according to the teachings of the present invention. FIG. 7B is similarly useful in illustrating the reduced tunnel barrier off of the floating gate 705 to the control gate 713 and for illustrating the respective capacitances of the structure according to the teachings of the present invention.
  • As shown in FIG. 7B, the electric field is determined by the total voltage difference across the structure, the ratio of the capacitances (see FIG. 7A), and the thickness of the interpoly dielectric 707. The voltage across the interpoly dielectric 707 will be, ΔV2=V C 1/(C1+C2), where V is the total applied voltage. The capacitances, C, of the structures depends on the dielectric constant, ∈r, or the permittivity of free space, ∈o, and the thickness of the insulating layers, t, and area, A, such that C=∈ro A/t, Farads/cm2. The electric field across the interpoly dielectric insulator 707, having capacitance, C2, will then be E2=ΔV2/t2, where t2 is the thickness of this layer.
  • The tunneling current in erasing charge from the floating gate 705 by tunneling to the control gate 713 will then be as shown in FIG. 7B given by an equation of the form:
    J=B exp(−Eo/E)
    where E is the electric field across the interpoly dielectric insulator 707 and Eo depends on the barrier height. Practical values of current densities for aluminum oxide which has a current density of 1 A/cm2 at a field of about E=1V/20A=5×10 6 V/cm are evidenced in a description by Pollack. (See generally, S. R. Pollack and C. E. Morris, “Tunneling through gaseous oxidized films of Al2O3,” Trans. AIME, Vol. 233, p. 497, 1965). Practical current densities for silicon oxide transistor gate insulators which has a current density of 1 A/cm2 at a field of about E=2.3V/23A=1×10+7 V/cm are evidenced in a description by T. P. Ma et al. (See generally, T. P. Ma et al., “Tunneling leakage current in ultrathin (<a4 nm) nitride/oxide stack dielectrics,” IEEE Electron Device Letters, vol. 19, no. 10, pp. 388-390, 1998).
  • The lower electric field in the aluminum oxide interpoly insulator 707 for the same current density reflects the lower tunneling barrier of less than 2 eV, shown in FIG. 7B, as opposed to the 3.2 eV tunneling barrier of silicon oxide 703, also illustrated in FIG. 7B.
  • FIG. 7C is a graph plotting tunneling currents versus the applied electric fields (reciprocal applied electric field shown) for a number of barrier heights. FIG. 7C illustrates the dependence of the tunneling currents on electric field (reciprocal applied electric field) and barrier height. The fraction of voltage across the interpoly or intergate insulator, ΔV2, can be increased by making the area of the intergate capacitor, C2, (e.g. intergate insulator 707) smaller than the area of the transistor gate capacitor, C1 (e.g. gate oxide 703). This would be required with high dielectric constant intergate dielectric insulators 707 and is easily realized with the vertical floating gate structures described above in connection with FIGS. 3, and 5A-5E.
  • Methods of Formation
  • Several examples are outlined below in order to illustrate how a diversity of such metal oxide tunnel barriers can be formed, according to the teachings of the present invention. Processing details and precise pathways taken which are not expressly set forth below will be obvious to one of ordinary skill in the art upon reading this disclosure. Firstly, although not included in the details below, it is important also to take into account the following processing factors in connection with the present invention:
  • (i) The poly-Si layer is to be formed with emphasis on obtaining a surface that is very smooth and morphologically stable at subsequent device processing temperatures which will exceed that used to grow Metal oxide.
  • (ii) The native SiOx oxide on the poly-Si surface must be removed (e.g., by sputter cleaning in an inert gas plasma in situ) just prior to depositing the metal film. The electrical characteristics of the resultant Poly-Si/Metal/Metal oxide/Metal/Poly-Si structure will be better defined and reproducible than that of a Poly-Si/Native SiOx/Metal/Metal oxide/Poly-Si structure.
  • (iii) The oxide growth rate and limiting thickness will increase with oxidation temperature and oxygen pressure. The oxidation kinetics of a metal may, in some cases, depend on the crystallographic orientations of the very small grains of metal which comprise the metal film (see generally, O, Kubaschewski and B. E. Hopkins, “Oxidation of Metals and Alloys”, Butterworth, London, pp. 53-64, 1962). If such effects are significant, the metal deposition process can be modified in order to increase its preferred orientation and subsequent oxide thickness and tunneling uniformity. To this end, use can be made of the fact that metal films strongly prefer to grow during their depositions having their lowest free energy planes parallel to the film surface. This preference varies with the crystal structure of the metal. For example, fcc metals prefer to form {111 } surface plans. Metal orientation effects, if present, would be larger when only a limited fraction of the metal will be oxidized and unimportant when all or most of the metal is oxidized.
  • (iv) Modifications in the structure shown in FIG. 2 may be introduced in order to compensate for certain properties in some metal/oxide/metal layers. Such changes are reasonable since a wide range of metals, alloys and oxides with quite different physical and chemical properties can be used to form these tunnel junctions.
  • EXAMPLE 1 Formation of PbO Tunnel Barriers
  • This oxide barrier has been studied in detail using Pb/PbO/Pb structures. The oxide itself can be grown very controllably on deposited lead films using either thermal oxidation (see generally, J. M. Eldridge and J. Matisoo, “Measurement of tunnel current density in a Meal-Oxide-Metal system as a function of oxide thickness,” Proc. 12th Intern. Conf. on Low Temperature Physics, pp. 427-428, 1971; J. M. Eldridge and D. W. Dong, “Growth of thin PbO layers on lead films. I. Experiment,” Surface Science, Vol. 40, pp. 512-530, 1973) or rf sputter etching in an oxygen plasma (see generally, J. H. Greiner, “Oxidation of lead films by rf sputter etching in an oxygen plasma”, J. Appl. Phys., Vol. 45, No. 1, pp. 32-37, 1974). It will be seen that there are a number of possible variations on this structure. Starting with a clean poly-Si substrate, one processing sequence using thermal oxidation involves:
  • (i) Depositing a clean lead film on the poly-Si floating gate at ˜25 to 75 C. in a clean vacuum system having a base pressure of ˜10−8 Torr or lower. The Pb film will be very thin with a thickness within 1 or 2A of its target value.
  • (ii) Lead and other metal films can be deposited by various means including physical sputtering and/or from a Knudsen evaporation cell. The sputtering process also offers the ability to produce smoother films by increasing the re-sputtering-to-deposition ratio since re-sputtering preferentially reduces geometric high points of the film.
  • (iii) Using a “low temperature oxidation process” to grow an oxide film of self-limited thickness. In this case, oxygen gas is introduced at the desired pressure in order to oxidize the lead in situ without an intervening exposure to ambient air. For a fixed oxygen pressure and temperature, the PbO thickness increases with log(time). Its thickness can be controlled via time or other parameters to within 0.10 A, as determined via in situ ellipsometric or ex situ measurements of Josephson tunneling currents. This control is demonstrated by the very limited statistical scatter of the current PbO thickness data shown in the insert of FIG. 3 in an article by J. M. Eldridge and J. Matisoo, entitled “Measurement of tunnel current density in a Meal-Oxide-Metal system as a function of oxide thickness,” Proc. 12th Intern. Conf. on Low Temperature Physics, pp. 427-428, 1971. This remarkable degree of control over tunnel current is due to the excellent control over PbO thickness that can be achieved by “low temperature oxidation.” For example, increasing the oxidation time from 100 to 1,000 minutes at an oxygen pressure of 750 Torr at 25 C only raises the PbO thickness by 3 A (e.g., from ˜21 to 24 A, see FIG. 1 in J. M. Eldridge and J. Matisoo, “Measurement of tunnel current density in a Meal-Oxide-Metal system as a function of oxide thickness,” Proc. 12th Intern. Conf. on Low Temperature Physics, pp. 427-428, 1971). Accordingly, controlling the oxidation time to within 1 out of a nominal 100 minute total oxidation time provides a thickness that is within 0.1 A of 21 A. The PbO has a highly stoichiometric composition throughout its thickness, as evidenced from ellipsometry (e.g., see FIG. 6 in J. M. Eldridge and D. W. Dong, “Growth of thin PbO layers on lead films. I. Experiment,” Surface Science, Vol. 40, pp. 512-530, 1973) and the fact that the tunnel barrier heights are identical for Pb/PbO/Pb structures.
  • (iv) Re-evacuate the system and deposit the top lead electrode. This produces a tunnel structure having virtually identical tunnel barriers at both Pb/O interfaces.
  • (v) The temperature used to subsequently deposit the Poly-Si control gate must be held below the melting temperature (327 C.) of lead. The PbO itself is stable (up to ˜500 C. or higher) and thus introduces no temperature constraint on subsequent processes. One may optionally oxidize the lead film to completion, thereby circumventing the low melting temperature of metallic lead. In this case, one would form a Poly-Si/PbO/Poly-Si tunnel structure having an altered tunnel barrier for charge injection. Yet another variation out of several would involve: oxidizing the lead film to completion; replacing the top lead electrode with a higher melting metal such as Al; and, then adding the poly-Si control layer. This junction would have asymmetrical tunneling behavior due to the difference in barrier heights between the Pb/PbO and PbO/Al electrodes.
  • EXAMPLE II Formation of Al2O3 Tunnel Barriers
  • A number of studies have dealt with electron tunneling in Al/A2O3/Al structures where the oxide was grown by “low temperature oxidation” in either molecular or plasma oxygen (see generally, S. M. Sze, Physics of Semiconductor Devices, Wiley, N.Y., pp. 553-556, 1981; G. Simmons and A. El-Badry, “Generalized formula for the electric tunnel effect between similar electrodes separated by a thin insulating film,” J. Appl. Phys., Vol. 34, p. 1793, 1963; S. R. Pollack and C. E. Morris, “Tunneling through gaseous oxidized films of Al2O3,” Trans. AIME, Vol. 233, p. 497, 1965; Z. Hurych, “Influence of nonuniform thickness of dielectric layers on capacitance and tunnel currents,” Solid-State Electronics, Vol. 9, p. 967, 1966; S. P. S. Arya and H. P. Singh, “Conduction properties of thin Al2O3 films,” Thin Solid Films, Vol. 91, No. 4, pp. 363-374, May 1982; K.-H. Gundlach and J. Holzl, “Logarithmic conductivity of Al—Al2O3—Al tunneling junctions produced by plasma- and by thermal-oxidation”, surface Science, Vol. 27, pp. 125-141, 1971). Before sketching out a processing sequence for these tunnel barriers, note:
  • (i) Capacitance and tunnel measurements indicate that the Al2O3 thickness increases with the log (oxidation time), similar to that found for PbO/Pb as well as a great many other oxide/metal systems.
  • (ii) Tunnel currents are asymmetrical in this system with somewhat larger currents flowing when electrons are injected from Al/Al2O3 interface developed during oxide growth. This asymmetry is due to a minor change in composition of the growing oxide: there is a small concentration of excess metal in the Al2O3, the concentration of which diminishes as the oxide is grown thicker. The excess Al+3 ions produce a space charge that lowers the tunnel barrier at the inner interface. The oxide composition at the outer Al2O3/Al contact is much more stoichiometric and thus has a higher tunnel barrier. In situ ellipsometer measurements on the thermal oxidation of Al films deposited and oxidized in situ support this model (see generally, J. Grimblot and J. M. Eldridge, “I. Interaction of Al films with O2 at low pressures”, J. Electro. Chem. Soc., Vol. 129, No. 10, pp. 2366-2368, 1982. J. Grimblot and J. M. Eldridge, “II. Oxidation of Al films”, ibid, 2369-2372, 1982). In spite of this minor complication, Al/Al2O3/Al tunnel barriers can be formed that will produce predictable and highly controllable tunnel currents that can be ejected from either electrode. The magnitude of the currents are still primarily dominated by Al2O3 thickness which can be controlled via the oxidation parametrics.
  • With this background, we can proceed to outline one process path out of several that can be used to form Al2O3 tunnel barriers. Here the aluminum is thermally oxidized although one could use other techniques such as plasma oxidation (see generally, S. R. Pollack and C. E. Morris, “Tunneling through gaseous oxidized films of Al2O3,” Trans. AIME, Vol. 233, p. 497, 1965; K.-H. Gundlach and J. Holzl, “Logarithmic conductivity of Al—Al2O3—Al tunneling junctions produced by plasma- and by thermal-oxidation”, Surface Science, Vol. 27, pp. 125-141, 1971) or rf sputtering in an oxygen plasma (see generally, J. H. Greiner, “Oxidation of lead films by rf sputter etching in an oxygen plasma”, J. Appl. Phys., Vol. 45, No. 1, pp. 32-37, 1974). For the sake of brevity, some details noted above will not be repeated. The formation of the Al/Al2O3/Al structures will be seen to be simpler than that described for the Pb/PbO/Pb junctions owing to the much higher melting point of aluminum, relative to lead.
  • (i) Sputter deposit aluminum on poly-Si at a temperature of ˜25 to 150 C. Due to thermodynamic forces, the micro-crystallites of the f.c.c. aluminum will have a strong and desirable (111) preferred orientation.
  • (ii) Oxidize the aluminum in situ in molecular oxygen using temperatures, pressure and time to obtain the desired Al2O3 thickness. As with PbO, the thickness increases with log (time) and can be controlled via time at a fixed oxygen pressure and temperature to within 0.10 Angstroms, when averaged over a large number of aluminum grains that are present under the counter-electrode. One can readily change the Al2O3 thickness from ˜15 to 35 A by using appropriate oxidation parametrics (e.g., see FIG. 2 in J. Grimblot and J. M. Eldridge, “II. Oxidation of Al films”, J. Electro. Chem. Soc., Vol. 129, No. 10, pp. 2369-2372, 1982). The oxide will be amorphous and remain so until temperatures in excess of 400 C. are reached. The initiation of recrystallization and grain growth can be suppressed, if desired, via the addition of small amounts of glass forming elements (e.g., Si) without altering the growth kinetics or barrier heights significantly.
  • (iii) Re-evacuate the system and deposit a second layer of aluminum.
  • (iv) Deposit the Poly-Si control gate layer using conventional processes.
  • EXAMPLE III Formation of Single- and Multi-Layer Transition Metal Oxide Tunnel Barriers
  • Single layers of Ta2O5, TiO2, ZrO2, Nb2O5 and similar transition metal oxides can be formed by “low temperature oxidation” of numerous Transition Metal (e.g., TM oxides) films in molecular and plasma oxygen and also by rf sputtering in an oxygen plasma. The thermal oxidation kinetics of these metals have been studied for decades with numerous descriptions and references to be found in the book by Kubaschewski and Hopkins (0. Kubaschewski and B. E. Hopkins, “Oxidation of Metals and Alloys”, Butterworth, London, pp. 53-64, 1962). In essence, such metals oxidize via logarithmic kinetics to reach thicknesses of a few to several tens of angstroms in the range of 100 to 300 C. Excellent oxide barriers for Josephson tunnel devices can be formed by rf sputter etching these metals in an oxygen plasma (see generally, J. M. Greiner, “Josephson tunneling barriers by rf sputter etching in an oxygen plasma,” J. Appl. Phys., Vol. 42, No. 12, pp. 5151-5155, 1971; O. Michikami et al., “Method of fabrication of Josephson tunnel junctions,” U.S. Pat. No. 4,412,902, Nov. 1, 1983). Such “low temperature oxidation” approaches differ considerably from MOCVD processes used to produce these TM oxides. MOCVD films require high temperature oxidation treatments to remove carbon impurities, improve oxide stoichiometry and produce recrystallization. Such high temperature treatments also cause unwanted interactions between the oxide and the underlying silicon and thus have necessitated the introduction of interfacial barrier layers. See, for example, H. F. Luan et al., “High quality Ta2O5 gate dielectrics with Tox,eq<10 angstroms,” IEDM Tech. Digest, pp. 141-144, 1999.
  • A new approach was described in a copending application by J. M. Eldridge, entitled “Thin Dielectric Films for DRAM Storage Capacitors,” patent application Ser. No. 09/651,380 filed Aug. 29, 2000 that utilizes “low temperature oxidation” to form duplex layers of TM oxides. Unlike MOCVD films, the oxides are very pure and stoichiometric as formed. They do require at least a brief high temperature (est. 700 to 800 C but may be lower) treatment to transform their microstructures from amorphous to crystalline and thus increase their dielectric constants to the desired values (>20 or so). Unlike MOCVD oxides, this treatment can be carried out in an inert gas atmosphere, thus lessening the possibility of inadvertently oxidizing the poly-Si floating gate. While this earlier disclosure was directed at developing methods and procedures for producing high dielectric constant films for storage cells for DRAMs, the same teachings can be applied to producing thinner metal oxide tunnel films for the flash memory devices described in this disclosure. The dielectric constants of these TM oxides are substantially greater (>25 to 30 or more) than those of PbO and Al2O3. Duplex layers of these high dielectric constant oxide films are easily fabricated with simple tools and also provide improvement in device yields and reliability. Each oxide layer will contain some level of defects but the probability that such defects will overlap is exceedingly small. Effects of such duplex layers were first reported by one J. M. Eldridge of the present authors and are well known to practitioners of the art. It is worth mentioning that highly reproducible TM oxide tunnel barriers can be grown by rf sputtering in an oxygen ambient, as referenced above (see generally, J. M. Greiner, “Josephson tunneling barriers by rf sputter etching in an oxygen plasma,” J. Appl. Phys., Vol. 42, No. 12, pp. 5151-5155, 1971; O. Michikami et al., “Method of fabrication of Josephson tunnel junctions,” U.S. Pat. No. 4,412,902, Nov. 1, 1983). Control over oxide thickness and other properties in these studies were all the more remarkable in view of the fact that the oxides were typically grown on thick (e.g., 5,000 A) metals such as Nb and Ta. In such metal-oxide systems, a range of layers and suboxides can also form, each having their own properties. In the present disclosure, control over the properties of the various TM oxides will be even better since we employ very limited (perhaps 10 to 100 A or so) thicknesses of metal and thereby preclude the formation of significant quantities of unwanted, less controllable sub-oxide films. Thermodynamic forces will drive the oxide compositions to their most stable, fully oxidized state, e.g., Nb2O5, Ta2O5, etc. As noted above, it will still be necessary to crystallize these duplex oxide layers. Such treatments can be done by RTP and will be shorter than those used on MOCVD and sputter-deposited oxides since the stoichiometry and purity of the “low temperature oxides” need not be adjusted at high temperature.
  • Fairly detailed descriptions for producing thicker duplex layers of TM oxides have been given in the copending application by J. M. Eldridge, entitled “Thin Dielectric Films for DRAM Storage Capacitors,” patent application Ser. No. 09/651,380 filed Aug. 29, 2000, so there is no need to repeat them here. Although perhaps obvious to those skilled in the art, one can sketch out a few useful fabrication guides:
  • (i) Thinner TM layers will be used in this invention relative to those used to form DRAMs. Unlike DRAMs where leakage must be eliminated, the duplex oxides used here must be thin enough to carry very controlled levels of current flow when subjected to reasonable applied fields and times.
  • (ii) The TM and their oxides are highly refractory and etchable (e.g., by RIE). Hence they are quite compatible with poly-Si control gate processes and other subsequent steps.
  • (iii) TM silicide formation will not occur during the oxidation step. It could take place at a significant rate at the temperatures used to deposit the poly-Si control gate. If so, several solutions can be applied including:
      • (i) Insert certain metals at the TM/poly-Si boundaries that will prevent inter-diffusion of the TM and the poly-Si.
      • (ii) Completely oxide the TMs. The electrical characteristics of the resulting poly-Si/TM oxide 1/TM oxide 2/poly-Si structure will be different in the absence of having TM at the oxide/metal interfaces.
    EXAMPLE IV Formation of Alternate Metal Compound Tunnel Barriers
  • Although no applications may be immediately obvious, it is conceivable that one might want to form a stack of oxide films having quite different properties, for example, a stack comprised of a high dielectric constant (k) oxide/a low k oxide/a high k oxide. “Low temperature oxidation” can be used to form numerous variations of such structures. While most of this disclosure deals with the formation and use of stacks of oxide dielectrics, it is also possible to use “low temperature oxidation” to form other thin film dielectrics such as nitrides, oxynitrides, etc. that could provide additional functions such as being altered by monochromatic light, etc. These will not be discussed further here.
  • EXAMPLE V Formation of Perovskite Oxide Tunnel Barriers
  • Some results have been obtained which demonstrate that at least a limited range of high temperature, super-conducting oxide films can be made by thermally oxidizing Y—Ba—Cu alloy films (see generally, Hase et al., “Method of manufacturing an oxide superconducting film,” U.S. Pat. No. 5,350,738, Sep. 27, 1994). The present inventors have also disclosed how to employ “low temperature oxidation” and short thermal treatments in an inert ambient at 700 C. in order to form a range of perovskite oxide films from parent alloy films (see generally, J. M. Eldridge, “Low Cost Processes for Producing High Quality Perovskite Dielectric Films,” application Ser. No. 09/945,137). The dielectric constants of crystallized, perovskite oxides can be very large, with values in the 100 to 1000 or more range. The basic process is more complicated than that needed to oxidize layered films of transition metals. (See Example III.) The TM layers would typically be pure metals although they could be alloyed. The TMs are similar metallurgically as are their oxides. In contrast, the parent alloy films that can be converted to a perovskite oxide are typically comprised of metals having widely different chemical reactivities with oxygen and other common gasses. In the Y—Ba—Cu system referenced above, Y and Ba are among the most reactive of metals while the reactivity of Cu approaches (albeit distantly) those of other noble metals. If the alloy is to be completely oxidized, then thin film barriers such as Pd, Pt, etc. or their conductive oxides must be added between the Si and the parent metal film to serve as: electrical contact layers; diffusion barriers; and, oxidation stops. In such a case, the Schottky barrier heights of various TM oxides and perovskite oxides in contact with various metals will help in the design of the tunnel device. In the more likely event that the perovskite parent alloy film will be only partially converted to oxide and then covered with a second layer of the parent alloy (recall the structure of FIG. 2), then the barrier heights will represent that developed during oxide growth at the parent perovskite alloy/perovskite oxide interface. Obviously, such barrier heights cannot be predicted ab initio for such a wide class of materials but will have to be developed as the need arises. This information will have to be developed on a system-by-system basis.
  • Methods of Operation
  • Write Operation
  • Write can be achieved by the normal channel hot electron injection and gate current through the silicon oxide to the floating gate. This is done by selecting a particular column by applying a high control gate voltage and applying relatively large drain voltage as is done with conventional ETOX flash memory devices. However, according to the teachings of the present invention, write can also be accomplished by applying a positive voltage to the substrate or well select line and a large negative voltage to the control gates, electrons will tunnel from the control gate to the floating gate. The low tunnel barrier will provide an easy write operation and the selection of the substrate or well bias will provide selectivity and address only one device.
  • Erase Operation
  • According to the teachings of the present invention, erase is achieved by providing a negative voltage to the substrate or well address line and a large positive voltage to the control gate. This causes electrons to tunnel off of the floating gate on to the control gate. A whole row can be erased by addressing all the column lines along that row and a block can be erased by addressing multiple row back gate or substrate/well address lines.
  • Read Operation
  • Read is accomplished as in conventional ETOX flash memory devices. A column line is addressed by applying a positive control gate voltage and sensing the current along the data bit or drain row address line.
  • System Level
  • FIG. 8 illustrates a block diagram of an embodiment of an electronic system 801 according to the teachings of the present invention. In the embodiment shown in FIG. 8, the system 801 includes a memory device 800 which has an array of memory cells 802, address decoder 804, row access circuitry 806, column access circuitry 808, control circuitry 810, and input/output circuit 812. Also, as shown in FIG. 8, the circuit 801 includes a processor 814, or memory controller for memory accessing. The memory device 800 receives control signals from the processor 814, such as WE*, RAS* and CAS* signals over wiring or metallization lines. The memory device 800 is used to store data which is accessed via I/O lines. It will be appreciated by those skilled in the art that additional circuitry and control signals can be provided, and that the memory device 800 has been simplified to help focus on the invention. At least one of the memory cells 802 has a memory cell formed according to the embodiments of the present invention. That is, at least one memory cell includes a low tunnel barrier interpoly insulator according to the teachings of the present invention.
  • It will be understood that the embodiment shown in FIG. 8 illustrates an embodiment for electronic system circuitry in which the novel memory cells of the present invention are used. The illustration of system 801, as shown in FIG. 8, is intended to provide a general understanding of one application for the structure and circuitry of the present invention, and is not intended to serve as a complete description of all the elements and features of an electronic system using the novel memory cell structures. Further, the invention is equally applicable to any size and type of memory device 801 using the novel memory cells of the present invention and is not intended to be limited to that described above. As one of ordinary skill in the art will understand, such an electronic system can be fabricated in single-package processing units, or even on a single semiconductor chip, in order to reduce the communication time between the processor and the memory device.
  • Applications containing the novel memory cell of the present invention as described in this disclosure include electronic systems for use in memory modules, device drivers, power modules, communication modems, processor modules, and application-specific modules, and may include multilayer, multichip modules. Such circuitry can further be a subcomponent of a variety of electronic systems, such as a clock, a television, a cell phone, a personal computer, an automobile, an industrial control system, an aircraft, and others.
  • CONCLUSION
  • The above structures and fabrication methods have been described, by way of example, and not by way of limitation, with respect to flash memory with low tunnel barrier interpoly insulators ultra thin body transistors.
  • It has been shown that the low tunnel barrier interpoly insulators of the present invention avoid the large barriers to electron tunneling or hot electron injection presented by the silicon oxide-silicon interface, 3.2 eV, which result in slow write and erase speeds even at very high electric fields. The present invention also avoids the combination of very high electric fields and damage by hot electron collisions in the which oxide result in a number of operational problems like soft erase error, reliability problems of premature oxide breakdown and a limited number of cycles of write and erase. Further, the low tunnel barrier interploy dielectric insulator erase approach, of the present invention remedies the above mentioned problems of having a rough top surface on the polysilicon floating gate which results in, poor quality interpoly oxides, sharp points, localized high electric fields, premature breakdown and reliability problems.
  • The above mentioned problems with flash memories and other problems are addressed by the present invention and will be understood by reading and studying the specification. Systems and methods are provided for flash memories with metal oxide and/or low tunnel barrier interpoly insulators.
  • In one embodiment of the present invention, the non-volatile memory includes a first source/drain region and a second source/drain region separated by a channel region in a substrate. A floating gate opposing the channel region and is separated therefrom by a gate oxide. A control gate opposes the floating gate. The control gate is separated from the floating gate by a low tunnel barrier intergate insulator. The low tunnel barrier intergate insulator includes a metal oxide insulator selected from the group consisting of PbO, Al2O3, Ta2O5, TiO2, ZrO2, and Nb2O5. The floating gate includes a polysilicon floating gate having a metal layer formed thereon in contact with the low tunnel barrier intergate insulator. And, the control gate includes a polysilicon control gate having a metal layer formed thereon in contact with the low tunnel barrier intergate insulator.
  • These and other embodiments, aspects, advantages, and features of the present invention will be set forth in part in the description, and in part will become apparent to those skilled in the art by reference to the following description of the invention and referenced drawings or by practice of the invention. The aspects, advantages, and features of the invention are realized and attained by means of the instrumentalities, procedures, and combinations particularly pointed out in the appended claims.

Claims (24)

1. A method for forming an array of flash memory cells, comprising:
forming a number of pillars extending outwardly from a substrate, wherein each pillar includes a first source/drain region, a body region, and a second source/drain region;
forming a number of floating gates opposing the body regions in the number of pillars and separated therefrom by a gate oxide;
forming a number of control gates opposing the floating gates;
forming a number of buried sourcelines disposed below the number of pillars and coupled to the first source/drain regions along a first selected direction in the array of memory cells;
forming a number of control gate lines formed integrally with the number of control gates along a second selected direction in the array of flash memory cells, wherein the number of control gates lines are separated from the floating gates by a low tunnel barrier intergate insulator; and
forming a number of bitlines coupled to the second source/drain regions along a third selected direction in the array of flash cells.
2. The method of claim 1, wherein forming the low tunnel barrier intergate insulator includes forming a metal oxide insulator selected from the group consisting of PbO, Al2O3, TiO2, ZrO2, and Nb2O5.
3. The method of claim 1, wherein forming each floating gate includes forming a polysilicon floating gate having a metal layer formed thereon in contact with the low tunnel barrier intergate insulator.
4. The method of claim 1, wherein forming each control gate includes forming a polysilicon control gate having a metal layer formed thereon in contact with the low tunnel barrier intergate insulator.
5. The method of claim 1, wherein forming each floating gate includes forming a vertical floating gate in a trench below a top surface of each pillar such that each trench houses a pair of floating gates opposing the body regions in adjacent pillars on opposing sides of the trench.
6. The method of claim 5, wherein forming the plurality of control gate lines includes forming each control gate line in the trench below the top surface of the pillar and between the pair of floating gates, wherein each pair of floating gates shares a single control gate line, and wherein each floating gate includes a vertically oriented floating gate having a vertical length of less than 100 nanometers.
7. The method of claim 5, wherein forming the plurality of control gate lines includes forming a pair of control gate lines in each trench below the top surface of the pillar and between the pair of floating gates such that each control gate line addresses a floating gate on opposing sides of the trench respectively, and wherein the pair of control gate lines are separated by an insulator layer.
8. The method of claim 5, wherein forming the plurality of control gate lines includes forming the control gate lines such that the control gate lines are disposed vertically above the floating gates such that each pair of floating gates shares a single control gate line.
9. The method of claim 5, wherein forming the plurality of control gate lines includes forming the control gate lines such that the control gate lines are disposed vertically above the floating gates, and forming the plurality of control lines such that each one of the pair of floating gates is addressed by an independent one of the plurality of control lines.
10. The method of claim 1, wherein forming each floating gate includes forming a horizontally oriented floating gate in a trench below a top surface of each pillar such that each trench houses a floating gate opposing the body regions in adjacent pillars on opposite sides of the trench, and wherein each horizontally oriented floating gate has a vertical length of less than 100 nanometers opposing the body region of the pillars.
11. The method of claim 10, wherein the forming the plurality of control gate lines includes forming the control gate lines such that the control gate lines are disposed vertically above the floating gates.
12. A method for forming an array of non-volatile memory cells, comprising:
forming a number of pillars extending outwardly from a substrate, wherein each pillar includes a first source/drain region, a body region, and a second source/drain region;
forming a number of floating gates opposing the body regions in the number of pillars and separated therefrom by a gate oxide;
forming a number of control gates opposing the floating gates;
forming a number of buried sourcelines disposed below the number of pillars and coupled to the first source/drain regions along a first selected direction in the array of memory cells;
forming a low tunnel barrier, Ta2O5 intergate insulator;
forming a number of control gate lines formed integrally with the number of control gates along a second selected direction in the array of flash memory cells, wherein the number of control gates lines are separated from the floating gates by the low tunnel barrier intergate insulator; and
forming a number of bitlines coupled to the second source/drain regions along a third selected direction in the array of flash cells.
13. The method of claim 12, wherein forming each floating gate includes forming a polysilicon floating gate having a metal layer formed thereon in contact with the low tunnel barrier intergate insulator.
14. The method of claim 12, wherein forming each control gate includes forming a polysilicon control gate having a metal layer formed thereon in contact with the low tunnel barrier intergate insulator.
15. The method of claim 12, wherein forming each floating gate includes forming a vertical floating gate in a trench below a top surface of each pillar such that each trench houses a pair of floating gates opposing the body regions in adjacent pillars on opposing sides of the trench.
16. The method of claim 15, wherein forming the plurality of control gate lines includes forming each control gate line in the trench below the top surface of the pillar and between the pair of floating gates, wherein each pair of floating gates shares a single control gate line, and wherein each floating gate includes a vertically oriented floating gate having a vertical length of less than 100 nanometers.
17. The method of claim 15, wherein forming the plurality of control gate lines includes forming a pair of control gate lines in each trench below the top surface of the pillar and between the pair of floating gates such that each control gate line addresses a floating gate on opposing sides of the trench respectively, and wherein the pair of control gate lines are separated by an insulator layer.
18. The method of claim 15, wherein forming the plurality of control gate lines includes forming the control gate lines such that the control gate lines are disposed vertically above the floating gates such that each pair of floating gates shares a single control gate line.
19. The method of claim 15, wherein forming the plurality of control gate lines includes forming the control gate lines such that the control gate lines are disposed vertically above the floating gates, and forming the plurality of control lines such that each one of the pair of floating gates is addressed by an independent one of the plurality of control lines.
20. The method of claim 12, wherein forming each floating gate includes forming a horizontally oriented floating gate in a trench below a top surface of each pillar such that each trench houses a floating gate opposing the body regions in adjacent pillars on opposite sides of the trench, and wherein each horizontally oriented floating gate has a vertical length of less than 100 nanometers opposing the body region of the pillars.
21. The method of claim 20, wherein the forming the plurality of control gate lines includes forming the control gate lines such that the control gate lines are disposed vertically above the floating gates.
22. A method for forming an array of flash memory cells, comprising:
forming a number of pillars extending outwardly from a substrate, wherein each pillar includes a first source/drain region, a body region, and a second source/drain region;
forming a number of floating gates opposing the body regions in the number of pillars and separated therefrom by a gate oxide, wherein forming each floating gate includes forming a polysilicon floating gate having a metal layer formed thereon in contact with the low tunnel barrier intergate insulator;
forming a number of control gates opposing the floating gates, wherein forming each control gate includes forming a polysilicon control gate having a metal layer formed thereon in contact with the low tunnel barrier intergate insulator;
forming a number of buried sourcelines disposed below the number of pillars and coupled to the first source/drain regions along a first selected direction in the array of memory cells;
forming a number of control gate lines formed integrally with the number of control gates along a second selected direction in the array of flash memory cells, wherein the number of control gates lines are separated from the floating gates by a low tunnel barrier intergate insulator; and
forming a number of bitlines coupled to the second source/drain regions along a third selected direction in the array of flash cells.
23. The method of claim 22, wherein forming the low tunnel barrier intergate insulator includes forming a metal oxide insulator selected from the group consisting of PbO, Al2O3, Ta2O5, TiO2, ZrO2, and Nb2O5.
24. The method of claim 23, wherein forming each floating gate includes forming a vertical floating gate in a trench below a top surface of each pillar such that each trench houses a pair of floating gates opposing the body regions in adjacent pillars on opposing sides of the trench.
US11/590,363 2001-08-30 2006-10-31 Flash memory with low tunnel barrier interpoly insulators Abandoned US20070048923A1 (en)

Priority Applications (1)

Application Number Priority Date Filing Date Title
US11/590,363 US20070048923A1 (en) 2001-08-30 2006-10-31 Flash memory with low tunnel barrier interpoly insulators

Applications Claiming Priority (3)

Application Number Priority Date Filing Date Title
US09/945,507 US7068544B2 (en) 2001-08-30 2001-08-30 Flash memory with low tunnel barrier interpoly insulators
US10/931,704 US7545674B2 (en) 2001-08-30 2004-09-01 Flash memory with low tunnel barrier interpoly insulators
US11/590,363 US20070048923A1 (en) 2001-08-30 2006-10-31 Flash memory with low tunnel barrier interpoly insulators

Related Parent Applications (1)

Application Number Title Priority Date Filing Date
US10/931,704 Division US7545674B2 (en) 2001-08-30 2004-09-01 Flash memory with low tunnel barrier interpoly insulators

Publications (1)

Publication Number Publication Date
US20070048923A1 true US20070048923A1 (en) 2007-03-01

Family

ID=25483190

Family Applications (3)

Application Number Title Priority Date Filing Date
US09/945,507 Expired - Lifetime US7068544B2 (en) 2001-08-30 2001-08-30 Flash memory with low tunnel barrier interpoly insulators
US10/931,704 Expired - Lifetime US7545674B2 (en) 2001-08-30 2004-09-01 Flash memory with low tunnel barrier interpoly insulators
US11/590,363 Abandoned US20070048923A1 (en) 2001-08-30 2006-10-31 Flash memory with low tunnel barrier interpoly insulators

Family Applications Before (2)

Application Number Title Priority Date Filing Date
US09/945,507 Expired - Lifetime US7068544B2 (en) 2001-08-30 2001-08-30 Flash memory with low tunnel barrier interpoly insulators
US10/931,704 Expired - Lifetime US7545674B2 (en) 2001-08-30 2004-09-01 Flash memory with low tunnel barrier interpoly insulators

Country Status (1)

Country Link
US (3) US7068544B2 (en)

Cited By (1)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20080308857A1 (en) * 2007-06-13 2008-12-18 Macronix International Co., Ltd. Systems and Methods for Self Convergence During Erase of a Non-Volatile Memory Device

Families Citing this family (103)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US6852167B2 (en) * 2001-03-01 2005-02-08 Micron Technology, Inc. Methods, systems, and apparatus for uniform chemical-vapor depositions
US6963103B2 (en) * 2001-08-30 2005-11-08 Micron Technology, Inc. SRAM cells with repressed floating gate memory, low tunnel barrier interpoly insulators
US7135734B2 (en) * 2001-08-30 2006-11-14 Micron Technology, Inc. Graded composition metal oxide tunnel barrier interpoly insulators
US8026161B2 (en) 2001-08-30 2011-09-27 Micron Technology, Inc. Highly reliable amorphous high-K gate oxide ZrO2
US7075829B2 (en) * 2001-08-30 2006-07-11 Micron Technology, Inc. Programmable memory address and decode circuits with low tunnel barrier interpoly insulators
US7068544B2 (en) * 2001-08-30 2006-06-27 Micron Technology, Inc. Flash memory with low tunnel barrier interpoly insulators
US7012297B2 (en) * 2001-08-30 2006-03-14 Micron Technology, Inc. Scalable flash/NV structures and devices with extended endurance
US7132711B2 (en) 2001-08-30 2006-11-07 Micron Technology, Inc. Programmable array logic or memory with p-channel devices and asymmetrical tunnel barriers
US6778441B2 (en) * 2001-08-30 2004-08-17 Micron Technology, Inc. Integrated circuit memory device and method
US6754108B2 (en) * 2001-08-30 2004-06-22 Micron Technology, Inc. DRAM cells with repressed floating gate memory, low tunnel barrier interpoly insulators
US7476925B2 (en) * 2001-08-30 2009-01-13 Micron Technology, Inc. Atomic layer deposition of metal oxide and/or low asymmetrical tunnel barrier interploy insulators
US7042043B2 (en) * 2001-08-30 2006-05-09 Micron Technology, Inc. Programmable array logic or memory devices with asymmetrical tunnel barriers
US7087954B2 (en) * 2001-08-30 2006-08-08 Micron Technology, Inc. In service programmable logic arrays with low tunnel barrier interpoly insulators
US6900122B2 (en) * 2001-12-20 2005-05-31 Micron Technology, Inc. Low-temperature grown high-quality ultra-thin praseodymium gate dielectrics
US6784480B2 (en) * 2002-02-12 2004-08-31 Micron Technology, Inc. Asymmetric band-gap engineered nonvolatile memory device
US6893984B2 (en) * 2002-02-20 2005-05-17 Micron Technology Inc. Evaporated LaA1O3 films for gate dielectrics
US7045430B2 (en) * 2002-05-02 2006-05-16 Micron Technology Inc. Atomic layer-deposited LaAlO3 films for gate dielectrics
US7160577B2 (en) * 2002-05-02 2007-01-09 Micron Technology, Inc. Methods for atomic-layer deposition of aluminum oxides in integrated circuits
US7135421B2 (en) * 2002-06-05 2006-11-14 Micron Technology, Inc. Atomic layer-deposited hafnium aluminum oxide
US7205218B2 (en) * 2002-06-05 2007-04-17 Micron Technology, Inc. Method including forming gate dielectrics having multiple lanthanide oxide layers
US7221586B2 (en) 2002-07-08 2007-05-22 Micron Technology, Inc. Memory utilizing oxide nanolaminates
US6921702B2 (en) * 2002-07-30 2005-07-26 Micron Technology Inc. Atomic layer deposited nanolaminates of HfO2/ZrO2 films as gate dielectrics
US6790791B2 (en) * 2002-08-15 2004-09-14 Micron Technology, Inc. Lanthanide doped TiOx dielectric films
US6884739B2 (en) * 2002-08-15 2005-04-26 Micron Technology Inc. Lanthanide doped TiOx dielectric films by plasma oxidation
US7199023B2 (en) * 2002-08-28 2007-04-03 Micron Technology, Inc. Atomic layer deposited HfSiON dielectric films wherein each precursor is independendently pulsed
US7084078B2 (en) * 2002-08-29 2006-08-01 Micron Technology, Inc. Atomic layer deposited lanthanide doped TiOx dielectric films
US6958302B2 (en) * 2002-12-04 2005-10-25 Micron Technology, Inc. Atomic layer deposited Zr-Sn-Ti-O films using TiI4
US7101813B2 (en) 2002-12-04 2006-09-05 Micron Technology Inc. Atomic layer deposited Zr-Sn-Ti-O films
US7192892B2 (en) * 2003-03-04 2007-03-20 Micron Technology, Inc. Atomic layer deposited dielectric layers
US7135369B2 (en) * 2003-03-31 2006-11-14 Micron Technology, Inc. Atomic layer deposited ZrAlxOy dielectric layers including Zr4AlO9
US7183186B2 (en) * 2003-04-22 2007-02-27 Micro Technology, Inc. Atomic layer deposited ZrTiO4 films
US7192824B2 (en) * 2003-06-24 2007-03-20 Micron Technology, Inc. Lanthanide oxide / hafnium oxide dielectric layers
US7049192B2 (en) 2003-06-24 2006-05-23 Micron Technology, Inc. Lanthanide oxide / hafnium oxide dielectrics
US7095075B2 (en) * 2003-07-01 2006-08-22 Micron Technology, Inc. Apparatus and method for split transistor memory having improved endurance
US7021900B2 (en) * 2003-10-08 2006-04-04 Prueitt Melvin L Vapor-powered kinetic pump
US7241654B2 (en) * 2003-12-17 2007-07-10 Micron Technology, Inc. Vertical NROM NAND flash memory array
US7148538B2 (en) * 2003-12-17 2006-12-12 Micron Technology, Inc. Vertical NAND flash memory array
US6878991B1 (en) * 2004-01-30 2005-04-12 Micron Technology, Inc. Vertical device 4F2 EEPROM memory
US7075146B2 (en) * 2004-02-24 2006-07-11 Micron Technology, Inc. 4F2 EEPROM NROM memory arrays with vertical devices
US7601649B2 (en) 2004-08-02 2009-10-13 Micron Technology, Inc. Zirconium-doped tantalum oxide films
US7081421B2 (en) * 2004-08-26 2006-07-25 Micron Technology, Inc. Lanthanide oxide dielectric layer
US7494939B2 (en) * 2004-08-31 2009-02-24 Micron Technology, Inc. Methods for forming a lanthanum-metal oxide dielectric layer
US7588988B2 (en) * 2004-08-31 2009-09-15 Micron Technology, Inc. Method of forming apparatus having oxide films formed using atomic layer deposition
KR100593645B1 (en) * 2004-10-28 2006-06-28 삼성전자주식회사 Manufacturing Method of Semiconductor Device
US7235501B2 (en) 2004-12-13 2007-06-26 Micron Technology, Inc. Lanthanum hafnium oxide dielectrics
US20060125030A1 (en) * 2004-12-13 2006-06-15 Micron Technology, Inc. Hybrid ALD-CVD of PrxOy/ZrO2 films as gate dielectrics
US7560395B2 (en) 2005-01-05 2009-07-14 Micron Technology, Inc. Atomic layer deposited hafnium tantalum oxide dielectrics
US7508648B2 (en) 2005-02-08 2009-03-24 Micron Technology, Inc. Atomic layer deposition of Dy doped HfO2 films as gate dielectrics
US7374964B2 (en) 2005-02-10 2008-05-20 Micron Technology, Inc. Atomic layer deposition of CeO2/Al2O3 films as gate dielectrics
US7399666B2 (en) * 2005-02-15 2008-07-15 Micron Technology, Inc. Atomic layer deposition of Zr3N4/ZrO2 films as gate dielectrics
US8330202B2 (en) * 2005-02-23 2012-12-11 Micron Technology, Inc. Germanium-silicon-carbide floating gates in memories
US7498247B2 (en) 2005-02-23 2009-03-03 Micron Technology, Inc. Atomic layer deposition of Hf3N4/HfO2 films as gate dielectrics
US7687409B2 (en) 2005-03-29 2010-03-30 Micron Technology, Inc. Atomic layer deposited titanium silicon oxide films
US7365027B2 (en) * 2005-03-29 2008-04-29 Micron Technology, Inc. ALD of amorphous lanthanide doped TiOx films
US7662729B2 (en) 2005-04-28 2010-02-16 Micron Technology, Inc. Atomic layer deposition of a ruthenium layer to a lanthanide oxide dielectric layer
US7279740B2 (en) 2005-05-12 2007-10-09 Micron Technology, Inc. Band-engineered multi-gated non-volatile memory device with enhanced attributes
US7572695B2 (en) 2005-05-27 2009-08-11 Micron Technology, Inc. Hafnium titanium oxide films
KR100799021B1 (en) * 2005-06-07 2008-01-28 주식회사 하이닉스반도체 Method for forming source contact in NAND flash memory device
US7510983B2 (en) * 2005-06-14 2009-03-31 Micron Technology, Inc. Iridium/zirconium oxide structure
US7402850B2 (en) * 2005-06-21 2008-07-22 Micron Technology, Inc. Back-side trapped non-volatile memory device
US7195999B2 (en) * 2005-07-07 2007-03-27 Micron Technology, Inc. Metal-substituted transistor gates
US7927948B2 (en) 2005-07-20 2011-04-19 Micron Technology, Inc. Devices with nanocrystals and methods of formation
US7575978B2 (en) * 2005-08-04 2009-08-18 Micron Technology, Inc. Method for making conductive nanoparticle charge storage element
US7989290B2 (en) 2005-08-04 2011-08-02 Micron Technology, Inc. Methods for forming rhodium-based charge traps and apparatus including rhodium-based charge traps
US7393736B2 (en) * 2005-08-29 2008-07-01 Micron Technology, Inc. Atomic layer deposition of Zrx Hfy Sn1-x-y O2 films as high k gate dielectrics
US20070049023A1 (en) * 2005-08-29 2007-03-01 Micron Technology, Inc. Zirconium-doped gadolinium oxide films
US7544596B2 (en) * 2005-08-30 2009-06-09 Micron Technology, Inc. Atomic layer deposition of GdScO3 films as gate dielectrics
US8110469B2 (en) 2005-08-30 2012-02-07 Micron Technology, Inc. Graded dielectric layers
US7629641B2 (en) * 2005-08-31 2009-12-08 Micron Technology, Inc. Band engineered nano-crystal non-volatile memory device utilizing enhanced gate injection
US20070045752A1 (en) * 2005-08-31 2007-03-01 Leonard Forbes Self aligned metal gates on high-K dielectrics
US8071476B2 (en) 2005-08-31 2011-12-06 Micron Technology, Inc. Cobalt titanium oxide dielectric films
US7429767B2 (en) * 2005-09-01 2008-09-30 Micron Technology, Inc. High performance multi-level non-volatile memory device
TWI271778B (en) * 2005-09-09 2007-01-21 Ind Tech Res Inst A semiconductor structure and a method thereof
KR100771807B1 (en) * 2005-12-29 2007-10-30 주식회사 하이닉스반도체 Flash memory device and method for fabricating the same
US7972974B2 (en) 2006-01-10 2011-07-05 Micron Technology, Inc. Gallium lanthanide oxide films
WO2007094244A1 (en) * 2006-02-13 2007-08-23 National Institute For Materials Science Nano-sized ultrathin film dielectric, process for producing the same and nano-sized ultrathin film dielectric device
US7709402B2 (en) 2006-02-16 2010-05-04 Micron Technology, Inc. Conductive layers for hafnium silicon oxynitride films
US7582161B2 (en) * 2006-04-07 2009-09-01 Micron Technology, Inc. Atomic layer deposited titanium-doped indium oxide films
US7727908B2 (en) 2006-08-03 2010-06-01 Micron Technology, Inc. Deposition of ZrA1ON films
US7985995B2 (en) * 2006-08-03 2011-07-26 Micron Technology, Inc. Zr-substituted BaTiO3 films
US7582549B2 (en) * 2006-08-25 2009-09-01 Micron Technology, Inc. Atomic layer deposited barium strontium titanium oxide films
US20080057659A1 (en) * 2006-08-31 2008-03-06 Micron Technology, Inc. Hafnium aluminium oxynitride high-K dielectric and metal gates
US7605030B2 (en) 2006-08-31 2009-10-20 Micron Technology, Inc. Hafnium tantalum oxynitride high-k dielectric and metal gates
US7759747B2 (en) 2006-08-31 2010-07-20 Micron Technology, Inc. Tantalum aluminum oxynitride high-κ dielectric
US7544604B2 (en) 2006-08-31 2009-06-09 Micron Technology, Inc. Tantalum lanthanide oxynitride films
US7776765B2 (en) 2006-08-31 2010-08-17 Micron Technology, Inc. Tantalum silicon oxynitride high-k dielectrics and metal gates
US7432548B2 (en) * 2006-08-31 2008-10-07 Micron Technology, Inc. Silicon lanthanide oxynitride films
US7563730B2 (en) 2006-08-31 2009-07-21 Micron Technology, Inc. Hafnium lanthanide oxynitride films
US7615385B2 (en) 2006-09-20 2009-11-10 Hypres, Inc Double-masking technique for increasing fabrication yield in superconducting electronics
US20080087890A1 (en) * 2006-10-16 2008-04-17 Micron Technology, Inc. Methods to form dielectric structures in semiconductor devices and resulting devices
DE102007045074B4 (en) * 2006-12-27 2009-06-18 Hynix Semiconductor Inc., Ichon Semiconductor device with gate stack structure
US8367506B2 (en) 2007-06-04 2013-02-05 Micron Technology, Inc. High-k dielectrics with gold nano-particles
US7633801B2 (en) * 2007-06-21 2009-12-15 Micron Technology, Inc. Memory in logic cell
US10779818B2 (en) * 2007-10-05 2020-09-22 Covidien Lp Powered surgical stapling device
US7973357B2 (en) * 2007-12-20 2011-07-05 Samsung Electronics Co., Ltd. Non-volatile memory devices
US7728392B2 (en) * 2008-01-03 2010-06-01 International Business Machines Corporation SRAM device structure including same band gap transistors having gate stacks with high-K dielectrics and same work function
KR20100031401A (en) * 2008-09-12 2010-03-22 삼성전자주식회사 Semiconductor apparatus and manufacturing method of semiconductor apparatus
US8301214B1 (en) 2010-01-08 2012-10-30 Hypres, Inc. System and method for providing multi-conductive layer metallic interconnects for superconducting integrated circuits
US9064803B2 (en) * 2011-07-25 2015-06-23 Globalfoundries Singapore Pte. Ltd. Split-gate flash memory exhibiting reduced interference
KR20130116099A (en) * 2012-04-13 2013-10-23 삼성전자주식회사 Semiconductor device and method for fabricating the same
US9401279B2 (en) * 2013-06-14 2016-07-26 Sandisk Technologies Llc Transistor gate and process for making transistor gate
US11158760B2 (en) * 2018-02-07 2021-10-26 The Regents Of The University Of California Metal organic chemical vapor depostion (MOCVD) tunnel junction growth in III-nitride devices
CN110391233B (en) * 2018-04-17 2022-10-14 联华电子股份有限公司 Semiconductor element and manufacturing method thereof

Citations (87)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US4495219A (en) * 1981-10-09 1985-01-22 Fujitsu Limited Process for producing dielectric layers for semiconductor devices
US4510584A (en) * 1982-12-29 1985-04-09 Mostek Corporation MOS Random access memory cell with nonvolatile storage
US4717943A (en) * 1984-06-25 1988-01-05 International Business Machines Charge storage structure for nonvolatile memories
US5280205A (en) * 1992-04-16 1994-01-18 Micron Technology, Inc. Fast sense amplifier
US5399516A (en) * 1992-03-12 1995-03-21 International Business Machines Corporation Method of making shadow RAM cell having a shallow trench EEPROM
US5488612A (en) * 1993-10-04 1996-01-30 International Business Machines, Corporation Method and apparatus for field testing field programmable logic arrays
US5497494A (en) * 1993-07-23 1996-03-05 International Business Machines Corporation Method for saving and restoring the state of a CPU executing code in protected mode
US5498558A (en) * 1994-05-06 1996-03-12 Lsi Logic Corporation Integrated circuit structure having floating electrode with discontinuous phase of metal silicide formed on a surface thereof and process for making same
US5508544A (en) * 1992-12-14 1996-04-16 Texas Instruments Incorporated Three dimensional FAMOS memory devices
US5510278A (en) * 1994-09-06 1996-04-23 Motorola Inc. Method for forming a thin film transistor
US5600592A (en) * 1993-05-28 1997-02-04 Kabushiki Kaisha Toshiba Nonvolatile semiconductor memory device having a word line to which a negative voltage is applied
US5617351A (en) * 1992-03-12 1997-04-01 International Business Machines Corporation Three-dimensional direct-write EEPROM arrays and fabrication methods
US5618575A (en) * 1992-07-02 1997-04-08 Balzers Aktiengesellschaft Process and apparatus for the production of a metal oxide layer
US5618761A (en) * 1994-09-16 1997-04-08 Kabushiki Kaisha Toshiba Method of manufacturing a perovskite thin film dielectric
US5619642A (en) * 1994-12-23 1997-04-08 Emc Corporation Fault tolerant memory system which utilizes data from a shadow memory device upon the detection of erroneous data in a main memory device
US5619051A (en) * 1994-06-27 1997-04-08 Nec Corporation Semiconductor nonvolatile memory cell
US5705415A (en) * 1994-10-04 1998-01-06 Motorola, Inc. Process for forming an electrically programmable read-only memory cell
US5739544A (en) * 1993-05-26 1998-04-14 Matsushita Electric Industrial Co., Ltd. Quantization functional device utilizing a resonance tunneling effect and method for producing the same
US5880991A (en) * 1997-04-14 1999-03-09 International Business Machines Corporation Structure for low cost mixed memory integration, new NVRAM structure, and process for forming the mixed memory and NVRAM structure
US6025228A (en) * 1997-11-25 2000-02-15 Advanced Micro Devices, Inc. Method of fabricating an oxynitride-capped high dielectric constant interpolysilicon dielectric structure for a low voltage non-volatile memory
US6025225A (en) * 1998-01-22 2000-02-15 Micron Technology, Inc. Circuits with a trench capacitor having micro-roughened semiconductor surfaces and methods for forming the same
US6025627A (en) * 1998-05-29 2000-02-15 Micron Technology, Inc. Alternate method and structure for improved floating gate tunneling devices
US6031263A (en) * 1997-07-29 2000-02-29 Micron Technology, Inc. DEAPROM and transistor with gallium nitride or gallium aluminum nitride gate
US6169306B1 (en) * 1998-07-27 2001-01-02 Advanced Micro Devices, Inc. Semiconductor devices comprised of one or more epitaxial layers
US6172397B1 (en) * 1995-06-15 2001-01-09 Mitsubishi Denki Kabushiki Kaisha Non-volatile semiconductor memory device
US6180461B1 (en) * 1998-08-03 2001-01-30 Halo Lsi Design & Device Technology, Inc. Double sidewall short channel split gate flash memory
US6180980B1 (en) * 1999-07-12 2001-01-30 Mosel Vitelic Inc. Trench non-volatile memory cell
US6191448B1 (en) * 1997-07-08 2001-02-20 Micron Technology, Inc. Memory cell with vertical transistor and buried word and body lines
US6191459B1 (en) * 1996-01-08 2001-02-20 Infineon Technologies Ag Electrically programmable memory cell array, using charge carrier traps and insulation trenches
US6198168B1 (en) * 1998-01-20 2001-03-06 Micron Technologies, Inc. Integrated circuits using high aspect ratio vias through a semiconductor wafer and method for forming same
US6204529B1 (en) * 1999-08-27 2001-03-20 Hsing Lan Lung 8 bit per cell non-volatile semiconductor memory structure utilizing trench technology and dielectric floating gate
US6208164B1 (en) * 1998-08-04 2001-03-27 Micron Technology, Inc. Programmable logic array with vertical transistors
US6210999B1 (en) * 1998-12-04 2001-04-03 Advanced Micro Devices, Inc. Method and test structure for low-temperature integration of high dielectric constant gate dielectrics into self-aligned semiconductor devices
US6335554B1 (en) * 1999-03-08 2002-01-01 Kabushiki Kaisha Toshiba Semiconductor Memory
US20020001971A1 (en) * 2000-06-27 2002-01-03 Hag-Ju Cho Methods of manufacturing integrated circuit devices that include a metal oxide layer disposed on another layer to protect the other layer from diffusion of impurities and integrated circuit devices manufactured using same
US6341084B2 (en) * 2000-05-15 2002-01-22 Nec Corporation Magnetic random access memory circuit
US20020008324A1 (en) * 2000-07-21 2002-01-24 Mitsubishi Denki Kabushiki Kaisha Semiconductor device and method of manufacturing same
US6351411B2 (en) * 1997-11-13 2002-02-26 Micron Technology, Inc. Memory using insulator traps
US20020024083A1 (en) * 1999-02-26 2002-02-28 Wendell P. Noble Dram technology compatible non volatile memory cells
US20020028541A1 (en) * 2000-08-14 2002-03-07 Lee Thomas H. Dense arrays and charge storage devices, and methods for making same
US6376312B1 (en) * 2001-03-26 2002-04-23 Advanced Micro Devices, Inc. Formation of non-volatile memory device comprised of an array of vertical field effect transistor structures
US6377070B1 (en) * 2001-02-09 2002-04-23 Micron Technology, Inc. In-service programmable logic arrays with ultra thin vertical body transistors
US6504214B1 (en) * 2002-01-11 2003-01-07 Advanced Micro Devices, Inc. MOSFET device having high-K dielectric layer
US6504207B1 (en) * 2000-06-30 2003-01-07 International Business Machines Corporation Method to create EEPROM memory structures integrated with high performance logic and NVRAM, and operating conditions for the same
US6514828B2 (en) * 2001-04-20 2003-02-04 Micron Technology, Inc. Method of fabricating a highly reliable gate oxide
US6514842B1 (en) * 1999-07-09 2003-02-04 Micron Technology, Inc. Low resistance gate flash memory
US6519176B1 (en) * 2000-09-29 2003-02-11 Intel Corporation Dual threshold SRAM cell for single-ended sensing
US6518615B1 (en) * 1998-05-29 2003-02-11 Micron Technology, Inc. Method and structure for high capacitance memory cells
US6526191B1 (en) * 1998-02-26 2003-02-25 Micron Technology, Inc. Integrated circuits using optical fiber interconnects formed through a semiconductor wafer and methods for forming same
US20030045078A1 (en) * 2001-08-30 2003-03-06 Micron Technology, Inc. Highly reliable amorphous high-K gate oxide ZrO2
US20030043622A1 (en) * 2001-08-30 2003-03-06 Micron Technology, Inc. DRAM Cells with repressed floating gate memory, low tunnel barrier interpoly insulators
US20030045082A1 (en) * 2001-08-30 2003-03-06 Micron Technology, Inc. Atomic layer deposition of metal oxide and/or low asymmetrical tunnel barrier interploy insulators
US20030043630A1 (en) * 2001-08-30 2003-03-06 Micron Technology, Inc. Deaprom with insulating metal oxide interpoly insulators
US20030043532A1 (en) * 2001-07-11 2003-03-06 Honda Giken Kogyo Kabushiki Kaisha Cylindrical electric double-layer capacitor
US20030043637A1 (en) * 2001-08-30 2003-03-06 Micron Technology, Inc Flash memory with low tunnel barrier interpoly insulators
US20030043633A1 (en) * 2001-08-30 2003-03-06 Micron Technology, Inc. Programmable array logic or memory with p-channel devices and asymmetrical tunnel barriers
US20030042527A1 (en) * 2001-08-30 2003-03-06 Micron Technology, Inc. Programmable array logic or memory devices with asymmetrical tunnel barriers
US20030043632A1 (en) * 2001-08-30 2003-03-06 Micron Technology, Inc. Programmable memory address and decode circuits with low tunnel barrier interpoly insulators
US20030042528A1 (en) * 2001-08-30 2003-03-06 Leonard Forbes Sram cells with repressed floating gate memory, low tunnel barrier interpoly insulators
US20030048666A1 (en) * 2001-08-30 2003-03-13 Micron Technology, Inc. Graded composition metal oxide tunnel barrier interpoly insulators
US6534420B2 (en) * 2001-07-18 2003-03-18 Micron Technology, Inc. Methods for forming dielectric materials and methods for forming semiconductor devices
US6538330B1 (en) * 1998-08-04 2003-03-25 Micron Technology, Inc. Multilevel semiconductor-on-insulator structures and circuits
US6674138B1 (en) * 2001-12-31 2004-01-06 Advanced Micro Devices, Inc. Use of high-k dielectric materials in modified ONO structure for semiconductor devices
US20040004245A1 (en) * 2002-07-08 2004-01-08 Micron Technology, Inc. Memory utilizing oxide-conductor nanolaminates
US20040004859A1 (en) * 2002-07-08 2004-01-08 Micron Technology, Inc. Memory utilizing oxide nanolaminates
US20040004247A1 (en) * 2002-07-08 2004-01-08 Micron Technology, Inc. Memory utilizing oxide-nitride nanolaminates
US20040023461A1 (en) * 2002-07-30 2004-02-05 Micron Technology, Inc. Atomic layer deposited nanolaminates of HfO2/ZrO2 films as gate dielectrics
US6689660B1 (en) * 1997-07-08 2004-02-10 Micron Technology, Inc. 4 F2 folded bit line DRAM cell structure having buried bit and word lines
US20040032773A1 (en) * 2001-02-09 2004-02-19 Micron Technology, Inc. Programmable memory address and decode circuits with vertical body transistors
US20040038554A1 (en) * 2002-08-21 2004-02-26 Ahn Kie Y. Composite dielectric forming methods and composite dielectrics
US20040043569A1 (en) * 2002-08-28 2004-03-04 Ahn Kie Y. Atomic layer deposited HfSiON dielectric films
US20040043541A1 (en) * 2002-08-29 2004-03-04 Ahn Kie Y. Atomic layer deposited lanthanide doped TiOx dielectric films
US6844203B2 (en) * 2001-08-30 2005-01-18 Micron Technology, Inc. Gate oxides, and methods of forming
US20050012141A1 (en) * 2002-02-12 2005-01-20 Micron Technology, Inc. Asymmetric band-gap engineered nonvolatile memory device
US20050020017A1 (en) * 2003-06-24 2005-01-27 Micron Technology, Inc. Lanthanide oxide / hafnium oxide dielectric layers
US20050024092A1 (en) * 2002-08-27 2005-02-03 Micron Technology, Inc. Pseudo CMOS dynamic logic with delayed clocks
US6852645B2 (en) * 2003-02-13 2005-02-08 Texas Instruments Incorporated High temperature interface layer growth for high-k gate dielectric
US20050030825A1 (en) * 2001-03-15 2005-02-10 Micron Technology, Inc. Structures, methods, and systems for ferroelectric memory transistors
US20050032342A1 (en) * 2002-08-22 2005-02-10 Micron Technology, Inc. Atomic layer deposition of CMOS gates with variable work functions
US6858120B2 (en) * 2001-03-15 2005-02-22 Micron Technology, Inc. Method and apparatus for the fabrication of ferroelectric films
US20050054165A1 (en) * 2003-03-31 2005-03-10 Micron Technology, Inc. Atomic layer deposited ZrAlxOy dielectric layers
US20060001049A1 (en) * 2001-08-30 2006-01-05 Micron Technology, Inc. Service programmable logic arrays with low tunnel barrier interpoly insulators
US6995437B1 (en) * 2003-03-05 2006-02-07 Advanced Micro Devices, Inc. Semiconductor device with core and periphery regions
US7018868B1 (en) * 2004-02-02 2006-03-28 Advanced Micro Devices, Inc. Disposable hard mask for memory bitline scaling
US7163863B2 (en) * 2004-06-29 2007-01-16 Skymedi Corporation Vertical memory cell and manufacturing method thereof
US20070020835A1 (en) * 2005-02-10 2007-01-25 Micron Technology, Inc. Atomic layer deposition of CeO2/Al2O3 films as gate dielectrics
US20070018214A1 (en) * 2005-07-25 2007-01-25 Micron Technology, Inc. Magnesium titanium oxide films

Family Cites Families (119)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US3978577A (en) 1975-06-30 1976-09-07 International Business Machines Corporation Fixed and variable threshold N-channel MNOSFET integration technique
DE2845328C2 (en) 1978-10-18 1986-04-30 Deutsche Itt Industries Gmbh, 7800 Freiburg Memory transistor
CA1168762A (en) 1981-06-22 1984-06-05 Osamu Michikami Method of fabrication for josephson tunnel junction
US4939559A (en) 1981-12-14 1990-07-03 International Business Machines Corporation Dual electron injector structures using a conductive oxide between injectors
US4449205A (en) 1982-02-19 1984-05-15 International Business Machines Corp. Dynamic RAM with non-volatile back-up storage and method of operation thereof
US4545035A (en) 1982-07-20 1985-10-01 Mostek Corporation Dynamic RAM with nonvolatile shadow memory
US4688078A (en) 1982-09-30 1987-08-18 Ning Hseih Partially relaxable composite dielectric structure
US4556975A (en) 1983-02-07 1985-12-03 Westinghouse Electric Corp. Programmable redundancy circuit
US4672240A (en) 1983-02-07 1987-06-09 Westinghouse Electric Corp. Programmable redundancy circuit
US4757360A (en) 1983-07-06 1988-07-12 Rca Corporation Floating gate memory device with facing asperities on floating and control gates
US4665417A (en) 1984-09-27 1987-05-12 International Business Machines Corporation Non-volatile dynamic random access memory cell
DE3445251A1 (en) * 1984-12-12 1986-06-12 Dornier System Gmbh, 7990 Friedrichshafen ELECTRICALLY CONDUCTIVE CERAMICS
US4794565A (en) 1986-09-15 1988-12-27 The Regents Of The University Of California Electrically programmable memory device employing source side injection
US4780424A (en) 1987-09-28 1988-10-25 Intel Corporation Process for fabricating electrically alterable floating gate memory devices
US4870470A (en) 1987-10-16 1989-09-26 International Business Machines Corporation Non-volatile memory cell having Si rich silicon nitride charge trapping layer
US5677867A (en) 1991-06-12 1997-10-14 Hazani; Emanuel Memory with isolatable expandable bit lines
US5057448A (en) 1988-02-26 1991-10-15 Hitachi, Ltd. Method of making a semiconductor device having DRAM cells and floating gate memory cells
US5042011A (en) 1989-05-22 1991-08-20 Micron Technology, Inc. Sense amplifier pulldown device with tailored edge input
US5153880A (en) 1990-03-12 1992-10-06 Xicor, Inc. Field-programmable redundancy apparatus for memory arrays
US5071782A (en) 1990-06-28 1991-12-10 Texas Instruments Incorporated Vertical memory cell array and method of fabrication
US5073519A (en) 1990-10-31 1991-12-17 Texas Instruments Incorporated Method of fabricating a vertical FET device with low gate to drain overlap capacitance
JP2923372B2 (en) 1991-03-27 1999-07-26 財団法人国際超電導産業技術研究センター Manufacturing method of oxide superconductor film
US5353431A (en) 1991-04-29 1994-10-04 Intel Corporation Memory address decoder with storage for memory attribute information
JPH0567791A (en) 1991-06-20 1993-03-19 Mitsubishi Electric Corp Electrically writable and erasable semiconductor memory device and its manufacture
US5264384A (en) 1991-08-30 1993-11-23 Texas Instruments Incorporated Method of making a non-volatile memory cell
US5761127A (en) * 1991-11-20 1998-06-02 Fujitsu Limited Flash-erasable semiconductor memory device having an improved reliability
DE69232807T2 (en) * 1991-12-09 2003-02-20 Fujitsu Ltd., Kawasaki Flash memory with better erasability and its switching
US5712180A (en) * 1992-01-14 1998-01-27 Sundisk Corporation EEPROM with split gate source side injection
US6222762B1 (en) 1992-01-14 2001-04-24 Sandisk Corporation Multi-state memory
US5331188A (en) 1992-02-25 1994-07-19 International Business Machines Corporation Non-volatile DRAM cell
US5315142A (en) 1992-03-23 1994-05-24 International Business Machines Corporation High performance trench EEPROM cell
US5386132A (en) 1992-11-02 1995-01-31 Wong; Chun C. D. Multimedia storage system with highly compact memory device
JPH06151872A (en) 1992-11-09 1994-05-31 Mitsubishi Kasei Corp Fet device
US5474947A (en) 1993-12-27 1995-12-12 Motorola Inc. Nonvolatile memory process
US5808943A (en) 1993-12-28 1998-09-15 Nippon Steel Corporation Semiconductor memory and method of manufacturing the same
US5455792A (en) 1994-09-09 1995-10-03 Yi; Yong-Wan Flash EEPROM devices employing mid channel injection
US5703387A (en) 1994-09-30 1997-12-30 United Microelectronics Corp. Split gate memory cell with vertical floating gate
US5445984A (en) 1994-11-28 1995-08-29 United Microelectronics Corporation Method of making a split gate flash memory cell
GB9426335D0 (en) 1994-12-29 1995-03-01 Sgs Thomson Microelectronics A fast nor-nor pla operating from a single phase clock
US6433382B1 (en) 1995-04-06 2002-08-13 Motorola, Inc. Split-gate vertically oriented EEPROM device and process
JP3123921B2 (en) 1995-05-18 2001-01-15 三洋電機株式会社 Semiconductor device and nonvolatile semiconductor memory
US5623160A (en) 1995-09-14 1997-04-22 Liberkowski; Janusz B. Signal-routing or interconnect substrate, structure and apparatus
US5627785A (en) 1996-03-15 1997-05-06 Micron Technology, Inc. Memory device with a sense amplifier
US5768192A (en) 1996-07-23 1998-06-16 Saifun Semiconductors, Ltd. Non-volatile semiconductor memory cell utilizing asymmetrical charge trapping
US5691230A (en) 1996-09-04 1997-11-25 Micron Technology, Inc. Technique for producing small islands of silicon on insulator
US5923056A (en) 1996-10-10 1999-07-13 Lucent Technologies Inc. Electronic components with doped metal oxide dielectric materials and a process for making electronic components with doped metal oxide dielectric materials
EP0843360A1 (en) * 1996-11-15 1998-05-20 Hitachi Europe Limited Memory device
US5751038A (en) 1996-11-26 1998-05-12 Philips Electronics North America Corporation Electrically erasable and programmable read only memory (EEPROM) having multiple overlapping metallization layers
JP3299900B2 (en) 1996-12-27 2002-07-08 シャープ株式会社 Nonvolatile memory and method of operating the same
US5929477A (en) 1997-01-22 1999-07-27 International Business Machines Corporation Self-aligned diffused source vertical transistors with stack capacitors in a 4F-square memory cell array
US5852306A (en) 1997-01-29 1998-12-22 Micron Technology, Inc. Flash memory with nanocrystalline silicon film floating gate
US5801401A (en) 1997-01-29 1998-09-01 Micron Technology, Inc. Flash memory with microcrystalline silicon carbide film floating gate
US5828597A (en) 1997-04-02 1998-10-27 Texas Instruments Incorporated Low voltage, low power static random access memory cell
US5969383A (en) 1997-06-16 1999-10-19 Motorola, Inc. Split-gate memory device and method for accessing the same
US5986932A (en) 1997-06-30 1999-11-16 Cypress Semiconductor Corp. Non-volatile static random access memory and methods for using same
US5936274A (en) 1997-07-08 1999-08-10 Micron Technology, Inc. High density flash memory
US5973356A (en) 1997-07-08 1999-10-26 Micron Technology, Inc. Ultra high density flash memory
US6020243A (en) * 1997-07-24 2000-02-01 Texas Instruments Incorporated Zirconium and/or hafnium silicon-oxynitride gate dielectric
US6069380A (en) 1997-07-25 2000-05-30 Regents Of The University Of Minnesota Single-electron floating-gate MOS memory
US6323844B1 (en) 1997-08-11 2001-11-27 Fu-Kuo Yeh Cursor controlling device and the method of the same
JP3425853B2 (en) 1997-08-29 2003-07-14 Necエレクトロニクス株式会社 Nonvolatile semiconductor memory device
JP3698386B2 (en) 1997-11-27 2005-09-21 ローム株式会社 Data storage
US6124608A (en) 1997-12-18 2000-09-26 Advanced Micro Devices, Inc. Non-volatile trench semiconductor device having a shallow drain region
US6090636A (en) 1998-02-26 2000-07-18 Micron Technology, Inc. Integrated circuits using optical waveguide interconnects formed through a semiconductor wafer and methods for forming same
US6124729A (en) 1998-02-27 2000-09-26 Micron Technology, Inc. Field programmable logic arrays with vertical transistors
US5991225A (en) 1998-02-27 1999-11-23 Micron Technology, Inc. Programmable memory address decode array with vertical transistors
US6093606A (en) 1998-03-05 2000-07-25 Taiwan Semiconductor Manufacturing Company Method of manufacture of vertical stacked gate flash memory device
US6087222A (en) 1998-03-05 2000-07-11 Taiwan Semiconductor Manufacturing Company Method of manufacture of vertical split gate flash memory device
JPH11274327A (en) 1998-03-23 1999-10-08 Oki Electric Ind Co Ltd Nonvolatile storage device and its manufacture
US6147378A (en) 1998-03-30 2000-11-14 Advanced Micro Devices, Inc. Fully recessed semiconductor device and method for low power applications with single wrap around buried drain region
US6043530A (en) 1998-04-15 2000-03-28 Chang; Ming-Bing Flash EEPROM device employing polysilicon sidewall spacer as an erase gate
JPH11330426A (en) * 1998-05-12 1999-11-30 Mitsubishi Electric Corp Nonvolatile semiconductor memory device and method for manufacturing the same
US6118147A (en) 1998-07-07 2000-09-12 Advanced Micro Devices, Inc. Double density non-volatile memory cells
US6134175A (en) 1998-08-04 2000-10-17 Micron Technology, Inc. Memory address decode array with vertical transistors
US6135175A (en) 1998-10-09 2000-10-24 Denharco, Inc. Tree harvester provided with a rotatable worktable
US6163049A (en) 1998-10-13 2000-12-19 Advanced Micro Devices, Inc. Method of forming a composite interpoly gate dielectric
US6130453A (en) 1999-01-04 2000-10-10 International Business Machines Corporation Flash memory structure with floating gate in vertical trench
US6127227A (en) 1999-01-25 2000-10-03 Taiwan Semiconductor Manufacturing Company Thin ONO thickness control and gradual gate oxidation suppression by b. N.su2 treatment in flash memory
US6548825B1 (en) 1999-06-04 2003-04-15 Matsushita Electric Industrial Co., Ltd. Semiconductor device including barrier layer having dispersed particles
US6141248A (en) 1999-07-29 2000-10-31 Micron Technology, Inc. DRAM and SRAM memory cells with repressed memory
US6087695A (en) * 1999-08-20 2000-07-11 Worldwide Semiconductor Mfg Source side injection flash EEPROM memory cell with dielectric pillar and operation
US6141238A (en) 1999-08-30 2000-10-31 Micron Technology, Inc. Dynamic random access memory (DRAM) cells with repressed ferroelectric memory methods of reading same, and apparatuses including same
EP1107317B1 (en) 1999-12-09 2007-07-25 Hitachi Europe Limited Memory device
US6306708B1 (en) 2000-02-02 2001-10-23 United Microelectronics Corp. Fabrication method for an electrically erasable programmable read only memory
US6249460B1 (en) 2000-02-28 2001-06-19 Micron Technology, Inc. Dynamic flash memory cells with ultrathin tunnel oxides
US6888750B2 (en) * 2000-04-28 2005-05-03 Matrix Semiconductor, Inc. Nonvolatile memory on SOI and compound semiconductor substrates and method of fabrication
US6461931B1 (en) 2000-08-29 2002-10-08 Micron Technology, Inc. Thin dielectric films for DRAM storage capacitors
US6424001B1 (en) 2001-02-09 2002-07-23 Micron Technology, Inc. Flash memory with ultra thin vertical body transistors
US6495436B2 (en) 2001-02-09 2002-12-17 Micron Technology, Inc. Formation of metal oxide gate dielectric
US6541280B2 (en) 2001-03-20 2003-04-01 Motorola, Inc. High K dielectric film
US7037862B2 (en) * 2001-06-13 2006-05-02 Micron Technology, Inc. Dielectric layer forming method and devices formed therewith
US6475857B1 (en) * 2001-06-21 2002-11-05 Samsung Electronics Co., Ltd. Method of making a scalable two transistor memory device
US6586797B2 (en) 2001-08-30 2003-07-01 Micron Technology, Inc. Graded composition gate insulators to reduce tunneling barriers in flash memory devices
US6730575B2 (en) 2001-08-30 2004-05-04 Micron Technology, Inc. Methods of forming perovskite-type material and capacitor dielectric having perovskite-type crystalline structure
US6953730B2 (en) * 2001-12-20 2005-10-11 Micron Technology, Inc. Low-temperature grown high quality ultra-thin CoTiO3 gate dielectrics
US6900122B2 (en) * 2001-12-20 2005-05-31 Micron Technology, Inc. Low-temperature grown high-quality ultra-thin praseodymium gate dielectrics
US6767795B2 (en) * 2002-01-17 2004-07-27 Micron Technology, Inc. Highly reliable amorphous high-k gate dielectric ZrOXNY
US6906256B1 (en) * 2002-01-22 2005-06-14 Nanoset, Llc Nanomagnetic shielding assembly
US6893984B2 (en) * 2002-02-20 2005-05-17 Micron Technology Inc. Evaporated LaA1O3 films for gate dielectrics
US6461905B1 (en) 2002-02-22 2002-10-08 Advanced Micro Devices, Inc. Dummy gate process to reduce the Vss resistance of flash products
US7135421B2 (en) * 2002-06-05 2006-11-14 Micron Technology, Inc. Atomic layer-deposited hafnium aluminum oxide
US7205218B2 (en) * 2002-06-05 2007-04-17 Micron Technology, Inc. Method including forming gate dielectrics having multiple lanthanide oxide layers
US6884739B2 (en) * 2002-08-15 2005-04-26 Micron Technology Inc. Lanthanide doped TiOx dielectric films by plasma oxidation
US6790791B2 (en) * 2002-08-15 2004-09-14 Micron Technology, Inc. Lanthanide doped TiOx dielectric films
US6730164B2 (en) * 2002-08-28 2004-05-04 Micron Technology, Inc. Systems and methods for forming strontium- and/or barium-containing layers
US7101813B2 (en) * 2002-12-04 2006-09-05 Micron Technology Inc. Atomic layer deposited Zr-Sn-Ti-O films
US6958302B2 (en) * 2002-12-04 2005-10-25 Micron Technology, Inc. Atomic layer deposited Zr-Sn-Ti-O films using TiI4
US7192892B2 (en) * 2003-03-04 2007-03-20 Micron Technology, Inc. Atomic layer deposited dielectric layers
US7183186B2 (en) * 2003-04-22 2007-02-27 Micro Technology, Inc. Atomic layer deposited ZrTiO4 films
US7049192B2 (en) * 2003-06-24 2006-05-23 Micron Technology, Inc. Lanthanide oxide / hafnium oxide dielectrics
US6989573B2 (en) * 2003-10-10 2006-01-24 Micron Technology, Inc. Lanthanide oxide/zirconium oxide atomic layer deposited nanolaminate gate dielectrics
US7323423B2 (en) * 2004-06-30 2008-01-29 Intel Corporation Forming high-k dielectric layers on smooth substrates
KR100597642B1 (en) * 2004-07-30 2006-07-05 삼성전자주식회사 non volatile memory device and method for manufacturing thereof
US7432139B2 (en) * 2005-06-29 2008-10-07 Amberwave Systems Corp. Methods for forming dielectrics and metal electrodes
US7393736B2 (en) * 2005-08-29 2008-07-01 Micron Technology, Inc. Atomic layer deposition of Zrx Hfy Sn1-x-y O2 films as high k gate dielectrics
US8071476B2 (en) * 2005-08-31 2011-12-06 Micron Technology, Inc. Cobalt titanium oxide dielectric films
US7985995B2 (en) * 2006-08-03 2011-07-26 Micron Technology, Inc. Zr-substituted BaTiO3 films
US7749879B2 (en) * 2006-08-03 2010-07-06 Micron Technology, Inc. ALD of silicon films on germanium
US7727908B2 (en) * 2006-08-03 2010-06-01 Micron Technology, Inc. Deposition of ZrA1ON films

Patent Citations (99)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US4495219A (en) * 1981-10-09 1985-01-22 Fujitsu Limited Process for producing dielectric layers for semiconductor devices
US4510584A (en) * 1982-12-29 1985-04-09 Mostek Corporation MOS Random access memory cell with nonvolatile storage
US4717943A (en) * 1984-06-25 1988-01-05 International Business Machines Charge storage structure for nonvolatile memories
US5617351A (en) * 1992-03-12 1997-04-01 International Business Machines Corporation Three-dimensional direct-write EEPROM arrays and fabrication methods
US5399516A (en) * 1992-03-12 1995-03-21 International Business Machines Corporation Method of making shadow RAM cell having a shallow trench EEPROM
US5280205A (en) * 1992-04-16 1994-01-18 Micron Technology, Inc. Fast sense amplifier
US5618575A (en) * 1992-07-02 1997-04-08 Balzers Aktiengesellschaft Process and apparatus for the production of a metal oxide layer
US5508544A (en) * 1992-12-14 1996-04-16 Texas Instruments Incorporated Three dimensional FAMOS memory devices
US5739544A (en) * 1993-05-26 1998-04-14 Matsushita Electric Industrial Co., Ltd. Quantization functional device utilizing a resonance tunneling effect and method for producing the same
US5600592A (en) * 1993-05-28 1997-02-04 Kabushiki Kaisha Toshiba Nonvolatile semiconductor memory device having a word line to which a negative voltage is applied
US5497494A (en) * 1993-07-23 1996-03-05 International Business Machines Corporation Method for saving and restoring the state of a CPU executing code in protected mode
US5488612A (en) * 1993-10-04 1996-01-30 International Business Machines, Corporation Method and apparatus for field testing field programmable logic arrays
US5498558A (en) * 1994-05-06 1996-03-12 Lsi Logic Corporation Integrated circuit structure having floating electrode with discontinuous phase of metal silicide formed on a surface thereof and process for making same
US5619051A (en) * 1994-06-27 1997-04-08 Nec Corporation Semiconductor nonvolatile memory cell
US5510278A (en) * 1994-09-06 1996-04-23 Motorola Inc. Method for forming a thin film transistor
US5618761A (en) * 1994-09-16 1997-04-08 Kabushiki Kaisha Toshiba Method of manufacturing a perovskite thin film dielectric
US5705415A (en) * 1994-10-04 1998-01-06 Motorola, Inc. Process for forming an electrically programmable read-only memory cell
US5619642A (en) * 1994-12-23 1997-04-08 Emc Corporation Fault tolerant memory system which utilizes data from a shadow memory device upon the detection of erroneous data in a main memory device
US6172397B1 (en) * 1995-06-15 2001-01-09 Mitsubishi Denki Kabushiki Kaisha Non-volatile semiconductor memory device
US6191459B1 (en) * 1996-01-08 2001-02-20 Infineon Technologies Ag Electrically programmable memory cell array, using charge carrier traps and insulation trenches
US5880991A (en) * 1997-04-14 1999-03-09 International Business Machines Corporation Structure for low cost mixed memory integration, new NVRAM structure, and process for forming the mixed memory and NVRAM structure
US6689660B1 (en) * 1997-07-08 2004-02-10 Micron Technology, Inc. 4 F2 folded bit line DRAM cell structure having buried bit and word lines
US6191448B1 (en) * 1997-07-08 2001-02-20 Micron Technology, Inc. Memory cell with vertical transistor and buried word and body lines
US6031263A (en) * 1997-07-29 2000-02-29 Micron Technology, Inc. DEAPROM and transistor with gallium nitride or gallium aluminum nitride gate
US6351411B2 (en) * 1997-11-13 2002-02-26 Micron Technology, Inc. Memory using insulator traps
US6025228A (en) * 1997-11-25 2000-02-15 Advanced Micro Devices, Inc. Method of fabricating an oxynitride-capped high dielectric constant interpolysilicon dielectric structure for a low voltage non-volatile memory
US6709978B2 (en) * 1998-01-20 2004-03-23 Micron Technology, Inc. Method for forming integrated circuits using high aspect ratio vias through a semiconductor wafer
US6198168B1 (en) * 1998-01-20 2001-03-06 Micron Technologies, Inc. Integrated circuits using high aspect ratio vias through a semiconductor wafer and method for forming same
US6025225A (en) * 1998-01-22 2000-02-15 Micron Technology, Inc. Circuits with a trench capacitor having micro-roughened semiconductor surfaces and methods for forming the same
US6526191B1 (en) * 1998-02-26 2003-02-25 Micron Technology, Inc. Integrated circuits using optical fiber interconnects formed through a semiconductor wafer and methods for forming same
US6025627A (en) * 1998-05-29 2000-02-15 Micron Technology, Inc. Alternate method and structure for improved floating gate tunneling devices
US20050026360A1 (en) * 1998-05-29 2005-02-03 Micron Technology, Inc. Method and structure for high capacitance memory cells
US6518615B1 (en) * 1998-05-29 2003-02-11 Micron Technology, Inc. Method and structure for high capacitance memory cells
US6169306B1 (en) * 1998-07-27 2001-01-02 Advanced Micro Devices, Inc. Semiconductor devices comprised of one or more epitaxial layers
US6180461B1 (en) * 1998-08-03 2001-01-30 Halo Lsi Design & Device Technology, Inc. Double sidewall short channel split gate flash memory
US6515510B2 (en) * 1998-08-04 2003-02-04 Micron Technology, Inc. Programmable logic array with vertical transistors
US6538330B1 (en) * 1998-08-04 2003-03-25 Micron Technology, Inc. Multilevel semiconductor-on-insulator structures and circuits
US6208164B1 (en) * 1998-08-04 2001-03-27 Micron Technology, Inc. Programmable logic array with vertical transistors
US6210999B1 (en) * 1998-12-04 2001-04-03 Advanced Micro Devices, Inc. Method and test structure for low-temperature integration of high dielectric constant gate dielectrics into self-aligned semiconductor devices
US20020024083A1 (en) * 1999-02-26 2002-02-28 Wendell P. Noble Dram technology compatible non volatile memory cells
US6335554B1 (en) * 1999-03-08 2002-01-01 Kabushiki Kaisha Toshiba Semiconductor Memory
US6514842B1 (en) * 1999-07-09 2003-02-04 Micron Technology, Inc. Low resistance gate flash memory
US6180980B1 (en) * 1999-07-12 2001-01-30 Mosel Vitelic Inc. Trench non-volatile memory cell
US6204529B1 (en) * 1999-08-27 2001-03-20 Hsing Lan Lung 8 bit per cell non-volatile semiconductor memory structure utilizing trench technology and dielectric floating gate
US6341084B2 (en) * 2000-05-15 2002-01-22 Nec Corporation Magnetic random access memory circuit
US20020001971A1 (en) * 2000-06-27 2002-01-03 Hag-Ju Cho Methods of manufacturing integrated circuit devices that include a metal oxide layer disposed on another layer to protect the other layer from diffusion of impurities and integrated circuit devices manufactured using same
US6504207B1 (en) * 2000-06-30 2003-01-07 International Business Machines Corporation Method to create EEPROM memory structures integrated with high performance logic and NVRAM, and operating conditions for the same
US20020008324A1 (en) * 2000-07-21 2002-01-24 Mitsubishi Denki Kabushiki Kaisha Semiconductor device and method of manufacturing same
US20020028541A1 (en) * 2000-08-14 2002-03-07 Lee Thomas H. Dense arrays and charge storage devices, and methods for making same
US6519176B1 (en) * 2000-09-29 2003-02-11 Intel Corporation Dual threshold SRAM cell for single-ended sensing
US20040032773A1 (en) * 2001-02-09 2004-02-19 Micron Technology, Inc. Programmable memory address and decode circuits with vertical body transistors
US6377070B1 (en) * 2001-02-09 2002-04-23 Micron Technology, Inc. In-service programmable logic arrays with ultra thin vertical body transistors
US20050030825A1 (en) * 2001-03-15 2005-02-10 Micron Technology, Inc. Structures, methods, and systems for ferroelectric memory transistors
US6858120B2 (en) * 2001-03-15 2005-02-22 Micron Technology, Inc. Method and apparatus for the fabrication of ferroelectric films
US6858444B2 (en) * 2001-03-15 2005-02-22 Micron Technology, Inc. Method for making a ferroelectric memory transistor
US6376312B1 (en) * 2001-03-26 2002-04-23 Advanced Micro Devices, Inc. Formation of non-volatile memory device comprised of an array of vertical field effect transistor structures
US6514828B2 (en) * 2001-04-20 2003-02-04 Micron Technology, Inc. Method of fabricating a highly reliable gate oxide
US20030043532A1 (en) * 2001-07-11 2003-03-06 Honda Giken Kogyo Kabushiki Kaisha Cylindrical electric double-layer capacitor
US6534420B2 (en) * 2001-07-18 2003-03-18 Micron Technology, Inc. Methods for forming dielectric materials and methods for forming semiconductor devices
US20050026349A1 (en) * 2001-08-30 2005-02-03 Micron Technology, Inc. Flash memory with low tunnel barrier interpoly insulators
US20050023595A1 (en) * 2001-08-30 2005-02-03 Micron Technology, Inc. Programmable array logic or memory devices with asymmetrical tunnel barriers
US20030042528A1 (en) * 2001-08-30 2003-03-06 Leonard Forbes Sram cells with repressed floating gate memory, low tunnel barrier interpoly insulators
US20030043632A1 (en) * 2001-08-30 2003-03-06 Micron Technology, Inc. Programmable memory address and decode circuits with low tunnel barrier interpoly insulators
US7187587B2 (en) * 2001-08-30 2007-03-06 Micron Technology, Inc. Programmable memory address and decode circuits with low tunnel barrier interpoly insulators
US7166886B2 (en) * 2001-08-30 2007-01-23 Micron Technology, Inc. DRAM cells with repressed floating gate memory, low tunnel barrier interpoly insulators
US20060001049A1 (en) * 2001-08-30 2006-01-05 Micron Technology, Inc. Service programmable logic arrays with low tunnel barrier interpoly insulators
US20030045078A1 (en) * 2001-08-30 2003-03-06 Micron Technology, Inc. Highly reliable amorphous high-K gate oxide ZrO2
US20030043622A1 (en) * 2001-08-30 2003-03-06 Micron Technology, Inc. DRAM Cells with repressed floating gate memory, low tunnel barrier interpoly insulators
US20030042527A1 (en) * 2001-08-30 2003-03-06 Micron Technology, Inc. Programmable array logic or memory devices with asymmetrical tunnel barriers
US20030043633A1 (en) * 2001-08-30 2003-03-06 Micron Technology, Inc. Programmable array logic or memory with p-channel devices and asymmetrical tunnel barriers
US20050023602A1 (en) * 2001-08-30 2005-02-03 Micron Technology, Inc. Programmable array logic or memory with p-channel devices and asymmetrical tunnel barriers
US20030045082A1 (en) * 2001-08-30 2003-03-06 Micron Technology, Inc. Atomic layer deposition of metal oxide and/or low asymmetrical tunnel barrier interploy insulators
US20030043630A1 (en) * 2001-08-30 2003-03-06 Micron Technology, Inc. Deaprom with insulating metal oxide interpoly insulators
US20030043637A1 (en) * 2001-08-30 2003-03-06 Micron Technology, Inc Flash memory with low tunnel barrier interpoly insulators
US6844203B2 (en) * 2001-08-30 2005-01-18 Micron Technology, Inc. Gate oxides, and methods of forming
US20050023603A1 (en) * 2001-08-30 2005-02-03 Micron Technology, Inc. Atomic layer deposition of metal oxide and/or low asymmetrical tunnel barrier interpoly insulators
US20030048666A1 (en) * 2001-08-30 2003-03-13 Micron Technology, Inc. Graded composition metal oxide tunnel barrier interpoly insulators
US20050024945A1 (en) * 2001-08-30 2005-02-03 Micron Technology, Inc. Programmable memory address and decode circuits with low tunnel barrier interpoly insulators
US6674138B1 (en) * 2001-12-31 2004-01-06 Advanced Micro Devices, Inc. Use of high-k dielectric materials in modified ONO structure for semiconductor devices
US6504214B1 (en) * 2002-01-11 2003-01-07 Advanced Micro Devices, Inc. MOSFET device having high-K dielectric layer
US20050012141A1 (en) * 2002-02-12 2005-01-20 Micron Technology, Inc. Asymmetric band-gap engineered nonvolatile memory device
US20050023574A1 (en) * 2002-07-08 2005-02-03 Micron Technology, Inc. Memory utilizing oxide-nitride nanolaminates
US20040004245A1 (en) * 2002-07-08 2004-01-08 Micron Technology, Inc. Memory utilizing oxide-conductor nanolaminates
US20040004859A1 (en) * 2002-07-08 2004-01-08 Micron Technology, Inc. Memory utilizing oxide nanolaminates
US20040004247A1 (en) * 2002-07-08 2004-01-08 Micron Technology, Inc. Memory utilizing oxide-nitride nanolaminates
US20040023461A1 (en) * 2002-07-30 2004-02-05 Micron Technology, Inc. Atomic layer deposited nanolaminates of HfO2/ZrO2 films as gate dielectrics
US20040038554A1 (en) * 2002-08-21 2004-02-26 Ahn Kie Y. Composite dielectric forming methods and composite dielectrics
US20050032342A1 (en) * 2002-08-22 2005-02-10 Micron Technology, Inc. Atomic layer deposition of CMOS gates with variable work functions
US20050024092A1 (en) * 2002-08-27 2005-02-03 Micron Technology, Inc. Pseudo CMOS dynamic logic with delayed clocks
US20040043569A1 (en) * 2002-08-28 2004-03-04 Ahn Kie Y. Atomic layer deposited HfSiON dielectric films
US20040043541A1 (en) * 2002-08-29 2004-03-04 Ahn Kie Y. Atomic layer deposited lanthanide doped TiOx dielectric films
US6852645B2 (en) * 2003-02-13 2005-02-08 Texas Instruments Incorporated High temperature interface layer growth for high-k gate dielectric
US6995437B1 (en) * 2003-03-05 2006-02-07 Advanced Micro Devices, Inc. Semiconductor device with core and periphery regions
US20050054165A1 (en) * 2003-03-31 2005-03-10 Micron Technology, Inc. Atomic layer deposited ZrAlxOy dielectric layers
US20050020017A1 (en) * 2003-06-24 2005-01-27 Micron Technology, Inc. Lanthanide oxide / hafnium oxide dielectric layers
US7018868B1 (en) * 2004-02-02 2006-03-28 Advanced Micro Devices, Inc. Disposable hard mask for memory bitline scaling
US7163863B2 (en) * 2004-06-29 2007-01-16 Skymedi Corporation Vertical memory cell and manufacturing method thereof
US20070020835A1 (en) * 2005-02-10 2007-01-25 Micron Technology, Inc. Atomic layer deposition of CeO2/Al2O3 films as gate dielectrics
US20070018214A1 (en) * 2005-07-25 2007-01-25 Micron Technology, Inc. Magnesium titanium oxide films

Cited By (2)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20080308857A1 (en) * 2007-06-13 2008-12-18 Macronix International Co., Ltd. Systems and Methods for Self Convergence During Erase of a Non-Volatile Memory Device
US8097912B2 (en) * 2007-06-13 2012-01-17 Macronix International Co. Ltd. Systems and methods for self convergence during erase of a non-volatile memory device

Also Published As

Publication number Publication date
US7545674B2 (en) 2009-06-09
US20050026349A1 (en) 2005-02-03
US20030043637A1 (en) 2003-03-06
US7068544B2 (en) 2006-06-27

Similar Documents

Publication Publication Date Title
US7545674B2 (en) Flash memory with low tunnel barrier interpoly insulators
US7136302B2 (en) Integrated circuit memory device and method
US7042043B2 (en) Programmable array logic or memory devices with asymmetrical tunnel barriers
US7132711B2 (en) Programmable array logic or memory with p-channel devices and asymmetrical tunnel barriers
US7446368B2 (en) Deposition of metal oxide and/or low asymmetrical tunnel barrier interpoly insulators
US7166886B2 (en) DRAM cells with repressed floating gate memory, low tunnel barrier interpoly insulators
US7759724B2 (en) Memory cells having gate structure with multiple gates and multiple materials between the gates
US7187587B2 (en) Programmable memory address and decode circuits with low tunnel barrier interpoly insulators
US20030042532A1 (en) In service programmable logic arrays with low tunnel barrier interpoly insulators

Legal Events

Date Code Title Description
STCB Information on status: application discontinuation

Free format text: EXPRESSLY ABANDONED -- DURING EXAMINATION