US20060289903A1 - Method of forming metal/high-k gate stacks with high mobility - Google Patents
Method of forming metal/high-k gate stacks with high mobility Download PDFInfo
- Publication number
- US20060289903A1 US20060289903A1 US11/513,101 US51310106A US2006289903A1 US 20060289903 A1 US20060289903 A1 US 20060289903A1 US 51310106 A US51310106 A US 51310106A US 2006289903 A1 US2006289903 A1 US 2006289903A1
- Authority
- US
- United States
- Prior art keywords
- gate
- gate stack
- present
- mobility
- stack structure
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Abandoned
Links
- 238000000034 method Methods 0.000 title claims abstract description 32
- 229910052751 metal Inorganic materials 0.000 title description 34
- 239000002184 metal Substances 0.000 title description 34
- 238000000137 annealing Methods 0.000 claims abstract description 32
- 230000008569 process Effects 0.000 claims abstract description 17
- 230000015556 catabolic process Effects 0.000 claims abstract description 16
- 238000006731 degradation reaction Methods 0.000 claims abstract description 16
- 238000005086 pumping Methods 0.000 claims abstract description 13
- 239000011229 interlayer Substances 0.000 claims description 20
- 229910052710 silicon Inorganic materials 0.000 claims description 13
- 229910052760 oxygen Inorganic materials 0.000 claims description 10
- 239000004065 semiconductor Substances 0.000 abstract description 29
- 239000000758 substrate Substances 0.000 abstract description 26
- 239000004020 conductor Substances 0.000 abstract description 25
- 229910044991 metal oxide Inorganic materials 0.000 abstract description 6
- 150000004706 metal oxides Chemical class 0.000 abstract description 6
- 238000004519 manufacturing process Methods 0.000 abstract description 5
- 230000005669 field effect Effects 0.000 abstract description 3
- 239000010410 layer Substances 0.000 description 57
- 230000037230 mobility Effects 0.000 description 47
- VYPSYNLAJGMNEJ-UHFFFAOYSA-N Silicium dioxide Chemical compound O=[Si]=O VYPSYNLAJGMNEJ-UHFFFAOYSA-N 0.000 description 40
- 229910052681 coesite Inorganic materials 0.000 description 19
- 229910052906 cristobalite Inorganic materials 0.000 description 19
- 239000000377 silicon dioxide Substances 0.000 description 19
- 229910052682 stishovite Inorganic materials 0.000 description 19
- 229910052905 tridymite Inorganic materials 0.000 description 19
- 239000000463 material Substances 0.000 description 16
- 238000009792 diffusion process Methods 0.000 description 14
- 230000004888 barrier function Effects 0.000 description 13
- 125000004429 atom Chemical group 0.000 description 11
- 239000003989 dielectric material Substances 0.000 description 11
- 229910000449 hafnium oxide Inorganic materials 0.000 description 11
- 229910021420 polycrystalline silicon Inorganic materials 0.000 description 10
- 125000004433 nitrogen atom Chemical group N* 0.000 description 9
- 229920005591 polysilicon Polymers 0.000 description 8
- XUIMIQQOPSSXEZ-UHFFFAOYSA-N Silicon Chemical compound [Si] XUIMIQQOPSSXEZ-UHFFFAOYSA-N 0.000 description 7
- 230000009467 reduction Effects 0.000 description 7
- 239000010703 silicon Substances 0.000 description 7
- 238000005137 deposition process Methods 0.000 description 6
- 238000000151 deposition Methods 0.000 description 5
- 150000002739 metals Chemical class 0.000 description 5
- 229910052814 silicon oxide Inorganic materials 0.000 description 5
- IJGRMHOSHXDMSA-UHFFFAOYSA-N Atomic nitrogen Chemical compound N#N IJGRMHOSHXDMSA-UHFFFAOYSA-N 0.000 description 4
- BPQQTUXANYXVAA-UHFFFAOYSA-N Orthosilicate Chemical compound [O-][Si]([O-])([O-])[O-] BPQQTUXANYXVAA-UHFFFAOYSA-N 0.000 description 4
- RTAQQCXQSZGOHL-UHFFFAOYSA-N Titanium Chemical compound [Ti] RTAQQCXQSZGOHL-UHFFFAOYSA-N 0.000 description 4
- MCMNRKCIXSYSNV-UHFFFAOYSA-N Zirconium dioxide Chemical compound O=[Zr]=O MCMNRKCIXSYSNV-UHFFFAOYSA-N 0.000 description 4
- 238000005229 chemical vapour deposition Methods 0.000 description 4
- 239000012212 insulator Substances 0.000 description 4
- 239000000203 mixture Substances 0.000 description 4
- 239000001301 oxygen Substances 0.000 description 4
- 229910000577 Silicon-germanium Inorganic materials 0.000 description 3
- 238000000231 atomic layer deposition Methods 0.000 description 3
- QVGXLLKOCUKJST-UHFFFAOYSA-N atomic oxygen Chemical compound [O] QVGXLLKOCUKJST-UHFFFAOYSA-N 0.000 description 3
- 238000000224 chemical solution deposition Methods 0.000 description 3
- 230000003247 decreasing effect Effects 0.000 description 3
- 230000008021 deposition Effects 0.000 description 3
- 239000007789 gas Substances 0.000 description 3
- 230000006872 improvement Effects 0.000 description 3
- 238000002955 isolation Methods 0.000 description 3
- -1 oxides Chemical class 0.000 description 3
- 238000000623 plasma-assisted chemical vapour deposition Methods 0.000 description 3
- 150000004760 silicates Chemical class 0.000 description 3
- 229910021332 silicide Inorganic materials 0.000 description 3
- XKRFYHLGVUSROY-UHFFFAOYSA-N Argon Chemical compound [Ar] XKRFYHLGVUSROY-UHFFFAOYSA-N 0.000 description 2
- MHAJPDPJQMAIIY-UHFFFAOYSA-N Hydrogen peroxide Chemical compound OO MHAJPDPJQMAIIY-UHFFFAOYSA-N 0.000 description 2
- GWEVSGVZZGPLCZ-UHFFFAOYSA-N Titan oxide Chemical compound O=[Ti]=O GWEVSGVZZGPLCZ-UHFFFAOYSA-N 0.000 description 2
- PNEYBMLMFCGWSK-UHFFFAOYSA-N aluminium oxide Inorganic materials [O-2].[O-2].[O-2].[Al+3].[Al+3] PNEYBMLMFCGWSK-UHFFFAOYSA-N 0.000 description 2
- 229910052786 argon Inorganic materials 0.000 description 2
- 229910052593 corundum Inorganic materials 0.000 description 2
- 239000010408 film Substances 0.000 description 2
- 229910052734 helium Inorganic materials 0.000 description 2
- 229910052757 nitrogen Inorganic materials 0.000 description 2
- 230000003647 oxidation Effects 0.000 description 2
- 238000007254 oxidation reaction Methods 0.000 description 2
- 238000000059 patterning Methods 0.000 description 2
- FVBUAEGBCNSCDD-UHFFFAOYSA-N silicide(4-) Chemical group [Si-4] FVBUAEGBCNSCDD-UHFFFAOYSA-N 0.000 description 2
- 238000004544 sputter deposition Methods 0.000 description 2
- 229910001845 yogo sapphire Inorganic materials 0.000 description 2
- WSMQKESQZFQMFW-UHFFFAOYSA-N 5-methyl-pyrazole-3-carboxylic acid Chemical compound CC1=CC(C(O)=O)=NN1 WSMQKESQZFQMFW-UHFFFAOYSA-N 0.000 description 1
- VHUUQVKOLVNVRT-UHFFFAOYSA-N Ammonium hydroxide Chemical compound [NH4+].[OH-] VHUUQVKOLVNVRT-UHFFFAOYSA-N 0.000 description 1
- 229910000906 Bronze Inorganic materials 0.000 description 1
- 229910001218 Gallium arsenide Inorganic materials 0.000 description 1
- 229910000673 Indium arsenide Inorganic materials 0.000 description 1
- 229910003811 SiGeC Inorganic materials 0.000 description 1
- 229910004200 TaSiN Inorganic materials 0.000 description 1
- ATJFFYVFTNAWJD-UHFFFAOYSA-N Tin Chemical compound [Sn] ATJFFYVFTNAWJD-UHFFFAOYSA-N 0.000 description 1
- VNSWULZVUKFJHK-UHFFFAOYSA-N [Sr].[Bi] Chemical compound [Sr].[Bi] VNSWULZVUKFJHK-UHFFFAOYSA-N 0.000 description 1
- WVEIBSXNFJMONP-UHFFFAOYSA-N [Ta].[K] Chemical compound [Ta].[K] WVEIBSXNFJMONP-UHFFFAOYSA-N 0.000 description 1
- FWGZLZNGAVBRPW-UHFFFAOYSA-N alumane;strontium Chemical compound [AlH3].[Sr] FWGZLZNGAVBRPW-UHFFFAOYSA-N 0.000 description 1
- 150000004645 aluminates Chemical class 0.000 description 1
- 239000000908 ammonium hydroxide Substances 0.000 description 1
- 238000013459 approach Methods 0.000 description 1
- 229910052788 barium Inorganic materials 0.000 description 1
- DSAJWYNOEDNPEQ-UHFFFAOYSA-N barium atom Chemical compound [Ba] DSAJWYNOEDNPEQ-UHFFFAOYSA-N 0.000 description 1
- IQONKZQQCCPWMS-UHFFFAOYSA-N barium lanthanum Chemical compound [Ba].[La] IQONKZQQCCPWMS-UHFFFAOYSA-N 0.000 description 1
- 229910052454 barium strontium titanate Inorganic materials 0.000 description 1
- JRPBQTZRNDNNOP-UHFFFAOYSA-N barium titanate Chemical compound [Ba+2].[Ba+2].[O-][Ti]([O-])([O-])[O-] JRPBQTZRNDNNOP-UHFFFAOYSA-N 0.000 description 1
- 229910002113 barium titanate Inorganic materials 0.000 description 1
- XBYNNYGGLWJASC-UHFFFAOYSA-N barium titanium Chemical compound [Ti].[Ba] XBYNNYGGLWJASC-UHFFFAOYSA-N 0.000 description 1
- YIMPFANPVKETMG-UHFFFAOYSA-N barium zirconium Chemical compound [Zr].[Ba] YIMPFANPVKETMG-UHFFFAOYSA-N 0.000 description 1
- 230000015572 biosynthetic process Effects 0.000 description 1
- 229910002115 bismuth titanate Inorganic materials 0.000 description 1
- 239000010974 bronze Substances 0.000 description 1
- 230000008859 change Effects 0.000 description 1
- 230000000295 complement effect Effects 0.000 description 1
- 150000001875 compounds Chemical class 0.000 description 1
- NKZSPGSOXYXWQA-UHFFFAOYSA-N dioxido(oxo)titanium;lead(2+) Chemical compound [Pb+2].[O-][Ti]([O-])=O NKZSPGSOXYXWQA-UHFFFAOYSA-N 0.000 description 1
- 230000005684 electric field Effects 0.000 description 1
- 238000005530 etching Methods 0.000 description 1
- 230000008020 evaporation Effects 0.000 description 1
- 238000001704 evaporation Methods 0.000 description 1
- CMIHHWBVHJVIGI-UHFFFAOYSA-N gadolinium(III) oxide Inorganic materials [O-2].[O-2].[O-2].[Gd+3].[Gd+3] CMIHHWBVHJVIGI-UHFFFAOYSA-N 0.000 description 1
- 229910052735 hafnium Inorganic materials 0.000 description 1
- VBJZVLUMGGDVMO-UHFFFAOYSA-N hafnium atom Chemical compound [Hf] VBJZVLUMGGDVMO-UHFFFAOYSA-N 0.000 description 1
- WIHZLLGSGQNAGK-UHFFFAOYSA-N hafnium(4+);oxygen(2-) Chemical compound [O-2].[O-2].[Hf+4] WIHZLLGSGQNAGK-UHFFFAOYSA-N 0.000 description 1
- CJNBYAVZURUTKZ-UHFFFAOYSA-N hafnium(iv) oxide Chemical compound O=[Hf]=O CJNBYAVZURUTKZ-UHFFFAOYSA-N 0.000 description 1
- 239000001307 helium Substances 0.000 description 1
- SWQJXJOGLNCZEY-UHFFFAOYSA-N helium atom Chemical compound [He] SWQJXJOGLNCZEY-UHFFFAOYSA-N 0.000 description 1
- 238000011065 in-situ storage Methods 0.000 description 1
- RPQDHPTXJYYUPQ-UHFFFAOYSA-N indium arsenide Chemical compound [In]#[As] RPQDHPTXJYYUPQ-UHFFFAOYSA-N 0.000 description 1
- 230000010354 integration Effects 0.000 description 1
- 238000005468 ion implantation Methods 0.000 description 1
- 229910052741 iridium Inorganic materials 0.000 description 1
- 229910052746 lanthanum Inorganic materials 0.000 description 1
- FZLIPJUXYLNCLC-UHFFFAOYSA-N lanthanum atom Chemical compound [La] FZLIPJUXYLNCLC-UHFFFAOYSA-N 0.000 description 1
- MRELNEQAGSRDBK-UHFFFAOYSA-N lanthanum oxide Inorganic materials [O-2].[O-2].[O-2].[La+3].[La+3] MRELNEQAGSRDBK-UHFFFAOYSA-N 0.000 description 1
- 229910052451 lead zirconate titanate Inorganic materials 0.000 description 1
- HFGPZNIAWCZYJU-UHFFFAOYSA-N lead zirconate titanate Chemical compound [O-2].[O-2].[O-2].[O-2].[O-2].[Ti+4].[Zr+4].[Pb+2] HFGPZNIAWCZYJU-UHFFFAOYSA-N 0.000 description 1
- 239000007788 liquid Substances 0.000 description 1
- GQYHUHYESMUTHG-UHFFFAOYSA-N lithium niobate Chemical compound [Li+].[O-][Nb](=O)=O GQYHUHYESMUTHG-UHFFFAOYSA-N 0.000 description 1
- 238000001459 lithography Methods 0.000 description 1
- 230000007774 longterm Effects 0.000 description 1
- 238000005259 measurement Methods 0.000 description 1
- 229910003465 moissanite Inorganic materials 0.000 description 1
- 229910052750 molybdenum Inorganic materials 0.000 description 1
- 229910052754 neon Inorganic materials 0.000 description 1
- 150000004767 nitrides Chemical class 0.000 description 1
- KTUFCUMIWABKDW-UHFFFAOYSA-N oxo(oxolanthaniooxy)lanthanum Chemical compound O=[La]O[La]=O KTUFCUMIWABKDW-UHFFFAOYSA-N 0.000 description 1
- ZBSCCQXBYNSKPV-UHFFFAOYSA-N oxolead;oxomagnesium;2,4,5-trioxa-1$l^{5},3$l^{5}-diniobabicyclo[1.1.1]pentane 1,3-dioxide Chemical compound [Mg]=O.[Pb]=O.[Pb]=O.[Pb]=O.O1[Nb]2(=O)O[Nb]1(=O)O2 ZBSCCQXBYNSKPV-UHFFFAOYSA-N 0.000 description 1
- 229910052763 palladium Inorganic materials 0.000 description 1
- 238000007747 plating Methods 0.000 description 1
- 229910052697 platinum Inorganic materials 0.000 description 1
- UKDIAJWKFXFVFG-UHFFFAOYSA-N potassium;oxido(dioxo)niobium Chemical compound [K+].[O-][Nb](=O)=O UKDIAJWKFXFVFG-UHFFFAOYSA-N 0.000 description 1
- 239000002243 precursor Substances 0.000 description 1
- 238000001289 rapid thermal chemical vapour deposition Methods 0.000 description 1
- 229910052702 rhenium Inorganic materials 0.000 description 1
- 229910052707 ruthenium Inorganic materials 0.000 description 1
- 229910010271 silicon carbide Inorganic materials 0.000 description 1
- 125000006850 spacer group Chemical group 0.000 description 1
- VEALVRVVWBQVSL-UHFFFAOYSA-N strontium titanate Chemical compound [Sr+2].[O-][Ti]([O-])=O VEALVRVVWBQVSL-UHFFFAOYSA-N 0.000 description 1
- DKDQMLPMKQLBHQ-UHFFFAOYSA-N strontium;barium(2+);oxido(dioxo)niobium Chemical compound [Sr+2].[Ba+2].[O-][Nb](=O)=O.[O-][Nb](=O)=O.[O-][Nb](=O)=O.[O-][Nb](=O)=O DKDQMLPMKQLBHQ-UHFFFAOYSA-N 0.000 description 1
- 239000000126 substance Substances 0.000 description 1
- 229910052715 tantalum Inorganic materials 0.000 description 1
- PBCFLUZVCVVTBY-UHFFFAOYSA-N tantalum pentoxide Inorganic materials O=[Ta](=O)O[Ta](=O)=O PBCFLUZVCVVTBY-UHFFFAOYSA-N 0.000 description 1
- 239000010409 thin film Substances 0.000 description 1
- 239000010936 titanium Substances 0.000 description 1
- 229910052721 tungsten Inorganic materials 0.000 description 1
- XLYOFNOQVPJJNP-UHFFFAOYSA-N water Substances O XLYOFNOQVPJJNP-UHFFFAOYSA-N 0.000 description 1
- RUDFQVOCFDJEEF-UHFFFAOYSA-N yttrium(III) oxide Inorganic materials [O-2].[O-2].[O-2].[Y+3].[Y+3] RUDFQVOCFDJEEF-UHFFFAOYSA-N 0.000 description 1
Images
Classifications
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/04—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer
- H01L21/18—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer the devices having semiconductor bodies comprising elements of Group IV of the Periodic Table or AIIIBV compounds with or without impurities, e.g. doping materials
- H01L21/28—Manufacture of electrodes on semiconductor bodies using processes or apparatus not provided for in groups H01L21/20 - H01L21/268
- H01L21/28008—Making conductor-insulator-semiconductor electrodes
- H01L21/28017—Making conductor-insulator-semiconductor electrodes the insulator being formed after the semiconductor body, the semiconductor being silicon
- H01L21/28158—Making the insulator
- H01L21/28167—Making the insulator on single crystalline silicon, e.g. using a liquid, i.e. chemical oxidation
- H01L21/28176—Making the insulator on single crystalline silicon, e.g. using a liquid, i.e. chemical oxidation with a treatment, e.g. annealing, after the formation of the definitive gate conductor
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L29/00—Semiconductor devices specially adapted for rectifying, amplifying, oscillating or switching and having potential barriers; Capacitors or resistors having potential barriers, e.g. a PN-junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof ; Multistep manufacturing processes therefor
- H01L29/40—Electrodes ; Multistep manufacturing processes therefor
- H01L29/43—Electrodes ; Multistep manufacturing processes therefor characterised by the materials of which they are formed
- H01L29/49—Metal-insulator-semiconductor electrodes, e.g. gates of MOSFET
- H01L29/51—Insulating materials associated therewith
- H01L29/517—Insulating materials associated therewith the insulating material comprising a metallic compound, e.g. metal oxide, metal silicate
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L29/00—Semiconductor devices specially adapted for rectifying, amplifying, oscillating or switching and having potential barriers; Capacitors or resistors having potential barriers, e.g. a PN-junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof ; Multistep manufacturing processes therefor
- H01L29/66—Types of semiconductor device ; Multistep manufacturing processes therefor
- H01L29/66007—Multistep manufacturing processes
- H01L29/66075—Multistep manufacturing processes of devices having semiconductor bodies comprising group 14 or group 13/15 materials
- H01L29/66227—Multistep manufacturing processes of devices having semiconductor bodies comprising group 14 or group 13/15 materials the devices being controllable only by the electric current supplied or the electric potential applied, to an electrode which does not carry the current to be rectified, amplified or switched, e.g. three-terminal devices
- H01L29/66409—Unipolar field-effect transistors
- H01L29/66477—Unipolar field-effect transistors with an insulated gate, i.e. MISFET
- H01L29/66568—Lateral single gate silicon transistors
- H01L29/66575—Lateral single gate silicon transistors where the source and drain or source and drain extensions are self-aligned to the sides of the gate
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L29/00—Semiconductor devices specially adapted for rectifying, amplifying, oscillating or switching and having potential barriers; Capacitors or resistors having potential barriers, e.g. a PN-junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof ; Multistep manufacturing processes therefor
- H01L29/40—Electrodes ; Multistep manufacturing processes therefor
- H01L29/43—Electrodes ; Multistep manufacturing processes therefor characterised by the materials of which they are formed
- H01L29/49—Metal-insulator-semiconductor electrodes, e.g. gates of MOSFET
- H01L29/4908—Metal-insulator-semiconductor electrodes, e.g. gates of MOSFET for thin film semiconductor, e.g. gate of TFT
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L29/00—Semiconductor devices specially adapted for rectifying, amplifying, oscillating or switching and having potential barriers; Capacitors or resistors having potential barriers, e.g. a PN-junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof ; Multistep manufacturing processes therefor
- H01L29/40—Electrodes ; Multistep manufacturing processes therefor
- H01L29/43—Electrodes ; Multistep manufacturing processes therefor characterised by the materials of which they are formed
- H01L29/49—Metal-insulator-semiconductor electrodes, e.g. gates of MOSFET
- H01L29/4966—Metal-insulator-semiconductor electrodes, e.g. gates of MOSFET the conductor material next to the insulator being a composite material, e.g. organic material, TiN, MoSi2
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L29/00—Semiconductor devices specially adapted for rectifying, amplifying, oscillating or switching and having potential barriers; Capacitors or resistors having potential barriers, e.g. a PN-junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof ; Multistep manufacturing processes therefor
- H01L29/40—Electrodes ; Multistep manufacturing processes therefor
- H01L29/43—Electrodes ; Multistep manufacturing processes therefor characterised by the materials of which they are formed
- H01L29/49—Metal-insulator-semiconductor electrodes, e.g. gates of MOSFET
- H01L29/51—Insulating materials associated therewith
- H01L29/511—Insulating materials associated therewith with a compositional variation, e.g. multilayer structures
- H01L29/513—Insulating materials associated therewith with a compositional variation, e.g. multilayer structures the variation being perpendicular to the channel plane
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L29/00—Semiconductor devices specially adapted for rectifying, amplifying, oscillating or switching and having potential barriers; Capacitors or resistors having potential barriers, e.g. a PN-junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof ; Multistep manufacturing processes therefor
- H01L29/66—Types of semiconductor device ; Multistep manufacturing processes therefor
- H01L29/66007—Multistep manufacturing processes
- H01L29/66075—Multistep manufacturing processes of devices having semiconductor bodies comprising group 14 or group 13/15 materials
- H01L29/66227—Multistep manufacturing processes of devices having semiconductor bodies comprising group 14 or group 13/15 materials the devices being controllable only by the electric current supplied or the electric potential applied, to an electrode which does not carry the current to be rectified, amplified or switched, e.g. three-terminal devices
- H01L29/66409—Unipolar field-effect transistors
- H01L29/66477—Unipolar field-effect transistors with an insulated gate, i.e. MISFET
- H01L29/6656—Unipolar field-effect transistors with an insulated gate, i.e. MISFET using multiple spacer layers, e.g. multiple sidewall spacers
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L29/00—Semiconductor devices specially adapted for rectifying, amplifying, oscillating or switching and having potential barriers; Capacitors or resistors having potential barriers, e.g. a PN-junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof ; Multistep manufacturing processes therefor
- H01L29/66—Types of semiconductor device ; Multistep manufacturing processes therefor
- H01L29/66007—Multistep manufacturing processes
- H01L29/66075—Multistep manufacturing processes of devices having semiconductor bodies comprising group 14 or group 13/15 materials
- H01L29/66227—Multistep manufacturing processes of devices having semiconductor bodies comprising group 14 or group 13/15 materials the devices being controllable only by the electric current supplied or the electric potential applied, to an electrode which does not carry the current to be rectified, amplified or switched, e.g. three-terminal devices
- H01L29/66409—Unipolar field-effect transistors
- H01L29/66477—Unipolar field-effect transistors with an insulated gate, i.e. MISFET
- H01L29/66742—Thin film unipolar transistors
- H01L29/66772—Monocristalline silicon transistors on insulating substrates, e.g. quartz substrates
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L29/00—Semiconductor devices specially adapted for rectifying, amplifying, oscillating or switching and having potential barriers; Capacitors or resistors having potential barriers, e.g. a PN-junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof ; Multistep manufacturing processes therefor
- H01L29/66—Types of semiconductor device ; Multistep manufacturing processes therefor
- H01L29/68—Types of semiconductor device ; Multistep manufacturing processes therefor controllable by only the electric current supplied, or only the electric potential applied, to an electrode which does not carry the current to be rectified, amplified or switched
- H01L29/76—Unipolar devices, e.g. field effect transistors
- H01L29/772—Field effect transistors
- H01L29/78—Field effect transistors with field effect produced by an insulated gate
- H01L29/7833—Field effect transistors with field effect produced by an insulated gate with lightly doped drain or source extension, e.g. LDD MOSFET's; DDD MOSFET's
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L29/00—Semiconductor devices specially adapted for rectifying, amplifying, oscillating or switching and having potential barriers; Capacitors or resistors having potential barriers, e.g. a PN-junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof ; Multistep manufacturing processes therefor
- H01L29/66—Types of semiconductor device ; Multistep manufacturing processes therefor
- H01L29/68—Types of semiconductor device ; Multistep manufacturing processes therefor controllable by only the electric current supplied, or only the electric potential applied, to an electrode which does not carry the current to be rectified, amplified or switched
- H01L29/76—Unipolar devices, e.g. field effect transistors
- H01L29/772—Field effect transistors
- H01L29/78—Field effect transistors with field effect produced by an insulated gate
- H01L29/786—Thin film transistors, i.e. transistors with a channel being at least partly a thin film
- H01L29/78684—Thin film transistors, i.e. transistors with a channel being at least partly a thin film having a semiconductor body comprising semiconductor materials of Group IV not being silicon, or alloys including an element of the group IV, e.g. Ge, SiN alloys, SiC alloys
Definitions
- the present invention relates to a semiconductor structure and more particularly to a gate stack structure that includes an interfacial layer comprising atoms of at least silicon and oxygen and an overlaying high-k gate dielectric.
- high-k is used throughout the present application to denote a dielectric material that has a dielectric constant, as measured in a vacuum, that is greater than SiO 2 .
- the gate stack structure of the present invention which is annealed at a temperature of about 800° C. or above, has improved electron mobility and low interfacial charge density as compared to a conventional gate stack structure.
- the present invention also relates to a method of forming the inventive gate stack structure.
- the present invention provides a semiconductor device, i.e., metal oxide semiconductor field effect transistor (MOSFET), that includes at least the inventive gate stack structure.
- MOSFET metal oxide semiconductor field effect transistor
- MOSFETs metal oxide field effect transistors
- SiO 2 the most common dielectric in metal oxide field effect transistors
- substantial problems appear, including, for example, leakage currents through the gate dielectric, concerns about the long-term dielectric reliability, and the difficulty in manufacturing and thickness control.
- One solution to the above problem is to use thick (greater than 20 ⁇ ) films of materials, such as hafnium oxide (HfO 2 ), that have a dielectric constant that is larger than SiO 2 .
- HfO 2 hafnium oxide
- the physical thickness of the gate dielectric can be large, while the electrical equivalent thickness relative to SiO 2 films can be scaled.
- CMOS complementary metal oxide semiconductor
- high-k dielectrics such as HfO 2
- a metal-oxygen bond is easily polarizable under an external electric field, which results in highly undesirable scattering of channel mobile charges by remote phonons present in the high-k material.
- the MOS device drive current can be substantially reduced by the presence of high-k materials as the gate insulator.
- Several existing solutions are directed to the reduction of the scattering problem.
- a layer of silicon oxide or silicon oxynitride is disposed between the channel located within the Si substrate and the high-k gate dielectric.
- the present invention provides a gate stack structure that has improved electron mobility as compared with conventional metal/high-k gate stacks.
- the gate stack structure of the present invention includes an interfacial layer comprising atoms of at least Si and O and having a dielectric constant greater than SiO 2 and an overlaying high-k gate dielectric, said gate stack structure having an interface state density, as measured by charge pumping, of about 8 ⁇ 10 10 charges/cm 2 or less, a peak mobility of about 250 cm 2 /V-s or greater, and substantially no mobility degradation at about 6.0 ⁇ 10 12 inversion charges/cm 2 or greater.
- substantially no mobility degradation is used throughout the present invention to denote that the mobility at the said inversion charge level does not drop beneath the universal curve provided in FIG. 3 of the present application. No mobility degradation in the inventive gate stack structure occurs at about 8.0 ⁇ 10 12 inversion charges/cm 2 or greater.
- the term “interface state density” denotes interface states located at the Si/interfacial layer interface and/or at the high-k gate dielectric/interfacial layer interface.
- peak mobility denotes maximum electron/hole mobility in the MOSFET channel
- conversion charge denotes the mobile charges in the MOSFET channel.
- the interfacial layer may contain N atoms as long as the concentration of the N atoms is about 1E15 atoms/cm 2 or less. More typically, the N atoms are present in the interfacial layer in a concentration from about 1E14 to about 3E15 atoms/cm 2 . Above the broad nitrogen concentration range stated herein, degradation of the peak mobility is typically observed.
- the interfacial layer may also include materials from the overlaying high-k gate dielectric including, for example, metal, oxide, silicate or a mixture thereof.
- the present invention also provides a semiconductor device, i.e., MOSFET, that includes at least the gate stack structure of the present invention.
- the semiconductor device of the present invention comprises a semiconductor substrate, a gate stack structure comprising an overlaying high-k gate dielectric and an interfacial layer comprising at least atoms of Si and O and having a dielectric constant greater than SiO 2 located on a surface of said semiconductor substrate; and a gate conductor located atop the gate stack structure, wherein said gate stack structure has an interface state density, as measured by charge pumping, of about 8 ⁇ 10 10 charges/cm 2 or less, a peak mobility of about 250 cm 2 /V-s or greater and substantially no mobility degradation at about 6.0 ⁇ 10 12 inversion charges/cm 2 or greater.
- the gate stack structure of the present invention exhibits substantially no degradation in peak mobility at electron fields of about 0.8 MV/cm 2 or greater.
- an optional diffusion barrier can be present between different gate conductor materials.
- the semiconductor device of the present invention may comprise a self-aligned MOSFET or a non-self-aligned MOSFET.
- the present invention also provides a method of fabricating the inventive gate stack structure which has the properties mentioned above.
- the gate stack structure of the present invention is formed by the following steps that include:
- a stack including an interlayer comprising at least atoms of Si and O and an overlying high-k gate dielectric;
- the interlayer is regrown and some intermixing with the overlaying high-k gate dielectric occurs resulting in the formation of the interfacial layer of the inventive gate stack structure.
- the interfacial layer of the present invention is thus different from conventional interlayers since it undergoes regrowth and intermixing which occur during the high temperature annealing step of the present invention.
- the method described above can be integrated within conventional self-aligned or non-self-aligned CMOS processing steps to provide at least one MOFFET device.
- FIG. 1 is a pictorial representation (though a cross sectional view) illustrating the inventive gate stack structure positioned between a semiconductor substrate and a gate conductor.
- FIGS. 2A-2D are pictorial representations (through cross sectional views) illustrating various MOSFET devices that can include the inventive gate stack structure.
- FIG. 3 is a plot showing the mobilites of a W/HfO 2 gate stack annealed at different temperatures from 400° C. to 1000° C.
- FIG. 4 is a plot showing the charge pumping curves of a gate stack annealed at 400° C.
- FIG. 5 is a plot showing the charge pumping curves of a gate stack annealed at 800° C.
- FIG. 6 is a plot showing the charge pumping curves of a gate stack annealed at 1000° C.
- FIG. 7 is a plot of split CVs at different annealing temperatures T.
- FIG. 8 is a bar graph showing the leakage reduction at different annealing temperatures; T 1 as deposited, T 2 and T 3 at 700° C., 5 seconds and 60 seconds, respectively, T 5 -T 9 at 800°-1000° C. for 5 seconds using 50° C. steps.
- FIG. 9 is an actual TEM of a W/HfO 2 /interfacial layer stack after 1000° C. anneal.
- the present invention which provides a gate stack structure having high mobility and low interface charge, a semiconductor device containing the same, and a method of fabricating the gate stack structure, will now be described in greater detail. Specifically, the present invention will be described in greater detail by referring to the following discussion as well as the drawings mentioned therein. It is noted that the drawings of the present application are provided for illustrative purposes and are thus not drawn to scale.
- the structure 10 shown in FIG. 1 which includes the gate stack structure 14 of the present invention.
- the structure 10 shown in FIG. 1 comprises a semiconductor substrate 12 , the inventive gate stack structure 14 located on a surface of the semiconductor substrate 12 and a gate conductor 20 located atop the gate stack structure 14 .
- the gate stack structure 14 shown in FIG. 1 comprises an interfacial layer 16 and an overlaying high-k gate dielectric 18 .
- the interfacial layer 16 is positioned between the high-k gate dielectric 18 and the semiconductor substrate 12 , hence the gate conductor 20 is located atop the high-k gate dielectric 18 .
- a metal diffusion barrier can be positioned between different gate conductor materials.
- the semiconductor substrate 12 of structure 10 comprises any semiconductor material including, for example, Si, SiGe, SiGeC, SiC, GaAs, InAs, InP, and other III/V or II/VI compound semiconductors.
- the semiconductor substrate 12 may also comprise layered semiconductors such as Si/SiGe, Si/SiC, silicon-on-insulators (SOIs), or silicon germanium-on-insulators (SGOI).
- the semiconductor substrate 12 is a Si-containing semiconductor material.
- the semiconductor substrate 12 may be doped, undoped or contain doped and undoped regions therein.
- the semiconductor substrate 12 may also include a first doped (n- or p-) region, and a second doped (n- or p-) region.
- the doped regions are not specifically labeled in this drawing of the present application.
- the first doped region and the second doped region may be the same, or they may have different conductivities and/or doping concentrations. These doped regions are known as “wells”.
- a well region is shown in FIGS. 2A-2D and is labeled as reference numeral 11 .
- Trench isolation regions are typically formed in the semiconductor substrate 12 at this point of the present invention utilizing conventional processes well known to those skilled in the art.
- the trench isolation regions are located to the periphery of the region shown in this drawing and they are used to isolate various devices from each other. See, for example, FIG. 2D .
- the interfacial layer 16 of gate stack structure 14 comprises a layer that includes at least atoms of Si and O.
- the interfacial layer 16 may include N atoms, as well as metals, oxides, silicates or mixtures thereof, the latter elements, i.e., metals, oxides, and silicates, are from the overlying high-k dielectric 18 .
- the elements from the overlaying high-k dielectric 18 are introduced into the interfacial layer 16 during the annealing step of the present application, which will be described in greater detail below.
- the interfacial layer 16 is also characterized as having a dielectric constant that is greater than SiO 2 . More typically, the interfacial layer 16 has a dielectric constant from about 4.5 to about 20.
- the concentration of N atoms present therein should be relatively low.
- “relatively low” it is meant a N atom concentration of about 1E15 atoms/cm 2 or less. More typically, the interfacial layer 16 may have a N concentration from about 1E14 to about 3E15 atoms/cm 2 .
- the relative low concentration of N atoms is needed since a high content of N atoms within the interfacial layer 16 will degrade the mobility of the gate stack structure.
- the amount of metal, particularly Hf, present within the interfacial layer 16 is typically from about 1 to about 80 atomic percent as defined as %[metal/(metal+Si)], with an amount from about 3 to about 15 atomic percent being more typical.
- the O content within the interfacial layer 16 is typically from about 50 to about 65 atomic percent, with an O content from about 60 to about 65 atomic percent being more typical.
- the interfacial layer 16 may comprise SiO x , Si a O b N c and/or a silicate. The Si within the interfacial layer 16 may be distributed evenly throughout the entire layer or it can be graded.
- the interfacial interlayer 16 of the present invention is a thin layer whose thickness is typically less than 20 ⁇ . More typically, the interfacial layer 16 has a thickness from about 5 to about 15 ⁇ .
- the high-k gate dielectric 18 of the inventive gate stack structure 14 comprises any dielectric material that has a dielectric constant that is greater than SiO 2 , preferably greater than 7.0.
- Examples of such high such high-k dielectrics include, but are not limited to: binary metal oxides such as TiO 2 , Ta 2 O 5 , Al 2 O 3 , Y 2 O 3 , ZrO 2 , HfO 2 , Gd 2 O 3 , and La 2 O 3 ; silicates and aluminates of said binary metal oxides; and perovskite-type oxides. Combinations and/or multilayers of such high-k dielectrics are also contemplated herein.
- the perovskite-type oxides may be in a crystalline or an amorphous phase.
- perovskite-oxides that may be employed in the present invention as the high-k dielectric material 18 include, but are not limited to: a titanate system material, i.e., barium titanate, strontium titanate, barium strontium titanate, lead titanate, lead zirconate titanate, lead lanthanum zirconate titanate, barium zirconium titanate and barium lanthanum titanate; a niobate or tantalate system material such as lead magnesium niobate, lithium niobate, lithium tantalate, potassium niobate, strontium aluminum tantalate and potassium tantalum niobate; a tungsten-bronze system material such as barium strontium niobate, lead barium niobate, and barium titanium niobate; or a Bi-layered perovskite system material such as strontium bismuth tantalate, and bismuth titanate.
- Hf-based high-k dielectrics such as, for example, HfO 2 and hafnium silicate.
- Si may be distributed evenly throughout the entire layer or it can be graded.
- both the interfacial layer 16 and the high-k gate dielectric 18 contain Si that is graded in each of the layers.
- the thickness of the high-k dielectric 18 may vary depending on the dielectric constant of the material and the method in which the high-k dielectric was deposited. Typically, the high-k dielectric 18 has a thickness from about 5 to about 50 ⁇ , with a thickness from about 15 to about 30 ⁇ being more typical.
- the gate stack structure 14 Due to the methodology employed in the present invention in fabricating the gate stack structure 14 , the gate stack structure 14 has an interface state density of about 8 ⁇ 10 10 charges/cm 2 or less. More typically, the gate stack structure 14 of the present invention has an interface state density of about 5 ⁇ 10 8 charges/cm 2 or less. The interface state density is measured using a charge pumping technique that is well known to those skilled in the art.
- the inventive gate stack 14 has a peak mobility that is typically about 250 cm 2 /V-s or greater, and more typically about 260 cm 2 /V-s or greater.
- the inventive gate stack structure 14 has substantially no mobility degradation at about 6.0 ⁇ 10 12 inversion charges/cm 2 or greater.
- the inversion charge is determined in the present invention by integration of CV characteristics such as shown, for example, in FIG. 7 . No mobility degradation occurs at about 8.0 ⁇ 10 12 inversion charges/cm 2 or greater.
- the gate stack structure 14 of the present invention does not exhibit any significant degradation in peak mobility when operating at an electron field of about 0.8 MV/cm 2 or greater.
- the gate conductor 20 shown in FIG. 1 comprises a conductive material including, but not limited to: elemental metals such as W, Pt, Pd, Ru, Re, Ir, Ta, Mo or combinations and multilayers thereof; silicides of the foregoing elemental metals; nitrides of the foregoing elemental metals that may optionally contain silicon; polysilicon either doped or undoped; and combinations and multilayers thereof.
- the gate conductor 20 may comprise polysilicon (doped or undoped) and a metal.
- W is employed as the gate conductor 20 .
- an optional diffusion barrier (not shown in FIG. 1 ) is employed between the two gate conductors.
- the optional metal diffusion barrier comprises any material that is capable of preventing metal from outdiffusing into the polySi gate conductor.
- Examples of optional metal diffusion barriers that can be employed in the present invention include, but are not limited to: Ti, TiN, Ta, TaN, WN, TaSiN and multilayers thereof.
- the optional diffusion barrier layer typically has a thickness from about 50 to about 500 ⁇ . More typically, the optional metal diffusion barrier has a thickness from about 100 to about 300 ⁇ .
- the structure shown in FIG. 1 is fabricated by first forming an interlayer layer comprising atoms of Si and O on a surface of the semiconductor substrate 12 .
- the interlayer employed in the present invention may comprise SiO 2 , SiON, or a combination including multilayers thereof.
- the interlayer can be formed by thermal means such as oxidation or oxynitridation, or it can be formed by a deposition process such as atomic layer deposition, chemical solution deposition, and the like.
- an SiON interlayer can be formed by first growing a SiO 2 layer by a rapid thermal oxidation process and then subjecting the grown oxide layer to plasma nitridation.
- the conditions used in forming the interlayer are conventional and can be selected by one skilled in the art to obtain an interlayer having a thickness from about 3 to about 15 ⁇ .
- the high-k gate dielectric 18 is formed atop the interlayer utilizing a conventional deposition process such as, for example, chemical vapor deposition (CVD), plasma-enhanced chemical vapor deposition (PECVD), atomic layer deposition (ALD), rapid thermal CVD, sputtering, evaporation, chemical solution deposition and other like deposition processes.
- CVD chemical vapor deposition
- PECVD plasma-enhanced chemical vapor deposition
- ALD atomic layer deposition
- rapid thermal CVD rapid thermal CVD
- sputtering evaporation
- chemical solution deposition chemical solution deposition
- the layers can be subjected to a patterning step which includes conventional lithography and etching.
- the patterning may be preformed after deposition of each layer or following deposition of multilayers including, for example, the interlayer, high-k gate dielectric, optional metal diffusion barrier and gate conductor.
- FIG. 1 for example, only shows the gate conductor 20 as being a patterned layer.
- gate conductor 20 is typically formed atop the high-k gate dielectric 18 by utilizing a conventional deposition process including, but not limited to: CVD, PECVD, sputtering, chemical solution deposition, plating and the like.
- a conventional deposition process including, but not limited to: CVD, PECVD, sputtering, chemical solution deposition, plating and the like.
- the doped polysilicon layer can be formed utilizing an in-situ doping deposition process or by first depositing an undoped polysilicon layer and then doping the undoped polysilicon by ion implantation.
- a metal gate conductor is first deposited and then the optional diffusion barrier is formed via a conventional deposition process. Following deposition of the optional diffusion barrier, a polysilicon gate conductor can be formed atop the metal diffusion barrier.
- the structure including at least the interlayer and high-k gate dielectric is subjected to a high temperature annealing process.
- the annealing step employed in the present invention is capable of converting the interlayer into the interfacial layer 16 of the present invention.
- the annealing step of the present invention causes some regrowth of the interlayer and subsequent intermixing with the overlying high-k gate dielectric.
- the annealing step is performed at a temperature of about 800° C. or greater. More typically, annealing is performed at a temperature from about 900° to about 1100° C., with a temperature range from about 950° to about 1050° C. being even more typical.
- the annealing step is performed in an inert ambient including, for example, He, Ne, Ar, N 2 or a mixture thereof.
- a forming gas ambient may also be employed.
- the annealing is performed in N 2 .
- the anneal may include various ramp-up rates, soak cycles, cool-down rates and various ambients or the same ambient can be employed.
- the anneal is performed at 1000° C. in N 2 and then a 450° C. second anneal in a forming gas ambient follows.
- annealing times can vary and can be selected by one skilled in the art. Typically, annealing is performed in the present invention for a time period from about 15 to about 60 minutes. Shorter anneal times can be used if a rapid thermal anneal, spike anneal or laser anneal are employed. The time period provided is for a typical furnace anneal.
- the above process can be integrated with any conventional CMOS process including for example a process for fabricating a self-aligned MOSFET and a process for fabricating a non-self-aligned MOSFET.
- the self-aligned and non-self-aligned process are conventional and are thus well known to those skilled in the art. Since these processes are well-known, a detail discussion concerning each of the different techniques is not provided herein.
- FIGS. 2A-2C show self-aligned MOSFETs that are fabricated using a self-aligned process in which the above described processing steps are integrated therein.
- FIG. 2A illustrates a gate metal self-aligned MOSFET 50 that includes substrate 12 having well regions 11 , extension regions 52 , and source/drain regions 54 formed therein. Atop substrate 12 is interfacial layer 16 , high-k dielectric 18 , and metal gate conductor 20 . A pair of insulating spacers 56 and 58 are shown protecting the sidewalls of layers 16 , 18 and 20 .
- the structure 50 also includes silicide regions 60 that are formed by a conventional silicidation process.
- FIG. 2B is similar to the structure shown in FIG. 2A except that the gate conductor comprises a stack of a metal gate conductor 20 A and a polysilicon gate conductor 20 B.
- the structure shown in FIG. 2B is a polySi/gate metal self-aligned MOSFET 62 .
- FIG. 2C there is shown a polySi/metal diffusion/gate metal self-aligned MOSFET 64 .
- This structure is similar to the one depicted in FIG. 2B except for the presence of metal diffusion barrier 66 .
- FIG. 2D shows a non-self aligned metal gate structure 68 that includes substrate 12 , well region 11 , source/drain regions 54 , interfacial layer 16 , high-k gate dielectric 18 , gate conductor 20 and silicide contacts 60 .
- Trench isolation regions 70 are also shown in this drawing as well.
- the non-self-aligned structure 68 is formed using conventional non-self-aligned processes in which the processing steps described above have been integrated therein.
- the inventive gate stack structure including the annealed interlayer 16 and high-k gate dielectric 18 has an interface state density, as measured by charge pumping, of about 8 ⁇ 10 10 charges/cm 2 or less, a peak mobility of about 250 cm 2 /V-s or greater, and substantially no mobility degradation at about 6.0 ⁇ 10 12 inversion charges/cm 2 or greater.
- W/HfO 2 gate stacks were formed by metal organic chemical vapor deposition (MOCVD) on thin SiO 2 interfacial layers on bulk Si substrates.
- MOCVD metal organic chemical vapor deposition
- NMOS were fabricated by using a non-self-aligned gate process, as described by Callegari, et al., SSDM, Tokyo, Japan 2003, pp. 809-809.
- FIG. 3 shows a set of mobility curves for a W/HfO 2 gate stack as a function of increasing annealing temperature. At low annealing temperatures (less than 800° C.), mobilities were severely degraded. Electron peak mobilities significantly improved from about 100 to about 260 cm 2 /V-s as the stack was subjected to a high temperature anneal. Charge pumping curves were also measured on these samples to see if mobility improvement was related to interface states density reduction. Charge pumping curve characteristics for a gate stack annealed at different temperatures are shown in FIGS. 4, 5 and 6 . In FIG.
- interface states densities were of the order of about 2 ⁇ 10 11 charges/cm 2 with a peak mobility about 100 cm 2 /V-s. It should be emphasized that this quite low value for the peak mobility for HfO 2 is not consistent with an SiO 2 monitor which has m peak of about 300 cm 2 /V-s at about the same density of interfacial states. Thus, interfacial states alone can not justify the strong mobility degradation when high k materials are used. Other phenomena must be present.
- the interface state densities are decreasing to about 8 ⁇ 10 10 charges/cm 2 ( FIG. 5 ) consistent with improved peak mobility.
- charge pumping characteristics indicated that interface states densities decreased to about 5 ⁇ 10 10 charges/cm 2 (See, FIG. 6 ). Also, there was not much evidence of bulk traps.
- Peak mobility increased to about 256 cm 2 /V-s and this value compared very well with a poly-Si control.
- Inversion layer thicknesses were measured by split CV (See FIG. 7 ) as a function of annealing temperature. T inv increased from about 1.4 nm to 1.95 nm with annealing temperature. Note, also, from FIG. 8 that gate leakage reduction (in inversion) from a poly-Si/SiON monitor decreased from about three orders of magnitude to two orders of magnitude at high annealing temperature.
- interfacial layer regrowth with annealing temperature was not the only cause for the mobility improvement. It is speculated that the gate stack of the present invention must go through some structural change. This speculation can be validated by the TEM picture of FIG. 9 , which shows that the SiO 2 interfacial layer after a 1000° C. anneal is about 20 ⁇ (starting target thickness was about 7 ⁇ ) and the HfO 2 thickness was about 22 ⁇ . These values are not consistent with a T inv about 1.95 nm ( FIG. 7 ). Also, note from FIG. 8 that the decrease in leakage reduction from three to two orders of magnitude followed a staircase pattern with temperature. This is another indication that the gate stack was structurally changing with annealing temperature.
- a doped silicon substrate was prepared as usual for semiconductor processing.
- the substrate was cleaned and a thin oxide layer was grown in a liquid chemical bath containing a mixture of water, hydrogen peroxide and ammonium hydroxide which was controlled to a temperature between 20°-40° C., preferably 35° C.
- the substrate was placed into a vacuum chamber and heated to a temperature of 250°-650° C., preferably 500° C.
- a Hf containing metal organic precursor was delivered into the chamber and to the substrate through a showerhead.
- the chamber ambient may contain one or more of the following gasses: nitrogen, helium, oxygen, argon or other inert gasses preferably N 2 and oxygen.
- the total gas pressure in the reactor was controlled to between 50 mT and 5 T, preferably 300 mT. In this fashion, a thin film consisting of hafnium oxide is grown on the substrate to between 5 and 200 ⁇ thick (preferably 25 ⁇ ) depending on amount of the time the substrate remains in the chamber.
Landscapes
- Engineering & Computer Science (AREA)
- Microelectronics & Electronic Packaging (AREA)
- Power Engineering (AREA)
- Condensed Matter Physics & Semiconductors (AREA)
- General Physics & Mathematics (AREA)
- Physics & Mathematics (AREA)
- Computer Hardware Design (AREA)
- Ceramic Engineering (AREA)
- Manufacturing & Machinery (AREA)
- Chemical & Material Sciences (AREA)
- Chemical Kinetics & Catalysis (AREA)
- Crystallography & Structural Chemistry (AREA)
- General Chemical & Material Sciences (AREA)
- Insulated Gate Type Field-Effect Transistor (AREA)
- Metal-Oxide And Bipolar Metal-Oxide Semiconductor Integrated Circuits (AREA)
Abstract
Description
- This application is a divisional of U.S. application Ser. No. 10/873,733, filed Jun. 22, 2004.
- The present invention relates to a semiconductor structure and more particularly to a gate stack structure that includes an interfacial layer comprising atoms of at least silicon and oxygen and an overlaying high-k gate dielectric. The term “high-k” is used throughout the present application to denote a dielectric material that has a dielectric constant, as measured in a vacuum, that is greater than SiO2. The gate stack structure of the present invention, which is annealed at a temperature of about 800° C. or above, has improved electron mobility and low interfacial charge density as compared to a conventional gate stack structure. Additionally, the present invention also relates to a method of forming the inventive gate stack structure. Moreover, the present invention provides a semiconductor device, i.e., metal oxide semiconductor field effect transistor (MOSFET), that includes at least the inventive gate stack structure.
- In the quest for improved performance, electronic circuits are becoming denser and the devices therein are becoming smaller. For example, the most common dielectric in metal oxide field effect transistors (MOSFETs) has been SiO2. However as the thickness of SiO2 approaches 15 Å, substantial problems appear, including, for example, leakage currents through the gate dielectric, concerns about the long-term dielectric reliability, and the difficulty in manufacturing and thickness control.
- One solution to the above problem is to use thick (greater than 20 Å) films of materials, such as hafnium oxide (HfO2), that have a dielectric constant that is larger than SiO2. Thus, the physical thickness of the gate dielectric can be large, while the electrical equivalent thickness relative to SiO2 films can be scaled.
- Introduction of high-k dielectrics, such as HfO2, ZrO2 or Al2O3, in gate stacks has proven to reduce leakage current by several orders of magnitude. Such leakage current reduction has enabled the fabrication of complementary metal oxide semiconductor (CMOS) devices with lower power consumption. Unfortunately, other problems have arisen from utilizing high-k dielectrics in CMOS devices including difficulty of passivating the underlying silicon, the introduction of unwanted charges in the gate stack that produce large flat band voltage shifts, large threshold voltage shifts, significant charge trapping and low electron mobility devices.
- Indeed, it has been reported that the electron mobilities of metal gate electrode/high-k gate dielectric stacks formed on a silicon substrate are severely degraded when compared with conventional poysilicon/SiO2 gate stacks. See, for example, Callegari, et al., Int. Conf SSDM, September 16-18, Tokyo, Japan 2003. Despite having degraded electron mobilities, the use of high-k gate dielectrics in the next generation of very large scale integrated (VLSI) circuits is necessary to reduce leakage currents in CMOS devices. Remote phonon scattering or remote charge scattering have been suggested to explain mobility degradation for nFETs. See M. V. Fischetti, et al., “Effective Electron Mobility in Si Inversion Layers in MOS systems with a High-k Insulator: The Role of Remote Phonon Scattering”, J. Appl. Phys. 90, 4587 (2001) and M. Hiratani, et al. JJAP Vol. 41, p. 4521 (2002).
- In high-k dielectrics, such as HfO2, a metal-oxygen bond is easily polarizable under an external electric field, which results in highly undesirable scattering of channel mobile charges by remote phonons present in the high-k material. As the result, the MOS device drive current can be substantially reduced by the presence of high-k materials as the gate insulator. Several existing solutions are directed to the reduction of the scattering problem. In one known solution, a layer of silicon oxide or silicon oxynitride is disposed between the channel located within the Si substrate and the high-k gate dielectric. Some of the remote phonon scattering is reduced using these so-called interlayers because the high-k gate dielectric is positioned further away from the channel.
- Although prior art gate stack structures (including a conventional interlayer and high-k dielectric) have reduced remote phonon scattering, they still do not achieve the electron mobility of MOS devices that contain SiO2 as the gate dielectric. Hence, there is still a need for providing a MOS device stack, which contains a high-k gate dielectric and a metal gate, that has improved electron mobility that is substantially equivalent to conventional SiO2-containing MOS devices.
- The present invention provides a gate stack structure that has improved electron mobility as compared with conventional metal/high-k gate stacks. Specifically, the gate stack structure of the present invention includes an interfacial layer comprising atoms of at least Si and O and having a dielectric constant greater than SiO2 and an overlaying high-k gate dielectric, said gate stack structure having an interface state density, as measured by charge pumping, of about 8×1010 charges/cm2 or less, a peak mobility of about 250 cm2/V-s or greater, and substantially no mobility degradation at about 6.0×1012 inversion charges/cm2 or greater. The term “substantially no mobility degradation is used throughout the present invention to denote that the mobility at the said inversion charge level does not drop beneath the universal curve provided in
FIG. 3 of the present application. No mobility degradation in the inventive gate stack structure occurs at about 8.0×1012 inversion charges/cm2 or greater. - The term “interface state density” denotes interface states located at the Si/interfacial layer interface and/or at the high-k gate dielectric/interfacial layer interface. The term “peak mobility” denotes maximum electron/hole mobility in the MOSFET channel, and the term “inversion charge” denotes the mobile charges in the MOSFET channel. The interfacial layer may contain N atoms as long as the concentration of the N atoms is about 1E15 atoms/cm2 or less. More typically, the N atoms are present in the interfacial layer in a concentration from about 1E14 to about 3E15 atoms/cm2. Above the broad nitrogen concentration range stated herein, degradation of the peak mobility is typically observed. The interfacial layer may also include materials from the overlaying high-k gate dielectric including, for example, metal, oxide, silicate or a mixture thereof.
- In addition to the gate stack structure, the present invention also provides a semiconductor device, i.e., MOSFET, that includes at least the gate stack structure of the present invention. Specifically, the semiconductor device of the present invention comprises a semiconductor substrate, a gate stack structure comprising an overlaying high-k gate dielectric and an interfacial layer comprising at least atoms of Si and O and having a dielectric constant greater than SiO2 located on a surface of said semiconductor substrate; and a gate conductor located atop the gate stack structure, wherein said gate stack structure has an interface state density, as measured by charge pumping, of about 8×1010 charges/cm2 or less, a peak mobility of about 250 cm2/V-s or greater and substantially no mobility degradation at about 6.0×1012 inversion charges/cm2 or greater.
- The gate stack structure of the present invention exhibits substantially no degradation in peak mobility at electron fields of about 0.8 MV/cm2 or greater.
- In some embodiments of the present invention, an optional diffusion barrier can be present between different gate conductor materials. The semiconductor device of the present invention may comprise a self-aligned MOSFET or a non-self-aligned MOSFET.
- In addition to the above, the present invention also provides a method of fabricating the inventive gate stack structure which has the properties mentioned above. Specifically, and in broad terms, the gate stack structure of the present invention is formed by the following steps that include:
- providing a stack including an interlayer comprising at least atoms of Si and O and an overlying high-k gate dielectric; and
- annealing said stack at a temperature of about 800° C. or greater so to provide a gate stack structure having an interface state density, as measured by charge pumping, of about 8×1010 charges/cm2 or less, a peak mobility of about 250 cm2/V-s or greater and no substantially mobility degradation at about 6.0×1012 inversion charges/cm2 or greater.
- During the annealing step, the interlayer is regrown and some intermixing with the overlaying high-k gate dielectric occurs resulting in the formation of the interfacial layer of the inventive gate stack structure. The interfacial layer of the present invention is thus different from conventional interlayers since it undergoes regrowth and intermixing which occur during the high temperature annealing step of the present invention.
- The method described above can be integrated within conventional self-aligned or non-self-aligned CMOS processing steps to provide at least one MOFFET device.
-
FIG. 1 is a pictorial representation (though a cross sectional view) illustrating the inventive gate stack structure positioned between a semiconductor substrate and a gate conductor. -
FIGS. 2A-2D are pictorial representations (through cross sectional views) illustrating various MOSFET devices that can include the inventive gate stack structure. -
FIG. 3 is a plot showing the mobilites of a W/HfO2 gate stack annealed at different temperatures from 400° C. to 1000° C. -
FIG. 4 is a plot showing the charge pumping curves of a gate stack annealed at 400° C. -
FIG. 5 is a plot showing the charge pumping curves of a gate stack annealed at 800° C. -
FIG. 6 is a plot showing the charge pumping curves of a gate stack annealed at 1000° C. -
FIG. 7 is a plot of split CVs at different annealing temperatures T. -
FIG. 8 is a bar graph showing the leakage reduction at different annealing temperatures; T1 as deposited, T2 and T3 at 700° C., 5 seconds and 60 seconds, respectively, T5-T9 at 800°-1000° C. for 5 seconds using 50° C. steps. -
FIG. 9 is an actual TEM of a W/HfO2/interfacial layer stack after 1000° C. anneal. - The present invention, which provides a gate stack structure having high mobility and low interface charge, a semiconductor device containing the same, and a method of fabricating the gate stack structure, will now be described in greater detail. Specifically, the present invention will be described in greater detail by referring to the following discussion as well as the drawings mentioned therein. It is noted that the drawings of the present application are provided for illustrative purposes and are thus not drawn to scale.
- Reference is first made to the
structure 10 shown inFIG. 1 which includes thegate stack structure 14 of the present invention. Specifically, thestructure 10 shown inFIG. 1 comprises asemiconductor substrate 12, the inventivegate stack structure 14 located on a surface of thesemiconductor substrate 12 and agate conductor 20 located atop thegate stack structure 14. In accordance with the present invention, thegate stack structure 14 shown in FIG. 1 comprises aninterfacial layer 16 and an overlaying high-k gate dielectric 18. Theinterfacial layer 16 is positioned between the high-k gate dielectric 18 and thesemiconductor substrate 12, hence thegate conductor 20 is located atop the high-k gate dielectric 18. In some embodiments, not shown in this drawing, a metal diffusion barrier can be positioned between different gate conductor materials. - The
semiconductor substrate 12 ofstructure 10 comprises any semiconductor material including, for example, Si, SiGe, SiGeC, SiC, GaAs, InAs, InP, and other III/V or II/VI compound semiconductors. Thesemiconductor substrate 12 may also comprise layered semiconductors such as Si/SiGe, Si/SiC, silicon-on-insulators (SOIs), or silicon germanium-on-insulators (SGOI). In a preferred embodiment of the present invention, thesemiconductor substrate 12 is a Si-containing semiconductor material. - The
semiconductor substrate 12 may be doped, undoped or contain doped and undoped regions therein. Thesemiconductor substrate 12 may also include a first doped (n- or p-) region, and a second doped (n- or p-) region. For clarity, the doped regions are not specifically labeled in this drawing of the present application. The first doped region and the second doped region may be the same, or they may have different conductivities and/or doping concentrations. These doped regions are known as “wells”. A well region is shown inFIGS. 2A-2D and is labeled asreference numeral 11. - Trench isolation regions (not specifically shown) are typically formed in the
semiconductor substrate 12 at this point of the present invention utilizing conventional processes well known to those skilled in the art. The trench isolation regions are located to the periphery of the region shown in this drawing and they are used to isolate various devices from each other. See, for example,FIG. 2D . - The
interfacial layer 16 ofgate stack structure 14 comprises a layer that includes at least atoms of Si and O. In addition to these atoms, theinterfacial layer 16 may include N atoms, as well as metals, oxides, silicates or mixtures thereof, the latter elements, i.e., metals, oxides, and silicates, are from the overlying high-k dielectric 18. The elements from the overlaying high-k dielectric 18 are introduced into theinterfacial layer 16 during the annealing step of the present application, which will be described in greater detail below. - The
interfacial layer 16 is also characterized as having a dielectric constant that is greater than SiO2. More typically, theinterfacial layer 16 has a dielectric constant from about 4.5 to about 20. - It is noted that when the
interfacial layer 16 contains N atoms, the concentration of N atoms present therein should be relatively low. By “relatively low”, it is meant a N atom concentration of about 1E15 atoms/cm2 or less. More typically, theinterfacial layer 16 may have a N concentration from about 1E14 to about 3E15 atoms/cm2. The relative low concentration of N atoms is needed since a high content of N atoms within theinterfacial layer 16 will degrade the mobility of the gate stack structure. - The amount of metal, particularly Hf, present within the
interfacial layer 16 is typically from about 1 to about 80 atomic percent as defined as %[metal/(metal+Si)], with an amount from about 3 to about 15 atomic percent being more typical. The O content within theinterfacial layer 16 is typically from about 50 to about 65 atomic percent, with an O content from about 60 to about 65 atomic percent being more typical. Depending on the material used in fabricating the inventivegate stack structure 14, theinterfacial layer 16 may comprise SiOx, SiaObNc and/or a silicate. The Si within theinterfacial layer 16 may be distributed evenly throughout the entire layer or it can be graded. - The
interfacial interlayer 16 of the present invention is a thin layer whose thickness is typically less than 20 Å. More typically, theinterfacial layer 16 has a thickness from about 5 to about 15 Å. - The high-k gate dielectric 18 of the inventive
gate stack structure 14 comprises any dielectric material that has a dielectric constant that is greater than SiO2, preferably greater than 7.0. Examples of such high such high-k dielectrics, include, but are not limited to: binary metal oxides such as TiO2, Ta2O5, Al2O3, Y2O3, ZrO2, HfO2, Gd2O3, and La2O3; silicates and aluminates of said binary metal oxides; and perovskite-type oxides. Combinations and/or multilayers of such high-k dielectrics are also contemplated herein. The perovskite-type oxides may be in a crystalline or an amorphous phase. - Examples of perovskite-oxides that may be employed in the present invention as the high-
k dielectric material 18 include, but are not limited to: a titanate system material, i.e., barium titanate, strontium titanate, barium strontium titanate, lead titanate, lead zirconate titanate, lead lanthanum zirconate titanate, barium zirconium titanate and barium lanthanum titanate; a niobate or tantalate system material such as lead magnesium niobate, lithium niobate, lithium tantalate, potassium niobate, strontium aluminum tantalate and potassium tantalum niobate; a tungsten-bronze system material such as barium strontium niobate, lead barium niobate, and barium titanium niobate; or a Bi-layered perovskite system material such as strontium bismuth tantalate, and bismuth titanate. - Of the various high-k dielectrics mentioned above, preference is given to Hf-based high-k dielectrics such as, for example, HfO2 and hafnium silicate. In embodiments in which the high-
k dielectric 18 comprises a silicate, Si may be distributed evenly throughout the entire layer or it can be graded. - In some embodiments of the present invention, both the
interfacial layer 16 and the high-k gate dielectric 18 contain Si that is graded in each of the layers. - The thickness of the high-
k dielectric 18 may vary depending on the dielectric constant of the material and the method in which the high-k dielectric was deposited. Typically, the high-k dielectric 18 has a thickness from about 5 to about 50 Å, with a thickness from about 15 to about 30 Å being more typical. - Due to the methodology employed in the present invention in fabricating the
gate stack structure 14, thegate stack structure 14 has an interface state density of about 8×1010 charges/cm2 or less. More typically, thegate stack structure 14 of the present invention has an interface state density of about 5×108 charges/cm2 or less. The interface state density is measured using a charge pumping technique that is well known to those skilled in the art. - Another characteristic of the
inventive gate stack 14 is that it has a peak mobility that is typically about 250 cm2/V-s or greater, and more typically about 260 cm2/V-s or greater. The peak mobility is determined by combining the integrated inversion charge derived by split CV (capacitance-voltage) method and drive current at a Vdrain-source=30 mV. - In addition to having a low interface state density and a high peak mobility, the inventive
gate stack structure 14 has substantially no mobility degradation at about 6.0×1012 inversion charges/cm2 or greater. The inversion charge is determined in the present invention by integration of CV characteristics such as shown, for example, inFIG. 7 . No mobility degradation occurs at about 8.0×1012 inversion charges/cm2 or greater. - Unlike prior art gate stack structures, the
gate stack structure 14 of the present invention does not exhibit any significant degradation in peak mobility when operating at an electron field of about 0.8 MV/cm2 or greater. - The
gate conductor 20 shown inFIG. 1 comprises a conductive material including, but not limited to: elemental metals such as W, Pt, Pd, Ru, Re, Ir, Ta, Mo or combinations and multilayers thereof; silicides of the foregoing elemental metals; nitrides of the foregoing elemental metals that may optionally contain silicon; polysilicon either doped or undoped; and combinations and multilayers thereof. For example, thegate conductor 20 may comprise polysilicon (doped or undoped) and a metal. In one embodiment of the present invention, W is employed as thegate conductor 20. - In some embodiments, especially when the
gate conductor 20 comprises polySi/metal, an optional diffusion barrier (not shown inFIG. 1 ) is employed between the two gate conductors. The optional metal diffusion barrier comprises any material that is capable of preventing metal from outdiffusing into the polySi gate conductor. Examples of optional metal diffusion barriers that can be employed in the present invention include, but are not limited to: Ti, TiN, Ta, TaN, WN, TaSiN and multilayers thereof. When present, the optional diffusion barrier layer typically has a thickness from about 50 to about 500 Å. More typically, the optional metal diffusion barrier has a thickness from about 100 to about 300 Å. - The structure shown in
FIG. 1 is fabricated by first forming an interlayer layer comprising atoms of Si and O on a surface of thesemiconductor substrate 12. Specifically, the interlayer employed in the present invention may comprise SiO2, SiON, or a combination including multilayers thereof. The interlayer can be formed by thermal means such as oxidation or oxynitridation, or it can be formed by a deposition process such as atomic layer deposition, chemical solution deposition, and the like. Alternatively, an SiON interlayer can be formed by first growing a SiO2 layer by a rapid thermal oxidation process and then subjecting the grown oxide layer to plasma nitridation. The conditions used in forming the interlayer are conventional and can be selected by one skilled in the art to obtain an interlayer having a thickness from about 3 to about 15 Å. - Next, the high-
k gate dielectric 18 is formed atop the interlayer utilizing a conventional deposition process such as, for example, chemical vapor deposition (CVD), plasma-enhanced chemical vapor deposition (PECVD), atomic layer deposition (ALD), rapid thermal CVD, sputtering, evaporation, chemical solution deposition and other like deposition processes. In addition to the conventional means described above, the process described in co-pending and co-assigned U.S. patent application Ser. No. 10/291,334, filed Nov. 8, 2002 can be used in depositing the high-k gate dielectric 18 on the interlayer. The entire content of the aforementioned patent application is incorporated herein by reference. - In some embodiments, not shown, the layers can be subjected to a patterning step which includes conventional lithography and etching. The patterning may be preformed after deposition of each layer or following deposition of multilayers including, for example, the interlayer, high-k gate dielectric, optional metal diffusion barrier and gate conductor.
FIG. 1 , for example, only shows thegate conductor 20 as being a patterned layer. - Next,
gate conductor 20 is typically formed atop the high-k gate dielectric 18 by utilizing a conventional deposition process including, but not limited to: CVD, PECVD, sputtering, chemical solution deposition, plating and the like. When doped polysilicon is employed as thegate conductor 20, the doped polysilicon layer can be formed utilizing an in-situ doping deposition process or by first depositing an undoped polysilicon layer and then doping the undoped polysilicon by ion implantation. - When an optional metal diffusion barrier is employed, a metal gate conductor is first deposited and then the optional diffusion barrier is formed via a conventional deposition process. Following deposition of the optional diffusion barrier, a polysilicon gate conductor can be formed atop the metal diffusion barrier.
- In accordance with the present invention, the structure including at least the interlayer and high-k gate dielectric is subjected to a high temperature annealing process. Specifically, the annealing step employed in the present invention is capable of converting the interlayer into the
interfacial layer 16 of the present invention. Specifically, the annealing step of the present invention causes some regrowth of the interlayer and subsequent intermixing with the overlying high-k gate dielectric. In accordance with the present invention, the annealing step is performed at a temperature of about 800° C. or greater. More typically, annealing is performed at a temperature from about 900° to about 1100° C., with a temperature range from about 950° to about 1050° C. being even more typical. The annealing step is performed in an inert ambient including, for example, He, Ne, Ar, N2 or a mixture thereof. A forming gas ambient may also be employed. Preferably, the annealing is performed in N2. The anneal may include various ramp-up rates, soak cycles, cool-down rates and various ambients or the same ambient can be employed. In one embodiment, which is preferred, the anneal is performed at 1000° C. in N2 and then a 450° C. second anneal in a forming gas ambient follows. - The annealing times can vary and can be selected by one skilled in the art. Typically, annealing is performed in the present invention for a time period from about 15 to about 60 minutes. Shorter anneal times can be used if a rapid thermal anneal, spike anneal or laser anneal are employed. The time period provided is for a typical furnace anneal.
- The above process can be integrated with any conventional CMOS process including for example a process for fabricating a self-aligned MOSFET and a process for fabricating a non-self-aligned MOSFET. The self-aligned and non-self-aligned process are conventional and are thus well known to those skilled in the art. Since these processes are well-known, a detail discussion concerning each of the different techniques is not provided herein.
-
FIGS. 2A-2C show self-aligned MOSFETs that are fabricated using a self-aligned process in which the above described processing steps are integrated therein. Specifically,FIG. 2A illustrates a gate metal self-alignedMOSFET 50 that includessubstrate 12 having wellregions 11,extension regions 52, and source/drain regions 54 formed therein. Atopsubstrate 12 isinterfacial layer 16, high-k dielectric 18, andmetal gate conductor 20. A pair of insulatingspacers layers structure 50 also includessilicide regions 60 that are formed by a conventional silicidation process. -
FIG. 2B is similar to the structure shown inFIG. 2A except that the gate conductor comprises a stack of ametal gate conductor 20A and apolysilicon gate conductor 20B. The structure shown inFIG. 2B is a polySi/gate metal self-alignedMOSFET 62. Insofar asFIG. 2C is concerned, there is shown a polySi/metal diffusion/gate metal self-alignedMOSFET 64. This structure is similar to the one depicted inFIG. 2B except for the presence ofmetal diffusion barrier 66. -
FIG. 2D shows a non-self alignedmetal gate structure 68 that includessubstrate 12, wellregion 11, source/drain regions 54,interfacial layer 16, high-k gate dielectric 18,gate conductor 20 andsilicide contacts 60.Trench isolation regions 70 are also shown in this drawing as well. The non-self-alignedstructure 68 is formed using conventional non-self-aligned processes in which the processing steps described above have been integrated therein. - It is emphasized that in the above structures, the inventive gate stack structure including the annealed
interlayer 16 and high-k gate dielectric 18 has an interface state density, as measured by charge pumping, of about 8×1010 charges/cm2 or less, a peak mobility of about 250 cm2/V-s or greater, and substantially no mobility degradation at about 6.0×1012 inversion charges/cm2 or greater. - The following examples are provided for illustrative purposes and show some of the advantages that can be achieved from the invention gate stack structure.
- This example is provided to show that the degradation in electronic mobilites within a metal-high-k gate stack can be reduced significantly when the gate stack is annealed at high temperature and an interfacial layer with a higher dielectric constant than SiO2 is formed. W/HfO2 gate stacks were formed by metal organic chemical vapor deposition (MOCVD) on thin SiO2 interfacial layers on bulk Si substrates. NMOS were fabricated by using a non-self-aligned gate process, as described by Callegari, et al., SSDM, Tokyo, Japan 2003, pp. 809-809. The gate stacks were then characterized by mobility measurements using 20×5 mm2 FETs with channel doping of about 4×1017 B/cm3. Inversion charge was derived by a split CV method and drain currents were measured at Vds=30 mV.
-
FIG. 3 shows a set of mobility curves for a W/HfO2 gate stack as a function of increasing annealing temperature. At low annealing temperatures (less than 800° C.), mobilities were severely degraded. Electron peak mobilities significantly improved from about 100 to about 260 cm2/V-s as the stack was subjected to a high temperature anneal. Charge pumping curves were also measured on these samples to see if mobility improvement was related to interface states density reduction. Charge pumping curve characteristics for a gate stack annealed at different temperatures are shown inFIGS. 4, 5 and 6. InFIG. 4 , which is outside the annealing temperature of the present invention, interface states densities were of the order of about 2×1011 charges/cm2 with a peak mobility about 100 cm2/V-s. It should be emphasized that this quite low value for the peak mobility for HfO2 is not consistent with an SiO2 monitor which has mpeak of about 300 cm2/V-s at about the same density of interfacial states. Thus, interfacial states alone can not justify the strong mobility degradation when high k materials are used. Other phenomena must be present. - By increasing the annealing temperature, the interface state densities are decreasing to about 8×1010 charges/cm2 (
FIG. 5 ) consistent with improved peak mobility. At the highest annealing temperature (1000° C.) used in this example, charge pumping characteristics indicated that interface states densities decreased to about 5×1010 charges/cm2 (See,FIG. 6 ). Also, there was not much evidence of bulk traps. - Peak mobility increased to about 256 cm2/V-s and this value compared very well with a poly-Si control. Inversion layer thicknesses were measured by split CV (See
FIG. 7 ) as a function of annealing temperature. Tinv increased from about 1.4 nm to 1.95 nm with annealing temperature. Note, also, fromFIG. 8 that gate leakage reduction (in inversion) from a poly-Si/SiON monitor decreased from about three orders of magnitude to two orders of magnitude at high annealing temperature. - At a first glance, it appeared that the mobility improvement observed in
FIG. 3 may be due to SiO2 interfacial layer regrowth. In order to investigate this point, another set of samples were prepared with a thicker interfacial layer. As in the previous sample, peak mobility increased with annealing temperature. Here, Tinv increased from about 2.0 nm to about 2.4 nm with similar leakage reduction behavior observed inFIG. 8 . Note that the mobilities of the gate stack with a thicker interfacial layer were consistent with results reported previously. On the contrary, when the stacks were formed on a thinner interfacial layer all the mobilities values ofFIG. 3 were shifted to a higher level. Thus, it appeared that interfacial layer regrowth with annealing temperature was not the only cause for the mobility improvement. It is speculated that the gate stack of the present invention must go through some structural change. This speculation can be validated by the TEM picture ofFIG. 9 , which shows that the SiO2 interfacial layer after a 1000° C. anneal is about 20 Å (starting target thickness was about 7 Å) and the HfO2 thickness was about 22 Å. These values are not consistent with a Tinv about 1.95 nm (FIG. 7 ). Also, note fromFIG. 8 that the decrease in leakage reduction from three to two orders of magnitude followed a staircase pattern with temperature. This is another indication that the gate stack was structurally changing with annealing temperature. - In example, a doped silicon substrate was prepared as usual for semiconductor processing. The substrate was cleaned and a thin oxide layer was grown in a liquid chemical bath containing a mixture of water, hydrogen peroxide and ammonium hydroxide which was controlled to a temperature between 20°-40° C., preferably 35° C. Subsequently, and preferably immediately, the substrate was placed into a vacuum chamber and heated to a temperature of 250°-650° C., preferably 500° C. A Hf containing metal organic precursor was delivered into the chamber and to the substrate through a showerhead. The chamber ambient may contain one or more of the following gasses: nitrogen, helium, oxygen, argon or other inert gasses preferably N2 and oxygen. The total gas pressure in the reactor was controlled to between 50 mT and 5 T, preferably 300 mT. In this fashion, a thin film consisting of hafnium oxide is grown on the substrate to between 5 and 200 Å thick (preferably 25 Å) depending on amount of the time the substrate remains in the chamber.
- While the present invention has been particularly shown and described with respect to preferred embodiments thereof, it will be understood by those skilled in the art that the foregoing and other changes in forms and details may be made without departing from the spirit and scope of the present invention. It is therefore intended that the present invention not be limited to the exact forms and details described and illustrated, but fall within the scope of the appended claims.
Claims (6)
Priority Applications (2)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US11/513,101 US20060289903A1 (en) | 2004-06-22 | 2006-08-30 | Method of forming metal/high-k gate stacks with high mobility |
US12/187,767 US8153514B2 (en) | 2004-06-22 | 2008-08-07 | Method of forming metal/high-κ gate stacks with high mobility |
Applications Claiming Priority (2)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US10/873,733 US7115959B2 (en) | 2004-06-22 | 2004-06-22 | Method of forming metal/high-k gate stacks with high mobility |
US11/513,101 US20060289903A1 (en) | 2004-06-22 | 2006-08-30 | Method of forming metal/high-k gate stacks with high mobility |
Related Parent Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US10/873,733 Division US7115959B2 (en) | 2004-06-22 | 2004-06-22 | Method of forming metal/high-k gate stacks with high mobility |
Related Child Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US12/187,767 Continuation US8153514B2 (en) | 2004-06-22 | 2008-08-07 | Method of forming metal/high-κ gate stacks with high mobility |
Publications (1)
Publication Number | Publication Date |
---|---|
US20060289903A1 true US20060289903A1 (en) | 2006-12-28 |
Family
ID=35479762
Family Applications (3)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US10/873,733 Expired - Lifetime US7115959B2 (en) | 2004-06-22 | 2004-06-22 | Method of forming metal/high-k gate stacks with high mobility |
US11/513,101 Abandoned US20060289903A1 (en) | 2004-06-22 | 2006-08-30 | Method of forming metal/high-k gate stacks with high mobility |
US12/187,767 Expired - Fee Related US8153514B2 (en) | 2004-06-22 | 2008-08-07 | Method of forming metal/high-κ gate stacks with high mobility |
Family Applications Before (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US10/873,733 Expired - Lifetime US7115959B2 (en) | 2004-06-22 | 2004-06-22 | Method of forming metal/high-k gate stacks with high mobility |
Family Applications After (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US12/187,767 Expired - Fee Related US8153514B2 (en) | 2004-06-22 | 2008-08-07 | Method of forming metal/high-κ gate stacks with high mobility |
Country Status (3)
Country | Link |
---|---|
US (3) | US7115959B2 (en) |
CN (1) | CN100416859C (en) |
TW (1) | TWI340998B (en) |
Cited By (6)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US20060270166A1 (en) * | 2005-05-31 | 2006-11-30 | Liang-Gi Yao | Laser spike annealing for gate dielectric materials |
US20090008725A1 (en) * | 2007-07-03 | 2009-01-08 | International Business Machines Corporation | Method for deposition of an ultra-thin electropositive metal-containing cap layer |
US20090152636A1 (en) * | 2007-12-12 | 2009-06-18 | International Business Machines Corporation | High-k/metal gate stack using capping layer methods, ic and related transistors |
US7754594B1 (en) * | 2009-01-26 | 2010-07-13 | International Business Machines Corporation | Method for tuning the threshold voltage of a metal gate and high-k device |
US20120255612A1 (en) * | 2011-04-08 | 2012-10-11 | Dieter Pierreux | Ald of metal oxide film using precursor pairs with different oxidants |
US9153584B2 (en) * | 2008-06-09 | 2015-10-06 | Taiwan Semiconductor Manufacturing Company, Ltd. | Transistor device and a method of manufacturing same |
Families Citing this family (28)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
JP2005260093A (en) * | 2004-03-12 | 2005-09-22 | Yamaha Corp | Heteroepitaxial growth method of gallium nitride |
US7026689B2 (en) * | 2004-08-27 | 2006-04-11 | Taiwan Semiconductor Manufacturing Company | Metal gate structure for MOS devices |
US7492006B2 (en) * | 2004-08-30 | 2009-02-17 | Samsung Electronics Co., Ltd. | Semiconductor transistors having surface insulation layers and methods of fabricating such transistors |
JP4309320B2 (en) * | 2004-09-13 | 2009-08-05 | 株式会社東芝 | Semiconductor device and manufacturing method thereof |
US7071038B2 (en) * | 2004-09-22 | 2006-07-04 | Freescale Semiconductor, Inc | Method of forming a semiconductor device having a dielectric layer with high dielectric constant |
TWI237867B (en) * | 2004-10-29 | 2005-08-11 | Taiwan Semiconductor Mfg | Method of improving to deposit dielectric |
US20060094259A1 (en) * | 2004-11-03 | 2006-05-04 | Freescale Semiconductor, Inc. | Forming gas anneal process for high dielectric constant gate dielectrics in a semiconductor fabrication process |
KR100706784B1 (en) * | 2005-08-08 | 2007-04-12 | 삼성전자주식회사 | Semiconductor device and method for manufacturing the same |
US7294541B2 (en) * | 2005-10-20 | 2007-11-13 | United Microelectronics Corp. | Method of fabricating gate dielectric layer and method of fabricating semiconductor device |
JP5196813B2 (en) * | 2006-03-20 | 2013-05-15 | キヤノン株式会社 | Field effect transistor using amorphous oxide film as gate insulating layer |
US7348629B2 (en) * | 2006-04-20 | 2008-03-25 | International Business Machines Corporation | Metal gated ultra short MOSFET devices |
US20070256937A1 (en) * | 2006-05-04 | 2007-11-08 | International Business Machines Corporation | Apparatus and method for electrochemical processing of thin films on resistive substrates |
US20080032510A1 (en) * | 2006-08-04 | 2008-02-07 | Christopher Olsen | Cmos sion gate dielectric performance with double plasma nitridation containing noble gas |
KR20080046438A (en) * | 2006-11-22 | 2008-05-27 | 삼성전자주식회사 | Semiconductor device and method of fabricating the same |
KR100909967B1 (en) * | 2007-06-08 | 2009-07-29 | 삼성전자주식회사 | Manufacturing method of semiconductor device |
US7955926B2 (en) * | 2008-03-26 | 2011-06-07 | International Business Machines Corporation | Structure and method to control oxidation in high-k gate structures |
US20100044804A1 (en) * | 2008-08-25 | 2010-02-25 | Taiwan Semiconductor Manufacturing Company, Ltd. | Novel high-k metal gate structure and method of making |
US20100052076A1 (en) * | 2008-09-04 | 2010-03-04 | Taiwan Semiconductor Manufacturing Company, Ltd. | Method of fabricating high-k poly gate device |
CN101752237B (en) * | 2008-12-16 | 2012-08-08 | 国际商业机器公司 | Formation of high-K gate stacks in semiconductor devices |
CN102194692A (en) * | 2010-03-04 | 2011-09-21 | 中国科学院微电子研究所 | Method for manufacturing semiconductor device |
US8350341B2 (en) | 2010-04-09 | 2013-01-08 | International Business Machines Corporation | Method and structure for work function engineering in transistors including a high dielectric constant gate insulator and metal gate (HKMG) |
US8492852B2 (en) | 2010-06-02 | 2013-07-23 | International Business Machines Corporation | Interface structure for channel mobility improvement in high-k metal gate stack |
US9269580B2 (en) * | 2011-06-27 | 2016-02-23 | Cree, Inc. | Semiconductor device with increased channel mobility and dry chemistry processes for fabrication thereof |
US8836037B2 (en) * | 2012-08-13 | 2014-09-16 | International Business Machines Corporation | Structure and method to form input/output devices |
US8890264B2 (en) | 2012-09-26 | 2014-11-18 | Intel Corporation | Non-planar III-V field effect transistors with conformal metal gate electrode and nitrogen doping of gate dielectric interface |
WO2017111872A1 (en) * | 2015-12-24 | 2017-06-29 | Intel Corporation | Dielectric metal oxide cap for channel containing germanium |
US20220122995A1 (en) * | 2020-10-16 | 2022-04-21 | Ferroelectric Memory Gmbh | Memory cell and methods thereof |
US20220139934A1 (en) | 2020-10-30 | 2022-05-05 | Ferroelectric Memory Gmbh | Memory cell, capacitive memory structure, and methods thereof |
Citations (4)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US20030042557A1 (en) * | 2001-08-27 | 2003-03-06 | Yasuhiro Shimamoto | Semiconductor device and manufacturing method thereof |
US20030129826A1 (en) * | 2000-03-07 | 2003-07-10 | Werkhoven Christiaan J. | Graded thin films |
US20040188778A1 (en) * | 2003-03-31 | 2004-09-30 | Semiconductor Leading Edge Technologies, Inc. | Semiconductor device and manufacturing method therefor |
US6911381B2 (en) * | 1999-08-24 | 2005-06-28 | Micron Technology Inc. | Boron incorporated diffusion barrier material |
Family Cites Families (8)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US6013553A (en) * | 1997-07-24 | 2000-01-11 | Texas Instruments Incorporated | Zirconium and/or hafnium oxynitride gate dielectric |
JP2001332547A (en) * | 2000-03-17 | 2001-11-30 | Toshiba Corp | Semiconductor device and its manufacturing method |
US6638877B2 (en) * | 2000-11-03 | 2003-10-28 | Texas Instruments Incorporated | Ultra-thin SiO2using N2O as the oxidant |
JP4104834B2 (en) * | 2001-04-13 | 2008-06-18 | 株式会社東芝 | Manufacturing method of MIS field effect transistor |
US6790755B2 (en) * | 2001-12-27 | 2004-09-14 | Advanced Micro Devices, Inc. | Preparation of stack high-K gate dielectrics with nitrided layer |
US7122415B2 (en) * | 2002-09-12 | 2006-10-17 | Promos Technologies, Inc. | Atomic layer deposition of interpoly oxides in a non-volatile memory device |
US20050104142A1 (en) * | 2003-11-13 | 2005-05-19 | Vijav Narayanan | CVD tantalum compounds for FET get electrodes |
US6998317B2 (en) * | 2003-12-18 | 2006-02-14 | Sharp Laboratories Of America, Inc. | Method of making a non-volatile memory using a plasma oxidized high-k charge-trapping layer |
-
2004
- 2004-06-22 US US10/873,733 patent/US7115959B2/en not_active Expired - Lifetime
-
2005
- 2005-06-06 TW TW094118613A patent/TWI340998B/en active
- 2005-06-17 CN CNB2005100781647A patent/CN100416859C/en active Active
-
2006
- 2006-08-30 US US11/513,101 patent/US20060289903A1/en not_active Abandoned
-
2008
- 2008-08-07 US US12/187,767 patent/US8153514B2/en not_active Expired - Fee Related
Patent Citations (4)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US6911381B2 (en) * | 1999-08-24 | 2005-06-28 | Micron Technology Inc. | Boron incorporated diffusion barrier material |
US20030129826A1 (en) * | 2000-03-07 | 2003-07-10 | Werkhoven Christiaan J. | Graded thin films |
US20030042557A1 (en) * | 2001-08-27 | 2003-03-06 | Yasuhiro Shimamoto | Semiconductor device and manufacturing method thereof |
US20040188778A1 (en) * | 2003-03-31 | 2004-09-30 | Semiconductor Leading Edge Technologies, Inc. | Semiconductor device and manufacturing method therefor |
Cited By (10)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US20060270166A1 (en) * | 2005-05-31 | 2006-11-30 | Liang-Gi Yao | Laser spike annealing for gate dielectric materials |
US20090008725A1 (en) * | 2007-07-03 | 2009-01-08 | International Business Machines Corporation | Method for deposition of an ultra-thin electropositive metal-containing cap layer |
US20090294876A1 (en) * | 2007-07-03 | 2009-12-03 | International Business Machines Corporation | Method for deposition of an ultra-thin electropositive metal-containing cap layer |
US20090152636A1 (en) * | 2007-12-12 | 2009-06-18 | International Business Machines Corporation | High-k/metal gate stack using capping layer methods, ic and related transistors |
US9236314B2 (en) | 2007-12-12 | 2016-01-12 | GlobalFoundries, Inc. | High-K/metal gate stack using capping layer methods, IC and related transistors |
US9153584B2 (en) * | 2008-06-09 | 2015-10-06 | Taiwan Semiconductor Manufacturing Company, Ltd. | Transistor device and a method of manufacturing same |
US9646892B2 (en) | 2008-06-09 | 2017-05-09 | Taiwan Semiconductor Manufacturing Company, Ltd. | Transistor device and a method of manufacturing same |
US7754594B1 (en) * | 2009-01-26 | 2010-07-13 | International Business Machines Corporation | Method for tuning the threshold voltage of a metal gate and high-k device |
US20100187643A1 (en) * | 2009-01-26 | 2010-07-29 | International Business Machines Corporation | Method for tuning the threshold voltage of a metal gate and high-k device |
US20120255612A1 (en) * | 2011-04-08 | 2012-10-11 | Dieter Pierreux | Ald of metal oxide film using precursor pairs with different oxidants |
Also Published As
Publication number | Publication date |
---|---|
US8153514B2 (en) | 2012-04-10 |
CN100416859C (en) | 2008-09-03 |
TW200612496A (en) | 2006-04-16 |
CN1722463A (en) | 2006-01-18 |
US7115959B2 (en) | 2006-10-03 |
US20080293259A1 (en) | 2008-11-27 |
TWI340998B (en) | 2011-04-21 |
US20050280105A1 (en) | 2005-12-22 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
US8153514B2 (en) | Method of forming metal/high-κ gate stacks with high mobility | |
US7683418B2 (en) | High-temperature stable gate structure with metallic electrode | |
US7355235B2 (en) | Semiconductor device and method for high-k gate dielectrics | |
JP5336857B2 (en) | Method for changing work function of conductive electrode by introducing metal impurity (and semiconductor structure thereof) | |
US9281373B2 (en) | Semiconductor device having tungsten gate electrode and method for fabricating the same | |
US6911707B2 (en) | Ultrathin high-K gate dielectric with favorable interface properties for improved semiconductor device performance | |
US7446380B2 (en) | Stabilization of flatband voltages and threshold voltages in hafnium oxide based silicon transistors for CMOS | |
US7504700B2 (en) | Method of forming an ultra-thin [[HfSiO]] metal silicate film for high performance CMOS applications and semiconductor structure formed in said method | |
US20060289948A1 (en) | Method to control flatband/threshold voltage in high-k metal gated stacks and structures thereof | |
US20080105920A1 (en) | Semiconductor devices and fabrication process thereof | |
US8575709B2 (en) | High-k dielectric gate structures resistant to oxide growth at the dielectric/silicon substrate interface and methods of manufacture thereof | |
KR100567712B1 (en) | Semiconductor device and method for manufacturing the same | |
EP1649501B1 (en) | High-k dielectric film, method of forming the same and related semiconductor device | |
US7939396B2 (en) | Base oxide engineering for high-K gate stacks | |
KR100843223B1 (en) | Semiconductor device having different gate structures according to its channel type and method for manufacturing the same | |
JP2008243994A (en) | Semiconductor device and manufacturing method thereof | |
JP3696196B2 (en) | Semiconductor device | |
Wu et al. | Improvement of gate dielectric reliability for p/sup+/poly MOS devices using remote PECVD top nitride deposition on thin gate oxides | |
Bai | High K Gate Stack for Sub-0.1 UM CMOS Technology | |
Clarka et al. | Optimizing Band-Edge High-κ/Metal Gate n-MOSFETs with ALD Lanthanum Oxide Cap Layers-Oxidant and Positioning Effects |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
STCB | Information on status: application discontinuation |
Free format text: ABANDONED -- FAILURE TO RESPOND TO AN OFFICE ACTION |
|
AS | Assignment |
Owner name: GLOBALFOUNDRIES U.S. 2 LLC, NEW YORK Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:INTERNATIONAL BUSINESS MACHINES CORPORATION;REEL/FRAME:036550/0001 Effective date: 20150629 |
|
AS | Assignment |
Owner name: GLOBALFOUNDRIES INC., CAYMAN ISLANDS Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNORS:GLOBALFOUNDRIES U.S. 2 LLC;GLOBALFOUNDRIES U.S. INC.;REEL/FRAME:036779/0001 Effective date: 20150910 |