US20060205117A1 - Solder masks used in encapsulation, assemblies including the solar mask, and methods - Google Patents
Solder masks used in encapsulation, assemblies including the solar mask, and methods Download PDFInfo
- Publication number
- US20060205117A1 US20060205117A1 US11/434,620 US43462006A US2006205117A1 US 20060205117 A1 US20060205117 A1 US 20060205117A1 US 43462006 A US43462006 A US 43462006A US 2006205117 A1 US2006205117 A1 US 2006205117A1
- Authority
- US
- United States
- Prior art keywords
- solder mask
- carrier
- semiconductor device
- disposing
- opening
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Abandoned
Links
Images
Classifications
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L23/00—Details of semiconductor or other solid state devices
- H01L23/12—Mountings, e.g. non-detachable insulating substrates
- H01L23/13—Mountings, e.g. non-detachable insulating substrates characterised by the shape
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L23/00—Details of semiconductor or other solid state devices
- H01L23/16—Fillings or auxiliary members in containers or encapsulations, e.g. centering rings
- H01L23/18—Fillings characterised by the material, its physical or chemical properties, or its arrangement within the complete device
- H01L23/24—Fillings characterised by the material, its physical or chemical properties, or its arrangement within the complete device solid or gel at the normal operating temperature of the device
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L23/00—Details of semiconductor or other solid state devices
- H01L23/48—Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor
- H01L23/488—Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor consisting of soldered or bonded constructions
- H01L23/498—Leads, i.e. metallisations or lead-frames on insulating substrates, e.g. chip carriers
- H01L23/49811—Additional leads joined to the metallisation on the insulating substrate, e.g. pins, bumps, wires, flat leads
- H01L23/49816—Spherical bumps on the substrate for external connection, e.g. ball grid arrays [BGA]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L23/00—Details of semiconductor or other solid state devices
- H01L23/48—Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor
- H01L23/488—Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor consisting of soldered or bonded constructions
- H01L23/498—Leads, i.e. metallisations or lead-frames on insulating substrates, e.g. chip carriers
- H01L23/49827—Via connections through the substrates, e.g. pins going through the substrate, coaxial cables
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L24/00—Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
- H01L24/80—Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected
- H01L24/83—Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected using a layer connector
-
- B—PERFORMING OPERATIONS; TRANSPORTING
- B33—ADDITIVE MANUFACTURING TECHNOLOGY
- B33Y—ADDITIVE MANUFACTURING, i.e. MANUFACTURING OF THREE-DIMENSIONAL [3-D] OBJECTS BY ADDITIVE DEPOSITION, ADDITIVE AGGLOMERATION OR ADDITIVE LAYERING, e.g. BY 3-D PRINTING, STEREOLITHOGRAPHY OR SELECTIVE LASER SINTERING
- B33Y80/00—Products made by additive manufacturing
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/02—Bonding areas; Manufacturing methods related thereto
- H01L2224/04—Structure, shape, material or disposition of the bonding areas prior to the connecting process
- H01L2224/05—Structure, shape, material or disposition of the bonding areas prior to the connecting process of an individual bonding area
- H01L2224/0554—External layer
- H01L2224/05599—Material
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/26—Layer connectors, e.g. plate connectors, solder or adhesive layers; Manufacturing methods related thereto
- H01L2224/31—Structure, shape, material or disposition of the layer connectors after the connecting process
- H01L2224/32—Structure, shape, material or disposition of the layer connectors after the connecting process of an individual layer connector
- H01L2224/321—Disposition
- H01L2224/32151—Disposition the layer connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive
- H01L2224/32221—Disposition the layer connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked
- H01L2224/32225—Disposition the layer connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being non-metallic, e.g. insulating substrate with or without metallisation
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/42—Wire connectors; Manufacturing methods related thereto
- H01L2224/44—Structure, shape, material or disposition of the wire connectors prior to the connecting process
- H01L2224/45—Structure, shape, material or disposition of the wire connectors prior to the connecting process of an individual wire connector
- H01L2224/45001—Core members of the connector
- H01L2224/45099—Material
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/42—Wire connectors; Manufacturing methods related thereto
- H01L2224/47—Structure, shape, material or disposition of the wire connectors after the connecting process
- H01L2224/48—Structure, shape, material or disposition of the wire connectors after the connecting process of an individual wire connector
- H01L2224/4805—Shape
- H01L2224/4809—Loop shape
- H01L2224/48091—Arched
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/42—Wire connectors; Manufacturing methods related thereto
- H01L2224/47—Structure, shape, material or disposition of the wire connectors after the connecting process
- H01L2224/48—Structure, shape, material or disposition of the wire connectors after the connecting process of an individual wire connector
- H01L2224/481—Disposition
- H01L2224/48151—Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive
- H01L2224/48221—Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked
- H01L2224/48225—Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being non-metallic, e.g. insulating substrate with or without metallisation
- H01L2224/4824—Connecting between the body and an opposite side of the item with respect to the body
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/73—Means for bonding being of different types provided for in two or more of groups H01L2224/10, H01L2224/18, H01L2224/26, H01L2224/34, H01L2224/42, H01L2224/50, H01L2224/63, H01L2224/71
- H01L2224/732—Location after the connecting process
- H01L2224/73201—Location after the connecting process on the same surface
- H01L2224/73215—Layer and wire connectors
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/80—Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected
- H01L2224/83—Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected using a layer connector
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/80—Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected
- H01L2224/85—Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected using a wire connector
- H01L2224/8538—Bonding interfaces outside the semiconductor or solid-state body
- H01L2224/85399—Material
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L24/00—Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
- H01L24/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L24/42—Wire connectors; Manufacturing methods related thereto
- H01L24/47—Structure, shape, material or disposition of the wire connectors after the connecting process
- H01L24/48—Structure, shape, material or disposition of the wire connectors after the connecting process of an individual wire connector
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/0001—Technical content checked by a classifier
- H01L2924/00014—Technical content checked by a classifier the subject-matter covered by the group, the symbol of which is combined with the symbol of this group, being disclosed without further technical details
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/01—Chemical elements
- H01L2924/01087—Francium [Fr]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/095—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00 with a principal constituent of the material being a combination of two or more materials provided in the groups H01L2924/013 - H01L2924/0715
- H01L2924/097—Glass-ceramics, e.g. devitrified glass
- H01L2924/09701—Low temperature co-fired ceramic [LTCC]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/10—Details of semiconductor or other solid state devices to be connected
- H01L2924/11—Device type
- H01L2924/14—Integrated circuits
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/15—Details of package parts other than the semiconductor or other solid state devices to be connected
- H01L2924/151—Die mounting substrate
- H01L2924/153—Connection portion
- H01L2924/1531—Connection portion the connection portion being formed only on the surface of the substrate opposite to the die mounting surface
- H01L2924/15311—Connection portion the connection portion being formed only on the surface of the substrate opposite to the die mounting surface being a ball array, e.g. BGA
Definitions
- the present invention relates generally to solder masks and use thereof in packaging semiconductor devices and, more specifically, to a method for encapsulating portions of a semiconductor device package using a solder mask as a mold for the encapsulant material.
- CSP chip-scale package
- a typical BOC package comprises a carrier substrate that is configured to be secured over the active surface of a semiconductor die, wherein bond pads of the semiconductor die are exposed through an opening formed through the carrier substrate.
- the bond pads on the semiconductor die are connected to conductive elements on the carrier substrate using a step where wire bonds are formed and electrically connect the bonds pads to the conductive elements.
- Encapsulation serves a variety of functions, including sealing the encapsulated surfaces from moisture and contamination and protecting the wire bonds and other components from corrosion and mechanical shock.
- Encapsulants may be deposited from the top of the carrier substrate to encapsulate the semiconductor die and wire bonds.
- the material used for the encapsulant typically comprises a flowable, dielectric material.
- a glob-top or other encapsulant may be formed over the wire bonds for protection.
- Glob-top structures use a high viscosity encapsulant, typically a silicone or an epoxy, such that the encapsulating material may be applied to a substantially planar surface without being laterally confined. However, the height of the resulting glob-top structure may be higher than is required to properly encapsulate the wire bonds and may interfere with subsequent packaging steps.
- solder stencils and solder masks typically include a number of openings in which solder balls may be placed or formed.
- solder paste stencils and solder ball placement stencils are substantially planar metal structures that are aligned with and secured to a bond pad-bearing surface of a semiconductor device or a terminal-bearing surface of a carrier substrate, such as a printed circuit board, on which solder balls are to be formed. Apertures that have been formed through the stencil are aligned with corresponding bond pads or terminals.
- Such conventional solder stencils are designed to resist the adherence of solder and, thus, of the formed solder balls thereto.
- solder may be introduced onto the solder stencil, for example, by at least partially immersing the component or an assembly that includes the component in a solder bath to form solder balls on bond pads or terminals that are exposed through apertures of the solder stencil.
- solder balls have been formed, a conventional metal solder stencil is typically removed from the component from which the solder balls protrude, then cleaned, and reused.
- solder masks are typically single-use structures that are formed directly on the component on which solder balls are to be formed. These single-use solder masks may be formed from a photoimageable material that, when cured, will withstand the conditions to which such solder masks will be exposed, such as the typically high temperatures of molten solder. Solder balls may be formed by employing the same types of techniques, as described above, that are used with conventional, metal solder masks. Once the solder balls are formed, if the single-use solder mask was formed from a dielectric material and the solder balls protrude a sufficient distance therefrom, the single-use solder mask may remain in place on the component. Alternatively, the solder mask may be removed from the component, such as by use of suitable photoresist stripping agents, to further expose the solder balls.
- the solder mask prevents bridging of the solder material and shorting between the solder balls in the completed package.
- the presence of a glob-top structure may, however, make it difficult to place the solder mask over the carrier substrate, particularly if the glob-top material has moved too far laterally.
- solder mask that may be positioned on a carrier substrate of a semiconductor device assembly prior to encapsulation of bond wires and which may remain in place as wire bonding operations are being conducted, as well as for assemblies and packages including such solder masks and methods for forming and using such solder masks.
- the present invention relates generally to solder masks and use thereof in packaging semiconductor devices and, more specifically, to a method for encapsulating components of a package using a solder mask as a mold for the encapsulant material.
- An exemplary assembly or packaging method of the present invention includes providing a carrier substrate (e.g., a flexible, tape-type interposer, a rigid interposer, leads, etc.) with a slot formed therethrough, and forming or placing a solder mask on a contact area-bearing first surface of the carrier substrate.
- the solder mask includes an opening through which the slot and first contact areas of the carrier substrate are exposed, as well as an array of smaller openings that align with and expose corresponding second contact areas of the carrier substrate.
- a semiconductor die may be secured to an opposite, second surface of the carrier substrate and bond pads of the semiconductor die may be electrically connected to corresponding contact areas on the first surface of the carrier substrate by positioning or forming intermediate conductive elements (e.g., bond wires, bonded leads, conductive tape-automated bonding (TAB) elements carried by a flexible dielectric film, etc.) therebetween.
- the intermediate conductive elements are then completely covered with an encapsulant material, which is laterally confined within the central opening of the solder mask.
- relatively low viscosity encapsulant materials may be used, resulting in an encapsulant structure which does not protrude significantly above the exposed surface of the solder mask.
- conductive structures such as solder balls, may be formed on contact areas of the carrier substrate that are exposed through apertures of the solder mask.
- a semiconductor device assembly or package incorporating teachings of the present invention includes a substantially planar carrier substrate with a solder mask formed or positioned on a first surface thereof.
- a semiconductor die may be secured to an opposite, second surface of the carrier substrate, with at least one intermediate conductive element electrically connecting a bond pad of the semiconductor die and a corresponding first contact area of the carrier substrate.
- the assembly or package may also include a quantity of encapsulant material, which is laterally confined by the solder mask and encapsulates the at least one intermediate conductive element.
- the assembly or package may include at least one conductive structure, such as a solder ball, secured to a corresponding second contact area of the carrier substrate and protruding from the exposed surface of the solder mask.
- FIGS. 1A and 1B are cross-sectional views of assemblies including the solder mask of the present invention.
- FIG. 2 is a perspective view of the assembly depicted in FIG. 1B ;
- FIG. 3 is an inverted perspective view of the assembly depicted in FIGS. 1B and 2 ;
- FIG. 4 is a perspective view of the assembly of FIGS. 1B-3 where an encapsulant has been added.
- the present invention includes methods of encapsulating intermediate conductive elements, such as bond wires, and semiconductor dice in assemblies and relatively thin-profile packages in which a carrier substrate is secured to the active surface of a semiconductor die, such as BOC-type assemblies and packages, including, without limitation, BGA configurations, tape BGA (TBGA) configurations, and micro tape BGA (MTBGA) configurations of such assemblies and packages.
- BOC-type assemblies and packages including, without limitation, BGA configurations, tape BGA (TBGA) configurations, and micro tape BGA (MTBGA) configurations of such assemblies and packages.
- FIG. 1A there is shown a cross-sectional view of an assembly generally at 10 that includes a solder mask 12 according to the present invention and a carrier substrate 15 upon which the solder mask 12 is carried.
- the carrier substrate 15 is an interposer with opposite major upper and lower surfaces 16 and 18 , respectively.
- a slot 17 or other opening is formed through the carrier substrate 15 , somewhat centrally in the depicted embodiment, and extends from upper surface 16 to lower surface 18 .
- the carrier substrate 15 may be formed to a desired shape and thickness and with required features for use in forming a functional semiconductor package.
- the material used to fabricate the carrier substrate 15 may comprise a relatively thin, flexible film of an electrically insulative material, such as an organic polymer resin (e.g., polyimide). If the carrier substrate 15 comprises an MTBGA substrate, the thickness thereof may be on the order of about 50 ⁇ m to about 75 ⁇ m.
- the carrier substrate 15 may comprise a somewhat rigid, substantially planar member, which may be fabricated from any known, suitable materials, including, but not limited to, insulator-coated silicon, a glass, a ceramic, an epoxy resin (e.g., FR-4, FR-5, etc.), bismaleimide-triazine (BT) resin, or any other material known in the art to be suitable for use as a carrier substrate.
- a BT resin substrate may have a thickness of about 125 ⁇ m.
- the illustrated embodiment depicts the carrier substrate 15 as being an interposer, a solder mask 12 incorporating teachings of the present invention may also be used with other types of carrier substrates, such as circuit boards, leads, and the like, without departing from the scope of the present invention.
- the upper surface 16 of the carrier substrate 15 carries conductive traces 19 , first contact areas 21 located proximate the slot 17 , and second contact areas 22 located peripherally relative to the first contact areas 21 .
- the second contact areas 22 are arranged in an area array, although other arrangements of second contact areas 22 are also within the scope of the present invention.
- the conductive traces 19 , first contact areas 21 , and second contact areas 22 may comprise, without limitation, conductively doped polysilicon, a conductive metal or metal alloy, conductive or conductor-filled elastomer, or any other conductive material used for electrical connections known to those of ordinary skill in the art.
- the solder mask 12 is formed as a substantially planar member with a relatively large central opening 13 formed therethrough.
- the solder mask 12 includes smaller apertures 14 that are positioned so as to expose corresponding second contact areas 22 of the carrier substrate 15 and to facilitate the formation of solder balls or other discrete conductive elements 52 ( FIG. 1B ) on the second contact areas 22 .
- the solder mask 12 As illustrated in FIG. 1A , the solder mask 12 , as configured, is superimposed over a substantial portion of the carrier substrate 15 (also shown in FIG. 2 ).
- the solder mask 12 has an upper surface 20 and a lower surface 23 (as oriented in FIGS. 1A and 1B ). In the illustrated embodiment, the lower surface 23 of the solder mask 12 is secured to the upper surface 16 of the carrier substrate 15 .
- an adhesive material may be used to attach the solder mask 12 to the upper surface 16 of the carrier substrate 15 .
- the material of the solder mask 12 may secure the solder mask 12 to the upper surface 16 of the carrier substrate 15
- the solder mask 12 may be prefabricated and adhered to the carrier substrate 15 or it may be formed on the carrier substrate 15 , both processes that are known in the art.
- the material used for the solder mask 12 is an electrically insulative material and, if it is to remain on a functioning semiconductor die 24 ( FIG. 1B ), the material of the solder mask 12 may be selected to have a coefficient of thermal expansion (CTE) similar to that of the material used for the carrier substrate 15 .
- CTE coefficient of thermal expansion
- the carrier substrate 15 and solder mask 12 have similar or substantially “matched” CTEs, the likelihood that these elements of a package will be mechanically stressed or that the solder mask 12 will delaminate from the carrier substrate during thermal cycling of a semiconductor die 24 ( FIG. 1B ), which may occur during testing or operation thereof, is reduced.
- Materials that may be used for the solder mask 12 include, but are not limited to, plastics, resins, acrylics, urethanes, and polyimides.
- solder mask As an example of fabrication of the solder mask, known photolithography processes may be employed. When photolithography processes are used, a layer of dielectric photoimageable material, such as a photoresist, may be formed on the upper surface 16 of the carrier substrate 15 by known processes, such as by spin-on techniques. The photoimageable material may then be selectively exposed or patterned, then developed, followed by removal of unpolymerized portions thereof to form the solder mask 12 therefrom.
- a layer of dielectric photoimageable material such as a photoresist
- Another exemplary method for forming a solder mask includes screen printing a layer of dielectric material, such as a polyimide, onto selected regions of the upper surface 16 of the carrier substrate 15 .
- a solder mask 12 may be formed as either a single layer or a plurality of contiguous, at least partially superimposed, mutually adhered layers of dielectric material by known stereolithography techniques.
- selected regions of a layer of at least partially unconsolidated material such as an uncured photoimageable polymer, are selectively consolidated, such as by exposing the uncured photoimageable polymer in the selected regions to an energy beam comprising a curing wavelength of radiation. This process may be repeated until a structure of the desired height is formed.
- FIG. 1B there is shown a cross section of the assembly 10 of FIG. 1A that also includes a semiconductor die 24 .
- the semiconductor die 24 has an active surface 26 and an opposite back side 28 .
- bond pads 30 are located on the active surface 26 of the semiconductor die 24 .
- the bond pads 30 facilitate the communication of electrical signals to and from various circuit elements, or “integrated circuits” (not shown), that may be present on or within the active surface 26 of the semiconductor die 24 .
- the semiconductor die 24 is attached to the carrier substrate 15 with an adhesive element 32 , as known in the art.
- the adhesive element 32 may comprise a film or tape which is at least partially coated with adhesive material or a quantity of adhesive material, such as a pressure sensitive adhesive or a curable adhesive (e.g., an epoxy). If the adhesive element 32 comprises a polymeric film or tape, the adhesive element may also include an opening 38 therethrough that corresponds to and aligns with the slot 17 in the carrier substrate 15 .
- the adhesive element 32 may comprise a plurality of individual strips. If the adhesive element 32 comprises strips, any remaining spaces between superimposed portions of the semiconductor die 24 and the carrier substrate 15 may be filled with an underfill material of a type known in the art (e.g., a low viscosity silicone, epoxy, etc.).
- an underfill material e.g., a low viscosity silicone, epoxy, etc.
- FIG. 1B depicts the bond pads 30 (shown also in FIG. 2 ) aligned substantially linearly along the center of the active surface 26 of the semiconductor die 24 , it will be appreciated that other bond pad 30 arrangements are meant to be encompassed by the present invention.
- FIG. 1B after the semiconductor die 24 , the adhesive element 32 , and the carrier substrate 15 have been properly positioned relative to one another and secured together to form the assembly 10 , each bond pad 30 of the semiconductor die 24 may be electrically connected to its corresponding first contact area 21 on the carrier substrate 15 . As depicted in FIG.
- each such electrical connection may be accomplished with an intermediate conductive element 40 , such as a bond wire, a conductive TAB element carried upon a flexible dielectric film, a bonded lead, or the like, which extends between each bond pad 30 and its corresponding first contact area 21 , as well as through the slot 17 of the carrier substrate 15 .
- an intermediate conductive element 40 such as a bond wire, a conductive TAB element carried upon a flexible dielectric film, a bonded lead, or the like, which extends between each bond pad 30 and its corresponding first contact area 21 , as well as through the slot 17 of the carrier substrate 15 .
- FIG. 2 there is shown a perspective view of the assembly 10 shown in FIG. 1B .
- the solder mask 12 overlies the periphery of the carrier substrate 15 .
- the central opening 13 in the solder mask 12 exposes the intermediate conductive elements 40 , a portion of the upper surface 16 of the carrier substrate 15 , the first contact areas 21 of the carrier substrate 15 , and a portion of the active surface 26 of the semiconductor die 24 along which the bond pads 30 are located.
- an encapsulant material 46 (as shown in FIG. 4 ) may be applied from a top side 34 of an assembly 10 of the present invention or from a bottom side 36 of an inverted assembly 10 ′ that incorporates teachings of the present invention, as depicted in FIG. 3 .
- any openings therein from which the encapsulant material 46 may escape may be covered with a coverlet 47 .
- a suitable, known type of dielectric encapsulant material 46 may be introduced into the central opening 13 of the solder mask 12 , as well as into the slot 17 of the carrier substrate 15 and around the intermediate conductive elements 40 that are laterally contained within the central opening 13 and slot 17 .
- the slot 17 does not extend beyond an outer periphery of the semiconductor die 24 .
- the semiconductor die 24 , the edges of opening 38 of the adhesive element 32 and of the slot 17 of the carrier substrate 15 , and the solder mask 12 together contain the encapsulant material 46 .
- the encapsulant material 46 is introduced using an encapsulant dispenser needle 48 (as shown in FIG. 3 ).
- the encapsulant material 46 may be introduced using any suitable process known in the art.
- the solder mask 12 functions to laterally confine the encapsulant material 46 .
- the encapsulant material 46 is introduced until an upper surface of the encapsulant material 46 is substantially level with the upper surface 20 of the solder mask 12 if encapsulant material 46 is introduced while an assembly 10 is oriented as shown in FIGS. 1B and 2 .
- the encapsulant material 46 may comprise a flowable, dielectric material with a CTE substantially the same as the CTEs of the materials from which the carrier substrate 15 and the solder mask 12 are formed. It will be appreciated that the encapsulant material 46 may comprise, but is not limited to, a thermoplastic resin, an epoxy, a polyester, a polyimide, a cyanoacrylate, a silicone, and a urethane. Depending on the type of encapsulant material 46 , curing or setting thereof (e.g., by application of heat and/or pressure, by exposure of photoimageable polymer encapsulant materials to an appropriate wavelength of radiation, by use of an appropriate catalyst, or in any other manner known to those of ordinary skill in the art) may be necessary.
- FIG. 3 there is shown an inverted perspective view of a semiconductor device assembly 10 ′ that includes a slot 17 ′ and an opening 38 ′ in the carrier substrate 15 ′ and the adhesive element 32 ′, respectively, that extend beyond at least one outer peripheral edge of the semiconductor die 24 , leaving a space 44 uncovered by the semiconductor die 24 .
- a coverlet 47 such as a film, tape, or other substantially planar member, is secured to the upper surface 20 (now inverted) of the solder mask 12 .
- the coverlet 47 may be at least partially coated with an adhesive material 50 to secure the same to the upper surface 20 of the solder mask 12 .
- the adhesive material 50 used on the coverlet 47 facilitates the ready removal of the coverlet 47 from the upper surface 20 of the solder mask 12 .
- the coverlet 47 may also have sufficient flexibility to conform to any irregularities or nonplanarities of the upper surface 20 of the solder mask 12 .
- An encapsulant material 46 may be introduced into the bottom side 36 of the assembly 10 ′ through the space 44 , which is continuous with the slot 17 ′ of the carrier substrate 15 ′ and the central opening 13 of the solder mask 12 , by way of an encapsulant dispenser needle 48 or otherwise, as known in the art.
- the coverlet 47 precludes loss of encapsulant material 46 during inversion of assembly 10 ′.
- Air may be displaced by encapsulant material 46 through the open space 44 at the end of the slot 17 ′, opposite that into which the encapsulant material 46 is introduced.
- FIG. 4 there is shown the assembly 10 of FIG. 2 after the encapsulant 46 material has cured or set. As previously described, it is apparent that an upper surface 51 of the solidified encapsulant material 46 is substantially coplanar with the upper surface 20 of the solder mask 12 . Referring again to FIG. 1B , it will be apparent that the encapsulant 46 material substantially encapsulates the intermediate conductive elements 40 , the first contact areas 21 , and the bond pads 30 and adjacent regions of the active surface 26 of the semiconductor die 24 .
- each intermediate conductive element 40 and the upper surface 51 of the encapsulant material 46 are separated by a distance which is sufficient to prevent electrical interference between signals passing through intermediate conductive elements 40 and conductive elements or components that are positioned adjacent to the upper surface 51 ( FIG. 1B ) of the encapsulant material 46 .
- the distance between the top of each intermediate conductive element 40 and the upper surface 51 of the encapsulant material 46 may, for example, be as much as 25 ⁇ m or greater.
- Solder balls or other discrete conductive elements 52 may then be formed by known processes, such as by immersing assembly 10 in a solder bath.
- the thickness of the solder mask 12 from the upper surface 20 to the lower surface 23 may be varied depending on the height of the intermediate conductive elements 40 . It may be desirable to have a layer of encapsulant material 46 that is approximately 25 ⁇ m between the upper surface of the intermediate conductive elements 40 and the upper surface 20 of the solder mask 12 . Therefore, the solder mask 12 is designed such that once the encapsulant material 46 has been dispensed, the upper surface 51 of the encapsulant material 46 and the upper surface 20 of the solder mask 12 is approximately 25 ⁇ m above the intermediate conductive elements 40 . It may also be desirable to design the solder mask 12 to be about half as thick as solder balls (not shown) to accommodate a subsequent solder ball formation process. Typically, the solder mask 12 of the present invention will be between about 50 ⁇ m and about 100 ⁇ m thick, as opposed to 25-50 ⁇ m thick for conventional solder masks.
- solder mask 12 may be left in place during subsequent use (e.g., packaging of the assembly 10 or assembly thereof with other semiconductor device components, such as circuit boards, or other electronic components), or the solder mask 12 may be removed from the assembly 10 .
- the solder mask 12 may act as a spacer between the carrier substrate 15 and a higher-level package component or another electronic device (not shown).
Landscapes
- Engineering & Computer Science (AREA)
- Computer Hardware Design (AREA)
- Microelectronics & Electronic Packaging (AREA)
- Power Engineering (AREA)
- Physics & Mathematics (AREA)
- Condensed Matter Physics & Semiconductors (AREA)
- General Physics & Mathematics (AREA)
- Chemical & Material Sciences (AREA)
- Dispersion Chemistry (AREA)
- Electric Connection Of Electric Components To Printed Circuits (AREA)
- Wire Bonding (AREA)
Abstract
A carrier (e.g., a carrier substrate, such as a circuit board, etc.) may be modified to include a solder mask on a surface thereof. The solder mask, which may extend to or beyond an edge of the carrier, includes an opening that exposes at least one contact area of the carrier. The opening of the solder mask is configured and positioned such that a conductive element (e.g., a bond wire), at least a portion of which extends laterally, that may protrude from the contact area will be at least partially laterally surrounded by the solder mask. A retention element may be secured to the solder mask, over the conductive element and a portion of the opening of the solder mask, with a portion of the opening remaining exposed beyond the retention element to facilitate the introduction of encapsulant material into the opening and around the conductive element. Assemblies that include these features and assembly methods are also disclosed.
Description
- This application is a continuation of application Ser. No. 11/108,151, filed Apr. 8, 2005, which is a continuation of application Ser. No. 10/201,208, filed Jul. 22, 2002, now U.S. Pat. No. 6,984,545, issued Jan. 10, 2006.
- 1. Field of the Invention
- The present invention relates generally to solder masks and use thereof in packaging semiconductor devices and, more specifically, to a method for encapsulating portions of a semiconductor device package using a solder mask as a mold for the encapsulant material.
- 2. Background of Related Art
- As the dimensions of electronic devices are ever decreasing, the sizes of the structures used to package the microprocessors, memory devices, other semiconductor devices, and other electronic componentry must also become more compact.
- One approach to reducing the size of semiconductor device assemblies is to minimize the profiles of the semiconductor devices, as well as the connectors and the electronic components to which the semiconductor devices are electrically connected, as well as to minimize the overall profiles of such assemblies. One type of packaging technology that has been developed to save space in this manner is the so-called “chip-scale package” (CSP).
- An example of a CSP designed to save space is a board-over-chip (BOC) package. A typical BOC package comprises a carrier substrate that is configured to be secured over the active surface of a semiconductor die, wherein bond pads of the semiconductor die are exposed through an opening formed through the carrier substrate. The bond pads on the semiconductor die are connected to conductive elements on the carrier substrate using a step where wire bonds are formed and electrically connect the bonds pads to the conductive elements.
- Following wire bonding, it is desirable to encapsulate the wire bonds between the semiconductor die and the carrier substrate. Encapsulation serves a variety of functions, including sealing the encapsulated surfaces from moisture and contamination and protecting the wire bonds and other components from corrosion and mechanical shock.
- Encapsulants may be deposited from the top of the carrier substrate to encapsulate the semiconductor die and wire bonds. The material used for the encapsulant typically comprises a flowable, dielectric material. Alternatively, a glob-top or other encapsulant may be formed over the wire bonds for protection. Glob-top structures use a high viscosity encapsulant, typically a silicone or an epoxy, such that the encapsulating material may be applied to a substantially planar surface without being laterally confined. However, the height of the resulting glob-top structure may be higher than is required to properly encapsulate the wire bonds and may interfere with subsequent packaging steps.
- After encapsulation, a solder stencil or solder mask may be placed or formed on the surface of the carrier substrate. Solder stencils and solder masks typically include a number of openings in which solder balls may be placed or formed.
- Conventional solder paste stencils and solder ball placement stencils are substantially planar metal structures that are aligned with and secured to a bond pad-bearing surface of a semiconductor device or a terminal-bearing surface of a carrier substrate, such as a printed circuit board, on which solder balls are to be formed. Apertures that have been formed through the stencil are aligned with corresponding bond pads or terminals. Such conventional solder stencils are designed to resist the adherence of solder and, thus, of the formed solder balls thereto. Once such a solder stencil has been secured to a semiconductor device or a carrier substrate, solder may be introduced onto the solder stencil, for example, by at least partially immersing the component or an assembly that includes the component in a solder bath to form solder balls on bond pads or terminals that are exposed through apertures of the solder stencil. When solder balls have been formed, a conventional metal solder stencil is typically removed from the component from which the solder balls protrude, then cleaned, and reused.
- State-of-the-art solder masks are typically single-use structures that are formed directly on the component on which solder balls are to be formed. These single-use solder masks may be formed from a photoimageable material that, when cured, will withstand the conditions to which such solder masks will be exposed, such as the typically high temperatures of molten solder. Solder balls may be formed by employing the same types of techniques, as described above, that are used with conventional, metal solder masks. Once the solder balls are formed, if the single-use solder mask was formed from a dielectric material and the solder balls protrude a sufficient distance therefrom, the single-use solder mask may remain in place on the component. Alternatively, the solder mask may be removed from the component, such as by use of suitable photoresist stripping agents, to further expose the solder balls.
- The solder mask prevents bridging of the solder material and shorting between the solder balls in the completed package. The presence of a glob-top structure may, however, make it difficult to place the solder mask over the carrier substrate, particularly if the glob-top material has moved too far laterally.
- Accordingly, there is a need for a solder mask that may be positioned on a carrier substrate of a semiconductor device assembly prior to encapsulation of bond wires and which may remain in place as wire bonding operations are being conducted, as well as for assemblies and packages including such solder masks and methods for forming and using such solder masks.
- The present invention relates generally to solder masks and use thereof in packaging semiconductor devices and, more specifically, to a method for encapsulating components of a package using a solder mask as a mold for the encapsulant material.
- An exemplary assembly or packaging method of the present invention includes providing a carrier substrate (e.g., a flexible, tape-type interposer, a rigid interposer, leads, etc.) with a slot formed therethrough, and forming or placing a solder mask on a contact area-bearing first surface of the carrier substrate. The solder mask includes an opening through which the slot and first contact areas of the carrier substrate are exposed, as well as an array of smaller openings that align with and expose corresponding second contact areas of the carrier substrate. A semiconductor die may be secured to an opposite, second surface of the carrier substrate and bond pads of the semiconductor die may be electrically connected to corresponding contact areas on the first surface of the carrier substrate by positioning or forming intermediate conductive elements (e.g., bond wires, bonded leads, conductive tape-automated bonding (TAB) elements carried by a flexible dielectric film, etc.) therebetween. The intermediate conductive elements are then completely covered with an encapsulant material, which is laterally confined within the central opening of the solder mask. As the solder mask laterally confines the encapsulant material, relatively low viscosity encapsulant materials may be used, resulting in an encapsulant structure which does not protrude significantly above the exposed surface of the solder mask. Subsequently, conductive structures, such as solder balls, may be formed on contact areas of the carrier substrate that are exposed through apertures of the solder mask.
- A semiconductor device assembly or package incorporating teachings of the present invention includes a substantially planar carrier substrate with a solder mask formed or positioned on a first surface thereof. A semiconductor die may be secured to an opposite, second surface of the carrier substrate, with at least one intermediate conductive element electrically connecting a bond pad of the semiconductor die and a corresponding first contact area of the carrier substrate. The assembly or package may also include a quantity of encapsulant material, which is laterally confined by the solder mask and encapsulates the at least one intermediate conductive element. Additionally, the assembly or package may include at least one conductive structure, such as a solder ball, secured to a corresponding second contact area of the carrier substrate and protruding from the exposed surface of the solder mask.
- The nature of the present invention, as well as exemplary embodiments and other features and advantages of the present invention, may be more clearly understood by reference to the following detailed description of the invention, to the appended claims, and to the several drawings herein, wherein:
-
FIGS. 1A and 1B are cross-sectional views of assemblies including the solder mask of the present invention; -
FIG. 2 is a perspective view of the assembly depicted inFIG. 1B ; -
FIG. 3 is an inverted perspective view of the assembly depicted inFIGS. 1B and 2 ; and -
FIG. 4 is a perspective view of the assembly ofFIGS. 1B-3 where an encapsulant has been added. - Generally, the present invention includes methods of encapsulating intermediate conductive elements, such as bond wires, and semiconductor dice in assemblies and relatively thin-profile packages in which a carrier substrate is secured to the active surface of a semiconductor die, such as BOC-type assemblies and packages, including, without limitation, BGA configurations, tape BGA (TBGA) configurations, and micro tape BGA (MTBGA) configurations of such assemblies and packages. While the present invention is described in terms of certain specific, exemplary embodiments, the specific details of these embodiments are set forth in order to provide a thorough understanding of the present invention. It will be apparent, however, that the present invention may be practiced in various combinations of the specific exemplary embodiments presented herein.
- It will be appreciated that the drawings described herein are not drawn to scale, but are for exemplary purposes only. Referring now to drawing
FIG. 1A , there is shown a cross-sectional view of an assembly generally at 10 that includes asolder mask 12 according to the present invention and acarrier substrate 15 upon which thesolder mask 12 is carried. In the illustrated embodiment, thecarrier substrate 15 is an interposer with opposite major upper andlower surfaces slot 17 or other opening is formed through thecarrier substrate 15, somewhat centrally in the depicted embodiment, and extends fromupper surface 16 tolower surface 18. As known to those of ordinary skill in the art, thecarrier substrate 15 may be formed to a desired shape and thickness and with required features for use in forming a functional semiconductor package. - The material used to fabricate the
carrier substrate 15 may comprise a relatively thin, flexible film of an electrically insulative material, such as an organic polymer resin (e.g., polyimide). If thecarrier substrate 15 comprises an MTBGA substrate, the thickness thereof may be on the order of about 50 μm to about 75 μm. Alternatively, thecarrier substrate 15 may comprise a somewhat rigid, substantially planar member, which may be fabricated from any known, suitable materials, including, but not limited to, insulator-coated silicon, a glass, a ceramic, an epoxy resin (e.g., FR-4, FR-5, etc.), bismaleimide-triazine (BT) resin, or any other material known in the art to be suitable for use as a carrier substrate. A BT resin substrate may have a thickness of about 125 μm. Although the illustrated embodiment depicts thecarrier substrate 15 as being an interposer, asolder mask 12 incorporating teachings of the present invention may also be used with other types of carrier substrates, such as circuit boards, leads, and the like, without departing from the scope of the present invention. - As shown, the
upper surface 16 of thecarrier substrate 15 carries conductive traces 19,first contact areas 21 located proximate theslot 17, andsecond contact areas 22 located peripherally relative to thefirst contact areas 21. As shown, thesecond contact areas 22 are arranged in an area array, although other arrangements ofsecond contact areas 22 are also within the scope of the present invention. It will be appreciated that the conductive traces 19,first contact areas 21, andsecond contact areas 22 may comprise, without limitation, conductively doped polysilicon, a conductive metal or metal alloy, conductive or conductor-filled elastomer, or any other conductive material used for electrical connections known to those of ordinary skill in the art. - The
solder mask 12 is formed as a substantially planar member with a relatively largecentral opening 13 formed therethrough. In addition, thesolder mask 12 includessmaller apertures 14 that are positioned so as to expose correspondingsecond contact areas 22 of thecarrier substrate 15 and to facilitate the formation of solder balls or other discrete conductive elements 52 (FIG. 1B ) on thesecond contact areas 22. As illustrated inFIG. 1A , thesolder mask 12, as configured, is superimposed over a substantial portion of the carrier substrate 15 (also shown inFIG. 2 ). Thesolder mask 12 has anupper surface 20 and a lower surface 23 (as oriented inFIGS. 1A and 1B ). In the illustrated embodiment, thelower surface 23 of thesolder mask 12 is secured to theupper surface 16 of thecarrier substrate 15. As known in the art, an adhesive material may be used to attach thesolder mask 12 to theupper surface 16 of thecarrier substrate 15. Alternatively, the material of thesolder mask 12 may secure thesolder mask 12 to theupper surface 16 of thecarrier substrate 15. - The
solder mask 12 may be prefabricated and adhered to thecarrier substrate 15 or it may be formed on thecarrier substrate 15, both processes that are known in the art. The material used for thesolder mask 12 is an electrically insulative material and, if it is to remain on a functioning semiconductor die 24 (FIG. 1B ), the material of thesolder mask 12 may be selected to have a coefficient of thermal expansion (CTE) similar to that of the material used for thecarrier substrate 15. When thecarrier substrate 15 andsolder mask 12 have similar or substantially “matched” CTEs, the likelihood that these elements of a package will be mechanically stressed or that thesolder mask 12 will delaminate from the carrier substrate during thermal cycling of a semiconductor die 24 (FIG. 1B ), which may occur during testing or operation thereof, is reduced. Materials that may be used for thesolder mask 12 include, but are not limited to, plastics, resins, acrylics, urethanes, and polyimides. - As an example of fabrication of the solder mask, known photolithography processes may be employed. When photolithography processes are used, a layer of dielectric photoimageable material, such as a photoresist, may be formed on the
upper surface 16 of thecarrier substrate 15 by known processes, such as by spin-on techniques. The photoimageable material may then be selectively exposed or patterned, then developed, followed by removal of unpolymerized portions thereof to form thesolder mask 12 therefrom. - Another exemplary method for forming a solder mask includes screen printing a layer of dielectric material, such as a polyimide, onto selected regions of the
upper surface 16 of thecarrier substrate 15. - In yet another exemplary method, a
solder mask 12 may be formed as either a single layer or a plurality of contiguous, at least partially superimposed, mutually adhered layers of dielectric material by known stereolithography techniques. In such techniques, selected regions of a layer of at least partially unconsolidated material, such as an uncured photoimageable polymer, are selectively consolidated, such as by exposing the uncured photoimageable polymer in the selected regions to an energy beam comprising a curing wavelength of radiation. This process may be repeated until a structure of the desired height is formed. - Referring now to
FIG. 1B , there is shown a cross section of theassembly 10 ofFIG. 1A that also includes asemiconductor die 24. The semiconductor die 24 has anactive surface 26 and an opposite backside 28. As known to those of ordinary skill in the art,bond pads 30 are located on theactive surface 26 of the semiconductor die 24. Thebond pads 30 facilitate the communication of electrical signals to and from various circuit elements, or “integrated circuits” (not shown), that may be present on or within theactive surface 26 of the semiconductor die 24. As illustrated, the semiconductor die 24 is attached to thecarrier substrate 15 with anadhesive element 32, as known in the art. Theadhesive element 32 may comprise a film or tape which is at least partially coated with adhesive material or a quantity of adhesive material, such as a pressure sensitive adhesive or a curable adhesive (e.g., an epoxy). If theadhesive element 32 comprises a polymeric film or tape, the adhesive element may also include anopening 38 therethrough that corresponds to and aligns with theslot 17 in thecarrier substrate 15. - Alternatively, the
adhesive element 32 may comprise a plurality of individual strips. If theadhesive element 32 comprises strips, any remaining spaces between superimposed portions of the semiconductor die 24 and thecarrier substrate 15 may be filled with an underfill material of a type known in the art (e.g., a low viscosity silicone, epoxy, etc.). - Although
FIG. 1B depicts the bond pads 30 (shown also inFIG. 2 ) aligned substantially linearly along the center of theactive surface 26 of the semiconductor die 24, it will be appreciated thatother bond pad 30 arrangements are meant to be encompassed by the present invention. As depicted inFIG. 1B , after the semiconductor die 24, theadhesive element 32, and thecarrier substrate 15 have been properly positioned relative to one another and secured together to form theassembly 10, eachbond pad 30 of the semiconductor die 24 may be electrically connected to its correspondingfirst contact area 21 on thecarrier substrate 15. As depicted inFIG. 1B , each such electrical connection may be accomplished with an intermediateconductive element 40, such as a bond wire, a conductive TAB element carried upon a flexible dielectric film, a bonded lead, or the like, which extends between eachbond pad 30 and its correspondingfirst contact area 21, as well as through theslot 17 of thecarrier substrate 15. - Referring now to
FIG. 2 , there is shown a perspective view of theassembly 10 shown inFIG. 1B . As illustrated, thesolder mask 12 overlies the periphery of thecarrier substrate 15. Thecentral opening 13 in thesolder mask 12 exposes the intermediateconductive elements 40, a portion of theupper surface 16 of thecarrier substrate 15, thefirst contact areas 21 of thecarrier substrate 15, and a portion of theactive surface 26 of the semiconductor die 24 along which thebond pads 30 are located. - To seal the components from moisture, contamination and corrosion, and to protect against mechanical shock, the components exposed through the
central opening 13 in thesolder mask 12 are encapsulated. As known to those of ordinary skill in the art, an encapsulant material 46 (as shown inFIG. 4 ) may be applied from atop side 34 of anassembly 10 of the present invention or from abottom side 36 of aninverted assembly 10′ that incorporates teachings of the present invention, as depicted inFIG. 3 . To apply theencapsulant material 46 from thebottom side 36 of theinverted assembly 10′, any openings therein from which theencapsulant material 46 may escape may be covered with acoverlet 47. - A suitable, known type of
dielectric encapsulant material 46 may be introduced into thecentral opening 13 of thesolder mask 12, as well as into theslot 17 of thecarrier substrate 15 and around the intermediateconductive elements 40 that are laterally contained within thecentral opening 13 andslot 17. As shown inFIG. 2 , theslot 17 does not extend beyond an outer periphery of the semiconductor die 24. Thus, the semiconductor die 24, the edges of opening 38 of theadhesive element 32 and of theslot 17 of thecarrier substrate 15, and thesolder mask 12 together contain theencapsulant material 46. In the illustrated embodiment, theencapsulant material 46 is introduced using an encapsulant dispenser needle 48 (as shown inFIG. 3 ). However, theencapsulant material 46 may be introduced using any suitable process known in the art. Thesolder mask 12 functions to laterally confine theencapsulant material 46. Theencapsulant material 46 is introduced until an upper surface of theencapsulant material 46 is substantially level with theupper surface 20 of thesolder mask 12 ifencapsulant material 46 is introduced while anassembly 10 is oriented as shown inFIGS. 1B and 2 . - The
encapsulant material 46 may comprise a flowable, dielectric material with a CTE substantially the same as the CTEs of the materials from which thecarrier substrate 15 and thesolder mask 12 are formed. It will be appreciated that theencapsulant material 46 may comprise, but is not limited to, a thermoplastic resin, an epoxy, a polyester, a polyimide, a cyanoacrylate, a silicone, and a urethane. Depending on the type ofencapsulant material 46, curing or setting thereof (e.g., by application of heat and/or pressure, by exposure of photoimageable polymer encapsulant materials to an appropriate wavelength of radiation, by use of an appropriate catalyst, or in any other manner known to those of ordinary skill in the art) may be necessary. - Referring now to
FIG. 3 , there is shown an inverted perspective view of asemiconductor device assembly 10′ that includes aslot 17′ and anopening 38′ in thecarrier substrate 15′ and theadhesive element 32′, respectively, that extend beyond at least one outer peripheral edge of the semiconductor die 24, leaving aspace 44 uncovered by the semiconductor die 24. Acoverlet 47, such as a film, tape, or other substantially planar member, is secured to the upper surface 20 (now inverted) of thesolder mask 12. Thecoverlet 47 may be at least partially coated with anadhesive material 50 to secure the same to theupper surface 20 of thesolder mask 12. Theadhesive material 50 used on thecoverlet 47 facilitates the ready removal of thecoverlet 47 from theupper surface 20 of thesolder mask 12. Thecoverlet 47 may also have sufficient flexibility to conform to any irregularities or nonplanarities of theupper surface 20 of thesolder mask 12. - An encapsulant material 46 (
FIG. 4 ) may be introduced into thebottom side 36 of theassembly 10′ through thespace 44, which is continuous with theslot 17′ of thecarrier substrate 15′ and thecentral opening 13 of thesolder mask 12, by way of anencapsulant dispenser needle 48 or otherwise, as known in the art. Thecoverlet 47 precludes loss ofencapsulant material 46 during inversion ofassembly 10′. Air may be displaced byencapsulant material 46 through theopen space 44 at the end of theslot 17′, opposite that into which theencapsulant material 46 is introduced. - Referring now to
FIG. 4 , there is shown theassembly 10 ofFIG. 2 after theencapsulant 46 material has cured or set. As previously described, it is apparent that anupper surface 51 of the solidifiedencapsulant material 46 is substantially coplanar with theupper surface 20 of thesolder mask 12. Referring again toFIG. 1B , it will be apparent that theencapsulant 46 material substantially encapsulates the intermediateconductive elements 40, thefirst contact areas 21, and thebond pads 30 and adjacent regions of theactive surface 26 of the semiconductor die 24. The top of each intermediateconductive element 40 and theupper surface 51 of theencapsulant material 46 are separated by a distance which is sufficient to prevent electrical interference between signals passing through intermediateconductive elements 40 and conductive elements or components that are positioned adjacent to the upper surface 51 (FIG. 1B ) of theencapsulant material 46. The distance between the top of each intermediateconductive element 40 and theupper surface 51 of theencapsulant material 46 may, for example, be as much as 25 μm or greater. - Solder balls or other discrete conductive elements 52 (
FIG. 1B ) may then be formed by known processes, such as by immersingassembly 10 in a solder bath. - It will be appreciated that the thickness of the
solder mask 12 from theupper surface 20 to thelower surface 23 may be varied depending on the height of the intermediateconductive elements 40. It may be desirable to have a layer ofencapsulant material 46 that is approximately 25 μm between the upper surface of the intermediateconductive elements 40 and theupper surface 20 of thesolder mask 12. Therefore, thesolder mask 12 is designed such that once theencapsulant material 46 has been dispensed, theupper surface 51 of theencapsulant material 46 and theupper surface 20 of thesolder mask 12 is approximately 25 μm above the intermediateconductive elements 40. It may also be desirable to design thesolder mask 12 to be about half as thick as solder balls (not shown) to accommodate a subsequent solder ball formation process. Typically, thesolder mask 12 of the present invention will be between about 50 μm and about 100 μm thick, as opposed to 25-50 μm thick for conventional solder masks. - Once the
encapsulant material 46 has cured or set and solder balls or other discrete conductive elements 52 (FIG. 1B ) have been formed in theapertures 14 of thesolder mask 12 and on thesecond contact areas 22 of thecarrier substrate 15, it will be appreciated that thesolder mask 12 may be left in place during subsequent use (e.g., packaging of theassembly 10 or assembly thereof with other semiconductor device components, such as circuit boards, or other electronic components), or thesolder mask 12 may be removed from theassembly 10. When left in place, thesolder mask 12 may act as a spacer between thecarrier substrate 15 and a higher-level package component or another electronic device (not shown). - Although the present invention has been shown and described with respect to illustrated embodiments, various additions, deletions and modifications that are obvious to a person of ordinary skill in the art to which the invention pertains, even if not shown or specifically described herein, are deemed to lie within the scope of the invention as encompassed by the following claims.
Claims (53)
1. A method for preparing a semiconductor device assembly for at least partial packaging, comprising:
disposing a solder mask over a carrier, at least partially laterally around an extent of at least one at least partially laterally extending intermediate conductive element that protrudes beyond a plane within which a surface of the carrier is located; and
securing a retention element to the solder mask, over the at least one at least partially laterally extending intermediate conductive element, with an opening remaining so that encapsulant material may be introduced at least partially onto the at least one at least partially laterally extending intermediate conductive element.
2. The method of claim 1 , wherein disposing comprises disposing the solder mask such that the at least one at least partially laterally extending intermediate conductive element is located within at least one at least partially laterally confined opening through the solder mask.
3. The method of claim 1 , further comprising:
securing at least one semiconductor device to the carrier and electrically connecting at least one bond pad of the at least one semiconductor device and a corresponding contact of the carrier with the at least one at least partially laterally extending intermediate conductive element.
4. The method of claim 3 , wherein electrically connecting comprises disposing the at least one at least partially extending intermediate conductive element through a plane that extends through the carrier.
5. The method of claim 1 , wherein disposing comprises positioning a preformed solder mask on a surface of the carrier.
6. The method of claim 5 , wherein disposing further includes securing the preformed solder mask to the surface.
7. The method of claim 1 , wherein disposing comprises forming the solder mask on a surface of the carrier.
8. The method of claim 7 , wherein forming comprises forming the solder mask from a photoimageable material.
9. The method of claim 8 , wherein forming comprises forming the solder mask from a photoresist.
10. The method of claim 7 , wherein forming comprises forming the solder mask by consolidating unconsolidated material in accordance with a program.
11. The method of claim 1 , wherein disposing comprises disposing a solder mask having a thickness that exceeds a height the at least one at least partially laterally extending intermediate conductive element protrudes beyond the plane within which the surface of the carrier is located.
12. The method of claim 1 , further comprising:
positioning at least one aperture of the solder mask over at least one contact of the carrier.
13. The method of claim 12 , further comprising:
disposing conductive material within the at least one aperture.
14. A method for protecting intermediate conductive elements of a semiconductor device assembly, comprising:
disposing a solder mask over a carrier, at least partially laterally around an extent of at least one at least partially laterally extending intermediate conductive element that protrudes beyond a plane within which a surface of the carrier is located;
securing a retention element to the solder mask, over the at least one at least partially laterally extending intermediate conductive element, with at least one opening in flow communication with the at least one at least laterally extending intermediate conductive element remaining; and
introducing encapsulant into the at least one opening, beneath the retention element, and into onto at least a portion of the at least one at least laterally extending intermediate conductive element.
15. The method of claim 14 , further comprising:
removing the retention element following the act of introducing.
16. The method of claim 14 , further comprising:
removing the solder mask following the act of introducing.
17. The method of claim 14 , wherein disposing comprises disposing the solder mask such that the at least one at least partially laterally extending intermediate conductive element is located within at least one at least partially laterally confined opening through the solder mask.
18. The method of claim 14 further comprising:
securing at least one semiconductor device to the carrier and electrically connecting at least one bond pad of the at least one semiconductor device and a corresponding contact of the carrier with the at least one at least partially laterally extending intermediate conductive element.
19. The method of claim 18 , wherein electrically connecting comprises disposing the at least one at least partially extending intermediate conductive element through a plane that extends through the carrier.
20. The method of claim 14 , wherein disposing comprises positioning a preformed solder mask on a surface of the carrier.
21. The method of claim 20 , wherein disposing further includes securing the preformed solder mask to the surface.
22. The method of claim 14 , wherein disposing comprises forming the solder mask on a surface of the carrier.
23. The method of claim 22 , wherein forming comprises forming the solder mask from a photoimageable material.
24. The method of claim 23 , wherein forming comprises forming the solder mask from a photoresist.
25. The method of claim 22 , wherein forming comprises forming the solder mask by consolidating unconsolidated material in accordance with a program.
26. The method of claim 14 , wherein disposing comprises disposing a solder mask having a thickness that exceeds a height the at least one at least partially laterally extending intermediate conductive element protrudes beyond the plane within which the surface of the carrier is located.
27. The method of claim 14 , further comprising:
positioning at least one aperture of the solder mask over at least one contact of the carrier.
28. The method of claim 27 , further comprising:
disposing conductive material within the at least one aperture.
29. A method for modifying a carrier, comprising:
providing a carrier including at least one contact area on a surface thereof; and
disposing a solder mask including an opening on the surface of the carrier, with an edge of the solder mask extending to an edge of the carrier and the at least one contact area of the carrier exposed through the opening.
30. The method of claim 29 , wherein disposing includes positioning a preformed solder mask on the surface of the carrier.
31. The method of claim 30 , wherein disposing further includes securing the preformed solder mask to the surface of the carrier.
32. The method of claim 29 , wherein disposing comprises forming the solder mask on the surface of the carrier.
33. The method of claim 32 , wherein forming comprises forming the solder mask from a photoimageable material.
34. The method of claim 33 , wherein forming comprises forming the solder mask from a photoresist.
35. The method of claim 32 , wherein forming comprises forming the solder mask by consolidating unconsolidated material in accordance with a program.
36. The method of claim 29 , wherein disposing comprises locating at least one aperture of the solder mask at least partially over a contact exposed at the surface of the carrier.
37. A semiconductor device assembly, comprising:
a carrier including a substantially planar structure and at least one first contact exposed at a first surface of the substantially planar structure; and
a solder mask positioned on the first surface, extending to an outer peripheral edge of the first surface, and comprising at least one opening for laterally surrounding at least a portion of at least one intermediate conductive element, at least a portion of which extends laterally, protruding beyond a plane in which the first surface of the carrier is located, the at least one first contact area of the carrier being exposed through the at least one opening.
38. The semiconductor device assembly of claim 37 , wherein at least one opening is formed through the substantially planar structure of the carrier.
39. The semiconductor device assembly of claim 38 , wherein the first contact is exposed at a location proximate to the at least one opening of the carrier.
40. The semiconductor device assembly of claim 39 , wherein the at least one opening of the carrier is at least partially exposed through the at least one opening of the solder mask.
41. The semiconductor device assembly of claim 40 , further comprising:
at least one semiconductor device secured to a second surface of the carrier opposite the first surface thereof, at least one bond pad of the at least one semiconductor device exposed through said the at least one opening of the solder mask and the at least one opening of the carrier.
42. The semiconductor device assembly of claim 41 , further comprising:
at least one intermediate conductive element extending between the at least one bond pad and the at least one first contact area.
43. The semiconductor device assembly of claim 42 , wherein a thickness of the solder mask exceeds a distance the at least one intermediate conductive element protrudes beyond the plane in which the first surface of the carrier is located.
44. The semiconductor device assembly of claim 42 , further comprising:
encapsulant material within the at least one opening of the substantially planar structure of the carrier and the at least one opening of the solder mask.
45. The semiconductor device assembly of claim 44 , wherein a surface of the encapsulant material is substantially level with an outer surface of the solder mask.
46. The semiconductor device assembly of claim 37 , wherein the carrier includes at least one second contact area on the first surface thereof.
47. The semiconductor device assembly of claim 46 , wherein the at least one second contact area is at least partially exposed through an aperture of the solder mask.
48. The semiconductor device assembly of claim 47 , further comprising:
at least one discrete conductive element protruding from the at least one second contact and extending beyond a surface of the solder mask.
49. The semiconductor device assembly of claim 37 , wherein the solder mask comprises a material with a coefficient of thermal expansion substantially the same as a material of the carrier.
50. The semiconductor device assembly of claim 37 , wherein the solder mask comprises an insulative material.
51. The semiconductor device assembly of claim 37 , wherein the solder mask comprises a cured photoimageable material.
52. The semiconductor device assembly of claim 37 , wherein the solder mask includes a plurality of adjacent, mutually adhered regions.
53. The semiconductor device assembly of claim 37 , further comprising:
a retaining element over a portion of the opening of the solder mask.
Priority Applications (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US11/434,620 US20060205117A1 (en) | 2002-07-22 | 2006-05-15 | Solder masks used in encapsulation, assemblies including the solar mask, and methods |
Applications Claiming Priority (3)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US10/201,208 US6984545B2 (en) | 2002-07-22 | 2002-07-22 | Methods of encapsulating selected locations of a semiconductor die assembly using a thick solder mask |
US11/108,151 US7125748B2 (en) | 2002-07-22 | 2005-04-08 | Methods of encapsulating selected locations of a semiconductor die assembly using a thick solder mask |
US11/434,620 US20060205117A1 (en) | 2002-07-22 | 2006-05-15 | Solder masks used in encapsulation, assemblies including the solar mask, and methods |
Related Parent Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US11/108,151 Continuation US7125748B2 (en) | 2002-07-22 | 2005-04-08 | Methods of encapsulating selected locations of a semiconductor die assembly using a thick solder mask |
Publications (1)
Publication Number | Publication Date |
---|---|
US20060205117A1 true US20060205117A1 (en) | 2006-09-14 |
Family
ID=30443605
Family Applications (4)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US10/201,208 Expired - Fee Related US6984545B2 (en) | 2002-07-22 | 2002-07-22 | Methods of encapsulating selected locations of a semiconductor die assembly using a thick solder mask |
US10/688,354 Expired - Fee Related US7138724B2 (en) | 2002-07-22 | 2003-10-17 | Thick solder mask for confining encapsulant material over selected locations of a substrate and assemblies including the solder mask |
US11/108,151 Expired - Fee Related US7125748B2 (en) | 2002-07-22 | 2005-04-08 | Methods of encapsulating selected locations of a semiconductor die assembly using a thick solder mask |
US11/434,620 Abandoned US20060205117A1 (en) | 2002-07-22 | 2006-05-15 | Solder masks used in encapsulation, assemblies including the solar mask, and methods |
Family Applications Before (3)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US10/201,208 Expired - Fee Related US6984545B2 (en) | 2002-07-22 | 2002-07-22 | Methods of encapsulating selected locations of a semiconductor die assembly using a thick solder mask |
US10/688,354 Expired - Fee Related US7138724B2 (en) | 2002-07-22 | 2003-10-17 | Thick solder mask for confining encapsulant material over selected locations of a substrate and assemblies including the solder mask |
US11/108,151 Expired - Fee Related US7125748B2 (en) | 2002-07-22 | 2005-04-08 | Methods of encapsulating selected locations of a semiconductor die assembly using a thick solder mask |
Country Status (1)
Country | Link |
---|---|
US (4) | US6984545B2 (en) |
Cited By (4)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US20090014861A1 (en) * | 2007-07-12 | 2009-01-15 | Tessera, Inc. | Microelectronic package element and method of fabricating thereof |
US20100273293A1 (en) * | 2006-04-07 | 2010-10-28 | Tessera, Inc. | Substrate for a microelectronic package and method of fabricating thereof |
US9646917B2 (en) | 2014-05-29 | 2017-05-09 | Invensas Corporation | Low CTE component with wire bond interconnects |
US20210398907A1 (en) * | 2020-06-18 | 2021-12-23 | Advanced Semiconductor Engineering, Inc. | Substrate, semiconductor package, and method of manufacturing the same |
Families Citing this family (75)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US6531335B1 (en) | 2000-04-28 | 2003-03-11 | Micron Technology, Inc. | Interposers including upwardly protruding dams, semiconductor device assemblies including the interposers, and methods |
US6611053B2 (en) * | 2000-06-08 | 2003-08-26 | Micron Technology, Inc. | Protective structure for bond wires |
US7041533B1 (en) * | 2000-06-08 | 2006-05-09 | Micron Technology, Inc. | Stereolithographic method for fabricating stabilizers for semiconductor devices |
US6506671B1 (en) * | 2000-06-08 | 2003-01-14 | Micron Technology, Inc. | Ring positionable about a periphery of a contact pad, semiconductor device components including same, and methods for positioning the ring around a contact pad |
US6569753B1 (en) * | 2000-06-08 | 2003-05-27 | Micron Technology, Inc. | Collar positionable about a periphery of a contact pad and around a conductive structure secured to the contact pads, semiconductor device components including same, and methods for fabricating same |
US7138653B1 (en) * | 2000-06-08 | 2006-11-21 | Micron Technology, Inc. | Structures for stabilizing semiconductor devices relative to test substrates and methods for fabricating the stabilizers |
US6326698B1 (en) * | 2000-06-08 | 2001-12-04 | Micron Technology, Inc. | Semiconductor devices having protective layers thereon through which contact pads are exposed and stereolithographic methods of fabricating such semiconductor devices |
US7275925B2 (en) * | 2001-08-30 | 2007-10-02 | Micron Technology, Inc. | Apparatus for stereolithographic processing of components and assemblies |
US7368391B2 (en) | 2002-04-10 | 2008-05-06 | Micron Technology, Inc. | Methods for designing carrier substrates with raised terminals |
US6998334B2 (en) * | 2002-07-08 | 2006-02-14 | Micron Technology, Inc. | Semiconductor devices with permanent polymer stencil and method for manufacturing the same |
US6984545B2 (en) * | 2002-07-22 | 2006-01-10 | Micron Technology, Inc. | Methods of encapsulating selected locations of a semiconductor die assembly using a thick solder mask |
US6960822B2 (en) * | 2002-08-15 | 2005-11-01 | Advanced Semiconductor Engineering, Inc. | Solder mask and structure of a substrate |
US7043830B2 (en) * | 2003-02-20 | 2006-05-16 | Micron Technology, Inc. | Method of forming conductive bumps |
TWI234252B (en) * | 2003-05-13 | 2005-06-11 | Siliconware Precision Industries Co Ltd | Flash-preventing window ball grid array semiconductor package and chip carrier and method for fabricating the same |
TWI250623B (en) * | 2004-07-14 | 2006-03-01 | Chipmos Technologies Inc | Chip-under-tape package and process for manufacturing the same |
JP4376160B2 (en) * | 2004-09-30 | 2009-12-02 | 株式会社リコー | Printed circuit board and circuit unit using the printed circuit board |
KR100639702B1 (en) * | 2004-11-26 | 2006-10-30 | 삼성전자주식회사 | Packaged semiconductor die and manufacturing method thereof |
JP2006339317A (en) * | 2005-05-31 | 2006-12-14 | Toshiba Corp | Surface-mounted semiconductor device |
CN100428454C (en) * | 2005-07-04 | 2008-10-22 | 南茂科技股份有限公司 | Tape lower chip packaging structure and its producing method |
TWI267967B (en) * | 2005-07-14 | 2006-12-01 | Chipmos Technologies Inc | Chip package without a core and stacked chip package structure using the same |
US7245013B2 (en) * | 2005-07-26 | 2007-07-17 | Infineon Technologies Ag | Substrate based IC-package |
US7429799B1 (en) | 2005-07-27 | 2008-09-30 | Amkor Technology, Inc. | Land patterns for a semiconductor stacking structure and method therefor |
US8936057B2 (en) * | 2005-08-30 | 2015-01-20 | Rockwell Collins, Inc. | Substrate lamination system and method |
US7381110B1 (en) * | 2005-08-30 | 2008-06-03 | Rockwell Collins, Inc. | Process for applying a protective cover on an organic light-emitting diode using a liquid adhesive |
US8118075B2 (en) * | 2008-01-18 | 2012-02-21 | Rockwell Collins, Inc. | System and method for disassembling laminated substrates |
US7814676B2 (en) * | 2008-01-18 | 2010-10-19 | Rockwell Collins, Inc. | Alignment system and method thereof |
US8691043B2 (en) * | 2005-08-30 | 2014-04-08 | Rockwell Collins, Inc. | Substrate lamination system and method |
US8137498B2 (en) * | 2005-08-30 | 2012-03-20 | Rockwell Collins Inc. | System and method for completing lamination of rigid-to-rigid substrates by the controlled application of pressure |
US8603288B2 (en) * | 2008-01-18 | 2013-12-10 | Rockwell Collins, Inc. | Planarization treatment of pressure sensitive adhesive for rigid-to-rigid substrate lamination |
TWI284990B (en) * | 2005-10-07 | 2007-08-01 | Chipmos Technologies Inc | Universal chip package structure |
US20070096285A1 (en) * | 2005-11-02 | 2007-05-03 | Chin-Tien Chiu | Semiconductor die package including construction for preventing delamination and/or cracking of the semiconductor die |
KR100673965B1 (en) * | 2006-01-11 | 2007-01-24 | 삼성테크윈 주식회사 | Printed circuit board and manufacturing method for semiconductor package using the printed circuit board |
US7901989B2 (en) | 2006-10-10 | 2011-03-08 | Tessera, Inc. | Reconstituted wafer level stacking |
US8513789B2 (en) | 2006-10-10 | 2013-08-20 | Tessera, Inc. | Edge connect wafer level stacking with leads extending along edges |
US7829438B2 (en) | 2006-10-10 | 2010-11-09 | Tessera, Inc. | Edge connect wafer level stacking |
US7759166B2 (en) * | 2006-10-17 | 2010-07-20 | Tessera, Inc. | Microelectronic packages fabricated at the wafer level and methods therefor |
US7952195B2 (en) | 2006-12-28 | 2011-05-31 | Tessera, Inc. | Stacked packages with bridging traces |
TWI330884B (en) * | 2007-01-08 | 2010-09-21 | Chipmos Technologies Inc | Chip package |
US20080182398A1 (en) * | 2007-01-30 | 2008-07-31 | Carpenter Burton J | Varied Solder Mask Opening Diameters Within a Ball Grid Array Substrate |
EP2186134A2 (en) | 2007-07-27 | 2010-05-19 | Tessera, Inc. | Reconstituted wafer stack packaging with after-applied pad extensions |
US8551815B2 (en) | 2007-08-03 | 2013-10-08 | Tessera, Inc. | Stack packages using reconstituted wafers |
US8043895B2 (en) | 2007-08-09 | 2011-10-25 | Tessera, Inc. | Method of fabricating stacked assembly including plurality of stacked microelectronic elements |
US9733349B1 (en) | 2007-09-06 | 2017-08-15 | Rockwell Collins, Inc. | System for and method of radar data processing for low visibility landing applications |
US9939526B2 (en) | 2007-09-06 | 2018-04-10 | Rockwell Collins, Inc. | Display system and method using weather radar sensing |
KR101763710B1 (en) | 2008-01-18 | 2017-08-01 | 로크웰 콜린스 인코포레이티드 | Substrate lamination system and method |
EP2308087B1 (en) | 2008-06-16 | 2020-08-12 | Tessera, Inc. | Stacking of wafer-level chip scale packages having edge contacts |
US9093448B2 (en) | 2008-11-25 | 2015-07-28 | Lord Corporation | Methods for protecting a die surface with photocurable materials |
WO2010068488A1 (en) * | 2008-11-25 | 2010-06-17 | Lord Corporation | Methods for protecting a die surface with photocurable materials |
WO2010104610A2 (en) | 2009-03-13 | 2010-09-16 | Tessera Technologies Hungary Kft. | Stacked microelectronic assemblies having vias extending through bond pads |
US8411235B1 (en) | 2010-03-16 | 2013-04-02 | Rockwell Collins, Inc. | Displays for three-dimensional imaging |
US8419496B1 (en) | 2010-03-18 | 2013-04-16 | Rockwell Collins, Inc. | Display panel alignment system |
US8486535B1 (en) | 2010-05-24 | 2013-07-16 | Rockwell Collins, Inc. | Systems and methods for adherable and removable thin flexible glass |
US8576370B1 (en) | 2010-06-30 | 2013-11-05 | Rockwell Collins, Inc. | Systems and methods for nonplanar laminated assemblies |
US20120032337A1 (en) * | 2010-08-06 | 2012-02-09 | Taiwan Semiconductor Manufacturing Company, Ltd. | Flip Chip Substrate Package Assembly and Process for Making Same |
US8691629B2 (en) * | 2011-05-27 | 2014-04-08 | Taiwan Semiconductor Manufacturing Company, Ltd. | Packaging jig and process for semiconductor packaging |
US8624392B2 (en) | 2011-06-03 | 2014-01-07 | Taiwan Semiconductor Manufacturing Company, Ltd. | Electrical connection for chip scale packaging |
US8816512B2 (en) * | 2011-07-28 | 2014-08-26 | Lg Innotek Co., Ltd. | Light emitting device module |
US8643260B1 (en) | 2011-09-02 | 2014-02-04 | Rockwell Collins, Inc. | Systems and methods for display assemblies having printed masking |
US8912668B2 (en) | 2012-03-01 | 2014-12-16 | Taiwan Semiconductor Manufacturing Company, Ltd. | Electrical connections for chip scale packaging |
US9548281B2 (en) | 2011-10-07 | 2017-01-17 | Taiwan Semiconductor Manufacturing Company, Ltd. | Electrical connection for chip scale packaging |
CN104054172A (en) * | 2011-11-29 | 2014-09-17 | 考文森智财管理公司 | Interposer For Stacked Semiconductor Devices |
US8647727B1 (en) | 2012-06-29 | 2014-02-11 | Rockwell Colllins, Inc. | Optical assembly with adhesive layers configured for diffusion |
US9196573B2 (en) | 2012-07-31 | 2015-11-24 | Taiwan Semiconductor Manufacturing Company, Ltd. | Bump on pad (BOP) bonding structure |
US8829673B2 (en) | 2012-08-17 | 2014-09-09 | Taiwan Semiconductor Manufacturing Company, Ltd. | Bonded structures for package and substrate |
US9673161B2 (en) | 2012-08-17 | 2017-06-06 | Taiwan Semiconductor Manufacturing Company, Ltd. | Bonded structures for package and substrate |
US9262932B1 (en) | 2013-04-05 | 2016-02-16 | Rockwell Collins, Inc. | Extended runway centerline systems and methods |
US9810641B2 (en) * | 2013-09-03 | 2017-11-07 | Kulicke & Soffa Industries, Inc. | Systems and methods for measuring physical characteristics of semiconductor device elements using structured light |
US20150197062A1 (en) * | 2014-01-12 | 2015-07-16 | Zohar SHINAR | Method, device, and system of three-dimensional printing |
US20150201500A1 (en) * | 2014-01-12 | 2015-07-16 | Zohar SHINAR | System, device, and method of three-dimensional printing |
US9981460B1 (en) | 2014-05-06 | 2018-05-29 | Rockwell Collins, Inc. | Systems and methods for substrate lamination |
US10928510B1 (en) | 2014-09-10 | 2021-02-23 | Rockwell Collins, Inc. | System for and method of image processing for low visibility landing applications |
KR20160032524A (en) * | 2014-09-16 | 2016-03-24 | 삼성전기주식회사 | Printed circuit board and manufacturing method thereof |
US10705201B1 (en) | 2015-08-31 | 2020-07-07 | Rockwell Collins, Inc. | Radar beam sharpening system and method |
US10228460B1 (en) | 2016-05-26 | 2019-03-12 | Rockwell Collins, Inc. | Weather radar enabled low visibility operation system and method |
US10353068B1 (en) | 2016-07-28 | 2019-07-16 | Rockwell Collins, Inc. | Weather radar enabled offshore operation system and method |
Citations (36)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US5181984A (en) * | 1990-10-08 | 1993-01-26 | Nippon Paint Co., Ltd. | Production of solder masked electric circuit boards |
US5196371A (en) * | 1989-12-18 | 1993-03-23 | Epoxy Technology, Inc. | Flip chip bonding method using electrically conductive polymer bumps |
US5609889A (en) * | 1995-05-26 | 1997-03-11 | Hestia Technologies, Inc. | Apparatus for encapsulating electronic packages |
US5920118A (en) * | 1996-12-18 | 1999-07-06 | Hyundai Electronics Industries Co., Ltd. | Chip-size package semiconductor |
US6017776A (en) * | 1997-04-29 | 2000-01-25 | Micron Technology, Inc. | Method of attaching a leadframe to singulated semiconductor dice |
US6048755A (en) * | 1998-11-12 | 2000-04-11 | Micron Technology, Inc. | Method for fabricating BGA package using substrate with patterned solder mask open in die attach area |
US6049129A (en) * | 1997-12-19 | 2000-04-11 | Texas Instruments Incorporated | Chip size integrated circuit package |
US6150193A (en) * | 1996-10-31 | 2000-11-21 | Amkor Technology, Inc. | RF shielded device |
US6177723B1 (en) * | 1997-04-10 | 2001-01-23 | Texas Instruments Incorporated | Integrated circuit package and flat plate molding process for integrated circuit package |
US6214645B1 (en) * | 1998-05-27 | 2001-04-10 | Anam Semiconductor, Inc. | Method of molding ball grid array semiconductor packages |
US6246124B1 (en) * | 1998-09-16 | 2001-06-12 | International Business Machines Corporation | Encapsulated chip module and method of making same |
US6251488B1 (en) * | 1999-05-05 | 2001-06-26 | Optomec Design Company | Precision spray processes for direct write electronic components |
US6259962B1 (en) * | 1999-03-01 | 2001-07-10 | Objet Geometries Ltd. | Apparatus and method for three dimensional model printing |
US6268584B1 (en) * | 1998-01-22 | 2001-07-31 | Optomec Design Company | Multiple beams and nozzles to increase deposition rate |
US6326698B1 (en) * | 2000-06-08 | 2001-12-04 | Micron Technology, Inc. | Semiconductor devices having protective layers thereon through which contact pads are exposed and stereolithographic methods of fabricating such semiconductor devices |
US6329224B1 (en) * | 1998-04-28 | 2001-12-11 | Tessera, Inc. | Encapsulation of microelectronic assemblies |
US20020043711A1 (en) * | 2000-06-08 | 2002-04-18 | Salman Akram | Stereolithographic method and apparatus for fabricating stabilizers for flip-chip type semiconductor devices and resulting structures |
US6391251B1 (en) * | 1999-07-07 | 2002-05-21 | Optomec Design Company | Forming structures from CAD solid models |
US20020105074A1 (en) * | 2000-06-08 | 2002-08-08 | Salman Akram | Collar positionable about a periphery of a contact pad and around a conductive structure secured to the contact pads, semiconductor device components including same, and methods for fabricating same |
US6461881B1 (en) * | 2000-06-08 | 2002-10-08 | Micron Technology, Inc. | Stereolithographic method and apparatus for fabricating spacers for semiconductor devices and resulting structures |
US6469897B2 (en) * | 2001-01-30 | 2002-10-22 | Siliconware Precision Industries Co., Ltd. | Cavity-down tape ball grid array package assembly with grounded heat sink and method of fabricating the same |
US6479887B1 (en) * | 1998-08-31 | 2002-11-12 | Amkor Technology, Inc. | Circuit pattern tape for wafer-scale production of chip size semiconductor packages |
US20020171177A1 (en) * | 2001-03-21 | 2002-11-21 | Kritchman Elisha M. | System and method for printing and supporting three dimensional objects |
US6506671B1 (en) * | 2000-06-08 | 2003-01-14 | Micron Technology, Inc. | Ring positionable about a periphery of a contact pad, semiconductor device components including same, and methods for positioning the ring around a contact pad |
US20030043360A1 (en) * | 2001-08-30 | 2003-03-06 | Farnworth Warren M. | Methods and apparatus for stereolithographic processing of components and assemblies |
US6531335B1 (en) * | 2000-04-28 | 2003-03-11 | Micron Technology, Inc. | Interposers including upwardly protruding dams, semiconductor device assemblies including the interposers, and methods |
US6537842B2 (en) * | 2000-06-08 | 2003-03-25 | Micron Technology, Inc. | Methods for fabricating protective structures for bond wires |
US6544902B1 (en) * | 1999-02-26 | 2003-04-08 | Micron Technology, Inc. | Energy beam patterning of protective layers for semiconductor devices |
US6593220B1 (en) * | 2002-01-03 | 2003-07-15 | Taiwan Semiconductor Manufacturing Company | Elastomer plating mask sealed wafer level package method |
US20030151167A1 (en) * | 2002-01-03 | 2003-08-14 | Kritchman Eliahu M. | Device, system and method for accurate printing of three dimensional objects |
US20030170921A1 (en) * | 2000-06-08 | 2003-09-11 | Salman Akram | Methods for forming semiconductor devices so as to stabilize the same when positioned face-down over test substrates |
US6658314B1 (en) * | 1999-10-06 | 2003-12-02 | Objet Geometries Ltd. | System and method for three dimensional model printing |
US20040005770A1 (en) * | 2002-07-08 | 2004-01-08 | Farnworth Warren M. | Semiconductor devices with permanent polymer stencil and method for manufacturing the same |
US20040014255A1 (en) * | 2002-07-22 | 2004-01-22 | Grigg Ford B. | Thick solder mask for confining encapsulant material over selected locations of a substrate, assemblies including the solder mask, and methods |
US20040077109A1 (en) * | 2002-04-02 | 2004-04-22 | Tan Cher Khng Victor | Solder masks for use on carrier substrates, carrier substrates and semiconductor device assemblies including such solder masks, and methods |
US20040165362A1 (en) * | 2003-02-20 | 2004-08-26 | Farnworth Warren M. | Chip scale package structures and method of forming conductive bumps thereon |
Family Cites Families (2)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
WO1997001865A1 (en) | 1995-06-28 | 1997-01-16 | Hitachi, Ltd. | Semiconductor device and method of manufacturing the same |
US20020051762A1 (en) * | 1998-01-23 | 2002-05-02 | Shahin Rafii | Purified populations of endothelial progenitor cells |
-
2002
- 2002-07-22 US US10/201,208 patent/US6984545B2/en not_active Expired - Fee Related
-
2003
- 2003-10-17 US US10/688,354 patent/US7138724B2/en not_active Expired - Fee Related
-
2005
- 2005-04-08 US US11/108,151 patent/US7125748B2/en not_active Expired - Fee Related
-
2006
- 2006-05-15 US US11/434,620 patent/US20060205117A1/en not_active Abandoned
Patent Citations (64)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US5196371A (en) * | 1989-12-18 | 1993-03-23 | Epoxy Technology, Inc. | Flip chip bonding method using electrically conductive polymer bumps |
US5181984A (en) * | 1990-10-08 | 1993-01-26 | Nippon Paint Co., Ltd. | Production of solder masked electric circuit boards |
US5609889A (en) * | 1995-05-26 | 1997-03-11 | Hestia Technologies, Inc. | Apparatus for encapsulating electronic packages |
US6150193A (en) * | 1996-10-31 | 2000-11-21 | Amkor Technology, Inc. | RF shielded device |
US5920118A (en) * | 1996-12-18 | 1999-07-06 | Hyundai Electronics Industries Co., Ltd. | Chip-size package semiconductor |
US6177723B1 (en) * | 1997-04-10 | 2001-01-23 | Texas Instruments Incorporated | Integrated circuit package and flat plate molding process for integrated circuit package |
US6017776A (en) * | 1997-04-29 | 2000-01-25 | Micron Technology, Inc. | Method of attaching a leadframe to singulated semiconductor dice |
US6049129A (en) * | 1997-12-19 | 2000-04-11 | Texas Instruments Incorporated | Chip size integrated circuit package |
US6268584B1 (en) * | 1998-01-22 | 2001-07-31 | Optomec Design Company | Multiple beams and nozzles to increase deposition rate |
US6329224B1 (en) * | 1998-04-28 | 2001-12-11 | Tessera, Inc. | Encapsulation of microelectronic assemblies |
US6214645B1 (en) * | 1998-05-27 | 2001-04-10 | Anam Semiconductor, Inc. | Method of molding ball grid array semiconductor packages |
US6479887B1 (en) * | 1998-08-31 | 2002-11-12 | Amkor Technology, Inc. | Circuit pattern tape for wafer-scale production of chip size semiconductor packages |
US6246124B1 (en) * | 1998-09-16 | 2001-06-12 | International Business Machines Corporation | Encapsulated chip module and method of making same |
US6048755A (en) * | 1998-11-12 | 2000-04-11 | Micron Technology, Inc. | Method for fabricating BGA package using substrate with patterned solder mask open in die attach area |
US6544902B1 (en) * | 1999-02-26 | 2003-04-08 | Micron Technology, Inc. | Energy beam patterning of protective layers for semiconductor devices |
US6259962B1 (en) * | 1999-03-01 | 2001-07-10 | Objet Geometries Ltd. | Apparatus and method for three dimensional model printing |
US6251488B1 (en) * | 1999-05-05 | 2001-06-26 | Optomec Design Company | Precision spray processes for direct write electronic components |
US6391251B1 (en) * | 1999-07-07 | 2002-05-21 | Optomec Design Company | Forming structures from CAD solid models |
US6658314B1 (en) * | 1999-10-06 | 2003-12-02 | Objet Geometries Ltd. | System and method for three dimensional model printing |
US6630730B2 (en) * | 2000-04-28 | 2003-10-07 | Micron Technology, Inc. | Semiconductor device assemblies including interposers with dams protruding therefrom |
US6531335B1 (en) * | 2000-04-28 | 2003-03-11 | Micron Technology, Inc. | Interposers including upwardly protruding dams, semiconductor device assemblies including the interposers, and methods |
US20030068840A1 (en) * | 2000-04-28 | 2003-04-10 | Grigg Ford B. | Interposers including upwardly protruding dams, semiconductor device assemblies including the interposers, and methods |
US6548897B2 (en) * | 2000-06-08 | 2003-04-15 | Micron Technology, Inc. | Ring positionable about a periphery of a contact pad, semiconductor device components including same, and methods for positioning the ring around a contact pad |
US20030181003A1 (en) * | 2000-06-08 | 2003-09-25 | Salman Akram | Methods for fabricating protective structures for bond wires |
US20030022462A1 (en) * | 2000-06-08 | 2003-01-30 | Farnworth Warren M. | Stereolithographic method and apparatus for fabricating spacers for semiconductor devices and resulting structures |
US6525408B2 (en) * | 2000-06-08 | 2003-02-25 | Micron Technology, Inc. | Collar positionable about a periphery of a contact pad and around a conductive structure secured to the contact pads, semiconductor device components including same, and methods for fabricating same |
US6861763B2 (en) * | 2000-06-08 | 2005-03-01 | Micron Technology, Inc. | Semiconductor devices having stereolithographically fabricated protective layers thereon through which contact pads are exposed and assemblies including the same |
US6773957B2 (en) * | 2000-06-08 | 2004-08-10 | Micron Technology, Inc. | Stereolithographic method and apparatus for fabricating spacers for semiconductor devices and resulting structures |
US6537842B2 (en) * | 2000-06-08 | 2003-03-25 | Micron Technology, Inc. | Methods for fabricating protective structures for bond wires |
US20040032020A1 (en) * | 2000-06-08 | 2004-02-19 | Salman Akram | Protective structures for bond wires |
US6544821B2 (en) * | 2000-06-08 | 2003-04-08 | Micron Technology, Inc. | Stereolithographic methods of fabricating semiconductor devices having protective layers thereon through which contact pads are exposed |
US6461881B1 (en) * | 2000-06-08 | 2002-10-08 | Micron Technology, Inc. | Stereolithographic method and apparatus for fabricating spacers for semiconductor devices and resulting structures |
US20020105074A1 (en) * | 2000-06-08 | 2002-08-08 | Salman Akram | Collar positionable about a periphery of a contact pad and around a conductive structure secured to the contact pads, semiconductor device components including same, and methods for fabricating same |
US20030092220A1 (en) * | 2000-06-08 | 2003-05-15 | Salman Akram | Stereolithographic methods of fabricating semiconductor devices having protective layers thereon through which contact pads are exposed |
US6569753B1 (en) * | 2000-06-08 | 2003-05-27 | Micron Technology, Inc. | Collar positionable about a periphery of a contact pad and around a conductive structure secured to the contact pads, semiconductor device components including same, and methods for fabricating same |
US20030098499A1 (en) * | 2000-06-08 | 2003-05-29 | Salman Akram | Collar positionable about a periphery of a contact pad and around a conductive structure secured to the contact pad, semiconductor device components including same, and methods for fabricating same |
US6326698B1 (en) * | 2000-06-08 | 2001-12-04 | Micron Technology, Inc. | Semiconductor devices having protective layers thereon through which contact pads are exposed and stereolithographic methods of fabricating such semiconductor devices |
US20030139030A1 (en) * | 2000-06-08 | 2003-07-24 | Grigg Ford B. | Ring positionable about a periphery of a contact pad, semiconductor device components including same, and methods for positioning the ring around a contact pad |
US6649444B2 (en) * | 2000-06-08 | 2003-11-18 | Micron Technology, Inc. | Stereolithographic method and apparatus for fabricating spacers for semiconductor devices and resulting structures |
US6611053B2 (en) * | 2000-06-08 | 2003-08-26 | Micron Technology, Inc. | Protective structure for bond wires |
US20030170921A1 (en) * | 2000-06-08 | 2003-09-11 | Salman Akram | Methods for forming semiconductor devices so as to stabilize the same when positioned face-down over test substrates |
US20030176016A1 (en) * | 2000-06-08 | 2003-09-18 | Grigg Ford B. | Methods for providing support for conductive structures protruding from semiconductor device components |
US20030173665A1 (en) * | 2000-06-08 | 2003-09-18 | Grigg Ford B. | Support ring for use with a contact pad and semiconductor device compoents including the same |
US6506671B1 (en) * | 2000-06-08 | 2003-01-14 | Micron Technology, Inc. | Ring positionable about a periphery of a contact pad, semiconductor device components including same, and methods for positioning the ring around a contact pad |
US20030180974A1 (en) * | 2000-06-08 | 2003-09-25 | Salman Akram | Methods for fabricating semiconductor device test apparatus that include protective structures for intermediate conductive elements |
US20030186496A1 (en) * | 2000-06-08 | 2003-10-02 | Salman Akram | Methods for protecting intermediate conductive elements of semiconductor device assemblies |
US6630365B2 (en) * | 2000-06-08 | 2003-10-07 | Micron Technology, Inc. | Stereolithographic method and apparatus for fabricating spacers for semiconductor devices and resulting structures |
US20020043711A1 (en) * | 2000-06-08 | 2002-04-18 | Salman Akram | Stereolithographic method and apparatus for fabricating stabilizers for flip-chip type semiconductor devices and resulting structures |
US20030203612A1 (en) * | 2000-06-08 | 2003-10-30 | Salman Akram | Collar positionable about a periphery of a contact pad and around a conductive structure secured to the contact pads, semiconductor device components including same, and methods for fabricating same |
US6469897B2 (en) * | 2001-01-30 | 2002-10-22 | Siliconware Precision Industries Co., Ltd. | Cavity-down tape ball grid array package assembly with grounded heat sink and method of fabricating the same |
US20020171177A1 (en) * | 2001-03-21 | 2002-11-21 | Kritchman Elisha M. | System and method for printing and supporting three dimensional objects |
US20030207213A1 (en) * | 2001-08-30 | 2003-11-06 | Farnworth Warren M. | Methods for stereolithographic processing of components and assemblies |
US20030043360A1 (en) * | 2001-08-30 | 2003-03-06 | Farnworth Warren M. | Methods and apparatus for stereolithographic processing of components and assemblies |
US20040142058A1 (en) * | 2001-08-30 | 2004-07-22 | Farnworth Warren M. | Apparatus and methods for use in stereolithographic processing of components and assemblies |
US20030151167A1 (en) * | 2002-01-03 | 2003-08-14 | Kritchman Eliahu M. | Device, system and method for accurate printing of three dimensional objects |
US6593220B1 (en) * | 2002-01-03 | 2003-07-15 | Taiwan Semiconductor Manufacturing Company | Elastomer plating mask sealed wafer level package method |
US6787923B2 (en) * | 2002-04-02 | 2004-09-07 | Micron Technology, Inc. | Solder masks for use on carrier substrates, carrier substrates and semiconductor device assemblies including such solder masks |
US20040077109A1 (en) * | 2002-04-02 | 2004-04-22 | Tan Cher Khng Victor | Solder masks for use on carrier substrates, carrier substrates and semiconductor device assemblies including such solder masks, and methods |
US20040005770A1 (en) * | 2002-07-08 | 2004-01-08 | Farnworth Warren M. | Semiconductor devices with permanent polymer stencil and method for manufacturing the same |
US20040014255A1 (en) * | 2002-07-22 | 2004-01-22 | Grigg Ford B. | Thick solder mask for confining encapsulant material over selected locations of a substrate, assemblies including the solder mask, and methods |
US6984545B2 (en) * | 2002-07-22 | 2006-01-10 | Micron Technology, Inc. | Methods of encapsulating selected locations of a semiconductor die assembly using a thick solder mask |
US7125748B2 (en) * | 2002-07-22 | 2006-10-24 | Micron Technology, Inc. | Methods of encapsulating selected locations of a semiconductor die assembly using a thick solder mask |
US7138724B2 (en) * | 2002-07-22 | 2006-11-21 | Micron Technology, Inc. | Thick solder mask for confining encapsulant material over selected locations of a substrate and assemblies including the solder mask |
US20040165362A1 (en) * | 2003-02-20 | 2004-08-26 | Farnworth Warren M. | Chip scale package structures and method of forming conductive bumps thereon |
Cited By (10)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US20100273293A1 (en) * | 2006-04-07 | 2010-10-28 | Tessera, Inc. | Substrate for a microelectronic package and method of fabricating thereof |
US8071424B2 (en) | 2006-04-07 | 2011-12-06 | Tessera, Inc. | Substrate for a microelectronic package and method of fabricating thereof |
US8686551B2 (en) | 2006-04-07 | 2014-04-01 | Tessera, Inc. | Substrate for a microelectronic package and method of fabricating thereof |
US20090014861A1 (en) * | 2007-07-12 | 2009-01-15 | Tessera, Inc. | Microelectronic package element and method of fabricating thereof |
US7767497B2 (en) * | 2007-07-12 | 2010-08-03 | Tessera, Inc. | Microelectronic package element and method of fabricating thereof |
US9646917B2 (en) | 2014-05-29 | 2017-05-09 | Invensas Corporation | Low CTE component with wire bond interconnects |
US10032647B2 (en) | 2014-05-29 | 2018-07-24 | Invensas Corporation | Low CTE component with wire bond interconnects |
US10475726B2 (en) | 2014-05-29 | 2019-11-12 | Invensas Corporation | Low CTE component with wire bond interconnects |
US20210398907A1 (en) * | 2020-06-18 | 2021-12-23 | Advanced Semiconductor Engineering, Inc. | Substrate, semiconductor package, and method of manufacturing the same |
US11296034B2 (en) * | 2020-06-18 | 2022-04-05 | Advanced Semiconductor Engineering, Inc. | Substrate and semiconductor package comprising an interposer element with a slot and method of manufacturing the same |
Also Published As
Publication number | Publication date |
---|---|
US20040014255A1 (en) | 2004-01-22 |
US20040080027A1 (en) | 2004-04-29 |
US7138724B2 (en) | 2006-11-21 |
US7125748B2 (en) | 2006-10-24 |
US6984545B2 (en) | 2006-01-10 |
US20050181545A1 (en) | 2005-08-18 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
US7138724B2 (en) | Thick solder mask for confining encapsulant material over selected locations of a substrate and assemblies including the solder mask | |
US7518223B2 (en) | Semiconductor devices and semiconductor device assemblies including a nonconfluent spacer layer | |
JP3611948B2 (en) | Semiconductor device and manufacturing method thereof | |
US6781248B2 (en) | Method for encapsulating intermediate conductive elements connecting a semiconductor die to a substrate and semiconductor devices so packaged | |
US5925934A (en) | Low cost and highly reliable chip-sized package | |
US6746894B2 (en) | Ball grid array interposer, packages and methods | |
US6624006B2 (en) | Methods of attaching a semiconductor chip to a leadframe with a footprint of about the same size as the chip | |
US6791195B2 (en) | Semiconductor device and manufacturing method of the same | |
US7911047B2 (en) | Semiconductor device and method of fabricating the semiconductor device | |
KR100247463B1 (en) | Method for manufacturing semiconductor integrated circuit device having elastomer | |
US5567656A (en) | Process for packaging semiconductor device | |
US20050263906A1 (en) | Electronic system including a semiconductor device with at least one semiconductor die, a carrier, and an encapsulant that fills a space between the die and the carrier and covers intermediate conductive elements that connect the die and the carrier | |
US20080182398A1 (en) | Varied Solder Mask Opening Diameters Within a Ball Grid Array Substrate | |
US6690086B2 (en) | Apparatus and method for reducing interposer compression during molding process | |
US20020119595A1 (en) | Semiconductor package using tape circuit board with a groove for preventing encapsulant from overflowing and manufacturing method thereof | |
US6689637B2 (en) | Method of manufacturing a multi-chip semiconductor package | |
JP3522403B2 (en) | Semiconductor device | |
JP2001298102A (en) | Packaging structure of functional element and its manufacturing method | |
US6812125B1 (en) | Substrate for semiconductor packaging | |
JP3394875B2 (en) | Chip support substrate for semiconductor device | |
WO1999056313A1 (en) | Semiconductor device and process for manufacturing the same | |
JPH09205164A (en) | Semiconductor chip package and its manufacture | |
KR19980034118A (en) | Semiconductor Chip Scale Package (CSP) | |
KR20000074909A (en) | Method for manufacturing chip scale package | |
JP2000049260A (en) | Semiconductor device and its manufacture |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
STCB | Information on status: application discontinuation |
Free format text: ABANDONED -- FAILURE TO RESPOND TO AN OFFICE ACTION |