US20060170096A1 - Chip scale package and method for manufacturing the same - Google Patents
Chip scale package and method for manufacturing the same Download PDFInfo
- Publication number
- US20060170096A1 US20060170096A1 US11/047,617 US4761705A US2006170096A1 US 20060170096 A1 US20060170096 A1 US 20060170096A1 US 4761705 A US4761705 A US 4761705A US 2006170096 A1 US2006170096 A1 US 2006170096A1
- Authority
- US
- United States
- Prior art keywords
- circuit layer
- patterned circuit
- contact pads
- pads
- semiconductor chip
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Abandoned
Links
Images
Classifications
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L23/00—Details of semiconductor or other solid state devices
- H01L23/28—Encapsulations, e.g. encapsulating layers, coatings, e.g. for protection
- H01L23/31—Encapsulations, e.g. encapsulating layers, coatings, e.g. for protection characterised by the arrangement or shape
- H01L23/3107—Encapsulations, e.g. encapsulating layers, coatings, e.g. for protection characterised by the arrangement or shape the device being completely enclosed
- H01L23/3114—Encapsulations, e.g. encapsulating layers, coatings, e.g. for protection characterised by the arrangement or shape the device being completely enclosed the device being a chip scale package, e.g. CSP
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L24/00—Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
- H01L24/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L24/02—Bonding areas ; Manufacturing methods related thereto
- H01L24/03—Manufacturing methods
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L24/00—Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
- H01L24/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L24/02—Bonding areas ; Manufacturing methods related thereto
- H01L24/04—Structure, shape, material or disposition of the bonding areas prior to the connecting process
- H01L24/05—Structure, shape, material or disposition of the bonding areas prior to the connecting process of an individual bonding area
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L24/00—Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
- H01L24/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L24/26—Layer connectors, e.g. plate connectors, solder or adhesive layers; Manufacturing methods related thereto
- H01L24/31—Structure, shape, material or disposition of the layer connectors after the connecting process
- H01L24/32—Structure, shape, material or disposition of the layer connectors after the connecting process of an individual layer connector
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/02—Bonding areas; Manufacturing methods related thereto
- H01L2224/023—Redistribution layers [RDL] for bonding areas
- H01L2224/0237—Disposition of the redistribution layers
- H01L2224/02377—Fan-in arrangement
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/02—Bonding areas; Manufacturing methods related thereto
- H01L2224/03—Manufacturing methods
- H01L2224/03001—Involving a temporary auxiliary member not forming part of the manufacturing apparatus, e.g. removable or sacrificial coating, film or substrate
- H01L2224/03003—Involving a temporary auxiliary member not forming part of the manufacturing apparatus, e.g. removable or sacrificial coating, film or substrate for holding or transferring a preform
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/02—Bonding areas; Manufacturing methods related thereto
- H01L2224/03—Manufacturing methods
- H01L2224/034—Manufacturing methods by blanket deposition of the material of the bonding area
- H01L2224/0343—Manufacturing methods by blanket deposition of the material of the bonding area in solid form
- H01L2224/03436—Lamination of a preform, e.g. foil, sheet or layer
- H01L2224/03438—Lamination of a preform, e.g. foil, sheet or layer the preform being at least partly pre-patterned
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/02—Bonding areas; Manufacturing methods related thereto
- H01L2224/03—Manufacturing methods
- H01L2224/034—Manufacturing methods by blanket deposition of the material of the bonding area
- H01L2224/0343—Manufacturing methods by blanket deposition of the material of the bonding area in solid form
- H01L2224/03436—Lamination of a preform, e.g. foil, sheet or layer
- H01L2224/0344—Lamination of a preform, e.g. foil, sheet or layer by transfer printing
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/02—Bonding areas; Manufacturing methods related thereto
- H01L2224/03—Manufacturing methods
- H01L2224/039—Methods of manufacturing bonding areas involving a specific sequence of method steps
- H01L2224/0391—Forming a passivation layer after forming the bonding area
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/02—Bonding areas; Manufacturing methods related thereto
- H01L2224/04—Structure, shape, material or disposition of the bonding areas prior to the connecting process
- H01L2224/05—Structure, shape, material or disposition of the bonding areas prior to the connecting process of an individual bonding area
- H01L2224/05001—Internal layers
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/02—Bonding areas; Manufacturing methods related thereto
- H01L2224/04—Structure, shape, material or disposition of the bonding areas prior to the connecting process
- H01L2224/05—Structure, shape, material or disposition of the bonding areas prior to the connecting process of an individual bonding area
- H01L2224/05001—Internal layers
- H01L2224/0502—Disposition
- H01L2224/05026—Disposition the internal layer being disposed in a recess of the surface
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/02—Bonding areas; Manufacturing methods related thereto
- H01L2224/04—Structure, shape, material or disposition of the bonding areas prior to the connecting process
- H01L2224/05—Structure, shape, material or disposition of the bonding areas prior to the connecting process of an individual bonding area
- H01L2224/05001—Internal layers
- H01L2224/05099—Material
- H01L2224/05198—Material with a principal constituent of the material being a combination of two or more materials in the form of a matrix with a filler, i.e. being a hybrid material, e.g. segmented structures, foams
- H01L2224/05199—Material of the matrix
- H01L2224/0529—Material of the matrix with a principal constituent of the material being a polymer, e.g. polyester, phenolic based polymer, epoxy
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/02—Bonding areas; Manufacturing methods related thereto
- H01L2224/04—Structure, shape, material or disposition of the bonding areas prior to the connecting process
- H01L2224/05—Structure, shape, material or disposition of the bonding areas prior to the connecting process of an individual bonding area
- H01L2224/05001—Internal layers
- H01L2224/05099—Material
- H01L2224/05198—Material with a principal constituent of the material being a combination of two or more materials in the form of a matrix with a filler, i.e. being a hybrid material, e.g. segmented structures, foams
- H01L2224/05298—Fillers
- H01L2224/05299—Base material
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/02—Bonding areas; Manufacturing methods related thereto
- H01L2224/04—Structure, shape, material or disposition of the bonding areas prior to the connecting process
- H01L2224/05—Structure, shape, material or disposition of the bonding areas prior to the connecting process of an individual bonding area
- H01L2224/0554—External layer
- H01L2224/05541—Structure
- H01L2224/05548—Bonding area integrally formed with a redistribution layer on the semiconductor or solid-state body
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/02—Bonding areas; Manufacturing methods related thereto
- H01L2224/04—Structure, shape, material or disposition of the bonding areas prior to the connecting process
- H01L2224/05—Structure, shape, material or disposition of the bonding areas prior to the connecting process of an individual bonding area
- H01L2224/0554—External layer
- H01L2224/0556—Disposition
- H01L2224/05567—Disposition the external layer being at least partially embedded in the surface
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/02—Bonding areas; Manufacturing methods related thereto
- H01L2224/04—Structure, shape, material or disposition of the bonding areas prior to the connecting process
- H01L2224/05—Structure, shape, material or disposition of the bonding areas prior to the connecting process of an individual bonding area
- H01L2224/0554—External layer
- H01L2224/0556—Disposition
- H01L2224/0557—Disposition the external layer being disposed on a via connection of the semiconductor or solid-state body
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/02—Bonding areas; Manufacturing methods related thereto
- H01L2224/04—Structure, shape, material or disposition of the bonding areas prior to the connecting process
- H01L2224/05—Structure, shape, material or disposition of the bonding areas prior to the connecting process of an individual bonding area
- H01L2224/0554—External layer
- H01L2224/0556—Disposition
- H01L2224/05571—Disposition the external layer being disposed in a recess of the surface
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/10—Bump connectors; Manufacturing methods related thereto
- H01L2224/11—Manufacturing methods
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/10—Bump connectors; Manufacturing methods related thereto
- H01L2224/11—Manufacturing methods
- H01L2224/113—Manufacturing methods by local deposition of the material of the bump connector
- H01L2224/1133—Manufacturing methods by local deposition of the material of the bump connector in solid form
- H01L2224/11334—Manufacturing methods by local deposition of the material of the bump connector in solid form using preformed bumps
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/10—Bump connectors; Manufacturing methods related thereto
- H01L2224/11—Manufacturing methods
- H01L2224/118—Post-treatment of the bump connector
- H01L2224/11848—Thermal treatments, e.g. annealing, controlled cooling
- H01L2224/11849—Reflowing
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/10—Bump connectors; Manufacturing methods related thereto
- H01L2224/12—Structure, shape, material or disposition of the bump connectors prior to the connecting process
- H01L2224/13—Structure, shape, material or disposition of the bump connectors prior to the connecting process of an individual bump connector
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/10—Bump connectors; Manufacturing methods related thereto
- H01L2224/12—Structure, shape, material or disposition of the bump connectors prior to the connecting process
- H01L2224/13—Structure, shape, material or disposition of the bump connectors prior to the connecting process of an individual bump connector
- H01L2224/13001—Core members of the bump connector
- H01L2224/1302—Disposition
- H01L2224/13022—Disposition the bump connector being at least partially embedded in the surface
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/10—Bump connectors; Manufacturing methods related thereto
- H01L2224/12—Structure, shape, material or disposition of the bump connectors prior to the connecting process
- H01L2224/13—Structure, shape, material or disposition of the bump connectors prior to the connecting process of an individual bump connector
- H01L2224/13001—Core members of the bump connector
- H01L2224/1302—Disposition
- H01L2224/13024—Disposition the bump connector being disposed on a redistribution layer on the semiconductor or solid-state body
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/10—Bump connectors; Manufacturing methods related thereto
- H01L2224/12—Structure, shape, material or disposition of the bump connectors prior to the connecting process
- H01L2224/13—Structure, shape, material or disposition of the bump connectors prior to the connecting process of an individual bump connector
- H01L2224/13001—Core members of the bump connector
- H01L2224/13099—Material
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/10—Bump connectors; Manufacturing methods related thereto
- H01L2224/12—Structure, shape, material or disposition of the bump connectors prior to the connecting process
- H01L2224/13—Structure, shape, material or disposition of the bump connectors prior to the connecting process of an individual bump connector
- H01L2224/13001—Core members of the bump connector
- H01L2224/13099—Material
- H01L2224/131—Material with a principal constituent of the material being a metal or a metalloid, e.g. boron [B], silicon [Si], germanium [Ge], arsenic [As], antimony [Sb], tellurium [Te] and polonium [Po], and alloys thereof
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/80—Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected
- H01L2224/83—Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected using a layer connector
- H01L2224/8319—Arrangement of the layer connectors prior to mounting
- H01L2224/83191—Arrangement of the layer connectors prior to mounting wherein the layer connectors are disposed only on the semiconductor or solid-state body
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/80—Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected
- H01L2224/83—Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected using a layer connector
- H01L2224/838—Bonding techniques
- H01L2224/8385—Bonding techniques using a polymer adhesive, e.g. an adhesive based on silicone, epoxy, polyimide, polyester
- H01L2224/83851—Bonding techniques using a polymer adhesive, e.g. an adhesive based on silicone, epoxy, polyimide, polyester being an anisotropic conductive adhesive
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/93—Batch processes
- H01L2224/94—Batch processes at wafer-level, i.e. with connecting carried out on a wafer comprising a plurality of undiced individual devices
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L24/00—Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
- H01L24/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L24/10—Bump connectors ; Manufacturing methods related thereto
- H01L24/11—Manufacturing methods
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L24/00—Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
- H01L24/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L24/10—Bump connectors ; Manufacturing methods related thereto
- H01L24/12—Structure, shape, material or disposition of the bump connectors prior to the connecting process
- H01L24/13—Structure, shape, material or disposition of the bump connectors prior to the connecting process of an individual bump connector
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L24/00—Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
- H01L24/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L24/26—Layer connectors, e.g. plate connectors, solder or adhesive layers; Manufacturing methods related thereto
- H01L24/28—Structure, shape, material or disposition of the layer connectors prior to the connecting process
- H01L24/29—Structure, shape, material or disposition of the layer connectors prior to the connecting process of an individual layer connector
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/0001—Technical content checked by a classifier
- H01L2924/00014—Technical content checked by a classifier the subject-matter covered by the group, the symbol of which is combined with the symbol of this group, being disclosed without further technical details
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/01—Chemical elements
- H01L2924/01005—Boron [B]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/01—Chemical elements
- H01L2924/01006—Carbon [C]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/01—Chemical elements
- H01L2924/01033—Arsenic [As]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/01—Chemical elements
- H01L2924/01087—Francium [Fr]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/013—Alloys
- H01L2924/014—Solder alloys
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/06—Polymers
- H01L2924/078—Adhesive characteristics other than chemical
- H01L2924/0781—Adhesive characteristics other than chemical being an ohmic electrical conductor
- H01L2924/07811—Extrinsic, i.e. with electrical conductive fillers
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/10—Details of semiconductor or other solid state devices to be connected
- H01L2924/11—Device type
- H01L2924/14—Integrated circuits
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/30—Technical effects
- H01L2924/301—Electrical effects
- H01L2924/30107—Inductance
Definitions
- CSP can combine many of the benefits of surface mount technology (SMT), such as standardization, encapsulation, surface mount, and reworkability, with the benefits of flip chip technology, such as low inductance, high I/O count, and direct thermal path.
- SMT surface mount technology
- flip chip technology such as low inductance, high I/O count, and direct thermal path.
- CSP has at least one disadvantage compared to conventional BGA and TSOP, namely, high cost per unit.
- a chip scale package having features of the present invention generally includes a patterned circuit layer attached to the active surface of a semiconductor chip through an anisotropic conductive adhesive layer such that contact pads on a lower surface of the patterned circuit layer are electrically coupled to corresponding bonding pads on the semiconductor chip.
- the patterned circuit layer has a plurality of openings formed therein at locations corresponding to the contact pads such that each of the contact pads has a portion exposed from an upper surface of the patterned circuit layer through the corresponding opening.
- a plurality of metal bumps are respectively disposed in the openings of the patterned circuit layer and mounted to the exposed portions of the contact pads of the patterned circuit layer for making external electrical connection.
- the contact pads may be formed at locations corresponding to the bonding pads on the semiconductor chip, and the contact pads of the patterned circuit layer are electrically coupled to the corresponding bonding pads on the semiconductor chip only through conductive particles provided in the anisotropic conductive adhesive layer.
- the contact pads may be formed as a part of a conductive patterned layer to redistribute the bonding pads 122 into a desired format.
- the method for manufacturing chip scale packages at the wafer-level comprises steps of: (a) forming an anisotropic conductive adhesive layer onto the active surface of the wafer; (b) attaching a patterned circuit layer including a plurality of contact pads onto the wafer through the anisotropic conductive adhesive layer such that the contact pads are electrically coupled to corresponding bonding pads on the semiconductor chip; (c) forming a plurality of metal bumps in the openings and mounted to the contact pads; and (d) conducting a cutting step to obtain individual chip scale packages.
- the metal bumps may be formed by a solder-ball placing step and a reflowing step. Alternatively, the metal bumps may be formed by a solder paste stencil printing step and a reflowing step.
- FIGS. 1 to 6 illustrate in cross-section major steps of fabrication of chip scale packages at the wafer-level according to one embodiment of the present invention
- FIG. 7 is a cross sectional view of a chip scale package (CSP) according to one embodiment of the present invention.
- CSP chip scale package
- FIG. 8 is a cross sectional view of a chip scale package (CSP) according to another embodiment of the present invention.
- CSP chip scale package
- FIG. 9 is a cross sectional view of a chip scale package (CSP) according to another embodiment of the present invention.
- CSP chip scale package
- FIGS. 10 to 11 illustrate in cross-section major steps of fabrication of chip scale packages at the wafer-level according to another embodiment of the present invention
- FIGS. 12 to 14 illustrate in cross-section major steps of fabrication of a patterned circuit layer of a chip scale package (CSP) according to one embodiment of the present invention.
- CSP chip scale package
- FIGS. 15 to 16 illustrate in cross-section major steps of fabrication of a patterned circuit layer of a chip scale package (CSP) according to another embodiment of the present invention.
- CSP chip scale package
- FIG. 7 shows a chip scale package (CSP) 100 according to one embodiment of the present invention.
- the CSP 100 mainly comprises a patterned circuit layer 110 attached to the active surface of a semiconductor chip 120 through an anisotropic conductive adhesive layer 130 .
- the patterned circuit layer 110 has a plurality of contact pads 112 on the lower surface thereof and a plurality of openings 114 formed therein at locations corresponding to the contact pads 112 . Note that each contact pad 112 has a portion exposed from the upper surface of the patterned circuit layer 110 through the corresponding opening 114 .
- a plurality of metal bumps such as solder bumps 140 are respectively disposed in the openings 114 of the patterned circuit layer 110 and mounted to the exposed portions of the contact pads 112 of the patterned circuit layer for making external electrical connection.
- the semiconductor chip 120 has a plurality of bonding pads 122 formed on the active surface thereof for access to its inner circuits.
- One type of anisotropic adhesive suitable for forming the anisotropic conductive adhesive layer 130 is known as a “z-axis anisotropic adhesive”. Z-axis anisotropic adhesive are filled with conductive particles 130 a to a low level such that the particles do not contact each other in the xy plane. Therefore, compression of the Z-axis anisotropic adhesive in the z direction establishes an electrical path between the contact pads 112 of the patterned circuit layer 110 and the corresponding bonding pads 122 on the semiconductor chip 120 .
- FIG. 8 shows a chip scale package (CSP) 200 according to another embodiment of the present invention.
- the CSP 200 is substantially identical to the CSP 100 of FIG. 7 with the exception that the lower surface of the patterned circuit layer 110 is provided with a plurality of conductive traces 116 each having a first end portion 118 formed at a location corresponding to one of the bonding pads 122 on the semiconductor chip 120 and a second end portion serving as the contact pad 112 .
- the conductive traces 116 is a part of a conductive patterned layer to redistribute the bonding pads 122 into a desired format.
- the contact pads 112 of the patterned circuit layer 110 are electrically coupled to the corresponding bonding pads 122 on the semiconductor chip 120 only through the conductive particles 130 a and the conductive traces 116 .
- FIG. 9 shows a chip scale package (CSP) 300 according to another embodiment of the present invention.
- the CSP 300 is substantially identical to the CSP 100 of FIG. 7 with the exception that the patterned circuit layer 110 is replaced by a patterned circuit layer 310 .
- the lower surface of the patterned circuit layer 310 is provided with a plurality of contact pads 312 .
- the upper surface of the patterned circuit layer 310 is provided with a plurality of solder pads 314 adapted and is covered by a solder mask 316 in a manner that each of the solder pads 314 has a portion exposed through the solder mask for mounting the solder bump 140 .
- the contact pads 312 on the lower surface of the patterned circuit layer 310 are electrically coupled to corresponding solder pads 314 through conductive lines (not shown) formed in the patterned circuit layer 310 .
- the patterned circuit layer 310 for use with the invention can include any number of layers of conductor circuits if desired.
- the patterned circuit layer 310 is a BGA patterned circuit layer formed by any of a number of build-up technologies.
- the patterned circuit layer 310 may be formed from a core layer made of fiberglass reinforced BT (bismaleimide-triazine) resin or FR-4 fiberglass reinforced epoxy resin. Note the CSP 300 is a package with I/O redistribution implemented at the wafer level.
- FIGS. 1-6 illustrate a method for manufacturing chip scale packages at the wafer-level according to one embodiment of the present invention.
- FIG. 1 shows a wafer includes a plurality of semiconductor chips 120 (only three chips are shown in FIG. 1 ) wherein each semiconductor chip 120 has a plurality of bonding pads 122 on an active surface thereof.
- an anisotropic conductive adhesive layer 130 is formed onto the active surface of the wafer.
- anisotropic conductive material There are two types of anisotropic conductive material, a film type (ACF: Anisotropic Conductive Film) and a paste type (ACP: Anisotropic Conductive Paste).
- a patterned circuit layer 110 is attached to the active surface of a semiconductor chip 120 through an anisotropic conductive adhesive layer 130 .
- the patterned circuit layer 110 of FIG. 3 may be formed by the manufacturing steps illustrated in FIGS. 12-14 .
- a tape circuit 180 having a plurality of contact pads 112 on a lower surface of a tape 182 is shown in FIG. 12 .
- the tape circuit 180 is adhered to the wafer through the anisotropic conductive adhesive layer 130 , thereby forming a tape-circuit/wafer assembly as shown in FIG. 13 .
- the tape 182 is removed from the tape-circuit/wafer assembly thereby exposing the contact pads 112 .
- an insulating layer 108 such as a polyimide layer or a solder mask is formed over the tape-circuit/wafer assembly, and then patterned to have a plurality of openings 114 at locations corresponding to the contact pads 112 as shown in FIG. 3 .
- the patterned circuit layer 110 of FIG. 3 may be formed by the manufacturing steps illustrated in FIGS. 15-16 .
- FIG. 15 shows a patterned circuit layer 110 with a tape 184 attached thereon.
- the patterned circuit layer 110 includes a plurality of contact pads 112 on a lower surface thereof and a plurality of openings 114 at locations corresponding to the contact pads 112 such that each of the contact pads 112 has a portion exposed from an upper surface of the patterned circuit layer 110 through the corresponding opening 114 .
- the tape 184 is removed from the patterned circuit layer 110 before the patterned circuit layer 110 is attached onto the wafer through the anisotropic conductive adhesive layer 130 . After conducting a thermocompression bonding, the patterned circuit layer 110 is adhered to the wafer thereby forming the assembly of FIG. 3 .
- anisotropic conductive adhesive may be thermosetting or thermoplastic.
- Thermal plastic anisotropic adhesives are heated to soften for using and then cooled for curing.
- Thermal setting anisotropic adhesives require heat curing at temperatures from 100° C.-300° C. for from several minutes to an hour or more.
- a plurality of solder balls 138 are respectively placed in the openings 114 .
- this step may be performed by an automatic ball placing technique that makes use of a vacuum suction head to suck the solder balls and place them into the openings 114 .
- solder bumps 140 are used as external I/O electrodes of the finished chip scale package.
- a cutting step is conducted by a dicing blade 160 to separate the assembly shown in FIG. 5 into individual chip scale packages 100 (see FIG. 7 ).
- FIGS. 10-11 illustrate a method for manufacturing chip scale packages at the wafer-level according to another embodiment of the present invention.
- This method is substantially identical to the method illustrated in FIGS. 1-6 with the exception that the solder bumps 140 are formed through a solder paste stencil printing step instead of the solder-ball placing step mentioned above.
- solder paste is screened directly into the openings 114 using a stencil 150 drilled with holes in a pattern matching the desired contact pads array. Thereafter, a plurality of column-like solder protrusions 139 (see FIG. 11 ) are formed after the stencil 150 is removed.
- the chip-sized packages of the present invention can be mass produced easily at the wafer-level thereby significantly reducing the manufacturing cost.
Landscapes
- Engineering & Computer Science (AREA)
- Microelectronics & Electronic Packaging (AREA)
- Computer Hardware Design (AREA)
- Power Engineering (AREA)
- Physics & Mathematics (AREA)
- Condensed Matter Physics & Semiconductors (AREA)
- General Physics & Mathematics (AREA)
- Manufacturing & Machinery (AREA)
- Wire Bonding (AREA)
Abstract
A chip scale package includes a patterned circuit layer attached to the active surface of a semiconductor chip through an anisotropic conductive adhesive layer such that contact pads on a lower surface of the patterned circuit layer are electrically coupled to corresponding bonding pads on the semiconductor chip. The patterned circuit layer has a plurality of openings formed therein at locations corresponding to the contact pads such that each of the contact pads has a portion exposed from an upper surface of the patterned circuit layer through the corresponding opening. A plurality of metal bumps are respectively disposed in the openings and mounted to the exposed portions of the contact pads for making external electrical connection. The present invention further provides a method for manufacturing the chip scale package at the wafer-level.
Description
- 1. Field of the Invention
- This invention relates to a chip scale package (CSP), and more specifically to a method of making the chip scale package at the wafer level.
- 2. Description of the Related Art
- As electronic devices have become smaller and thinner, the velocity and the complexity of IC chip become higher and higher. Accordingly, a need has arisen for higher package efficiency. Demand for miniaturization is the primary catalyst driving the usage of advanced packages such as chip scale packages (CSP) and flip chips. Both of them greatly reduce the amount of board real estate required when compared to the alternative ball grid array (BGA) and thin small outline package (TSOP). Typically, a CSP is 20 percent larger than the chip itself. The most obvious advantage of CSP is the size of the package; that is, the package is slightly larger than the chip. Another advantage of CSP is that the package facilitates test and burn-in before assembly as an alternative to known good die (KGD) testing. In addition, CSP can combine many of the benefits of surface mount technology (SMT), such as standardization, encapsulation, surface mount, and reworkability, with the benefits of flip chip technology, such as low inductance, high I/O count, and direct thermal path. However, CSP has at least one disadvantage compared to conventional BGA and TSOP, namely, high cost per unit.
- It is therefore an object of the present invention to provide a low-cost chip scale package.
- It is another object of the present invention to provide a low-cost method of manufacturing chip scale packages at the wafer-level.
- A chip scale package having features of the present invention generally includes a patterned circuit layer attached to the active surface of a semiconductor chip through an anisotropic conductive adhesive layer such that contact pads on a lower surface of the patterned circuit layer are electrically coupled to corresponding bonding pads on the semiconductor chip. The patterned circuit layer has a plurality of openings formed therein at locations corresponding to the contact pads such that each of the contact pads has a portion exposed from an upper surface of the patterned circuit layer through the corresponding opening. A plurality of metal bumps are respectively disposed in the openings of the patterned circuit layer and mounted to the exposed portions of the contact pads of the patterned circuit layer for making external electrical connection.
- The contact pads may be formed at locations corresponding to the bonding pads on the semiconductor chip, and the contact pads of the patterned circuit layer are electrically coupled to the corresponding bonding pads on the semiconductor chip only through conductive particles provided in the anisotropic conductive adhesive layer. Alternatively, the contact pads may be formed as a part of a conductive patterned layer to redistribute the
bonding pads 122 into a desired format. The conductive patterned layer may include a plurality of conductive traces each having a first end portion formed at a location corresponding to one of the bonding pads on the semiconductor chip and a second end portion serving as the contact pad, and the contact pads of the patterned circuit layer are electrically coupled to the corresponding bonding pads on the semiconductor chip only through conductive particles provided in the anisotropic conductive adhesive layer and the conductive traces. - According to another aspect of the invention, there is provided another chip scale package in which the patterned circuit layer has a plurality of contact pads on the lower surface thereof and a plurality of solder pads on the upper surface thereof wherein the contact pads of the patterned circuit layer are electrically coupled to corresponding bonding pads on the semiconductor chip only through the conductive particles provided in the anisotropic conductive adhesive layer, and the metal bumps are respectively mounted to the solder pads of the patterned circuit layer for making external electrical connection.
- The chip-sized packages of the present invention can be mass produced easily at the wafer-level thereby significantly reducing the manufacturing cost. Specifically, the method for manufacturing chip scale packages at the wafer-level comprises steps of: (a) forming an anisotropic conductive adhesive layer onto the active surface of the wafer; (b) attaching a patterned circuit layer including a plurality of contact pads onto the wafer through the anisotropic conductive adhesive layer such that the contact pads are electrically coupled to corresponding bonding pads on the semiconductor chip; (c) forming a plurality of metal bumps in the openings and mounted to the contact pads; and (d) conducting a cutting step to obtain individual chip scale packages. The metal bumps may be formed by a solder-ball placing step and a reflowing step. Alternatively, the metal bumps may be formed by a solder paste stencil printing step and a reflowing step.
- These and other features, aspects, and advantages of the present invention will be more fully understood by reading the following detailed description of the preferred embodiment, with reference made to the accompanying drawings as follows:
- FIGS. 1 to 6 illustrate in cross-section major steps of fabrication of chip scale packages at the wafer-level according to one embodiment of the present invention;
-
FIG. 7 is a cross sectional view of a chip scale package (CSP) according to one embodiment of the present invention; -
FIG. 8 is a cross sectional view of a chip scale package (CSP) according to another embodiment of the present invention; -
FIG. 9 is a cross sectional view of a chip scale package (CSP) according to another embodiment of the present invention; - FIGS. 10 to 11 illustrate in cross-section major steps of fabrication of chip scale packages at the wafer-level according to another embodiment of the present invention;
- FIGS. 12 to 14 illustrate in cross-section major steps of fabrication of a patterned circuit layer of a chip scale package (CSP) according to one embodiment of the present invention; and
- FIGS. 15 to 16 illustrate in cross-section major steps of fabrication of a patterned circuit layer of a chip scale package (CSP) according to another embodiment of the present invention.
-
FIG. 7 shows a chip scale package (CSP) 100 according to one embodiment of the present invention. The CSP 100 mainly comprises apatterned circuit layer 110 attached to the active surface of asemiconductor chip 120 through an anisotropic conductiveadhesive layer 130. The patternedcircuit layer 110 has a plurality ofcontact pads 112 on the lower surface thereof and a plurality ofopenings 114 formed therein at locations corresponding to thecontact pads 112. Note that eachcontact pad 112 has a portion exposed from the upper surface of the patternedcircuit layer 110 through thecorresponding opening 114. As shown, a plurality of metal bumps such assolder bumps 140 are respectively disposed in theopenings 114 of the patternedcircuit layer 110 and mounted to the exposed portions of thecontact pads 112 of the patterned circuit layer for making external electrical connection. Thesemiconductor chip 120 has a plurality ofbonding pads 122 formed on the active surface thereof for access to its inner circuits. One type of anisotropic adhesive suitable for forming the anisotropic conductiveadhesive layer 130 is known as a “z-axis anisotropic adhesive”. Z-axis anisotropic adhesive are filled withconductive particles 130 a to a low level such that the particles do not contact each other in the xy plane. Therefore, compression of the Z-axis anisotropic adhesive in the z direction establishes an electrical path between thecontact pads 112 of thepatterned circuit layer 110 and thecorresponding bonding pads 122 on thesemiconductor chip 120. -
FIG. 8 shows a chip scale package (CSP) 200 according to another embodiment of the present invention. The CSP 200 is substantially identical to theCSP 100 ofFIG. 7 with the exception that the lower surface of thepatterned circuit layer 110 is provided with a plurality ofconductive traces 116 each having afirst end portion 118 formed at a location corresponding to one of thebonding pads 122 on thesemiconductor chip 120 and a second end portion serving as thecontact pad 112. It could be understood that theconductive traces 116 is a part of a conductive patterned layer to redistribute thebonding pads 122 into a desired format. In this embodiment, thecontact pads 112 of thepatterned circuit layer 110 are electrically coupled to thecorresponding bonding pads 122 on thesemiconductor chip 120 only through theconductive particles 130 a and theconductive traces 116. -
FIG. 9 shows a chip scale package (CSP) 300 according to another embodiment of the present invention. The CSP 300 is substantially identical to the CSP 100 ofFIG. 7 with the exception that thepatterned circuit layer 110 is replaced by apatterned circuit layer 310. The lower surface of the patternedcircuit layer 310 is provided with a plurality ofcontact pads 312. The upper surface of the patternedcircuit layer 310 is provided with a plurality ofsolder pads 314 adapted and is covered by asolder mask 316 in a manner that each of thesolder pads 314 has a portion exposed through the solder mask for mounting thesolder bump 140. Thecontact pads 312 on the lower surface of the patternedcircuit layer 310 are electrically coupled tocorresponding solder pads 314 through conductive lines (not shown) formed in the patternedcircuit layer 310. The patternedcircuit layer 310 for use with the invention can include any number of layers of conductor circuits if desired. Preferably, thepatterned circuit layer 310 is a BGA patterned circuit layer formed by any of a number of build-up technologies. The patternedcircuit layer 310 may be formed from a core layer made of fiberglass reinforced BT (bismaleimide-triazine) resin or FR-4 fiberglass reinforced epoxy resin. Note the CSP 300 is a package with I/O redistribution implemented at the wafer level. -
FIGS. 1-6 illustrate a method for manufacturing chip scale packages at the wafer-level according to one embodiment of the present invention. -
FIG. 1 shows a wafer includes a plurality of semiconductor chips 120 (only three chips are shown inFIG. 1 ) wherein eachsemiconductor chip 120 has a plurality ofbonding pads 122 on an active surface thereof. - Referring to
FIG. 2 , an anisotropic conductiveadhesive layer 130 is formed onto the active surface of the wafer. There are two types of anisotropic conductive material, a film type (ACF: Anisotropic Conductive Film) and a paste type (ACP: Anisotropic Conductive Paste). - Referring to
FIG. 3 , a patternedcircuit layer 110 is attached to the active surface of asemiconductor chip 120 through an anisotropic conductiveadhesive layer 130. - Specifically, the patterned
circuit layer 110 ofFIG. 3 may be formed by the manufacturing steps illustrated inFIGS. 12-14 . Atape circuit 180 having a plurality ofcontact pads 112 on a lower surface of atape 182 is shown inFIG. 12 . After conducting a thermocompression bonding, thetape circuit 180 is adhered to the wafer through the anisotropic conductiveadhesive layer 130, thereby forming a tape-circuit/wafer assembly as shown inFIG. 13 . Referring toFIG. 14 , thetape 182 is removed from the tape-circuit/wafer assembly thereby exposing thecontact pads 112. Finally, an insulatinglayer 108 such as a polyimide layer or a solder mask is formed over the tape-circuit/wafer assembly, and then patterned to have a plurality ofopenings 114 at locations corresponding to thecontact pads 112 as shown inFIG. 3 . - Alternatively, the patterned
circuit layer 110 ofFIG. 3 may be formed by the manufacturing steps illustrated inFIGS. 15-16 .FIG. 15 shows a patternedcircuit layer 110 with atape 184 attached thereon. The patternedcircuit layer 110 includes a plurality ofcontact pads 112 on a lower surface thereof and a plurality ofopenings 114 at locations corresponding to thecontact pads 112 such that each of thecontact pads 112 has a portion exposed from an upper surface of the patternedcircuit layer 110 through thecorresponding opening 114. As shown inFIG. 16 , thetape 184 is removed from the patternedcircuit layer 110 before the patternedcircuit layer 110 is attached onto the wafer through the anisotropic conductiveadhesive layer 130. After conducting a thermocompression bonding, the patternedcircuit layer 110 is adhered to the wafer thereby forming the assembly ofFIG. 3 . - It could be understood that the anisotropic conductive adhesive may be thermosetting or thermoplastic. Thermal plastic anisotropic adhesives are heated to soften for using and then cooled for curing. Thermal setting anisotropic adhesives require heat curing at temperatures from 100° C.-300° C. for from several minutes to an hour or more.
- Referring to
FIG. 4 , a plurality ofsolder balls 138 are respectively placed in theopenings 114. Specifically, this step may be performed by an automatic ball placing technique that makes use of a vacuum suction head to suck the solder balls and place them into theopenings 114. - Thereafter, the assembly shown in
FIG. 4 is transferred to a reflow oven, and then a plurality of solder bumps 140 (seeFIG. 5 ) are formed through the reflowing process. The solder bumps 140 are used as external I/O electrodes of the finished chip scale package. - Finally, referring to
FIG. 6 , a cutting step is conducted by adicing blade 160 to separate the assembly shown inFIG. 5 into individual chip scale packages 100 (seeFIG. 7 ). -
FIGS. 10-11 illustrate a method for manufacturing chip scale packages at the wafer-level according to another embodiment of the present invention. This method is substantially identical to the method illustrated inFIGS. 1-6 with the exception that the solder bumps 140 are formed through a solder paste stencil printing step instead of the solder-ball placing step mentioned above. Specifically, as shown inFIG. 10 , solder paste is screened directly into theopenings 114 using astencil 150 drilled with holes in a pattern matching the desired contact pads array. Thereafter, a plurality of column-like solder protrusions 139 (seeFIG. 11 ) are formed after thestencil 150 is removed. - The chip-sized packages of the present invention can be mass produced easily at the wafer-level thereby significantly reducing the manufacturing cost.
- Although the invention has been explained in relation to its preferred embodiments, it is to be understood that many other possible modifications and variations can be made without departing from the spirit and scope of the invention as hereinafter claimed.
Claims (23)
1. A chip scale package comprising:
a semiconductor chip having a plurality of bonding pads formed on an active surface thereof;
a patterned circuit layer having a plurality of contact pads on a lower surface thereof and a plurality of openings formed therein at locations corresponding to the contact pads such that each of the contact pads has a portion exposed from an upper surface of the patterned circuit layer through the corresponding opening;
the lower surface of patterned circuit layer attached to the active surface of the semiconductor chip through an anisotropic conductive adhesive layer such that the contact pads of the patterned circuit layer are electrically coupled to the corresponding bonding pads on the semiconductor chip; and
a plurality of metal bumps respectively disposed in the openings of the patterned circuit layer and mounted to the exposed portions of the contact pads of the patterned circuit layer for making external electrical connection.
2. The chip scale package as claimed in claim 1 , wherein the contact pads are formed at locations corresponding to the bonding pads on the semiconductor chip.
3. The chip scale package as claimed in claim 2 , wherein the anisotropic conductive adhesive layer is formed from an adhesive filled with a plurality of conductive particles, and the contact pads of the patterned circuit layer are electrically coupled to the corresponding bonding pads on the semiconductor chip only through the conductive particles.
4. The chip scale package as claimed in claim 1 , wherein the patterned circuit layer includes a plurality of conductive traces each having a first end portion formed at a location corresponding to one of the bonding pads on the semiconductor chip and a second end portion serving as the contact pad.
5. The chip scale package as claimed in claim 4 , wherein the anisotropic conductive adhesive layer is formed from an adhesive filled with a plurality of conductive particles, and the contact pads of the patterned circuit layer are electrically coupled to the corresponding bonding pads on the semiconductor chip only through the conductive particles and the conductive traces.
6. A chip scale package comprising:
a semiconductor chip having a plurality of bonding pads formed on an active surface thereof;
a patterned circuit layer having opposing upper and upper surfaces, the patterned circuit layer having a plurality of contact pads on the lower surface thereof and a plurality of solder pads on the upper surface thereof wherein the contact pads are electrically coupled to the corresponding solder pads;
the lower surface of patterned circuit layer attached to the active surface of the semiconductor chip through an anisotropic conductive adhesive layer having a plurality of conductive particles such that the contact pads of the patterned circuit layer are electrically coupled to the corresponding bonding pads on the semiconductor chip only through the conductive particles; and
a plurality of metal bumps respectively mounted to the solder pads of the patterned circuit layer for making external electrical connection.
7. A method for manufacturing chip scale packages at the wafer-level, the method comprising steps of:
providing a tape circuit including a plurality of contact pads on a lower surface of a tape;
providing a wafer including a plurality of semiconductor chips wherein each semiconductor chip has a plurality of bonding pads on an active surface thereof;
forming an anisotropic conductive adhesive layer onto the active surface of the wafer;
attaching the tape circuit onto the wafer through the anisotropic conductive adhesive layer to form a tape-circuit/wafer assembly such that the contact pads are electrically coupled to the corresponding bonding pads on the semiconductor chip;
removing the tape from the tape-circuit/wafer assembly and exposing the contact pads;
forming an insulating layer over the tape-circuit/wafer assembly and patterning the insulating layer to form a plurality of openings at locations corresponding to the contact pads after the tape being removed;
forming a plurality of metal bumps in the openings of the insulating layer and mounted to the contact pads; and
conducting a cutting step to obtain individual chip scale packages.
8. The method as claimed in claim 7 , wherein the contact pads are formed at locations corresponding to the bonding pads on the semiconductor chip.
9. The method as claimed in claim 8 , wherein the anisotropic conductive adhesive layer is formed from an adhesive filled with a plurality of conductive particles, and the contact pads of the tape circuit are electrically coupled to the corresponding bonding pads on the semiconductor chip only through the conductive particles.
10. The method as claimed in claim 7 , wherein the tape circuit includes a plurality of conductive traces each having a first end portion formed at a location corresponding to one of the bonding pads on the semiconductor chip and a second end portion serving as the contact pad.
11. The method as claimed in claim 10 , wherein the anisotropic conductive adhesive layer is formed from an adhesive filled with a plurality of conductive particles, and the contact pads of the tape circuit are electrically coupled to the corresponding bonding pads on the semiconductor chip only through the conductive particles and the conductive traces.
12. The method as claimed in claim 7 , wherein the metal bumps are formed by placing a plurality of solder balls in the openings of the insulating layer and then conducting a reflowing step.
13. The method as claimed in claim 7 , wherein the metal bumps are formed by a solder paste stencil printing step and a reflowing step.
14. A method for manufacturing chip scale packages at the wafer-level, the method comprising steps of:
providing a patterned circuit layer with a tape attached thereon, the patterned circuit layer including a plurality of contact pads on a lower surface thereof and a plurality of openings formed therein at locations corresponding to the contact pads such that each of the contact pads has a portion exposed from an upper surface of the patterned circuit layer through the corresponding opening;
providing a wafer including a plurality of semiconductor chips wherein each semiconductor chip has a plurality of bonding pads on an active surface thereof;
forming an anisotropic conductive adhesive layer onto the active surface of the wafer;
removing the tape from the patterned circuit layer and attaching the patterned circuit layer onto the wafer through the anisotropic conductive adhesive layer such that the contact pads of the patterned circuit layer are electrically coupled to the corresponding bonding pads on the semiconductor chip;
forming a plurality of metal bumps in the openings of the patterned circuit layer and mounted to the exposed portions of the contact pads of the patterned circuit layer; and
conducting a cutting step to obtain individual chip scale packages.
15. The method as claimed in claim 14 , wherein the contact pads are formed at locations corresponding to the bonding pads on the semiconductor chip.
16. The method as claimed in claim 15 , wherein the anisotropic conductive adhesive layer is formed from an adhesive filled with a plurality of conductive particles, and the contact pads of the patterned circuit layer are electrically coupled to the corresponding bonding pads on the semiconductor chip only through the conductive particles.
17. The method as claimed in claim 14 , wherein the patterned circuit layer includes a plurality of conductive traces each having a first end portion formed at a location corresponding to one of the bonding pads on the semiconductor chip and a second end portion serving as the contact pad.
18. The method as claimed in claim 17 , wherein the anisotropic conductive adhesive layer is formed from an adhesive filled with a plurality of conductive particles, and the contact pads of the patterned circuit layer are electrically coupled to the corresponding bonding pads on the semiconductor chip only through the conductive particles and the conductive traces.
19. The method as claimed in claim 14 , wherein the metal bumps are formed by placing a plurality of solder balls in the openings of the patterned circuit layer and then conducting a reflowing step.
20. The method as claimed in claim 7 , wherein the metal bumps are formed by a solder paste stencil printing step and a reflowing step.
21. A method for manufacturing chip scale packages at the wafer-level, comprising steps of:
providing a patterned circuit layer including a plurality of contact pads on the lower surface of the patterned circuit layer and a plurality of solder pads on the upper surface of the patterned circuit layer wherein the contact pads are electrically coupled to the corresponding solder pads;
providing a wafer including a plurality of semiconductor chips wherein each semiconductor chip has a plurality of bonding pads on an active surface thereof;
forming an anisotropic conductive adhesive layer having a plurality of conductive particles onto the active surface of the wafer;
attaching the patterned circuit layer onto the wafer through the anisotropic conductive adhesive layer such that the contact pads of the patterned circuit layer are electrically coupled to the corresponding bonding pads on the semiconductor chip only through the conductive particles;
mounting a plurality of metal bumps to the solder pads of the patterned circuit layer; and
conducting a cutting step to obtain individual chip scale packages.
22. The method as claimed in claim 21 , wherein the metal bumps are formed by a solder-ball placing step and a reflowing step.
23. The method as claimed in claim 21 , wherein the metal bumps are formed by a solder paste stencil printing step and a reflowing step.
Priority Applications (2)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US11/047,617 US20060170096A1 (en) | 2005-02-02 | 2005-02-02 | Chip scale package and method for manufacturing the same |
US11/757,795 US7833837B2 (en) | 2005-02-02 | 2007-06-04 | Chip scale package and method for manufacturing the same |
Applications Claiming Priority (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US11/047,617 US20060170096A1 (en) | 2005-02-02 | 2005-02-02 | Chip scale package and method for manufacturing the same |
Related Child Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US11/757,795 Division US7833837B2 (en) | 2005-02-02 | 2007-06-04 | Chip scale package and method for manufacturing the same |
Publications (1)
Publication Number | Publication Date |
---|---|
US20060170096A1 true US20060170096A1 (en) | 2006-08-03 |
Family
ID=36755658
Family Applications (2)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US11/047,617 Abandoned US20060170096A1 (en) | 2005-02-02 | 2005-02-02 | Chip scale package and method for manufacturing the same |
US11/757,795 Active 2026-12-11 US7833837B2 (en) | 2005-02-02 | 2007-06-04 | Chip scale package and method for manufacturing the same |
Family Applications After (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US11/757,795 Active 2026-12-11 US7833837B2 (en) | 2005-02-02 | 2007-06-04 | Chip scale package and method for manufacturing the same |
Country Status (1)
Country | Link |
---|---|
US (2) | US20060170096A1 (en) |
Cited By (4)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US20080128917A1 (en) * | 2006-11-24 | 2008-06-05 | Shinko Electric Industries Co., Ltd. | Semiconductor device and manufacturing method therefor |
US20090026612A1 (en) * | 2007-07-27 | 2009-01-29 | Tae Min Kang | Semiconductor package having an improved connection structure and method for manufacturing the same |
US20100244229A1 (en) * | 2009-03-31 | 2010-09-30 | Stmicroelectronics (Grenoble 2) Sas | Semiconductor package fabrication process and semiconductor package |
US9620455B2 (en) | 2010-06-24 | 2017-04-11 | STATS ChipPAC Pte. Ltd. | Semiconductor device and method of forming anisotropic conductive film between semiconductor die and build-up interconnect structure |
Families Citing this family (7)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US7476555B2 (en) * | 2006-11-15 | 2009-01-13 | Airdio Wireless Inc. | Method of chip manufacturing |
US7595226B2 (en) * | 2007-08-29 | 2009-09-29 | Freescale Semiconductor, Inc. | Method of packaging an integrated circuit die |
US8384114B2 (en) | 2009-06-27 | 2013-02-26 | Cooledge Lighting Inc. | High efficiency LEDs and LED lamps |
US8653539B2 (en) | 2010-01-04 | 2014-02-18 | Cooledge Lighting, Inc. | Failure mitigation in arrays of light-emitting devices |
EP2589082B1 (en) | 2010-06-29 | 2018-08-08 | Cooledge Lighting Inc. | Electronic devices with yielding substrates |
US9231178B2 (en) | 2012-06-07 | 2016-01-05 | Cooledge Lighting, Inc. | Wafer-level flip chip device packages and related methods |
KR101526278B1 (en) * | 2012-12-21 | 2015-06-05 | 제일모직주식회사 | An anisotropic conductive film in separate form comprising a curing film and a conductive film |
Citations (4)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US5677576A (en) * | 1995-03-24 | 1997-10-14 | Shinko Electric Industries Co., Ltd. | Chip sized semiconductor device |
US6228687B1 (en) * | 1999-06-28 | 2001-05-08 | Micron Technology, Inc. | Wafer-level package and methods of fabricating |
US20020098620A1 (en) * | 2001-01-24 | 2002-07-25 | Yi-Chuan Ding | Chip scale package and manufacturing method thereof |
US6856151B1 (en) * | 2000-08-31 | 2005-02-15 | Micron Technology, Inc. | Conductive polymer contact system and test method for semiconductor components |
Family Cites Families (1)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US7364983B2 (en) * | 2005-05-04 | 2008-04-29 | Avery Dennison Corporation | Method and apparatus for creating RFID devices |
-
2005
- 2005-02-02 US US11/047,617 patent/US20060170096A1/en not_active Abandoned
-
2007
- 2007-06-04 US US11/757,795 patent/US7833837B2/en active Active
Patent Citations (4)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US5677576A (en) * | 1995-03-24 | 1997-10-14 | Shinko Electric Industries Co., Ltd. | Chip sized semiconductor device |
US6228687B1 (en) * | 1999-06-28 | 2001-05-08 | Micron Technology, Inc. | Wafer-level package and methods of fabricating |
US6856151B1 (en) * | 2000-08-31 | 2005-02-15 | Micron Technology, Inc. | Conductive polymer contact system and test method for semiconductor components |
US20020098620A1 (en) * | 2001-01-24 | 2002-07-25 | Yi-Chuan Ding | Chip scale package and manufacturing method thereof |
Cited By (7)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US20080128917A1 (en) * | 2006-11-24 | 2008-06-05 | Shinko Electric Industries Co., Ltd. | Semiconductor device and manufacturing method therefor |
US7763977B2 (en) * | 2006-11-24 | 2010-07-27 | Shinko Electric Industries Co., Ltd. | Semiconductor device and manufacturing method therefor |
TWI420610B (en) * | 2006-11-24 | 2013-12-21 | Shinko Electric Ind Co | Semiconductor device and manufacturing method therefor |
US20090026612A1 (en) * | 2007-07-27 | 2009-01-29 | Tae Min Kang | Semiconductor package having an improved connection structure and method for manufacturing the same |
US20100244229A1 (en) * | 2009-03-31 | 2010-09-30 | Stmicroelectronics (Grenoble 2) Sas | Semiconductor package fabrication process and semiconductor package |
US8372694B2 (en) * | 2009-03-31 | 2013-02-12 | Stmicroelectronics (Grenoble 2) Sas | Semiconductor package fabrication process and semiconductor package |
US9620455B2 (en) | 2010-06-24 | 2017-04-11 | STATS ChipPAC Pte. Ltd. | Semiconductor device and method of forming anisotropic conductive film between semiconductor die and build-up interconnect structure |
Also Published As
Publication number | Publication date |
---|---|
US20080032452A1 (en) | 2008-02-07 |
US7833837B2 (en) | 2010-11-16 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
US7833837B2 (en) | Chip scale package and method for manufacturing the same | |
US6356453B1 (en) | Electronic package having flip chip integrated circuit and passive chip component | |
US6737300B2 (en) | Chip scale package and manufacturing method | |
US6546620B1 (en) | Flip chip integrated circuit and passive chip component package fabrication method | |
US7319049B2 (en) | Method of manufacturing an electronic parts packaging structure | |
TWI393228B (en) | Flip chip and wire bond semiconductor package | |
US7344916B2 (en) | Package for a semiconductor device | |
US20090127686A1 (en) | Stacking die package structure for semiconductor devices and method of the same | |
US20080157327A1 (en) | Package on package structure for semiconductor devices and method of the same | |
KR20070007151A (en) | Land grid array packaged device and method of forming same | |
JP2007158331A (en) | Packaging method of semiconductor device | |
JP3450236B2 (en) | Semiconductor device and manufacturing method thereof | |
JP2002252303A (en) | Flip-chip semiconductor device for molded chip-scale package, and assembling method therefor | |
KR20020018133A (en) | An electronic device and a method of manufacturing the same | |
US6507118B1 (en) | Multi-metal layer circuit | |
US6887778B2 (en) | Semiconductor device and manufacturing method | |
US11532489B2 (en) | Pillared cavity down MIS-SiP | |
US6953709B2 (en) | Semiconductor device and its manufacturing method | |
US6455941B1 (en) | Chip scale package | |
US20030011998A1 (en) | Chip scale packaging on CTE matched printed wiring boards | |
US7576551B2 (en) | Test socket and test board for wafer level semiconductor testing | |
US6266249B1 (en) | Semiconductor flip chip ball grid array package | |
KR101340348B1 (en) | Embedded chip package board using mask pattern and method for manufacturing the same | |
US20080088005A1 (en) | SIP package with small dimension | |
US7015065B2 (en) | Manufacturing method of ball grid array package |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
AS | Assignment |
Owner name: ADVANCED SEMICONDUCTOR ENGINEERING, INC., TAIWAN Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNORS:YANG, JUN YOUNG;JOO, YOU OCK;JUNG, DONG PIL;REEL/FRAME:016239/0752 Effective date: 20050121 |
|
STCB | Information on status: application discontinuation |
Free format text: ABANDONED -- FAILURE TO RESPOND TO AN OFFICE ACTION |