US20060060972A1 - Semiconductor device having metal-insulator-metal capacitor and method for fabricating the same - Google Patents

Semiconductor device having metal-insulator-metal capacitor and method for fabricating the same Download PDF

Info

Publication number
US20060060972A1
US20060060972A1 US11/271,046 US27104605A US2006060972A1 US 20060060972 A1 US20060060972 A1 US 20060060972A1 US 27104605 A US27104605 A US 27104605A US 2006060972 A1 US2006060972 A1 US 2006060972A1
Authority
US
United States
Prior art keywords
metal layer
metal
dielectric film
layer
layer pattern
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Abandoned
Application number
US11/271,046
Inventor
Sung-Hoon Kim
Heon-jong Shin
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
Samsung Electronics Co Ltd
Original Assignee
Samsung Electronics Co Ltd
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Samsung Electronics Co Ltd filed Critical Samsung Electronics Co Ltd
Priority to US11/271,046 priority Critical patent/US20060060972A1/en
Publication of US20060060972A1 publication Critical patent/US20060060972A1/en
Abandoned legal-status Critical Current

Links

Images

Classifications

    • HELECTRICITY
    • H10SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
    • H10BELECTRONIC MEMORY DEVICES
    • H10B12/00Dynamic random access memory [DRAM] devices
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L28/00Passive two-terminal components without a potential-jump or surface barrier for integrated circuits; Details thereof; Multistep manufacturing processes therefor
    • H01L28/40Capacitors
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L23/00Details of semiconductor or other solid state devices
    • H01L23/52Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames
    • H01L23/522Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames including external interconnections consisting of a multilayer structure of conductive and insulating layers inseparably formed on the semiconductor body
    • H01L23/5222Capacitive arrangements or effects of, or between wiring layers
    • H01L23/5223Capacitor integral with wiring layers
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/70Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
    • H01L21/71Manufacture of specific parts of devices defined in group H01L21/70
    • H01L21/768Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics
    • H01L21/76838Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics characterised by the formation and the after-treatment of the conductors
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L28/00Passive two-terminal components without a potential-jump or surface barrier for integrated circuits; Details thereof; Multistep manufacturing processes therefor
    • H01L28/40Capacitors
    • H01L28/60Electrodes
    • H01L28/75Electrodes comprising two or more layers, e.g. comprising a barrier layer and a metal layer
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/0001Technical content checked by a classifier
    • H01L2924/0002Not covered by any one of groups H01L24/00, H01L24/00 and H01L2224/00

Definitions

  • the present invention relates to a semiconductor device and a method for fabricating the same, and more particularly to a semiconductor device having a metal-insulator-metal (MIM) capacitor including multiple metal lines, and a method for fabricating the same.
  • MIM metal-insulator-metal
  • a metal layer of about 6000 ⁇ is formed on an insulating layer 10 .
  • the metal layer is patterned to form a lower metal line 15 and a lower electrode 20 of the MIM capacitor at the same level.
  • a dielectric film 40 is coated thereon.
  • a metal is deposited over the dielectric film 40 to a thickness of more than 1500 ⁇ and patterned to form an upper electrode 50 on the dielectric film 40 .
  • An inter-metal-dielectric (IMD) layer 60 is formed on the dielectric film 40 and the upper electrode 50 .
  • a first via 70 connected to the lower metal line 15 , a second via 72 connected to the lower electrode 20 , and a third via 74 connected to the upper electrode 50 are formed in the IMD layer 60 .
  • a metal is deposited to a thickness of about 3000 ⁇ on the IMD layer 60 .
  • the metal is patterned thereby forming upper metal lines 80 , 82 , and 84 respectively connected to the first, second, and third vias 70 , 72 , and 74 .
  • the step of forming the upper dielectric includes a plasma etch which damages the surface of the dielectric film 40 since the upper electrode 50 is patterned over the dielectric film 40 . Further, since the depth of the first and second vias 70 and 72 differs from that of the third via 74 , an etching process with a significantly high selectivity is needed. If the first and second vias 70 and 72 , and the third via 74 are formed separately, another mask is needed, thereby complicating the etching process.
  • the upper electrode 50 underlying the third via 74 is over etched.
  • the dielectric film 40 may be damaged and the underlying lower electrode 20 is exposed by the etch, so that an electric short is likely to occur between the upper electrode 50 and the lower electrode 20 once the upper metal lines 82 and 84 are respectively connected to the second and third vias 72 and 74 .
  • the contact resistances of the vias may differ among devices or among the vias in a device, thus increasing the dispersion of characteristics of devices.
  • a method for fabricating a semiconductor device comprising a MIM capacitor reduces characteristic dispersion of the device without damaging a dielectric film.
  • a semiconductor device comprising a MIM capacitor exhibits uniformly excellent characteristics.
  • a method for fabricating a semiconductor device in which a first metal layer and a dielectric film are sequentially formed on an insulating layer.
  • the dielectric film is patterned forming a patterned dielectric film.
  • a second metal layer is formed on the patterned dielectric film and first metal layer.
  • the second metal layer, the patterned dielectric film, and the first metal layer are patterned simultaneously to form interconnects including the first and second metal layers on a first portion of the semiconductor device.
  • the MIM capacitor is patterned including a lower electrode formed of the first metal layer, the dielectric film, and an upper electrode formed of the second metal layer on a second portion of the semiconductor device.
  • a method for fabricating a semiconductor device in which a first lower interconnect and a second lower interconnect are formed on an insulating layer.
  • a first inter-metal-dielectric (IMD) layer is formed over the lower interconnects and insulating layer and planarized.
  • a first via penetrating through the first IMD layer connected to the first lower interconnect is formed while forming second and third vias connected to the second lower interconnect.
  • a first metal layer and a dielectric film are sequentially formed on the first IMD layer, including the first, the second, and the third vias. The dielectric film is patterned to remain on a portion of the first metal layer above the third via.
  • the second metal layer, the dielectric film, and the first metal layer are patterned simultaneously to form a first interlayer interconnect connected to the first via and including the first and the second metal layers, and a second interlayer interconnect connected to the second via and including the first and the second metal layers.
  • a metal-insulator-metal (MIM) capacitor is patterned connected to the third via, the MIM capacitor including a lower electrode formed of the first metal layer, the dielectric film and an upper electrode formed of the second metal layer.
  • a fourth via connected to the first interlayer interconnect, a fifth via connected to the second interlayer interconnect, and a sixth via connected to the upper electrode are formed.
  • Upper interconnects respectively connected to the fourth, the fifth, and the sixth vias are formed on the second IMD layer.
  • a semiconductor device including interconnects and a metal-insulator-metal (MIM) capacitor formed parallel with one another on an insulating layer.
  • the interconnects are respectively formed by a first metal layer pattern and a second metal layer pattern sequentially stacked from the surface of the insulating layer.
  • the MIM capacitor includes a lower electrode, a dielectric film and an upper electrode sequentially stacked from the surface of the insulating layer.
  • the lower electrode is formed of a material identical to that of the first metal layer pattern and having the same thickness as the first metal layer pattern
  • the upper electrode is formed of a material identical to that of the second metal layer pattern and having the same thickness as the second metal layer pattern.
  • FIG. 1 is a sectional view for illustrating a method for fabricating a semiconductor device including a MIM capacitor
  • FIGS. 2 to 6 are sectional views for illustrating a semiconductor device including a MIM capacitor and a method for fabricating the same according to an embodiment of the present disclosure.
  • FIG. 7 is a sectional view for illustrating a semiconductor device including a MIM capacitor and a method for fabricating the same according to an embodiment of the present disclosure.
  • FIGS. 2 to 6 are sectional views for illustrating a semiconductor device including a MIM capacitor and a method for fabricating the same according to an embodiment of the present disclosure.
  • the planarization is performed by using, for example, chemical mechanical polishing (CMP).
  • CMP chemical mechanical polishing
  • the insulating layer 110 may be an IMD layer for separating multilayer interconnects (not shown). Other elements and a substrate underlying the insulating layer 110 are omitted from FIG. 2 for brevity.
  • the insulating layer 110 and/or the first IMD layer 120 may be formed of a tetra ethyl ortho silicate (TEOS), fluorinated silicon oxide (SiOF) or silicon oxycarbide (SiOC).
  • TEOS tetra ethyl ortho silicate
  • SiOF fluorinated silicon oxide
  • SiOC silicon oxycarbide
  • the TEOS layer may be formed via chemical vapor deposition (CVD) using the TEOS source gas.
  • the SiOF layer may be formed via high density plasma (HDP)-CVD using silicon hydride (SiH 4 ) gas, silicon tetrafluoride (SiF 4 ) gas, oxygen (O 2 ) gas and argon (Ar) gas.
  • the SiOC layer may be formed by coating an organic Spin On Glass (SOG) layer that is then baked.
  • a first via 122 penetrates through first IMD layer 120 to be connected to the first lower interconnect 113 , and second and third vias 125 and 130 are connected to the second lower interconnect 115 .
  • the first IMD layer 120 is etched by using C x F y gas, e.g., tetrafluoromethane (CF 4 ), hexafluoropropylene (C 3 F 6 ) and octafluorocyclobutane (C 4 F 8 ), to form the via holes, and a conductive layer, e.g., a tungsten (W) layer, is buried to form the first, the second, and the third vias 122 , 125 , and 130 .
  • C x F y gas e.g., tetrafluoromethane (CF 4 ), hexafluoropropylene (C 3 F 6 ) and octafluorocyclobutane (C 4 F 8 .
  • a capping layer 132 e.g., a titanium (Ti) layer, is formed on the first IMD layer 120 , which includes the first, the second, and the third vias 122 , 125 , and 130 , to a thickness of about 300 ⁇ to 600 ⁇ via CVD or physical vapor deposition (PVD) such as sputtering.
  • the capping layer 132 serves as a diffusion-stop layer for preventing a metal element from diffusing into the first IMD layer 120 .
  • a first metal layer 135 is formed having a thickness less than the lower electrode of the conventional capacitor, e.g., about half thereof.
  • the first metal layer 135 may be Al deposited to a thickness of about 3000 ⁇ .
  • a dielectric film 140 is formed over the first metal layer 135 .
  • a silicon nitride layer or silicon carbide layer may be provided as the dielectric film 140 via a plasma enhanced CVD (PECVD) method.
  • PECVD plasma enhanced CVD
  • the thickness thereof may be about, for example, 600 ⁇ .
  • the kind and thickness of the dielectric film 140 may be adjusted in view of the desired capacitance of the capacitor.
  • the dielectric film 140 is patterned such that a portion of the dielectric film 140 a remains on an upper side of the third via 130 .
  • a second metal layer 145 is formed on the dielectric film 140 a and the first metal layer 135 , wherein the second metal layer 145 and the first metal layer 135 have a combined thickness of about 6000 ⁇ .
  • Al is deposited to a thickness of about 3000 ⁇ to form the second metal layer 145 .
  • the first and the second metal layers 135 and 145 may be formed to have the same thickness.
  • the first and the second metal layers 135 and 145 are patterned to form a lower electrode and an upper electrode of the capacitor, respectively. Accordingly, the first and second metal layers 135 and 145 having substantially similar thicknesses form the lower electrode and the upper electrode of the capacitor having substantially similar thicknesses, thereby providing uniform device.
  • the first and the second metal layers 135 and 145 may be formed to have different thicknesses. Also, the first metal layer and the second metal layer 135 and 145 may be formed of different materials.
  • the first metal layer 135 may be formed of Al
  • the second metal layer 145 may be formed of titanium/titanium nitride (Ti/TiN) or TiN.
  • an anti-reflection layer 150 e.g., a TiN layer, is preferably formed on the upper portion of the second metal layer 145 to a thickness of about 600 ⁇ for the purpose of patterning the second metal layer 145 .
  • the anti-reflection layer 150 decreases irregular reflections of the metal layer to facilitate a photolithography process of the metal layer.
  • the anti-reflection layer 150 may be omitted, and furthermore is not needed when the second metal layer 145 is formed of Ti/TiN or TiN.
  • a capping material 132 such as Ti is deposited prior to the TiN to prevent reflection.
  • the anti-reflection layer 150 , the second metal layer 145 , the dielectric film 140 a , first metal layer 135 , and the capping layer 132 are patterned together to form a first interlayer interconnect 152 connected to the first via 122 , a second interlayer interconnect 155 connected to the second via 125 , and a MIM capacitor 160 connected to the third via 130 .
  • the first interlayer interconnect 152 is formed to include a first portion of the first metal layer pattern 135 a and a first portion of the second metal layer pattern 145 a .
  • the second interlayer interconnect 155 is formed to include a second portion of the first metal layer pattern 135 a ′ and a second portion of the second metal layer pattern 145 a ′.
  • the capping layer patterns 132 a and 132 a ′ and anti-reflection layer patterns 150 a and 150 a ′ are respectively positioned below the lower plane and on the upper plane of the first and second interlayer interconnects 152 and 155 .
  • the MIM capacitor 160 includes lower electrode 135 b formed of a third portion of the first metal layer pattern 135 b , dielectric film 140 b and upper electrode 145 b formed of a third portion of the second metal layer pattern.
  • a capping layer pattern 132 b and the anti-reflection layer pattern 150 b are respectively positioned below a lower plane and on an upper plane of the MIM capacitor 160 .
  • a step between the regions formed with and without the MIM capacitor is as high as the thickness of the dielectric film 140 b .
  • the thickness of the dielectric film 140 b is approximately 600 ⁇ .
  • the step between the regions formed with and without the MIM capacitor according to the present disclosure can be less than about 600 ⁇ .
  • the areas of the lower electrode 135 b and the upper electrode 145 b of the MIM capacitor 160 are equal to one another.
  • the lower electrode 135 b and the upper electrode 145 b of the MIM capacitor 160 may be formed to have the same thickness.
  • the lower electrode 135 b and the upper electrode 145 b not only occupy the same area but also have the same thickness.
  • the semiconductor device exhibits uniform characteristics.
  • patterning is executed by activating a gas mixture of Cl 2 and BCl 3 using a plasma. Because the second metal layer 145 , the dielectric film 140 a , and the first metal layer 135 are patterned simultaneously the surface of the dielectric film 140 a is not damaged by the plasma during the etching process.
  • a second IMD layer 165 is formed.
  • the second IMD layer 165 may be, for example, a TEOS layer, a SiOF layer or SiOC layer.
  • a fourth via 168 connected to the first interlayer interconnect 152 , and a fifth via 170 connected to the second interlayer interconnect 155 are formed.
  • the fifth via 170 is connected to the lower electrode 135 b .
  • a sixth via 175 connected to the upper electrode 145 b is formed.
  • the fifth via 170 connected to the lower electrode 135 b and the sixth via 175 connected to the upper electrode 145 b differ in depth from each other by the thickness of the dielectric film 140 b .
  • the depth difference between the fifth and the sixth vias 170 and 175 is insignificant as compared with that in the conventional one. Therefore, when the fifth via 170 and sixth via 175 are etched, the sixth via 175 has a depth less than the fifth via 170 , and over etching of the upper electrode 145 b is less likely to occur. Therefore, possibility of an electric short induced between the upper electrode 145 b and the lower electrode 135 b is reduced. Since the over-etched amount can be decreased, the problem of different contact resistances of the vias among devices and among each other in a single device can be reduced. Therefore, the dispersion of the device characteristics can be decreased.
  • the second IMD layer 165 is the uppermost insulating layer, there is no need to perform planarization thereof. Otherwise, the second IMD layer 165 may be planarized prior to forming the fourth, the fifth, and the sixth vias 168 , 170 , and 175 for the purpose of performing a subsequent metallization process. Even though the planarization is needed, it is easier than the conventional planarization because the step formed between the regions formed with and without the MIM capacitor is as thick as the thickness of the dielectric film 140 b.
  • a metal is deposited and patterned on the second IMD layer 165 including the fourth, the fifth, and sixth vias 168 , 170 , and 175 , thereby forming the upper interconnects 178 , 180 , and 185 respectively connected to the fourth, the fifth and the sixth vias 168 , 170 , and 175 .
  • the MIM capacitor according to an embodiment of the present disclosure may be used as a capacitor in a RF device. Therefore, the kinds of the metal layers for forming the lower interconnects 113 and 115 , the first and the second metal layers 135 and 145 , and the upper interconnects 178 , 180 , and 185 may be selected by considering the frequency band of the RF device. For example, if the frequency band is 2.4 GHz, Al may be selected. For a frequency band above 15 GHz, tungsten or copper may be employed. When copper is used, respective vias and interconnects may be formed as a single damascene or dual damascene.
  • the semiconductor device includes the first and the second interlayer interconnects 152 and 155 and the MIM capacitor 160 formed parallel with one another on the insulating layer, i.e., the first IMD layer 120 .
  • the first interlayer interconnect 152 includes the first metal layer pattern 135 a and the second metal layer pattern 145 a sequentially stacked on the surface of the first IMD layer 120 .
  • the second interlayer interconnect 155 includes another first metal layer pattern 135 a ′ and another second metal layer pattern 145 a ′ sequentially stacked from the surface of the first IMD layer 120 .
  • the MIM capacitor 160 includes the lower electrode 135 b , the dielectric film 140 b , and the upper electrode 145 b sequentially stacked on the surface of the first IMD layer 120 , in which the lower electrode 135 b is formed of a material identical to that of the first metal layer patterns 135 a and 135 a ′ and with the same thickness.
  • the upper electrode 145 b is formed of a material identical to that of the second metal layer patterns 145 a and 145 a ′ and with the same thickness.
  • the capping layer patterns 132 a , 132 a ′ and 132 b are further provided between the first IMD layer 120 and the first metal layer patterns 135 a and 135 a ′ and between the first IMD layer 120 and the lower electrode 135 b .
  • the capping layer patterns 132 a , 132 a ′ and 132 b may be omitted.
  • anti-reflection layer patterns 150 a , 150 a ′ and 150 b further formed on second metal layer patterns 145 a and 145 a ′ and upper electrode 145 b may also be omitted, or may be omitted when the second metal layer patterns 145 a and 145 a ′ and the upper electrode 145 b are formed of Ti/TiN or TiN.
  • the first metal layer patterns 135 a and 135 a ′ and the second metal layer patterns 145 a and 145 a ′ may have the same or different thicknesses.
  • the first metal layer pattern 135 a and the second metal layer pattern 145 a have the same width. Additionally, the first metal layer pattern 135 a ′ and the second metal layer pattern 145 a ′ have the same width, and the lower electrode 135 b , the dielectric film 140 b and the upper electrode 145 b have the same width.
  • the lower interconnect 115 and the second and the third vias 125 and 130 make a structure for electrically connecting the second interlayer interconnect 155 and the lower electrode 135 b of the MIM capacitor 160 within the first IMD layer 120 .
  • the fifth and the sixth vias 170 and 175 and the upper interconnects 180 and 185 constitute a structure to connect the second interlayer interconnect 155 and the upper electrode 145 b of the MIM capacitor 160 to the outside of the semiconductor device.
  • FIG. 7 is a sectional view for illustrating a semiconductor device including the MIM capacitor according to an embodiment of the present disclosure, and a method for fabricating the same.
  • a buffer layer e.g., TiN layer, is formed before or after forming the dielectric film 140 , which is described with reference to FIG. 3 .
  • the resultant structure as shown in FIG. 7 is obtained after carrying out the processes as shown in FIGS. 4, 5 , and 6 .
  • buffer layers 241 and 242 are further provided on a lower plane and an upper plane of the dielectric film 140 b .
  • the buffer layer 241 formed on the lower plane of the dielectric film 140 b serves for blocking diffusion of the metal element from the lower electrode 135 b .
  • the buffer layer 242 formed on the upper plane of the dielectric film 140 b serves as an anti-reflection layer in the photolithography process of remaining dielectric film 140 a on an upper side of the third via formed by patterning the dielectric film 140 .
  • the process for forming the conventional MIM capacitor is executed after forming the lower electrode at the same level as the lower metal line.
  • the deposition of the metal layer that forms the lower electrode of the conventional MIM capacitor is performed twice, and the dielectric film is formed on a predetermined region, to be formed with the MIM capacitor thereon, between the depositing steps.
  • the MIM capacitor is formed at the same level during forming the metal line.
  • consistent contact resistance can be realized owing to the depths of the vias respectively connected to the lower electrode and upper electrode, and improved characteristic dispersion can be achieved.
  • the thicknesses and areas of the upper electrode and lower electrode are substantially equal, thereby realizing uniform characteristics of the device.

Abstract

In a semiconductor device including a metal-insulator-metal (MIM) capacitor and a method for fabricating the same, a first metal layer and a dielectric film are sequentially formed on an insulating layer. The dielectric film is patterned, wherein a remaining portion is incorporated into the MIM capacitor, and a second metal layer is formed on the patterned dielectric film and the first metal layer. The second metal layer, the patterned dielectric film, and the first metal layer are patterned at one time. Interconnects are formed by stacking the first and the second metal layers when forming the MIM capacitor, which includes a lower electrode formed of the first metal layer, the dielectric film, and an upper electrode formed of the second

Description

    CROSS-REFERENCE TO RELATED APPLICATION
  • This application is a divisional of U.S. application Ser. No. 10/959,788 filed on Oct. 6, 2004, the disclosure of which is herein incorporated by reference in its entirety.
  • BACKGROUND OF THE INVENTION
  • 1. Field of the Invention
  • The present invention relates to a semiconductor device and a method for fabricating the same, and more particularly to a semiconductor device having a metal-insulator-metal (MIM) capacitor including multiple metal lines, and a method for fabricating the same.
  • 2. Description of Related Art
  • Methods for integrating capacitors having large capacitance in semiconductor devices have been studied for increasing the performance of analog circuits and radio frequency (RF) devices needing high-speed operation. When a lower electrode and an upper electrode of a capacitor are formed of a doped polysilicon, a natural oxide layer is produced by an oxidation reaction occurring at interfaces between the lower electrode and a dielectric film and between the dielectric film and the upper electrode, thereby decreasing the capacitance. A capacitor having a metal-insulator-silicon (MIS) or a metal-insulator-metal (MIM) structure may be used to prevent this decrease in capacitance. MIM capacitors are typically employed in high performance semiconductor devices because MIM capacitors exhibit low specific resistance and a lack of parasitic capacitance caused by depletion.
  • In a method for fabricating a semiconductor device having a MIM capacitor, as shown in FIG. 1, a metal layer of about 6000 Å is formed on an insulating layer 10. The metal layer is patterned to form a lower metal line 15 and a lower electrode 20 of the MIM capacitor at the same level. A dielectric film 40 is coated thereon. A metal is deposited over the dielectric film 40 to a thickness of more than 1500 Å and patterned to form an upper electrode 50 on the dielectric film 40. An inter-metal-dielectric (IMD) layer 60 is formed on the dielectric film 40 and the upper electrode 50. A first via 70 connected to the lower metal line 15, a second via 72 connected to the lower electrode 20, and a third via 74 connected to the upper electrode 50 are formed in the IMD layer 60. A metal is deposited to a thickness of about 3000 Å on the IMD layer 60. The metal is patterned thereby forming upper metal lines 80, 82, and 84 respectively connected to the first, second, and third vias 70, 72, and 74.
  • The step of forming the upper dielectric includes a plasma etch which damages the surface of the dielectric film 40 since the upper electrode 50 is patterned over the dielectric film 40. Further, since the depth of the first and second vias 70 and 72 differs from that of the third via 74, an etching process with a significantly high selectivity is needed. If the first and second vias 70 and 72, and the third via 74 are formed separately, another mask is needed, thereby complicating the etching process.
  • When a single mask process is used, since the depth of the first and second vias 70 and 72 is greater than the depth of the third via 74, the upper electrode 50 underlying the third via 74 is over etched. The dielectric film 40 may be damaged and the underlying lower electrode 20 is exposed by the etch, so that an electric short is likely to occur between the upper electrode 50 and the lower electrode 20 once the upper metal lines 82 and 84 are respectively connected to the second and third vias 72 and 74. Because the over etch is affected by variable factors in the single mask process, the contact resistances of the vias may differ among devices or among the vias in a device, thus increasing the dispersion of characteristics of devices.
  • Therefore, a need exists for an upper electrode formed with a thickness sufficient to withstand etching of an IMD layer for forming a third via.
  • SUMMARY OF THE INVENTION
  • According to an embodiment of the present disclosure, a method for fabricating a semiconductor device comprising a MIM capacitor reduces characteristic dispersion of the device without damaging a dielectric film.
  • According to an embodiment of the present disclosure, a semiconductor device comprising a MIM capacitor exhibits uniformly excellent characteristics.
  • According to an embodiment of the present disclosure, there is provided a method for fabricating a semiconductor device, in which a first metal layer and a dielectric film are sequentially formed on an insulating layer. The dielectric film is patterned forming a patterned dielectric film. A second metal layer is formed on the patterned dielectric film and first metal layer. The second metal layer, the patterned dielectric film, and the first metal layer are patterned simultaneously to form interconnects including the first and second metal layers on a first portion of the semiconductor device. Simultaneously, the MIM capacitor is patterned including a lower electrode formed of the first metal layer, the dielectric film, and an upper electrode formed of the second metal layer on a second portion of the semiconductor device.
  • According to an embodiment of the present disclosure, there is provided a method for fabricating a semiconductor device, in which a first lower interconnect and a second lower interconnect are formed on an insulating layer. A first inter-metal-dielectric (IMD) layer is formed over the lower interconnects and insulating layer and planarized. A first via penetrating through the first IMD layer connected to the first lower interconnect is formed while forming second and third vias connected to the second lower interconnect. A first metal layer and a dielectric film are sequentially formed on the first IMD layer, including the first, the second, and the third vias. The dielectric film is patterned to remain on a portion of the first metal layer above the third via. The second metal layer, the dielectric film, and the first metal layer are patterned simultaneously to form a first interlayer interconnect connected to the first via and including the first and the second metal layers, and a second interlayer interconnect connected to the second via and including the first and the second metal layers. Simultaneously, a metal-insulator-metal (MIM) capacitor is patterned connected to the third via, the MIM capacitor including a lower electrode formed of the first metal layer, the dielectric film and an upper electrode formed of the second metal layer. After forming a second IMD layer over the first and second interlayer interconnects and MIM capacitor, a fourth via connected to the first interlayer interconnect, a fifth via connected to the second interlayer interconnect, and a sixth via connected to the upper electrode are formed. Upper interconnects respectively connected to the fourth, the fifth, and the sixth vias are formed on the second IMD layer.
  • According to an embodiment of the present disclosure, there is provided a semiconductor device including interconnects and a metal-insulator-metal (MIM) capacitor formed parallel with one another on an insulating layer. The interconnects are respectively formed by a first metal layer pattern and a second metal layer pattern sequentially stacked from the surface of the insulating layer. The MIM capacitor includes a lower electrode, a dielectric film and an upper electrode sequentially stacked from the surface of the insulating layer. In this structure, the lower electrode is formed of a material identical to that of the first metal layer pattern and having the same thickness as the first metal layer pattern, and the upper electrode is formed of a material identical to that of the second metal layer pattern and having the same thickness as the second metal layer pattern.
  • BRIEF DESCRIPTION OF THE DRAWINGS
  • The above and other features and advantages of the present invention will become more apparent by describing in detail exemplary embodiments thereof with reference to the attached drawings in which:
  • FIG. 1 is a sectional view for illustrating a method for fabricating a semiconductor device including a MIM capacitor;
  • FIGS. 2 to 6 are sectional views for illustrating a semiconductor device including a MIM capacitor and a method for fabricating the same according to an embodiment of the present disclosure; and
  • FIG. 7 is a sectional view for illustrating a semiconductor device including a MIM capacitor and a method for fabricating the same according to an embodiment of the present disclosure.
  • DETAILED DESCRIPTION OF PREFERRED EMBODIMENTS
  • Preferred embodiments of the present invention will now be described with reference to the drawings, wherein like reference numerals are used to refer to like elements throughout. It should be understood that the description of these embodiments are merely illustrative and that they should not be taken in a limiting sense. In the following description, for purposes of explanation, numerous specific details are set fourth to provide a thorough understanding of the present invention. It will be evident to one skilled in the art, however, that the present invention may be practiced without these specific details.
  • FIGS. 2 to 6 are sectional views for illustrating a semiconductor device including a MIM capacitor and a method for fabricating the same according to an embodiment of the present disclosure.
  • Referring to FIG. 2, lower interconnects 113 and 115 made of a metal, e.g., aluminium (Al), are formed on an insulating layer 110, and a first IMD layer 120 is coated thereon and planarized. The planarization is performed by using, for example, chemical mechanical polishing (CMP). The insulating layer 110 may be an IMD layer for separating multilayer interconnects (not shown). Other elements and a substrate underlying the insulating layer 110 are omitted from FIG. 2 for brevity. The insulating layer 110 and/or the first IMD layer 120 may be formed of a tetra ethyl ortho silicate (TEOS), fluorinated silicon oxide (SiOF) or silicon oxycarbide (SiOC). For example, the TEOS layer may be formed via chemical vapor deposition (CVD) using the TEOS source gas. The SiOF layer may be formed via high density plasma (HDP)-CVD using silicon hydride (SiH4) gas, silicon tetrafluoride (SiF4) gas, oxygen (O2) gas and argon (Ar) gas. The SiOC layer may be formed by coating an organic Spin On Glass (SOG) layer that is then baked.
  • A first via 122 penetrates through first IMD layer 120 to be connected to the first lower interconnect 113, and second and third vias 125 and 130 are connected to the second lower interconnect 115. The first IMD layer 120 is etched by using CxFy gas, e.g., tetrafluoromethane (CF4), hexafluoropropylene (C3F6) and octafluorocyclobutane (C4F8), to form the via holes, and a conductive layer, e.g., a tungsten (W) layer, is buried to form the first, the second, and the third vias 122, 125, and 130.
  • A capping layer 132, e.g., a titanium (Ti) layer, is formed on the first IMD layer 120, which includes the first, the second, and the third vias 122, 125, and 130, to a thickness of about 300 Å to 600 Å via CVD or physical vapor deposition (PVD) such as sputtering. The capping layer 132 serves as a diffusion-stop layer for preventing a metal element from diffusing into the first IMD layer 120.
  • A first metal layer 135 is formed having a thickness less than the lower electrode of the conventional capacitor, e.g., about half thereof. The first metal layer 135 may be Al deposited to a thickness of about 3000Å.
  • A dielectric film 140 is formed over the first metal layer 135. A silicon nitride layer or silicon carbide layer may be provided as the dielectric film 140 via a plasma enhanced CVD (PECVD) method. The thickness thereof may be about, for example, 600Å. The kind and thickness of the dielectric film 140 may be adjusted in view of the desired capacitance of the capacitor.
  • Thereafter, as shown in FIG. 3, the dielectric film 140 is patterned such that a portion of the dielectric film 140 a remains on an upper side of the third via 130.
  • With reference to FIG. 4, a second metal layer 145 is formed on the dielectric film 140 a and the first metal layer 135, wherein the second metal layer 145 and the first metal layer 135 have a combined thickness of about 6000 Å. For example, Al is deposited to a thickness of about 3000 Å to form the second metal layer 145. The first and the second metal layers 135 and 145 may be formed to have the same thickness. The first and the second metal layers 135 and 145 are patterned to form a lower electrode and an upper electrode of the capacitor, respectively. Accordingly, the first and second metal layers 135 and 145 having substantially similar thicknesses form the lower electrode and the upper electrode of the capacitor having substantially similar thicknesses, thereby providing uniform device. The first and the second metal layers 135 and 145 may be formed to have different thicknesses. Also, the first metal layer and the second metal layer 135 and 145 may be formed of different materials. For example, the first metal layer 135 may be formed of Al, and the second metal layer 145 may be formed of titanium/titanium nitride (Ti/TiN) or TiN. When second metal layer 145 is formed of Al, an anti-reflection layer 150, e.g., a TiN layer, is preferably formed on the upper portion of the second metal layer 145 to a thickness of about 600 Å for the purpose of patterning the second metal layer 145. The anti-reflection layer 150 decreases irregular reflections of the metal layer to facilitate a photolithography process of the metal layer. The anti-reflection layer 150 may be omitted, and furthermore is not needed when the second metal layer 145 is formed of Ti/TiN or TiN. In case of forming the second material layer 145 of Ti/TiN, a capping material 132 such as Ti is deposited prior to the TiN to prevent reflection.
  • Referring to FIG. 5, the anti-reflection layer 150, the second metal layer 145, the dielectric film 140 a, first metal layer 135, and the capping layer 132 are patterned together to form a first interlayer interconnect 152 connected to the first via 122, a second interlayer interconnect 155 connected to the second via 125, and a MIM capacitor 160 connected to the third via 130.
  • The first interlayer interconnect 152 is formed to include a first portion of the first metal layer pattern 135 a and a first portion of the second metal layer pattern 145 a. The second interlayer interconnect 155 is formed to include a second portion of the first metal layer pattern 135 a′ and a second portion of the second metal layer pattern 145 a′. The capping layer patterns 132 a and 132 a′ and anti-reflection layer patterns 150 a and 150 a′ are respectively positioned below the lower plane and on the upper plane of the first and second interlayer interconnects 152 and 155.
  • The MIM capacitor 160 includes lower electrode 135 b formed of a third portion of the first metal layer pattern 135 b, dielectric film 140 b and upper electrode 145 b formed of a third portion of the second metal layer pattern. A capping layer pattern 132 b and the anti-reflection layer pattern 150 b are respectively positioned below a lower plane and on an upper plane of the MIM capacitor 160.
  • Referring to FIG. 5, a step between the regions formed with and without the MIM capacitor is as high as the thickness of the dielectric film 140 b. The thickness of the dielectric film 140 b is approximately 600Å. Thus, the step between the regions formed with and without the MIM capacitor according to the present disclosure can be less than about 600Å.
  • The areas of the lower electrode 135 b and the upper electrode 145 b of the MIM capacitor 160 are equal to one another. The lower electrode 135 b and the upper electrode 145 b of the MIM capacitor 160 may be formed to have the same thickness. As a result, in case of the semiconductor device according to an embodiment of the present disclosure, the lower electrode 135 b and the upper electrode 145 b not only occupy the same area but also have the same thickness. Thus, the semiconductor device exhibits uniform characteristics.
  • When the anti-reflection layer 150, the second metal layer 145, the dielectric film 140 a, the first metal layer 135, and the capping layer 132 are patterned, patterning is executed by activating a gas mixture of Cl2 and BCl3 using a plasma. Because the second metal layer 145, the dielectric film 140 a, and the first metal layer 135 are patterned simultaneously the surface of the dielectric film 140 a is not damaged by the plasma during the etching process.
  • Referring now to FIG. 6, a second IMD layer 165 is formed. The second IMD layer 165 may be, for example, a TEOS layer, a SiOF layer or SiOC layer. A fourth via 168 connected to the first interlayer interconnect 152, and a fifth via 170 connected to the second interlayer interconnect 155 are formed. The fifth via 170 is connected to the lower electrode 135 b. A sixth via 175 connected to the upper electrode 145 b is formed.
  • Referring to FIG. 6, the fifth via 170 connected to the lower electrode 135 b and the sixth via 175 connected to the upper electrode 145 b differ in depth from each other by the thickness of the dielectric film 140 b. The depth difference between the fifth and the sixth vias 170 and 175 is insignificant as compared with that in the conventional one. Therefore, when the fifth via 170 and sixth via 175 are etched, the sixth via 175 has a depth less than the fifth via 170, and over etching of the upper electrode 145 b is less likely to occur. Therefore, possibility of an electric short induced between the upper electrode 145 b and the lower electrode 135 b is reduced. Since the over-etched amount can be decreased, the problem of different contact resistances of the vias among devices and among each other in a single device can be reduced. Therefore, the dispersion of the device characteristics can be decreased.
  • If the second IMD layer 165 is the uppermost insulating layer, there is no need to perform planarization thereof. Otherwise, the second IMD layer 165 may be planarized prior to forming the fourth, the fifth, and the sixth vias 168, 170, and 175 for the purpose of performing a subsequent metallization process. Even though the planarization is needed, it is easier than the conventional planarization because the step formed between the regions formed with and without the MIM capacitor is as thick as the thickness of the dielectric film 140 b.
  • A metal is deposited and patterned on the second IMD layer 165 including the fourth, the fifth, and sixth vias 168, 170, and 175, thereby forming the upper interconnects 178, 180, and 185 respectively connected to the fourth, the fifth and the sixth vias 168, 170, and 175.
  • The MIM capacitor according to an embodiment of the present disclosure may be used as a capacitor in a RF device. Therefore, the kinds of the metal layers for forming the lower interconnects 113 and 115, the first and the second metal layers 135 and 145, and the upper interconnects 178, 180, and 185 may be selected by considering the frequency band of the RF device. For example, if the frequency band is 2.4 GHz, Al may be selected. For a frequency band above 15 GHz, tungsten or copper may be employed. When copper is used, respective vias and interconnects may be formed as a single damascene or dual damascene.
  • As shown in FIG. 6, the semiconductor device according to an embodiment of the present disclosure includes the first and the second interlayer interconnects 152 and 155 and the MIM capacitor 160 formed parallel with one another on the insulating layer, i.e., the first IMD layer 120. The first interlayer interconnect 152 includes the first metal layer pattern 135 a and the second metal layer pattern 145 a sequentially stacked on the surface of the first IMD layer 120. Similarly, the second interlayer interconnect 155 includes another first metal layer pattern 135 a′ and another second metal layer pattern 145 a′ sequentially stacked from the surface of the first IMD layer 120. The MIM capacitor 160 includes the lower electrode 135 b, the dielectric film 140 b, and the upper electrode 145 b sequentially stacked on the surface of the first IMD layer 120, in which the lower electrode 135 b is formed of a material identical to that of the first metal layer patterns 135 a and 135 a′ and with the same thickness. The upper electrode 145 b is formed of a material identical to that of the second metal layer patterns 145 a and 145 a′ and with the same thickness.
  • The capping layer patterns 132 a, 132 a′ and 132 b are further provided between the first IMD layer 120 and the first metal layer patterns 135 a and 135 a′ and between the first IMD layer 120 and the lower electrode 135 b. However, the capping layer patterns 132 a, 132 a′ and 132 b may be omitted. Additionally, anti-reflection layer patterns 150 a, 150 a′ and 150 b further formed on second metal layer patterns 145 a and 145 a′ and upper electrode 145 b may also be omitted, or may be omitted when the second metal layer patterns 145 a and 145 a′ and the upper electrode 145 b are formed of Ti/TiN or TiN. The first metal layer patterns 135 a and 135 a′ and the second metal layer patterns 145 a and 145 a′ may have the same or different thicknesses. Because the first and the second interlayer interconnects 152 and 155 and the MIM capacitor 160 are formed by a patterning process simultaneously, the first metal layer pattern 135 a and the second metal layer pattern 145 a have the same width. Additionally, the first metal layer pattern 135 a′ and the second metal layer pattern 145 a′ have the same width, and the lower electrode 135 b, the dielectric film 140 b and the upper electrode 145 b have the same width.
  • The lower interconnect 115 and the second and the third vias 125 and 130 make a structure for electrically connecting the second interlayer interconnect 155 and the lower electrode 135 b of the MIM capacitor 160 within the first IMD layer 120. Similarly, the fifth and the sixth vias 170 and 175 and the upper interconnects 180 and 185 constitute a structure to connect the second interlayer interconnect 155 and the upper electrode 145 b of the MIM capacitor 160 to the outside of the semiconductor device.
  • FIG. 7 is a sectional view for illustrating a semiconductor device including the MIM capacitor according to an embodiment of the present disclosure, and a method for fabricating the same.
  • A buffer layer, e.g., TiN layer, is formed before or after forming the dielectric film 140, which is described with reference to FIG. 3. The resultant structure as shown in FIG. 7 is obtained after carrying out the processes as shown in FIGS. 4, 5, and 6. Referring to FIG. 7, buffer layers 241 and 242 are further provided on a lower plane and an upper plane of the dielectric film 140 b. The buffer layer 241 formed on the lower plane of the dielectric film 140 b serves for blocking diffusion of the metal element from the lower electrode 135 b. The buffer layer 242 formed on the upper plane of the dielectric film 140 b serves as an anti-reflection layer in the photolithography process of remaining dielectric film 140 a on an upper side of the third via formed by patterning the dielectric film 140.
  • The process for forming the conventional MIM capacitor is executed after forming the lower electrode at the same level as the lower metal line. However, in the method for fabricating the semiconductor device according to an embodiment of the present disclosure, the deposition of the metal layer that forms the lower electrode of the conventional MIM capacitor is performed twice, and the dielectric film is formed on a predetermined region, to be formed with the MIM capacitor thereon, between the depositing steps. Once the sandwiched metal-dielectric film-metal structure is subjected to patterning, it is possible to form the metal interconnect without interposing the dielectric film on one side and to form the MIM capacitor including the upper electrode, the dielectric film and the lower electrode on the other side by performing patterning once. Therefore, the dielectric film is not damaged by patterning the upper electrode after forming the dielectric film.
  • The MIM capacitor is formed at the same level during forming the metal line. Thus, consistent contact resistance can be realized owing to the depths of the vias respectively connected to the lower electrode and upper electrode, and improved characteristic dispersion can be achieved. Furthermore, the thicknesses and areas of the upper electrode and lower electrode are substantially equal, thereby realizing uniform characteristics of the device.
  • While the present invention has been particularly shown and described with reference to exemplary embodiments thereof, it will be understood by those of ordinary skill in the art that various changes in form and details may be made therein without departing from the spirit and scope of the present invention as defined by the following claims.

Claims (9)

1. A semiconductor device comprising:
an insulating layer;
a plurality of interconnects formed by a first metal layer pattern and a second metal layer pattern sequentially stacked from the surface of the insulating layer; and
a metal-insulator-metal (MIM) capacitor including a lower electrode, a dielectric film and an upper electrode sequentially stacked from the surface of the insulating layer,
wherein the lower electrode is made of a material identical to that of the first metal layer pattern and having the same thickness thereof, and the upper electrode is made of a material identical to that of the second metal layer pattern and having the same thickness thereof,
wherein the interconnects and the MIM capacitor are formed parallel with one another on the insulating layer.
2. The device of claim 1, wherein the first metal layer pattern and second metal layer pattern stacked on the first metal layer pattern have the same width, and the lower electrode, the dielectric film, and the upper electrode have the same width.
3. The device of claim 1, further comprising a plurality of capping layer patterns respectively formed between the insulating layer and first metal layer pattern and between the insulating layer and the lower electrode.
4. The device of claim 1, further comprising a plurality of buffer layers respectively formed on the lower plane and the upper plane of the dielectric film.
5. The device of claim 4, wherein the buffer layer is a TiN layer.
6. The device of claim 2, wherein the first metal layer pattern and the second metal layer pattern are made of the same material.
7. The device of claim 6, further comprising a plurality of anti reflection patterns respectively formed on the second metal layer pattern and the upper electrode.
8. The device of claim 1, wherein the first metal layer pattern is made of Al, and the second metal layer pattern is made of Ti/TiN or TiN.
9. The device of claim 1, further comprising:
a structure for electrically connecting any one of the interconnects with the lower electrode of the MIM capacitor within the insulating layer; and
a structure for connecting the interconnect connected to the lower electrode of the MIM capacitor and the upper electrode of the MIM capacitor to the outside of the semiconductor device.
US11/271,046 2003-12-10 2005-11-10 Semiconductor device having metal-insulator-metal capacitor and method for fabricating the same Abandoned US20060060972A1 (en)

Priority Applications (1)

Application Number Priority Date Filing Date Title
US11/271,046 US20060060972A1 (en) 2003-12-10 2005-11-10 Semiconductor device having metal-insulator-metal capacitor and method for fabricating the same

Applications Claiming Priority (4)

Application Number Priority Date Filing Date Title
KR1020030089363A KR100585115B1 (en) 2003-12-10 2003-12-10 Semiconductor device having metal-insulator-metal capacitor and method for fabricating same
KR2003-89363 2003-12-10
US10/959,788 US7008841B2 (en) 2003-12-10 2004-10-06 Semiconductor device having metal-insulator-metal capacitor and method for fabricating the same
US11/271,046 US20060060972A1 (en) 2003-12-10 2005-11-10 Semiconductor device having metal-insulator-metal capacitor and method for fabricating the same

Related Parent Applications (1)

Application Number Title Priority Date Filing Date
US10/959,788 Division US7008841B2 (en) 2003-12-10 2004-10-06 Semiconductor device having metal-insulator-metal capacitor and method for fabricating the same

Publications (1)

Publication Number Publication Date
US20060060972A1 true US20060060972A1 (en) 2006-03-23

Family

ID=36073075

Family Applications (2)

Application Number Title Priority Date Filing Date
US10/959,788 Expired - Fee Related US7008841B2 (en) 2003-12-10 2004-10-06 Semiconductor device having metal-insulator-metal capacitor and method for fabricating the same
US11/271,046 Abandoned US20060060972A1 (en) 2003-12-10 2005-11-10 Semiconductor device having metal-insulator-metal capacitor and method for fabricating the same

Family Applications Before (1)

Application Number Title Priority Date Filing Date
US10/959,788 Expired - Fee Related US7008841B2 (en) 2003-12-10 2004-10-06 Semiconductor device having metal-insulator-metal capacitor and method for fabricating the same

Country Status (4)

Country Link
US (2) US7008841B2 (en)
JP (1) JP2005175491A (en)
KR (1) KR100585115B1 (en)
CN (1) CN1627477A (en)

Cited By (1)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20090294902A1 (en) * 2007-03-20 2009-12-03 Fujitsu Microelectronics Limited Semiconductor device and method of manufacturing the same

Families Citing this family (24)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US6916722B2 (en) * 2002-12-02 2005-07-12 Taiwan Semiconductor Manufacturing Co., Ltd. Method to fabricate high reliable metal capacitor within copper back-end process
JP4707330B2 (en) * 2004-03-30 2011-06-22 ルネサスエレクトロニクス株式会社 Semiconductor device and manufacturing method thereof
KR100564626B1 (en) * 2004-05-28 2006-03-28 삼성전자주식회사 Metal-insulator-metal capacitors having high capacitance and method for manufacturing the same
US7375002B2 (en) * 2005-06-28 2008-05-20 Freescale Semiconductor, Inc. MIM capacitor in a semiconductor device and method therefor
CN101253618B (en) * 2005-09-09 2010-12-01 夏普株式会社 Thin-film element, display device and memory cell using the thin-film element, and their fabrication method
US7488643B2 (en) 2006-06-21 2009-02-10 International Business Machines Corporation MIM capacitor and method of making same
KR100843143B1 (en) * 2006-12-08 2008-07-02 삼성전자주식회사 Semiconductor and method for fabricating the same
US7557455B1 (en) * 2007-02-27 2009-07-07 National Semiconductor Corporation System and apparatus that reduce corrosion of an integrated circuit through its bond pads
CN101398578B (en) * 2007-09-26 2011-08-17 中芯国际集成电路制造(上海)有限公司 Capacitor, silicon based LCD and method for making same
US8022458B2 (en) * 2007-10-08 2011-09-20 Taiwan Semiconductor Manufacturing Company, Ltd. Capacitors integrated with metal gate formation
US8730647B2 (en) * 2008-02-07 2014-05-20 Ibiden Co., Ltd. Printed wiring board with capacitor
US8375539B2 (en) * 2009-08-05 2013-02-19 International Business Machines Corporation Method of manufacturing complimentary metal-insulator-metal (MIM) capacitors
US8191217B2 (en) 2009-08-05 2012-06-05 International Business Machines Corporation Complimentary metal-insulator-metal (MIM) capacitors and method of manufacture
CN102074588A (en) 2009-11-20 2011-05-25 中芯国际集成电路制造(上海)有限公司 Metal-insulator-metal (MIM) capacitor, manufacturing method of MIM capacitor, and manufacturing method of integrated circuit
CN102610660A (en) * 2012-03-31 2012-07-25 上海宏力半导体制造有限公司 Cascaded MIM (multifunctional interface module) capacitor structure and semiconductor apparatus
CN105190865B (en) * 2013-03-25 2017-12-19 旭化成微电子株式会社 The manufacture method of semiconductor device and semiconductor device
JP6149578B2 (en) * 2013-07-30 2017-06-21 富士通セミコンダクター株式会社 Manufacturing method of electronic device
US9252203B2 (en) * 2014-05-07 2016-02-02 Globalfoundries Inc. Metal-insulator-metal back end of line capacitor structures
US9685368B2 (en) 2015-06-26 2017-06-20 Taiwan Semiconductor Manufacturing Company, Ltd. Interconnect structure having an etch stop layer over conductive lines
US10026731B1 (en) * 2017-04-14 2018-07-17 Qualcomm Incorporated Compound semiconductor transistor integration with high density capacitor
CN110556357B (en) * 2018-05-30 2021-07-30 世界先进积体电路股份有限公司 Capacitor structure and manufacturing method thereof
CN111370430B (en) * 2018-12-26 2023-07-11 联华电子股份有限公司 Integrated circuit device and method for forming integrated circuit
US11581298B2 (en) * 2019-05-24 2023-02-14 Taiwan Semiconductor Manufacturing Company Limited Zero mask high density capacitor
CN111128957B (en) * 2019-12-26 2021-11-09 华虹半导体(无锡)有限公司 MIM capacitor with embedded structure and manufacturing method thereof

Citations (6)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US6198617B1 (en) * 1999-01-12 2001-03-06 United Microelectronics Corp. Multi-layer metal capacitor
US6259128B1 (en) * 1999-04-23 2001-07-10 International Business Machines Corporation Metal-insulator-metal capacitor for copper damascene process and method of forming the same
US6710425B2 (en) * 2001-04-26 2004-03-23 Zeevo, Inc. Structure to increase density of MIM capacitors between adjacent metal layers in an integrated circuit
US6750114B2 (en) * 2002-03-25 2004-06-15 International Business Machines Corporation One-mask metal-insulator-metal capacitor and method for forming same
US6803641B2 (en) * 2002-12-31 2004-10-12 Texas Instruments Incorporated MIM capacitors and methods for fabricating same
US7190045B2 (en) * 2003-03-31 2007-03-13 Matsushita Electric Industrial Co., Ltd. Semiconductor device and method for fabricating the same

Family Cites Families (18)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
JP2531089B2 (en) * 1993-06-01 1996-09-04 日本電気株式会社 Method for manufacturing semiconductor integrated circuit
US5926359A (en) * 1996-04-01 1999-07-20 International Business Machines Corporation Metal-insulator-metal capacitor
JPH1041468A (en) * 1996-07-24 1998-02-13 Yokogawa Electric Corp Silicon substrate for mcm and its manufacturing method
JPH10150146A (en) * 1996-11-18 1998-06-02 Sony Corp Manufacture of semiconductor device
US6143601A (en) * 1998-12-09 2000-11-07 United Microelectronics Corp. Method of fabricating DRAM
JP3967544B2 (en) * 1999-12-14 2007-08-29 株式会社東芝 MIM capacitor
DE10008573A1 (en) * 2000-02-24 2001-09-13 Infineon Technologies Ag Semiconductor device and manufacturing process
EP1132973A1 (en) * 2000-03-06 2001-09-12 Infineon Technologies AG Metal-insulator-metal capacitor and process for making the same
JP3505465B2 (en) * 2000-03-28 2004-03-08 株式会社東芝 Semiconductor device and manufacturing method thereof
US6342734B1 (en) * 2000-04-27 2002-01-29 Lsi Logic Corporation Interconnect-integrated metal-insulator-metal capacitor and method of fabricating same
JP2002064184A (en) * 2000-06-09 2002-02-28 Oki Electric Ind Co Ltd Manufacturing method of semiconductor device comprising capacitor part
US6329234B1 (en) * 2000-07-24 2001-12-11 Taiwan Semiconductor Manufactuirng Company Copper process compatible CMOS metal-insulator-metal capacitor structure and its process flow
KR100344842B1 (en) 2000-09-28 2002-07-20 주식회사 하이닉스반도체 Method for forming metal insulator metal capacitor
JP2002217373A (en) * 2001-01-17 2002-08-02 Mitsubishi Electric Corp Manufacturing method of semiconductor device, and semiconductor device manufactured by using the same
US6391707B1 (en) * 2001-05-04 2002-05-21 Texas Instruments Incorporated Method of manufacturing a zero mask high density metal/insulator/metal capacitor
KR100431810B1 (en) * 2001-10-19 2004-05-17 주식회사 하이닉스반도체 A semiconductor device and a manufacturing method for a metal-insulator-metal capacitor of semiconductor device
US6645810B2 (en) * 2001-11-13 2003-11-11 Chartered Semiconductors Manufacturing Limited Method to fabricate MIM capacitor using damascene process
KR20030049564A (en) 2001-12-15 2003-06-25 주식회사 하이닉스반도체 method for fabricating capacitor

Patent Citations (6)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US6198617B1 (en) * 1999-01-12 2001-03-06 United Microelectronics Corp. Multi-layer metal capacitor
US6259128B1 (en) * 1999-04-23 2001-07-10 International Business Machines Corporation Metal-insulator-metal capacitor for copper damascene process and method of forming the same
US6710425B2 (en) * 2001-04-26 2004-03-23 Zeevo, Inc. Structure to increase density of MIM capacitors between adjacent metal layers in an integrated circuit
US6750114B2 (en) * 2002-03-25 2004-06-15 International Business Machines Corporation One-mask metal-insulator-metal capacitor and method for forming same
US6803641B2 (en) * 2002-12-31 2004-10-12 Texas Instruments Incorporated MIM capacitors and methods for fabricating same
US7190045B2 (en) * 2003-03-31 2007-03-13 Matsushita Electric Industrial Co., Ltd. Semiconductor device and method for fabricating the same

Cited By (3)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20090294902A1 (en) * 2007-03-20 2009-12-03 Fujitsu Microelectronics Limited Semiconductor device and method of manufacturing the same
US8169051B2 (en) 2007-03-20 2012-05-01 Fujitsu Semiconductor Limited Semiconductor device including capacitor element and method of manufacturing the same
US8642400B2 (en) 2007-03-20 2014-02-04 Fujitsu Semiconductor Limited Method of manufacturing semiconductor device including capacitor element

Also Published As

Publication number Publication date
US20050130369A1 (en) 2005-06-16
KR100585115B1 (en) 2006-05-30
US7008841B2 (en) 2006-03-07
JP2005175491A (en) 2005-06-30
KR20050057705A (en) 2005-06-16
CN1627477A (en) 2005-06-15

Similar Documents

Publication Publication Date Title
US20060060972A1 (en) Semiconductor device having metal-insulator-metal capacitor and method for fabricating the same
US6399476B2 (en) Multilayer passivation process for forming air gaps within a dielectric between interconnections
US6744090B2 (en) Damascene capacitor formed in metal interconnection layer
KR100400031B1 (en) Contact plug of semiconductor device and method of forming the same
US6767788B2 (en) Semiconductor device having a metal insulator metal capacitor
US6074942A (en) Method for forming a dual damascene contact and interconnect
US5891805A (en) Method of forming contacts
US7279733B2 (en) Dual damascene interconnection with metal-insulator-metal-capacitor and method of fabricating the same
US6576525B2 (en) Damascene capacitor having a recessed plate
US8866297B2 (en) Air-gap formation in interconnect structures
US6406992B1 (en) Fabrication method for a dual damascene structure
US8531003B2 (en) Semiconductor device and manufacturing method of the same
US20080012145A1 (en) Semiconductor Device and Method for Manufacturing the Same
KR100549787B1 (en) A semiconductor device and method for manufacturing the same
US8119491B2 (en) Methods of fabricating passive element without planarizing and related semiconductor device
US7071054B2 (en) Methods of fabricating MIM capacitors in semiconductor devices
US6440838B1 (en) Dual damascene structure employing laminated intermediate etch stop layer
JP2003282728A (en) Semiconductor element and its manufacturing method
US6146987A (en) Method for forming a contact plug over an underlying metal line using an etching stop layer
US20030038371A1 (en) Method of forming a metallic interconnect structure with a metallic spacer
US6610603B2 (en) Method of manufacturing a capacitor
TWI382523B (en) Metal-metal capacitor and method of making the same
KR20050005972A (en) Method of manufacturing semiconductor device
KR100682246B1 (en) A semiconductor device and method for manufacturing the same
KR20030050050A (en) Method for fabricating metal-insulator-metal capacitor

Legal Events

Date Code Title Description
STCB Information on status: application discontinuation

Free format text: ABANDONED -- FAILURE TO RESPOND TO AN OFFICE ACTION