US20060011296A1 - Substrate processing apparatus, substrate processing method, and computer program - Google Patents
Substrate processing apparatus, substrate processing method, and computer program Download PDFInfo
- Publication number
- US20060011296A1 US20060011296A1 US11/178,276 US17827605A US2006011296A1 US 20060011296 A1 US20060011296 A1 US 20060011296A1 US 17827605 A US17827605 A US 17827605A US 2006011296 A1 US2006011296 A1 US 2006011296A1
- Authority
- US
- United States
- Prior art keywords
- substrate
- processing
- substrates
- section
- wafer
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Abandoned
Links
Images
Classifications
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/67—Apparatus specially adapted for handling semiconductor or electric solid state devices during manufacture or treatment thereof; Apparatus specially adapted for handling wafers during manufacture or treatment of semiconductor or electric solid state devices or components ; Apparatus not specifically provided for elsewhere
- H01L21/68—Apparatus specially adapted for handling semiconductor or electric solid state devices during manufacture or treatment thereof; Apparatus specially adapted for handling wafers during manufacture or treatment of semiconductor or electric solid state devices or components ; Apparatus not specifically provided for elsewhere for positioning, orientation or alignment
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/67—Apparatus specially adapted for handling semiconductor or electric solid state devices during manufacture or treatment thereof; Apparatus specially adapted for handling wafers during manufacture or treatment of semiconductor or electric solid state devices or components ; Apparatus not specifically provided for elsewhere
- H01L21/67005—Apparatus not specifically provided for elsewhere
- H01L21/67242—Apparatus for monitoring, sorting or marking
- H01L21/67253—Process monitoring, e.g. flow or thickness monitoring
Definitions
- the present invention relates to a substrate processing apparatus, a substrate processing method, and a computer program.
- Photolithography process in a manufacturing process of, for example, a semiconductor device is usually performed using a coating and developing treatment apparatus.
- the coating and developing treatment apparatus includes a carry-in/out section for carrying substrates from/to the outside, a processing section including a plurality of processing and treatment units for performing various kinds of processing or treatments such as a resist coating treatment, a developing treatment, thermal processing and so on, and an interface section for transferring the substrates between the processing section and an aligner being another apparatus.
- the coating and developing treatment apparatus further includes a plurality of carrier units for carrying the substrates between the aforementioned sections and between the processing and treatment units.
- a plurality of substrates carried into the carry-in/out section are sequentially carried by the carrier units to the processing section and then sequentially carried into the plurality of processing and treatment units in the processing section where predetermined processing and treatments such as resist coating treatment, thermal processing, and so on are performed for each of the substrates.
- the substrates which have been subjected to the predetermined processing and treatment in the processing section are sequentially carried by the carrier units into the interface section, and then carried from the interface section to the aligner.
- the substrates which have been subjected to exposure processing in the aligner are carried out of the aligner to the interface section, and then carried from the interface section again to the processing section.
- the substrates in the processing section are subjected to predetermined processing and treatments such as developing treatment in the processing units and then sequentially returned to the carry-in/out section.
- the plurality of substrates are consecutively processed lot by lot.
- an identification number for management is usually attached to each of the substrates to be processed, so that each substrate is managed based on the identification number during processing of the substrates (see Japanese Patent Application Laid-open No. 2004-87878).
- the apparatuses include respective control systems for managing the processing and carriage of the substrates.
- the coating and developing treatment apparatus have sequentially carried, into the aligner, a plurality of wafers managed by their identification numbers and sequentially have received the wafers subjected to exposure and carried out, and then have managed them again.
- a substrate not recognized on the coating and developing treatment apparatus side a so-called “ghost wafer” may be carried out from the aligner side to the coating and developing treatment apparatus side.
- a substrate carried into the aligner directly by hand being carried out to the coating and developing treatment apparatus side; an operation mistake relating to a carried-out substrate occurring on the aligner side; identification data of a carried-in substrate being lost because the power of the coating and developing treatment apparatus has been turned off and then the apparatus has been restarted due to a trouble after the substrate has been carried from the coating and developing treatment apparatus side into the aligner and so on.
- the coating and developing treatment apparatus cannot receive the unrecognized “ghost wafer.” Therefore, the carriage of the substrate between the coating and developing treatment apparatus and the aligner is stopped, and resultingly the carriage and processing of all the substrates are suspended in the coating and developing treatment apparatus.
- the “ghost wafer” is removed by hand by an operator.
- the substrate processing is suspended every time the “ghost wafer” occurs and removal work of the “ghost wafer” is performed as described above, causing a significant decrease in the efficiency of producing substrates.
- the present invention has been developed in consideration of the above problems, and its object is to collect an unrecognized substrate such as a “ghost wafer” occurred in a substrate processing apparatus such as a coating and developing treatment apparatus without suspending processing of other ordinary substrates.
- the present invention is a substrate processing apparatus including: a carry-in/out section for carrying substrates in/out; a processing section for processing the substrates; a substrate carrier means capable of carrying the substrates carried in the carry-in/out section to the processing section and from the processing section toward another apparatus side, and carrying the substrates carried out of the other apparatus to the processing section and from the processing section to the carry-in/out section; and a control unit for controlling the carriage of the substrates by the substrate carrier means, the control unit controlling the carriage of each of the substrates while individually managing the substrates carried by the substrate carrier means, and if an unrecognized substrate which is not recognized by the control unit is carried out of the other apparatus, the control unit controlling carriage of the unrecognized substrate to the carry-in/out section using the substrate carrier means to collect the unrecognized substrate.
- the “unrecognized substrates” include not only an actually-existing substrate but also a not actually-existing substrate which means, for example, a case in which there is only a substrate carry-out signal from the other apparatus and there is no actual substrate.
- the control unit may control the carriage of the unrecognized substrate to the carry-in/out section to collect the unrecognized substrate in a manner not to interfere with processing of ordinary substrates which are recognized by the control unit.
- the substrate processing apparatus may further include a housing unit for housing the unrecognized substrate, wherein the control unit may control temporary housing of the unrecognized substrate carried out of the other apparatus into the housing unit using the substrate carrier means and carriage of the unrecognized substrate in the housing unit to the carry-in/out section using the substrate carrier means at a timing which does not interfere with the processing of the ordinary substrates.
- the substrate processing apparatus may further include a transfer section for performing transfer between the processing section and the other apparatus, wherein the substrate carrier means may carry the substrates between the processing section and the other apparatus via the transfer section, and wherein the housing unit may be provided in the transfer section.
- the control unit may conduct control such that the carriage of the unrecognized substrate to the carry-in/out section is performed in a break between lots of the ordinary substrate.
- the present invention according to another aspect is a substrate processing method using a substrate processing apparatus, the apparatus including: a carry-in/out section for carrying substrates in/out; a processing section for processing the substrates; a substrate carrier means capable of carrying the substrates carried in the carry-in/out section to the processing section and from the processing section toward another apparatus side, and carrying the substrates carried out of the other apparatus to the processing section and from the processing section to the carry-in/out section; and a control unit for controlling the carriage of the substrates by the substrate carrier means, the method including the steps of: the control unit controlling the carriage of each of the substrates while individually managing the substrates carried by the substrate carrier means, and if an unrecognized substrate which is not recognized by the control unit is carried out of the other apparatus, carrying the unrecognized substrate to the carry-in/out section using the substrate carrier means to collect the unrecognized substrate.
- the present invention according to a still another aspect is a computer program product for processing in a substrate processing apparatus, the apparatus including: a carry-in/out section for carrying substrates in/out; a processing section for processing the substrates; a substrate carrier means capable of carrying the substrates carried in the carry-in/out section to the processing section and from the processing section toward another apparatus side, and carrying the substrates carried out of the other apparatus to the processing section and from the processing section to the carry-in/out section; and a control unit for controlling the carriage of the substrates, the computer program product including: computer readable program code means for causing a computer to execute processing to individually manage, using the control unit, the substrates carried by the substrate carrier means, and, if an unrecognized substrate which is not recognized by the control unit is carried out of the other apparatus, to carry the unrecognized substrate to the carry-in/out section using the substrate carrier means to collect the unrecognized substrate.
- FIG. 1 is a plan view showing the outline of a coating and developing treatment apparatus according to this embodiment
- FIG. 2 is a front view of the coating and developing treatment apparatus in FIG. 1 ;
- FIG. 3 is a rear view of the coating and developing treatment apparatus in FIG. 1 ;
- FIG. 4 is an explanatory diagram showing an example of a carriage flow of a wafer
- FIG. 5 is an explanatory diagram showing an example of a carriage schedule for a wafer
- FIG. 6 is a flowchart showing a collection process of a ghost wafer.
- FIG. 7 is an explanatory diagram showing an example of a collection schedule for a ghost wafer.
- FIG. 1 is a plan view showing the outline of a configuration of a coating and developing treatment apparatus 1 as a substrate processing apparatus according to this embodiment
- FIG. 2 is a front view of the coating and developing treatment apparatus 1
- FIG. 3 is a rear view of the coating and developing treatment apparatus 1 .
- the coating and developing treatment apparatus 1 has, as shown in FIG. 1 , a configuration, in a casing 1 a as a housing covering the entire apparatus, for example, a cassette station 2 as a carry-in/out section for carrying, for example, 25 wafers per cassette from/to the outside into/from the coating and developing treatment apparatus 1 and carrying the wafers into/out of the cassette C, a processing station 3 as a processing section including various kinds of processing and treatment units, which are multi-tiered, for performing predetermined processing or treatments in a manner of single wafer processing in coating and developing treatment processes, and an interface section 5 as a transfer unit for transferring the wafers to/from an aligner 4 as another apparatus provided adjacent to the processing station 3 , are connected together.
- a cassette station 2 as a carry-in/out section for carrying, for example, 25 wafers per cassette from/to the outside into/from the coating and developing treatment apparatus 1 and carrying the wafers into/out of the cassette C
- a processing station 3 as a processing section
- a plurality of cassettes for example, cassettes C 1 , C 2 , and C 3 can be mounted at predetermined positions on a cassette mounting table 6 in a line in an X-direction (a top-to-bottom direction in FIG. 1 ).
- a wafer carrier unit 8 is provided which is movable in the X-direction on a carrier path 7 .
- the wafer carrier unit 8 is movable also in the vertical direction and thus can selectively access the wafers arranged in the vertical direction in the cassette.
- the wafer carrier unit 8 is rotatable around an axis in the vertical direction (a O-direction) and thus can also access later-described units in a third processing unit group G 3 on the processing station 3 side.
- the processing station 3 comprises, as shown in FIG. 1 , for example, seven processing unit groups G 1 to G 7 in each of which a plurality of processing and treatment units are multi-tiered.
- the first processing unit group G 1 and the second processing unit group G 2 are placed in order from the cassette station 2 side.
- the third processing unit group G 3 , the fourth processing unit group G 4 , and the fifth processing unit group G 5 are placed in order from the cassette station 2 side.
- the sixth processing unit group G 6 and the seventh processing unit group G 7 are placed in order from the cassette station 2 side.
- the first carrier unit 30 has a carrier arm 30 a which is, for example, rotatable in the ⁇ -direction and movable in the horizontal direction and in the vertical direction.
- the first carrier unit 30 can move back and forth the carrier arm 30 a with respect to the units in the adjacent first processing unit group G 1 , third processing unit group G 3 , fourth processing unit group G 4 , and sixth processing unit group G 6 , thereby carrying the wafer among the units in the processing unit groups G 1 , G 3 , G 4 , and G 6 .
- a second carrier unit 31 is provided between the fourth processing unit group G 4 and the fifth processing unit group G 5 .
- the second carrier unit 31 has, similarly to the first carrier unit 30 , a carrier arm 31 a which can selectively access the units in the second processing unit group G 2 , the fourth processing unit group G 4 , the fifth processing unit group G 5 , and the seventh processing unit group G 7 to carry the wafer to them.
- solution treatment units each for supplying a predetermined solution onto the wafer to thereby perform treatment, for example, resist coating units 40 to 44 each for applying a resist solution onto the wafer to form a resist film are five-tiered in order from the bottom.
- solution treatment units for example, developing units 50 to 54 each for performing developing treatment for the wafer are five-tiered in order from the bottom.
- chemical chambers 60 and 61 each for supplying various kinds of treatment solutions to the solution treatment units in the processing unit groups G 1 and G 2 are provided at the lowermost tiers of the first processing unit group G 1 and the second processing unit group G 2 , respectively.
- transition units 70 and 71 for passing the wafer transition units 70 and 71 for passing the wafer, cooling units 72 to 74 for cooling the wafer under high-precision temperature control, and high-temperature thermal processing units 75 to 78 each for performing heating processing for the wafer at a high temperature, are nine-tiered in order from the bottom.
- cooling units 80 and 81 pre-baking units 82 to 86 each for performing heating processing for the wafer after the resist coating treatment, and post-baking units 87 to 89 each for performing heating processing for the wafer after the developing treatment are ten-tiered in order from the bottom.
- cooling units 90 to 93 and post-exposure baking units 94 to 99 as thermal processing units each for performing heating processing for the wafer after exposure are ten-tiered in order form the bottom.
- the post-exposure baking units 94 to 99 each having in a container a heating plate on which the wafer is mounted and heated and a cooling plate on which the wafer is mounted and cooled, can perform both heating and cooling the wafer.
- adhesion units 100 and 101 each for performing hydrophobic treatment on the wafer and heating processing units 102 and 103 each for performing heating processing for the wafer are four-tiered in order from the bottom.
- post-baking units 110 to 112 are three-tiered in order from the bottom.
- a first interface section 120 and a second interface section 121 are provided in order from the processing station 3 side.
- a first wafer carrier unit 122 is provided at a position opposed to the fifth processing unit group G 5 .
- two unit groups H 1 and H 2 are arranged on both sides in the X-direction of the first wafer carrier unit 122 .
- buffer cassette units 130 and 131 as housing units and an edge exposure unit 132 for selectively exposing only the outer peripheral portion of the wafer are arranged in order from the bottom.
- edge exposure unit 132 for selectively exposing only the outer peripheral portion of the wafer.
- cooling units 140 and 141 and a transition unit 142 are arranged in order from the bottom.
- the first wafer carrier unit 122 is movable in the horizontal direction and in the vertical direction and rotatable in the ⁇ -direction and thus can access the units in the fifth processing unit group G 5 , the unit group H 1 and the unit group H 2 .
- a second wafer carrier unit 151 is provided which moves on a carrier path 150 directed, for example, in the X-direction.
- the second wafer carrier unit 151 is movable in the Z-direction and also rotatable in the ⁇ -direction and thus can carry the wafer, for example, between the unit in the unit group H 2 and a later-described transfer table 160 in the aligner 4 .
- the transfer table 160 is provided for transferring the wafer to/from the second wafer carrier unit 151 in the interface section 5 .
- a carry-in mounting portion 161 and a carry-out mounting portion 162 on each of which the wafer can be mounted are arranged side by side.
- the second wafer carrier unit 151 can mount the wafer in the unit group H 2 onto the carry-in mounting portion 161 , and the aligner 4 can receive the wafer mounted on the carry-in mounting portion 161 and perform exposure processing for the wafer.
- the aligner 4 can mount the wafer for which exposure processing has been completed onto the carry-out mounting portion 162 , and the second wafer carrier unit 151 can receive the wafer mounted on the carry-out mounting portion 162 and carry it into the unit group H 2 .
- the wafer carrier unit 8 , the first carrier unit 30 , the second carrier unit 31 , the first wafer carrier unit 122 , and the second wafer carrier unit 151 constitute a substrate carrier means.
- Management of the wafer processing and wafer carriage in the coating and developing treatment apparatus 1 is performed, for example, by a control unit 170 shown in FIG. 1 .
- a carriage flow for performing predetermined processing for the wafer is set for each lot.
- the control unit 170 can sequentially carry the wafers in each lot in accordance with the carriage flow by controlling the actions of the carrier units 7 , 30 , 31 , 122 , and 155 in the coating and developing treatment apparatus 1 , thereby performing predetermined processing for each wafer.
- the control unit 170 performs the management, for example, with an identification number attached to each wafer carried in accordance with the carriage flow. Accordingly, the wafers in processing in the coating and developing treatment apparatus 1 are recognized by the control unit 170 at all times.
- the coating and developing treatment apparatus 1 having the above-described configuration is controlled by the control unit 170 .
- the control unit 170 has a central processing unit 171 , a support circuit 172 , and a storage medium 173 containing associated control software.
- the control unit 170 performs management of, for example, actions of the units in the coating and developing treatment apparatus 1 as well as the above-described actions of the carrier units 7 , 30 , 31 , 122 , and 155 and so on.
- a processor for a general-purpose computer can be employed for the central processing unit 171 of the control unit 170 .
- the storage medium 173 various types of storage media, for example, including a RAM, a ROM, a flexible disk, and a hard disk can be employed.
- the support circuit 174 is connected to the central processing unit 171 in order to support the processor in various ways.
- the storage medium 173 stores, for example, a computer program for control based on the flow shown in FIG. 6 as described later, schedules shown in FIG. 5 and FIG. 7 , and other control programs required for carrying out the substrate processing method of the present invention, in addition to the control programs for ordinary control of the actions of the carrier units 7 , 30 , 31 , 122 , 151 , and so on.
- the control unit 170 When the wafers are carried in/out between the coating and developing treatment apparatus 1 and the aligner 4 which are discrete apparatuses, the control unit 170 , for example, recognizes the identification numbers and carriage order of the wafers to be carried into the aligner 4 so that the control unit 170 can recognize the identification numbers of the wafers carried out of the aligner 4 based on the order of the wafers and thus continuously manage the wafers.
- a wafer as an unrecognized substrate which is not recognized by the control unit 170 may sometimes be carried out from the aligner 4 into the coating and developing treatment apparatus 1 .
- a ghost wafer collection function for collecting the ghost wafer G into a predetermined cassette in the cassette station 2 is installed in the control unit 170 .
- the control unit 170 can temporarily house, in the buffer cassette 131 or 131 , for example, the ghost wafer G mounted on the carry-out mounting portion 162 of the aligner 4 through use of the ghost wafer collection function and keep it waiting there, and then carry the wafer to the cassette in the cassette station 2 at a predetermined timing which does not interfere with processing of other wafers.
- FIG. 4 shows an example of carriage flow of a wafer during the processing.
- FIG. 5 shows an example of carriage schedules for two lots.
- cassettes C 1 and C 2 shown in FIG. 1 unprocessed wafers A to A 3 and B 1 to B 3 in lots A and B are housed respectively.
- the cassettes C 1 and C 2 are mounted on the mounting table 6 in the cassette station 2 , the wafers A 1 to A 3 and B 1 to B 3 in the cassettes C 1 and C 2 are sequentially carried and processed in accordance with the carriage flow set for each lot.
- the wafer A 1 in the lot A taken out of the cassette C 1 shown in FIG. 1 is first carried by the wafer carrier unit 8 into the transition unit 70 in the third processing unit group G 3 .
- the wafer A 1 carried into the transition unit 70 is carried by the first carrier unit 30 to the adhesion unit 100 in the sixth processing unit group G 6 , where, for example, HMDS is applied onto the wafer A 1 to enhance adhesion between the wafer A 1 and a resist solution.
- the wafer A 1 is subsequently carried by the first carrier unit 30 to the cooling unit 72 in the third processing unit group G 3 and cooled there, and then carried by the first carrier unit 30 to the resist coating unit 40 in the first processing unit group G 1 and subjected to resist coating treatment there.
- the wafer A 1 which has been subjected to the resist coating treatment is carried by the first carrier unit 30 to the pre-baking units 82 in the fourth processing unit group G 4 and heated and dried there, and then carried by the second carrier unit 31 to the cooling unit 90 in the fifth processing unit group G 5 and cooled there. Thereafter, the wafer A 1 is carried by the first wafer carrier unit 122 in the first interface section 121 to the edge exposure unit 132 in the unit group H 1 and subjected to edge exposure processing there, and then housed in the buffer cassette unit 130 .
- the wafer A 1 is carried by the wafer carrier unit 122 to the cooling unit 140 in the unit group H 2 , and then mounted by the second wafer carrier unit 151 in the second interface section 121 onto the carry-in mounting portion 161 in the aligner 4 .
- the wafer A 1 mounted on the carry-out mounting portion 162 of the aligner 4 after the exposure processing has been completed in the aligner 4 is carried by the second wafer carrier unit 151 to the transition unit 142 in the first interface section 120 , and then carried by the first wafer carrier unit 122 to the post-exposure baking unit 94 in the fifth processing unit group G 5 .
- the wafer A 1 heated in the post-exposure baking unit 94 is carried by the second carrier unit 31 to the cooling unit 80 in the fourth processing unit group G 4 and cooled there, and then carried to the developing unit 50 in the second processing unit group G 2 and developed there.
- the wafer A 1 for which the developing treatment has been completed is carried by the second carrier unit 31 to the post-baking unit 110 in the seventh processing unit group G 7 and subjected to heating processing there, and then carried to the cooling unit 81 in the fourth processing unit group G 4 and cooled there. Thereafter, the wafer A 1 is carried by the first carrier unit 30 to the transition unit 71 in the third processing unit group G 3 , and subsequently returned by the wafer carrier unit 8 into the cassette C 1 in the cassette station 2 . In this way, a series of wafer processing in the coating and developing treatment apparatus 1 is completed.
- the wafers A 1 , A 2 , and A 3 in the lot A are consecutively processed as shown in FIG. 5 .
- the various kinds of processing settings in the coating and developing treatment apparatus 1 are changed to those for the lot B, and then the wafers B 1 to B 3 in the lot B are sequentially carried out of the cassette C 2 and consecutively processed similarly to the above-described wafers in the lot A.
- FIG. 6 is a flowchart of the collection process for the ghost wafer G.
- FIG. 7 shows the collection schedule for the ghost wafer G and the carriage schedules for the lot A and the lot B.
- the control unit 170 first checks the availability of, for example, the buffer cassettes 130 and 131 in the unit group H 1 (Step S 2 in FIG. 6 ). If the buffer cassettes 130 and 131 are available, the ghost wafer G is carried, as shown in FIG.
- Step S 7 by the second wafer carrier unit 151 to the transition unit 142 and carried by the first wafer carrier unit 122 to, for example, the buffer cassette 131 and housed therein (Step S 3 in FIG. 6 ). If the buffer cassettes 130 and 131 are not available, the control unit 170 gives a ghost wafer uncollectibility alarm, whereby the wafer processing performed in the coating and developing treatment apparatus 1 is stopped (Step S 4 in FIG. 6 ).
- the control unit 170 Upon occurrence of the ghost wafer G, the control unit 170 also creates a collection schedule for the ghost wafer G (Step S 5 in FIG. 6 ).
- the carriage flow for the ghost wafer G in this event is created such that the ordinary carriage flow for the lot A or B is bypassed.
- the carriage flow for the ghost wafer G is set such that the ghost wafer G is carried to the cassettes station 2 in the shortest period of time and in the shortest distance, for example, carried from the buffer cassette 131 to the cassette C 3 through the post-exposure baking unit 94 in the fifth processing unit group G 5 , the cooling unit 80 in the fourth processing unit group G 4 , and the transition unit 71 in the third processing unit group G 3 .
- the timing for starting the collection of the ghost wafer G is set such that its carriage is performed in a break between the lot A and the lot B so as not to interfere with the wafer processing of the previous and subsequent lots A and B.
- the timing for starting the collection of the ghost wafer G is determined such that the collection begins after all of the wafers A 1 to A 3 in the lot A have been carried out of the aligner 4 and the ghost wafer G never reaches the rearmost wafer A 3 in the lot A during the collection.
- the timing for starting the collection may be determined by assuming that the ghost wafer G arrives at the cassette C 3 immediately after the wafer A 3 is returned into the cassette C 1 as shown in FIG. 7 , and counting backward from the arrival time of the ghost wafer G.
- the timing for starting the collection of the ghost wafer G is determined such that the collection begins, for example, after the lot B.
- the timing in this case is also determined such that the collection begins in a break between the lot B and a subsequent lot and the ghost wafer G never reaches the rearmost wafer B 3 in the lot B during the collection (shown by (G) in FIG. 7 ).
- Step S 6 in FIG. 6 collection of the ghost wafer G by the carrier units is started (Step S 6 in FIG. 6 ), whereby the ghost wafer G housed in the buffer cassette 131 is collected in accordance with the above-described carriage flow, into the cassette C 3 for ghost wafers separated from the ordinary wafers in the cassette station 2 , for example, through the post-exposure baking unit 94 , the cooling unit 80 , and the transition unit 71 (Step S 7 in FIG. 7 ).
- the ghost wafer G is temporarily housed in the buffer cassette 131 and carried to the cassette station 2 in the break between the lot A and the lot B, the ghost wafer G can be collected without interference with the processing flow of the ordinary wafers.
- the buffer cassettes 130 and 131 for housing the ghost wafer G are provided in the interface section 5 close to the aligner 4 , it is possible to immediately house the ghost wafer G occurred in the aligner 4 into the buffer cassette 131 , thereby minimizing the influence on the processing flow of the ordinary wafers.
- the ghost wafer G is collected after being carried in sequence through the processing unit groups G 5 , G 4 , and G 3 which are linearly arranged in the direction from the interface section in which the buffer cassette 131 is located to the cassette station 2 side, so that the collection of the ghost wafer G can be performed in a short time.
- the ghost wafer G passes through the post-exposure baking unit 94 in the fifth processing unit group G 5 , the cooling unit 80 in the fourth processing unit group G 4 , and the transition unit 71 in the third processing unit group G 3 in the above-described embodiment, the ghost wafer G may pass through other units in the processing unit groups G 3 to G 5 .
- the ghost wafer G may pass through units which are not in use for the carriage flow of the lot A and the lot B which have been in processing before and after the occurrence of the ghost wafer G.
- a buffer cassette may be provided in another unit group, for example, in the unit group H 2 so that the ghost wafer G may be housed in that buffer cassette.
- the buffer cassette for housing the ghost wafer G may be provided in the processing station 3 .
- the buffer cassette may be one for also housing ordinary wafers or one exclusive to the ghost wafer G. In the case of the exclusive buffer cassette, unavailability of the buffer cassette upon occurrence of the ghost wafer G can be avoided.
- the processing of wafers housed in the buffer cassettes 130 and 131 may be continued so as to keep the period fixed from the exposure processing to the developing treatment for the wafer.
- This allows an appropriate pattern to be formed also on the wafers which have been housed in the buffer cassettes 130 and 131 at the time of occurrence of the ghost wafer G, preventing those wafers from being wasted.
- the host wafer G may be carried in a manner to follow the wafers carried from the buffer cassettes 130 and 131 and processed, and then collected into the cassette C.
- the ghost wafer G may be collected by being carried directly to the processing station 3 side without being temporarily housed in the buffer cassette 130 or 131 .
- the ghost wafer G may sometimes not be an actually existing wafer.
- a sensor for detecting an actual wafer may be attached to the carry-out mounting portion 162 in the aligner 4 , so that upon occurrence of the ghost wafer G, the sensor detects whether there is an actual wafer or not. If there is no actual wafer, the ordinary wafer processing may be continued ignoring the occurrence of the ghost wafer G.
- the senor for detecting an actual wafer may be attached, for example, to the arm of the second wafer carrier unit 151 so that the arm may be moved to a position above the carry-out mounting portion 162 to try to hold an actual wafer, thereby detecting the presence or absence of the actual wafer.
- the present invention is not limited to this example but can take various forms.
- the transfer table 160 is provided on the aligner 4 side in this embodiment, but the present invention is also applicable to a form in which the transfer table is provided on the coating and developing treatment apparatus 1 side.
- the kinds, the number and the arrangement of the carrier units and processing units to be installed in the coating and developing treatment apparatus 1 described in this embodiment are not limited to those.
- the present invention is applicable not only to the coating and developing treatment apparatus 1 but also, for example, to other substrate processing apparatuses such as an etching apparatus, a film forming apparatus, and a cleaning apparatus.
- the aforementioned other apparatus is not limited to the aligner 4 .
- the present invention is also applicable to processing apparatuses not only for the semiconductor wafer but also for other substrates such as an FPD (flat panel display) substrate, a glass substrate for photomask, and so on.
- the present invention is useful in collecting an unrecognized substrate occurred in the apparatus without suspension of processing of other ordinary substrates.
Landscapes
- Engineering & Computer Science (AREA)
- Physics & Mathematics (AREA)
- Condensed Matter Physics & Semiconductors (AREA)
- General Physics & Mathematics (AREA)
- Manufacturing & Machinery (AREA)
- Computer Hardware Design (AREA)
- Microelectronics & Electronic Packaging (AREA)
- Power Engineering (AREA)
- Container, Conveyance, Adherence, Positioning, Of Wafer (AREA)
- Exposure Of Semiconductors, Excluding Electron Or Ion Beam Exposure (AREA)
Abstract
In the present invention, when a ghost wafer which is not recognized by a control unit on a coating and developing treatment apparatus side is carried out of another apparatus which is connected to the coating and developing treatment apparatus, the ghost wafer is temporarily housed in a buffer cassette on the coating and developing treatment apparatus side. The ghost wafer in the buffer cassette is then collected into a carry-in/out section on the coating and developing treatment apparatus side through use of a carrier unit at a timing which does not affect processing of other wafers According to the present invention, the ghost wafer occurred in the coating and developing treatment apparatus can be collected without suspension of processing of other ordinary substrates.
Description
- 1. Field of the Invention
- The present invention relates to a substrate processing apparatus, a substrate processing method, and a computer program.
- 2. Description of the Related Art
- Photolithography process in a manufacturing process of, for example, a semiconductor device is usually performed using a coating and developing treatment apparatus. The coating and developing treatment apparatus includes a carry-in/out section for carrying substrates from/to the outside, a processing section including a plurality of processing and treatment units for performing various kinds of processing or treatments such as a resist coating treatment, a developing treatment, thermal processing and so on, and an interface section for transferring the substrates between the processing section and an aligner being another apparatus. The coating and developing treatment apparatus further includes a plurality of carrier units for carrying the substrates between the aforementioned sections and between the processing and treatment units.
- In processing the substrates in the above-described coating and developing treatment apparatus, a plurality of substrates carried into the carry-in/out section are sequentially carried by the carrier units to the processing section and then sequentially carried into the plurality of processing and treatment units in the processing section where predetermined processing and treatments such as resist coating treatment, thermal processing, and so on are performed for each of the substrates. The substrates which have been subjected to the predetermined processing and treatment in the processing section are sequentially carried by the carrier units into the interface section, and then carried from the interface section to the aligner. The substrates which have been subjected to exposure processing in the aligner are carried out of the aligner to the interface section, and then carried from the interface section again to the processing section. The substrates in the processing section are subjected to predetermined processing and treatments such as developing treatment in the processing units and then sequentially returned to the carry-in/out section. In this coating and developing treatment apparatus, the plurality of substrates are consecutively processed lot by lot.
- Besides, in the coating and developing treatment apparatus in which a plurality of substrates are consecutively processed as described above, an identification number for management is usually attached to each of the substrates to be processed, so that each substrate is managed based on the identification number during processing of the substrates (see Japanese Patent Application Laid-open No. 2004-87878).
- Incidentally, since the aligner, into which the substrates are temporarily carried in a series of processing of the substrates, and the coating and developing treatment apparatus are discrete apparatuses as described above, the apparatuses include respective control systems for managing the processing and carriage of the substrates. Conventionally, when passing the substrates between the coating and developing treatment apparatus and the aligner, for example, the coating and developing treatment apparatus have sequentially carried, into the aligner, a plurality of wafers managed by their identification numbers and sequentially have received the wafers subjected to exposure and carried out, and then have managed them again.
- However, a substrate not recognized on the coating and developing treatment apparatus side, a so-called “ghost wafer” may be carried out from the aligner side to the coating and developing treatment apparatus side. There are conceivable reasons for this including: for example, a substrate carried into the aligner directly by hand being carried out to the coating and developing treatment apparatus side; an operation mistake relating to a carried-out substrate occurring on the aligner side; identification data of a carried-in substrate being lost because the power of the coating and developing treatment apparatus has been turned off and then the apparatus has been restarted due to a trouble after the substrate has been carried from the coating and developing treatment apparatus side into the aligner and so on.
- When the “ghost wafer” is carried out to the coating and developing treatment apparatus side as described above, the coating and developing treatment apparatus cannot receive the unrecognized “ghost wafer.” Therefore, the carriage of the substrate between the coating and developing treatment apparatus and the aligner is stopped, and resultingly the carriage and processing of all the substrates are suspended in the coating and developing treatment apparatus. The “ghost wafer” is removed by hand by an operator. The substrate processing is suspended every time the “ghost wafer” occurs and removal work of the “ghost wafer” is performed as described above, causing a significant decrease in the efficiency of producing substrates. In addition, there is a dangerous necessity for the operator to insert his or her hand and head into the apparatus to remove the “ghost wafer” by hand.
- The present invention has been developed in consideration of the above problems, and its object is to collect an unrecognized substrate such as a “ghost wafer” occurred in a substrate processing apparatus such as a coating and developing treatment apparatus without suspending processing of other ordinary substrates.
- To achieve the aforementioned object, the present invention is a substrate processing apparatus including: a carry-in/out section for carrying substrates in/out; a processing section for processing the substrates; a substrate carrier means capable of carrying the substrates carried in the carry-in/out section to the processing section and from the processing section toward another apparatus side, and carrying the substrates carried out of the other apparatus to the processing section and from the processing section to the carry-in/out section; and a control unit for controlling the carriage of the substrates by the substrate carrier means, the control unit controlling the carriage of each of the substrates while individually managing the substrates carried by the substrate carrier means, and if an unrecognized substrate which is not recognized by the control unit is carried out of the other apparatus, the control unit controlling carriage of the unrecognized substrate to the carry-in/out section using the substrate carrier means to collect the unrecognized substrate.
- Note that the “unrecognized substrates” include not only an actually-existing substrate but also a not actually-existing substrate which means, for example, a case in which there is only a substrate carry-out signal from the other apparatus and there is no actual substrate.
- The control unit may control the carriage of the unrecognized substrate to the carry-in/out section to collect the unrecognized substrate in a manner not to interfere with processing of ordinary substrates which are recognized by the control unit.
- The substrate processing apparatus may further include a housing unit for housing the unrecognized substrate, wherein the control unit may control temporary housing of the unrecognized substrate carried out of the other apparatus into the housing unit using the substrate carrier means and carriage of the unrecognized substrate in the housing unit to the carry-in/out section using the substrate carrier means at a timing which does not interfere with the processing of the ordinary substrates. The substrate processing apparatus may further include a transfer section for performing transfer between the processing section and the other apparatus, wherein the substrate carrier means may carry the substrates between the processing section and the other apparatus via the transfer section, and wherein the housing unit may be provided in the transfer section.
- The control unit may conduct control such that the carriage of the unrecognized substrate to the carry-in/out section is performed in a break between lots of the ordinary substrate.
- The present invention according to another aspect is a substrate processing method using a substrate processing apparatus, the apparatus including: a carry-in/out section for carrying substrates in/out; a processing section for processing the substrates; a substrate carrier means capable of carrying the substrates carried in the carry-in/out section to the processing section and from the processing section toward another apparatus side, and carrying the substrates carried out of the other apparatus to the processing section and from the processing section to the carry-in/out section; and a control unit for controlling the carriage of the substrates by the substrate carrier means, the method including the steps of: the control unit controlling the carriage of each of the substrates while individually managing the substrates carried by the substrate carrier means, and if an unrecognized substrate which is not recognized by the control unit is carried out of the other apparatus, carrying the unrecognized substrate to the carry-in/out section using the substrate carrier means to collect the unrecognized substrate.
- The present invention according to a still another aspect is a computer program product for processing in a substrate processing apparatus, the apparatus including: a carry-in/out section for carrying substrates in/out; a processing section for processing the substrates; a substrate carrier means capable of carrying the substrates carried in the carry-in/out section to the processing section and from the processing section toward another apparatus side, and carrying the substrates carried out of the other apparatus to the processing section and from the processing section to the carry-in/out section; and a control unit for controlling the carriage of the substrates, the computer program product including: computer readable program code means for causing a computer to execute processing to individually manage, using the control unit, the substrates carried by the substrate carrier means, and, if an unrecognized substrate which is not recognized by the control unit is carried out of the other apparatus, to carry the unrecognized substrate to the carry-in/out section using the substrate carrier means to collect the unrecognized substrate.
- According to the present invention, even when an unrecognized substrate occurs, there is no need to suspend processing of other substrates, so that the efficiency of producing substrates in the substrate processing apparatus can be improved.
-
FIG. 1 is a plan view showing the outline of a coating and developing treatment apparatus according to this embodiment; -
FIG. 2 is a front view of the coating and developing treatment apparatus inFIG. 1 ; -
FIG. 3 is a rear view of the coating and developing treatment apparatus inFIG. 1 ; -
FIG. 4 is an explanatory diagram showing an example of a carriage flow of a wafer; -
FIG. 5 is an explanatory diagram showing an example of a carriage schedule for a wafer; -
FIG. 6 is a flowchart showing a collection process of a ghost wafer; and -
FIG. 7 is an explanatory diagram showing an example of a collection schedule for a ghost wafer. - Hereinafter, a preferred embodiment of the present invention will be described.
FIG. 1 is a plan view showing the outline of a configuration of a coating and developingtreatment apparatus 1 as a substrate processing apparatus according to this embodiment,FIG. 2 is a front view of the coating and developingtreatment apparatus 1, andFIG. 3 is a rear view of the coating and developingtreatment apparatus 1. - The coating and developing
treatment apparatus 1 has, as shown inFIG. 1 , a configuration, in acasing 1 a as a housing covering the entire apparatus, for example, acassette station 2 as a carry-in/out section for carrying, for example, 25 wafers per cassette from/to the outside into/from the coating and developingtreatment apparatus 1 and carrying the wafers into/out of the cassette C, aprocessing station 3 as a processing section including various kinds of processing and treatment units, which are multi-tiered, for performing predetermined processing or treatments in a manner of single wafer processing in coating and developing treatment processes, and aninterface section 5 as a transfer unit for transferring the wafers to/from analigner 4 as another apparatus provided adjacent to theprocessing station 3, are connected together. - In the
cassette station 2, a plurality of cassettes, for example, cassettes C1, C2, and C3 can be mounted at predetermined positions on a cassette mounting table 6 in a line in an X-direction (a top-to-bottom direction inFIG. 1 ). In thecassette station 2, awafer carrier unit 8 is provided which is movable in the X-direction on acarrier path 7. Thewafer carrier unit 8 is movable also in the vertical direction and thus can selectively access the wafers arranged in the vertical direction in the cassette. Thewafer carrier unit 8 is rotatable around an axis in the vertical direction (a O-direction) and thus can also access later-described units in a third processing unit group G3 on theprocessing station 3 side. - The
processing station 3 comprises, as shown inFIG. 1 , for example, seven processing unit groups G1 to G7 in each of which a plurality of processing and treatment units are multi-tiered. On the side of the negative direction in the X-direction (the lower side inFIG. 1 ) being the front side in theprocessing station 3, the first processing unit group G1 and the second processing unit group G2 are placed in order from thecassette station 2 side. At the center portion of theprocessing station 3, the third processing unit group G3, the fourth processing unit group G4, and the fifth processing unit group G5 are placed in order from thecassette station 2 side. On the side of the positive direction in the X-direction (the upper side inFIG. 1 ) being the rear side in theprocessing station 3, the sixth processing unit group G6 and the seventh processing unit group G7 are placed in order from thecassette station 2 side. - Between the third processing unit group G3 and the fourth processing unit group G4, a
first carrier unit 30 is provided. Thefirst carrier unit 30 has acarrier arm 30 a which is, for example, rotatable in the θ-direction and movable in the horizontal direction and in the vertical direction. Thefirst carrier unit 30 can move back and forth thecarrier arm 30 a with respect to the units in the adjacent first processing unit group G1, third processing unit group G3, fourth processing unit group G4, and sixth processing unit group G6, thereby carrying the wafer among the units in the processing unit groups G1, G3, G4, and G6. - Between the fourth processing unit group G4 and the fifth processing unit group G5, a
second carrier unit 31 is provided. Thesecond carrier unit 31 has, similarly to thefirst carrier unit 30, acarrier arm 31 a which can selectively access the units in the second processing unit group G2, the fourth processing unit group G4, the fifth processing unit group G5, and the seventh processing unit group G7 to carry the wafer to them. - As shown in
FIG. 2 , in the first processing unit group G1, solution treatment units each for supplying a predetermined solution onto the wafer to thereby perform treatment, for example, resistcoating units 40 to 44 each for applying a resist solution onto the wafer to form a resist film are five-tiered in order from the bottom. In the second processing unit group G2, solution treatment units, for example, developingunits 50 to 54 each for performing developing treatment for the wafer are five-tiered in order from the bottom. Further,chemical chambers - As shown in
FIG. 3 , in the third processing unit group G3, for example,transition units cooling units 72 to 74 for cooling the wafer under high-precision temperature control, and high-temperaturethermal processing units 75 to 78 each for performing heating processing for the wafer at a high temperature, are nine-tiered in order from the bottom. - In the fourth processing unit group G4, for example,
cooling units units 82 to 86 each for performing heating processing for the wafer after the resist coating treatment, andpost-baking units 87 to 89 each for performing heating processing for the wafer after the developing treatment are ten-tiered in order from the bottom. - In the fifth processing unit group G5, for example, cooling
units 90 to 93 andpost-exposure baking units 94 to 99 as thermal processing units each for performing heating processing for the wafer after exposure, are ten-tiered in order form the bottom. Thepost-exposure baking units 94 to 99, each having in a container a heating plate on which the wafer is mounted and heated and a cooling plate on which the wafer is mounted and cooled, can perform both heating and cooling the wafer. - In the sixth processing unit group G6, as shown in
FIG. 3 , for example,adhesion units heating processing units FIG. 3 , for example,post-baking units 110 to 112 are three-tiered in order from the bottom. - In the
interface section 5, as shown inFIG. 1 , for example, afirst interface section 120 and asecond interface section 121 are provided in order from theprocessing station 3 side. In thefirst interface section 120, for example, a firstwafer carrier unit 122 is provided at a position opposed to the fifth processing unit group G5. On both sides in the X-direction of the firstwafer carrier unit 122, for example, two unit groups H1 and H2 are arranged. - For example, in the unit group H1 on the side of the positive direction in the X-direction, as shown in
FIG. 3 ,buffer cassette units edge exposure unit 132 for selectively exposing only the outer peripheral portion of the wafer are arranged in order from the bottom. In the unit group H2 on the side of the negative direction in the X-direction, as shown inFIG. 2 , for example, coolingunits transition unit 142 are arranged in order from the bottom. - As shown in
FIG. 1 , the firstwafer carrier unit 122 is movable in the horizontal direction and in the vertical direction and rotatable in the θ-direction and thus can access the units in the fifth processing unit group G5, the unit group H1 and the unit group H2. - In the
second interface section 121, a secondwafer carrier unit 151 is provided which moves on acarrier path 150 directed, for example, in the X-direction. The secondwafer carrier unit 151 is movable in the Z-direction and also rotatable in the θ-direction and thus can carry the wafer, for example, between the unit in the unit group H2 and a later-described transfer table 160 in thealigner 4. - In the
aligner 4, for example, the transfer table 160 is provided for transferring the wafer to/from the secondwafer carrier unit 151 in theinterface section 5. On the transfer table 160, a carry-in mountingportion 161 and a carry-out mountingportion 162 on each of which the wafer can be mounted are arranged side by side. The secondwafer carrier unit 151 can mount the wafer in the unit group H2 onto the carry-in mountingportion 161, and thealigner 4 can receive the wafer mounted on the carry-in mountingportion 161 and perform exposure processing for the wafer. Thealigner 4 can mount the wafer for which exposure processing has been completed onto the carry-out mountingportion 162, and the secondwafer carrier unit 151 can receive the wafer mounted on the carry-out mountingportion 162 and carry it into the unit group H2. - Note that, in this embodiment, the
wafer carrier unit 8, thefirst carrier unit 30, thesecond carrier unit 31, the firstwafer carrier unit 122, and the secondwafer carrier unit 151 constitute a substrate carrier means. - Management of the wafer processing and wafer carriage in the coating and developing
treatment apparatus 1 is performed, for example, by acontrol unit 170 shown inFIG. 1 . In thecontrol unit 170, for example, a carriage flow for performing predetermined processing for the wafer is set for each lot. Thecontrol unit 170 can sequentially carry the wafers in each lot in accordance with the carriage flow by controlling the actions of thecarrier units treatment apparatus 1, thereby performing predetermined processing for each wafer. Thecontrol unit 170 performs the management, for example, with an identification number attached to each wafer carried in accordance with the carriage flow. Accordingly, the wafers in processing in the coating and developingtreatment apparatus 1 are recognized by thecontrol unit 170 at all times. - The coating and developing
treatment apparatus 1 having the above-described configuration is controlled by thecontrol unit 170. Thecontrol unit 170 has acentral processing unit 171, asupport circuit 172, and astorage medium 173 containing associated control software. Thecontrol unit 170 performs management of, for example, actions of the units in the coating and developingtreatment apparatus 1 as well as the above-described actions of thecarrier units - For the
central processing unit 171 of thecontrol unit 170, a processor for a general-purpose computer can be employed. For thestorage medium 173, various types of storage media, for example, including a RAM, a ROM, a flexible disk, and a hard disk can be employed. The support circuit 174 is connected to thecentral processing unit 171 in order to support the processor in various ways. - The
storage medium 173 stores, for example, a computer program for control based on the flow shown inFIG. 6 as described later, schedules shown inFIG. 5 andFIG. 7 , and other control programs required for carrying out the substrate processing method of the present invention, in addition to the control programs for ordinary control of the actions of thecarrier units - When the wafers are carried in/out between the coating and developing
treatment apparatus 1 and thealigner 4 which are discrete apparatuses, thecontrol unit 170, for example, recognizes the identification numbers and carriage order of the wafers to be carried into thealigner 4 so that thecontrol unit 170 can recognize the identification numbers of the wafers carried out of thealigner 4 based on the order of the wafers and thus continuously manage the wafers. - Incidentally, a wafer as an unrecognized substrate which is not recognized by the control unit 170 (hereinafter, referred to as a “ghost wafer G”) may sometimes be carried out from the
aligner 4 into the coating and developingtreatment apparatus 1. A ghost wafer collection function for collecting the ghost wafer G into a predetermined cassette in thecassette station 2 is installed in thecontrol unit 170. Thecontrol unit 170 can temporarily house, in thebuffer cassette portion 162 of thealigner 4 through use of the ghost wafer collection function and keep it waiting there, and then carry the wafer to the cassette in thecassette station 2 at a predetermined timing which does not interfere with processing of other wafers. - One example of ordinary wafer processing to be performed in the coating and developing
treatment apparatus 1 will be explained.FIG. 4 shows an example of carriage flow of a wafer during the processing.FIG. 5 shows an example of carriage schedules for two lots. - For example, in cassettes C1 and C2 shown in
FIG. 1 , unprocessed wafers A to A3 and B1 to B3 in lots A and B are housed respectively. When the cassettes C1 and C2 are mounted on the mounting table 6 in thecassette station 2, the wafers A1 to A3 and B1 to B3 in the cassettes C1 and C2 are sequentially carried and processed in accordance with the carriage flow set for each lot. - For example, the wafer A1 in the lot A taken out of the cassette C1 shown in
FIG. 1 is first carried by thewafer carrier unit 8 into thetransition unit 70 in the third processing unit group G3. The wafer A1 carried into thetransition unit 70 is carried by thefirst carrier unit 30 to theadhesion unit 100 in the sixth processing unit group G6, where, for example, HMDS is applied onto the wafer A1 to enhance adhesion between the wafer A1 and a resist solution. The wafer A1 is subsequently carried by thefirst carrier unit 30 to thecooling unit 72 in the third processing unit group G3 and cooled there, and then carried by thefirst carrier unit 30 to the resistcoating unit 40 in the first processing unit group G1 and subjected to resist coating treatment there. - The wafer A1 which has been subjected to the resist coating treatment is carried by the
first carrier unit 30 to thepre-baking units 82 in the fourth processing unit group G4 and heated and dried there, and then carried by thesecond carrier unit 31 to thecooling unit 90 in the fifth processing unit group G5 and cooled there. Thereafter, the wafer A1 is carried by the firstwafer carrier unit 122 in thefirst interface section 121 to theedge exposure unit 132 in the unit group H1 and subjected to edge exposure processing there, and then housed in thebuffer cassette unit 130. Thereafter, the wafer A1 is carried by thewafer carrier unit 122 to thecooling unit 140 in the unit group H2, and then mounted by the secondwafer carrier unit 151 in thesecond interface section 121 onto the carry-in mountingportion 161 in thealigner 4. - The wafer A1 mounted on the carry-out mounting
portion 162 of thealigner 4 after the exposure processing has been completed in thealigner 4 is carried by the secondwafer carrier unit 151 to thetransition unit 142 in thefirst interface section 120, and then carried by the firstwafer carrier unit 122 to thepost-exposure baking unit 94 in the fifth processing unit group G5. The wafer A1 heated in thepost-exposure baking unit 94 is carried by thesecond carrier unit 31 to thecooling unit 80 in the fourth processing unit group G4 and cooled there, and then carried to the developingunit 50 in the second processing unit group G2 and developed there. - The wafer A1 for which the developing treatment has been completed is carried by the
second carrier unit 31 to thepost-baking unit 110 in the seventh processing unit group G7 and subjected to heating processing there, and then carried to thecooling unit 81 in the fourth processing unit group G4 and cooled there. Thereafter, the wafer A1 is carried by thefirst carrier unit 30 to thetransition unit 71 in the third processing unit group G3, and subsequently returned by thewafer carrier unit 8 into the cassette C1 in thecassette station 2. In this way, a series of wafer processing in the coating and developingtreatment apparatus 1 is completed. - In the coating and developing
treatment apparatus 1, the wafers A1, A2, and A3 in the lot A are consecutively processed as shown inFIG. 5 . After all of the wafers A1 to A3 in the lot A are carried out, the various kinds of processing settings in the coating and developingtreatment apparatus 1 are changed to those for the lot B, and then thewafers B 1 to B3 in the lot B are sequentially carried out of the cassette C2 and consecutively processed similarly to the above-described wafers in the lot A. - Next, a collection process for the ghost wafer G to be performed by the ghost wafer collection function in the
control unit 170 will be explained.FIG. 6 is a flowchart of the collection process for the ghost wafer G.FIG. 7 shows the collection schedule for the ghost wafer G and the carriage schedules for the lot A and the lot B. - As shown in
FIG. 7 , for example, upon occurrence of the ghost wafer G in which the ghost wafer G not recognized by thecontrol unit 170 is mounted on the carry-out mountingportion 162 in thealigner 4, after the wafer A1 in the lot A is carried out of thealigner 4 and before the wafer A2 is carried into the aligner 4 (Step S1 inFIG. 6 ), thecontrol unit 170 first checks the availability of, for example, thebuffer cassettes FIG. 6 ). If thebuffer cassettes FIG. 7 , by the secondwafer carrier unit 151 to thetransition unit 142 and carried by the firstwafer carrier unit 122 to, for example, thebuffer cassette 131 and housed therein (Step S3 inFIG. 6 ). If thebuffer cassettes control unit 170 gives a ghost wafer uncollectibility alarm, whereby the wafer processing performed in the coating and developingtreatment apparatus 1 is stopped (Step S4 inFIG. 6 ). - Upon occurrence of the ghost wafer G, the
control unit 170 also creates a collection schedule for the ghost wafer G (Step S5 inFIG. 6 ). The carriage flow for the ghost wafer G in this event is created such that the ordinary carriage flow for the lot A or B is bypassed. For example, the carriage flow for the ghost wafer G is set such that the ghost wafer G is carried to thecassettes station 2 in the shortest period of time and in the shortest distance, for example, carried from thebuffer cassette 131 to the cassette C3 through thepost-exposure baking unit 94 in the fifth processing unit group G5, the coolingunit 80 in the fourth processing unit group G4, and thetransition unit 71 in the third processing unit group G3. - Besides, the timing for starting the collection of the ghost wafer G is set such that its carriage is performed in a break between the lot A and the lot B so as not to interfere with the wafer processing of the previous and subsequent lots A and B. The timing for starting the collection of the ghost wafer G is determined such that the collection begins after all of the wafers A1 to A3 in the lot A have been carried out of the
aligner 4 and the ghost wafer G never reaches the rearmost wafer A3 in the lot A during the collection. In this case, the timing for starting the collection may be determined by assuming that the ghost wafer G arrives at the cassette C3 immediately after the wafer A3 is returned into the cassette C1 as shown inFIG. 7 , and counting backward from the arrival time of the ghost wafer G. - When the period of the break between the lot A and the lot B is short so that the timing for starting the collection satisfying the above-described condition is not found between the lot A and the lot B, the timing for starting the collection of the ghost wafer G is determined such that the collection begins, for example, after the lot B. The timing in this case is also determined such that the collection begins in a break between the lot B and a subsequent lot and the ghost wafer G never reaches the rearmost wafer B3 in the lot B during the collection (shown by (G) in
FIG. 7 ). Note that when the timing for starting the collection satisfying the above-described condition is not found between the lot A and the lot B, it is also possible to intentionally take much time to carry the ghost wafer G to retard the carriage so as to prevent the ghost wafer G from reaching the wafer A3. In this case, it is also possible to increase the number of units through which the ghost wafer G passes. - Then, at the timing for starting the collection of the ghost wafer G, collection of the ghost wafer G by the carrier units is started (Step S6 in
FIG. 6 ), whereby the ghost wafer G housed in thebuffer cassette 131 is collected in accordance with the above-described carriage flow, into the cassette C3 for ghost wafers separated from the ordinary wafers in thecassette station 2, for example, through thepost-exposure baking unit 94, the coolingunit 80, and the transition unit 71 (Step S7 inFIG. 7 ). - According to the above embodiment, it is possible to automatically collect the ghost wafer G occurred when a wafer is transferred between the
aligner 4 and the coating and developingtreatment apparatus 1, into thecassette station 2 using the carrier units, thus avoiding the necessity to suspend the wafer processing and perform recovery work every time the ghost wafer G occurs, as in the prior art, resulting in an improved efficiency of producing wafers in the coating and developingtreatment apparatus 1. In addition, it is not necessary for an operator to remove the ghost wafer G by hand by an operator, avoiding a danger involved in the work. - Further, since the ghost wafer G is temporarily housed in the
buffer cassette 131 and carried to thecassette station 2 in the break between the lot A and the lot B, the ghost wafer G can be collected without interference with the processing flow of the ordinary wafers. - Since the
buffer cassettes interface section 5 close to thealigner 4, it is possible to immediately house the ghost wafer G occurred in thealigner 4 into thebuffer cassette 131, thereby minimizing the influence on the processing flow of the ordinary wafers. - According to the above embodiment, the ghost wafer G is collected after being carried in sequence through the processing unit groups G5, G4, and G3 which are linearly arranged in the direction from the interface section in which the
buffer cassette 131 is located to thecassette station 2 side, so that the collection of the ghost wafer G can be performed in a short time. Although the ghost wafer G passes through thepost-exposure baking unit 94 in the fifth processing unit group G5, the coolingunit 80 in the fourth processing unit group G4, and thetransition unit 71 in the third processing unit group G3 in the above-described embodiment, the ghost wafer G may pass through other units in the processing unit groups G3 to G5. Alternatively, the ghost wafer G may pass through units which are not in use for the carriage flow of the lot A and the lot B which have been in processing before and after the occurrence of the ghost wafer G. - While the ghost wafer G is housed in the
buffer cassette 131 in the unit group H1 in the above embodiment, a buffer cassette may be provided in another unit group, for example, in the unit group H2 so that the ghost wafer G may be housed in that buffer cassette. Alternatively, the buffer cassette for housing the ghost wafer G may be provided in theprocessing station 3. The buffer cassette may be one for also housing ordinary wafers or one exclusive to the ghost wafer G. In the case of the exclusive buffer cassette, unavailability of the buffer cassette upon occurrence of the ghost wafer G can be avoided. - Note that, in the above-described embodiment, even if the
buffer cassettes buffer cassettes buffer cassettes buffer cassettes processing station 3 side without being temporarily housed in thebuffer cassette - As in the case in which the
aligner 4 performs carriage action even though there is no actual wafer, the ghost wafer G may sometimes not be an actually existing wafer. For example, a sensor for detecting an actual wafer may be attached to the carry-out mountingportion 162 in thealigner 4, so that upon occurrence of the ghost wafer G, the sensor detects whether there is an actual wafer or not. If there is no actual wafer, the ordinary wafer processing may be continued ignoring the occurrence of the ghost wafer G. Note that the sensor for detecting an actual wafer may be attached, for example, to the arm of the secondwafer carrier unit 151 so that the arm may be moved to a position above the carry-out mountingportion 162 to try to hold an actual wafer, thereby detecting the presence or absence of the actual wafer. - Though one example of the embodiment of the present invention has been described in the above, the present invention is not limited to this example but can take various forms. For example, the transfer table 160 is provided on the
aligner 4 side in this embodiment, but the present invention is also applicable to a form in which the transfer table is provided on the coating and developingtreatment apparatus 1 side. Further, the kinds, the number and the arrangement of the carrier units and processing units to be installed in the coating and developingtreatment apparatus 1 described in this embodiment are not limited to those. Besides, the present invention is applicable not only to the coating and developingtreatment apparatus 1 but also, for example, to other substrate processing apparatuses such as an etching apparatus, a film forming apparatus, and a cleaning apparatus. Further, the aforementioned other apparatus is not limited to thealigner 4. Furthermore, the present invention is also applicable to processing apparatuses not only for the semiconductor wafer but also for other substrates such as an FPD (flat panel display) substrate, a glass substrate for photomask, and so on. - The present invention is useful in collecting an unrecognized substrate occurred in the apparatus without suspension of processing of other ordinary substrates.
Claims (13)
1. A substrate processing apparatus comprising: a carry-in/out section for carrying substrates in/out; a processing section for processing the substrates; a substrate carrier means capable of carrying the substrates carried in said carry-in/out section to said processing section and from said processing section toward another apparatus side, and carrying the substrates carried out of said other apparatus to said processing section and from said processing section to said carry-in/out section; and a control unit for controlling the carriage of the substrates by said substrate carrier means,
said control unit controlling the carriage of each of the substrates while individually managing the substrates carried by said substrate carrier means, and
if an unrecognized substrate which is not recognized by said control unit is carried out of said other apparatus, said control unit controlling carriage of the unrecognized substrate to said carry-in/out section using said substrate carrier means to collect the unrecognized substrate.
2. The substrate processing apparatus as set forth in claim 1 , wherein
said control unit controls the carriage of the unrecognized substrate to said carry-in/out section to collect the unrecognized substrate in a manner not to interfere with processing of ordinary substrates which are recognized by said control unit.
3. The substrate processing apparatus as set forth in claim 2 , further comprising
a housing unit for housing the unrecognized substrate,
wherein said control unit controls temporary housing of the unrecognized substrate carried out of said other apparatus into said housing unit using said substrate carrier means and carriage of the unrecognized substrate in said housing unit to said carry-in/out section using said substrate carrier means at a timing which does not interfere with the processing of the ordinary substrates.
4. The substrate processing apparatus as set forth in claim 3 , further comprising
a transfer section for performing transfer between said processing section and said other apparatus,
wherein said substrate carrier means carries the substrates between said processing section and said other apparatus via said transfer section, and
wherein said housing unit is provided in said transfer section.
5. The substrate processing apparatus as set forth in claim 2 , wherein
said control unit conducts control such that the carriage of the unrecognized substrate to said carry-in/out section is performed in a break between lots of the ordinary substrate.
6. A substrate processing method using a substrate processing apparatus, said apparatus comprising: a carry-in/out section for carrying substrates in/out; a processing section for processing the substrates; a substrate carrier means capable of carrying the substrates carried in the carry-in/out section to the processing section and from the processing section toward another apparatus side, and carrying the substrates carried out of the other apparatus to the processing section and from the processing section to the carry-in/out section; and a control unit for controlling the carriage of the substrates by the substrate carrier means, said method comprising the steps of:
the control unit controlling the carriage of each of the substrates while individually managing the substrates carried by the substrate carrier means, and
if an unrecognized substrate which is not recognized by the control unit is carried out of the other apparatus, carrying the unrecognized substrate to the carry-in/out section using the substrate carrier means to collect the unrecognized substrate.
7. The substrate processing method as set forth in claim 6 , wherein
the unrecognized substrate is carried to the carry-in/out section to be collected in a manner not to interfere with processing of ordinary substrates which are recognized by the control unit.
8. The substrate processing method as set forth in claim 7 , wherein
the unrecognized substrate from the other apparatus is temporarily housed into a housing unit using the substrate carrier means, and the unrecognized substrate in the housing unit is carried to the carry-in/out section using the substrate carrier means at a timing which does not interfere with the processing of the ordinary substrates.
9. The substrate processing method as set forth in claim 6 , wherein
the carriage of the unrecognized substrate to the carry-in/out section is performed in a break between lots of the ordinary substrates.
10. A computer program product for processing in a substrate processing apparatus, said apparatus comprising: a carry-in/out section for carrying substrates in/out; a processing section for processing the substrates; a substrate carrier means capable of carrying the substrates carried in the carry-in/out section to the processing section and from the processing section toward another apparatus side, and carrying the substrates carried out of the other apparatus to the processing section and from the processing section to the carry-in/out section; and a control unit for controlling the carriage of the substrates, said computer program product comprising:
computer readable program code means for causing a computer to execute processing to individually manage, using the control unit, the substrates carried by the substrate carrier means, and, if an unrecognized substrate which is not recognized by the control unit is carried out of the other apparatus, to carry the unrecognized substrate to the carry-in/out section using the substrate carrier means to collect the unrecognized substrate.
11. The computer program product as set forth in claim 10 , wherein
the unrecognized substrate is carried to the carry-in/out section to be collected in a manner not to interfere with processing of ordinary substrates which are recognized by the control unit.
12. The computer program product as set forth in claim 11 , wherein
the unrecognized substrate carried out of the other apparatus is temporarily housed in a housing unit by the substrate carrier means, and the unrecognized substrate in the housing unit is carried to the carry-in/out section by the substrate carrier means at a timing which does not interfere with the processing of the ordinary substrates.
13. The computer program product as set forth in claim 10 , wherein
the carriage of the unrecognized substrate to the carry-in/out section is performed in a break between lots of the ordinary substrates.
Priority Applications (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US12/318,815 US20090149982A1 (en) | 2004-07-16 | 2009-01-08 | Substrate processing apparatus, substrate processing method, and computer program |
Applications Claiming Priority (2)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
JPJP2004-209874 | 2004-07-16 | ||
JP2004209874 | 2004-07-16 |
Related Child Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US12/318,815 Division US20090149982A1 (en) | 2004-07-16 | 2009-01-08 | Substrate processing apparatus, substrate processing method, and computer program |
Publications (1)
Publication Number | Publication Date |
---|---|
US20060011296A1 true US20060011296A1 (en) | 2006-01-19 |
Family
ID=35598195
Family Applications (2)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US11/178,276 Abandoned US20060011296A1 (en) | 2004-07-16 | 2005-07-12 | Substrate processing apparatus, substrate processing method, and computer program |
US12/318,815 Abandoned US20090149982A1 (en) | 2004-07-16 | 2009-01-08 | Substrate processing apparatus, substrate processing method, and computer program |
Family Applications After (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US12/318,815 Abandoned US20090149982A1 (en) | 2004-07-16 | 2009-01-08 | Substrate processing apparatus, substrate processing method, and computer program |
Country Status (2)
Country | Link |
---|---|
US (2) | US20060011296A1 (en) |
KR (1) | KR101061645B1 (en) |
Cited By (8)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US20060162660A1 (en) * | 2005-01-24 | 2006-07-27 | Tokyo Electron Limited | Recovery processing method to be adopted in substrate processing apparatus, substrate processing apparatus and program |
US20070048979A1 (en) * | 2005-08-31 | 2007-03-01 | Tokyo Electron Limited | Heating apparatus, and coating and developing apparatus |
US20090000543A1 (en) * | 2007-06-29 | 2009-01-01 | Sokudo Co., Ltd. | Substrate treating apparatus |
US20090142162A1 (en) * | 2007-11-30 | 2009-06-04 | Sokudo Co., Ltd. | Substrate treating apparatus with inter-unit buffers |
US20090139833A1 (en) * | 2007-11-30 | 2009-06-04 | Sokudo Co., Ltd. | Multi-line substrate treating apparatus |
US20090165711A1 (en) * | 2007-12-28 | 2009-07-02 | Sokudo Co., Ltd. | Substrate treating apparatus with substrate reordering |
US20090165712A1 (en) * | 2007-12-28 | 2009-07-02 | Sokudo Co., Ltd. | substrate treating apparatus with parallel substrate treatment lines |
US9184071B2 (en) | 2007-11-30 | 2015-11-10 | Screen Semiconductor Solutions Co., Ltd. | Multi-story substrate treating apparatus with flexible transport mechanisms and vertically divided treating units |
Citations (14)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US3854533A (en) * | 1972-12-07 | 1974-12-17 | Dow Chemical Co | Method for forming a consolidated gravel pack in a subterranean formation |
US5178218A (en) * | 1991-06-19 | 1993-01-12 | Oryx Energy Company | Method of sand consolidation with resin |
US5218038A (en) * | 1991-11-14 | 1993-06-08 | Borden, Inc. | Phenolic resin coated proppants with reduced hydraulic fluid interaction |
US5520250A (en) * | 1992-08-04 | 1996-05-28 | Technisand, Inc. | Method and process for the stabilization of resin coated particulates |
US5948734A (en) * | 1994-07-21 | 1999-09-07 | Sanatrol, Inc. | Well treatment fluid compatible self-consolidating particles |
US6192291B1 (en) * | 1998-01-14 | 2001-02-20 | Samsung Electronics Co., Ltd. | Method of controlling semiconductor fabricating equipment to process wafers of a single lot individually |
US6338582B1 (en) * | 1999-06-30 | 2002-01-15 | Tokyo Electron Limited | Substrate delivery apparatus and coating and developing processing system |
US20020048676A1 (en) * | 1998-07-22 | 2002-04-25 | Mcdaniel Robert R. | Low density composite proppant, filtration media, gravel packing media, and sports field media, and methods for making and using same |
US6473151B1 (en) * | 1999-04-28 | 2002-10-29 | Tokyo Electron Limited | Substrate processing apparatus |
US6514073B1 (en) * | 1997-05-20 | 2003-02-04 | Tokyo Electron Limited | Resist processing method and resist processing apparatus |
US6585430B2 (en) * | 2000-05-09 | 2003-07-01 | Tokyo Electron Limited | System and method for coating and developing |
US20040040713A1 (en) * | 2002-08-28 | 2004-03-04 | Nguyen Philip D. | Methods and compositons for forming subterranean fractures containing resilient proppant packs |
US20050000731A1 (en) * | 2003-07-03 | 2005-01-06 | Nguyen Philip D. | Method and apparatus for treating a productive zone while drilling |
US6887834B2 (en) * | 2002-09-05 | 2005-05-03 | Halliburton Energy Services, Inc. | Methods and compositions for consolidating proppant in subterranean fractures |
Family Cites Families (3)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US5685684A (en) * | 1990-11-26 | 1997-11-11 | Hitachi, Ltd. | Vacuum processing system |
JP4172553B2 (en) | 1997-11-12 | 2008-10-29 | 大日本スクリーン製造株式会社 | Substrate processing apparatus and substrate processing method |
US6599763B1 (en) * | 2000-06-20 | 2003-07-29 | Advanced Micro Devices, Inc. | Wafer randomization and alignment system integrated into a multiple chamber wafer processing system |
-
2005
- 2005-07-12 US US11/178,276 patent/US20060011296A1/en not_active Abandoned
- 2005-07-13 KR KR1020050063043A patent/KR101061645B1/en active IP Right Grant
-
2009
- 2009-01-08 US US12/318,815 patent/US20090149982A1/en not_active Abandoned
Patent Citations (14)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US3854533A (en) * | 1972-12-07 | 1974-12-17 | Dow Chemical Co | Method for forming a consolidated gravel pack in a subterranean formation |
US5178218A (en) * | 1991-06-19 | 1993-01-12 | Oryx Energy Company | Method of sand consolidation with resin |
US5218038A (en) * | 1991-11-14 | 1993-06-08 | Borden, Inc. | Phenolic resin coated proppants with reduced hydraulic fluid interaction |
US5520250A (en) * | 1992-08-04 | 1996-05-28 | Technisand, Inc. | Method and process for the stabilization of resin coated particulates |
US5948734A (en) * | 1994-07-21 | 1999-09-07 | Sanatrol, Inc. | Well treatment fluid compatible self-consolidating particles |
US6514073B1 (en) * | 1997-05-20 | 2003-02-04 | Tokyo Electron Limited | Resist processing method and resist processing apparatus |
US6192291B1 (en) * | 1998-01-14 | 2001-02-20 | Samsung Electronics Co., Ltd. | Method of controlling semiconductor fabricating equipment to process wafers of a single lot individually |
US20020048676A1 (en) * | 1998-07-22 | 2002-04-25 | Mcdaniel Robert R. | Low density composite proppant, filtration media, gravel packing media, and sports field media, and methods for making and using same |
US6473151B1 (en) * | 1999-04-28 | 2002-10-29 | Tokyo Electron Limited | Substrate processing apparatus |
US6338582B1 (en) * | 1999-06-30 | 2002-01-15 | Tokyo Electron Limited | Substrate delivery apparatus and coating and developing processing system |
US6585430B2 (en) * | 2000-05-09 | 2003-07-01 | Tokyo Electron Limited | System and method for coating and developing |
US20040040713A1 (en) * | 2002-08-28 | 2004-03-04 | Nguyen Philip D. | Methods and compositons for forming subterranean fractures containing resilient proppant packs |
US6887834B2 (en) * | 2002-09-05 | 2005-05-03 | Halliburton Energy Services, Inc. | Methods and compositions for consolidating proppant in subterranean fractures |
US20050000731A1 (en) * | 2003-07-03 | 2005-01-06 | Nguyen Philip D. | Method and apparatus for treating a productive zone while drilling |
Cited By (21)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US7364922B2 (en) * | 2005-01-24 | 2008-04-29 | Tokyo Electron Limited | Automated semiconductor wafer salvage during processing |
US20080223298A1 (en) * | 2005-01-24 | 2008-09-18 | Tokyo Electron Limited | Recovery processing method to be adopted in substrate processing apparatus, substrate processing apparatus and program |
US20060162660A1 (en) * | 2005-01-24 | 2006-07-27 | Tokyo Electron Limited | Recovery processing method to be adopted in substrate processing apparatus, substrate processing apparatus and program |
US7960187B2 (en) | 2005-01-24 | 2011-06-14 | Tokyo Electron Limited | Recovery processing method to be adopted in substrate processing apparatus, substrate processing apparatus and program |
US20070048979A1 (en) * | 2005-08-31 | 2007-03-01 | Tokyo Electron Limited | Heating apparatus, and coating and developing apparatus |
US7797855B2 (en) * | 2005-08-31 | 2010-09-21 | Tokyo Electron Limited | Heating apparatus, and coating and developing apparatus |
US9165807B2 (en) | 2007-06-29 | 2015-10-20 | Screen Semiconductor Solutions Co., Ltd. | Substrate treating apparatus with vertical treatment arrangement including vertical blowout and exhaust units |
US20090000543A1 (en) * | 2007-06-29 | 2009-01-01 | Sokudo Co., Ltd. | Substrate treating apparatus |
US10290521B2 (en) | 2007-06-29 | 2019-05-14 | Screen Semiconductor Solutions Co., Ltd. | Substrate treating apparatus with parallel gas supply pipes and a gas exhaust pipe |
US9230834B2 (en) | 2007-06-29 | 2016-01-05 | Screen Semiconductor Solutions Co., Ltd. | Substrate treating apparatus |
US9174235B2 (en) | 2007-06-29 | 2015-11-03 | Screen Semiconductor Solutions Co., Ltd. | Substrate treating apparatus using horizontal treatment cell arrangements with parallel treatment lines |
US20090142162A1 (en) * | 2007-11-30 | 2009-06-04 | Sokudo Co., Ltd. | Substrate treating apparatus with inter-unit buffers |
US8708587B2 (en) | 2007-11-30 | 2014-04-29 | Sokudo Co., Ltd. | Substrate treating apparatus with inter-unit buffers |
US8545118B2 (en) | 2007-11-30 | 2013-10-01 | Sokudo Co., Ltd. | Substrate treating apparatus with inter-unit buffers |
US9184071B2 (en) | 2007-11-30 | 2015-11-10 | Screen Semiconductor Solutions Co., Ltd. | Multi-story substrate treating apparatus with flexible transport mechanisms and vertically divided treating units |
US9687874B2 (en) | 2007-11-30 | 2017-06-27 | Screen Semiconductor Solutions Co., Ltd. | Multi-story substrate treating apparatus with flexible transport mechanisms and vertically divided treating units |
US20090139833A1 (en) * | 2007-11-30 | 2009-06-04 | Sokudo Co., Ltd. | Multi-line substrate treating apparatus |
US20090165712A1 (en) * | 2007-12-28 | 2009-07-02 | Sokudo Co., Ltd. | substrate treating apparatus with parallel substrate treatment lines |
US20090165711A1 (en) * | 2007-12-28 | 2009-07-02 | Sokudo Co., Ltd. | Substrate treating apparatus with substrate reordering |
US9299596B2 (en) | 2007-12-28 | 2016-03-29 | Screen Semiconductor Solutions Co., Ltd. | Substrate treating apparatus with parallel substrate treatment lines simultaneously treating a plurality of substrates |
US9368383B2 (en) | 2007-12-28 | 2016-06-14 | Screen Semiconductor Solutions Co., Ltd. | Substrate treating apparatus with substrate reordering |
Also Published As
Publication number | Publication date |
---|---|
US20090149982A1 (en) | 2009-06-11 |
KR20060050112A (en) | 2006-05-19 |
KR101061645B1 (en) | 2011-09-01 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
US20090149982A1 (en) | Substrate processing apparatus, substrate processing method, and computer program | |
KR101018512B1 (en) | Substrate recovery method and substrate processing apparatus | |
US7069099B2 (en) | Method of transporting and processing substrates in substrate processing apparatus | |
US20100009274A1 (en) | Substrate processing method and substrate processing system | |
US8393845B2 (en) | Substrate convey processing device, trouble countermeasure method in substrate convey processing device, and trouble countermeasures program in substrate convey processing device | |
JP5065167B2 (en) | Substrate processing method and substrate processing system | |
US20080269937A1 (en) | Substrate processing method, substrate processing system, and computer-readable storage medium | |
US7364376B2 (en) | Substrate processing apparatus | |
JP4279102B2 (en) | Substrate processing apparatus and substrate processing method | |
JP4079861B2 (en) | Substrate processing equipment | |
US20080299502A1 (en) | Coating and developing apparatus, operating method for same, and storage medium for the method | |
US20070166030A1 (en) | Semiconductor device fabrication equipment and method of using the same | |
US7618203B2 (en) | Substrate processing method, substrate processing apparatus, and computer readable storage medium | |
US20090292491A1 (en) | Substrate processing apparatus, device inspecting method, device inspecting program and recording medium having the program recorded therein | |
US7512456B2 (en) | Substrate processing apparatus | |
US7128481B2 (en) | Substrate processing apparatus for inspecting processing history data | |
KR101187844B1 (en) | Small lot size lithography bays | |
US6461986B2 (en) | Substrate processing method apparatus and substrate carrying method | |
JP2002043208A (en) | Method for coating and development | |
JP4549942B2 (en) | Substrate processing apparatus, substrate processing method, and computer program | |
JP4492875B2 (en) | Substrate processing system and substrate processing method | |
US20150077726A1 (en) | Coating and developing apparatus, coating and developing method and storage medium | |
JP2004214290A (en) | Substrate processing apparatus | |
JP3594819B2 (en) | Substrate processing equipment | |
JP2005101077A (en) | Substrate processing equipment and substrate processing method |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
AS | Assignment |
Owner name: TOKYO ELECTRON LIMITED, JAPAN Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNORS:HIGASHI, MAKIO;MIYATA, AKIRA;SEKI, SHINICHI;REEL/FRAME:016781/0146 Effective date: 20050628 |
|
STCB | Information on status: application discontinuation |
Free format text: ABANDONED -- FAILURE TO RESPOND TO AN OFFICE ACTION |