US20050253185A1 - Trench corner effect bidirectional flash memory cell - Google Patents
Trench corner effect bidirectional flash memory cell Download PDFInfo
- Publication number
- US20050253185A1 US20050253185A1 US11/188,556 US18855605A US2005253185A1 US 20050253185 A1 US20050253185 A1 US 20050253185A1 US 18855605 A US18855605 A US 18855605A US 2005253185 A1 US2005253185 A1 US 2005253185A1
- Authority
- US
- United States
- Prior art keywords
- trench
- memory cell
- trapping
- drain
- substrate
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Abandoned
Links
- 230000000694 effects Effects 0.000 title claims description 25
- 230000002457 bidirectional effect Effects 0.000 title claims description 20
- 239000000758 substrate Substances 0.000 claims abstract description 29
- 239000000463 material Substances 0.000 claims abstract description 20
- 239000003989 dielectric material Substances 0.000 claims abstract description 6
- 238000000034 method Methods 0.000 claims description 7
- XUIMIQQOPSSXEZ-UHFFFAOYSA-N Silicon Chemical compound [Si] XUIMIQQOPSSXEZ-UHFFFAOYSA-N 0.000 claims description 5
- 229910052710 silicon Inorganic materials 0.000 claims description 5
- 239000010703 silicon Substances 0.000 claims description 5
- 238000003949 trap density measurement Methods 0.000 claims description 2
- 230000004888 barrier function Effects 0.000 abstract description 21
- VYPSYNLAJGMNEJ-UHFFFAOYSA-N Silicium dioxide Chemical compound O=[Si]=O VYPSYNLAJGMNEJ-UHFFFAOYSA-N 0.000 description 12
- 229910052814 silicon oxide Inorganic materials 0.000 description 12
- 239000004065 semiconductor Substances 0.000 description 5
- 238000005516 engineering process Methods 0.000 description 3
- 230000006978 adaptation Effects 0.000 description 2
- 230000015556 catabolic process Effects 0.000 description 2
- 230000000903 blocking effect Effects 0.000 description 1
- 230000008859 change Effects 0.000 description 1
- 230000002860 competitive effect Effects 0.000 description 1
- 230000005684 electric field Effects 0.000 description 1
- 238000010893 electron trap Methods 0.000 description 1
- 239000012212 insulator Substances 0.000 description 1
- 238000002955 isolation Methods 0.000 description 1
- 230000005012 migration Effects 0.000 description 1
- 238000013508 migration Methods 0.000 description 1
- 238000012856 packing Methods 0.000 description 1
- 230000003071 parasitic effect Effects 0.000 description 1
- 230000004044 response Effects 0.000 description 1
- 229910052594 sapphire Inorganic materials 0.000 description 1
- 239000010980 sapphire Substances 0.000 description 1
- 239000010409 thin film Substances 0.000 description 1
Images
Classifications
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L29/00—Semiconductor devices specially adapted for rectifying, amplifying, oscillating or switching and having potential barriers; Capacitors or resistors having potential barriers, e.g. a PN-junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof ; Multistep manufacturing processes therefor
- H01L29/66—Types of semiconductor device ; Multistep manufacturing processes therefor
- H01L29/68—Types of semiconductor device ; Multistep manufacturing processes therefor controllable by only the electric current supplied, or only the electric potential applied, to an electrode which does not carry the current to be rectified, amplified or switched
- H01L29/76—Unipolar devices, e.g. field effect transistors
- H01L29/772—Field effect transistors
- H01L29/78—Field effect transistors with field effect produced by an insulated gate
- H01L29/792—Field effect transistors with field effect produced by an insulated gate with charge trapping gate insulator, e.g. MNOS-memory transistors
- H01L29/7923—Programmable transistors with more than two possible different levels of programmation
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L29/00—Semiconductor devices specially adapted for rectifying, amplifying, oscillating or switching and having potential barriers; Capacitors or resistors having potential barriers, e.g. a PN-junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof ; Multistep manufacturing processes therefor
- H01L29/40—Electrodes ; Multistep manufacturing processes therefor
- H01L29/41—Electrodes ; Multistep manufacturing processes therefor characterised by their shape, relative sizes or dispositions
- H01L29/423—Electrodes ; Multistep manufacturing processes therefor characterised by their shape, relative sizes or dispositions not carrying the current to be rectified, amplified or switched
- H01L29/42312—Gate electrodes for field effect devices
- H01L29/42316—Gate electrodes for field effect devices for field-effect transistors
- H01L29/4232—Gate electrodes for field effect devices for field-effect transistors with insulated gate
- H01L29/42324—Gate electrodes for transistors with a floating gate
- H01L29/42336—Gate electrodes for transistors with a floating gate with one gate at least partly formed in a trench
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L29/00—Semiconductor devices specially adapted for rectifying, amplifying, oscillating or switching and having potential barriers; Capacitors or resistors having potential barriers, e.g. a PN-junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof ; Multistep manufacturing processes therefor
- H01L29/66—Types of semiconductor device ; Multistep manufacturing processes therefor
- H01L29/68—Types of semiconductor device ; Multistep manufacturing processes therefor controllable by only the electric current supplied, or only the electric potential applied, to an electrode which does not carry the current to be rectified, amplified or switched
- H01L29/76—Unipolar devices, e.g. field effect transistors
- H01L29/772—Field effect transistors
- H01L29/78—Field effect transistors with field effect produced by an insulated gate
- H01L29/788—Field effect transistors with field effect produced by an insulated gate with floating gate
- H01L29/7887—Programmable transistors with more than two possible different levels of programmation
Definitions
- the present invention relates generally to memory cells and in particular the present invention relates to structures of non-volatile memory cells.
- Smaller dimensions of many device elements may cause operational problems with the cell. For example, the channel between the source/drain regions becomes shorter possibly causing severe short channel effects. Additionally, smaller size cells with a continuous layer of oxide-nitride-oxide (ONO) may have a problem with charge migrating from one bit-storage point to the other.
- ONO oxide-nitride-oxide
- the present invention encompasses a trench corner effect, bidirectional flash memory cell.
- the cell comprises a trench formed in a silicon substrate.
- a trapping material is deposited on the corners of at least two sides of the trench.
- the trench is filled with an oxide material.
- a plurality of active areas are located on the silicon substrate. The active areas are substantially adjacent to an opening of the trench and substantially adjacent to the trench sides having the trapping material.
- a control gate is located above the trench. In one embodiment, the control gate partially overlaps each of the active areas.
- FIG. 1 shows a cut-away view of one embodiment for a trench corner effect bidirectional flash memory cell of the present invention.
- FIG. 2 shows a top view of the trench corner effect bidirectional flash memory cell of FIG. 1 .
- FIG. 3 shows one embodiment of the theory of operation of the trench corner effect bidirectional flash memory cell of FIG. 1 during a programming operation.
- FIGS. 4A and B show plots of silicon-oxide interface potential versus distance along the cell having no bias and a gate bias only.
- FIGS. 5A and B show plots of silicon-oxide potential versus distance along the cell with a drain/source bias applied simultaneously with a gate bias.
- FIGS. 6A and B show plots of silicon-oxide interface potential versus distance along the cell with a drain/source bias applied simultaneously with a gate bias and trapping has occurred.
- FIG. 7 shows a plot of silicon-oxide interface potential versus distance along the cell with a drain and source bias applied to reduce both the drain-side and source-side energy barriers.
- FIG. 8 shows an alternate embodiment trapping layer configuration of the embodiment of FIG. 1 .
- FIG. 9 shows an alternate embodiment gate configuration for the trench corner effect bidirectional flash memory cell of the present invention.
- FIG. 10 shows another alternate embodiment gate configuration for the trench corner effect bidirectional flash memory cell of the present invention.
- FIG. 11 shows yet another alternate embodiment gate configuration for the trench corner effect bidirectional flash memory cell of the present invention.
- FIG. 1 illustrates a cut-away view of the structure of the of the trench corner effect, bidirectional flash memory cell of the present invention.
- the cell can be created as either a p-channel device or an n-channel device.
- the n-channel device provides for hole trapping while the p-channel device involves electron trapping.
- the cell is comprised of a trench 101 that is oxide 102 filled.
- the trench is filled with other low-trap-density dielectric materials.
- drain/source regions 103 and 104 are either n+ or p+ regions, depending on the type of device as discussed previously.
- the trench extends to a depth at least that of the drain/source regions 103 and 104 . Since the memory cell of the present invention is a symmetrical device, the drain/source regions 103 and 104 are interchangeable. The applied voltage determines which side is the drain and which is the source. Therefore, the subsequent discussion of these areas does not limit the present invention to any one configuration of drain and source regions.
- Trapping layers 109 and 110 are formed on either side of the trench 101 . These layers 109 and 110 are electrically isolated sections so that there is no migration of charges from one trapping layer 109 or 110 to the other 110 or 109 . As will be discussed subsequently, a data bit can be stored in each corner of the trench in its respective trapping layer 109 or 110 .
- the trapping layers 109 and 110 are formed as substantially uniform layers covering entire opposing sidewalls of the trench. There is no trapping material across the bottom of the trench 101 . In an alternate embodiment, there is at most minimal trapping material across the bottom of the trench so that the two trapping layers 109 and 110 remain isolated from each other. In another alternate embodiment, the trapping layers 109 and 110 may be formed as a continuous layer of trapping material.
- FIG. 8 illustrates another embodiment of the trapping layers.
- the trapping layers 801 and 803 are formed only in the trench corners since this is where the charge build-up occurs.
- the type of trapping material 109 and 110 depends on the type of cell.
- a p-channel device might use an Oxide-Nitride-Oxide (ONO) structure.
- An n-channel device might use a different trapping structure.
- the present invention is not limited to any one type of trapping structure.
- a control gate 107 of the cell of FIG. 1 is formed over the oxide-filled trench 101 and overlaps the drain/source regions 103 and 104 . Alternate embodiments for forming the gate structure are discussed subsequently.
- FIG. 2 illustrates a top view of the trench corner effect, bidirectional flash memory cell of FIG. 1 . This view shows the gate structure 107 overlapping the two drain/source regions 103 and 104 .
- FIG. 3 illustrates one embodiment of the theory of operation, during a programming operation, of the trench corner effect bidirectional flash memory cell of FIG. 1 .
- the substrate (V b ) is biased at less than 0V
- the gate voltage V g is 0V (or less than 0V)
- the source voltage V s is also 0V.
- the drain voltage V d is biased at a typical programming voltage. In one embodiment, this voltage is in a range of 6.0-8.5V. These voltages are for purposes of illustration only. The present invention is not limited to any one set of voltages.
- junction 301 breakdown occurs.
- the resulting charges are accelerated 303 towards the substrate due to the drain-to-substrate voltage.
- Some of the charges that are accelerated towards the substrate are redirected and trapped in the oxide near the silicon-oxide interface along the side of the trench.
- the trapping occurs at or near the trench corner 305 in the trapping layer. This trapped charge, being opposite in polarity to the channel-type, lowers the drain-side energy barrier.
- the drain voltage further eliminates the drain-side energy barrier. Even though this is typically not a desirable effect for an isolation trench, it is utilized in the memory cell of the present invention as described subsequently with reference to FIGS. 4-7 .
- FIGS. 4-7 illustrate plots of silicon-oxide interface potential versus distance across the cell.
- the silicon-oxide interface potential along the y-axis, increasing from bottom to top.
- the distance across the x-axis of the cell is typically measured in microns and increases from left to right.
- the plot's corresponding cell with its trench and active areas is not shown for purposes of clarity but the elements of the cell are indicated by the voltage indicators (i.e., V s , V g , and V d ).
- FIG. 4A illustrates a plot of silicon-oxide interface potential versus distance for a cell without a gate voltage applied. Both V s and V d are 0V as well. The corner affect is not yet evident since there is no gate voltage to perturb the interface potential.
- FIG. 4B illustrates the same plot as V g is increased.
- the dotted lines indicating the change in the silicon-oxide interface potential as V g increases.
- V g 14V
- V s and V d are both 0V and the corner energy barriers 401 and 402 are not affected.
- FIGS. 5A and B illustrate forward and reverse bias plots of silicon-oxide interface potential versus distance for a cell with an initial drain/source bias simultaneously with a gate bias.
- FIG. 5A shows the forward bias plot of the drain bias applied simultaneously with the gate bias. As the drain bias is increased, the drain energy barrier is pulled down further.
- FIG. 5B shows the reverse bias plot of the source bias applied simultaneously with the gate bias. As the source bias is increased, the source energy barrier is pulled down further.
- FIGS. 6A and B illustrate forward and reverse bias plots of silicon-oxide interface potential versus distance along the cell with a drain/source bias applied simultaneously with a gate bias and trapping has occurred.
- FIG. 6A illustrates the forward biased condition with a sufficient drain voltage applied, simultaneously with a gate voltage, to eliminate the drain-side energy barrier. In this case, no current flows due to the source-side energy barrier remaining high and blocking current.
- FIG. 6B illustrates the reverse biased condition with the source-side energy barrier pulled down by a sufficient source voltage.
- the drain-side energy barrier is eliminated by the trapped charge. Therefore, drain-side stress results in reverse current only.
- FIG. 7 illustrates a plot of silicon-oxide interface potential versus distance along the cell when a charge is trapped in both corners. The device will conduct in either direction, depending on which end is biased.
- a sufficient drain/source voltage to pull down the respective energy barrier to allow current to flow may be in the range of 6.0V to V. Alternate embodiments use other voltage ranges to obtain substantially similar results, depending on the type of memory device. It should be noted that the reverse current may saturate at a predetermined source voltage in each of the above cases.
- the trench corner effect bidirectional flash memory cell could be programmed and erased using methods substantially similar to parasitic field devices. Programming (charge trapping) could be accomplished by junction breakdown as described above. The effect can be accelerated by applying a substrate voltage or a negative V g bias for an n-channel device.
- Reading the memory cell could be performed by applying a gate voltage sufficient to invert the trench bottom center as shown in FIGS. 6-7 .
- a voltage is also applied to the drain that pulls down the drain-side barrier. Current would then flow depending on whether there is a trapped charge present at the source-side barrier.
- Erasing the memory cell could be accomplished in multiple ways.
- One erase method would be to tunnel the charge out of the trapping layer into the substrate by applying a voltage between the gate and the substrate/drain/source so as to produce a high electric field in the trapping material.
- a second erasing method includes using hot-carrier effects by pulling significant channel current such that a charge of the opposite polarity as the trapped charge would be injected into the trapping material and compensate/combine with the trapped charge.
- FIG. 9 illustrates an alternate embodiment gate configuration for the trench corner effect bidirectional flash memory cell of the present invention.
- the gate 901 is formed such that it extends down into the trench in a “T” configuration.
- FIG. 10 illustrates another alternate embodiment gate configuration for the trench corner effect bidirectional flash memory cell of the present invention.
- the gate 1001 is formed within the oxide dielectric material 1003 .
- FIG. 11 illustrates yet another alternate embodiment gate configuration for the trench corner effect bidirectional flash memory cell of the present invention.
- the gate 1101 and 1102 is formed in two parts. One part 1102 formed within the oxide dielectric material 1110 in the trench. The other part 1101 is formed over the trench and overlapping the two active areas 1104 and 1105 .
- an oxide material is illustrated between the trapping material along the sidewalls of the trench and the portion of the control gate extending into the trench. This oxide is not required for proper operation of the present invention.
- the gate may be in contact with the trapping material.
- the non-volatile memory cell architecture of the present invention uses a trench corner barrier effect to produce a compact cell containing two logical bits.
Landscapes
- Engineering & Computer Science (AREA)
- Microelectronics & Electronic Packaging (AREA)
- Power Engineering (AREA)
- Physics & Mathematics (AREA)
- Ceramic Engineering (AREA)
- Condensed Matter Physics & Semiconductors (AREA)
- General Physics & Mathematics (AREA)
- Computer Hardware Design (AREA)
- Non-Volatile Memory (AREA)
- Semiconductor Memories (AREA)
Abstract
A non-volatile memory cell structure that is capable of holding two data bits. The structure includes a trench in a substrate with two sides of the trench being lined with a trapping material. The trench is filled with an oxide dielectric material and a control gate is formed over the oxide-filled trench. Source/drain regions are adjacent the trench sides with the trapping material. An energy barrier between the drain and source regions has two local high points that correspond to the trench corners. To read the device, sufficient gate voltage is applied to invert the channel and a sufficient drain voltage is applied to pull down the drain-side barrier. If charges of opposite polarity are trapped in the source-side trench corner, the source barrier will be significantly lowered so that current flows between source and drain under read conditions.
Description
- This Application is a Divisional of U.S. application Ser. No. 10/656,636, titled “TRENCH CORNER EFFECT BIDIRECTIONAL FLASH MEMORY CELL,” filed Sep. 5, 2003, (allowed) which is commonly assigned and incorporated herein by reference.
- The present invention relates generally to memory cells and in particular the present invention relates to structures of non-volatile memory cells.
- In order for memory manufacturers to remain competitive, memory designers must constantly increase the density of flash memory devices. Increasing the density of a flash memory device generally requires reducing spacing between memory cells. It is becoming increasingly difficult to further reduce spacing between memory cells. Closer packing also generally requires smaller dimensions of device elements.
- Smaller dimensions of many device elements may cause operational problems with the cell. For example, the channel between the source/drain regions becomes shorter possibly causing severe short channel effects. Additionally, smaller size cells with a continuous layer of oxide-nitride-oxide (ONO) may have a problem with charge migrating from one bit-storage point to the other.
- For the reasons stated above, and for other reasons stated below which will become apparent to those skilled in the art upon reading and understanding the present specification, there is a need in the art for smaller non-volatile memory cells without the disadvantages inherent in the smaller cells.
- The above-mentioned problems with increasing memory density and other problems are addressed by the present invention and will be understood by reading and studying the following specification.
- The present invention encompasses a trench corner effect, bidirectional flash memory cell. The cell comprises a trench formed in a silicon substrate. A trapping material is deposited on the corners of at least two sides of the trench. The trench is filled with an oxide material. A plurality of active areas are located on the silicon substrate. The active areas are substantially adjacent to an opening of the trench and substantially adjacent to the trench sides having the trapping material. A control gate is located above the trench. In one embodiment, the control gate partially overlaps each of the active areas.
- Further embodiments of the invention include methods and apparatus of varying scope.
-
FIG. 1 shows a cut-away view of one embodiment for a trench corner effect bidirectional flash memory cell of the present invention. -
FIG. 2 shows a top view of the trench corner effect bidirectional flash memory cell ofFIG. 1 . -
FIG. 3 shows one embodiment of the theory of operation of the trench corner effect bidirectional flash memory cell ofFIG. 1 during a programming operation. -
FIGS. 4A and B show plots of silicon-oxide interface potential versus distance along the cell having no bias and a gate bias only. -
FIGS. 5A and B show plots of silicon-oxide potential versus distance along the cell with a drain/source bias applied simultaneously with a gate bias. -
FIGS. 6A and B show plots of silicon-oxide interface potential versus distance along the cell with a drain/source bias applied simultaneously with a gate bias and trapping has occurred. -
FIG. 7 shows a plot of silicon-oxide interface potential versus distance along the cell with a drain and source bias applied to reduce both the drain-side and source-side energy barriers. -
FIG. 8 shows an alternate embodiment trapping layer configuration of the embodiment ofFIG. 1 . -
FIG. 9 shows an alternate embodiment gate configuration for the trench corner effect bidirectional flash memory cell of the present invention. -
FIG. 10 shows another alternate embodiment gate configuration for the trench corner effect bidirectional flash memory cell of the present invention. -
FIG. 11 shows yet another alternate embodiment gate configuration for the trench corner effect bidirectional flash memory cell of the present invention. - In the following detailed description of the invention, reference is made to the accompanying drawings that form a part hereof and in which is shown, by way of illustration, specific embodiments in which the invention may be practiced. In the drawings, like numerals describe substantially similar components throughout the several views. These embodiments are described in sufficient detail to enable those skilled in the art to practice the invention. Other embodiments may be utilized and structural, logical, and electrical changes may be made without departing from the scope of the present invention. The terms wafer or substrate, used in the following description, include any base semiconductor structure. Both are to be understood as including silicon-on-sapphire (SOS) technology, silicon-on-insulator (SOI) technology, thin film transistor (TFT) technology, doped and undoped semiconductors, epitaxial layers of a silicon supported by a base semiconductor structure, as well as other semiconductor structures well known to one skilled in the art. Furthermore, when reference is made to a wafer or substrate in the following description, previous process steps may have been utilized to form regions/junctions in the base semiconductor structure, and terms wafer or substrate include the underlying layers containing such regions/junctions. The following detailed description is, therefore, not to be taken in a limiting sense, and the scope of the present invention is defined only by the appended claims and equivalents thereof.
-
FIG. 1 illustrates a cut-away view of the structure of the of the trench corner effect, bidirectional flash memory cell of the present invention. The cell can be created as either a p-channel device or an n-channel device. The n-channel device provides for hole trapping while the p-channel device involves electron trapping. - The cell is comprised of a
trench 101 that isoxide 102 filled. In alternate embodiments, the trench is filled with other low-trap-density dielectric materials. - On either side of the
trench 101 are drain/source regions source regions source regions -
Trapping layers trench 101. Theselayers trapping layer respective trapping layer - In one embodiment, the
trapping layers trench 101. In an alternate embodiment, there is at most minimal trapping material across the bottom of the trench so that the two trappinglayers -
FIG. 8 illustrates another embodiment of the trapping layers. In this embodiment, the trapping layers 801 and 803 are formed only in the trench corners since this is where the charge build-up occurs. - Referring again to
FIG. 1 , the type of trappingmaterial - A
control gate 107 of the cell ofFIG. 1 is formed over the oxide-filledtrench 101 and overlaps the drain/source regions -
FIG. 2 illustrates a top view of the trench corner effect, bidirectional flash memory cell ofFIG. 1 . This view shows thegate structure 107 overlapping the two drain/source regions -
FIG. 3 illustrates one embodiment of the theory of operation, during a programming operation, of the trench corner effect bidirectional flash memory cell ofFIG. 1 . In this embodiment, the substrate (Vb) is biased at less than 0V, the gate voltage Vg is 0V (or less than 0V) and the source voltage Vs is also 0V. The drain voltage Vd is biased at a typical programming voltage. In one embodiment, this voltage is in a range of 6.0-8.5V. These voltages are for purposes of illustration only. The present invention is not limited to any one set of voltages. - When a sufficiently high voltage is applied to the drain region,
junction 301 breakdown occurs. The resulting charges are accelerated 303 towards the substrate due to the drain-to-substrate voltage. Some of the charges that are accelerated towards the substrate are redirected and trapped in the oxide near the silicon-oxide interface along the side of the trench. In one embodiment, the trapping occurs at or near thetrench corner 305 in the trapping layer. This trapped charge, being opposite in polarity to the channel-type, lowers the drain-side energy barrier. The drain voltage further eliminates the drain-side energy barrier. Even though this is typically not a desirable effect for an isolation trench, it is utilized in the memory cell of the present invention as described subsequently with reference toFIGS. 4-7 . -
FIGS. 4-7 illustrate plots of silicon-oxide interface potential versus distance across the cell. The silicon-oxide interface potential along the y-axis, increasing from bottom to top. The distance across the x-axis of the cell is typically measured in microns and increases from left to right. The plot's corresponding cell with its trench and active areas is not shown for purposes of clarity but the elements of the cell are indicated by the voltage indicators (i.e., Vs, Vg, and Vd). -
FIG. 4A illustrates a plot of silicon-oxide interface potential versus distance for a cell without a gate voltage applied. Both Vs and Vd are 0V as well. The corner affect is not yet evident since there is no gate voltage to perturb the interface potential. -
FIG. 4B illustrates the same plot as Vg is increased. The dotted lines indicating the change in the silicon-oxide interface potential as Vg increases. The top dotted line is where Vg=0. As Vg increases from 0, it begins to perturb the potential. In one embodiment, when Vg=14V, the twocorner energy barriers corner energy barriers -
FIGS. 5A and B illustrate forward and reverse bias plots of silicon-oxide interface potential versus distance for a cell with an initial drain/source bias simultaneously with a gate bias.FIG. 5A shows the forward bias plot of the drain bias applied simultaneously with the gate bias. As the drain bias is increased, the drain energy barrier is pulled down further.FIG. 5B shows the reverse bias plot of the source bias applied simultaneously with the gate bias. As the source bias is increased, the source energy barrier is pulled down further. - In both forward and reverse bias cases, illustrated in
FIG. 5 , the barrier closest to the drain/source is pulled down but the opposite barrier remains high since charges have not been trapped. This prevents current from flowing along the channel and neither bit can be read. -
FIGS. 6A and B illustrate forward and reverse bias plots of silicon-oxide interface potential versus distance along the cell with a drain/source bias applied simultaneously with a gate bias and trapping has occurred.FIG. 6A illustrates the forward biased condition with a sufficient drain voltage applied, simultaneously with a gate voltage, to eliminate the drain-side energy barrier. In this case, no current flows due to the source-side energy barrier remaining high and blocking current. -
FIG. 6B illustrates the reverse biased condition with the source-side energy barrier pulled down by a sufficient source voltage. In this case, the drain-side energy barrier is eliminated by the trapped charge. Therefore, drain-side stress results in reverse current only. -
FIG. 7 illustrates a plot of silicon-oxide interface potential versus distance along the cell when a charge is trapped in both corners. The device will conduct in either direction, depending on which end is biased. - In the above embodiments of
FIGS. 4-7 , a sufficient drain/source voltage to pull down the respective energy barrier to allow current to flow may be in the range of 6.0V to V. Alternate embodiments use other voltage ranges to obtain substantially similar results, depending on the type of memory device. It should be noted that the reverse current may saturate at a predetermined source voltage in each of the above cases. - The trench corner effect bidirectional flash memory cell could be programmed and erased using methods substantially similar to parasitic field devices. Programming (charge trapping) could be accomplished by junction breakdown as described above. The effect can be accelerated by applying a substrate voltage or a negative Vg bias for an n-channel device.
- Reading the memory cell could be performed by applying a gate voltage sufficient to invert the trench bottom center as shown in
FIGS. 6-7 . A voltage is also applied to the drain that pulls down the drain-side barrier. Current would then flow depending on whether there is a trapped charge present at the source-side barrier. - Erasing the memory cell could be accomplished in multiple ways. One erase method would be to tunnel the charge out of the trapping layer into the substrate by applying a voltage between the gate and the substrate/drain/source so as to produce a high electric field in the trapping material.
- A second erasing method includes using hot-carrier effects by pulling significant channel current such that a charge of the opposite polarity as the trapped charge would be injected into the trapping material and compensate/combine with the trapped charge.
-
FIG. 9 illustrates an alternate embodiment gate configuration for the trench corner effect bidirectional flash memory cell of the present invention. In this embodiment, thegate 901 is formed such that it extends down into the trench in a “T” configuration. -
FIG. 10 illustrates another alternate embodiment gate configuration for the trench corner effect bidirectional flash memory cell of the present invention. In this embodiment, thegate 1001 is formed within theoxide dielectric material 1003. -
FIG. 11 illustrates yet another alternate embodiment gate configuration for the trench corner effect bidirectional flash memory cell of the present invention. In this embodiment, thegate part 1102 formed within theoxide dielectric material 1110 in the trench. Theother part 1101 is formed over the trench and overlapping the twoactive areas - In the embodiments of
FIGS. 9-11 above, an oxide material is illustrated between the trapping material along the sidewalls of the trench and the portion of the control gate extending into the trench. This oxide is not required for proper operation of the present invention. The gate may be in contact with the trapping material. - In summary, the non-volatile memory cell architecture of the present invention uses a trench corner barrier effect to produce a compact cell containing two logical bits. The absence or presence of the energy barrier, in response to the absence or presence of trapped charges, creates the non-volatile memory states.
- Although specific embodiments have been illustrated and described herein, it will be appreciated by those of ordinary skill in the art that any arrangement that is calculated to achieve the same purpose may be substituted for the specific embodiments shown. Many adaptations of the invention will be apparent to those of ordinary skill in the art. Accordingly, this application is intended to cover any adaptations or variations of the invention. It is manifestly intended that this invention be limited only by the following claims and equivalents thereof.
Claims (20)
1. A trench corner effect, bidirectional flash memory cell comprising:
a trench formed in a substrate;
a trapping material along each of a first and second side of the trench;
a dielectric material filling the trench;
a plurality of active areas formed in the substrate substantially adjacent to the first and second sides; and
a control gate formed above the trench and comprising an extension that extends into the trench.
2. The memory cell of claim 1 wherein the trapping material has an oxide-nitride-oxide structure.
3. The memory cell of claim 1 wherein each trapping material is adapted to store a charge independent of the other trapping material.
4. The memory cell of claim 1 wherein the control gate overlaps at least a portion of each active area.
5. The memory cell of claim 1 wherein a first active area of the plurality of active areas is a drain area and a second active area is a source area.
6. A trench corner effect, bidirectional flash memory cell comprising:
a trench having first and second opposing sidewalls formed in a silicon substrate;
a low-trap-density dielectric filling the trench and extending above the substrate to overlap substrate edges adjacent to the first and second sidewalls;
a first and second trapping layer formed respectively over the first and second sidewalls between the dielectric and the substrate;
a drain region formed in the substrate substantially adjacent to the first sidewall of the trench;
a source region formed in the substrate substantially adjacent to the second sidewall of the trench; and
a control gate formed over the trench and dielectric such that the control gate and dielectric overlap at least a portion of each of the drain and source regions, the control gate comprising an extension that extends into the trench through the dielectric.
7. The memory cell of claim 6 wherein the cell is p-channel device and stores electrons in the first and second trapping layers.
8. The memory cell of claim 6 wherein the cell is an n-channel device and stores holes in the first and second trapping layers.
9. The memory cell of claim 6 wherein the control gate extension is substantially equal distance between the first and second trapping layers.
10. A trench corner effect, bidirectional flash memory cell comprising:
a trench formed in a substrate, the trench comprising opposing first and second sidewalls;
an oxide material substantially filling the trench and extending above the substrate and overlapping edges of the substrate that are adjacent to the trench;
a trapping layer formed along each of the first and the second sidewalls forming first and second trapping layers;
drain and source regions formed in the substrate, each region substantially adjacent to either the first or the second side; and
a control gate formed over the trench and comprising an extension that extends into the trench and between the trapping layers.
11. The memory cell of claim 10 wherein direction of operation of the memory cell determines which side of the trench is adjacent to the drain region and which side is adjacent to the source region, the direction determined by biasing of the drain and source regions.
12. The memory cell of claim 10 wherein a trapping layer is also formed along the bottom of the trench connecting the first and second trapping layers.
13. The memory cell of claim 12 wherein the thickness of the trapping layer formed along the bottom of the trench is such that the first and second trapping layers are isolated from each other.
14. The memory cell of claim 10 wherein the first, second, and bottom trapping layers form a continuous layer along the inside of the trench.
15. The memory cell of claim 10 wherein the cell is an n-channel device wherein the drain and source regions have p-type conductivity.
16. The memory cell of claim 10 wherein the cell is a p-channel device wherein the drain and source regions have n-type conductivity.
17. The memory cell of claim 10 wherein the trench extends into the silicon substrate at least as deep as the drain and source regions.
18. The memory cell of claim 10 wherein charge trapping in the trapping layers is accelerated by applying a substrate voltage.
19. The memory cell of claim 10 wherein the cell is an n-channel device and charge trapping in the charge trapping layers is accelerated by applying a negative gate bias.
20. A method for fabricating a trench corner effect, bidirectional flash memory cell, the method comprising:
forming a trench in a substrate;
forming a trapping material along each of a first and second side of the trench;
filling the trench with a dielectric material;
forming a plurality of active areas in the substrate substantially adjacent to the first and second sides; and
forming a control gate above the trench including an extension that extends into the trench.
Priority Applications (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US11/188,556 US20050253185A1 (en) | 2003-09-05 | 2005-07-25 | Trench corner effect bidirectional flash memory cell |
Applications Claiming Priority (2)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US10/656,636 US6977412B2 (en) | 2003-09-05 | 2003-09-05 | Trench corner effect bidirectional flash memory cell |
US11/188,556 US20050253185A1 (en) | 2003-09-05 | 2005-07-25 | Trench corner effect bidirectional flash memory cell |
Related Parent Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US10/656,636 Division US6977412B2 (en) | 2003-09-05 | 2003-09-05 | Trench corner effect bidirectional flash memory cell |
Publications (1)
Publication Number | Publication Date |
---|---|
US20050253185A1 true US20050253185A1 (en) | 2005-11-17 |
Family
ID=34226388
Family Applications (7)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US10/656,636 Expired - Lifetime US6977412B2 (en) | 2003-09-05 | 2003-09-05 | Trench corner effect bidirectional flash memory cell |
US11/188,556 Abandoned US20050253185A1 (en) | 2003-09-05 | 2005-07-25 | Trench corner effect bidirectional flash memory cell |
US11/188,364 Expired - Lifetime US7161217B2 (en) | 2003-09-05 | 2005-07-25 | Trench corner effect bidirectional flash memory cell |
US11/188,497 Expired - Lifetime US7283394B2 (en) | 2003-09-05 | 2005-07-25 | Trench corner effect bidirectional flash memory cell |
US11/188,570 Expired - Lifetime US7329920B2 (en) | 2003-09-05 | 2005-07-25 | Trench corner effect bidirectional flash memory cell |
US11/188,891 Active 2025-03-25 US7535054B2 (en) | 2003-09-05 | 2005-07-25 | Trench corner effect bidirectional flash memory cell |
US11/188,553 Expired - Lifetime US7285821B2 (en) | 2003-09-05 | 2005-07-25 | Trench corner effect bidirectional flash memory cell |
Family Applications Before (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US10/656,636 Expired - Lifetime US6977412B2 (en) | 2003-09-05 | 2003-09-05 | Trench corner effect bidirectional flash memory cell |
Family Applications After (5)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US11/188,364 Expired - Lifetime US7161217B2 (en) | 2003-09-05 | 2005-07-25 | Trench corner effect bidirectional flash memory cell |
US11/188,497 Expired - Lifetime US7283394B2 (en) | 2003-09-05 | 2005-07-25 | Trench corner effect bidirectional flash memory cell |
US11/188,570 Expired - Lifetime US7329920B2 (en) | 2003-09-05 | 2005-07-25 | Trench corner effect bidirectional flash memory cell |
US11/188,891 Active 2025-03-25 US7535054B2 (en) | 2003-09-05 | 2005-07-25 | Trench corner effect bidirectional flash memory cell |
US11/188,553 Expired - Lifetime US7285821B2 (en) | 2003-09-05 | 2005-07-25 | Trench corner effect bidirectional flash memory cell |
Country Status (1)
Country | Link |
---|---|
US (7) | US6977412B2 (en) |
Cited By (3)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US20080023749A1 (en) * | 2006-07-28 | 2008-01-31 | Samsung Electronics Co., Ltd. | Non-volatile memory device and methods of operating and fabricating the same |
US20080025096A1 (en) * | 2006-07-28 | 2008-01-31 | Samsung Electronics Co. Ltd. | Nonvolatile memory devices and methods of fabricating the same |
US20080135916A1 (en) * | 2006-11-28 | 2008-06-12 | Kim Won-Joo | Non-volatile memory device and method of fabricating the same |
Families Citing this family (9)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US6977412B2 (en) * | 2003-09-05 | 2005-12-20 | Micron Technology, Inc. | Trench corner effect bidirectional flash memory cell |
US7202523B2 (en) * | 2003-11-17 | 2007-04-10 | Micron Technology, Inc. | NROM flash memory devices on ultrathin silicon |
US7269067B2 (en) * | 2005-07-06 | 2007-09-11 | Spansion Llc | Programming a memory device |
KR100707217B1 (en) * | 2006-05-26 | 2007-04-13 | 삼성전자주식회사 | Semiconductor memory device having recess-type control gate electrode and method of fabricating the same |
KR20080035211A (en) | 2006-10-18 | 2008-04-23 | 삼성전자주식회사 | Semiconductor memory device having recess-type control gate electrode |
US7838920B2 (en) * | 2006-12-04 | 2010-11-23 | Micron Technology, Inc. | Trench memory structures and operation |
US8320191B2 (en) | 2007-08-30 | 2012-11-27 | Infineon Technologies Ag | Memory cell arrangement, method for controlling a memory cell, memory array and electronic device |
KR100930074B1 (en) | 2007-11-20 | 2009-12-08 | 경북대학교 산학협력단 | Single Transistor Floating Body DRAM Cell Device with Nonvolatile Functions |
TWI679752B (en) | 2018-12-18 | 2019-12-11 | 力晶積成電子製造股份有限公司 | Memory device and manufacturing method thereof |
Citations (6)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US20020024092A1 (en) * | 2000-08-11 | 2002-02-28 | Herbert Palm | Memory cell, memory cell arrangement and fabrication method |
US20020096703A1 (en) * | 1996-05-29 | 2002-07-25 | Madhukar B. Vora | Vertically integrated flash eeprom for greater density and lower cost |
US6448607B1 (en) * | 2000-12-08 | 2002-09-10 | Ememory Technology Inc. | Nonvolatile memory having embedded word lines |
US6552387B1 (en) * | 1997-07-30 | 2003-04-22 | Saifun Semiconductors Ltd. | Non-volatile electrically erasable and programmable semiconductor memory cell utilizing asymmetrical charge trapping |
US6555870B1 (en) * | 1999-06-29 | 2003-04-29 | Kabushiki Kaisha Toshiba | Nonvolatile semiconductor memory device and method for producing same |
US6798013B2 (en) * | 2002-08-28 | 2004-09-28 | Fernando Gonzalez | Vertically integrated flash memory cell and method of fabricating a vertically integrated flash memory cell |
Family Cites Families (118)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US4332A (en) * | 1845-12-26 | Improvement in water-wheels | ||
US67807A (en) * | 1867-08-13 | Petkj | ||
US177275A (en) * | 1876-05-09 | Improvement in volta-electric apparatus | ||
US151138A (en) * | 1874-05-19 | Improvement in axle-spindles for vehicles | ||
US82876A (en) * | 1868-10-06 | reese | ||
US15752A (en) * | 1856-09-23 | Fly-trap | ||
US117861A (en) * | 1871-08-08 | Improvement in fog-alarms | ||
US1075A (en) * | 1839-02-02 | Hand-loom toe | ||
US57997A (en) * | 1866-09-11 | Improvement in malt-ksln floors | ||
US182829A (en) * | 1876-10-03 | Improvement in wheel-plows | ||
US142569A (en) * | 1873-09-09 | Improvement in cut-offs for cisterns | ||
US146885A (en) * | 1874-01-27 | Improvement in boring-machines | ||
US24092A (en) * | 1859-05-24 | Improvement in carding - en gin es | ||
US11755A (en) * | 1854-10-03 | Self-acting mule | ||
US4184207A (en) | 1978-01-27 | 1980-01-15 | Texas Instruments Incorporated | High density floating gate electrically programmable ROM |
US4420504A (en) | 1980-12-22 | 1983-12-13 | Raytheon Company | Programmable read only memory |
JPS61150369A (en) | 1984-12-25 | 1986-07-09 | Toshiba Corp | Read-only semiconductor memory device and manufacture thereof |
EP0232361B1 (en) | 1985-07-25 | 1992-09-30 | AT&T Corp. | High-performance dram arrays including trench capacitors |
US4881114A (en) | 1986-05-16 | 1989-11-14 | Actel Corporation | Selectively formable vertical diode circuit element |
US4890144A (en) | 1987-09-14 | 1989-12-26 | Motorola, Inc. | Integrated circuit trench cell |
US5109259A (en) | 1987-09-22 | 1992-04-28 | Texas Instruments Incorporated | Multiple DRAM cells in a trench |
US5146426A (en) * | 1990-11-08 | 1992-09-08 | North American Philips Corp. | Electrically erasable and programmable read only memory with trench structure |
US5241496A (en) | 1991-08-19 | 1993-08-31 | Micron Technology, Inc. | Array of read-only memory cells, eacch of which has a one-time, voltage-programmable antifuse element constructed within a trench shared by a pair of cells |
US5467305A (en) | 1992-03-12 | 1995-11-14 | International Business Machines Corporation | Three-dimensional direct-write EEPROM arrays and fabrication methods |
US5379253A (en) | 1992-06-01 | 1995-01-03 | National Semiconductor Corporation | High density EEPROM cell array with novel programming scheme and method of manufacture |
US5330930A (en) | 1992-12-31 | 1994-07-19 | Chartered Semiconductor Manufacturing Pte Ltd. | Formation of vertical polysilicon resistor having a nitride sidewall for small static RAM cell |
US5378647A (en) | 1993-10-25 | 1995-01-03 | United Microelectronics Corporation | Method of making a bottom gate mask ROM device |
US5397725A (en) | 1993-10-28 | 1995-03-14 | National Semiconductor Corporation | Method of controlling oxide thinning in an EPROM or flash memory array |
US5429967A (en) | 1994-04-08 | 1995-07-04 | United Microelectronics Corporation | Process for producing a very high density mask ROM |
US5705415A (en) * | 1994-10-04 | 1998-01-06 | Motorola, Inc. | Process for forming an electrically programmable read-only memory cell |
US5576236A (en) | 1995-06-28 | 1996-11-19 | United Microelectronics Corporation | Process for coding and code marking read-only memory |
US5768192A (en) | 1996-07-23 | 1998-06-16 | Saifun Semiconductors, Ltd. | Non-volatile semiconductor memory cell utilizing asymmetrical charge trapping |
JP3191693B2 (en) | 1996-08-29 | 2001-07-23 | 日本電気株式会社 | Method for manufacturing semiconductor memory device |
US6028342A (en) | 1996-11-22 | 2000-02-22 | United Microelectronics Corp. | ROM diode and a method of making the same |
US5792697A (en) | 1997-01-07 | 1998-08-11 | United Microelectronics Corporation | Method for fabricating a multi-stage ROM |
TW319904B (en) | 1997-01-20 | 1997-11-11 | United Microelectronics Corp | Three dimensional read only memory and manufacturing method thereof |
TW347581B (en) | 1997-02-05 | 1998-12-11 | United Microelectronics Corp | Process for fabricating read-only memory cells |
US6190966B1 (en) | 1997-03-25 | 2001-02-20 | Vantis Corporation | Process for fabricating semiconductor memory device with high data retention including silicon nitride etch stop layer formed at high temperature with low hydrogen ion concentration |
US5966603A (en) | 1997-06-11 | 1999-10-12 | Saifun Semiconductors Ltd. | NROM fabrication method with a periphery portion |
US6297096B1 (en) | 1997-06-11 | 2001-10-02 | Saifun Semiconductors Ltd. | NROM fabrication method |
US6768165B1 (en) | 1997-08-01 | 2004-07-27 | Saifun Semiconductors Ltd. | Two bit non-volatile electrically erasable and programmable semiconductor memory cell utilizing asymmetrical charge trapping |
US6713345B1 (en) | 1997-09-23 | 2004-03-30 | Hyundai Electronics Industries Co., Ltd. | Semiconductor memory device having a trench and a gate electrode vertically formed on a wall of the trench |
TW406378B (en) | 1998-02-03 | 2000-09-21 | Taiwan Semiconductor Mfg | The structure of read-only memory (ROM) and its manufacture method |
US6030871A (en) | 1998-05-05 | 2000-02-29 | Saifun Semiconductors Ltd. | Process for producing two bit ROM cell utilizing angled implant |
US6215148B1 (en) | 1998-05-20 | 2001-04-10 | Saifun Semiconductors Ltd. | NROM cell with improved programming, erasing and cycling |
US6348711B1 (en) | 1998-05-20 | 2002-02-19 | Saifun Semiconductors Ltd. | NROM cell with self-aligned programming and erasure areas |
US6133102A (en) | 1998-06-19 | 2000-10-17 | Wu; Shye-Lin | Method of fabricating double poly-gate high density multi-state flat mask ROM cells |
TW380318B (en) | 1998-07-29 | 2000-01-21 | United Semiconductor Corp | Manufacturing method for flash erasable programmable ROM |
US6251731B1 (en) | 1998-08-10 | 2001-06-26 | Acer Semiconductor Manufacturing, Inc. | Method for fabricating high-density and high-speed nand-type mask roms |
JP3303789B2 (en) * | 1998-09-01 | 2002-07-22 | 日本電気株式会社 | Flash memory and its writing / erasing method |
US6184089B1 (en) | 1999-01-27 | 2001-02-06 | United Microelectronics Corp. | Method of fabricating one-time programmable read only memory |
US6108240A (en) | 1999-02-04 | 2000-08-22 | Tower Semiconductor Ltd. | Implementation of EEPROM using intermediate gate voltage to avoid disturb conditions |
US6134156A (en) | 1999-02-04 | 2000-10-17 | Saifun Semiconductors Ltd. | Method for initiating a retrieval procedure in virtual ground arrays |
US6081456A (en) | 1999-02-04 | 2000-06-27 | Tower Semiconductor Ltd. | Bit line control circuit for a memory array using 2-bit non-volatile memory cells |
US6147904A (en) | 1999-02-04 | 2000-11-14 | Tower Semiconductor Ltd. | Redundancy method and structure for 2-bit non-volatile memory cells |
US6181597B1 (en) | 1999-02-04 | 2001-01-30 | Tower Semiconductor Ltd. | EEPROM array using 2-bit non-volatile memory cells with serial read operations |
US6157570A (en) | 1999-02-04 | 2000-12-05 | Tower Semiconductor Ltd. | Program/erase endurance of EEPROM memory cells |
US6256231B1 (en) | 1999-02-04 | 2001-07-03 | Tower Semiconductor Ltd. | EEPROM array using 2-bit non-volatile memory cells and method of implementing same |
US6487050B1 (en) | 1999-02-22 | 2002-11-26 | Seagate Technology Llc | Disc drive with wear-resistant ramp coating of carbon nitride or metal nitride |
US6044022A (en) | 1999-02-26 | 2000-03-28 | Tower Semiconductor Ltd. | Programmable configuration for EEPROMS including 2-bit non-volatile memory cell arrays |
US6174758B1 (en) | 1999-03-03 | 2001-01-16 | Tower Semiconductor Ltd. | Semiconductor chip having fieldless array with salicide gates and methods for making same |
US6208557B1 (en) | 1999-05-21 | 2001-03-27 | National Semiconductor Corporation | EPROM and flash memory cells with source-side injection and a gate dielectric that traps hot electrons during programming |
US6218695B1 (en) | 1999-06-28 | 2001-04-17 | Tower Semiconductor Ltd. | Area efficient column select circuitry for 2-bit non-volatile memory cells |
US6255166B1 (en) | 1999-08-05 | 2001-07-03 | Aalo Lsi Design & Device Technology, Inc. | Nonvolatile memory cell, method of programming the same and nonvolatile memory array |
US6204529B1 (en) | 1999-08-27 | 2001-03-20 | Hsing Lan Lung | 8 bit per cell non-volatile semiconductor memory structure utilizing trench technology and dielectric floating gate |
US6303436B1 (en) | 1999-09-21 | 2001-10-16 | Mosel Vitelic, Inc. | Method for fabricating a type of trench mask ROM cell |
FR2799570B1 (en) * | 1999-10-08 | 2001-11-16 | Itt Mfg Enterprises Inc | IMPROVED ELECTRICAL SWITCH WITH MULTI-WAY TACTILE EFFECT AND SINGLE TRIGGER |
US6175523B1 (en) | 1999-10-25 | 2001-01-16 | Advanced Micro Devices, Inc | Precharging mechanism and method for NAND-based flash memory devices |
US6240020B1 (en) | 1999-10-25 | 2001-05-29 | Advanced Micro Devices | Method of bitline shielding in conjunction with a precharging scheme for nand-based flash memory devices |
US6429063B1 (en) | 1999-10-26 | 2002-08-06 | Saifun Semiconductors Ltd. | NROM cell with generally decoupled primary and secondary injection |
US6291854B1 (en) | 1999-12-30 | 2001-09-18 | United Microelectronics Corp. | Electrically erasable and programmable read only memory device and manufacturing therefor |
US6272043B1 (en) | 2000-01-28 | 2001-08-07 | Advanced Micro Devices, Inc. | Apparatus and method of direct current sensing from source side in a virtual ground array |
US6201737B1 (en) | 2000-01-28 | 2001-03-13 | Advanced Micro Devices, Inc. | Apparatus and method to characterize the threshold distribution in an NROM virtual ground array |
US6222768B1 (en) | 2000-01-28 | 2001-04-24 | Advanced Micro Devices, Inc. | Auto adjusting window placement scheme for an NROM virtual ground array |
TW439276B (en) | 2000-02-14 | 2001-06-07 | United Microelectronics Corp | Fabricating method of read only memory |
US6215702B1 (en) | 2000-02-16 | 2001-04-10 | Advanced Micro Devices, Inc. | Method of maintaining constant erasing speeds for non-volatile memory cells |
US6266281B1 (en) | 2000-02-16 | 2001-07-24 | Advanced Micro Devices, Inc. | Method of erasing non-volatile memory cells |
US6243300B1 (en) | 2000-02-16 | 2001-06-05 | Advanced Micro Devices, Inc. | Substrate hole injection for neutralizing spillover charge generated during programming of a non-volatile memory cell |
US6275414B1 (en) | 2000-05-16 | 2001-08-14 | Advanced Micro Devices, Inc. | Uniform bitline strapping of a non-volatile memory cell |
US6269023B1 (en) | 2000-05-19 | 2001-07-31 | Advanced Micro Devices, Inc. | Method of programming a non-volatile memory cell using a current limiter |
RU2247441C2 (en) * | 2000-08-11 | 2005-02-27 | Инфинеон Текнолоджиз Аг | Memory device and its manufacturing process |
US6282118B1 (en) | 2000-10-06 | 2001-08-28 | Macronix International Co. Ltd. | Nonvolatile semiconductor memory device |
US6583479B1 (en) | 2000-10-16 | 2003-06-24 | Advanced Micro Devices, Inc. | Sidewall NROM and method of manufacture thereof for non-volatile memory cells |
US6602805B2 (en) | 2000-12-14 | 2003-08-05 | Macronix International Co., Ltd. | Method for forming gate dielectric layer in NROM |
US6461949B1 (en) | 2001-03-29 | 2002-10-08 | Macronix International Co. Ltd. | Method for fabricating a nitride read-only-memory (NROM) |
TW480677B (en) | 2001-04-04 | 2002-03-21 | Macronix Int Co Ltd | Method of fabricating a nitride read only memory cell |
TW480678B (en) | 2001-04-13 | 2002-03-21 | Macronix Int Co Ltd | Method for producing nitride read only memory (NROM) |
US6576511B2 (en) | 2001-05-02 | 2003-06-10 | Macronix International Co., Ltd. | Method for forming nitride read only memory |
TW494541B (en) | 2001-05-28 | 2002-07-11 | Macronix Int Co Ltd | Method for producing silicon nitride read-only-memory |
US20020182829A1 (en) | 2001-05-31 | 2002-12-05 | Chia-Hsing Chen | Method for forming nitride read only memory with indium pocket region |
US6531887B2 (en) * | 2001-06-01 | 2003-03-11 | Macronix International Co., Ltd. | One cell programmable switch using non-volatile cell |
US6580135B2 (en) | 2001-06-18 | 2003-06-17 | Macronix International Co., Ltd. | Silicon nitride read only memory structure and method of programming and erasure |
TW495974B (en) | 2001-06-21 | 2002-07-21 | Macronix Int Co Ltd | Manufacturing method for nitride read only memory |
US6432778B1 (en) | 2001-08-07 | 2002-08-13 | Macronix International Co. Ltd. | Method of forming a system on chip (SOC) with nitride read only memory (NROM) |
US6521944B1 (en) | 2001-08-09 | 2003-02-18 | National Semiconductor Corporation | Split gate memory cell with a floating gate in the corner of a trench |
US6617204B2 (en) | 2001-08-13 | 2003-09-09 | Macronix International Co., Ltd. | Method of forming the protective film to prevent nitride read only memory cell charging |
KR20030025315A (en) | 2001-09-20 | 2003-03-29 | 주식회사 하이닉스반도체 | Flash memory device and method for fabricating the same |
TW495977B (en) * | 2001-09-28 | 2002-07-21 | Macronix Int Co Ltd | Erasing method for p-channel silicon nitride read only memory |
TW507369B (en) | 2001-10-29 | 2002-10-21 | Macronix Int Co Ltd | Silicon nitride read only memory structure for preventing antenna effect |
US6777737B2 (en) * | 2001-10-30 | 2004-08-17 | International Business Machines Corporation | Vertical DRAM punchthrough stop self-aligned to storage trench |
US6514831B1 (en) | 2001-11-14 | 2003-02-04 | Macronix International Co., Ltd. | Nitride read only memory cell |
US6486028B1 (en) | 2001-11-20 | 2002-11-26 | Macronix International Co., Ltd. | Method of fabricating a nitride read-only-memory cell vertical structure |
US6417053B1 (en) | 2001-11-20 | 2002-07-09 | Macronix International Co., Ltd. | Fabrication method for a silicon nitride read-only memory |
US6885585B2 (en) * | 2001-12-20 | 2005-04-26 | Saifun Semiconductors Ltd. | NROM NOR array |
US6421275B1 (en) | 2002-01-22 | 2002-07-16 | Macronix International Co. Ltd. | Method for adjusting a reference current of a flash nitride read only memory (NROM) and device thereof |
TW544922B (en) | 2002-03-08 | 2003-08-01 | Macronix Int Co Ltd | Nonvolatile memory and its manufacturing method |
TW521429B (en) | 2002-03-11 | 2003-02-21 | Macronix Int Co Ltd | Structure of nitride ROM with protective diode and method for operating the same |
US6498377B1 (en) | 2002-03-21 | 2002-12-24 | Macronix International, Co., Ltd. | SONOS component having high dielectric property |
TW529168B (en) | 2002-04-02 | 2003-04-21 | Macronix Int Co Ltd | Initialization method of P-type silicon nitride read only memory |
TW554489B (en) | 2002-06-20 | 2003-09-21 | Macronix Int Co Ltd | Method for fabricating mask ROM device |
US6607957B1 (en) | 2002-07-31 | 2003-08-19 | Macronix International Co., Ltd. | Method for fabricating nitride read only memory |
US6610586B1 (en) | 2002-09-04 | 2003-08-26 | Macronix International Co., Ltd. | Method for fabricating nitride read-only memory |
US6936883B2 (en) * | 2003-04-07 | 2005-08-30 | Silicon Storage Technology, Inc. | Bi-directional read/program non-volatile floating gate memory cell and array thereof, and method of formation |
US6754105B1 (en) * | 2003-05-06 | 2004-06-22 | Advanced Micro Devices, Inc. | Trench side wall charge trapping dielectric flash memory device |
US6977412B2 (en) * | 2003-09-05 | 2005-12-20 | Micron Technology, Inc. | Trench corner effect bidirectional flash memory cell |
US6963108B1 (en) * | 2003-10-10 | 2005-11-08 | Advanced Micro Devices, Inc. | Recessed channel |
TW200514256A (en) * | 2003-10-15 | 2005-04-16 | Powerchip Semiconductor Corp | Non-volatile memory device and method of manufacturing the same |
TWI251337B (en) * | 2003-12-29 | 2006-03-11 | Powerchip Semiconductor Corp | Non-volatile memory cell and manufacturing method thereof |
-
2003
- 2003-09-05 US US10/656,636 patent/US6977412B2/en not_active Expired - Lifetime
-
2005
- 2005-07-25 US US11/188,556 patent/US20050253185A1/en not_active Abandoned
- 2005-07-25 US US11/188,364 patent/US7161217B2/en not_active Expired - Lifetime
- 2005-07-25 US US11/188,497 patent/US7283394B2/en not_active Expired - Lifetime
- 2005-07-25 US US11/188,570 patent/US7329920B2/en not_active Expired - Lifetime
- 2005-07-25 US US11/188,891 patent/US7535054B2/en active Active
- 2005-07-25 US US11/188,553 patent/US7285821B2/en not_active Expired - Lifetime
Patent Citations (7)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US20020096703A1 (en) * | 1996-05-29 | 2002-07-25 | Madhukar B. Vora | Vertically integrated flash eeprom for greater density and lower cost |
US6897520B2 (en) * | 1996-05-29 | 2005-05-24 | Madhukar B. Vora | Vertically integrated flash EEPROM for greater density and lower cost |
US6552387B1 (en) * | 1997-07-30 | 2003-04-22 | Saifun Semiconductors Ltd. | Non-volatile electrically erasable and programmable semiconductor memory cell utilizing asymmetrical charge trapping |
US6555870B1 (en) * | 1999-06-29 | 2003-04-29 | Kabushiki Kaisha Toshiba | Nonvolatile semiconductor memory device and method for producing same |
US20020024092A1 (en) * | 2000-08-11 | 2002-02-28 | Herbert Palm | Memory cell, memory cell arrangement and fabrication method |
US6448607B1 (en) * | 2000-12-08 | 2002-09-10 | Ememory Technology Inc. | Nonvolatile memory having embedded word lines |
US6798013B2 (en) * | 2002-08-28 | 2004-09-28 | Fernando Gonzalez | Vertically integrated flash memory cell and method of fabricating a vertically integrated flash memory cell |
Cited By (6)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US20080023749A1 (en) * | 2006-07-28 | 2008-01-31 | Samsung Electronics Co., Ltd. | Non-volatile memory device and methods of operating and fabricating the same |
US20080025096A1 (en) * | 2006-07-28 | 2008-01-31 | Samsung Electronics Co. Ltd. | Nonvolatile memory devices and methods of fabricating the same |
US8017991B2 (en) | 2006-07-28 | 2011-09-13 | Samsung Electronics Co., Ltd. | Non-volatile memory device and methods of operating and fabricating the same |
US8017477B2 (en) | 2006-07-28 | 2011-09-13 | Samsung Electronics Co., Ltd. | Nonvolatile memory devices and methods of fabricating the same |
US20080135916A1 (en) * | 2006-11-28 | 2008-06-12 | Kim Won-Joo | Non-volatile memory device and method of fabricating the same |
US7750393B2 (en) * | 2006-11-28 | 2010-07-06 | Samsung Electronics Co., Ltd. | Non-volatile memory device with independent channel regions adjacent different sides of a common control gate |
Also Published As
Publication number | Publication date |
---|---|
US20050253186A1 (en) | 2005-11-17 |
US20050051830A1 (en) | 2005-03-10 |
US20050258480A1 (en) | 2005-11-24 |
US6977412B2 (en) | 2005-12-20 |
US20050269627A1 (en) | 2005-12-08 |
US7535054B2 (en) | 2009-05-19 |
US7285821B2 (en) | 2007-10-23 |
US20050269625A1 (en) | 2005-12-08 |
US20050255638A1 (en) | 2005-11-17 |
US7329920B2 (en) | 2008-02-12 |
US7283394B2 (en) | 2007-10-16 |
US7161217B2 (en) | 2007-01-09 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
US7535054B2 (en) | Trench corner effect bidirectional flash memory cell | |
KR100876082B1 (en) | Memory device and forming method thereof | |
US7242612B2 (en) | Non-volatile memory devices and methods for driving the same | |
US7157773B2 (en) | Nonvolatile semiconductor memory device | |
US8036031B2 (en) | Semiconductor device having a field effect source/drain region | |
KR101056797B1 (en) | Nonvolatile Semiconductor Memory | |
KR100881185B1 (en) | Non-volatile memory device and method of operating the same | |
US7535049B2 (en) | Multi bits flash memory device and method of operating the same | |
US20110121380A1 (en) | Non-volatile electrically alterable memory cell for storing multiple data | |
US7501677B2 (en) | SONOS memory with inversion bit-lines | |
JP2010021572A (en) | Twin monos memory array structure | |
KR100745766B1 (en) | Non-volatile memory device having four storage node films and method of operating the same | |
US20030062567A1 (en) | Non volatile dielectric memory cell structure with high dielectric constant capacitive coupling layer | |
US20060131642A1 (en) | Semiconductor storage | |
US6795342B1 (en) | System for programming a non-volatile memory cell | |
US6795357B1 (en) | Method for reading a non-volatile memory cell | |
JP2004134799A (en) | Single-bit non-volatile memory cell, its programming method, and its erasing method | |
US6788583B2 (en) | Pre-charge method for reading a non-volatile memory cell | |
US6963508B1 (en) | Operation method for non-volatile memory | |
JP2002043448A (en) | Integrated circuit and charge method of trap charge layer of memory cell | |
US7512013B2 (en) | Memory structures for expanding a second bit operation window | |
JP2004087770A (en) | Nonvolatile semiconductor memory device and charge injection method thereof | |
JP2009021305A (en) | Nonvolatile memory transistor | |
KR100606927B1 (en) | Non-volatile Memory and Operating Method of The Same | |
JPH0677491A (en) | Semiconductor device |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
STCB | Information on status: application discontinuation |
Free format text: ABANDONED -- FAILURE TO RESPOND TO AN OFFICE ACTION |