US20050160972A1 - Method and resulting structure for manufacturing semiconductor substrates - Google Patents

Method and resulting structure for manufacturing semiconductor substrates Download PDF

Info

Publication number
US20050160972A1
US20050160972A1 US11/050,010 US5001005A US2005160972A1 US 20050160972 A1 US20050160972 A1 US 20050160972A1 US 5001005 A US5001005 A US 5001005A US 2005160972 A1 US2005160972 A1 US 2005160972A1
Authority
US
United States
Prior art keywords
semiconductor
tile
semiconductor wafer
wafer composite
substrate
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Abandoned
Application number
US11/050,010
Inventor
Shaun Cunningham
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
Commonwealth Scientific and Industrial Research Organization CSIRO
Original Assignee
Commonwealth Scientific and Industrial Research Organization CSIRO
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Commonwealth Scientific and Industrial Research Organization CSIRO filed Critical Commonwealth Scientific and Industrial Research Organization CSIRO
Priority to US11/050,010 priority Critical patent/US20050160972A1/en
Priority to US11/185,238 priority patent/US20050255672A1/en
Publication of US20050160972A1 publication Critical patent/US20050160972A1/en
Abandoned legal-status Critical Current

Links

Images

Classifications

    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L24/00Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
    • H01L24/80Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected
    • H01L24/83Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected using a layer connector
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/02Manufacture or treatment of semiconductor devices or of parts thereof
    • H01L21/04Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer
    • H01L21/48Manufacture or treatment of parts, e.g. containers, prior to assembly of the devices, using processes not provided for in a single one of the subgroups H01L21/06 - H01L21/326
    • H01L21/4814Conductive parts
    • H01L21/4871Bases, plates or heatsinks
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/70Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
    • H01L21/71Manufacture of specific parts of devices defined in group H01L21/70
    • H01L21/768Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics
    • H01L21/76898Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics formed through a semiconductor substrate
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/70Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
    • H01L21/77Manufacture or treatment of devices consisting of a plurality of solid state components or integrated circuits formed in, or on, a common substrate
    • H01L21/78Manufacture or treatment of devices consisting of a plurality of solid state components or integrated circuits formed in, or on, a common substrate with subsequent division of the substrate into plural individual devices
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L23/00Details of semiconductor or other solid state devices
    • H01L23/12Mountings, e.g. non-detachable insulating substrates
    • H01L23/14Mountings, e.g. non-detachable insulating substrates characterised by the material or its electrical properties
    • H01L23/142Metallic substrates having insulating layers
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L23/00Details of semiconductor or other solid state devices
    • H01L23/34Arrangements for cooling, heating, ventilating or temperature compensation ; Temperature sensing arrangements
    • H01L23/36Selection of materials, or shaping, to facilitate cooling or heating, e.g. heatsinks
    • H01L23/373Cooling facilitated by selection of materials for the device or materials for thermal expansion adaptation, e.g. carbon
    • H01L23/3736Metallic materials
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L23/00Details of semiconductor or other solid state devices
    • H01L23/48Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor
    • H01L23/488Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor consisting of soldered or bonded constructions
    • H01L23/492Bases or plates or solder therefor
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L23/00Details of semiconductor or other solid state devices
    • H01L23/544Marks applied to semiconductor devices or parts, e.g. registration marks, alignment structures, wafer maps
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L23/00Details of semiconductor or other solid state devices
    • H01L23/552Protection against radiation, e.g. light or electromagnetic waves
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L24/00Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
    • H01L24/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L24/18High density interconnect [HDI] connectors; Manufacturing methods related thereto
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L24/00Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
    • H01L24/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L24/26Layer connectors, e.g. plate connectors, solder or adhesive layers; Manufacturing methods related thereto
    • H01L24/31Structure, shape, material or disposition of the layer connectors after the connecting process
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L24/00Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
    • H01L24/80Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected
    • H01L24/82Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected by forming build-up interconnects at chip-level, e.g. for high density interconnects [HDI]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L24/00Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
    • H01L24/93Batch processes
    • H01L24/95Batch processes at chip-level, i.e. with connecting carried out on a plurality of singulated devices, i.e. on diced chips
    • H01L24/97Batch processes at chip-level, i.e. with connecting carried out on a plurality of singulated devices, i.e. on diced chips the devices being connected to a common substrate, e.g. interposer, said common substrate being separable into individual assemblies after connecting
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/02Manufacture or treatment of semiconductor devices or of parts thereof
    • H01L21/04Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer
    • H01L21/18Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer the devices having semiconductor bodies comprising elements of Group IV of the Periodic Table or AIIIBV compounds with or without impurities, e.g. doping materials
    • H01L21/30Treatment of semiconductor bodies using processes or apparatus not provided for in groups H01L21/20 - H01L21/26
    • H01L21/302Treatment of semiconductor bodies using processes or apparatus not provided for in groups H01L21/20 - H01L21/26 to change their surface-physical characteristics or shape, e.g. etching, polishing, cutting
    • H01L21/304Mechanical treatment, e.g. grinding, polishing, cutting
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/18High density interconnect [HDI] connectors; Manufacturing methods related thereto
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/80Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected
    • H01L2224/83Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected using a layer connector
    • H01L2224/8319Arrangement of the layer connectors prior to mounting
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/80Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected
    • H01L2224/83Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected using a layer connector
    • H01L2224/838Bonding techniques
    • H01L2224/83801Soldering or alloying
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/91Methods for connecting semiconductor or solid state bodies including different methods provided for in two or more of groups H01L2224/80 - H01L2224/90
    • H01L2224/92Specific sequence of method steps
    • H01L2224/921Connecting a surface with connectors of different types
    • H01L2224/9212Sequential connecting processes
    • H01L2224/92142Sequential connecting processes the first connecting process involving a layer connector
    • H01L2224/92144Sequential connecting processes the first connecting process involving a layer connector the second connecting process involving a build-up interconnect
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/93Batch processes
    • H01L2224/95Batch processes at chip-level, i.e. with connecting carried out on a plurality of singulated devices, i.e. on diced chips
    • H01L2224/97Batch processes at chip-level, i.e. with connecting carried out on a plurality of singulated devices, i.e. on diced chips the devices being connected to a common substrate, e.g. interposer, said common substrate being separable into individual assemblies after connecting
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/01Chemical elements
    • H01L2924/01005Boron [B]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/01Chemical elements
    • H01L2924/01006Carbon [C]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/01Chemical elements
    • H01L2924/01023Vanadium [V]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/01Chemical elements
    • H01L2924/01029Copper [Cu]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/01Chemical elements
    • H01L2924/01033Arsenic [As]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/01Chemical elements
    • H01L2924/01042Molybdenum [Mo]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/01Chemical elements
    • H01L2924/01049Indium [In]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/01Chemical elements
    • H01L2924/0105Tin [Sn]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/01Chemical elements
    • H01L2924/01061Promethium [Pm]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/01Chemical elements
    • H01L2924/01078Platinum [Pt]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/01Chemical elements
    • H01L2924/01079Gold [Au]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/01Chemical elements
    • H01L2924/01082Lead [Pb]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/013Alloys
    • H01L2924/0132Binary Alloys
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/013Alloys
    • H01L2924/0132Binary Alloys
    • H01L2924/01322Eutectic Alloys, i.e. obtained by a liquid transforming into two solid phases
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/10Details of semiconductor or other solid state devices to be connected
    • H01L2924/102Material of the semiconductor or solid state bodies
    • H01L2924/1025Semiconducting materials
    • H01L2924/1026Compound semiconductors
    • H01L2924/1032III-V
    • H01L2924/10329Gallium arsenide [GaAs]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/10Details of semiconductor or other solid state devices to be connected
    • H01L2924/11Device type
    • H01L2924/12Passive devices, e.g. 2 terminal devices
    • H01L2924/1204Optical Diode
    • H01L2924/12042LASER
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/10Details of semiconductor or other solid state devices to be connected
    • H01L2924/11Device type
    • H01L2924/14Integrated circuits
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/19Details of hybrid assemblies other than the semiconductor or other solid state devices to be connected
    • H01L2924/1901Structure
    • H01L2924/1904Component type
    • H01L2924/19041Component type being a capacitor
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/19Details of hybrid assemblies other than the semiconductor or other solid state devices to be connected
    • H01L2924/1901Structure
    • H01L2924/1904Component type
    • H01L2924/19042Component type being an inductor
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/19Details of hybrid assemblies other than the semiconductor or other solid state devices to be connected
    • H01L2924/1901Structure
    • H01L2924/1904Component type
    • H01L2924/19043Component type being a resistor
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/30Technical effects
    • H01L2924/301Electrical effects
    • H01L2924/30105Capacitance
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/30Technical effects
    • H01L2924/301Electrical effects
    • H01L2924/30107Inductance
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/30Technical effects
    • H01L2924/301Electrical effects
    • H01L2924/3011Impedance
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/30Technical effects
    • H01L2924/301Electrical effects
    • H01L2924/3025Electromagnetic shielding

Definitions

  • the present invention relates generally to manufacturing substrates. More particularly, the invention provides a method and device for improved semiconductor substrates to form advanced semiconductor devices. Merely by way of example, the invention has been applied to a metallic substrate that includes a plurality of panels and/or tiles, which are bonded on the substrate, for the manufacture of the advanced semiconductor devices. But it would be recognized that the invention has a much broader range of applicability.
  • Compound semiconductor wafers are more prone to damage. For example, they are more brittle than conventional single crystal silicon wafers. Growing large crystal boules of compound semiconductor material is extremely difficult compared with growing large single crystal silicon boules.
  • the maximum diameters for commercially-produced compound semiconductor wafers of gallium arsenide, indium phosphide and gallium nitride are respectively six inches, four inches and two inches in conventional commercial applications.
  • wafers are typically 625 ⁇ m in thickness during steps (i), (ii) and (iii), and have sufficient mechanical strength to avoid breakage with careful handling. Wafers are typically thinned to around 50 to 100 ⁇ m in thickness in step (iv). Thinning wafers has numerous advantages, which relate to:
  • step (iv) onwards Handling thinned compound semiconductor wafers is often difficult, and compound semiconductor wafers are commonly broken from step (iv) onwards. Breakage is costly, since most of the processing (steps (i) to (iii)) is already complete. The fragility of compound semiconductor materials also causes breakages of resulting chip devices, and restricts the larger size of practical chip designs that use compound semiconductor materials. Here, larger sized compound semiconductor materials are not practical to make efficiently.
  • the invention provides a method and device for improved semiconductor substrates to form advanced semiconductor devices.
  • the invention has been applied to a metallic substrate that includes a plurality of panels and/or tiles, which are bonded on the substrate, for the manufacture of the advanced semiconductor devices. But, it would be recognized that the invention has a much broader range of applicability.
  • the semiconductor wafer composite comprises a metallic substrate and one or more semiconductor “tiles” bonded to the surface of the metallic substrate. These semiconductor tiles are formed by cutting a semiconductor wafer to a desired shape, as later described.
  • the described techniques find particular application in fabricating compound semiconductor devices, but are also more broadly applicable to all types of semiconductor wafers.
  • the metallic substrate desirably remains attached to the semiconductor material when the composite is divided into individual chips.
  • the semiconductor wafer composite is effectively used as a single large semiconductor wafer, and can be used to fabricate semiconductor devices in a similar manner. By way of the metal substrate, the composite is more durable and efficient.
  • the semiconductor tiles are advantageously square or rectangular, or one or more other shapes able to be conveniently tessellated on the metallic substrate to efficiently cover the surface of the metallic substrate. These shapes are conventionally cut from the standard “clipped-circular” wafer shape.
  • the invention provides a packaged compound semiconductor integrated circuit device.
  • the packaged device includes a compound semiconductor substrate comprising a backside surface.
  • the device has a metal substrate bonded to the backside surface.
  • the metal substrate provides mechanical support for the compound semiconductor substrate before being packaged.
  • the metal support allows the compound semiconductor to be handled.
  • the compound semiconductor has a predetermined size that is larger than a size that would be damaged if it was free from the metal support according to preferred embodiments. Here, the large size would be too large for efficient handling without the support structure.
  • a support substrate is coupled to the metal substrate for packaging.
  • the invention provides a bonded semiconductor wafer composite for fabricating semiconductor devices.
  • the bonded semiconductor wafer has a metal support substrate.
  • the metal substrate has a first diameter and an upper surface, which is substantially planar.
  • the metal support structure is characterized by a first coefficient of thermal expansion parameter.
  • the wafer also has a plurality of trapezoidal shaped tiles comprising a compound semiconductor material.
  • the plurality of trapezoidal shaped tiles are bonded onto the upper surface of the metal support substrate.
  • Each of the trapezoidal shaped tiles includes at least one edge, which is aligned with an edge of a different trapezoidal shaped tile.
  • Each of the plurality of trapezoidal shaped tiles is characterized by a second coefficient of thermal expansion parameter.
  • a eutectic bonding material is coupled between each of the trapezoidal shaped tiles and a portion of the upper surface of the metal support substrate.
  • the eutectic bonding material provides a continuous mechanical and electrical contact between the portion of the upper surface and the trapezoidal shaped tile.
  • the first coefficient of thermal expansion parameter is within a predetermined amount of the second coefficient of thermal expansion parameter. The predetermined amount is selected to reduce a possibility of breakage of any portion of any trapezoidal shaped tile bonded to the portion of the upper surface of the metal substrate from a thermal influence, e.g., contraction, expansion.
  • Each of the trapezoidal shaped tiles is derived from a compound semiconductor substrate of a second diameter, which is less than the first diameter associated with the metal substrate.
  • Each of the trapezoidal shaped tiles comprises a predetermined thickness.
  • the semiconductor wafer composite is less fragile than the semiconductor tile, and can thus be handled in larger areas. As a result, cost savings can be achieved through larger volume fabrication.
  • compound semiconductor wafers that have been hitherto produced from smaller diameter wafers can be processed in any effective size through the use of multiple semiconductor tiles. Consequently, existing fabrication equipment for treating 12 inch diameter silicon wafers can be used to fabricate compound semiconductor devices using the described semiconductor wafer composite.
  • FIG. 1 is a simplified schematic representation of a view, from above, of a semiconductor wafer composite comprising a circular metallic substrate on which four square semiconductor tiles are bonded according to an embodiment of the present invention.
  • FIG. 2 is a simplified cross-sectional view corresponding with FIG. 1 .
  • FIG. 3 is a simplified flowchart of a method involved in fabricating semiconductor chips from the semiconductor wafer composite of FIGS. 1 and 2 according to an embodiment of the present invention
  • the invention provides a method and device for improved semiconductor substrates to form advanced semiconductor devices.
  • the invention has been applied to a metallic substrate that includes a plurality of panels and/or tiles, which are bonded on the substrate, for the manufacture of the advanced semiconductor devices. But it would be recognized that the invention has a much broader range of applicability.
  • a semiconductor wafer composite is described herein.
  • the composite is well suited to fabrication of compound semiconductor devices. Further, the composite has particular application in the context of large scale production of such devices.
  • the semiconductor wafer composite from which the individual semiconductor devices are fabricated is first described, followed by a procedure for high volume production of semiconductor devices using the described semiconductor wafer composite.
  • FIGS. 1 and 2 schematically represent a simplified semiconductor wafer composite, using top and side views respectively according to an embodiment of the present invention.
  • This diagram is merely an example, which should not unduly limit the scope of the claims herein.
  • the semiconductor wafer composite effectively replaces existing semiconductor wafers from which semiconductor chip devices are fabricated.
  • the described semiconductor wafer composite represented in FIGS. 1 and 2 comprises a metallic substrate 210 upon which is bonded a number of semiconductor tiles 220 .
  • FIG. 1 represents the metallic substrate 210 as circular in shape, and represents four abutting rectangular semiconductor tiles 220 .
  • the four rectangular shapes shown in dotted outline represent further rectangular semiconductor tiles 220 that may be bonded to the metallic substrate 210 near the periphery of the metallic substrate 210 , to more efficiently use the surface of the metallic substrate 210 .
  • the substrate is preferably made from materials which have good electrical and thermal conductivity and whose coefficient of thermal expansion matches that of the semiconductor tiles. For example, CuMo, AlSi and Mo are suitable materials.
  • the substrate is highly conductive with resistivity in the range 1 to 10 micro ohm centimeters (1-10 ⁇ 10 ⁇ 6 ohm-cm) according to a specific embodiment.
  • the material can be semiconductor according to other embodiments.
  • the tiles 220 are closely placed together, through perhaps not directly abutting. A slight spacing between wafer tiles 220 eases tile dimension accuracy requirements and allows for slight thermal expansion gaps, if desirable. Indicative gap dimensions may be, for example, less than 5 ⁇ m.
  • each of the tiles should have a slight gap to separate them from each other to account for any differences in tolerances.
  • the tiles are abutting each other to prevent or reduce impurities (e.g., photoresist) from entering regions between the tiles according to other embodiments.
  • FIG. 2 is a side view that corresponds with FIG. 1 .
  • the peripheral semiconductor tiles 220 depicted in dotted outline in FIG. 1 are not represented in FIG. 2 .
  • the metallic substrate 210 comprises a metallic base layer 240 , upon which is formed a metallic bonding layer 250 .
  • the metallic base layer 240 may be formed of a suitable metal or alloys that matches the coefficient of thermal expansion (CTE) of the compound semiconductor material.
  • CTE coefficient of thermal expansion
  • CuMo copper molybdenum
  • the metallic bonding layer 250 is desirably formed of tin (Sn) or indium (In) and gold (Au), or other suitable metals having a relatively low melting point, and which form a eutectic alloy upon heating.
  • the eutectic alloy is provided purely from compression and free from relative lateral movement between the tile and substrate.
  • the semiconductor tiles 220 comprise a working layer 260 of compound semiconductor material (such as gallium arsenide (GaAs)), and a complementary bonding layer 270 preferably formed of a material that assists the semiconductor tile 220 to adhere to the metallic substrate 210 .
  • a suitable material is a combination of titanium (Ti) and gold (Au).
  • a thin metallic coating layer 290 Surrounding the metallic base layer 240 and metallic bonding layer 250 is a thin metallic coating layer 290 , formed of a noble metal. Gold (Au) or platinum (Pt) is preferably used.
  • the coating layer 290 seals the metallic substrate 210 from damage during subsequent fabrication of semiconductor devices from the semiconductor wafer composite.
  • the coating layer 290 can be applied by evaporation/deposition techniques, or by electroplating, for example.
  • While components of the semiconductor wafer composite are described above with reference to FIGS. 1 and 2 , various other associated features and advantages of the semiconductor wafer composite are described below with reference to a process for manufacturing the semiconductor wafer composite. This manufacturing process is described herein with reference to steps 310 to 330 of FIG. 3 . Remaining steps 340 to 370 of FIG. 3 describe subsequent steps in fabricating semiconductor devices from the semiconductor wafer composite.
  • each of the tiles has a specific size and shape.
  • the metal substrate also has a desired shape and size. That is, the metal substrate has a diameter “dm”, which is chosen according to the capabilities of the intended wafer processing equipment. This dimension is preferably selected from a set of industry diameters, e.g., 2 inch, 3 inch, 4 inch, 5 inch, 6 inch, 8 inch, 12 inch.
  • the substrate is shaped to provide a “flat” on one part of the circumference that acts as an alignment reference, which is similar to conventional wafers.
  • the substrate may be patterned to provide apertures which aid packaging operations or which facilitate the coupling of signals off chip.
  • the apertures may be used to form slots which radiate high frequency signals off chip.
  • This relationship ensures the least number of tiles and minimum wastage of expensive compound semiconductor material in cutting tiles to the appropriate shape.
  • four square tiles with 3 inch diagonal dimensions could be cut from 3 inch semiconductor wafers to cover a six inch metallic substrate in a 2 ⁇ 2 tile array. If only 2 inch diameter semiconductor wafers were available, nine square tiles with 2 inch diagonals could be prepared to cover a six inch substrate in a 3 ⁇ 3 array.
  • the metal substrate can be made of an alloy or other material, as well as other multilayered materials and the like, which have desirable electrical and thermal characteristics.
  • the metal substrate can also be multi-layered, depending upon the application.
  • one or more of the tiles can be made of a different material on the substrate.
  • a method for fabricating compound semiconductor devices involves, in overview, the steps listed below in Table 1.
  • FIG. 3 flowcharts these steps, which are described in further detail below.
  • TABLE 1 Step 310 Multiple semiconductor wafers are thinned 220.
  • Step 320 The wafers 220 are cut to form semiconductor tiles.
  • Step 330 The semiconductor tiles 220 are bonded to the metallic substrate 210.
  • Step 340 Standard front-side processing techniques are used to fabricate devices.
  • Step 350 Via holes are opened from the front-side to the metallic substrate 210.
  • Step 360 Via holes are metalized to make ground connections to the metallic substrate 210.
  • Step 370 The metallic substrate 210 is cut to separate individual chips.
  • tiles 220 are thinned according to existing processing techniques. If the wafers break at this point, the associated cost is relatively low since the front side of the semiconductor tile 220 has not been processed.
  • tiles are thinned using a lapping/grinding and/or polishing operation.
  • the tiles can be thinned to a thickness of about 50 to 100 microns according to certain embodiments.
  • tiles are thinned using a lapping /grinding and/or polishing operation.
  • semiconductor wafers are cut to form semiconductor tiles 220 .
  • each of the tiles is provided using a scribing and breaking process. More preferably, scribing can be provided via a diamond stylus, laser cutting, or the like. These are preferably “standard” wafers that have epitaxial layers grown on their front side and are ready for device fabrication.
  • the semiconductor tiles 220 are shaped such that these semiconductor tiles 220 can cover a planar surface with minimal intervening gaps.
  • each of the tiles is formed along a crystalline plane, which provides an accurate shape and form. Such accurate shape and form allows for alignment between each of the tiles to reduce a possibility of gaps between each of the tiles. This also subsequently enables all tiles to be arranged on the metallic substrate with the same crystal orientation.
  • a metallic substrate material is chosen to match the coefficient of thermal expansion (CTE) of the chosen semiconductor over the required range of processing temperatures.
  • the substrate material is also chosen for its strength, thermal and electrical conductivity and cost.
  • the substrate also has a high thermal conductivity to carry away heat from an integrated device formed thereon.
  • the thermal conductivity of the metallic substrate can be 165 Watts/m-Kelvin or greater.
  • an alloy of approximately 80% molybdenum and 20% copper matches the CTE of gallium arsenide and has suitable electrical and thermal conductivity.
  • An advantage of using a metallic substrate 210 is that the CTE can be adjusted by changing the composition of the metal alloy. No such adjustment is possible if a crystalline substrate such as silicon is used.
  • the metallic substrate 210 is polished on one face and its perimeter is shaped to suit large diameter wafer processing equipment. Preferably, polishing reduces a possibility of air gaps forming between the surface of the substrate and the tiles.
  • the metallic substrate has a surface roughness no greater than a predetermined amount and a uniformity of less than a certain amount across the substrate in certain embodiments to facilitate the bonding process.
  • the surface can also include a series of patterns and/or textures, which prevent the formation of air bubbles, etc. and enhance the bonding process. This typically means the metallic substrate 210 is circular in shape (as represented in FIGS. 1 and 2 ). A minor flat on one side can be provided, for compatibility with existing wafer processing equipment.
  • the metallic substrate 210 is preferably made as thin as possible so as not to increase the weight or heat capacity of the composite structure.
  • a typical thickness might be in the range 200 ⁇ m to 400 ⁇ m.
  • An inert coating layer 290 is then deposited on the metallic substrate 210 if there is a risk that the substrate 210 might be effected by subsequent semiconductor process chemistry.
  • a thin layer typically less than 1 ⁇ m in thickness
  • a noble metal such as gold or platinum is generally suitable for this purpose.
  • the coating is non-reactive with subsequent semiconductor processing steps.
  • Other materials such as silicon nitride can also be used, provided such materials have sufficient resistance to process chemistry and temperatures used in the intended wafer processing steps.
  • the bonding layer 250 is deposited on the polished surface of the metallic substrate 210 .
  • This metallic bonding layer 250 is preferably made from two or more metals that form a eutectic alloy on heating.
  • the outermost layer is preferably a noble metal (such as gold) that prevents the underlying layers from oxidising before and during bonding.
  • Underlying layers may be formed of tin or indium. These metals are chosen such that the eutectic alloy forms at relatively low temperature (for example, 200 Degrees Celsius) and having formed, does not melt at the elevated temperatures encountered during wafer processing.
  • the bonding layer may also serve as the inert coating layer for the metallic substrate.
  • a complementary bonding layer 270 is also deposited on the back-side of each thinned semiconductor wafer tile 220 .
  • This complementary bonding layer 270 is also preferably metallic and its composition is chosen to provide maximum adhesion to the semiconductor tile 220 over the range of subsequent processing temperatures.
  • the preferred layer structures are titanium/gold or titanium/platinum/gold, but many other combinations of metals are possible without departing from the scope and spirit of the invention.
  • bonding layer compositions are possible, and may be chosen to match particular processing requirements (such as maximum temperature) of different semiconductor materials.
  • Non-metallic complementary bonding layers 290 such as silicon, polysilicon, silicon dioxide or silicon nitride may also be used.
  • the semiconductor tiles 220 are preferably square or rectangular in shape. Such shapes allow arrays of rectangular chips to be efficiently contained inside the semiconductor tiles 220 , and also allows semiconductor tiles 220 to be cut by scribing and breaking along crystal planes, which are typically rectangular.
  • Hexagonal tiles may cover the surface of a circular substrate 210 more efficiently than rectangular tiles.
  • the preferred embodiment uses a set of non-uniform square or rectangular tiles as represented in FIG. 1 .
  • the selected pattern semiconductor tiles 220 depends on the size of the available semiconductor wafers, and the size of the metallic substrate 210 .
  • the semiconductor tiles 220 are positioned on top of the polished surface of the metallic substrate 210 , such that the semiconductor tiles 220 preferably abut each other (or are closely spaced together) to form a substantially continuous semiconductor surface. Small gaps (for example, of less than 5 ⁇ m) may be advantageous for the reasons noted above.
  • the semiconductor tiles 220 are arranged to ensure a common crystal axis orientation.
  • the semiconductor tiles 220 and metallic substrate 210 are then subjected to a compressive force at elevated temperature, which causes a eutectic alloy to form and permanently bond the semiconductor tiles 220 to the metallic substrate 210 .
  • bonding occurs by placing each of the tiles overlying the metal substrate.
  • a bonding layer such as those described herein as well as others is also provided. Bonding occurs using mechanical force between each of the tiles and the substrate to compress the bonding layer. Heating is also provided. In a specific embodiment, heating and pressure (normal to the surface of the tiles and substrate) is applied, while maintaining each of the tiles free from lateral movement with respect to the substrate to form, for example, a eutectic bonding layer between each of the tiles and the metal substrate.
  • Fiducial alignment marks are provided on each tile 220 , to allow for slight misalignments between semiconductor tiles 220 .
  • Individual chips are preferably arranged on the semiconductor tiles 220 , such that the chips are wholly contained within tiles 220 and do not span semiconductor tile boundaries.
  • via holes can be made from the front side toward the metallic substrate 210 .
  • the alignment of via holes is thus simplified as this alignment is relative to other visible front-side features.
  • the presence of the metallic substrate 210 allows large areas of the semiconductor tiles 220 to be removed in the via hole process without compromising the structural strength of the composite wafer. This means that via hole “trenches” can be formed on the semiconductor tiles 220 . These trenches are able to provide the following features:
  • the individual chips are separated by cutting the metallic substrate 210 either from the front-side or back-side depending on the capabilities of the process machinery.
  • each chip is supported by a portion of the metallic substrate 210 , chip breakage is reduced during handling. Also, larger chips may be fabricated. As a result, more functions/systems may be integrated on a single chip. Such chips offer considerable cost savings by simplifying engineering and production requirements.
  • the presence of the metallic substrate 210 on each chip also serves as a heat spreader, which is advantageous in high power applications.
  • One variation of the above-described fabrication procedure is to bond un-thinned wafer tiles 220 to the metallic substrate 210 .
  • the semiconductor tiles 220 may be subsequently thinned when bonded to the metallic substrate 210 .
  • This variation provides the advantages of “planarising” the semiconductor surface of the wafer composite during the thinning process.
  • the epitaxial device layers are, as a consequence, grown on the wafer composite.
  • This revised procedure may provide economic benefits in certain circumstances. Further, handling requirements of wafer tiles 220 before bonding are relaxed as the semiconductor tiles 220 are of greater thickness at this stage.
  • a metallic bonding layer 250 is described herein, though other techniques may be used to affix the semiconductor tiles 220 to a metallic substrate 210 .
  • adhesives adapted to the temperature and chemical processing conditions involved in semiconductor fabrication may be used to adhere semiconductor tiles 220 to a metallic substrate 210 .
  • the techniques described herein are suitable for manufacturing semiconductor devices including those using composite semiconductors large-diameter composite metallic substrates. As well as other benefits described herein, the described techniques potentially offer improved radio frequency performance, improved yield and lower costs through economies of scale.

Landscapes

  • Engineering & Computer Science (AREA)
  • Computer Hardware Design (AREA)
  • Power Engineering (AREA)
  • Microelectronics & Electronic Packaging (AREA)
  • Physics & Mathematics (AREA)
  • General Physics & Mathematics (AREA)
  • Condensed Matter Physics & Semiconductors (AREA)
  • Manufacturing & Machinery (AREA)
  • Chemical & Material Sciences (AREA)
  • Materials Engineering (AREA)
  • Health & Medical Sciences (AREA)
  • Electromagnetism (AREA)
  • Toxicology (AREA)
  • Recrystallisation Techniques (AREA)
  • Dicing (AREA)

Abstract

A semiconductor wafer composite is used as a basis for fabricating semiconductor chips, especially compound semiconductor devices. The semiconductor wafer composite advantageously comprises a metallic substrate 210 and multiple semiconductor tiles 220 bonded to the surface of the metallic substrate 210. The semiconductor wafer composite is effectively used as a single large semiconductor wafer for volume fabrication, and can be used to fabricate semiconductor devices in a similar manner.

Description

    CROSS-REFERENCES TO RELATED APPLICATIONS
  • This application claims priority to Australian Provisional Patent Application No. PS1122 filed Mar. 14, 2002, commonly assigned, and hereby incorporated by references for all purposes.
  • STATEMENT AS TO RIGHTS TO INVENTIONS MADE UNDER FEDERALLY SPONSORED RESEARCH OR DEVELOPMENT BACKGROUND OF THE INVENTION
  • The present invention relates generally to manufacturing substrates. More particularly, the invention provides a method and device for improved semiconductor substrates to form advanced semiconductor devices. Merely by way of example, the invention has been applied to a metallic substrate that includes a plurality of panels and/or tiles, which are bonded on the substrate, for the manufacture of the advanced semiconductor devices. But it would be recognized that the invention has a much broader range of applicability.
  • As technology progresses, semiconductor manufacturers have continually strived to use ever larger wafers to obtain economies of scale, and consequently lower the cost of individual semiconductor devices. Commonly, silicon crystal boules can be readily grown large enough to slice into 12 inch diameter wafers. The 12 inch wafers have been produced for single crystal silicon materials for a variety of applications. Although the single crystal silicon has many benefits, there are still numerous disadvantages.
  • Many conventional industries have been increasingly reliant on compound semiconductor devices fabricated from compound semiconductors such as gallium arsenide, indium phosphide, and gallium nitride. Unfortunately, integrated circuits made from these semiconducting compounds are still relatively expensive compared to circuits made from silicon semiconductors. This cost difference is largely attributable to the respective material costs, and wafer processing costs. Other limitations also exist with compound semiconductor materials.
  • Compound semiconductor wafers are more prone to damage. For example, they are more brittle than conventional single crystal silicon wafers. Growing large crystal boules of compound semiconductor material is extremely difficult compared with growing large single crystal silicon boules. The maximum diameters for commercially-produced compound semiconductor wafers of gallium arsenide, indium phosphide and gallium nitride are respectively six inches, four inches and two inches in conventional commercial applications.
  • Larger compound semiconductor wafers would be desirable. Unfortunately, larger diameter wafers are difficult to make efficiently. Even if larger boules of compound semiconductor material could be produced, handling the resulting large-diameter compound semiconductor wafers would generally be problematic. Compound semiconductor wafers of the desired thickness and diameter would be extremely fragile and prone to breakage. Here, the larger wafers would generally break due to the brittle nature of these semiconductor compounds. Accordingly, certain techniques have been proposed to manufacture larger compound semiconductor wafers using an epitaxial grown layer.
  • As merely an example, a conventional process for fabricating compound semiconductor chips could be outlined in steps (i) to (vii) listed below.
      • (i) Grow epitaxial device layers on mono-crystalline substrate.
      • (ii) Pattern these epitaxial layers and other deposited dielectric and metallic layers using photolithographic techniques.
      • (iii) Bond wafers face-down to a temporary supporting substrate after front-side process is complete.
      • (iv) Thin wafers by mechanical grinding or lapping back-side.
      • (v) Create “via holes” in the substrate, which provide a means for connecting the back-side ground to appropriate front-side ground connections.
      • (vi) Deposit a metal film on the wafer's back-side to provide a ground plane, and coat the walls of the via holes, thereby making contact with the front-side ground connections.
      • (vii) Dice wafer into individual chips.
  • In the above conventional process, wafers are typically 625 μm in thickness during steps (i), (ii) and (iii), and have sufficient mechanical strength to avoid breakage with careful handling. Wafers are typically thinned to around 50 to 100 μm in thickness in step (iv). Thinning wafers has numerous advantages, which relate to:
      • (i) reducing the depth (and also the size) of via holes, as well as parasitic inductance associated with the via holes;
      • (ii) conducting heat away from front-side devices towards the back-side, which is normally attached to a heat sink; and
      • (iii) preventing electromagnetic resonance in the substrate at high frequencies.
  • Handling thinned compound semiconductor wafers is often difficult, and compound semiconductor wafers are commonly broken from step (iv) onwards. Breakage is costly, since most of the processing (steps (i) to (iii)) is already complete. The fragility of compound semiconductor materials also causes breakages of resulting chip devices, and restricts the larger size of practical chip designs that use compound semiconductor materials. Here, larger sized compound semiconductor materials are not practical to make efficiently.
  • In view of the above, a need exists for improved techniques for producing and handling semiconductor wafers. In particular, a need exists for techniques suitable for assisting practical and cost-effective production of compound semiconductor devices.
  • BRIEF SUMMARY OF THE INVENTION
  • According to the present invention, techniques for manufacturing substrates are provided. More particularly, the invention provides a method and device for improved semiconductor substrates to form advanced semiconductor devices. Merely by way of example, the invention has been applied to a metallic substrate that includes a plurality of panels and/or tiles, which are bonded on the substrate, for the manufacture of the advanced semiconductor devices. But, it would be recognized that the invention has a much broader range of applicability.
  • Described herein are techniques for producing a semiconductor wafer composite from which semiconductor chips can be fabricated. The semiconductor wafer composite comprises a metallic substrate and one or more semiconductor “tiles” bonded to the surface of the metallic substrate. These semiconductor tiles are formed by cutting a semiconductor wafer to a desired shape, as later described. The described techniques find particular application in fabricating compound semiconductor devices, but are also more broadly applicable to all types of semiconductor wafers.
  • Multiple wafer tiles are advantageously bonded to the metallic substrate before any front-side processing. The metallic substrate desirably remains attached to the semiconductor material when the composite is divided into individual chips. The semiconductor wafer composite is effectively used as a single large semiconductor wafer, and can be used to fabricate semiconductor devices in a similar manner. By way of the metal substrate, the composite is more durable and efficient.
  • The semiconductor tiles are advantageously square or rectangular, or one or more other shapes able to be conveniently tessellated on the metallic substrate to efficiently cover the surface of the metallic substrate. These shapes are conventionally cut from the standard “clipped-circular” wafer shape.
  • In a specific embodiment, the invention provides a packaged compound semiconductor integrated circuit device. The packaged device includes a compound semiconductor substrate comprising a backside surface. The device has a metal substrate bonded to the backside surface. The metal substrate provides mechanical support for the compound semiconductor substrate before being packaged. The metal support allows the compound semiconductor to be handled. The compound semiconductor has a predetermined size that is larger than a size that would be damaged if it was free from the metal support according to preferred embodiments. Here, the large size would be too large for efficient handling without the support structure. A support substrate is coupled to the metal substrate for packaging.
  • In a further alternative embodiment, the invention provides a bonded semiconductor wafer composite for fabricating semiconductor devices. The bonded semiconductor wafer has a metal support substrate. The metal substrate has a first diameter and an upper surface, which is substantially planar. The metal support structure is characterized by a first coefficient of thermal expansion parameter. The wafer also has a plurality of trapezoidal shaped tiles comprising a compound semiconductor material. The plurality of trapezoidal shaped tiles are bonded onto the upper surface of the metal support substrate. Each of the trapezoidal shaped tiles includes at least one edge, which is aligned with an edge of a different trapezoidal shaped tile. Each of the plurality of trapezoidal shaped tiles is characterized by a second coefficient of thermal expansion parameter. A eutectic bonding material is coupled between each of the trapezoidal shaped tiles and a portion of the upper surface of the metal support substrate. The eutectic bonding material provides a continuous mechanical and electrical contact between the portion of the upper surface and the trapezoidal shaped tile. The first coefficient of thermal expansion parameter is within a predetermined amount of the second coefficient of thermal expansion parameter. The predetermined amount is selected to reduce a possibility of breakage of any portion of any trapezoidal shaped tile bonded to the portion of the upper surface of the metal substrate from a thermal influence, e.g., contraction, expansion. Each of the trapezoidal shaped tiles is derived from a compound semiconductor substrate of a second diameter, which is less than the first diameter associated with the metal substrate. Each of the trapezoidal shaped tiles comprises a predetermined thickness.
  • Various advantages can be achieved through use of a semiconductor tile bonded to a metallic substrate. The semiconductor wafer composite is less fragile than the semiconductor tile, and can thus be handled in larger areas. As a result, cost savings can be achieved through larger volume fabrication.
  • In particular, compound semiconductor wafers that have been hitherto produced from smaller diameter wafers can be processed in any effective size through the use of multiple semiconductor tiles. Consequently, existing fabrication equipment for treating 12 inch diameter silicon wafers can be used to fabricate compound semiconductor devices using the described semiconductor wafer composite.
  • BRIEF DESCRIPTION OF THE DRAWINGS
  • FIG. 1 is a simplified schematic representation of a view, from above, of a semiconductor wafer composite comprising a circular metallic substrate on which four square semiconductor tiles are bonded according to an embodiment of the present invention.
  • FIG. 2 is a simplified cross-sectional view corresponding with FIG. 1.
  • FIG. 3 is a simplified flowchart of a method involved in fabricating semiconductor chips from the semiconductor wafer composite of FIGS. 1 and 2 according to an embodiment of the present invention
  • DETAILED DESCRIPTION OF THE INVENTION
  • According to the present invention, techniques for manufacturing substrates are provided. More particularly, the invention provides a method and device for improved semiconductor substrates to form advanced semiconductor devices. Merely by way of example, the invention has been applied to a metallic substrate that includes a plurality of panels and/or tiles, which are bonded on the substrate, for the manufacture of the advanced semiconductor devices. But it would be recognized that the invention has a much broader range of applicability.
  • A semiconductor wafer composite is described herein. The composite is well suited to fabrication of compound semiconductor devices. Further, the composite has particular application in the context of large scale production of such devices. The semiconductor wafer composite from which the individual semiconductor devices are fabricated is first described, followed by a procedure for high volume production of semiconductor devices using the described semiconductor wafer composite.
  • FIGS. 1 and 2 schematically represent a simplified semiconductor wafer composite, using top and side views respectively according to an embodiment of the present invention. This diagram is merely an example, which should not unduly limit the scope of the claims herein. One of ordinary skill in the art would recognize many variations, modifications, and alternatives. The semiconductor wafer composite effectively replaces existing semiconductor wafers from which semiconductor chip devices are fabricated.
  • The described semiconductor wafer composite represented in FIGS. 1 and 2 comprises a metallic substrate 210 upon which is bonded a number of semiconductor tiles 220.
  • FIG. 1 represents the metallic substrate 210 as circular in shape, and represents four abutting rectangular semiconductor tiles 220. The four rectangular shapes shown in dotted outline represent further rectangular semiconductor tiles 220 that may be bonded to the metallic substrate 210 near the periphery of the metallic substrate 210, to more efficiently use the surface of the metallic substrate 210. The substrate is preferably made from materials which have good electrical and thermal conductivity and whose coefficient of thermal expansion matches that of the semiconductor tiles. For example, CuMo, AlSi and Mo are suitable materials. Preferably, the substrate is highly conductive with resistivity in the range 1 to 10 micro ohm centimeters (1-10×10−6 ohm-cm) according to a specific embodiment. Alternatively, the material can be semiconductor according to other embodiments. The tiles 220 are closely placed together, through perhaps not directly abutting. A slight spacing between wafer tiles 220 eases tile dimension accuracy requirements and allows for slight thermal expansion gaps, if desirable. Indicative gap dimensions may be, for example, less than 5 μm. Preferably, each of the tiles should have a slight gap to separate them from each other to account for any differences in tolerances. Alternatively, the tiles are abutting each other to prevent or reduce impurities (e.g., photoresist) from entering regions between the tiles according to other embodiments.
  • FIG. 2 is a side view that corresponds with FIG. 1. The peripheral semiconductor tiles 220 depicted in dotted outline in FIG. 1 are not represented in FIG. 2. The metallic substrate 210 comprises a metallic base layer 240, upon which is formed a metallic bonding layer 250. The metallic base layer 240 may be formed of a suitable metal or alloys that matches the coefficient of thermal expansion (CTE) of the compound semiconductor material. For a gallium arsenide (GaAs) compound semiconductor tile 220, a suitable choice of metallic substrate 210 is copper molybdenum (CuMo). The metallic bonding layer 250 is desirably formed of tin (Sn) or indium (In) and gold (Au), or other suitable metals having a relatively low melting point, and which form a eutectic alloy upon heating. In preferred embodiments, the eutectic alloy is provided purely from compression and free from relative lateral movement between the tile and substrate.
  • The semiconductor tiles 220 comprise a working layer 260 of compound semiconductor material (such as gallium arsenide (GaAs)), and a complementary bonding layer 270 preferably formed of a material that assists the semiconductor tile 220 to adhere to the metallic substrate 210. A suitable material is a combination of titanium (Ti) and gold (Au).
  • Surrounding the metallic base layer 240 and metallic bonding layer 250 is a thin metallic coating layer 290, formed of a noble metal. Gold (Au) or platinum (Pt) is preferably used. The coating layer 290 seals the metallic substrate 210 from damage during subsequent fabrication of semiconductor devices from the semiconductor wafer composite. The coating layer 290 can be applied by evaporation/deposition techniques, or by electroplating, for example.
  • While components of the semiconductor wafer composite are described above with reference to FIGS. 1 and 2, various other associated features and advantages of the semiconductor wafer composite are described below with reference to a process for manufacturing the semiconductor wafer composite. This manufacturing process is described herein with reference to steps 310 to 330 of FIG. 3. Remaining steps 340 to 370 of FIG. 3 describe subsequent steps in fabricating semiconductor devices from the semiconductor wafer composite.
  • In a specific embodiment, each of the tiles has a specific size and shape. The metal substrate also has a desired shape and size. That is, the metal substrate has a diameter “dm”, which is chosen according to the capabilities of the intended wafer processing equipment. This dimension is preferably selected from a set of industry diameters, e.g., 2 inch, 3 inch, 4 inch, 5 inch, 6 inch, 8 inch, 12 inch. The substrate is shaped to provide a “flat” on one part of the circumference that acts as an alignment reference, which is similar to conventional wafers.
  • Further, the substrate may be patterned to provide apertures which aid packaging operations or which facilitate the coupling of signals off chip. For example, the apertures may be used to form slots which radiate high frequency signals off chip.
  • The tiles would be cut from circular compound semiconductor wafers of radius “ds” where an integral number of wafer diameters “ds” equate to the metal substrate diameter “dm” ie dm=n×ds where n is the smallest possible integer. This relationship ensures the least number of tiles and minimum wastage of expensive compound semiconductor material in cutting tiles to the appropriate shape. For example, four square tiles with 3 inch diagonal dimensions could be cut from 3 inch semiconductor wafers to cover a six inch metallic substrate in a 2×2 tile array. If only 2 inch diameter semiconductor wafers were available, nine square tiles with 2 inch diagonals could be prepared to cover a six inch substrate in a 3×3 array. Of course, there would be various modifications, alternatives, and variations.
  • Although the semiconductor wafer described above is illustrated using a specific embodiment, there can be many variations, alternatives, and modifications. For example, the metal substrate can be made of an alloy or other material, as well as other multilayered materials and the like, which have desirable electrical and thermal characteristics. The metal substrate can also be multi-layered, depending upon the application. Additionally, one or more of the tiles can be made of a different material on the substrate. These and other variations can be found throughout the present specification and more particularly below.
  • In a specific embodiment, a method for fabricating compound semiconductor devices involves, in overview, the steps listed below in Table 1. FIG. 3 flowcharts these steps, which are described in further detail below.
    TABLE 1
    Step 310 Multiple semiconductor wafers are thinned 220.
    Step 320 The wafers 220 are cut to form semiconductor tiles.
    Step 330 The semiconductor tiles 220 are bonded to the
    metallic substrate 210.
    Step 340 Standard front-side processing techniques are
    used to fabricate devices.
    Step 350 Via holes are opened from the front-side to
    the metallic substrate 210.
    Step 360 Via holes are metalized to make ground
    connections to the metallic substrate 210.
    Step 370 The metallic substrate 210 is cut to
    separate individual chips.
  • As shown above, the above steps are merely illustrative. Depending upon the embodiment, certain steps can be further separated or even combined with other steps. Additional steps can be added depending upon the embodiment. Other steps can replace certain steps above. Accordingly, there can be many variations, modifications, and alternatives. Further details of each the steps can be found throughout the present specification and more particularly below.
  • Thinning Semiconductor Tiles—Step 310
  • Individual wafer tiles 220 are thinned according to existing processing techniques. If the wafers break at this point, the associated cost is relatively low since the front side of the semiconductor tile 220 has not been processed. According to a specific embodiment, tiles are thinned using a lapping/grinding and/or polishing operation. The tiles can be thinned to a thickness of about 50 to 100 microns according to certain embodiments. According to a specific embodiment, tiles are thinned using a lapping /grinding and/or polishing operation.
  • Forming Semiconductor Tiles—Step 320
  • Semiconductor wafers are cut to form semiconductor tiles 220. Preferably, each of the tiles is provided using a scribing and breaking process. More preferably, scribing can be provided via a diamond stylus, laser cutting, or the like. These are preferably “standard” wafers that have epitaxial layers grown on their front side and are ready for device fabrication. The semiconductor tiles 220 are shaped such that these semiconductor tiles 220 can cover a planar surface with minimal intervening gaps. According to a specific embodiment, each of the tiles is formed along a crystalline plane, which provides an accurate shape and form. Such accurate shape and form allows for alignment between each of the tiles to reduce a possibility of gaps between each of the tiles. This also subsequently enables all tiles to be arranged on the metallic substrate with the same crystal orientation.
  • Bonding Tiles to Substrate—Step 330
  • A metallic substrate material is chosen to match the coefficient of thermal expansion (CTE) of the chosen semiconductor over the required range of processing temperatures. The substrate material is also chosen for its strength, thermal and electrical conductivity and cost. Preferably, the substrate also has a high thermal conductivity to carry away heat from an integrated device formed thereon. According to certain embodiments, the thermal conductivity of the metallic substrate can be 165 Watts/m-Kelvin or greater.
  • For example, an alloy of approximately 80% molybdenum and 20% copper matches the CTE of gallium arsenide and has suitable electrical and thermal conductivity. An advantage of using a metallic substrate 210 is that the CTE can be adjusted by changing the composition of the metal alloy. No such adjustment is possible if a crystalline substrate such as silicon is used.
  • The metallic substrate 210 is polished on one face and its perimeter is shaped to suit large diameter wafer processing equipment. Preferably, polishing reduces a possibility of air gaps forming between the surface of the substrate and the tiles. The metallic substrate has a surface roughness no greater than a predetermined amount and a uniformity of less than a certain amount across the substrate in certain embodiments to facilitate the bonding process. According to certain embodiments, the surface can also include a series of patterns and/or textures, which prevent the formation of air bubbles, etc. and enhance the bonding process. This typically means the metallic substrate 210 is circular in shape (as represented in FIGS. 1 and 2). A minor flat on one side can be provided, for compatibility with existing wafer processing equipment.
  • The metallic substrate 210 is preferably made as thin as possible so as not to increase the weight or heat capacity of the composite structure. A typical thickness might be in the range 200 μm to 400 μm.
  • An inert coating layer 290 is then deposited on the metallic substrate 210 if there is a risk that the substrate 210 might be effected by subsequent semiconductor process chemistry. A thin layer (typically less than 1 μm in thickness) of a noble metal such as gold or platinum is generally suitable for this purpose. Preferably, the coating is non-reactive with subsequent semiconductor processing steps. Other materials (such as silicon nitride) can also be used, provided such materials have sufficient resistance to process chemistry and temperatures used in the intended wafer processing steps.
  • The bonding layer 250 is deposited on the polished surface of the metallic substrate 210. This metallic bonding layer 250 is preferably made from two or more metals that form a eutectic alloy on heating. The outermost layer is preferably a noble metal (such as gold) that prevents the underlying layers from oxidising before and during bonding. Underlying layers may be formed of tin or indium. These metals are chosen such that the eutectic alloy forms at relatively low temperature (for example, 200 Degrees Celsius) and having formed, does not melt at the elevated temperatures encountered during wafer processing. The bonding layer may also serve as the inert coating layer for the metallic substrate.
  • A complementary bonding layer 270 is also deposited on the back-side of each thinned semiconductor wafer tile 220. This complementary bonding layer 270 is also preferably metallic and its composition is chosen to provide maximum adhesion to the semiconductor tile 220 over the range of subsequent processing temperatures. The preferred layer structures are titanium/gold or titanium/platinum/gold, but many other combinations of metals are possible without departing from the scope and spirit of the invention.
  • Numerous other bonding layer compositions are possible, and may be chosen to match particular processing requirements (such as maximum temperature) of different semiconductor materials.
  • The use of metallic bonding layers offers the advantage of allowing bonding to occur at relatively low temperatures (for example, 200°). This ensures the epitaxial layer structure of the wafer tiles 220 is not degraded. Non-metallic complementary bonding layers 290 such as silicon, polysilicon, silicon dioxide or silicon nitride may also be used.
  • Large gaps between semiconductor tiles 220 are desirably avoided as such gaps may adversely affect the spin-deposition of photoresist. The semiconductor tiles 220 are preferably square or rectangular in shape. Such shapes allow arrays of rectangular chips to be efficiently contained inside the semiconductor tiles 220, and also allows semiconductor tiles 220 to be cut by scribing and breaking along crystal planes, which are typically rectangular.
  • However, other tile shapes may also be used. Hexagonal tiles, for example, may cover the surface of a circular substrate 210 more efficiently than rectangular tiles. The preferred embodiment uses a set of non-uniform square or rectangular tiles as represented in FIG. 1. The selected pattern semiconductor tiles 220 depends on the size of the available semiconductor wafers, and the size of the metallic substrate 210.
  • The semiconductor tiles 220 are positioned on top of the polished surface of the metallic substrate 210, such that the semiconductor tiles 220 preferably abut each other (or are closely spaced together) to form a substantially continuous semiconductor surface. Small gaps (for example, of less than 5 μm) may be advantageous for the reasons noted above. The semiconductor tiles 220 are arranged to ensure a common crystal axis orientation. The semiconductor tiles 220 and metallic substrate 210 are then subjected to a compressive force at elevated temperature, which causes a eutectic alloy to form and permanently bond the semiconductor tiles 220 to the metallic substrate 210.
  • In a specific embodiment, bonding occurs by placing each of the tiles overlying the metal substrate. A bonding layer such as those described herein as well as others is also provided. Bonding occurs using mechanical force between each of the tiles and the substrate to compress the bonding layer. Heating is also provided. In a specific embodiment, heating and pressure (normal to the surface of the tiles and substrate) is applied, while maintaining each of the tiles free from lateral movement with respect to the substrate to form, for example, a eutectic bonding layer between each of the tiles and the metal substrate. Of course, there can be many variations, alternatives, and modifications.
  • Front-Side Processing of Composite—Step 340
  • The front-side of the composite wafer is now processed according to standard semiconductor fabrication techniques. Fiducial alignment marks are provided on each tile 220, to allow for slight misalignments between semiconductor tiles 220. Individual chips are preferably arranged on the semiconductor tiles 220, such that the chips are wholly contained within tiles 220 and do not span semiconductor tile boundaries.
  • Opening Via Holes—Step 350
  • Unlike existing semiconductor processes, which create via holes from the back-side of a wafer toward the front-side, via holes can be made from the front side toward the metallic substrate 210. The alignment of via holes is thus simplified as this alignment is relative to other visible front-side features.
  • Metallizing Via Holes—Step 360
  • The presence of the metallic substrate 210 allows large areas of the semiconductor tiles 220 to be removed in the via hole process without compromising the structural strength of the composite wafer. This means that via hole “trenches” can be formed on the semiconductor tiles 220. These trenches are able to provide the following features:
      • (i) relatively low inductance ground connections compared to ordinary round vias;
      • (ii) electromagnetic screening between adjacent circuits, which is important as circuit densities increase;
      • (iii) chip separation outlines; and
      • (iv) contouring of the semiconductor wafer to achieve localized heat spreading features.
        Cutting into Individual Devices—Step 370
  • The individual chips are separated by cutting the metallic substrate 210 either from the front-side or back-side depending on the capabilities of the process machinery.
  • Since each chip is supported by a portion of the metallic substrate 210, chip breakage is reduced during handling. Also, larger chips may be fabricated. As a result, more functions/systems may be integrated on a single chip. Such chips offer considerable cost savings by simplifying engineering and production requirements.
  • The presence of the metallic substrate 210 on each chip also serves as a heat spreader, which is advantageous in high power applications.
  • Further Variations
  • One variation of the above-described fabrication procedure is to bond un-thinned wafer tiles 220 to the metallic substrate 210. The semiconductor tiles 220 may be subsequently thinned when bonded to the metallic substrate 210. This variation provides the advantages of “planarising” the semiconductor surface of the wafer composite during the thinning process. The epitaxial device layers are, as a consequence, grown on the wafer composite.
  • This revised procedure may provide economic benefits in certain circumstances. Further, handling requirements of wafer tiles 220 before bonding are relaxed as the semiconductor tiles 220 are of greater thickness at this stage.
  • A metallic bonding layer 250 is described herein, though other techniques may be used to affix the semiconductor tiles 220 to a metallic substrate 210. For example, adhesives adapted to the temperature and chemical processing conditions involved in semiconductor fabrication may be used to adhere semiconductor tiles 220 to a metallic substrate 210.
  • The techniques described herein are suitable for manufacturing semiconductor devices including those using composite semiconductors large-diameter composite metallic substrates. As well as other benefits described herein, the described techniques potentially offer improved radio frequency performance, improved yield and lower costs through economies of scale.
  • Various alterations, modifications and substitutions can be made to the arrangements and techniques described herein, as would be apparent to one skilled in the relevant art in the light of this disclosure without departing form the scope and spirit of this invention.

Claims (51)

1. A bonded semiconductor wafer composite for fabricating semiconductor devices, the bonded semiconductor wafer comprising:
a metal support substrate having a first diameter, the metal support substrate including an upper surface, the upper surface being substantially planar, the metal support structure being characterized by a first coefficient of thermal expansion parameter;
a plurality of trapezoidal shaped tiles comprising a compound semiconductor material, the plurality of trapezoidal shaped tiles being bonded onto the upper surface of the metal support substrate, each of the trapezoidal shaped tiles including at least one edge, the one edge being aligned with an edge of a different trapezoidal shaped tile, each of the plurality of trapezoidal shaped tiles being characterized by a second coefficient of thermal expansion parameter;
a eutectic bonding material coupled between each of the trapezoidal shaped tiles and a portion of the upper surface of the metal support substrate, the eutectic bonding material providing a continuous mechanical and electrical contact between the portion of the upper surface and the trapezoidal shaped tile;
wherein the first coefficient of thermal expansion parameter is within a predetermined amount of the second coefficient of thermal expansion parameter, the predetermined amount being selected to reduce a possibility of breakage of any portion of any trapezoidal shaped tile bonded to the portion of the upper surface of the metal substrate from a thermal influence; and
wherein each of the trapezoidal shaped tiles being derived from a compound semiconductor substrate of a second diameter, the second diameter being less than the first diameter associated with the metal substrate; each of the trapezoidal shaped tiles comprising a predetermined thickness.
2. A semiconductor wafer composite for fabricating a semiconductor device, the semiconductor wafer composite comprising:
a metallic substrate; and
at least one semiconductor tile bonded to the metallic substrate.
3. The semiconductor wafer composite as claimed in claim 2, wherein the at least one semiconductor tile is sequentially (i) cut to a predetermined shape, (ii) thinned, and (iii) bonded to the metallic substrate.
4. The semiconductor wafer composite as claimed in claim 2, wherein the at least one semiconductor tile is sequentially (i) thinned, (ii) cut to a predetermined shape, and (iii) bonded to the metallic substrate.
5. The semiconductor wafer composite as claimed in claim 2, wherein the at least one semiconductor tile is sequentially (i) cut to a predetermined shape, (ii) bonded to the metallic substrate, and (iii) thinned.
6. The semiconductor wafer composite as claimed in claim 2, wherein connections are formed between semiconductor devices on a front-side surface of the at least one semiconductor tile and the metallic substrate by etching apertures in semiconductor material from a front-side of the at least one semiconductor tile and patterning a metal layer across the resulting front-side surface and aperture walls.
7. The semiconductor wafer composite as claimed in claim 6, wherein semiconductor material is removed from the at least one semiconductor tile to form elongated trenches arranged to form perimeters around portions of a surface of the at least one semiconductor tile.
8. The semiconductor wafer composite as claimed in claim 2, wherein the semiconductor wafer composite is diced to form individual integrated circuits having metallic substrates.
9. The semiconductor wafer composite as claimed in claim 2, wherein the metallic substrate comprises a metallic base layer, and a bonding layer to which the at least one semiconductor tile is bonded.
10. The semiconductor wafer composite as claimed in claim 2, wherein the metallic substrate further comprises an inert coating layer that substantially covers at least part of the metallic base layer and/or the bonding layer.
11. The semiconductor wafer composite as claimed in claim 2, wherein the at least one semiconductor tile comprises a compound semiconductor.
12. The semiconductor wafer composite as claimed in claim 11, wherein the at least one semiconductor tile further comprises a complementary bonding layer suitable for adhering to the metallic substrate.
13. The semiconductor wafer composite as claimed in claim 12, wherein the complementary bonding layer is predominantly formed of one or more metals, one of which is a noble metal.
14. The semiconductor wafer composite as claimed in claim 9, wherein the bonding layer is predominantly formed of two or more metals that form a eutectic alloy when heated.
15. The semiconductor wafer composite as claimed in claim 10, wherein the inert coating layer is predominantly formed of a noble metal.
16. The semiconductor wafer composite as claimed in claim 2, wherein the metallic substrate and the at least one semiconductor tile have respective coefficients of thermal expansion that are substantially similar values.
17. The semiconductor wafer composite as claimed in claim 2, wherein the at least one semiconductor tile has a substantially rectangular or square shape.
18. A method of manufacturing a semiconductor wafer composite for fabricating a semiconductor device, the method comprising:
providing a metallic substrate; and
bonding at least one semiconductor tile to the metallic substrate.
19. The method as claimed in claim 18, further comprising sequentially (i) cutting the at least one semiconductor tile to a predetermined shape, (ii) thinning the at least one semiconductor tile, and (iii) bonding the at least one semiconductor tile to the metallic substrate.
20. The method as claimed in claim 18, further comprising sequentially (i) thinning the at least one semiconductor tile, (ii) cutting the at least one semiconductor tile to a predetermined shape, and (iii) bonding the at least one semiconductor tile to the metallic substrate.
21. The method as claimed in claim 18, further comprising sequentially (i) cutting the at least one semiconductor tile to a predetermined shape, (ii) bonding the at least one semiconductor tile to the metallic substrate, and (iii) thinning the at least one semiconductor tile.
22. The method as claimed in claim 18, further comprising the steps of:
forming connections between semiconductor devices on a front-side surface of the at least one semiconductor tile and the metallic substrate by etching apertures in semiconductor material from a front-side of the at least one semiconductor tile; and
patterning a metal layer across the resulting front-side surface and aperture walls.
23. The method as claimed in claim 22, further comprising removing semiconductor material from the at least one semiconductor tile to form elongated trenches arranged to form perimeters around portions of the surface of the at least one semiconductor tile.
24. The method as claimed in claim 18, further comprising dicing the semiconductor wafer composite to form individual integrated circuits having metallic substrates.
25. The method as claimed in claim 18, further comprising forming the metallic substrate from a metallic base layer, and a bonding layer to which the at least one semiconductor tile is bonded.
26. The method as claimed in claim 18, further comprising substantially covering at least part of the metallic base layer and/or the bonding layer with an inert coating layer.
27. The method as claimed in claim 18, further comprising forming the at least one semiconductor tile with a working layer predominantly of a compound semiconductor.
28. The method as claimed in claim 18, further comprising forming the at least one semiconductor tile with a complementary bonding layer suitable for adhering the at least one semiconductor tile to the metallic substrate.
29. The method as claimed in claim 28, further comprising forming the complementary bonding layer predominantly of one or more metals, one of which is a noble metal.
30. The method as claimed in claim 25, further comprising forming the bonding layer predominantly of two or more metals that form a eutectic alloy when heated.
31. The method as claimed in claim 28, further comprising forming the inert coating layer predominantly of a noble metal.
32. The method as claimed in claim 18, further comprising matching respective coefficients of thermal expansion of the at least one semiconductor tile and the metallic substrate to substantially similar values.
33. The method as claimed in claim 18, further comprising of cutting a semiconductor wafer to a substantially rectangular or square shape to form the at least one semiconductor tile.
34. A semiconductor wafer composite for fabricating a semiconductor device, the semiconductor wafer composite manufactured by a process comprising the steps of:
providing a metallic substrate; and
bonding at least one semiconductor tile to the metallic substrate.
35. The semiconductor wafer composite as claimed in claim 34, wherein the process further comprises sequentially (i) cutting the at least one semiconductor tile to a predetermined shape, (ii) thinning the at least one semiconductor tile, and (iii) bonding the at least one semiconductor tile to the metallic substrate.
36. The semiconductor wafer composite as claimed in claim 34, wherein the process further comprises sequentially (i) thinning the at least one semiconductor tile, (ii) cutting the at least one semiconductor tile to a predetermined shape, and (iii) bonding the at least one semiconductor tile to the metallic substrate.
37. The semiconductor wafer composite as claimed in claim 34, wherein the process further comprises sequentially (i) cutting the at least one semiconductor tile to a predetermined shape, (ii) bonding the at least one semiconductor-tile to the metallic substrate, and (iii) thinning the at least one semiconductor tile.
38. The semiconductor wafer composite as claimed in claim 34, wherein the process further comprises:
forming connections between semiconductor devices on a front-side surface of the at least one semiconductor tile and the metallic substrate by etching apertures in semiconductor material from a front-side of the at least one semiconductor tile; and
patterning a metal layer across the resulting front-side surface and aperture walls.
39. The semiconductor wafer composite as claimed in claim 38, wherein the process further comprises removing semiconductor material from the at least one semiconductor tile to form elongated trenches arranged to form perimeters around portions of the surface of the at least one semiconductor tile.
40. The semiconductor wafer composite as claimed in claim 34, wherein the process further comprises dicing the semiconductor wafer composite to form individual integrated circuits having metallic substrates.
41. The semiconductor wafer composite as claimed in claim 34, wherein the process further comprises forming the metallic substrate from a metallic base layer, and a bonding layer to which the at least one semiconductor tile is bonded.
42. The semiconductor wafer composite as claimed in claim 34, wherein the process further comprises substantially covering at least part of the metallic base layer and/or the bonding layer with an inert coating layer.
43. The semiconductor wafer composite as claimed in claim 34, wherein the process further comprises forming the at least one semiconductor tile with a working layer predominantly of a compound semiconductor.
44. The semiconductor wafer composite as claimed in claim 34, wherein the process further comprises forming the at least one semiconductor tile with a complementary bonding layer suitable for adhering the at least one semiconductor tile to the metallic substrate.
45. The semiconductor wafer composite as claimed in claim 44, wherein the process further comprises forming the complementary bonding layer predominantly of one or more metals, one of which is a noble metal.
46. The semiconductor wafer composite as claimed in claim 41, wherein the process further comprises forming the bonding layer predominantly of two or more metals that form a eutectic alloy when heated.
47. The semiconductor wafer composite as claimed in claim 42, wherein the process further comprises forming the inert coating layer predominantly of a noble metal.
48. The semiconductor wafer composite as claimed in claim 34, wherein the process further comprises matching respective coefficients of thermal expansion of the at least one semiconductor tile and the metallic substrate to substantially similar values.
49. The method as claimed in claim 34, wherein the process further comprises cutting a semiconductor wafer to a substantially rectangular or square shape to form the at least one semiconductor tile.
50. A semiconductor wafer composite suitable for fabricating a semiconductor device, the semiconductor wafer composite comprising:
a metallic substrate comprising (i) a base metallic layer, (ii) a metallic bonding layer predominantly formed of two or metals that form a euctectic alloy when heated, and (iii) an inert coating layer predominantly formed of a noble metal; and
multiple semiconductor tiles bonded to the metallic substrate by heating the semiconductor tiles and the metallic substrate when the semiconductor tiles and the metallic substrate are in physical contact, so that the semiconductor tiles bond to the metallic bonding layer via the inert coating layer.
51. A packaged compound semiconductor integrated circuit device comprising:
a compound semiconductor substrate comprising a backside surface;
a metal substrate bonded to the backside surface, the metal substrate providing mechanical support for the compound semiconductor substrate before being packaged; and
a support substrate coupled to the metal substrate for packaging.
US11/050,010 2002-03-14 2005-02-02 Method and resulting structure for manufacturing semiconductor substrates Abandoned US20050160972A1 (en)

Priority Applications (2)

Application Number Priority Date Filing Date Title
US11/050,010 US20050160972A1 (en) 2002-03-14 2005-02-02 Method and resulting structure for manufacturing semiconductor substrates
US11/185,238 US20050255672A1 (en) 2002-03-14 2005-07-19 Method and resulting structure for manufacturing semiconductor substrates

Applications Claiming Priority (4)

Application Number Priority Date Filing Date Title
AUPS1122 2002-03-14
AUPS1122A AUPS112202A0 (en) 2002-03-14 2002-03-14 Semiconductor manufacture
US10/389,278 US6919261B2 (en) 2002-03-14 2003-03-13 Method and resulting structure for manufacturing semiconductor substrates
US11/050,010 US20050160972A1 (en) 2002-03-14 2005-02-02 Method and resulting structure for manufacturing semiconductor substrates

Related Parent Applications (2)

Application Number Title Priority Date Filing Date
US10/389,278 Division US6919261B2 (en) 2002-03-14 2003-03-13 Method and resulting structure for manufacturing semiconductor substrates
US10/389,278 Continuation US6919261B2 (en) 2002-03-14 2003-03-13 Method and resulting structure for manufacturing semiconductor substrates

Related Child Applications (1)

Application Number Title Priority Date Filing Date
US11/185,238 Continuation US20050255672A1 (en) 2002-03-14 2005-07-19 Method and resulting structure for manufacturing semiconductor substrates

Publications (1)

Publication Number Publication Date
US20050160972A1 true US20050160972A1 (en) 2005-07-28

Family

ID=3834720

Family Applications (3)

Application Number Title Priority Date Filing Date
US10/389,278 Expired - Fee Related US6919261B2 (en) 2002-03-14 2003-03-13 Method and resulting structure for manufacturing semiconductor substrates
US11/050,010 Abandoned US20050160972A1 (en) 2002-03-14 2005-02-02 Method and resulting structure for manufacturing semiconductor substrates
US11/185,238 Abandoned US20050255672A1 (en) 2002-03-14 2005-07-19 Method and resulting structure for manufacturing semiconductor substrates

Family Applications Before (1)

Application Number Title Priority Date Filing Date
US10/389,278 Expired - Fee Related US6919261B2 (en) 2002-03-14 2003-03-13 Method and resulting structure for manufacturing semiconductor substrates

Family Applications After (1)

Application Number Title Priority Date Filing Date
US11/185,238 Abandoned US20050255672A1 (en) 2002-03-14 2005-07-19 Method and resulting structure for manufacturing semiconductor substrates

Country Status (5)

Country Link
US (3) US6919261B2 (en)
EP (1) EP1483786A1 (en)
CN (1) CN1643677A (en)
AU (1) AUPS112202A0 (en)
WO (1) WO2003077311A1 (en)

Cited By (1)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20100255629A1 (en) * 2009-04-07 2010-10-07 Konstantinos Spartiotis Method for manufacturing a radiation imaging panel comprising imaging tiles

Families Citing this family (17)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US6960490B2 (en) 2002-03-14 2005-11-01 Epitactix Pty Ltd. Method and resulting structure for manufacturing semiconductor substrates
AUPS112202A0 (en) 2002-03-14 2002-04-18 Commonwealth Scientific And Industrial Research Organisation Semiconductor manufacture
JP2006202938A (en) * 2005-01-20 2006-08-03 Kojiro Kobayashi Semiconductor device and its manufacturing method
JP4386031B2 (en) * 2005-12-26 2009-12-16 住友電気工業株式会社 Manufacturing method of semiconductor device and identification method of gallium nitride crystal substrate
US8420505B2 (en) * 2006-03-25 2013-04-16 International Rectifier Corporation Process for manufacture of thin wafer
WO2007115371A1 (en) * 2006-04-10 2007-10-18 Epitactix Pty Ltd Method, apparatus and resulting structures in the manufacture of semiconductors
EP2038989A4 (en) * 2006-05-29 2011-08-03 Kye Jung Park Coreless motor having rotors arranged concentrically and driving apparatus having the motor
US8198712B2 (en) * 2006-06-07 2012-06-12 International Rectifier Corporation Hermetically sealed semiconductor device module
JP5332168B2 (en) * 2006-11-17 2013-11-06 住友電気工業株式会社 Method for producing group III nitride crystal
US20100019222A1 (en) * 2008-07-25 2010-01-28 High Power Opto.Inc. Low-temperature led chip metal bonding layer
US9564320B2 (en) 2010-06-18 2017-02-07 Soraa, Inc. Large area nitride crystal and method for making it
US9738054B2 (en) 2014-10-21 2017-08-22 The Boeing Company Tailored coefficient of thermal expansion of composite laminates using fiber steering
US11466384B2 (en) 2019-01-08 2022-10-11 Slt Technologies, Inc. Method of forming a high quality group-III metal nitride boule or wafer using a patterned substrate
US11721549B2 (en) 2020-02-11 2023-08-08 Slt Technologies, Inc. Large area group III nitride crystals and substrates, methods of making, and methods of use
US12091771B2 (en) 2020-02-11 2024-09-17 Slt Technologies, Inc. Large area group III nitride crystals and substrates, methods of making, and methods of use
CN115104174A (en) 2020-02-11 2022-09-23 Slt科技公司 Improved III-nitride substrates, methods of making and methods of using
CN113013064A (en) * 2021-02-23 2021-06-22 绍兴同芯成集成电路有限公司 Compound semiconductor wafer manufacturing process based on silicon-based carrier plate

Citations (40)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US3689993A (en) * 1971-07-26 1972-09-12 Texas Instruments Inc Fabrication of semiconductor devices having low thermal inpedance bonds to heat sinks
US3755026A (en) * 1971-04-01 1973-08-28 Sprague Electric Co Method of making a semiconductor device having tunnel oxide contacts
US3864819A (en) * 1970-12-07 1975-02-11 Hughes Aircraft Co Method for fabricating semiconductor devices
US3903592A (en) * 1973-05-16 1975-09-09 Siemens Ag Process for the production of a thin layer mesa type semiconductor device
US3913215A (en) * 1973-05-09 1975-10-21 Siemens Ag Process for the production of a semiconductor component
US3973320A (en) * 1973-09-06 1976-08-10 Giovanni Greco Method for the production of semiconductor devices with an integral heatsink and of related semiconductor equipment
US3986251A (en) * 1974-10-03 1976-10-19 Motorola, Inc. Germanium doped light emitting diode bonding process
US4297717A (en) * 1965-09-28 1981-10-27 Li Chou H Semiconductor device
US4771458A (en) * 1987-03-12 1988-09-13 Zenith Electronics Corporation Secure data packet transmission system and method
US4811079A (en) * 1986-12-29 1989-03-07 Thomson Hybrides Et Microondes Method for the collective chemical cutting out of semiconductor devices, and a device cut out by this method
US4856702A (en) * 1987-04-03 1989-08-15 Bbc Brown Boveri Ag Method for manufacturing semiconductor components
US4926475A (en) * 1988-11-30 1990-05-15 Motorola, Inc. Data encryption key failure monitor
US5198695A (en) * 1990-12-10 1993-03-30 Westinghouse Electric Corp. Semiconductor wafer with circuits bonded to a substrate
US5292686A (en) * 1991-08-21 1994-03-08 Triquint Semiconductor, Inc. Method of forming substrate vias in a GaAs wafer
US5309516A (en) * 1990-12-07 1994-05-03 Hitachi, Ltd. Group cipher communication method and group cipher communication system
US5346848A (en) * 1993-06-01 1994-09-13 Motorola, Inc. Method of bonding silicon and III-V semiconductor materials
US5389803A (en) * 1993-03-29 1995-02-14 International Business Machines Corporation High-gain Si/SiGe MIS heterojunction bipolar transistors
US5399512A (en) * 1993-12-23 1995-03-21 International Business Machines Corporation Method of making carrier conduction conductor-insulator semiconductor (CIS) transistor
US5426700A (en) * 1993-08-23 1995-06-20 Pitney Bowes Inc. Method and apparatus for verification of classes of documents
US5536361A (en) * 1992-01-31 1996-07-16 Canon Kabushiki Kaisha Process for preparing semiconductor substrate by bonding to a metallic surface
US5550575A (en) * 1994-05-04 1996-08-27 West; Brett Viewer discretion television program control system
US5592552A (en) * 1993-08-25 1997-01-07 Algorithmic Research Ltd. Broadcast encryption
US5661803A (en) * 1995-03-31 1997-08-26 Pitney Bowes Inc. Method of token verification in a key management system
US5812666A (en) * 1995-03-31 1998-09-22 Pitney Bowes Inc. Cryptographic key management and validation system
US5825090A (en) * 1994-07-27 1998-10-20 Silicon Power Corporation High power semiconductor device and method of making same
US5889863A (en) * 1996-06-17 1999-03-30 Verifone, Inc. System, method and article of manufacture for remote virtual point of sale processing utilizing a multichannel, extensible, flexible architecture
US5892900A (en) * 1996-08-30 1999-04-06 Intertrust Technologies Corp. Systems and methods for secure transaction management and electronic rights protection
US5985739A (en) * 1994-09-19 1999-11-16 Fraunhofer-Gesellschaft Zur Forderung Der Angewandten Forschung E.V. Semiconductor structures having advantageous high-frequency characteristics and processes for producing such semiconductor structures
US6035405A (en) * 1997-12-22 2000-03-07 Nortel Networks Corporation Secure virtual LANs
US6093577A (en) * 1997-06-16 2000-07-25 Imec Vzw Low temperature adhesion bonding method for composite substrates
US6195751B1 (en) * 1998-01-20 2001-02-27 Sun Microsystems, Inc. Efficient, secure multicasting with minimal knowledge
US6211562B1 (en) * 1999-02-24 2001-04-03 Micron Technology, Inc. Homojunction semiconductor devices with low barrier tunnel oxide contacts
US6248646B1 (en) * 1999-06-11 2001-06-19 Robert S. Okojie Discrete wafer array process
US6263435B1 (en) * 1999-07-06 2001-07-17 Matsushita Electric Industrial Co., Ltd. Dual encryption protocol for scalable secure group communication
US6319778B1 (en) * 2000-08-10 2001-11-20 United Epitaxy Company, Inc. Method of making light emitting diode
US20020137243A1 (en) * 2001-03-22 2002-09-26 Nai-Chuan Chen Method for forming a semiconductor device having a metallic substrate
US20020137244A1 (en) * 2001-03-22 2002-09-26 Uni Light Technology Inc. Method for forming a semiconductor device having a metal substrate
US6530020B1 (en) * 1997-06-20 2003-03-04 Fuji Xerox Co., Ltd. Group oriented public key encryption and key management system
US20030178637A1 (en) * 2002-03-25 2003-09-25 United Epitaxy Company, Ltd. Method for integrating compound semiconductor with substrate or high thermal conductivity
US6960490B2 (en) * 2002-03-14 2005-11-01 Epitactix Pty Ltd. Method and resulting structure for manufacturing semiconductor substrates

Family Cites Families (7)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
JPS60116749A (en) 1983-11-30 1985-06-24 Sumitomo Electric Ind Ltd Substrate for polishing gallium-arsenic wafer
JPS60144932A (en) 1984-01-05 1985-07-31 Oki Electric Ind Co Ltd Molecular beam growth method of compound semiconductor crystal
JPH03156935A (en) 1989-11-15 1991-07-04 Fujitsu Ltd Die bonding in hybrid integrated circuit
FI88979C (en) * 1990-12-17 1993-07-26 Telenokia Oy highfrequency bandpass filter
DE69220303T2 (en) * 1991-07-24 1998-01-02 Sharp Kk Process for the production of a semiconductor laser with distributed feedback
ATE415867T1 (en) * 1999-10-14 2008-12-15 Atropos Ltd SURGICAL WOUND RETRACTOR
AUPS112202A0 (en) 2002-03-14 2002-04-18 Commonwealth Scientific And Industrial Research Organisation Semiconductor manufacture

Patent Citations (43)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US4297717A (en) * 1965-09-28 1981-10-27 Li Chou H Semiconductor device
US3864819A (en) * 1970-12-07 1975-02-11 Hughes Aircraft Co Method for fabricating semiconductor devices
US3755026A (en) * 1971-04-01 1973-08-28 Sprague Electric Co Method of making a semiconductor device having tunnel oxide contacts
US3689993A (en) * 1971-07-26 1972-09-12 Texas Instruments Inc Fabrication of semiconductor devices having low thermal inpedance bonds to heat sinks
US3913215A (en) * 1973-05-09 1975-10-21 Siemens Ag Process for the production of a semiconductor component
US3903592A (en) * 1973-05-16 1975-09-09 Siemens Ag Process for the production of a thin layer mesa type semiconductor device
US3973320A (en) * 1973-09-06 1976-08-10 Giovanni Greco Method for the production of semiconductor devices with an integral heatsink and of related semiconductor equipment
US3986251A (en) * 1974-10-03 1976-10-19 Motorola, Inc. Germanium doped light emitting diode bonding process
US4811079A (en) * 1986-12-29 1989-03-07 Thomson Hybrides Et Microondes Method for the collective chemical cutting out of semiconductor devices, and a device cut out by this method
US4771458A (en) * 1987-03-12 1988-09-13 Zenith Electronics Corporation Secure data packet transmission system and method
US4856702A (en) * 1987-04-03 1989-08-15 Bbc Brown Boveri Ag Method for manufacturing semiconductor components
US4926475A (en) * 1988-11-30 1990-05-15 Motorola, Inc. Data encryption key failure monitor
US5309516A (en) * 1990-12-07 1994-05-03 Hitachi, Ltd. Group cipher communication method and group cipher communication system
US5198695A (en) * 1990-12-10 1993-03-30 Westinghouse Electric Corp. Semiconductor wafer with circuits bonded to a substrate
US5292686A (en) * 1991-08-21 1994-03-08 Triquint Semiconductor, Inc. Method of forming substrate vias in a GaAs wafer
US5536361A (en) * 1992-01-31 1996-07-16 Canon Kabushiki Kaisha Process for preparing semiconductor substrate by bonding to a metallic surface
US5389803A (en) * 1993-03-29 1995-02-14 International Business Machines Corporation High-gain Si/SiGe MIS heterojunction bipolar transistors
US5346848A (en) * 1993-06-01 1994-09-13 Motorola, Inc. Method of bonding silicon and III-V semiconductor materials
US5426700A (en) * 1993-08-23 1995-06-20 Pitney Bowes Inc. Method and apparatus for verification of classes of documents
US5592552A (en) * 1993-08-25 1997-01-07 Algorithmic Research Ltd. Broadcast encryption
US5399512A (en) * 1993-12-23 1995-03-21 International Business Machines Corporation Method of making carrier conduction conductor-insulator semiconductor (CIS) transistor
US5550575A (en) * 1994-05-04 1996-08-27 West; Brett Viewer discretion television program control system
US5825090A (en) * 1994-07-27 1998-10-20 Silicon Power Corporation High power semiconductor device and method of making same
US5985739A (en) * 1994-09-19 1999-11-16 Fraunhofer-Gesellschaft Zur Forderung Der Angewandten Forschung E.V. Semiconductor structures having advantageous high-frequency characteristics and processes for producing such semiconductor structures
US5812666A (en) * 1995-03-31 1998-09-22 Pitney Bowes Inc. Cryptographic key management and validation system
US5661803A (en) * 1995-03-31 1997-08-26 Pitney Bowes Inc. Method of token verification in a key management system
US5889863A (en) * 1996-06-17 1999-03-30 Verifone, Inc. System, method and article of manufacture for remote virtual point of sale processing utilizing a multichannel, extensible, flexible architecture
US5892900A (en) * 1996-08-30 1999-04-06 Intertrust Technologies Corp. Systems and methods for secure transaction management and electronic rights protection
US6093577A (en) * 1997-06-16 2000-07-25 Imec Vzw Low temperature adhesion bonding method for composite substrates
US6530020B1 (en) * 1997-06-20 2003-03-04 Fuji Xerox Co., Ltd. Group oriented public key encryption and key management system
US6035405A (en) * 1997-12-22 2000-03-07 Nortel Networks Corporation Secure virtual LANs
US6195751B1 (en) * 1998-01-20 2001-02-27 Sun Microsystems, Inc. Efficient, secure multicasting with minimal knowledge
US20010010389A1 (en) * 1999-02-24 2001-08-02 Micron Technology, Inc. Homojunction semiconductor devices with low barrier tunnel oxide contacts
US6211562B1 (en) * 1999-02-24 2001-04-03 Micron Technology, Inc. Homojunction semiconductor devices with low barrier tunnel oxide contacts
US6248646B1 (en) * 1999-06-11 2001-06-19 Robert S. Okojie Discrete wafer array process
US6263435B1 (en) * 1999-07-06 2001-07-17 Matsushita Electric Industrial Co., Ltd. Dual encryption protocol for scalable secure group communication
US6319778B1 (en) * 2000-08-10 2001-11-20 United Epitaxy Company, Inc. Method of making light emitting diode
US20020137243A1 (en) * 2001-03-22 2002-09-26 Nai-Chuan Chen Method for forming a semiconductor device having a metallic substrate
US20020137244A1 (en) * 2001-03-22 2002-09-26 Uni Light Technology Inc. Method for forming a semiconductor device having a metal substrate
US6468824B2 (en) * 2001-03-22 2002-10-22 Uni Light Technology Inc. Method for forming a semiconductor device having a metallic substrate
US6555405B2 (en) * 2001-03-22 2003-04-29 Uni Light Technology, Inc. Method for forming a semiconductor device having a metal substrate
US6960490B2 (en) * 2002-03-14 2005-11-01 Epitactix Pty Ltd. Method and resulting structure for manufacturing semiconductor substrates
US20030178637A1 (en) * 2002-03-25 2003-09-25 United Epitaxy Company, Ltd. Method for integrating compound semiconductor with substrate or high thermal conductivity

Cited By (4)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20100255629A1 (en) * 2009-04-07 2010-10-07 Konstantinos Spartiotis Method for manufacturing a radiation imaging panel comprising imaging tiles
WO2010116218A1 (en) * 2009-04-07 2010-10-14 Oy Ajat, Ltd. A method for manufacturing a radiation imaging panel comprising imaging tiles
US8117741B2 (en) 2009-04-07 2012-02-21 Oy Ajat Ltd Method for manufacturing a radiation imaging panel comprising imaging tiles
US8850697B2 (en) 2009-04-07 2014-10-07 Oy Ajat Ltd Method for manufacturing a radiation imaging panel comprising imaging tiles

Also Published As

Publication number Publication date
US20050255672A1 (en) 2005-11-17
US6919261B2 (en) 2005-07-19
CN1643677A (en) 2005-07-20
WO2003077311A1 (en) 2003-09-18
US20040007763A1 (en) 2004-01-15
EP1483786A1 (en) 2004-12-08
AUPS112202A0 (en) 2002-04-18

Similar Documents

Publication Publication Date Title
US20050160972A1 (en) Method and resulting structure for manufacturing semiconductor substrates
US20060035438A1 (en) Method and resulting structure for manufacturing semiconductor substrates
KR102702119B1 (en) Rf device integrated on an engineered substrate
EP0182218B1 (en) Method for dicing semiconductor wafer
KR102087754B1 (en) Method of manufacturing structures of leds or solar cells
US8940620B2 (en) Composite wafer for fabrication of semiconductor devices
KR101766907B1 (en) Semiconductor-on-insulator with back side support layer
US20150235890A1 (en) Semiconductor device including a dielectric material
WO2006031641A3 (en) Method of manufacturing carrier wafer and resulting carrier wafer structures
US20090029554A1 (en) Method of Batch Integration of Low Dielectric Substrates with MMICs
CN108428669B (en) Three-dimensional heterogeneous integrated system and manufacturing method thereof
US20210013176A1 (en) Pre-stacking mechanical strength enhancement of power device structures
AU2003212090A1 (en) Method and resulting structure for manufacturing semiconductor substrate
KR101652350B1 (en) Apparatus for bonding and debonding substrate, and methods of manufacturing semiconductor device substrate using the same
US8841207B2 (en) Reusable substrates for electronic device fabrication and methods thereof
US20040188686A1 (en) Thin silicon circuits and method for making the same
US12068296B2 (en) Method for wafer bonding and compound semiconductor wafer
CN115172146A (en) Method for manufacturing compound semiconductor wafer
JP2012164792A (en) Via structure and manufacturing method thereof
KR101652349B1 (en) Apparatus for bonding and debonding substrate, and methods of manufacturing semiconductor device substrate using the same
KR101553659B1 (en) Supporting substrate for semiconductor device and method of manufacturing the semiconductor device using the same
CA1212181A (en) Semiconductor structures and manufacturing methods
CN113035756A (en) Method for radiating substrate in ultrathin wafer processing by using glass carrier plate
CN1788348A (en) Via and trench structures for semiconductor substrates bonded to metallic substrates
CN108701648A (en) Method and structure for forming microstrip transmission line on silicon carbide (SiCOI) chip in thin insulator

Legal Events

Date Code Title Description
STCB Information on status: application discontinuation

Free format text: ABANDONED -- FAILURE TO RESPOND TO AN OFFICE ACTION