US20050035379A1 - Semiconductor device structured to prevent oxide damage during HDP CVD - Google Patents

Semiconductor device structured to prevent oxide damage during HDP CVD Download PDF

Info

Publication number
US20050035379A1
US20050035379A1 US10/942,786 US94278604A US2005035379A1 US 20050035379 A1 US20050035379 A1 US 20050035379A1 US 94278604 A US94278604 A US 94278604A US 2005035379 A1 US2005035379 A1 US 2005035379A1
Authority
US
United States
Prior art keywords
dielectric film
semiconductor device
cvd
conductive layer
film
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Abandoned
Application number
US10/942,786
Inventor
Minoru Saito
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
Individual
Original Assignee
Individual
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Individual filed Critical Individual
Priority to US10/942,786 priority Critical patent/US20050035379A1/en
Publication of US20050035379A1 publication Critical patent/US20050035379A1/en
Abandoned legal-status Critical Current

Links

Images

Classifications

    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L23/00Details of semiconductor or other solid state devices
    • H01L23/28Encapsulations, e.g. encapsulating layers, coatings, e.g. for protection
    • H01L23/31Encapsulations, e.g. encapsulating layers, coatings, e.g. for protection characterised by the arrangement or shape
    • H01L23/3157Partial encapsulation or coating
    • H01L23/3192Multilayer coating
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/02Manufacture or treatment of semiconductor devices or of parts thereof
    • H01L21/02104Forming layers
    • H01L21/02107Forming insulating materials on a substrate
    • H01L21/02109Forming insulating materials on a substrate characterised by the type of layer, e.g. type of material, porous/non-porous, pre-cursors, mixtures or laminates
    • H01L21/02112Forming insulating materials on a substrate characterised by the type of layer, e.g. type of material, porous/non-porous, pre-cursors, mixtures or laminates characterised by the material of the layer
    • H01L21/02123Forming insulating materials on a substrate characterised by the type of layer, e.g. type of material, porous/non-porous, pre-cursors, mixtures or laminates characterised by the material of the layer the material containing silicon
    • H01L21/02164Forming insulating materials on a substrate characterised by the type of layer, e.g. type of material, porous/non-porous, pre-cursors, mixtures or laminates characterised by the material of the layer the material containing silicon the material being a silicon oxide, e.g. SiO2
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/02Manufacture or treatment of semiconductor devices or of parts thereof
    • H01L21/02104Forming layers
    • H01L21/02107Forming insulating materials on a substrate
    • H01L21/02225Forming insulating materials on a substrate characterised by the process for the formation of the insulating layer
    • H01L21/0226Forming insulating materials on a substrate characterised by the process for the formation of the insulating layer formation by a deposition process
    • H01L21/02263Forming insulating materials on a substrate characterised by the process for the formation of the insulating layer formation by a deposition process deposition from the gas or vapour phase
    • H01L21/02271Forming insulating materials on a substrate characterised by the process for the formation of the insulating layer formation by a deposition process deposition from the gas or vapour phase deposition by decomposition or reaction of gaseous or vapour phase compounds, i.e. chemical vapour deposition
    • H01L21/02274Forming insulating materials on a substrate characterised by the process for the formation of the insulating layer formation by a deposition process deposition from the gas or vapour phase deposition by decomposition or reaction of gaseous or vapour phase compounds, i.e. chemical vapour deposition in the presence of a plasma [PECVD]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/02Manufacture or treatment of semiconductor devices or of parts thereof
    • H01L21/02104Forming layers
    • H01L21/02107Forming insulating materials on a substrate
    • H01L21/02296Forming insulating materials on a substrate characterised by the treatment performed before or after the formation of the layer
    • H01L21/02299Forming insulating materials on a substrate characterised by the treatment performed before or after the formation of the layer pre-treatment
    • H01L21/02304Forming insulating materials on a substrate characterised by the treatment performed before or after the formation of the layer pre-treatment formation of intermediate layers, e.g. buffer layers, layers to improve adhesion, lattice match or diffusion barriers
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/02Manufacture or treatment of semiconductor devices or of parts thereof
    • H01L21/04Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer
    • H01L21/18Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer the devices having semiconductor bodies comprising elements of Group IV of the Periodic Table or AIIIBV compounds with or without impurities, e.g. doping materials
    • H01L21/30Treatment of semiconductor bodies using processes or apparatus not provided for in groups H01L21/20 - H01L21/26
    • H01L21/31Treatment of semiconductor bodies using processes or apparatus not provided for in groups H01L21/20 - H01L21/26 to form insulating layers thereon, e.g. for masking or by using photolithographic techniques; After treatment of these layers; Selection of materials for these layers
    • H01L21/314Inorganic layers
    • H01L21/316Inorganic layers composed of oxides or glassy oxides or oxide based glass
    • H01L21/31604Deposition from a gas or vapour
    • H01L21/31608Deposition of SiO2
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L23/00Details of semiconductor or other solid state devices
    • H01L23/52Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames
    • H01L23/522Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames including external interconnections consisting of a multilayer structure of conductive and insulating layers inseparably formed on the semiconductor body
    • H01L23/532Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames including external interconnections consisting of a multilayer structure of conductive and insulating layers inseparably formed on the semiconductor body characterised by the materials
    • H01L23/5329Insulating materials
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/02Manufacture or treatment of semiconductor devices or of parts thereof
    • H01L21/04Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer
    • H01L21/18Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer the devices having semiconductor bodies comprising elements of Group IV of the Periodic Table or AIIIBV compounds with or without impurities, e.g. doping materials
    • H01L21/30Treatment of semiconductor bodies using processes or apparatus not provided for in groups H01L21/20 - H01L21/26
    • H01L21/31Treatment of semiconductor bodies using processes or apparatus not provided for in groups H01L21/20 - H01L21/26 to form insulating layers thereon, e.g. for masking or by using photolithographic techniques; After treatment of these layers; Selection of materials for these layers
    • H01L21/314Inorganic layers
    • H01L21/316Inorganic layers composed of oxides or glassy oxides or oxide based glass
    • H01L21/31604Deposition from a gas or vapour
    • H01L21/31629Deposition of halogen doped silicon oxide, e.g. fluorine doped silicon oxide
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/02Manufacture or treatment of semiconductor devices or of parts thereof
    • H01L21/04Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer
    • H01L21/18Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer the devices having semiconductor bodies comprising elements of Group IV of the Periodic Table or AIIIBV compounds with or without impurities, e.g. doping materials
    • H01L21/30Treatment of semiconductor bodies using processes or apparatus not provided for in groups H01L21/20 - H01L21/26
    • H01L21/31Treatment of semiconductor bodies using processes or apparatus not provided for in groups H01L21/20 - H01L21/26 to form insulating layers thereon, e.g. for masking or by using photolithographic techniques; After treatment of these layers; Selection of materials for these layers
    • H01L21/314Inorganic layers
    • H01L21/318Inorganic layers composed of nitrides
    • H01L21/3185Inorganic layers composed of nitrides of siliconnitrides
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L23/00Details of semiconductor or other solid state devices
    • H01L23/52Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames
    • H01L23/522Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames including external interconnections consisting of a multilayer structure of conductive and insulating layers inseparably formed on the semiconductor body
    • H01L23/532Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames including external interconnections consisting of a multilayer structure of conductive and insulating layers inseparably formed on the semiconductor body characterised by the materials
    • H01L23/5329Insulating materials
    • H01L23/53295Stacked insulating layers
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/0001Technical content checked by a classifier
    • H01L2924/0002Not covered by any one of groups H01L24/00, H01L24/00 and H01L2224/00
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/19Details of hybrid assemblies other than the semiconductor or other solid state devices to be connected
    • H01L2924/1901Structure
    • H01L2924/1904Component type
    • H01L2924/19041Component type being a capacitor

Definitions

  • the present invention relates to a semiconductor device structure and semiconductor device fabrication process.
  • Integrated circuits are generally fabricated by forming circuit elements in a semiconductor substrate, then forming one or more metal interconnection layers above the substrate. Often the circuit elements are field-effect transistors having gate electrodes insulated from the substrate by a thin oxide film referred to as a gate oxide.
  • the metal interconnection layers are insulated from one another, and from the semiconductor substrate, by insulating films referred to as interlayer dielectric films, or simply as interlayer dielectrics. The uppermost metal interconnection layer is covered by a surface passivation film.
  • the interlayer dielectrics and surface passivation film are often formed by chemical vapor deposition (CVD), a technique in which the substrate is heated, and source gases react near the surface the substrate to form a desired material that is deposited on the substrate.
  • CVD chemical vapor deposition
  • Various types of CVD are known, including low-pressure CVD (LP CVD), atmospheric-pressure CVD (AP CVD), plasma-enhanced CVD (PE CVD) and high-density plasma CVD (HDP CVD).
  • LP CVD low-pressure CVD
  • APCVD atmospheric-pressure CVD
  • PE CVD plasma-enhanced CVD
  • HDP CVD high-density plasma CVD
  • the plasma types of CVD PE CVD and HDP CVD
  • HDP CVD Since the mid-1990s, HDP CVD, which can effectively fill the narrow spaces between adjacent gate electrodes and adjacent interconnecting lines without creating bread-loaf shapes or cusps, has come into widespread use in fabrication processes with half-micrometer and smaller design rules.
  • the reason for the effectiveness of HDP CVD is that the substrate is not only heated but also electrically charged, drawing the plasma down to etch unwanted parts of the deposited film.
  • An object of the present invention is to avoid damage to gate oxide films during HDP CVD.
  • a patterned conductive layer is formed on a substrate.
  • An initial dielectric film is then deposited by a non-etching deposition process, covering the exposed surfaces of the patterned conductive layer and the substrate.
  • a second dielectric film is deposited on the initial dielectric film by HDP CVD.
  • the initial dielectric film is preferably less than one hundred nanometers thick.
  • a thin initial dielectric film can be formed without creating cusps or bread-loaf shapes, even though a non-etching deposition process is used, and without damaging the patterned conductive layer, even if a comparatively high-temperature deposition process is used.
  • the plasma charge is not conducted to the patterned conductive layer, and accordingly is not conducted to any gate oxide films present in the semiconductor device. Gate oxide damage is thereby avoided during HDP CVD.
  • the invention also provides a semiconductor device fabricated by the process described above.
  • FIGS. 1, 2 , and 3 show three stages in the formation of a semiconductor device according to a first embodiment of the invention
  • FIGS. 4, 5 , 6 , and 7 show four stages in the formation of a semiconductor device according to a second embodiment of the invention
  • FIGS. 8, 9 , and 10 show three stages in the formation of a semiconductor device according to a third embodiment of the invention.
  • FIG. 11 shows a stage in the formation of a conventional semiconductor device.
  • FIGS. 1 to 3 illustrate three stages in the fabrication of a semiconductor device according to a first embodiment of the invention.
  • a gate oxide film 2 and field oxide layer 4 have been formed on and within a silicon semiconductor substrate 6 .
  • the field oxide 4 may be formed by a well-known method such as local oxidation of silicon (LOCOS) or shallow trench isolation (STI).
  • LOCS local oxidation of silicon
  • STI shallow trench isolation
  • a gate electrode 8 has been formed on the gate oxide film 2 , and source and drain diffusions 10 , 12 have been formed in the substrate 6 .
  • the gate electrode 8 comprises, for example, a conductive polycrystalline silicon (polysilicon) material, or conductive polysilicon with an additional metal silicide layer, and is part of a patterned conductive layer that may include many interconnected gate electrodes.
  • an initial dielectric film 16 of silicon nitride (Si 3 N 4 ) a few nanometers or a few tens of nanometers thick is deposited by low-pressure chemical vapor deposition (LP CVD).
  • the initial dielectric film 16 covers the exposed surfaces of the gate oxide film 2 , field oxide 4 , substrate 6 , and gate electrode 8 . Since LP CVD is a thermal reaction process, the thickness of the initial dielectric film 16 should be less than one hundred nanometers (100 nm), so that the process does not continue for an extended time.
  • the first embodiment is not limited to the use of silicon nitride or LP CVD.
  • the initial dielectric film 16 may be deposited by another non-etching type of CVD, such as plasma-enhanced CVD (PE CVD) or atmospheric-pressure CVD (AP CVD).
  • PE CVD plasma-enhanced CVD
  • AP CVD atmospheric-pressure CVD
  • PE CVD plasma-enhanced CVD
  • plasma is released from a so-called shower head above the substrate, but chemical reactions take place before the plasma reaches the substrate surface, so the film deposited on the substrate surface is not etched by the plasma.
  • AP CVD no plasma is released from the shower head, and no etching takes place.
  • the silicon source gas is preferably tetraethylorthosilicate (TEOS).
  • an interlayer dielectric film 18 of, for example, silicon dioxide (SiO 2 ) is now formed on the surface of the initial dielectric film 16 by high-density plasma CVD (HDP CVD).
  • the interlayer dielectric film 18 is planarized by chemical mechanical polishing, which reduces the surface of the interlayer dielectric film 18 to the level indicated by the dotted line 19 .
  • the interlayer dielectric film 18 may have any thickness adequate to provide satisfactory interlayer insulation; typical thicknesses are one thousand five hundred nanometers (1500 nm) before planarization and one thousand nanometers (1000 nm) after planarization.
  • the first embodiment is not limited to the use of silicon dioxide for the interlayer dielectric film 18 .
  • the interlayer dielectric film 18 may be formed from another dielectric material, such as fluorinated silicon oxide (SiOF).
  • contact holes are formed in the interlayer dielectric film 18 , the initial dielectric film 16 , and the gate oxide film 2 , and one or more layers of metal are deposited and patterned to form contacts 20 and interconnecting lines 22 . These steps are carried out by well-known processes such as photolithography and etching.
  • the interconnecting lines 22 may be covered by a surface passivation film (not shown), or a further interlayer dielectric film (not shown) may be deposited and a further layer of interconnections (not shown) may be formed.
  • the conductive material of the gate electrode is not directly exposed to the plasma, so the electrical charge of the plasma is not conducted to the underlying gate oxide film 2 . Electrical damage to the gate oxide film 2 is thereby avoided, reducing the rate of failures in factory tests and in the field.
  • FIGS. 4 to 7 illustrate four stages in the fabrication of a semiconductor device according to a second embodiment of the invention.
  • the second embodiment is similar to the first embodiment but has self-aligned contacts.
  • a gate oxide film 2 , field oxide layer 4 , and gate electrode 8 have been formed as in the first embodiment, and source and drain diffusions 10 , 12 have been formed in the substrate 6 .
  • a dielectric film 24 has been deposited on the upper surface of the gate electrode 8 , and dielectric sidewalls 26 have been formed on the sides of the gate electrode 8 .
  • the dielectric film 24 and sidewalls 26 may be formed from silicon nitride or another suitable dielectric material.
  • a contact window 28 is opened in the dielectric film 24 on the upper surface of the gate electrode 8 .
  • an initial dielectric film 16 of silicon nitride (Si 3 N 4 ) a few nanometers or a few tens of nanometers thick is formed by LP CVD, covering the exposed surfaces of the gate oxide film 2 , field oxide 4 , substrate 6 , gate electrode 8 , dielectric film 24 , and dielectric sidewalls 26 .
  • the second embodiment is not limited to the use of silicon nitride and LP CVD for the initial dielectric film 16 ; other materials and other non-etching deposition processes may be used instead, as described in the first embodiment.
  • an interlayer dielectric film 18 of silicon dioxide (SiO 2 ) or another suitable material is now formed on the surface of the initial dielectric film 16 by HDP CVD.
  • the interlayer dielectric film 18 is planarized by chemical-mechanical polishing; then contact holes are formed in the interlayer dielectric film 18 , initial dielectric film 16 , and gate oxide film 2 , and one or more layers of metal are deposited and patterned, forming contacts 20 and interconnecting lines 22 as in the first embodiment.
  • the dielectric sidewalls 26 enable the source and drain contacts to be placed closer to the gate electrode 8 without risk of a short circuit.
  • the window 28 in the dielectric film 24 on the gate electrode 8 is protected by the initial dielectric film 16 , as shown in FIG. 6 , so that the conductive gate electrode material is not directly exposed to the plasma. As in the first embodiment, this prevents electrical damage to the gate oxide 2 by preventing the electrical charge of the plasma from being conducted to the gate oxide film 2 . Fabrication process yields and device reliability are thereby improved.
  • FIGS. 8 to 10 illustrate three stages in the fabrication of a semiconductor device according to a third embodiment of the invention.
  • the third embodiment protects the gate oxide film 2 from electrical damage during the formation of a surface passivation film above the metal interconnecting layer.
  • source and drain diffusions 10 , 12 have been formed in a substrate 6 , and a gate oxide film 2 , field oxide layer 4 , gate electrode 8 , interlayer dielectric film 18 , contacts 20 , and interconnecting lines 22 have been formed by a conventional process. If necessary, an initial dielectric film 16 (not shown) may be formed before the interlayer dielectric film 18 is deposited, as described in the first embodiment.
  • the interconnecting lines 22 constitute a patterned conductive layer.
  • an initial dielectric film 30 is deposited on the exposed surfaces of the interlayer dielectric film 18 and the interconnecting lines 22 .
  • the initial dielectric film 30 is, for example, a silicon nitride film approximately twenty nanometers (20 nm) thick, and is deposited by LP CVD or another non-etching type of CVD.
  • the third embodiment is not limited to the use of silicon nitride for the initial dielectric film 30 ; other dielectric materials may be used instead.
  • a surface passivation film 32 of silicon nitride (SiN) or another suitable material such as silicon oxynitride (SiON) is now deposited on the surface of the initial dielectric film 30 by HDP CVD.
  • the interlayer dielectric film 18 may have any suitable thickness; typical thicknesses are in the range from five hundred to one thousand nanometers: e.g., a thickness of about 850 nm.
  • the same technique is used to protect the gate oxide film 2 from damage during the formation of interlayer dielectric films between multiple metal wiring layers, by depositing an initial dielectric layer below each interlayer dielectric film to cover any exposed electrically conductive surfaces before HDP CVD is carried out.
  • FIG. 11 shows a semiconductor device formed by a conventional process.
  • the device in FIG. 11 has an interlayer dielectric film 18 and a surface passivation film 32 , both formed by HDP CVD, but lacks the initial dielectric film 16 of the first embodiment and the initial dielectric film 30 of the third embodiment.
  • plasma charge is conducted through the gate electrode 8 to the gate oxide film 2 , and damage may occur to the gate oxide film 2 below the gate electrode 8 .
  • plasma charge is conducted through the conductive lines 22 , contacts 20 , and gate electrode 8 to the gate oxide film 2 , and further oxide damage may occur.
  • the suspected cause of the oxide damage is a surge of current at the end of each HDP CVD process.
  • the invention has been described as preventing damage to a gate oxide film, the invention may also be used to prevent electrical damage to other oxide films, such as capacitor oxide films, during HDP CVD.

Landscapes

  • Engineering & Computer Science (AREA)
  • Physics & Mathematics (AREA)
  • Power Engineering (AREA)
  • General Physics & Mathematics (AREA)
  • Computer Hardware Design (AREA)
  • Microelectronics & Electronic Packaging (AREA)
  • Condensed Matter Physics & Semiconductors (AREA)
  • Manufacturing & Machinery (AREA)
  • Plasma & Fusion (AREA)
  • Chemical & Material Sciences (AREA)
  • Chemical Kinetics & Catalysis (AREA)
  • Internal Circuitry In Semiconductor Integrated Circuit Devices (AREA)
  • Insulated Gate Type Field-Effect Transistor (AREA)

Abstract

A semiconductor device includes a patterned conductive layer on which an initial dielectric film is deposited by a non-etching deposition process. A second dielectric film is then deposited on the initial dielectric film by high-density plasma chemical vapor deposition (HDP CVD). The HDP CVD process etches the second dielectric film as it is being deposited, thereby smoothing the surface of the second dielectric film. The initial dielectric film insulates the patterned conductive layer from the plasma used in the HDP CVD process, so that plasma charge is not conducted to underlying oxide films, such as gate oxide films, and does not cause oxide damage.

Description

    BACKGROUND OF THE INVENTION
  • 1. Field of the Invention
  • The present invention relates to a semiconductor device structure and semiconductor device fabrication process.
  • 2. Description of the Related Art
  • Integrated circuits are generally fabricated by forming circuit elements in a semiconductor substrate, then forming one or more metal interconnection layers above the substrate. Often the circuit elements are field-effect transistors having gate electrodes insulated from the substrate by a thin oxide film referred to as a gate oxide. The metal interconnection layers are insulated from one another, and from the semiconductor substrate, by insulating films referred to as interlayer dielectric films, or simply as interlayer dielectrics. The uppermost metal interconnection layer is covered by a surface passivation film.
  • The interlayer dielectrics and surface passivation film are often formed by chemical vapor deposition (CVD), a technique in which the substrate is heated, and source gases react near the surface the substrate to form a desired material that is deposited on the substrate. Various types of CVD are known, including low-pressure CVD (LP CVD), atmospheric-pressure CVD (AP CVD), plasma-enhanced CVD (PE CVD) and high-density plasma CVD (HDP CVD). The plasma types of CVD (PE CVD and HDP CVD) have the advantage of being performable at a lower temperature than the other types of CVD (LP. CVD and AP CVD). Since the mid-1990s, HDP CVD, which can effectively fill the narrow spaces between adjacent gate electrodes and adjacent interconnecting lines without creating bread-loaf shapes or cusps, has come into widespread use in fabrication processes with half-micrometer and smaller design rules. The reason for the effectiveness of HDP CVD is that the substrate is not only heated but also electrically charged, drawing the plasma down to etch unwanted parts of the deposited film.
  • This feature of HDP CVD leads to a problem however. During the HDP CVD process, the charge of the plasma is conducted through the metal interconnecting lines and gate electrodes to the gate oxide. In recent devices, the gate oxide is extremely thin, and is vulnerable to damage from the plasma charge. Although the damage mechanism is not completely understood, the damage is thought to result from the trapping of charge in the gate oxide film. Electron microscope studies by the inventor have confirmed that gate oxide damage occurs as a result of HDP CVD.
  • Such damage can lead to failure of devices in factory tests, thus reducing the yield of the fabrication process, or failure in the field, reducing the reliability of the fabricated devices. Accordingly, there is a need for a fabrication process that retains the advantages of HDP CVD while avoiding damage to thin gate oxide films.
  • SUMMARY OF THE INVENTION
  • An object of the present invention is to avoid damage to gate oxide films during HDP CVD.
  • In the invented method of fabricating a semiconductor device, a patterned conductive layer is formed on a substrate. An initial dielectric film is then deposited by a non-etching deposition process, covering the exposed surfaces of the patterned conductive layer and the substrate. Next, a second dielectric film is deposited on the initial dielectric film by HDP CVD.
  • The initial dielectric film is preferably less than one hundred nanometers thick. A thin initial dielectric film can be formed without creating cusps or bread-loaf shapes, even though a non-etching deposition process is used, and without damaging the patterned conductive layer, even if a comparatively high-temperature deposition process is used.
  • Since the initial dielectric film covers the exposed surfaces of the patterned conductive layer, when HDP CVD is used to deposit the second dielectric film, the plasma charge is not conducted to the patterned conductive layer, and accordingly is not conducted to any gate oxide films present in the semiconductor device. Gate oxide damage is thereby avoided during HDP CVD.
  • The invention also provides a semiconductor device fabricated by the process described above.
  • BRIEF DESCRIPTION OF THE DRAWINGS
  • In the attached drawings:
  • FIGS. 1, 2, and 3 show three stages in the formation of a semiconductor device according to a first embodiment of the invention;
  • FIGS. 4, 5, 6, and 7 show four stages in the formation of a semiconductor device according to a second embodiment of the invention;
  • FIGS. 8, 9, and 10 show three stages in the formation of a semiconductor device according to a third embodiment of the invention; and
  • FIG. 11 shows a stage in the formation of a conventional semiconductor device.
  • DETAILED DESCRIPTION OF THE INVENTION
  • Embodiments of the invention will now be described with reference to the attached drawings, in which like elements are indicated by like reference characters. The drawings illustrate the formation of one part of a semiconductor integrated circuit. More specifically, the drawings illustrate the formation of one field-effect transistor.
  • FIGS. 1 to 3 illustrate three stages in the fabrication of a semiconductor device according to a first embodiment of the invention. In FIG. 1, a gate oxide film 2 and field oxide layer 4 have been formed on and within a silicon semiconductor substrate 6. The field oxide 4 may be formed by a well-known method such as local oxidation of silicon (LOCOS) or shallow trench isolation (STI). A gate electrode 8 has been formed on the gate oxide film 2, and source and drain diffusions 10, 12 have been formed in the substrate 6. The gate electrode 8 comprises, for example, a conductive polycrystalline silicon (polysilicon) material, or conductive polysilicon with an additional metal silicide layer, and is part of a patterned conductive layer that may include many interconnected gate electrodes.
  • Following formation of the gate electrode 8, an initial dielectric film 16 of silicon nitride (Si3N4) a few nanometers or a few tens of nanometers thick is deposited by low-pressure chemical vapor deposition (LP CVD). The initial dielectric film 16 covers the exposed surfaces of the gate oxide film 2, field oxide 4, substrate 6, and gate electrode 8. Since LP CVD is a thermal reaction process, the thickness of the initial dielectric film 16 should be less than one hundred nanometers (100 nm), so that the process does not continue for an extended time.
  • The first embodiment is not limited to the use of silicon nitride or LP CVD. The initial dielectric film 16 may be deposited by another non-etching type of CVD, such as plasma-enhanced CVD (PE CVD) or atmospheric-pressure CVD (AP CVD). In PE CVD, plasma is released from a so-called shower head above the substrate, but chemical reactions take place before the plasma reaches the substrate surface, so the film deposited on the substrate surface is not etched by the plasma. In AP CVD, no plasma is released from the shower head, and no etching takes place. The same is true of LP CVD. For AP CVD, the silicon source gas is preferably tetraethylorthosilicate (TEOS).
  • Referring to FIG. 2, an interlayer dielectric film 18 of, for example, silicon dioxide (SiO2) is now formed on the surface of the initial dielectric film 16 by high-density plasma CVD (HDP CVD). The interlayer dielectric film 18 is planarized by chemical mechanical polishing, which reduces the surface of the interlayer dielectric film 18 to the level indicated by the dotted line 19. The interlayer dielectric film 18 may have any thickness adequate to provide satisfactory interlayer insulation; typical thicknesses are one thousand five hundred nanometers (1500 nm) before planarization and one thousand nanometers (1000 nm) after planarization.
  • The first embodiment is not limited to the use of silicon dioxide for the interlayer dielectric film 18. The interlayer dielectric film 18 may be formed from another dielectric material, such as fluorinated silicon oxide (SiOF).
  • Referring to FIG. 3, contact holes are formed in the interlayer dielectric film 18, the initial dielectric film 16, and the gate oxide film 2, and one or more layers of metal are deposited and patterned to form contacts 20 and interconnecting lines 22. These steps are carried out by well-known processes such as photolithography and etching.
  • Next, the interconnecting lines 22 may be covered by a surface passivation film (not shown), or a further interlayer dielectric film (not shown) may be deposited and a further layer of interconnections (not shown) may be formed.
  • During the HDP CVD process that deposits the interlayer dielectric film 18, the conductive material of the gate electrode is not directly exposed to the plasma, so the electrical charge of the plasma is not conducted to the underlying gate oxide film 2. Electrical damage to the gate oxide film 2 is thereby avoided, reducing the rate of failures in factory tests and in the field.
  • FIGS. 4 to 7 illustrate four stages in the fabrication of a semiconductor device according to a second embodiment of the invention. The second embodiment is similar to the first embodiment but has self-aligned contacts.
  • In FIG. 4, a gate oxide film 2, field oxide layer 4, and gate electrode 8 have been formed as in the first embodiment, and source and drain diffusions 10, 12 have been formed in the substrate 6. In addition, a dielectric film 24 has been deposited on the upper surface of the gate electrode 8, and dielectric sidewalls 26 have been formed on the sides of the gate electrode 8. The dielectric film 24 and sidewalls 26 may be formed from silicon nitride or another suitable dielectric material.
  • In FIG. 5, a contact window 28 is opened in the dielectric film 24 on the upper surface of the gate electrode 8. Then an initial dielectric film 16 of silicon nitride (Si3N4) a few nanometers or a few tens of nanometers thick is formed by LP CVD, covering the exposed surfaces of the gate oxide film 2, field oxide 4, substrate 6, gate electrode 8, dielectric film 24, and dielectric sidewalls 26.
  • The second embodiment is not limited to the use of silicon nitride and LP CVD for the initial dielectric film 16; other materials and other non-etching deposition processes may be used instead, as described in the first embodiment.
  • Referring to FIG. 6, an interlayer dielectric film 18 of silicon dioxide (SiO2) or another suitable material is now formed on the surface of the initial dielectric film 16 by HDP CVD.
  • Referring to FIG. 7, the interlayer dielectric film 18 is planarized by chemical-mechanical polishing; then contact holes are formed in the interlayer dielectric film 18, initial dielectric film 16, and gate oxide film 2, and one or more layers of metal are deposited and patterned, forming contacts 20 and interconnecting lines 22 as in the first embodiment. Compared with the first embodiment, the dielectric sidewalls 26 enable the source and drain contacts to be placed closer to the gate electrode 8 without risk of a short circuit.
  • During the HDP CVD process that deposits the interlayer dielectric film 18, the window 28 in the dielectric film 24 on the gate electrode 8 is protected by the initial dielectric film 16, as shown in FIG. 6, so that the conductive gate electrode material is not directly exposed to the plasma. As in the first embodiment, this prevents electrical damage to the gate oxide 2 by preventing the electrical charge of the plasma from being conducted to the gate oxide film 2. Fabrication process yields and device reliability are thereby improved.
  • FIGS. 8 to 10 illustrate three stages in the fabrication of a semiconductor device according to a third embodiment of the invention. The third embodiment protects the gate oxide film 2 from electrical damage during the formation of a surface passivation film above the metal interconnecting layer.
  • In FIG. 8, source and drain diffusions 10, 12 have been formed in a substrate 6, and a gate oxide film 2, field oxide layer 4, gate electrode 8, interlayer dielectric film 18, contacts 20, and interconnecting lines 22 have been formed by a conventional process. If necessary, an initial dielectric film 16 (not shown) may be formed before the interlayer dielectric film 18 is deposited, as described in the first embodiment. The interconnecting lines 22 constitute a patterned conductive layer.
  • In FIG. 9, an initial dielectric film 30 is deposited on the exposed surfaces of the interlayer dielectric film 18 and the interconnecting lines 22. The initial dielectric film 30 is, for example, a silicon nitride film approximately twenty nanometers (20 nm) thick, and is deposited by LP CVD or another non-etching type of CVD.
  • The third embodiment is not limited to the use of silicon nitride for the initial dielectric film 30; other dielectric materials may be used instead.
  • Referring to FIG. 10, a surface passivation film 32 of silicon nitride (SiN) or another suitable material such as silicon oxynitride (SiON) is now deposited on the surface of the initial dielectric film 30 by HDP CVD. The interlayer dielectric film 18 may have any suitable thickness; typical thicknesses are in the range from five hundred to one thousand nanometers: e.g., a thickness of about 850 nm.
  • During the HDP CVD process that forms the surface passivation film 32, since the metal interconnecting lines 22 are covered by the initial dielectric film 30, the electrical charge of the plasma is not conducted through them and through the gate electrode 8 to the gate oxide film 2, which is thereby protected from electrical damage. Fabrication process yields and device reliability are improved accordingly.
  • In a variation of the third embodiment, the same technique is used to protect the gate oxide film 2 from damage during the formation of interlayer dielectric films between multiple metal wiring layers, by depositing an initial dielectric layer below each interlayer dielectric film to cover any exposed electrically conductive surfaces before HDP CVD is carried out.
  • For comparison with the preceding embodiments, FIG. 11 shows a semiconductor device formed by a conventional process. The device in FIG. 11 has an interlayer dielectric film 18 and a surface passivation film 32, both formed by HDP CVD, but lacks the initial dielectric film 16 of the first embodiment and the initial dielectric film 30 of the third embodiment. During the HDP CVD process that forms the interlayer dielectric film 18, plasma charge is conducted through the gate electrode 8 to the gate oxide film 2, and damage may occur to the gate oxide film 2 below the gate electrode 8. During the HDP CVD process that forms the surface passivation film 32, plasma charge is conduced through the conductive lines 22, contacts 20, and gate electrode 8 to the gate oxide film 2, and further oxide damage may occur. The suspected cause of the oxide damage is a surge of current at the end of each HDP CVD process.
  • Although the invention has been described as preventing damage to a gate oxide film, the invention may also be used to prevent electrical damage to other oxide films, such as capacitor oxide films, during HDP CVD.
  • Those skilled in the art will recognize that further variations are possible within the scope of the invention, which is defined in the appended claims.

Claims (20)

1. A method of fabricating a semiconductor device, comprising:
forming an insulating film on a surface of a substrate;
forming a patterned conductive layer on a the insulating film;
forming a sidewall on the patterned conductive layer;
depositing a first dielectric film covering exposed surfaces of the patterned conductive layer and the insulating film by a non-etching deposition process; and
depositing a second dielectric film on the first dielectric film by high-density plasma chemical vapor deposition (CVD), the first dielectric film preventing plasma charge from being conducted through the patterned conductive layer to the insulating film.
2. The method of claim 1, wherein the first dielectric film is deposited by low-pressure CVD.
3. The method of claim 1, wherein the first dielectric film is deposited by atmospheric-pressure CVD using tetraethylorthosilicate.
4. The method of claim 1, wherein the first dielectric film is deposited by plasma-enhanced CVD.
5. The method of claim 1, wherein the first dielectric film comprises silicon nitride.
6. The method of claim 1, wherein the first dielectric film is less than one hundred nanometers thick.
7. The method of claim 1, wherein the patterned conductive layer includes a gate electrode.
8. The method of claim 1, wherein the patterned conductive layer is a metal interconnection layer.
9. The method of claim 1, wherein the second dielectric film is an interlayer dielectric film.
10. The method of claim 1, wherein the second dielectric film is a surface passivation film.
11. A semiconductor device comprising:
a substrate;
an insulating film disposed on a surface of the substrate;
a patterned conductive layer disposed on the insulating film;
a sidewall making contact with a side of the patterned conductive layer;
a first dielectric film disposed on exposed surfaces of the patterned conductive layer and the insulating film, the first dielectric film being deposited by a non-etching deposition process; and
a high-density plasma CVD dielectric film disposed on the first dielectric film.
12. The semiconductor device of claim 11, wherein the first dielectric film is deposited by low-pressure CVD.
13. The semiconductor device of claim 11, wherein the first dielectric film is deposited by atmospheric-pressure CVD using tetraethylorthosilicate.
14. The semiconductor device of claim 11, wherein the first dielectric film is deposited by plasma-enhanced CVD.
15. The semiconductor device of claim 11, wherein the first dielectric film comprises silicon nitride.
16. The semiconductor device of claim 11, wherein the first dielectric film is less than one hundred nanometers thick.
17. The semiconductor device of claim 11, wherein the patterned conductive layer includes a gate electrode.
18. The semiconductor device of claim 11, wherein the patterned conductive layer is a metal interconnection layer.
19. The semiconductor device of claim 11, wherein the high-density plasma CVD dielectric film is an interlayer dielectric film.
20. The semiconductor device of claim 11, wherein the high-density plasma CVD dielectric film is a surface passivation film.
US10/942,786 2003-03-11 2004-09-17 Semiconductor device structured to prevent oxide damage during HDP CVD Abandoned US20050035379A1 (en)

Priority Applications (1)

Application Number Priority Date Filing Date Title
US10/942,786 US20050035379A1 (en) 2003-03-11 2004-09-17 Semiconductor device structured to prevent oxide damage during HDP CVD

Applications Claiming Priority (2)

Application Number Priority Date Filing Date Title
US10/384,578 US6806208B2 (en) 2003-03-11 2003-03-11 Semiconductor device structured to prevent oxide damage during HDP CVD
US10/942,786 US20050035379A1 (en) 2003-03-11 2004-09-17 Semiconductor device structured to prevent oxide damage during HDP CVD

Related Parent Applications (1)

Application Number Title Priority Date Filing Date
US10/384,578 Continuation US6806208B2 (en) 2003-03-11 2003-03-11 Semiconductor device structured to prevent oxide damage during HDP CVD

Publications (1)

Publication Number Publication Date
US20050035379A1 true US20050035379A1 (en) 2005-02-17

Family

ID=32961353

Family Applications (2)

Application Number Title Priority Date Filing Date
US10/384,578 Expired - Lifetime US6806208B2 (en) 2003-03-11 2003-03-11 Semiconductor device structured to prevent oxide damage during HDP CVD
US10/942,786 Abandoned US20050035379A1 (en) 2003-03-11 2004-09-17 Semiconductor device structured to prevent oxide damage during HDP CVD

Family Applications Before (1)

Application Number Title Priority Date Filing Date
US10/384,578 Expired - Lifetime US6806208B2 (en) 2003-03-11 2003-03-11 Semiconductor device structured to prevent oxide damage during HDP CVD

Country Status (1)

Country Link
US (2) US6806208B2 (en)

Cited By (2)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20100041245A1 (en) * 2008-08-18 2010-02-18 Macronix International Co., Ltd. Hdp-cvd process, filling-in process utilizing hdp-cvd, and hdp-cvd system
CN110349846A (en) * 2019-06-19 2019-10-18 长江存储科技有限责任公司 A kind of lithographic method and three-dimensional storage of semiconductor devices

Families Citing this family (3)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US7542470B2 (en) * 2003-03-31 2009-06-02 Alcatel-Lucent Usa Inc. Method and apparatus for routing a packet within a plurality of nodes arranged in a line or a tree given a maximum stack depth
JP4671614B2 (en) * 2004-03-03 2011-04-20 パナソニック株式会社 Semiconductor device
CN110246759B (en) * 2019-06-03 2021-11-02 武汉新芯集成电路制造有限公司 Preparation method of flash memory device

Citations (5)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US5981379A (en) * 1998-04-18 1999-11-09 United Microelectronics Corp. Method of forming via
US6144051A (en) * 1997-05-30 2000-11-07 Nec Corporation Semiconductor device having a metal-insulator-metal capacitor
US6548349B2 (en) * 2001-01-10 2003-04-15 Samsung Electronics Co., Ltd. Method for fabricating a cylinder-type capacitor for a semiconductor device
US6562731B2 (en) * 1999-01-06 2003-05-13 United Microelectronics Corp. Method for forming dielectric layers
US6602748B2 (en) * 2000-05-26 2003-08-05 Fujitsu Limited Method for fabricating a semiconductor device

Patent Citations (5)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US6144051A (en) * 1997-05-30 2000-11-07 Nec Corporation Semiconductor device having a metal-insulator-metal capacitor
US5981379A (en) * 1998-04-18 1999-11-09 United Microelectronics Corp. Method of forming via
US6562731B2 (en) * 1999-01-06 2003-05-13 United Microelectronics Corp. Method for forming dielectric layers
US6602748B2 (en) * 2000-05-26 2003-08-05 Fujitsu Limited Method for fabricating a semiconductor device
US6548349B2 (en) * 2001-01-10 2003-04-15 Samsung Electronics Co., Ltd. Method for fabricating a cylinder-type capacitor for a semiconductor device

Cited By (3)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20100041245A1 (en) * 2008-08-18 2010-02-18 Macronix International Co., Ltd. Hdp-cvd process, filling-in process utilizing hdp-cvd, and hdp-cvd system
US8034691B2 (en) 2008-08-18 2011-10-11 Macronix International Co., Ltd. HDP-CVD process, filling-in process utilizing HDP-CVD, and HDP-CVD system
CN110349846A (en) * 2019-06-19 2019-10-18 长江存储科技有限责任公司 A kind of lithographic method and three-dimensional storage of semiconductor devices

Also Published As

Publication number Publication date
US20040178479A1 (en) 2004-09-16
US6806208B2 (en) 2004-10-19

Similar Documents

Publication Publication Date Title
US6573168B2 (en) Methods for forming conductive contact body for integrated circuits using dummy dielectric layer
US6858533B2 (en) Semiconductor device having an etch stopper formed of a sin layer by low temperature ALD and method of fabricating the same
KR100278657B1 (en) Metal line structure for semiconductor device & manufacturing method thereof
US6265302B1 (en) Partially recessed shallow trench isolation method for fabricating borderless contacts
US6803318B1 (en) Method of forming self aligned contacts
US7223614B2 (en) Method for manufacturing semiconductor device, and semiconductor device
US6083828A (en) Method for forming a self-aligned contact
US7701004B2 (en) Semiconductor device and method of manufacturing thereof
US6001726A (en) Method for using a conductive tungsten nitride etch stop layer to form conductive interconnects and tungsten nitride contact structure
US8183109B2 (en) Semiconductor device and method of manufacturing the same
JP2001358214A (en) Semiconductor device and its manufacturing method
US20020068439A1 (en) Method of manufacturing flash memory
US6686286B2 (en) Method for forming a borderless contact of a semiconductor device
US6806208B2 (en) Semiconductor device structured to prevent oxide damage during HDP CVD
US6593632B1 (en) Interconnect methodology employing a low dielectric constant etch stop layer
JP4623949B2 (en) Manufacturing method of semiconductor integrated circuit device
US7371678B2 (en) Semiconductor device with a metal line and method of forming the same
US6277732B1 (en) Method of planarizing inter-metal dielectric layer
JP3543504B2 (en) Method for manufacturing semiconductor device
CN112838048A (en) Interconnection structure and manufacturing method thereof
KR100443148B1 (en) Method For Manufacturing Semiconductor Devices
US7112530B2 (en) Method of forming contact hole
KR100307968B1 (en) Method of forming interlevel dielectric layers of semiconductor device provided with plug-poly
KR100432788B1 (en) Method for manufacturing a semiconductor device
US7674711B2 (en) Method of fabricating flash memory device by forming a drain contact plug within a contact hole below and ILD interface

Legal Events

Date Code Title Description
STCB Information on status: application discontinuation

Free format text: ABANDONED -- FAILURE TO RESPOND TO AN OFFICE ACTION