US20040105313A1 - Erasing method for p-channel NROM - Google Patents

Erasing method for p-channel NROM Download PDF

Info

Publication number
US20040105313A1
US20040105313A1 US10/712,586 US71258603A US2004105313A1 US 20040105313 A1 US20040105313 A1 US 20040105313A1 US 71258603 A US71258603 A US 71258603A US 2004105313 A1 US2004105313 A1 US 2004105313A1
Authority
US
United States
Prior art keywords
channel
voltage
memory
erasing method
drain
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Abandoned
Application number
US10/712,586
Inventor
Hung-Sui Lin
Han-Chao Lai
Tao-Cheng Lu
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
Individual
Original Assignee
Individual
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Individual filed Critical Individual
Priority to US10/712,586 priority Critical patent/US20040105313A1/en
Publication of US20040105313A1 publication Critical patent/US20040105313A1/en
Abandoned legal-status Critical Current

Links

Images

Classifications

    • GPHYSICS
    • G11INFORMATION STORAGE
    • G11CSTATIC STORES
    • G11C16/00Erasable programmable read-only memories
    • G11C16/02Erasable programmable read-only memories electrically programmable
    • G11C16/06Auxiliary circuits, e.g. for writing into memory
    • G11C16/10Programming or data input circuits
    • G11C16/14Circuits for erasing electrically, e.g. erase voltage switching circuits

Definitions

  • This invention relates in general to an erasing method for a p-channel Silicon Nitride Read Only Memory, (p-channel NROM), and more specifically relates to an erasing method for a p-channel NROM by means of band-to-band induced hot electron injection.
  • p-channel NROM Silicon Nitride Read Only Memory
  • EEPROMs Electrically erasable programmable read only memories
  • EEPROMs are programmable and erasable, and the data stored in the EEPROMs can be kept even though the EEPROMs are powered off Therefore, the EEPROMs are widely used in personal computers and electrical devices.
  • the EEPROM with an oxide-nitride-oxide (ONO) structure is massively studied because a nitride layer of the ONO structure can be used to trap and store electrons.
  • the nitride layer in the ONO structure serves as a charge-trapping layer for replacing a conventional floating gate of a flash memory cell.
  • SONOS silicon-oxide-nitride-oxide-silicon
  • NROM nitride ROM
  • the SONOS ROM advantages low operational voltages and therefore the cell size can be reduced for further increasing the integration. Electrons injected into the nitride layer of the NROM cell are localized and therefore sensitivity for defects of the tunneling oxide layer is smaller, resulting in low leakage current. Furthermore, two bits can be programmed into a single cell (1 cell 2 bit), meaning that four storage states can be made within a single NROM cell. Therefore, the EEPROM with the ONO structure provides a better device efficiency.
  • the p-channel memory device is superior to the n-channel memory device because of high electron injection efficiency, high scalability, reliability preventing holes form injection, and a lower electric field for the tunneling oxide during electron injection. Therefore, a p-channel EEPROM with the ONO structure has advantages and perspective for development in the future.
  • the Fowler-Nordheim (F-N) tunneling effect is used for programming the memory cell. All electrons in the channel tunnel through the barrier of a tunneling oxide layer (the oxide layer of the ONO structure) into the nitride layer, and distribute uniformly in the nitride layer. As a result, one SONOS ROM cell can only store one bit.
  • F-N Fowler-Nordheim
  • the SONOS memory device can only be erased by block, rather than by cell, causing many restrictions on the operation of program, erase and read for the SONOS memory device.
  • F-N Fowler-Nordheim
  • channel hot electron injection is used for erasing the p-channel NROM. Electrons are injected from the nitride layer to the drain through the tunneling oxide.
  • One of the drawbacks is that the channel has to be opened when the p-channel NROM is erased by the channel hot electron injection, causing that the leakage current is easily occurred.
  • Another drawback is that the two-bit data stored in the p-channel NROM are erased simultaneously, and therefore erasing operation is restricted because of the foregoing reasons.
  • an object of the invention is to provide an erasing method for a p-channel NROM without opening its channel, thereby the drain leakage current is not occurred and the power consumption is reduced.
  • the invention provides an erasing method for a p-channel nitride read only memory.
  • the method is used for a p-channel nitride read only memory having charges stored in a charge-trapping layer.
  • a positive voltage is applied to the control gate and a negative voltage to the drain, also, the source is floating and the n-well is grounded.
  • the voltage difference between the positive voltage applied to the control gate and the negative voltage to the drain is sufficient to trigger a band-to-band induced hot electron injection to erase the p-channel nitride read only memory.
  • FIG. 1 is a cross-sectional view of a p-channel NROM for illustrating an erasing process according to the invention.
  • FIG. 1 is a cross-sectional view of a p-channel NROM for illustrating an erasing process according to the invention.
  • the p-channel NROM is formed on an n-type substrate 10 .
  • a oxide-nitride-oxide (ONO) layer 12 consisting of a tunneling oxide layer 14 , a silicon nitride layer 16 serving as a trapping layer and a dielectric layer 18 , is formed on the substrate 10 .
  • a conductive layer 20 as a gate electrode is formed on the ONO layer 12 and is made of polysilicon for example.
  • a source region 22 and a drain region 24 are formed at both sides of the ONO layer 12 in an N-well within the substrate 10 .
  • a channel 26 is formed between the source region 22 and the drain region 24 and under the ONO layer 12 .
  • the source region 22 , the drain region 24 and the conductive layer 20 are implanted with p-type ions.
  • the conductive layer 20 serves as a control gate of the p-channel NROM.
  • the voltage difference between the positive voltage Vg applied to the control gate and the negative voltage applied to the drain is large enough to trigger the band-to-band induced hot electron injection between the gate and the drain of the p-channel NROM.
  • a single cell of the p-channel NROM is erased by one bit near the drain side.
  • a single p-channel NROM cell can be erased by one bit or two bits, or even a memory array formed by the p-channel NROM cells can be erased by byte, sector or block using the erasing operation of the invention.
  • band-to-band induced hot electron injection is utilized to erase the p-channel NROM with a proper bias condition.
  • the channel of the p-channel NROM is not opened during the erasing operation and therefore the drain leakage current is not occurred.
  • the operational voltages and the power consumption are reduced.
  • a single p-channel NROM cell can be erased by one bit or two bits, or even a memory array formed by the p-channel NROM cells can be erased by byte, sector or block by properly controlling the voltages applied to the word lines and bit lines. Therefore, it increases degree of freedom to program, read and erase the p-channel NROM memory device.

Abstract

An erasing method for a p-channel nitride read only memory. The method is used for a p-channel nitride read only memory having charges stored in a charge-trapping layer. A positive voltage is applied to the control gate and a negative voltage to the drain; also, the source is floating and the n-well is grounded. The voltage difference between the positive voltage applied to the control gate and the negative voltage to the drain is sufficient to trigger a band-to-band induced hot electron injection to erase the p-channel nitride read only memory.

Description

    CROSS-REFERENCE TO RELATED APPLICATION
  • This application claims the priority benefit of Taiwan application serial no. 90124032, filed Sep. 28, 2001. [0001]
  • BACKGROUND OF THE INVENTION
  • 1. Field of the Invention [0002]
  • This invention relates in general to an erasing method for a p-channel Silicon Nitride Read Only Memory, (p-channel NROM), and more specifically relates to an erasing method for a p-channel NROM by means of band-to-band induced hot electron injection. [0003]
  • 2. Description of Related Art [0004]
  • Electrically erasable programmable read only memories (EEPROMs) are programmable and erasable, and the data stored in the EEPROMs can be kept even though the EEPROMs are powered off Therefore, the EEPROMs are widely used in personal computers and electrical devices. [0005]
  • Among the electrically erasable programmable read only memories (EEPROMs), the EEPROM with an oxide-nitride-oxide (ONO) structure is massively studied because a nitride layer of the ONO structure can be used to trap and store electrons. For programming or erasing EEPROM with the ONO structure, the nitride layer in the ONO structure serves as a charge-trapping layer for replacing a conventional floating gate of a flash memory cell. At present, several EEPROMs with the ONO structure are developed, for example a silicon-oxide-nitride-oxide-silicon (SONOS) ROM and a nitride ROM (NROM). The SONOS ROM advantages low operational voltages and therefore the cell size can be reduced for further increasing the integration. Electrons injected into the nitride layer of the NROM cell are localized and therefore sensitivity for defects of the tunneling oxide layer is smaller, resulting in low leakage current. Furthermore, two bits can be programmed into a single cell (1 cell 2 bit), meaning that four storage states can be made within a single NROM cell. Therefore, the EEPROM with the ONO structure provides a better device efficiency. [0006]
  • On the other hand, the p-channel memory device is superior to the n-channel memory device because of high electron injection efficiency, high scalability, reliability preventing holes form injection, and a lower electric field for the tunneling oxide during electron injection. Therefore, a p-channel EEPROM with the ONO structure has advantages and perspective for development in the future. [0007]
  • However, for a p-channel SONOS ROM, the Fowler-Nordheim (F-N) tunneling effect is used for programming the memory cell. All electrons in the channel tunnel through the barrier of a tunneling oxide layer (the oxide layer of the ONO structure) into the nitride layer, and distribute uniformly in the nitride layer. As a result, one SONOS ROM cell can only store one bit. [0008]
  • In addition, it also utilizes the Fowler-Nordheim (F-N) tunneling effect to erase the memory cell. Then, all electrons stored in the nitride layer tunnel through the barrier of the tunneling oxide layer into the substrate. However, the SONOS memory device can only be erased by block, rather than by cell, causing many restrictions on the operation of program, erase and read for the SONOS memory device. [0009]
  • Conventionally, channel hot electron injection is used for erasing the p-channel NROM. Electrons are injected from the nitride layer to the drain through the tunneling oxide. One of the drawbacks is that the channel has to be opened when the p-channel NROM is erased by the channel hot electron injection, causing that the leakage current is easily occurred. Another drawback is that the two-bit data stored in the p-channel NROM are erased simultaneously, and therefore erasing operation is restricted because of the foregoing reasons. [0010]
  • SUMMARY OF THE INVENTION
  • According to the foregoing drawbacks of the erasing operation for the p-channel SONOS ROM or p-channel NROM, an object of the invention is to provide an erasing method for a p-channel NROM without opening its channel, thereby the drain leakage current is not occurred and the power consumption is reduced. [0011]
  • It is another object to provide an erasing method for a p-channel NROM capable of erasing by single bit or two bits for a single cell, or capable of erasing by byte, sector or block for a memory array. [0012]
  • The invention provides an erasing method for a p-channel nitride read only memory. The method is used for a p-channel nitride read only memory having charges stored in a charge-trapping layer. A positive voltage is applied to the control gate and a negative voltage to the drain, also, the source is floating and the n-well is grounded. The voltage difference between the positive voltage applied to the control gate and the negative voltage to the drain is sufficient to trigger a band-to-band induced hot electron injection to erase the p-channel nitride read only memory.[0013]
  • BRIEF DESCRIPTION OF THE DRAWINGS
  • While the specification concludes with claims particularly pointing out and distinctly claiming the subject matter which is regarded as the invention, the objects and features of the invention and further objects, features and advantages thereof will be better understood from the following description taken in connection with the accompanying drawings in which: [0014]
  • FIG. 1 is a cross-sectional view of a p-channel NROM for illustrating an erasing process according to the invention.[0015]
  • DESCRIPTION OF THE PREFERRED EMBODIMENT
  • FIG. 1 is a cross-sectional view of a p-channel NROM for illustrating an erasing process according to the invention. [0016]
  • Referring to FIG. 1, the p-channel NROM is formed on an n-[0017] type substrate 10. A oxide-nitride-oxide (ONO) layer 12, consisting of a tunneling oxide layer 14, a silicon nitride layer 16 serving as a trapping layer and a dielectric layer 18, is formed on the substrate 10. A conductive layer 20 as a gate electrode is formed on the ONO layer 12 and is made of polysilicon for example. A source region 22 and a drain region 24 are formed at both sides of the ONO layer 12 in an N-well within the substrate 10. And, in the substrate 10 a channel 26 is formed between the source region 22 and the drain region 24 and under the ONO layer 12. The source region 22, the drain region 24 and the conductive layer 20 are implanted with p-type ions. The conductive layer 20 serves as a control gate of the p-channel NROM.
  • Referring to FIG. 1, when the p-channel NROM cell is erased according to the invention, a positive voltage Vg is applied to the control gate, a negative voltage Vd is applied to the drain, the source is floating, and the N-well is grounded. The voltage bias condition is summarizes in Table I below. [0018]
    TABLE I
    node voltage bias condition
    p-channel NROM Vg positive voltage
    Vd negative voltage
    Vs floating
    Vnw ground
  • The voltage difference between the positive voltage Vg applied to the control gate and the negative voltage applied to the drain is large enough to trigger the band-to-band induced hot electron injection between the gate and the drain of the p-channel NROM. [0019]
  • When the p-channel NROM is erased by the band-to-band induced hot electron injection, a deep depletion occurs at an overlapped region between the [0020] gate 20 and the drain 24. Due to the large electric field perpendicular to the tunneling oxide 14, charges in the charge-trapping layer 16 near the drain 24 pass through the tunneling 14 into the drain 24. According to the erasing mechanism, the channel 26 is not opened by the voltage difference between the gate voltage Vg and the drain voltage Vd.
  • Furthermore, in the embodiment, a single cell of the p-channel NROM is erased by one bit near the drain side. However, by properly controlling the voltages applied to the word lines and bit lines, a single p-channel NROM cell can be erased by one bit or two bits, or even a memory array formed by the p-channel NROM cells can be erased by byte, sector or block using the erasing operation of the invention. [0021]
  • As described above, band-to-band induced hot electron injection is utilized to erase the p-channel NROM with a proper bias condition. The channel of the p-channel NROM is not opened during the erasing operation and therefore the drain leakage current is not occurred. Thus, the operational voltages and the power consumption are reduced. [0022]
  • According to the erasing operation of the invention, a single p-channel NROM cell can be erased by one bit or two bits, or even a memory array formed by the p-channel NROM cells can be erased by byte, sector or block by properly controlling the voltages applied to the word lines and bit lines. Therefore, it increases degree of freedom to program, read and erase the p-channel NROM memory device. [0023]
  • While the present invention has been described with a preferred embodiment, this description is not intended to limit our invention. Various modifications of the embodiment will be apparent to those skilled in the art. It is therefore contemplated that the appended claims will cover any such modifications or embodiments as fall within the true scope of the invention. [0024]

Claims (9)

What claimed is:
1. An erasing method for a p-channel nitride read only memory, wherein the p-channel nitride read only memory has a control gate, a drain and a source, and formed in a n-well, the erasing method comprising:
applying a positive voltage to the control gate and a negative voltage to the drain;
floating the source; and
grounding the n-well.
2. The erasing method of claim 1, wherein a voltage difference between the positive voltage applied to the control gate and the negative voltage to the drain is sufficient to trigger a band-to-band induced hot electron injection to erase the p-channel nitride read only memory.
3. The erasing method of claim 1, wherein the voltage difference is not sufficient to open a channel of the p-channel nitride read only memory.
4. An erasing method for a p-channel nitride read only memory, wherein the p-channel nitride read only memory has a control gate, a drain and a source, and formed in a n-well, the erasing method comprising:
applying a first voltage to the control gate and a second voltage to the drain;
applying a third and a fourth voltages to the source and the n-well respectively, wherein a voltage difference between the first voltage the second voltage is sufficient to trigger a band-to-band induced hot electron injection to erase the p-channel nitride read only memory.
5. The erasing method of claim 4, wherein the first voltage is a positive voltage.
6. The erasing method of claim 4, wherein the second voltage is a negative voltage.
7. The erasing method of claim 4, wherein the third voltage is to float the source.
8. The erasing method of claim 4, wherein the fourth voltage is a ground voltage.
9. The erasing method of claim 4, wherein the voltage difference is not opened a channel of the p-channel nitride read only memory.
US10/712,586 2001-09-28 2003-11-12 Erasing method for p-channel NROM Abandoned US20040105313A1 (en)

Priority Applications (1)

Application Number Priority Date Filing Date Title
US10/712,586 US20040105313A1 (en) 2001-09-28 2003-11-12 Erasing method for p-channel NROM

Applications Claiming Priority (4)

Application Number Priority Date Filing Date Title
TW090124032A TW495977B (en) 2001-09-28 2001-09-28 Erasing method for p-channel silicon nitride read only memory
TW90124032 2001-09-28
US10/035,514 US6671209B2 (en) 2001-09-28 2001-10-22 Erasing method for p-channel NROM
US10/712,586 US20040105313A1 (en) 2001-09-28 2003-11-12 Erasing method for p-channel NROM

Related Parent Applications (1)

Application Number Title Priority Date Filing Date
US10/035,514 Division US6671209B2 (en) 2001-09-28 2001-10-22 Erasing method for p-channel NROM

Publications (1)

Publication Number Publication Date
US20040105313A1 true US20040105313A1 (en) 2004-06-03

Family

ID=21679396

Family Applications (2)

Application Number Title Priority Date Filing Date
US10/035,514 Expired - Lifetime US6671209B2 (en) 2001-09-28 2001-10-22 Erasing method for p-channel NROM
US10/712,586 Abandoned US20040105313A1 (en) 2001-09-28 2003-11-12 Erasing method for p-channel NROM

Family Applications Before (1)

Application Number Title Priority Date Filing Date
US10/035,514 Expired - Lifetime US6671209B2 (en) 2001-09-28 2001-10-22 Erasing method for p-channel NROM

Country Status (2)

Country Link
US (2) US6671209B2 (en)
TW (1) TW495977B (en)

Cited By (3)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20050145919A1 (en) * 2004-01-02 2005-07-07 Ko-Hsing Chang [multi-level memory cell]
TWI419166B (en) * 2010-01-08 2013-12-11 Yield Microelectronics Corp Low - pressure rapid erasure of nonvolatile memory
CN110970076A (en) * 2019-12-02 2020-04-07 武汉新芯集成电路制造有限公司 Memory structure and erasing method thereof

Families Citing this family (32)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
TW519734B (en) * 2001-12-04 2003-02-01 Macronix Int Co Ltd Programming and erasing methods of non-volatile memory having nitride tunneling layer
AU2003263748A1 (en) * 2002-06-21 2004-01-06 Micron Technology, Inc. Nrom memory cell, memory array, related devices and methods
US6853587B2 (en) * 2002-06-21 2005-02-08 Micron Technology, Inc. Vertical NROM having a storage density of 1 bit per 1F2
US6885590B1 (en) * 2003-01-14 2005-04-26 Advanced Micro Devices, Inc. Memory device having A P+ gate and thin bottom oxide and method of erasing same
JP2005024665A (en) * 2003-06-30 2005-01-27 Ricoh Co Ltd Powder transport device, image forming apparatus, toner storage part, and process cartridge
US7095075B2 (en) * 2003-07-01 2006-08-22 Micron Technology, Inc. Apparatus and method for split transistor memory having improved endurance
US7085170B2 (en) * 2003-08-07 2006-08-01 Micron Technology, Ind. Method for erasing an NROM cell
US6873550B2 (en) 2003-08-07 2005-03-29 Micron Technology, Inc. Method for programming and erasing an NROM cell
US6977412B2 (en) * 2003-09-05 2005-12-20 Micron Technology, Inc. Trench corner effect bidirectional flash memory cell
US6830963B1 (en) 2003-10-09 2004-12-14 Micron Technology, Inc. Fully depleted silicon-on-insulator CMOS logic
US7184315B2 (en) * 2003-11-04 2007-02-27 Micron Technology, Inc. NROM flash memory with self-aligned structural charge separation
US7202523B2 (en) * 2003-11-17 2007-04-10 Micron Technology, Inc. NROM flash memory devices on ultrathin silicon
US7269072B2 (en) * 2003-12-16 2007-09-11 Micron Technology, Inc. NROM memory cell, memory array, related devices and methods
US7050330B2 (en) * 2003-12-16 2006-05-23 Micron Technology, Inc. Multi-state NROM device
US7241654B2 (en) * 2003-12-17 2007-07-10 Micron Technology, Inc. Vertical NROM NAND flash memory array
US7157769B2 (en) * 2003-12-18 2007-01-02 Micron Technology, Inc. Flash memory having a high-permittivity tunnel dielectric
US6878991B1 (en) * 2004-01-30 2005-04-12 Micron Technology, Inc. Vertical device 4F2 EEPROM memory
US7221018B2 (en) * 2004-02-10 2007-05-22 Micron Technology, Inc. NROM flash memory with a high-permittivity gate dielectric
US6952366B2 (en) * 2004-02-10 2005-10-04 Micron Technology, Inc. NROM flash memory cell with integrated DRAM
US7075146B2 (en) * 2004-02-24 2006-07-11 Micron Technology, Inc. 4F2 EEPROM NROM memory arrays with vertical devices
US7072217B2 (en) * 2004-02-24 2006-07-04 Micron Technology, Inc. Multi-state memory cell with asymmetric charge trapping
US7102191B2 (en) * 2004-03-24 2006-09-05 Micron Technologies, Inc. Memory device with high dielectric constant gate dielectrics and metal floating gates
US7158411B2 (en) * 2004-04-01 2007-01-02 Macronix International Co., Ltd. Integrated code and data flash memory
US7274068B2 (en) * 2004-05-06 2007-09-25 Micron Technology, Inc. Ballistic direct injection NROM cell on strained silicon structures
US7071085B1 (en) * 2004-05-25 2006-07-04 Advanced Micro Devices, Inc. Predefined critical spaces in IC patterning to reduce line end pull back
KR100606929B1 (en) 2004-05-27 2006-08-01 동부일렉트로닉스 주식회사 Method for Programming/Erasing Flash Memory Device
TWI282554B (en) * 2005-03-23 2007-06-11 Powerchip Semiconductor Corp Method for operation P-channel memory
US7636257B2 (en) * 2005-06-10 2009-12-22 Macronix International Co., Ltd. Methods of operating p-channel non-volatile memory devices
CN100461425C (en) * 2005-08-15 2009-02-11 力晶半导体股份有限公司 Operation method for memory in P type channel
JP4889268B2 (en) * 2005-09-22 2012-03-07 ルネサスエレクトロニクス株式会社 EEPROM and driving method of EEPROM
US7881123B2 (en) * 2005-09-23 2011-02-01 Macronix International Co., Ltd. Multi-operation mode nonvolatile memory
US7391652B2 (en) * 2006-05-05 2008-06-24 Macronix International Co., Ltd. Method of programming and erasing a p-channel BE-SONOS NAND flash memory

Citations (2)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US6288943B1 (en) * 2000-07-12 2001-09-11 Taiwan Semiconductor Manufacturing Corporation Method for programming and reading 2-bit p-channel ETOX-cells with non-connecting HSG islands as floating gate
US6331952B1 (en) * 2000-02-16 2001-12-18 Advanced Micro Devices, Inc. Positive gate erasure for non-volatile memory cells

Family Cites Families (2)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
JP3878681B2 (en) * 1995-06-15 2007-02-07 株式会社ルネサステクノロジ Nonvolatile semiconductor memory device
US6441443B1 (en) * 2001-02-13 2002-08-27 Ememory Technology Inc. Embedded type flash memory structure and method for operating the same

Patent Citations (2)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US6331952B1 (en) * 2000-02-16 2001-12-18 Advanced Micro Devices, Inc. Positive gate erasure for non-volatile memory cells
US6288943B1 (en) * 2000-07-12 2001-09-11 Taiwan Semiconductor Manufacturing Corporation Method for programming and reading 2-bit p-channel ETOX-cells with non-connecting HSG islands as floating gate

Cited By (4)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20050145919A1 (en) * 2004-01-02 2005-07-07 Ko-Hsing Chang [multi-level memory cell]
US7164177B2 (en) * 2004-01-02 2007-01-16 Powerchip Semiconductor Corp. Multi-level memory cell
TWI419166B (en) * 2010-01-08 2013-12-11 Yield Microelectronics Corp Low - pressure rapid erasure of nonvolatile memory
CN110970076A (en) * 2019-12-02 2020-04-07 武汉新芯集成电路制造有限公司 Memory structure and erasing method thereof

Also Published As

Publication number Publication date
TW495977B (en) 2002-07-21
US6671209B2 (en) 2003-12-30
US20030067807A1 (en) 2003-04-10

Similar Documents

Publication Publication Date Title
US6671209B2 (en) Erasing method for p-channel NROM
US8294196B2 (en) Erasable non-volatile memory device using hole trapping in high-K dielectrics
US7471564B2 (en) Trapping storage flash memory cell structure with inversion source and drain regions
US7394702B2 (en) Methods for erasing and programming memory devices
US5455791A (en) Method for erasing data in EEPROM devices on SOI substrates and device therefor
US6580135B2 (en) Silicon nitride read only memory structure and method of programming and erasure
US20050285184A1 (en) Flash memory device and method for programming/erasing the same
US20060157775A1 (en) Byte-operational nonvolatile semiconductor memory device
US7184316B2 (en) Non-volatile memory cell array having common drain lines and method of operating the same
US6930928B2 (en) Method of over-erase prevention in a non-volatile memory device and related structure
US7092298B2 (en) Methods of erasing a non-volatile memory device having discrete charge trap sites
JP2004134799A (en) Single-bit non-volatile memory cell, its programming method, and its erasing method
US7002849B2 (en) Method for programming and erasing non-volatile memory with nitride tunneling layer
US6963508B1 (en) Operation method for non-volatile memory
US7088623B2 (en) Non-volatile memory technology suitable for flash and byte operation application
US6163482A (en) One transistor EEPROM cell using ferro-electric spacer
US7428173B2 (en) Low power NROM memory devices
US6940757B2 (en) Structure and operating method for nonvolatile memory cell
US7271437B2 (en) Non-volatile memory with hole trapping barrier
JPH1065029A (en) Electrical erasure method for nonvolatile memory cell
US7106629B2 (en) Split-gate P-channel flash memory cell with programming by band-to-band hot electron method
US20070177427A1 (en) Nonvolatile memory device and method thereof
US20060007772A1 (en) Non-volatile memory device

Legal Events

Date Code Title Description
STCB Information on status: application discontinuation

Free format text: ABANDONED -- FAILURE TO RESPOND TO AN OFFICE ACTION