US20040082154A1 - Method for fabricating image sensor using salicide process - Google Patents

Method for fabricating image sensor using salicide process Download PDF

Info

Publication number
US20040082154A1
US20040082154A1 US10/318,072 US31807202A US2004082154A1 US 20040082154 A1 US20040082154 A1 US 20040082154A1 US 31807202 A US31807202 A US 31807202A US 2004082154 A1 US2004082154 A1 US 2004082154A1
Authority
US
United States
Prior art keywords
gate electrode
forming
salicide
layer
floating diffusion
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Granted
Application number
US10/318,072
Other versions
US6737291B1 (en
Inventor
Boo-Taek Lim
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
Intellectual Ventures II LLC
Original Assignee
Individual
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Individual filed Critical Individual
Assigned to HYNIX SEMICONDUCTOR INC. reassignment HYNIX SEMICONDUCTOR INC. ASSIGNMENT OF ASSIGNORS INTEREST (SEE DOCUMENT FOR DETAILS). Assignors: LIM, BOO-TAEK
Publication of US20040082154A1 publication Critical patent/US20040082154A1/en
Application granted granted Critical
Publication of US6737291B1 publication Critical patent/US6737291B1/en
Assigned to MAGNACHIP SEMICONDUCTOR, LTD. reassignment MAGNACHIP SEMICONDUCTOR, LTD. ASSIGNMENT OF ASSIGNORS INTEREST (SEE DOCUMENT FOR DETAILS). Assignors: HYNIX SEMICONDUCTOR, INC.
Assigned to U.S. BANK NATIONAL ASSOCIATION, AS COLLATERAL TRUSTEE reassignment U.S. BANK NATIONAL ASSOCIATION, AS COLLATERAL TRUSTEE SECURITY INTEREST (SEE DOCUMENT FOR DETAILS). Assignors: MAGNACHIP SEMICONDUCTOR, LTD.
Assigned to MAGNACHIP SEMICONDUCTOR, LTD. reassignment MAGNACHIP SEMICONDUCTOR, LTD. PARTIAL RELEASE OF SECURITY INTEREST Assignors: U.S. BANK NATIONAL ASSOCIATION, AS COLLATERAL TRUSTEE
Assigned to Crosstek Capital, LLC reassignment Crosstek Capital, LLC ASSIGNMENT OF ASSIGNORS INTEREST (SEE DOCUMENT FOR DETAILS). Assignors: MAGNACHIP SEMICONDUCTOR, LTD.
Assigned to INTELLECTUAL VENTURES II LLC reassignment INTELLECTUAL VENTURES II LLC MERGER (SEE DOCUMENT FOR DETAILS). Assignors: Crosstek Capital, LLC
Anticipated expiration legal-status Critical
Expired - Lifetime legal-status Critical Current

Links

Images

Classifications

    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L27/00Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate
    • H01L27/14Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components sensitive to infrared radiation, light, electromagnetic radiation of shorter wavelength or corpuscular radiation and specially adapted either for the conversion of the energy of such radiation into electrical energy or for the control of electrical energy by such radiation
    • H01L27/144Devices controlled by radiation
    • H01L27/146Imager structures
    • H01L27/14601Structural or functional details thereof
    • H01L27/14609Pixel-elements with integrated switching, control, storage or amplification elements
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L27/00Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate
    • H01L27/14Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components sensitive to infrared radiation, light, electromagnetic radiation of shorter wavelength or corpuscular radiation and specially adapted either for the conversion of the energy of such radiation into electrical energy or for the control of electrical energy by such radiation
    • H01L27/144Devices controlled by radiation
    • H01L27/146Imager structures
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L27/00Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate
    • H01L27/14Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components sensitive to infrared radiation, light, electromagnetic radiation of shorter wavelength or corpuscular radiation and specially adapted either for the conversion of the energy of such radiation into electrical energy or for the control of electrical energy by such radiation
    • H01L27/144Devices controlled by radiation
    • H01L27/146Imager structures
    • H01L27/14601Structural or functional details thereof
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L27/00Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate
    • H01L27/14Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components sensitive to infrared radiation, light, electromagnetic radiation of shorter wavelength or corpuscular radiation and specially adapted either for the conversion of the energy of such radiation into electrical energy or for the control of electrical energy by such radiation
    • H01L27/144Devices controlled by radiation
    • H01L27/146Imager structures
    • H01L27/14601Structural or functional details thereof
    • H01L27/1462Coatings
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L27/00Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate
    • H01L27/14Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components sensitive to infrared radiation, light, electromagnetic radiation of shorter wavelength or corpuscular radiation and specially adapted either for the conversion of the energy of such radiation into electrical energy or for the control of electrical energy by such radiation
    • H01L27/144Devices controlled by radiation
    • H01L27/146Imager structures
    • H01L27/14683Processes or apparatus peculiar to the manufacture or treatment of these devices or parts thereof
    • H01L27/14689MOS based technologies
    • YGENERAL TAGGING OF NEW TECHNOLOGICAL DEVELOPMENTS; GENERAL TAGGING OF CROSS-SECTIONAL TECHNOLOGIES SPANNING OVER SEVERAL SECTIONS OF THE IPC; TECHNICAL SUBJECTS COVERED BY FORMER USPC CROSS-REFERENCE ART COLLECTIONS [XRACs] AND DIGESTS
    • Y10TECHNICAL SUBJECTS COVERED BY FORMER USPC
    • Y10STECHNICAL SUBJECTS COVERED BY FORMER USPC CROSS-REFERENCE ART COLLECTIONS [XRACs] AND DIGESTS
    • Y10S438/00Semiconductor device manufacturing: process
    • Y10S438/981Utilizing varying dielectric thickness

Definitions

  • the present invention relates to a semiconductor device fabrication technology; and, more particularly, to a method for fabricating an image sensor.
  • image sensor is a device that receives and converts light from an external source to an electrical output.
  • a photodiode is an area to which rays of light enter.
  • a pnp junction or a pn junction in the photodiode forms an electron depletion area, which receives the light from the external source and further forms an electron hole pair (hereinafter referred as to EHP).
  • a unit pixel of a complementary metal-oxide semiconductor (CMOS) image sensor includes a single photodiode (hereinafter referred as to PD), a transfer transistor T x , a reset transistor R x , a drive transistor D x and a select transistor S x .
  • the transfer transistor T x is closely located to the PD.
  • a salicide process is employed to reduce resistance of an active area and a polysilicon gate.
  • metal layers implemented to the salicide process have a very high reflection ratio to light, and thus, it is impossible to apply the metal layers to a PD.
  • FIG. 1 is a diagram schematically illustrating a CMOS image sensor fabricated in accordance with a prior art.
  • a gate oxide layer 12 and a gate electrode 13 are stacked on a selective area of a p-type epi layer 11 .
  • a PD 15 is formed within an exposed area of the p-type epi layer 11
  • a floating diffusion area 16 is formed within another exposed area of the p-type epi layer 11 at the other side of the gate electrode 13 .
  • the gate electrode 13 is a polysilicon layer and a gate electrode of a transfer transistor.
  • a salicide layer 17 is formed on each upper surface of the gate electrode 13 and the floating diffusion area 16 .
  • a salicide mask 18 is formed on the PD 15 to prevent the salicide layer from being formed on the PD 15 .
  • a stepper used in the salicide mask 18 is an i-line equipment.
  • the dark signal occurs due to dark currents flowing from the PD to the floating diffusion area as electrons, generated even without inputs of incident lights due to the unstabilized surface, are stored into the PD.
  • the salicide mask 18 partially covers a portion of the gate electrode, the salicide layer is then prevented from being formed on the transfer transistor in a subsequent salicide process. Therefore, it is impossible to obtain desired properties of the transistor, and this fact becomes a factor that changes characteristics of a pixel of the image sensor.
  • an object of the present invention to provide a method for fabricating an image sensor capable of preventing a salicide layer from being formed on a photodiode as simultaneously as of forming the salicide layer selectively on a gate electrode of a transistor closely located to the photodiode.
  • a method for fabricating an image sensor including the steps of: forming a gate electrode on a substrate; forming an insulating spacer at lateral sides of the gate electrode; forming a photodiode in the substrate exposed at an one edge of the gate electrode; forming a floating diffusion area in the substrate exposed at the other edge of the gate electrode; forming a salicide barrier layer on the photodiode, wherein the salicide barrier layer exposes a upper surface and corners of the gate electrode; and forming a salicide layer on the exposed upper surface and the upper corners of the gate.
  • a method for forming an image sensor including the steps of: forming a gate electrode on a substrate; forming an insulating spacer at lateral sides of the gate electrode; forming a photodiode in the substrate exposed at one edge of the gate electrode; forming a floating diffusion area in the substrate exposed at the other edge of the gate electrode; forming a salicide barrier layer on the photodiode and the floating diffusion area, wherein the salicide barrier layer exposes an upper surface and upper corners of the gate electrode; removing the salicide barrier layer on the floating diffusion area; and forming a plurality of salicide layers simultaneously formed on the upper surface and upper corners of the gate electrode and the upper surface of the floating diffusion area.
  • FIG. 1 is a diagram schematically illustrating a complementary metal-oxide semiconductor (CMOS) image sensor in accordance with a prior art
  • FIGS. 2A to 2 E are cross-sectional views illustrating a method for fabricating an image sensor in accordance with a first preferred embodiment of the present invention.
  • FIGS. 3A to 3 F are cross-sectional views illustrating a method for fabricating an image sensor in accordance with a second preferred embodiment of the present invention.
  • FIGS. 2A to 2 E are cross-sectional views illustrating a method for fabricating an image sensor in accordance with a first preferred embodiment of the present invention.
  • a p-type epi-layer 22 doped with a low concentration of p-type impurities is grown on a p-type substrate 21 doped with a high concentration of p-type impurities.
  • the reason for growing the p-type epi layer 22 is because a depth of a depletion layer of a photodiode can be increased due to the existence of the p-type epi layer 22 , and thus, it is possible to obtain an excellent photosensitivity.
  • Another reason for growing the p-type epi layer 22 is because the existing p-type substrate 21 doped with a high concentration of the p-type impurities recombines optical charges, which can be generated at a deeper side of the p-type substrate 21 where the depletion layer of the photodiode cannot be reached, so as to prevent the crosstalk phenomenon which occurs between unit pixels due to irregular movements of the optical charges.
  • a field insulating layer 23 for isolating the unit pixels is formed on a predetermined portion of the p-type epi layer 22 through the use of a local oxidation of silicon (LOCOS) technique.
  • LOCOS local oxidation of silicon
  • a gate oxide layer 24 and a gate electrode 25 are stacked on the p-type epi layer 22 .
  • the gate electrode 25 is a polysilicon layer and a gate electrode of a transfer transistor closely located to a photodiode (hereinafter referred as to PD).
  • n ⁇ area 26 is formed within the p-type epi-layer 22 at one side of the gate electrode 25 through an ion implantation technique using the gate electrode 25 and an additional photosensitive pattern (not shown) as a mask. Then, a shallow p 0 area 27 is formed within the n ⁇ area 26 of the p-type epi-layer 22 through a blanket ion implantation technique.
  • an insulating spacer 28 on both lateral sides of the gate electrode 25 is formed.
  • the insulating spacer 28 is formed through an etch-back process proceeded after depositing an oxide or nitride layer on the p-type epi layer 22 including the gate electrode 25 .
  • a floating diffusion area 29 aligned to an edge of the insulating spacer 28 of the gate electrode 25 in an opposite direction to the n ⁇ area 26 is formed by employing the ion implantation technique using the gate electrode 25 and the insulating spacer 28 as an ion implantation mask.
  • an oxide layer 30 is deposited on the p-type epi layer 22 of the gate electrode 25 . At this time, the oxide layer 30 is formed in such a manner to cover the gate electrode 25 completely.
  • the oxide layer 30 is proceeded with a chemical and mechanical polishing (CMP) process until exposing an upper surface of the gate electrode 25 .
  • CMP chemical and mechanical polishing
  • a salicide barrier layer 30 B that exposes an upper surface and upper corners of the gate electrode 25 is formed by performing an over CMP process to obtain a subsequent salicide process margin.
  • the salicide barrier layer 30 B is formed by applying the over CMP process to the polished oxide layer 30 A, and still covers upper portions of the PD and the floating diffusion area 29 .
  • the insulating spacer 28 at both sides of the gate electrode 25 is also partially polished. Hence, an insulating spacer pattern 28 A is remained with a lowered height.
  • the over CMP process is performed to obtain a process margin of the CMP process and a higher process margin when forming a subsequent salicide layer.
  • a salicide layer 32 is formed on top of the gate electrode 25 of which upper surface and upper corners are exposed. At this time, the salicide layer 32 is formed in accordance with a known method and materials.
  • a metal layer 31 constructed with one material selected from a group of Ti, Co, Mo, Ni-alloy is deposited on an entire structure including the salicide barrier layer 30 B through the use of a sputtering technique. Then, the salicide layer 32 is formed on top of the gate electrode 25 by inducing a salicide reaction between the metal layer 31 and the gate electrode 25 .
  • the salicide layer 32 is constructed with Ti-silicide, Co-silicide, Mo-silicide, Ni-silicide or Ni alloy-silicide.
  • the metal layer 31 unreacted is removed.
  • the metal layer 31 unreacted with silicide is removed by using a solution mixed with NH 4 OH, H 2 O 2 and H 2 O in a ratio of about 1 to 4 to 20 or HCl, H 2 O 2 and H 2 O in a ratio of about 1 to 1 to 5.
  • the salicide barrier layer 30 B covers an upper portion of the PD, it is possible to form the salicide layer 32 selectively on the gate electrode 25 , which is a polysilicon layer.
  • FIGS. 3A to 3 F are cross-sectional views illustrating an image sensor in accordance with a second preferred embodiment of the present invention.
  • a p-type epi-layer 22 doped with a low concentration of p-type impurities is grown on a p-type substrate 21 doped with a high concentration of p-type impurities.
  • the reason for growing the p-type epi layer 22 is because a depth of a depletion layer of a photodiode can be increased due to the existence of the p-type epi layer 22 , and thus, it is possible to obtain an excellent photosensitivity.
  • Another reason for growing the p-type epi layer 22 is because the existing p-type substrate 21 doped with a high concentration of the p-type impurities recombines optical charges, which can be generated at a deeper side of the p-type substrate 21 where the depletion layer of the photodiode cannot be reached, as to prevent the crosstalk phenomenon which occurs between unit pixels due to irregular movements of the optical charges.
  • a field insulating layer 23 for isolating the unit pixels is formed on a predetermined portion of the p-type epi layer 22 through the use of a local oxidation of silicon (LOCOS) technique.
  • LOC local oxidation of silicon
  • a gate oxide layer 24 and a gate electrode 25 are stacked on the p-type epi layer 22 .
  • the gate electrode 25 is a polysilicon layer and a gate electrode of a transfer transistor closely located to a photodiode (hereinafter referred as to PD).
  • n ⁇ area 26 is formed within the p-type epi layer 22 at one side of the gate electrode 25 through an ion implantation technique using the gate electrode 25 and an additional photosensitive pattern (not shown) as a mask.
  • the n 31 area 26 will be used for forming the PD in a subsequent process.
  • a shallow p 0 area 27 is formed within the n ⁇ area 26 of the p-type epi layer 22 through an blanket ion implantation technique.
  • an insulating spacer 28 on both lateral sides of the gate electrode 25 is formed.
  • the insulating spacer 28 is formed through an etch-back process proceeded after depositing an oxide or nitride layer on the p-type epi layer 22 including the gate electrode 25 .
  • a floating diffusion area 29 aligned to one edge of the insulating spacer of the gate electrode 25 in an opposite direction to the n ⁇ area 26 is formed by employing the ion implantation technique using the gate electrode 25 and the insulating spacer 28 as an ion implantation mask.
  • an oxide layer 30 is deposited on the p-type epi layer 22 of the gate electrode 25 . At this time, the oxide layer 30 is formed in such a form to cover the gate electrode 25 completely.
  • the oxide layer 30 is proceeded with a CMP process until exposing an upper surface of the gate electrode 25 .
  • a polished oxide layer 30 A remains on top of the photodiode and the floating diffusion area 29 .
  • a salicide barrier layer 30 B that exposes an upper surface and upper corners of the gate electrode 25 is formed by performing an over CMP process to obtain a subsequent salicide process margin.
  • the salicide barrier layer 30 B is formed by applying the over CMP process to the polishing oxide layer 30 A, and still covers top portions of the PD and the floating diffusion area 29 .
  • the insulating spacer 28 at both lateral sides of the gate electrode 25 is also partially polished. Hence, an insulating spacer pattern 28 A is remained with a lowered height.
  • the over CMP process is performed to obtain a process margin of the CMP process and a higher process margin when forming a subsequent salicide layer.
  • a photosensitive film is coated and then patterned through a photo-exposure process and a developing process so as to form a salicide mask 33 .
  • the salicide mask 33 is formed in such a form to cover a partial portion of the gate electrode 25 and the salicide barrier layer 30 B deposited on an upper portion of the PD.
  • the salicide barrier layer 30 B formed on the floating diffusion area 29 is removed by using the salicide mask 33 as an etch mask.
  • the salicide mask 33 is removed, and then, a first and a second salicide layers 35 A and 35 B are formed on the upper surfaces of the gate electrode 25 and the floating diffusion area 29 .
  • the first and the second salicide layer 35 A and 35 B are formed in accordance with a known method and materials.
  • a metal layer 34 constructed with one material selected from a group of Ti, Co, Ni, Mo, Ni-alloy is deposited on an entire structure including the salicide barrier layer 30 B through the use of a sputtering technique. Then, the first salicide layer 35 A is formed on top of the gate electrode 25 by inducing a salicide reaction among the metal layer 34 , the gate electrode 25 and the floating diffusion area 29 . Eventually, the first and the second salicide layers 35 A and 35 B are constructed with Ti-silicide, Co-silicide, Mo-silicide, Ni-silicide or Ni alloy-silicide.
  • the metal layer 34 unreacted is removed.
  • the metal layer 34 unreacted with silicide is removed by using a solution mixed with NH 4 OH, H 2 O 2 and H 2 O in a ratio of about 1 to 4 to 20 or HCl, H 2 O 2 and H 2 O in a ratio of about 1 to 1 to 5.
  • the salicide barrier layer 30 B covers the upper portion of the PD but opens the upper portions of the floating diffusion area 29 and the gate electrode 25 , it is possible to form the first and the second salicide layers 35 A and 35 B selectively on the gate electrode 25 and the floating diffusion area 29 .
  • the insulating spacer 28 A when used as an oxide layer, the insulating spacer 28 A can be also removed during the removal of the salicide barrier layer 30 B. Therefore, a nitride layer is used for the insulating spacer 28 A.

Landscapes

  • Physics & Mathematics (AREA)
  • Engineering & Computer Science (AREA)
  • Power Engineering (AREA)
  • Electromagnetism (AREA)
  • Condensed Matter Physics & Semiconductors (AREA)
  • General Physics & Mathematics (AREA)
  • Computer Hardware Design (AREA)
  • Microelectronics & Electronic Packaging (AREA)
  • Solid State Image Pick-Up Elements (AREA)
  • Transforming Light Signals Into Electric Signals (AREA)
  • Light Receiving Elements (AREA)

Abstract

The present invention provides a method for fabricating an image sensor capable of preventing a salicide layer formation on a photodiode as simultaneously as of forming the salicide layer selectively on a gate electrode closely located to a transistor. The present invention includes the steps of: forming a gate electrode on a substrate; forming an insulating spacer at lateral sides of the gate electrode; forming a photodiode in the substrate exposed at an one edge of the gate electrode; forming a floating diffusion area in the substrate exposed at the other edge of the gate electrode; forming a salicide barrier layer on the photodiode, wherein the salicide barrier layer exposes a upper surface and corners of the gate electrode; and forming a salicide layer on the exposed upper surface and the upper corners of the gate.

Description

    FIELD OF THE INVENTION
  • The present invention relates to a semiconductor device fabrication technology; and, more particularly, to a method for fabricating an image sensor. [0001]
  • DESCRIPTION OF RELATED ARTS
  • With respect to a semiconductor device fabrication technology requiring high integration and high-speed processes, it has been today actively researched on a method for achieving low resistance for a wiring material to decrease parasitic resistance. [0002]
  • For instance, in case of a multi-layer wiring, the grain size of Al constructing a metal line tends to be largely scaled and highly aligned to attain high reliability of the Al. Concurrently, it is also attempted to replace a commonly used material for the metal line with copper (Cu) to attain high reliability and to realize demands of low resistance. Also, in case of a conductive layer wiring process such as a gate electrode and a bit line, it is attempted to utilize silicide using titanium (Ti), cobalt (Co) and nickel (Ni) instead of using molybdenum (Mo), tungsten (W) to acquire a low temperature process required to a formation of devices highly integrated. [0003]
  • Also, image sensor is a device that receives and converts light from an external source to an electrical output. A photodiode is an area to which rays of light enter. A pnp junction or a pn junction in the photodiode forms an electron depletion area, which receives the light from the external source and further forms an electron hole pair (hereinafter referred as to EHP). [0004]
  • A unit pixel of a complementary metal-oxide semiconductor (CMOS) image sensor includes a single photodiode (hereinafter referred as to PD), a transfer transistor T[0005] x, a reset transistor Rx, a drive transistor Dx and a select transistor Sx. The transfer transistor Tx is closely located to the PD.
  • In a process for fabricating an image sensor with above 0.25 μm technology, a salicide process is employed to reduce resistance of an active area and a polysilicon gate. However, metal layers implemented to the salicide process have a very high reflection ratio to light, and thus, it is impossible to apply the metal layers to a PD. [0006]
  • FIG. 1 is a diagram schematically illustrating a CMOS image sensor fabricated in accordance with a prior art. [0007]
  • Referring to FIG. 1, a [0008] gate oxide layer 12 and a gate electrode 13 are stacked on a selective area of a p-type epi layer 11. At one side of the gate electrode 13, a PD 15 is formed within an exposed area of the p-type epi layer 11, and a floating diffusion area 16 is formed within another exposed area of the p-type epi layer 11 at the other side of the gate electrode 13.
  • Herein, the [0009] gate electrode 13 is a polysilicon layer and a gate electrode of a transfer transistor.
  • Also, a [0010] salicide layer 17 is formed on each upper surface of the gate electrode 13 and the floating diffusion area 16.
  • In the above prior art, a [0011] salicide mask 18 is formed on the PD 15 to prevent the salicide layer from being formed on the PD 15.
  • At this time, a stepper used in the [0012] salicide mask 18 is an i-line equipment. However, with respect to overlay and critical dimension accuracies, it is difficult to accurately distinguish polysilicon closely located to the PD and subsequently put a mask on the polysilicon.
  • For example, in case that the PD is exposed due to misalignment of the [0013] salicide mask 18, a salicide layer is formed on the PD, and thus, a surface of the PD becomes unstabilized, further resulting in occurrence of dark signal. At this time, the dark signal occurs due to dark currents flowing from the PD to the floating diffusion area as electrons, generated even without inputs of incident lights due to the unstabilized surface, are stored into the PD.
  • Also, if the [0014] salicide mask 18 partially covers a portion of the gate electrode, the salicide layer is then prevented from being formed on the transfer transistor in a subsequent salicide process. Therefore, it is impossible to obtain desired properties of the transistor, and this fact becomes a factor that changes characteristics of a pixel of the image sensor.
  • SUMMARY OF THE INVENTION
  • It is, therefore, an object of the present invention to provide a method for fabricating an image sensor capable of preventing a salicide layer from being formed on a photodiode as simultaneously as of forming the salicide layer selectively on a gate electrode of a transistor closely located to the photodiode. [0015]
  • In accordance with an aspect of the present invention, there is provided a method for fabricating an image sensor, including the steps of: forming a gate electrode on a substrate; forming an insulating spacer at lateral sides of the gate electrode; forming a photodiode in the substrate exposed at an one edge of the gate electrode; forming a floating diffusion area in the substrate exposed at the other edge of the gate electrode; forming a salicide barrier layer on the photodiode, wherein the salicide barrier layer exposes a upper surface and corners of the gate electrode; and forming a salicide layer on the exposed upper surface and the upper corners of the gate. [0016]
  • In accordance with another aspect of the present invention, there is also provided a method for forming an image sensor, including the steps of: forming a gate electrode on a substrate; forming an insulating spacer at lateral sides of the gate electrode; forming a photodiode in the substrate exposed at one edge of the gate electrode; forming a floating diffusion area in the substrate exposed at the other edge of the gate electrode; forming a salicide barrier layer on the photodiode and the floating diffusion area, wherein the salicide barrier layer exposes an upper surface and upper corners of the gate electrode; removing the salicide barrier layer on the floating diffusion area; and forming a plurality of salicide layers simultaneously formed on the upper surface and upper corners of the gate electrode and the upper surface of the floating diffusion area.[0017]
  • BRIEF DESCRIPTION OF THE DRAWING(S)
  • The above and other objects and features of the present invention will become apparent from the following description of the preferred embodiments given in conjunction with the accompanying drawings, in which: [0018]
  • FIG. 1 is a diagram schematically illustrating a complementary metal-oxide semiconductor (CMOS) image sensor in accordance with a prior art; [0019]
  • FIGS. 2A to [0020] 2E are cross-sectional views illustrating a method for fabricating an image sensor in accordance with a first preferred embodiment of the present invention; and
  • FIGS. 3A to [0021] 3F are cross-sectional views illustrating a method for fabricating an image sensor in accordance with a second preferred embodiment of the present invention.
  • DETAILED DESCRIPTION OF THE INVENTION
  • FIGS. 2A to [0022] 2E are cross-sectional views illustrating a method for fabricating an image sensor in accordance with a first preferred embodiment of the present invention.
  • Referring to FIG. 2A, a p-type epi-[0023] layer 22 doped with a low concentration of p-type impurities is grown on a p-type substrate 21 doped with a high concentration of p-type impurities. Herein, the reason for growing the p-type epi layer 22 is because a depth of a depletion layer of a photodiode can be increased due to the existence of the p-type epi layer 22, and thus, it is possible to obtain an excellent photosensitivity. Another reason for growing the p-type epi layer 22 is because the existing p-type substrate 21 doped with a high concentration of the p-type impurities recombines optical charges, which can be generated at a deeper side of the p-type substrate 21 where the depletion layer of the photodiode cannot be reached, so as to prevent the crosstalk phenomenon which occurs between unit pixels due to irregular movements of the optical charges.
  • Next, a [0024] field insulating layer 23 for isolating the unit pixels is formed on a predetermined portion of the p-type epi layer 22 through the use of a local oxidation of silicon (LOCOS) technique.
  • On the p-[0025] type epi layer 22, a gate oxide layer 24 and a gate electrode 25 are stacked. At this time, the gate electrode 25 is a polysilicon layer and a gate electrode of a transfer transistor closely located to a photodiode (hereinafter referred as to PD).
  • An n[0026] area 26 is formed within the p-type epi-layer 22 at one side of the gate electrode 25 through an ion implantation technique using the gate electrode 25 and an additional photosensitive pattern (not shown) as a mask. Then, a shallow p0 area 27 is formed within the n area 26 of the p-type epi-layer 22 through a blanket ion implantation technique.
  • Thereafter, an [0027] insulating spacer 28 on both lateral sides of the gate electrode 25 is formed. At this time, the insulating spacer 28 is formed through an etch-back process proceeded after depositing an oxide or nitride layer on the p-type epi layer 22 including the gate electrode 25.
  • Subsequently, a [0028] floating diffusion area 29 aligned to an edge of the insulating spacer 28 of the gate electrode 25 in an opposite direction to the n area 26 is formed by employing the ion implantation technique using the gate electrode 25 and the insulating spacer 28 as an ion implantation mask.
  • Formations of the PD, the gate electrode of the transfer transistor and the floating diffusion area are completed in accordance with the above-described processes. [0029]
  • Next, an [0030] oxide layer 30 is deposited on the p-type epi layer 22 of the gate electrode 25. At this time, the oxide layer 30 is formed in such a manner to cover the gate electrode 25 completely.
  • With reference to FIG. 2B, the [0031] oxide layer 30 is proceeded with a chemical and mechanical polishing (CMP) process until exposing an upper surface of the gate electrode 25. At this time, after the CMP process, a polished oxide layer 30A remains on top of the photodiode and the floating diffusion area 29.
  • Referring to FIG. 2C, a [0032] salicide barrier layer 30B that exposes an upper surface and upper corners of the gate electrode 25 is formed by performing an over CMP process to obtain a subsequent salicide process margin. At this time, the salicide barrier layer 30B is formed by applying the over CMP process to the polished oxide layer 30A, and still covers upper portions of the PD and the floating diffusion area 29.
  • Due to the over CMP process, the [0033] insulating spacer 28 at both sides of the gate electrode 25 is also partially polished. Hence, an insulating spacer pattern 28A is remained with a lowered height.
  • As seen from the above, the over CMP process is performed to obtain a process margin of the CMP process and a higher process margin when forming a subsequent salicide layer. [0034]
  • With reference to FIG. 2D, a [0035] salicide layer 32 is formed on top of the gate electrode 25 of which upper surface and upper corners are exposed. At this time, the salicide layer 32 is formed in accordance with a known method and materials.
  • For instance, a [0036] metal layer 31 constructed with one material selected from a group of Ti, Co, Mo, Ni-alloy is deposited on an entire structure including the salicide barrier layer 30B through the use of a sputtering technique. Then, the salicide layer 32 is formed on top of the gate electrode 25 by inducing a salicide reaction between the metal layer 31 and the gate electrode 25.
  • The [0037] salicide layer 32 is constructed with Ti-silicide, Co-silicide, Mo-silicide, Ni-silicide or Ni alloy-silicide.
  • With reference to FIG. 2E, the [0038] metal layer 31 unreacted is removed. For instance, the metal layer 31 unreacted with silicide is removed by using a solution mixed with NH4OH, H2O2 and H2O in a ratio of about 1 to 4 to 20 or HCl, H2O2 and H2O in a ratio of about 1 to 1 to 5.
  • In accordance with the first preferred embodiment of the present invention as described above, since the [0039] salicide barrier layer 30B covers an upper portion of the PD, it is possible to form the salicide layer 32 selectively on the gate electrode 25, which is a polysilicon layer.
  • FIGS. 3A to [0040] 3F are cross-sectional views illustrating an image sensor in accordance with a second preferred embodiment of the present invention.
  • Referring to FIG. 3A, a p-type epi-[0041] layer 22 doped with a low concentration of p-type impurities is grown on a p-type substrate 21 doped with a high concentration of p-type impurities. Herein, the reason for growing the p-type epi layer 22 is because a depth of a depletion layer of a photodiode can be increased due to the existence of the p-type epi layer 22, and thus, it is possible to obtain an excellent photosensitivity. Another reason for growing the p-type epi layer 22 is because the existing p-type substrate 21 doped with a high concentration of the p-type impurities recombines optical charges, which can be generated at a deeper side of the p-type substrate 21 where the depletion layer of the photodiode cannot be reached, as to prevent the crosstalk phenomenon which occurs between unit pixels due to irregular movements of the optical charges.
  • Next, a [0042] field insulating layer 23 for isolating the unit pixels is formed on a predetermined portion of the p-type epi layer 22 through the use of a local oxidation of silicon (LOCOS) technique.
  • On the p-[0043] type epi layer 22, a gate oxide layer 24 and a gate electrode 25 are stacked. At this time, the gate electrode 25 is a polysilicon layer and a gate electrode of a transfer transistor closely located to a photodiode (hereinafter referred as to PD).
  • An n[0044] area 26 is formed within the p-type epi layer 22 at one side of the gate electrode 25 through an ion implantation technique using the gate electrode 25 and an additional photosensitive pattern (not shown) as a mask. The n31 area 26 will be used for forming the PD in a subsequent process. Then, a shallow p0 area 27 is formed within the n area 26 of the p-type epi layer 22 through an blanket ion implantation technique.
  • Thereafter, an insulating [0045] spacer 28 on both lateral sides of the gate electrode 25 is formed. At this time, the insulating spacer 28 is formed through an etch-back process proceeded after depositing an oxide or nitride layer on the p-type epi layer 22 including the gate electrode 25.
  • Subsequently, a floating [0046] diffusion area 29 aligned to one edge of the insulating spacer of the gate electrode 25 in an opposite direction to the n area 26 is formed by employing the ion implantation technique using the gate electrode 25 and the insulating spacer 28 as an ion implantation mask.
  • Formations of the PD, the gate electrode of the transfer transistor and the floating diffusion area are completed in accordance with the above-described processes. [0047]
  • Next, an [0048] oxide layer 30 is deposited on the p-type epi layer 22 of the gate electrode 25. At this time, the oxide layer 30 is formed in such a form to cover the gate electrode 25 completely.
  • With reference to FIG. 3B, the [0049] oxide layer 30 is proceeded with a CMP process until exposing an upper surface of the gate electrode 25. At this time, after the CMP process, a polished oxide layer 30A remains on top of the photodiode and the floating diffusion area 29.
  • Referring to FIG. 3C, a [0050] salicide barrier layer 30B that exposes an upper surface and upper corners of the gate electrode 25 is formed by performing an over CMP process to obtain a subsequent salicide process margin. At this time, the salicide barrier layer 30B is formed by applying the over CMP process to the polishing oxide layer 30A, and still covers top portions of the PD and the floating diffusion area 29.
  • Due to the over CMP process, the insulating [0051] spacer 28 at both lateral sides of the gate electrode 25 is also partially polished. Hence, an insulating spacer pattern 28A is remained with a lowered height.
  • As seen from the above, the over CMP process is performed to obtain a process margin of the CMP process and a higher process margin when forming a subsequent salicide layer. [0052]
  • With reference to FIG. 3D, on the above established entire structure including the [0053] gate electrode 25 of which upper surface and upper corners are exposed, a photosensitive film is coated and then patterned through a photo-exposure process and a developing process so as to form a salicide mask 33. At this time, the salicide mask 33 is formed in such a form to cover a partial portion of the gate electrode 25 and the salicide barrier layer 30B deposited on an upper portion of the PD.
  • Next, the [0054] salicide barrier layer 30B formed on the floating diffusion area 29 is removed by using the salicide mask 33 as an etch mask.
  • Referring to FIG. 3E, the [0055] salicide mask 33 is removed, and then, a first and a second salicide layers 35A and 35B are formed on the upper surfaces of the gate electrode 25 and the floating diffusion area 29. At this time, the first and the second salicide layer 35A and 35B are formed in accordance with a known method and materials. As known, on an upper surface of the insulating spacer 28A, there is no salicide layer formed.
  • For instance, a [0056] metal layer 34 constructed with one material selected from a group of Ti, Co, Ni, Mo, Ni-alloy is deposited on an entire structure including the salicide barrier layer 30B through the use of a sputtering technique. Then, the first salicide layer 35A is formed on top of the gate electrode 25 by inducing a salicide reaction among the metal layer 34, the gate electrode 25 and the floating diffusion area 29. Eventually, the first and the second salicide layers 35A and 35B are constructed with Ti-silicide, Co-silicide, Mo-silicide, Ni-silicide or Ni alloy-silicide.
  • With reference to FIG. 3F, the [0057] metal layer 34 unreacted is removed. For instance, the metal layer 34 unreacted with silicide is removed by using a solution mixed with NH4OH, H2O2 and H2O in a ratio of about 1 to 4 to 20 or HCl, H2O2 and H2O in a ratio of about 1 to 1 to 5.
  • In accordance with the second preferred embodiment of the present invention as described above, since the [0058] salicide barrier layer 30B covers the upper portion of the PD but opens the upper portions of the floating diffusion area 29 and the gate electrode 25, it is possible to form the first and the second salicide layers 35A and 35B selectively on the gate electrode 25 and the floating diffusion area 29.
  • Meanwhile, in the second preferred embodiment of the present invention, when the insulating [0059] spacer 28A is used as an oxide layer, the insulating spacer 28A can be also removed during the removal of the salicide barrier layer 30B. Therefore, a nitride layer is used for the insulating spacer 28A.
  • By following the preferred embodiment of the present invention, it is possible to obtain a sufficient process margin in a selective salicide process, thereby further obtaining stably characteristics of the unit pixel of the image sensor. [0060]
  • While the present invention has been described with respect to certain preferred embodiments, it will be apparent to those skilled in the art that various changes and modifications may be made without departing from the scope of the invention as defined in the following claims. [0061]

Claims (9)

What is claimed is:
1. A method for fabricating an image sensor, comprising the steps of:
forming a gate electrode on a substrate;
forming an insulating spacer at lateral sides of the gate electrode;
forming a photodiode in the substrate exposed at an one edge of the gate electrode;
forming a floating diffusion area in the substrate exposed at the other edge of the gate electrode;
forming a salicide barrier layer on the photodiode, wherein the salicide barrier layer exposes a upper surface and corners of the gate electrode; and
forming a salicide layer on the exposed upper surface and the upper corners of the gate.
2. The method as recited in claim 1, wherein the step of forming the salicide barrier layer includes the steps of:
depositing an insulating layer on the substrate including the gate electrode, the photodiode and the floating diffusion area;
performing a chemical and mechanical polishing process to the insulating layer until exposing the upper surface of the gate electrode; and
performing an over chemical and mechanical polishing process to the insulating layer until exposing the upper corners of the gate electrode.
3. The method as recited in claim 2, the insulating layer is formed with an oxide layer.
4. A method for forming an image sensor, comprising the steps of:
forming a gate electrode on a substrate;
forming an insulating spacer at lateral sides of the gate electrode;
forming a photodiode in the substrate exposed at one edge of the gate electrode;
forming a floating diffusion area in the substrate exposed at the other edge of the gate electrode;
forming a salicide barrier layer on the photodiode and the floating diffusion area, wherein the salicide barrier layer exposes an upper surface and upper corners of the gate electrode;
removing the salicide barrier layer on the floating diffusion area; and
forming a plurality of salicide layers simultaneously formed on the upper surface and upper corners of the gate electrode and the upper surface of the floating diffusion area.
5. The method as recited in claim 4, wherein the forming the salicide barrier layer includes the steps of:
depositing an insulating layer on the substrate including the gate electrode, the photodiode and the floating diffusion area;
performing a chemical and mechanical polishing process to the insulating layer until exposing a surface of the gate electrode; and
performing an over chemical and mechanical polishing process to the insulating layer until exposing the upper corners of the gate electrode.
6. The method as recited in claim 5, wherein the insulating layer is an oxide layer.
7. The method as recited in claim 4, wherein the salicide barrier layer is formed with an oxide layer.
8. The method as recited in claim 7, wherein the insulating spacer is formed with a nitride layer.
9. The method as recited in claim 4, wherein the step of removing the salicide barrier layer on top of the floating diffusion area includes the steps of:
forming a mask that opens the floating diffusion area on the salicide barrier layer;
etching the salicide barrier layer on the floating diffusion area exposed by the salicide mask; and
removing the mask.
US10/318,072 2002-10-23 2002-12-13 Method for fabricating image sensor using salicide process Expired - Lifetime US6737291B1 (en)

Applications Claiming Priority (3)

Application Number Priority Date Filing Date Title
KR2002-0064833 2002-10-23
KR10-2002-0064833A KR100479208B1 (en) 2002-10-23 2002-10-23 Method of manufacturing image sensor using salicide process
KR10-2002-0064833 2002-10-23

Publications (2)

Publication Number Publication Date
US20040082154A1 true US20040082154A1 (en) 2004-04-29
US6737291B1 US6737291B1 (en) 2004-05-18

Family

ID=32105622

Family Applications (1)

Application Number Title Priority Date Filing Date
US10/318,072 Expired - Lifetime US6737291B1 (en) 2002-10-23 2002-12-13 Method for fabricating image sensor using salicide process

Country Status (4)

Country Link
US (1) US6737291B1 (en)
JP (1) JP4107488B2 (en)
KR (1) KR100479208B1 (en)
TW (1) TWI259576B (en)

Cited By (7)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20040188729A1 (en) * 2003-03-31 2004-09-30 Matsushita Electric Industrial Co., Ltd. Solid-state imaging apparatus and method for producing the same
US20040219708A1 (en) * 2003-04-29 2004-11-04 Won-Ho Lee Method of manufacturing CMOS image sensor by means of double masking process
US20060001062A1 (en) * 2004-07-05 2006-01-05 Dongbuanam Semiconductor Inc. Method for fabricating CMOS image sensor
US20070069259A1 (en) * 2005-09-28 2007-03-29 Dongbu Electronics Co., Ltd. CMOS image sensor and method of manufacturing the same
US20070099371A1 (en) * 2005-09-28 2007-05-03 Jeon In G CMOS image sensor and manufacturing method thereof
US20070155081A1 (en) * 2005-12-29 2007-07-05 Hee Sung Shim Method for Manufacturing CMOS Image Sensor
CN105529250A (en) * 2014-09-30 2016-04-27 中芯国际集成电路制造(上海)有限公司 High-energy ion implantation method and semiconductor structure

Families Citing this family (16)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
JP4541666B2 (en) * 2002-06-20 2010-09-08 三星電子株式会社 Image sensor and manufacturing method thereof
EP1465258A1 (en) * 2003-02-21 2004-10-06 STMicroelectronics Limited CMOS image sensors
KR100521966B1 (en) * 2003-04-29 2005-10-17 매그나칩 반도체 유한회사 Method of manufacturing cmos image sensor
US6900507B1 (en) * 2004-01-07 2005-05-31 Micron Technology, Inc. Apparatus with silicide on conductive structures
KR100672713B1 (en) * 2004-06-09 2007-01-22 동부일렉트로닉스 주식회사 Fabricating Method of CMOS Image Sensor
KR100614650B1 (en) * 2004-09-16 2006-08-22 삼성전자주식회사 Image sensor and method for forming the same
KR100684870B1 (en) * 2004-12-07 2007-02-20 삼성전자주식회사 Cmos image sensor and methods of forming the same
KR100720474B1 (en) * 2005-06-17 2007-05-22 동부일렉트로닉스 주식회사 CMOS Image sensor and Method for fabricating of the same
US7659133B2 (en) * 2005-12-28 2010-02-09 Dongbu Electronics Co., Ltd. Method for manufacturing CMOS image sensor
KR100857453B1 (en) * 2006-09-29 2008-09-08 한국전자통신연구원 Light Sensing Pixel of Image Sensor Structure with Low Operating Voltage
US7772625B2 (en) * 2006-10-10 2010-08-10 Taiwan Semiconductor Manufacturing Co., Ltd. Image sensor having an RPO layer containing nitrogen
KR100776126B1 (en) * 2006-12-22 2007-11-15 매그나칩 반도체 유한회사 Method for fabricating semiconductor device
KR100866253B1 (en) * 2007-05-17 2008-10-30 주식회사 동부하이텍 Method for manufacturing of the image sensor
US8129764B2 (en) * 2008-06-11 2012-03-06 Aptina Imaging Corporation Imager devices having differing gate stack sidewall spacers, method for forming such imager devices, and systems including such imager devices
JP5387212B2 (en) * 2009-07-31 2014-01-15 富士通セミコンダクター株式会社 Semiconductor device and manufacturing method thereof
JP5991729B2 (en) * 2011-10-07 2016-09-14 キヤノン株式会社 Method for manufacturing solid-state imaging device

Citations (2)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US6194258B1 (en) * 2000-01-18 2001-02-27 Taiwan Semiconductor Manufacturing Company Method of forming an image sensor cell and a CMOS logic circuit device
US6448101B1 (en) * 2001-12-20 2002-09-10 Macronix International Co. Ltd. Method of integrating a photodiode and a CMOS transistor with a non-volatile memory

Family Cites Families (4)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US6023081A (en) * 1997-11-14 2000-02-08 Motorola, Inc. Semiconductor image sensor
KR100291179B1 (en) * 1998-06-29 2001-07-12 박종섭 Cmos image sensor having a self-aligned silicide layer and method for fabricating the same
KR100321744B1 (en) * 1999-12-28 2002-01-29 박종섭 method for fabricating CMOS image sensor to improved speed and sensitivity
KR20020045450A (en) * 2000-12-11 2002-06-19 박종섭 Cmos image sensor and method for fabricating the same

Patent Citations (2)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US6194258B1 (en) * 2000-01-18 2001-02-27 Taiwan Semiconductor Manufacturing Company Method of forming an image sensor cell and a CMOS logic circuit device
US6448101B1 (en) * 2001-12-20 2002-09-10 Macronix International Co. Ltd. Method of integrating a photodiode and a CMOS transistor with a non-volatile memory

Cited By (14)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US7214976B2 (en) * 2003-03-31 2007-05-08 Matsushita Electric Industrial Co., Ltd. Solid-state imaging device with floating diffusion layer
US7928485B2 (en) * 2003-03-31 2011-04-19 Panasonic Corporation Solid-state imaging apparatus and method for producing the same
US20090072125A1 (en) * 2003-03-31 2009-03-19 Panasonic Corporation Solid-state imaging apparatus and method for producing the same
US20040188729A1 (en) * 2003-03-31 2004-09-30 Matsushita Electric Industrial Co., Ltd. Solid-state imaging apparatus and method for producing the same
US7459335B2 (en) 2003-03-31 2008-12-02 Panasonic Corporation Solid-state imaging apparatus and method for producing the same
US7005312B2 (en) * 2003-04-29 2006-02-28 Hynix Semiconductor Inc. Method of manufacturing CMOS image sensor by means of double masking process
US20040219708A1 (en) * 2003-04-29 2004-11-04 Won-Ho Lee Method of manufacturing CMOS image sensor by means of double masking process
US20060001062A1 (en) * 2004-07-05 2006-01-05 Dongbuanam Semiconductor Inc. Method for fabricating CMOS image sensor
US20070099371A1 (en) * 2005-09-28 2007-05-03 Jeon In G CMOS image sensor and manufacturing method thereof
US20070069259A1 (en) * 2005-09-28 2007-03-29 Dongbu Electronics Co., Ltd. CMOS image sensor and method of manufacturing the same
US20070155081A1 (en) * 2005-12-29 2007-07-05 Hee Sung Shim Method for Manufacturing CMOS Image Sensor
CN100463142C (en) * 2005-12-29 2009-02-18 东部电子股份有限公司 Method for manufacturing CMOS image sensor
US7632699B2 (en) 2005-12-29 2009-12-15 Dongbu Electronics Co., Ltd. Method for manufacturing CMOS image sensor
CN105529250A (en) * 2014-09-30 2016-04-27 中芯国际集成电路制造(上海)有限公司 High-energy ion implantation method and semiconductor structure

Also Published As

Publication number Publication date
JP2004146762A (en) 2004-05-20
TW200406911A (en) 2004-05-01
US6737291B1 (en) 2004-05-18
TWI259576B (en) 2006-08-01
KR20040036048A (en) 2004-04-30
KR100479208B1 (en) 2005-03-28
JP4107488B2 (en) 2008-06-25

Similar Documents

Publication Publication Date Title
US6737291B1 (en) Method for fabricating image sensor using salicide process
KR100619396B1 (en) CMOS Image sensor and its fabricating method
US8129809B2 (en) Image sensor and manufacturing method thereof
US20060060899A1 (en) Image sensor and method of manufacturing same
US20110136292A1 (en) Fabricating method of complementary metal-oxide-semiconductor (cmos) image sensor
CN111261645B (en) Image sensor and forming method thereof
US9716126B2 (en) Method of manufacturing solid-state image sensor
US20160043118A1 (en) Semiconductor device
CN106972037A (en) Semiconductor devices and forming method thereof
US20080029798A1 (en) CMOS image sensor and method of manufacturing the same
CN116013940B (en) Method of forming image sensor device and semiconductor device
US7429496B2 (en) Buried photodiode for image sensor with shallow trench isolation technology
US7348204B2 (en) Method of fabricating solid state imaging device including filling interelectrode spacings
US9490294B2 (en) Method of manufacturing semiconductor device
US6140156A (en) Fabrication method of isolation structure photodiode
KR20100052619A (en) Method for manufacturing an image sensor
JP2008016723A (en) Solid-state imaging apparatus and manufacturing method therefor
US20100079633A1 (en) Image sensor and manufacturing method of image sensor
JP2010118654A (en) Method of manufacturing image sensor
JP2668490B2 (en) Mask ROM manufacturing method
KR101053743B1 (en) Manufacturing Method of Image Sensor
US20240266371A1 (en) Integrated circuit with and method for connection of a plurality of floating diffusion regions
US20240153979A1 (en) Image Sensor Structure with Reduced Floating Node and Manufacturing Method Thereof
KR100607358B1 (en) Method for fabricating CMOS Image sensor
JP2005191400A (en) Solid imaging device, and manufacturing method thereof

Legal Events

Date Code Title Description
AS Assignment

Owner name: HYNIX SEMICONDUCTOR INC., KOREA, REPUBLIC OF

Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:LIM, BOO-TAEK;REEL/FRAME:013580/0723

Effective date: 20021203

FEPP Fee payment procedure

Free format text: PAYOR NUMBER ASSIGNED (ORIGINAL EVENT CODE: ASPN); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY

STCF Information on status: patent grant

Free format text: PATENTED CASE

AS Assignment

Owner name: MAGNACHIP SEMICONDUCTOR, LTD., KOREA, REPUBLIC OF

Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:HYNIX SEMICONDUCTOR, INC.;REEL/FRAME:016216/0649

Effective date: 20041004

AS Assignment

Owner name: U.S. BANK NATIONAL ASSOCIATION, AS COLLATERAL TRUS

Free format text: SECURITY INTEREST;ASSIGNOR:MAGNACHIP SEMICONDUCTOR, LTD.;REEL/FRAME:016470/0530

Effective date: 20041223

FPAY Fee payment

Year of fee payment: 4

AS Assignment

Owner name: MAGNACHIP SEMICONDUCTOR, LTD., KOREA, REPUBLIC OF

Free format text: PARTIAL RELEASE OF SECURITY INTEREST;ASSIGNOR:U.S. BANK NATIONAL ASSOCIATION, AS COLLATERAL TRUSTEE;REEL/FRAME:022746/0870

Effective date: 20090527

Owner name: CROSSTEK CAPITAL, LLC, DELAWARE

Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:MAGNACHIP SEMICONDUCTOR, LTD.;REEL/FRAME:022764/0270

Effective date: 20090514

Owner name: CROSSTEK CAPITAL, LLC,DELAWARE

Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:MAGNACHIP SEMICONDUCTOR, LTD.;REEL/FRAME:022764/0270

Effective date: 20090514

FEPP Fee payment procedure

Free format text: PAYOR NUMBER ASSIGNED (ORIGINAL EVENT CODE: ASPN); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY

Free format text: PAYER NUMBER DE-ASSIGNED (ORIGINAL EVENT CODE: RMPN); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY

AS Assignment

Owner name: INTELLECTUAL VENTURES II LLC, DELAWARE

Free format text: MERGER;ASSIGNOR:CROSSTEK CAPITAL, LLC;REEL/FRAME:026637/0632

Effective date: 20110718

FPAY Fee payment

Year of fee payment: 8

FPAY Fee payment

Year of fee payment: 12