US20040082154A1 - Method for fabricating image sensor using salicide process - Google Patents
Method for fabricating image sensor using salicide process Download PDFInfo
- Publication number
- US20040082154A1 US20040082154A1 US10/318,072 US31807202A US2004082154A1 US 20040082154 A1 US20040082154 A1 US 20040082154A1 US 31807202 A US31807202 A US 31807202A US 2004082154 A1 US2004082154 A1 US 2004082154A1
- Authority
- US
- United States
- Prior art keywords
- gate electrode
- forming
- salicide
- layer
- floating diffusion
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Granted
Links
- 238000000034 method Methods 0.000 title claims abstract description 68
- 238000009792 diffusion process Methods 0.000 claims abstract description 32
- 230000004888 barrier function Effects 0.000 claims abstract description 29
- 239000000758 substrate Substances 0.000 claims abstract description 23
- 125000006850 spacer group Chemical group 0.000 claims abstract description 22
- 239000000126 substance Substances 0.000 claims description 5
- 238000000151 deposition Methods 0.000 claims description 4
- 150000004767 nitrides Chemical class 0.000 claims description 4
- 238000007517 polishing process Methods 0.000 claims 4
- 238000005530 etching Methods 0.000 claims 1
- 230000015572 biosynthetic process Effects 0.000 abstract description 4
- 229910021332 silicide Inorganic materials 0.000 description 13
- 229910052751 metal Inorganic materials 0.000 description 12
- 239000002184 metal Substances 0.000 description 12
- 238000005468 ion implantation Methods 0.000 description 8
- 229910021420 polycrystalline silicon Inorganic materials 0.000 description 7
- 229920005591 polysilicon Polymers 0.000 description 7
- PXHVJJICTQNCMI-UHFFFAOYSA-N Nickel Chemical compound [Ni] PXHVJJICTQNCMI-UHFFFAOYSA-N 0.000 description 6
- 239000012535 impurity Substances 0.000 description 6
- 239000000463 material Substances 0.000 description 6
- 230000003287 optical effect Effects 0.000 description 4
- 239000010936 titanium Substances 0.000 description 4
- 238000005516 engineering process Methods 0.000 description 3
- 238000005755 formation reaction Methods 0.000 description 3
- 229910052750 molybdenum Inorganic materials 0.000 description 3
- FVBUAEGBCNSCDD-UHFFFAOYSA-N silicide(4-) Chemical compound [Si-4] FVBUAEGBCNSCDD-UHFFFAOYSA-N 0.000 description 3
- 229910052719 titanium Inorganic materials 0.000 description 3
- VHUUQVKOLVNVRT-UHFFFAOYSA-N Ammonium hydroxide Chemical compound [NH4+].[OH-] VHUUQVKOLVNVRT-UHFFFAOYSA-N 0.000 description 2
- 229910000990 Ni alloy Inorganic materials 0.000 description 2
- 206010034972 Photosensitivity reaction Diseases 0.000 description 2
- XUIMIQQOPSSXEZ-UHFFFAOYSA-N Silicon Chemical compound [Si] XUIMIQQOPSSXEZ-UHFFFAOYSA-N 0.000 description 2
- 238000006243 chemical reaction Methods 0.000 description 2
- 230000000295 complement effect Effects 0.000 description 2
- 239000010949 copper Substances 0.000 description 2
- 238000010586 diagram Methods 0.000 description 2
- 230000001939 inductive effect Effects 0.000 description 2
- 230000001788 irregular Effects 0.000 description 2
- 229910044991 metal oxide Inorganic materials 0.000 description 2
- 150000004706 metal oxides Chemical class 0.000 description 2
- 229910052759 nickel Inorganic materials 0.000 description 2
- 230000003647 oxidation Effects 0.000 description 2
- 238000007254 oxidation reaction Methods 0.000 description 2
- 230000036211 photosensitivity Effects 0.000 description 2
- 238000005498 polishing Methods 0.000 description 2
- 239000004065 semiconductor Substances 0.000 description 2
- 238000005389 semiconductor device fabrication Methods 0.000 description 2
- 229910052710 silicon Inorganic materials 0.000 description 2
- 239000010703 silicon Substances 0.000 description 2
- 238000004544 sputter deposition Methods 0.000 description 2
- RYGMFSIKBFXOCR-UHFFFAOYSA-N Copper Chemical compound [Cu] RYGMFSIKBFXOCR-UHFFFAOYSA-N 0.000 description 1
- ZOKXTWBITQBERF-UHFFFAOYSA-N Molybdenum Chemical compound [Mo] ZOKXTWBITQBERF-UHFFFAOYSA-N 0.000 description 1
- RTAQQCXQSZGOHL-UHFFFAOYSA-N Titanium Chemical compound [Ti] RTAQQCXQSZGOHL-UHFFFAOYSA-N 0.000 description 1
- 239000010941 cobalt Substances 0.000 description 1
- 229910017052 cobalt Inorganic materials 0.000 description 1
- GUTLYIVDDKVIGB-UHFFFAOYSA-N cobalt atom Chemical compound [Co] GUTLYIVDDKVIGB-UHFFFAOYSA-N 0.000 description 1
- 229910052802 copper Inorganic materials 0.000 description 1
- 230000010354 integration Effects 0.000 description 1
- 238000012986 modification Methods 0.000 description 1
- 230000004048 modification Effects 0.000 description 1
- 239000011733 molybdenum Substances 0.000 description 1
- 230000003071 parasitic effect Effects 0.000 description 1
- WFKWXMTUELFFGS-UHFFFAOYSA-N tungsten Chemical compound [W] WFKWXMTUELFFGS-UHFFFAOYSA-N 0.000 description 1
- 229910052721 tungsten Inorganic materials 0.000 description 1
- 239000010937 tungsten Substances 0.000 description 1
Images
Classifications
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L27/00—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate
- H01L27/14—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components sensitive to infrared radiation, light, electromagnetic radiation of shorter wavelength or corpuscular radiation and specially adapted either for the conversion of the energy of such radiation into electrical energy or for the control of electrical energy by such radiation
- H01L27/144—Devices controlled by radiation
- H01L27/146—Imager structures
- H01L27/14601—Structural or functional details thereof
- H01L27/14609—Pixel-elements with integrated switching, control, storage or amplification elements
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L27/00—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate
- H01L27/14—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components sensitive to infrared radiation, light, electromagnetic radiation of shorter wavelength or corpuscular radiation and specially adapted either for the conversion of the energy of such radiation into electrical energy or for the control of electrical energy by such radiation
- H01L27/144—Devices controlled by radiation
- H01L27/146—Imager structures
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L27/00—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate
- H01L27/14—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components sensitive to infrared radiation, light, electromagnetic radiation of shorter wavelength or corpuscular radiation and specially adapted either for the conversion of the energy of such radiation into electrical energy or for the control of electrical energy by such radiation
- H01L27/144—Devices controlled by radiation
- H01L27/146—Imager structures
- H01L27/14601—Structural or functional details thereof
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L27/00—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate
- H01L27/14—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components sensitive to infrared radiation, light, electromagnetic radiation of shorter wavelength or corpuscular radiation and specially adapted either for the conversion of the energy of such radiation into electrical energy or for the control of electrical energy by such radiation
- H01L27/144—Devices controlled by radiation
- H01L27/146—Imager structures
- H01L27/14601—Structural or functional details thereof
- H01L27/1462—Coatings
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L27/00—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate
- H01L27/14—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components sensitive to infrared radiation, light, electromagnetic radiation of shorter wavelength or corpuscular radiation and specially adapted either for the conversion of the energy of such radiation into electrical energy or for the control of electrical energy by such radiation
- H01L27/144—Devices controlled by radiation
- H01L27/146—Imager structures
- H01L27/14683—Processes or apparatus peculiar to the manufacture or treatment of these devices or parts thereof
- H01L27/14689—MOS based technologies
-
- Y—GENERAL TAGGING OF NEW TECHNOLOGICAL DEVELOPMENTS; GENERAL TAGGING OF CROSS-SECTIONAL TECHNOLOGIES SPANNING OVER SEVERAL SECTIONS OF THE IPC; TECHNICAL SUBJECTS COVERED BY FORMER USPC CROSS-REFERENCE ART COLLECTIONS [XRACs] AND DIGESTS
- Y10—TECHNICAL SUBJECTS COVERED BY FORMER USPC
- Y10S—TECHNICAL SUBJECTS COVERED BY FORMER USPC CROSS-REFERENCE ART COLLECTIONS [XRACs] AND DIGESTS
- Y10S438/00—Semiconductor device manufacturing: process
- Y10S438/981—Utilizing varying dielectric thickness
Definitions
- the present invention relates to a semiconductor device fabrication technology; and, more particularly, to a method for fabricating an image sensor.
- image sensor is a device that receives and converts light from an external source to an electrical output.
- a photodiode is an area to which rays of light enter.
- a pnp junction or a pn junction in the photodiode forms an electron depletion area, which receives the light from the external source and further forms an electron hole pair (hereinafter referred as to EHP).
- a unit pixel of a complementary metal-oxide semiconductor (CMOS) image sensor includes a single photodiode (hereinafter referred as to PD), a transfer transistor T x , a reset transistor R x , a drive transistor D x and a select transistor S x .
- the transfer transistor T x is closely located to the PD.
- a salicide process is employed to reduce resistance of an active area and a polysilicon gate.
- metal layers implemented to the salicide process have a very high reflection ratio to light, and thus, it is impossible to apply the metal layers to a PD.
- FIG. 1 is a diagram schematically illustrating a CMOS image sensor fabricated in accordance with a prior art.
- a gate oxide layer 12 and a gate electrode 13 are stacked on a selective area of a p-type epi layer 11 .
- a PD 15 is formed within an exposed area of the p-type epi layer 11
- a floating diffusion area 16 is formed within another exposed area of the p-type epi layer 11 at the other side of the gate electrode 13 .
- the gate electrode 13 is a polysilicon layer and a gate electrode of a transfer transistor.
- a salicide layer 17 is formed on each upper surface of the gate electrode 13 and the floating diffusion area 16 .
- a salicide mask 18 is formed on the PD 15 to prevent the salicide layer from being formed on the PD 15 .
- a stepper used in the salicide mask 18 is an i-line equipment.
- the dark signal occurs due to dark currents flowing from the PD to the floating diffusion area as electrons, generated even without inputs of incident lights due to the unstabilized surface, are stored into the PD.
- the salicide mask 18 partially covers a portion of the gate electrode, the salicide layer is then prevented from being formed on the transfer transistor in a subsequent salicide process. Therefore, it is impossible to obtain desired properties of the transistor, and this fact becomes a factor that changes characteristics of a pixel of the image sensor.
- an object of the present invention to provide a method for fabricating an image sensor capable of preventing a salicide layer from being formed on a photodiode as simultaneously as of forming the salicide layer selectively on a gate electrode of a transistor closely located to the photodiode.
- a method for fabricating an image sensor including the steps of: forming a gate electrode on a substrate; forming an insulating spacer at lateral sides of the gate electrode; forming a photodiode in the substrate exposed at an one edge of the gate electrode; forming a floating diffusion area in the substrate exposed at the other edge of the gate electrode; forming a salicide barrier layer on the photodiode, wherein the salicide barrier layer exposes a upper surface and corners of the gate electrode; and forming a salicide layer on the exposed upper surface and the upper corners of the gate.
- a method for forming an image sensor including the steps of: forming a gate electrode on a substrate; forming an insulating spacer at lateral sides of the gate electrode; forming a photodiode in the substrate exposed at one edge of the gate electrode; forming a floating diffusion area in the substrate exposed at the other edge of the gate electrode; forming a salicide barrier layer on the photodiode and the floating diffusion area, wherein the salicide barrier layer exposes an upper surface and upper corners of the gate electrode; removing the salicide barrier layer on the floating diffusion area; and forming a plurality of salicide layers simultaneously formed on the upper surface and upper corners of the gate electrode and the upper surface of the floating diffusion area.
- FIG. 1 is a diagram schematically illustrating a complementary metal-oxide semiconductor (CMOS) image sensor in accordance with a prior art
- FIGS. 2A to 2 E are cross-sectional views illustrating a method for fabricating an image sensor in accordance with a first preferred embodiment of the present invention.
- FIGS. 3A to 3 F are cross-sectional views illustrating a method for fabricating an image sensor in accordance with a second preferred embodiment of the present invention.
- FIGS. 2A to 2 E are cross-sectional views illustrating a method for fabricating an image sensor in accordance with a first preferred embodiment of the present invention.
- a p-type epi-layer 22 doped with a low concentration of p-type impurities is grown on a p-type substrate 21 doped with a high concentration of p-type impurities.
- the reason for growing the p-type epi layer 22 is because a depth of a depletion layer of a photodiode can be increased due to the existence of the p-type epi layer 22 , and thus, it is possible to obtain an excellent photosensitivity.
- Another reason for growing the p-type epi layer 22 is because the existing p-type substrate 21 doped with a high concentration of the p-type impurities recombines optical charges, which can be generated at a deeper side of the p-type substrate 21 where the depletion layer of the photodiode cannot be reached, so as to prevent the crosstalk phenomenon which occurs between unit pixels due to irregular movements of the optical charges.
- a field insulating layer 23 for isolating the unit pixels is formed on a predetermined portion of the p-type epi layer 22 through the use of a local oxidation of silicon (LOCOS) technique.
- LOCOS local oxidation of silicon
- a gate oxide layer 24 and a gate electrode 25 are stacked on the p-type epi layer 22 .
- the gate electrode 25 is a polysilicon layer and a gate electrode of a transfer transistor closely located to a photodiode (hereinafter referred as to PD).
- n ⁇ area 26 is formed within the p-type epi-layer 22 at one side of the gate electrode 25 through an ion implantation technique using the gate electrode 25 and an additional photosensitive pattern (not shown) as a mask. Then, a shallow p 0 area 27 is formed within the n ⁇ area 26 of the p-type epi-layer 22 through a blanket ion implantation technique.
- an insulating spacer 28 on both lateral sides of the gate electrode 25 is formed.
- the insulating spacer 28 is formed through an etch-back process proceeded after depositing an oxide or nitride layer on the p-type epi layer 22 including the gate electrode 25 .
- a floating diffusion area 29 aligned to an edge of the insulating spacer 28 of the gate electrode 25 in an opposite direction to the n ⁇ area 26 is formed by employing the ion implantation technique using the gate electrode 25 and the insulating spacer 28 as an ion implantation mask.
- an oxide layer 30 is deposited on the p-type epi layer 22 of the gate electrode 25 . At this time, the oxide layer 30 is formed in such a manner to cover the gate electrode 25 completely.
- the oxide layer 30 is proceeded with a chemical and mechanical polishing (CMP) process until exposing an upper surface of the gate electrode 25 .
- CMP chemical and mechanical polishing
- a salicide barrier layer 30 B that exposes an upper surface and upper corners of the gate electrode 25 is formed by performing an over CMP process to obtain a subsequent salicide process margin.
- the salicide barrier layer 30 B is formed by applying the over CMP process to the polished oxide layer 30 A, and still covers upper portions of the PD and the floating diffusion area 29 .
- the insulating spacer 28 at both sides of the gate electrode 25 is also partially polished. Hence, an insulating spacer pattern 28 A is remained with a lowered height.
- the over CMP process is performed to obtain a process margin of the CMP process and a higher process margin when forming a subsequent salicide layer.
- a salicide layer 32 is formed on top of the gate electrode 25 of which upper surface and upper corners are exposed. At this time, the salicide layer 32 is formed in accordance with a known method and materials.
- a metal layer 31 constructed with one material selected from a group of Ti, Co, Mo, Ni-alloy is deposited on an entire structure including the salicide barrier layer 30 B through the use of a sputtering technique. Then, the salicide layer 32 is formed on top of the gate electrode 25 by inducing a salicide reaction between the metal layer 31 and the gate electrode 25 .
- the salicide layer 32 is constructed with Ti-silicide, Co-silicide, Mo-silicide, Ni-silicide or Ni alloy-silicide.
- the metal layer 31 unreacted is removed.
- the metal layer 31 unreacted with silicide is removed by using a solution mixed with NH 4 OH, H 2 O 2 and H 2 O in a ratio of about 1 to 4 to 20 or HCl, H 2 O 2 and H 2 O in a ratio of about 1 to 1 to 5.
- the salicide barrier layer 30 B covers an upper portion of the PD, it is possible to form the salicide layer 32 selectively on the gate electrode 25 , which is a polysilicon layer.
- FIGS. 3A to 3 F are cross-sectional views illustrating an image sensor in accordance with a second preferred embodiment of the present invention.
- a p-type epi-layer 22 doped with a low concentration of p-type impurities is grown on a p-type substrate 21 doped with a high concentration of p-type impurities.
- the reason for growing the p-type epi layer 22 is because a depth of a depletion layer of a photodiode can be increased due to the existence of the p-type epi layer 22 , and thus, it is possible to obtain an excellent photosensitivity.
- Another reason for growing the p-type epi layer 22 is because the existing p-type substrate 21 doped with a high concentration of the p-type impurities recombines optical charges, which can be generated at a deeper side of the p-type substrate 21 where the depletion layer of the photodiode cannot be reached, as to prevent the crosstalk phenomenon which occurs between unit pixels due to irregular movements of the optical charges.
- a field insulating layer 23 for isolating the unit pixels is formed on a predetermined portion of the p-type epi layer 22 through the use of a local oxidation of silicon (LOCOS) technique.
- LOC local oxidation of silicon
- a gate oxide layer 24 and a gate electrode 25 are stacked on the p-type epi layer 22 .
- the gate electrode 25 is a polysilicon layer and a gate electrode of a transfer transistor closely located to a photodiode (hereinafter referred as to PD).
- n ⁇ area 26 is formed within the p-type epi layer 22 at one side of the gate electrode 25 through an ion implantation technique using the gate electrode 25 and an additional photosensitive pattern (not shown) as a mask.
- the n 31 area 26 will be used for forming the PD in a subsequent process.
- a shallow p 0 area 27 is formed within the n ⁇ area 26 of the p-type epi layer 22 through an blanket ion implantation technique.
- an insulating spacer 28 on both lateral sides of the gate electrode 25 is formed.
- the insulating spacer 28 is formed through an etch-back process proceeded after depositing an oxide or nitride layer on the p-type epi layer 22 including the gate electrode 25 .
- a floating diffusion area 29 aligned to one edge of the insulating spacer of the gate electrode 25 in an opposite direction to the n ⁇ area 26 is formed by employing the ion implantation technique using the gate electrode 25 and the insulating spacer 28 as an ion implantation mask.
- an oxide layer 30 is deposited on the p-type epi layer 22 of the gate electrode 25 . At this time, the oxide layer 30 is formed in such a form to cover the gate electrode 25 completely.
- the oxide layer 30 is proceeded with a CMP process until exposing an upper surface of the gate electrode 25 .
- a polished oxide layer 30 A remains on top of the photodiode and the floating diffusion area 29 .
- a salicide barrier layer 30 B that exposes an upper surface and upper corners of the gate electrode 25 is formed by performing an over CMP process to obtain a subsequent salicide process margin.
- the salicide barrier layer 30 B is formed by applying the over CMP process to the polishing oxide layer 30 A, and still covers top portions of the PD and the floating diffusion area 29 .
- the insulating spacer 28 at both lateral sides of the gate electrode 25 is also partially polished. Hence, an insulating spacer pattern 28 A is remained with a lowered height.
- the over CMP process is performed to obtain a process margin of the CMP process and a higher process margin when forming a subsequent salicide layer.
- a photosensitive film is coated and then patterned through a photo-exposure process and a developing process so as to form a salicide mask 33 .
- the salicide mask 33 is formed in such a form to cover a partial portion of the gate electrode 25 and the salicide barrier layer 30 B deposited on an upper portion of the PD.
- the salicide barrier layer 30 B formed on the floating diffusion area 29 is removed by using the salicide mask 33 as an etch mask.
- the salicide mask 33 is removed, and then, a first and a second salicide layers 35 A and 35 B are formed on the upper surfaces of the gate electrode 25 and the floating diffusion area 29 .
- the first and the second salicide layer 35 A and 35 B are formed in accordance with a known method and materials.
- a metal layer 34 constructed with one material selected from a group of Ti, Co, Ni, Mo, Ni-alloy is deposited on an entire structure including the salicide barrier layer 30 B through the use of a sputtering technique. Then, the first salicide layer 35 A is formed on top of the gate electrode 25 by inducing a salicide reaction among the metal layer 34 , the gate electrode 25 and the floating diffusion area 29 . Eventually, the first and the second salicide layers 35 A and 35 B are constructed with Ti-silicide, Co-silicide, Mo-silicide, Ni-silicide or Ni alloy-silicide.
- the metal layer 34 unreacted is removed.
- the metal layer 34 unreacted with silicide is removed by using a solution mixed with NH 4 OH, H 2 O 2 and H 2 O in a ratio of about 1 to 4 to 20 or HCl, H 2 O 2 and H 2 O in a ratio of about 1 to 1 to 5.
- the salicide barrier layer 30 B covers the upper portion of the PD but opens the upper portions of the floating diffusion area 29 and the gate electrode 25 , it is possible to form the first and the second salicide layers 35 A and 35 B selectively on the gate electrode 25 and the floating diffusion area 29 .
- the insulating spacer 28 A when used as an oxide layer, the insulating spacer 28 A can be also removed during the removal of the salicide barrier layer 30 B. Therefore, a nitride layer is used for the insulating spacer 28 A.
Landscapes
- Physics & Mathematics (AREA)
- Engineering & Computer Science (AREA)
- Power Engineering (AREA)
- Electromagnetism (AREA)
- Condensed Matter Physics & Semiconductors (AREA)
- General Physics & Mathematics (AREA)
- Computer Hardware Design (AREA)
- Microelectronics & Electronic Packaging (AREA)
- Solid State Image Pick-Up Elements (AREA)
- Transforming Light Signals Into Electric Signals (AREA)
- Light Receiving Elements (AREA)
Abstract
Description
- The present invention relates to a semiconductor device fabrication technology; and, more particularly, to a method for fabricating an image sensor.
- With respect to a semiconductor device fabrication technology requiring high integration and high-speed processes, it has been today actively researched on a method for achieving low resistance for a wiring material to decrease parasitic resistance.
- For instance, in case of a multi-layer wiring, the grain size of Al constructing a metal line tends to be largely scaled and highly aligned to attain high reliability of the Al. Concurrently, it is also attempted to replace a commonly used material for the metal line with copper (Cu) to attain high reliability and to realize demands of low resistance. Also, in case of a conductive layer wiring process such as a gate electrode and a bit line, it is attempted to utilize silicide using titanium (Ti), cobalt (Co) and nickel (Ni) instead of using molybdenum (Mo), tungsten (W) to acquire a low temperature process required to a formation of devices highly integrated.
- Also, image sensor is a device that receives and converts light from an external source to an electrical output. A photodiode is an area to which rays of light enter. A pnp junction or a pn junction in the photodiode forms an electron depletion area, which receives the light from the external source and further forms an electron hole pair (hereinafter referred as to EHP).
- A unit pixel of a complementary metal-oxide semiconductor (CMOS) image sensor includes a single photodiode (hereinafter referred as to PD), a transfer transistor Tx, a reset transistor Rx, a drive transistor Dx and a select transistor Sx. The transfer transistor Tx is closely located to the PD.
- In a process for fabricating an image sensor with above 0.25 μm technology, a salicide process is employed to reduce resistance of an active area and a polysilicon gate. However, metal layers implemented to the salicide process have a very high reflection ratio to light, and thus, it is impossible to apply the metal layers to a PD.
- FIG. 1 is a diagram schematically illustrating a CMOS image sensor fabricated in accordance with a prior art.
- Referring to FIG. 1, a
gate oxide layer 12 and agate electrode 13 are stacked on a selective area of a p-type epi layer 11. At one side of thegate electrode 13, aPD 15 is formed within an exposed area of the p-type epi layer 11, and afloating diffusion area 16 is formed within another exposed area of the p-type epi layer 11 at the other side of thegate electrode 13. - Herein, the
gate electrode 13 is a polysilicon layer and a gate electrode of a transfer transistor. - Also, a
salicide layer 17 is formed on each upper surface of thegate electrode 13 and thefloating diffusion area 16. - In the above prior art, a
salicide mask 18 is formed on thePD 15 to prevent the salicide layer from being formed on thePD 15. - At this time, a stepper used in the
salicide mask 18 is an i-line equipment. However, with respect to overlay and critical dimension accuracies, it is difficult to accurately distinguish polysilicon closely located to the PD and subsequently put a mask on the polysilicon. - For example, in case that the PD is exposed due to misalignment of the
salicide mask 18, a salicide layer is formed on the PD, and thus, a surface of the PD becomes unstabilized, further resulting in occurrence of dark signal. At this time, the dark signal occurs due to dark currents flowing from the PD to the floating diffusion area as electrons, generated even without inputs of incident lights due to the unstabilized surface, are stored into the PD. - Also, if the
salicide mask 18 partially covers a portion of the gate electrode, the salicide layer is then prevented from being formed on the transfer transistor in a subsequent salicide process. Therefore, it is impossible to obtain desired properties of the transistor, and this fact becomes a factor that changes characteristics of a pixel of the image sensor. - It is, therefore, an object of the present invention to provide a method for fabricating an image sensor capable of preventing a salicide layer from being formed on a photodiode as simultaneously as of forming the salicide layer selectively on a gate electrode of a transistor closely located to the photodiode.
- In accordance with an aspect of the present invention, there is provided a method for fabricating an image sensor, including the steps of: forming a gate electrode on a substrate; forming an insulating spacer at lateral sides of the gate electrode; forming a photodiode in the substrate exposed at an one edge of the gate electrode; forming a floating diffusion area in the substrate exposed at the other edge of the gate electrode; forming a salicide barrier layer on the photodiode, wherein the salicide barrier layer exposes a upper surface and corners of the gate electrode; and forming a salicide layer on the exposed upper surface and the upper corners of the gate.
- In accordance with another aspect of the present invention, there is also provided a method for forming an image sensor, including the steps of: forming a gate electrode on a substrate; forming an insulating spacer at lateral sides of the gate electrode; forming a photodiode in the substrate exposed at one edge of the gate electrode; forming a floating diffusion area in the substrate exposed at the other edge of the gate electrode; forming a salicide barrier layer on the photodiode and the floating diffusion area, wherein the salicide barrier layer exposes an upper surface and upper corners of the gate electrode; removing the salicide barrier layer on the floating diffusion area; and forming a plurality of salicide layers simultaneously formed on the upper surface and upper corners of the gate electrode and the upper surface of the floating diffusion area.
- The above and other objects and features of the present invention will become apparent from the following description of the preferred embodiments given in conjunction with the accompanying drawings, in which:
- FIG. 1 is a diagram schematically illustrating a complementary metal-oxide semiconductor (CMOS) image sensor in accordance with a prior art;
- FIGS. 2A to2E are cross-sectional views illustrating a method for fabricating an image sensor in accordance with a first preferred embodiment of the present invention; and
- FIGS. 3A to3F are cross-sectional views illustrating a method for fabricating an image sensor in accordance with a second preferred embodiment of the present invention.
- FIGS. 2A to2E are cross-sectional views illustrating a method for fabricating an image sensor in accordance with a first preferred embodiment of the present invention.
- Referring to FIG. 2A, a p-type epi-
layer 22 doped with a low concentration of p-type impurities is grown on a p-type substrate 21 doped with a high concentration of p-type impurities. Herein, the reason for growing the p-type epi layer 22 is because a depth of a depletion layer of a photodiode can be increased due to the existence of the p-type epi layer 22, and thus, it is possible to obtain an excellent photosensitivity. Another reason for growing the p-type epi layer 22 is because the existing p-type substrate 21 doped with a high concentration of the p-type impurities recombines optical charges, which can be generated at a deeper side of the p-type substrate 21 where the depletion layer of the photodiode cannot be reached, so as to prevent the crosstalk phenomenon which occurs between unit pixels due to irregular movements of the optical charges. - Next, a
field insulating layer 23 for isolating the unit pixels is formed on a predetermined portion of the p-type epi layer 22 through the use of a local oxidation of silicon (LOCOS) technique. - On the p-
type epi layer 22, agate oxide layer 24 and agate electrode 25 are stacked. At this time, thegate electrode 25 is a polysilicon layer and a gate electrode of a transfer transistor closely located to a photodiode (hereinafter referred as to PD). - An n− area 26 is formed within the p-type epi-
layer 22 at one side of thegate electrode 25 through an ion implantation technique using thegate electrode 25 and an additional photosensitive pattern (not shown) as a mask. Then, a shallow p0 area 27 is formed within the n− area 26 of the p-type epi-layer 22 through a blanket ion implantation technique. - Thereafter, an
insulating spacer 28 on both lateral sides of thegate electrode 25 is formed. At this time, theinsulating spacer 28 is formed through an etch-back process proceeded after depositing an oxide or nitride layer on the p-type epi layer 22 including thegate electrode 25. - Subsequently, a
floating diffusion area 29 aligned to an edge of theinsulating spacer 28 of thegate electrode 25 in an opposite direction to the n− area 26 is formed by employing the ion implantation technique using thegate electrode 25 and theinsulating spacer 28 as an ion implantation mask. - Formations of the PD, the gate electrode of the transfer transistor and the floating diffusion area are completed in accordance with the above-described processes.
- Next, an
oxide layer 30 is deposited on the p-type epi layer 22 of thegate electrode 25. At this time, theoxide layer 30 is formed in such a manner to cover thegate electrode 25 completely. - With reference to FIG. 2B, the
oxide layer 30 is proceeded with a chemical and mechanical polishing (CMP) process until exposing an upper surface of thegate electrode 25. At this time, after the CMP process, a polishedoxide layer 30A remains on top of the photodiode and thefloating diffusion area 29. - Referring to FIG. 2C, a
salicide barrier layer 30B that exposes an upper surface and upper corners of thegate electrode 25 is formed by performing an over CMP process to obtain a subsequent salicide process margin. At this time, thesalicide barrier layer 30B is formed by applying the over CMP process to the polishedoxide layer 30A, and still covers upper portions of the PD and thefloating diffusion area 29. - Due to the over CMP process, the
insulating spacer 28 at both sides of thegate electrode 25 is also partially polished. Hence, aninsulating spacer pattern 28A is remained with a lowered height. - As seen from the above, the over CMP process is performed to obtain a process margin of the CMP process and a higher process margin when forming a subsequent salicide layer.
- With reference to FIG. 2D, a
salicide layer 32 is formed on top of thegate electrode 25 of which upper surface and upper corners are exposed. At this time, thesalicide layer 32 is formed in accordance with a known method and materials. - For instance, a
metal layer 31 constructed with one material selected from a group of Ti, Co, Mo, Ni-alloy is deposited on an entire structure including thesalicide barrier layer 30B through the use of a sputtering technique. Then, thesalicide layer 32 is formed on top of thegate electrode 25 by inducing a salicide reaction between themetal layer 31 and thegate electrode 25. - The
salicide layer 32 is constructed with Ti-silicide, Co-silicide, Mo-silicide, Ni-silicide or Ni alloy-silicide. - With reference to FIG. 2E, the
metal layer 31 unreacted is removed. For instance, themetal layer 31 unreacted with silicide is removed by using a solution mixed with NH4OH, H2O2 and H2O in a ratio of about 1 to 4 to 20 or HCl, H2O2 and H2O in a ratio of about 1 to 1 to 5. - In accordance with the first preferred embodiment of the present invention as described above, since the
salicide barrier layer 30B covers an upper portion of the PD, it is possible to form thesalicide layer 32 selectively on thegate electrode 25, which is a polysilicon layer. - FIGS. 3A to3F are cross-sectional views illustrating an image sensor in accordance with a second preferred embodiment of the present invention.
- Referring to FIG. 3A, a p-type epi-
layer 22 doped with a low concentration of p-type impurities is grown on a p-type substrate 21 doped with a high concentration of p-type impurities. Herein, the reason for growing the p-type epi layer 22 is because a depth of a depletion layer of a photodiode can be increased due to the existence of the p-type epi layer 22, and thus, it is possible to obtain an excellent photosensitivity. Another reason for growing the p-type epi layer 22 is because the existing p-type substrate 21 doped with a high concentration of the p-type impurities recombines optical charges, which can be generated at a deeper side of the p-type substrate 21 where the depletion layer of the photodiode cannot be reached, as to prevent the crosstalk phenomenon which occurs between unit pixels due to irregular movements of the optical charges. - Next, a
field insulating layer 23 for isolating the unit pixels is formed on a predetermined portion of the p-type epi layer 22 through the use of a local oxidation of silicon (LOCOS) technique. - On the p-
type epi layer 22, agate oxide layer 24 and agate electrode 25 are stacked. At this time, thegate electrode 25 is a polysilicon layer and a gate electrode of a transfer transistor closely located to a photodiode (hereinafter referred as to PD). - An n− area 26 is formed within the p-
type epi layer 22 at one side of thegate electrode 25 through an ion implantation technique using thegate electrode 25 and an additional photosensitive pattern (not shown) as a mask. The n31 area 26 will be used for forming the PD in a subsequent process. Then, a shallow p0 area 27 is formed within the n− area 26 of the p-type epi layer 22 through an blanket ion implantation technique. - Thereafter, an insulating
spacer 28 on both lateral sides of thegate electrode 25 is formed. At this time, the insulatingspacer 28 is formed through an etch-back process proceeded after depositing an oxide or nitride layer on the p-type epi layer 22 including thegate electrode 25. - Subsequently, a floating
diffusion area 29 aligned to one edge of the insulating spacer of thegate electrode 25 in an opposite direction to the n− area 26 is formed by employing the ion implantation technique using thegate electrode 25 and the insulatingspacer 28 as an ion implantation mask. - Formations of the PD, the gate electrode of the transfer transistor and the floating diffusion area are completed in accordance with the above-described processes.
- Next, an
oxide layer 30 is deposited on the p-type epi layer 22 of thegate electrode 25. At this time, theoxide layer 30 is formed in such a form to cover thegate electrode 25 completely. - With reference to FIG. 3B, the
oxide layer 30 is proceeded with a CMP process until exposing an upper surface of thegate electrode 25. At this time, after the CMP process, apolished oxide layer 30A remains on top of the photodiode and the floatingdiffusion area 29. - Referring to FIG. 3C, a
salicide barrier layer 30B that exposes an upper surface and upper corners of thegate electrode 25 is formed by performing an over CMP process to obtain a subsequent salicide process margin. At this time, thesalicide barrier layer 30B is formed by applying the over CMP process to the polishingoxide layer 30A, and still covers top portions of the PD and the floatingdiffusion area 29. - Due to the over CMP process, the insulating
spacer 28 at both lateral sides of thegate electrode 25 is also partially polished. Hence, an insulatingspacer pattern 28A is remained with a lowered height. - As seen from the above, the over CMP process is performed to obtain a process margin of the CMP process and a higher process margin when forming a subsequent salicide layer.
- With reference to FIG. 3D, on the above established entire structure including the
gate electrode 25 of which upper surface and upper corners are exposed, a photosensitive film is coated and then patterned through a photo-exposure process and a developing process so as to form asalicide mask 33. At this time, thesalicide mask 33 is formed in such a form to cover a partial portion of thegate electrode 25 and thesalicide barrier layer 30B deposited on an upper portion of the PD. - Next, the
salicide barrier layer 30B formed on the floatingdiffusion area 29 is removed by using thesalicide mask 33 as an etch mask. - Referring to FIG. 3E, the
salicide mask 33 is removed, and then, a first and asecond salicide layers gate electrode 25 and the floatingdiffusion area 29. At this time, the first and thesecond salicide layer spacer 28A, there is no salicide layer formed. - For instance, a
metal layer 34 constructed with one material selected from a group of Ti, Co, Ni, Mo, Ni-alloy is deposited on an entire structure including thesalicide barrier layer 30B through the use of a sputtering technique. Then, thefirst salicide layer 35A is formed on top of thegate electrode 25 by inducing a salicide reaction among themetal layer 34, thegate electrode 25 and the floatingdiffusion area 29. Eventually, the first and thesecond salicide layers - With reference to FIG. 3F, the
metal layer 34 unreacted is removed. For instance, themetal layer 34 unreacted with silicide is removed by using a solution mixed with NH4OH, H2O2 and H2O in a ratio of about 1 to 4 to 20 or HCl, H2O2 and H2O in a ratio of about 1 to 1 to 5. - In accordance with the second preferred embodiment of the present invention as described above, since the
salicide barrier layer 30B covers the upper portion of the PD but opens the upper portions of the floatingdiffusion area 29 and thegate electrode 25, it is possible to form the first and thesecond salicide layers gate electrode 25 and the floatingdiffusion area 29. - Meanwhile, in the second preferred embodiment of the present invention, when the insulating
spacer 28A is used as an oxide layer, the insulatingspacer 28A can be also removed during the removal of thesalicide barrier layer 30B. Therefore, a nitride layer is used for the insulatingspacer 28A. - By following the preferred embodiment of the present invention, it is possible to obtain a sufficient process margin in a selective salicide process, thereby further obtaining stably characteristics of the unit pixel of the image sensor.
- While the present invention has been described with respect to certain preferred embodiments, it will be apparent to those skilled in the art that various changes and modifications may be made without departing from the scope of the invention as defined in the following claims.
Claims (9)
Applications Claiming Priority (3)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
KR2002-0064833 | 2002-10-23 | ||
KR10-2002-0064833A KR100479208B1 (en) | 2002-10-23 | 2002-10-23 | Method of manufacturing image sensor using salicide process |
KR10-2002-0064833 | 2002-10-23 |
Publications (2)
Publication Number | Publication Date |
---|---|
US20040082154A1 true US20040082154A1 (en) | 2004-04-29 |
US6737291B1 US6737291B1 (en) | 2004-05-18 |
Family
ID=32105622
Family Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US10/318,072 Expired - Lifetime US6737291B1 (en) | 2002-10-23 | 2002-12-13 | Method for fabricating image sensor using salicide process |
Country Status (4)
Country | Link |
---|---|
US (1) | US6737291B1 (en) |
JP (1) | JP4107488B2 (en) |
KR (1) | KR100479208B1 (en) |
TW (1) | TWI259576B (en) |
Cited By (7)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US20040188729A1 (en) * | 2003-03-31 | 2004-09-30 | Matsushita Electric Industrial Co., Ltd. | Solid-state imaging apparatus and method for producing the same |
US20040219708A1 (en) * | 2003-04-29 | 2004-11-04 | Won-Ho Lee | Method of manufacturing CMOS image sensor by means of double masking process |
US20060001062A1 (en) * | 2004-07-05 | 2006-01-05 | Dongbuanam Semiconductor Inc. | Method for fabricating CMOS image sensor |
US20070069259A1 (en) * | 2005-09-28 | 2007-03-29 | Dongbu Electronics Co., Ltd. | CMOS image sensor and method of manufacturing the same |
US20070099371A1 (en) * | 2005-09-28 | 2007-05-03 | Jeon In G | CMOS image sensor and manufacturing method thereof |
US20070155081A1 (en) * | 2005-12-29 | 2007-07-05 | Hee Sung Shim | Method for Manufacturing CMOS Image Sensor |
CN105529250A (en) * | 2014-09-30 | 2016-04-27 | 中芯国际集成电路制造(上海)有限公司 | High-energy ion implantation method and semiconductor structure |
Families Citing this family (16)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
JP4541666B2 (en) * | 2002-06-20 | 2010-09-08 | 三星電子株式会社 | Image sensor and manufacturing method thereof |
EP1465258A1 (en) * | 2003-02-21 | 2004-10-06 | STMicroelectronics Limited | CMOS image sensors |
KR100521966B1 (en) * | 2003-04-29 | 2005-10-17 | 매그나칩 반도체 유한회사 | Method of manufacturing cmos image sensor |
US6900507B1 (en) * | 2004-01-07 | 2005-05-31 | Micron Technology, Inc. | Apparatus with silicide on conductive structures |
KR100672713B1 (en) * | 2004-06-09 | 2007-01-22 | 동부일렉트로닉스 주식회사 | Fabricating Method of CMOS Image Sensor |
KR100614650B1 (en) * | 2004-09-16 | 2006-08-22 | 삼성전자주식회사 | Image sensor and method for forming the same |
KR100684870B1 (en) * | 2004-12-07 | 2007-02-20 | 삼성전자주식회사 | Cmos image sensor and methods of forming the same |
KR100720474B1 (en) * | 2005-06-17 | 2007-05-22 | 동부일렉트로닉스 주식회사 | CMOS Image sensor and Method for fabricating of the same |
US7659133B2 (en) * | 2005-12-28 | 2010-02-09 | Dongbu Electronics Co., Ltd. | Method for manufacturing CMOS image sensor |
KR100857453B1 (en) * | 2006-09-29 | 2008-09-08 | 한국전자통신연구원 | Light Sensing Pixel of Image Sensor Structure with Low Operating Voltage |
US7772625B2 (en) * | 2006-10-10 | 2010-08-10 | Taiwan Semiconductor Manufacturing Co., Ltd. | Image sensor having an RPO layer containing nitrogen |
KR100776126B1 (en) * | 2006-12-22 | 2007-11-15 | 매그나칩 반도체 유한회사 | Method for fabricating semiconductor device |
KR100866253B1 (en) * | 2007-05-17 | 2008-10-30 | 주식회사 동부하이텍 | Method for manufacturing of the image sensor |
US8129764B2 (en) * | 2008-06-11 | 2012-03-06 | Aptina Imaging Corporation | Imager devices having differing gate stack sidewall spacers, method for forming such imager devices, and systems including such imager devices |
JP5387212B2 (en) * | 2009-07-31 | 2014-01-15 | 富士通セミコンダクター株式会社 | Semiconductor device and manufacturing method thereof |
JP5991729B2 (en) * | 2011-10-07 | 2016-09-14 | キヤノン株式会社 | Method for manufacturing solid-state imaging device |
Citations (2)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US6194258B1 (en) * | 2000-01-18 | 2001-02-27 | Taiwan Semiconductor Manufacturing Company | Method of forming an image sensor cell and a CMOS logic circuit device |
US6448101B1 (en) * | 2001-12-20 | 2002-09-10 | Macronix International Co. Ltd. | Method of integrating a photodiode and a CMOS transistor with a non-volatile memory |
Family Cites Families (4)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US6023081A (en) * | 1997-11-14 | 2000-02-08 | Motorola, Inc. | Semiconductor image sensor |
KR100291179B1 (en) * | 1998-06-29 | 2001-07-12 | 박종섭 | Cmos image sensor having a self-aligned silicide layer and method for fabricating the same |
KR100321744B1 (en) * | 1999-12-28 | 2002-01-29 | 박종섭 | method for fabricating CMOS image sensor to improved speed and sensitivity |
KR20020045450A (en) * | 2000-12-11 | 2002-06-19 | 박종섭 | Cmos image sensor and method for fabricating the same |
-
2002
- 2002-10-23 KR KR10-2002-0064833A patent/KR100479208B1/en active IP Right Grant
- 2002-12-13 US US10/318,072 patent/US6737291B1/en not_active Expired - Lifetime
- 2002-12-16 JP JP2002364404A patent/JP4107488B2/en not_active Expired - Fee Related
- 2002-12-20 TW TW091136871A patent/TWI259576B/en not_active IP Right Cessation
Patent Citations (2)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US6194258B1 (en) * | 2000-01-18 | 2001-02-27 | Taiwan Semiconductor Manufacturing Company | Method of forming an image sensor cell and a CMOS logic circuit device |
US6448101B1 (en) * | 2001-12-20 | 2002-09-10 | Macronix International Co. Ltd. | Method of integrating a photodiode and a CMOS transistor with a non-volatile memory |
Cited By (14)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US7214976B2 (en) * | 2003-03-31 | 2007-05-08 | Matsushita Electric Industrial Co., Ltd. | Solid-state imaging device with floating diffusion layer |
US7928485B2 (en) * | 2003-03-31 | 2011-04-19 | Panasonic Corporation | Solid-state imaging apparatus and method for producing the same |
US20090072125A1 (en) * | 2003-03-31 | 2009-03-19 | Panasonic Corporation | Solid-state imaging apparatus and method for producing the same |
US20040188729A1 (en) * | 2003-03-31 | 2004-09-30 | Matsushita Electric Industrial Co., Ltd. | Solid-state imaging apparatus and method for producing the same |
US7459335B2 (en) | 2003-03-31 | 2008-12-02 | Panasonic Corporation | Solid-state imaging apparatus and method for producing the same |
US7005312B2 (en) * | 2003-04-29 | 2006-02-28 | Hynix Semiconductor Inc. | Method of manufacturing CMOS image sensor by means of double masking process |
US20040219708A1 (en) * | 2003-04-29 | 2004-11-04 | Won-Ho Lee | Method of manufacturing CMOS image sensor by means of double masking process |
US20060001062A1 (en) * | 2004-07-05 | 2006-01-05 | Dongbuanam Semiconductor Inc. | Method for fabricating CMOS image sensor |
US20070099371A1 (en) * | 2005-09-28 | 2007-05-03 | Jeon In G | CMOS image sensor and manufacturing method thereof |
US20070069259A1 (en) * | 2005-09-28 | 2007-03-29 | Dongbu Electronics Co., Ltd. | CMOS image sensor and method of manufacturing the same |
US20070155081A1 (en) * | 2005-12-29 | 2007-07-05 | Hee Sung Shim | Method for Manufacturing CMOS Image Sensor |
CN100463142C (en) * | 2005-12-29 | 2009-02-18 | 东部电子股份有限公司 | Method for manufacturing CMOS image sensor |
US7632699B2 (en) | 2005-12-29 | 2009-12-15 | Dongbu Electronics Co., Ltd. | Method for manufacturing CMOS image sensor |
CN105529250A (en) * | 2014-09-30 | 2016-04-27 | 中芯国际集成电路制造(上海)有限公司 | High-energy ion implantation method and semiconductor structure |
Also Published As
Publication number | Publication date |
---|---|
JP2004146762A (en) | 2004-05-20 |
TW200406911A (en) | 2004-05-01 |
US6737291B1 (en) | 2004-05-18 |
TWI259576B (en) | 2006-08-01 |
KR20040036048A (en) | 2004-04-30 |
KR100479208B1 (en) | 2005-03-28 |
JP4107488B2 (en) | 2008-06-25 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
US6737291B1 (en) | Method for fabricating image sensor using salicide process | |
KR100619396B1 (en) | CMOS Image sensor and its fabricating method | |
US8129809B2 (en) | Image sensor and manufacturing method thereof | |
US20060060899A1 (en) | Image sensor and method of manufacturing same | |
US20110136292A1 (en) | Fabricating method of complementary metal-oxide-semiconductor (cmos) image sensor | |
CN111261645B (en) | Image sensor and forming method thereof | |
US9716126B2 (en) | Method of manufacturing solid-state image sensor | |
US20160043118A1 (en) | Semiconductor device | |
CN106972037A (en) | Semiconductor devices and forming method thereof | |
US20080029798A1 (en) | CMOS image sensor and method of manufacturing the same | |
CN116013940B (en) | Method of forming image sensor device and semiconductor device | |
US7429496B2 (en) | Buried photodiode for image sensor with shallow trench isolation technology | |
US7348204B2 (en) | Method of fabricating solid state imaging device including filling interelectrode spacings | |
US9490294B2 (en) | Method of manufacturing semiconductor device | |
US6140156A (en) | Fabrication method of isolation structure photodiode | |
KR20100052619A (en) | Method for manufacturing an image sensor | |
JP2008016723A (en) | Solid-state imaging apparatus and manufacturing method therefor | |
US20100079633A1 (en) | Image sensor and manufacturing method of image sensor | |
JP2010118654A (en) | Method of manufacturing image sensor | |
JP2668490B2 (en) | Mask ROM manufacturing method | |
KR101053743B1 (en) | Manufacturing Method of Image Sensor | |
US20240266371A1 (en) | Integrated circuit with and method for connection of a plurality of floating diffusion regions | |
US20240153979A1 (en) | Image Sensor Structure with Reduced Floating Node and Manufacturing Method Thereof | |
KR100607358B1 (en) | Method for fabricating CMOS Image sensor | |
JP2005191400A (en) | Solid imaging device, and manufacturing method thereof |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
AS | Assignment |
Owner name: HYNIX SEMICONDUCTOR INC., KOREA, REPUBLIC OF Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:LIM, BOO-TAEK;REEL/FRAME:013580/0723 Effective date: 20021203 |
|
FEPP | Fee payment procedure |
Free format text: PAYOR NUMBER ASSIGNED (ORIGINAL EVENT CODE: ASPN); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY |
|
STCF | Information on status: patent grant |
Free format text: PATENTED CASE |
|
AS | Assignment |
Owner name: MAGNACHIP SEMICONDUCTOR, LTD., KOREA, REPUBLIC OF Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:HYNIX SEMICONDUCTOR, INC.;REEL/FRAME:016216/0649 Effective date: 20041004 |
|
AS | Assignment |
Owner name: U.S. BANK NATIONAL ASSOCIATION, AS COLLATERAL TRUS Free format text: SECURITY INTEREST;ASSIGNOR:MAGNACHIP SEMICONDUCTOR, LTD.;REEL/FRAME:016470/0530 Effective date: 20041223 |
|
FPAY | Fee payment |
Year of fee payment: 4 |
|
AS | Assignment |
Owner name: MAGNACHIP SEMICONDUCTOR, LTD., KOREA, REPUBLIC OF Free format text: PARTIAL RELEASE OF SECURITY INTEREST;ASSIGNOR:U.S. BANK NATIONAL ASSOCIATION, AS COLLATERAL TRUSTEE;REEL/FRAME:022746/0870 Effective date: 20090527 Owner name: CROSSTEK CAPITAL, LLC, DELAWARE Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:MAGNACHIP SEMICONDUCTOR, LTD.;REEL/FRAME:022764/0270 Effective date: 20090514 Owner name: CROSSTEK CAPITAL, LLC,DELAWARE Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:MAGNACHIP SEMICONDUCTOR, LTD.;REEL/FRAME:022764/0270 Effective date: 20090514 |
|
FEPP | Fee payment procedure |
Free format text: PAYOR NUMBER ASSIGNED (ORIGINAL EVENT CODE: ASPN); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY Free format text: PAYER NUMBER DE-ASSIGNED (ORIGINAL EVENT CODE: RMPN); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY |
|
AS | Assignment |
Owner name: INTELLECTUAL VENTURES II LLC, DELAWARE Free format text: MERGER;ASSIGNOR:CROSSTEK CAPITAL, LLC;REEL/FRAME:026637/0632 Effective date: 20110718 |
|
FPAY | Fee payment |
Year of fee payment: 8 |
|
FPAY | Fee payment |
Year of fee payment: 12 |