US20030042531A1 - Flash memory element and manufacturing method thereof - Google Patents
Flash memory element and manufacturing method thereof Download PDFInfo
- Publication number
- US20030042531A1 US20030042531A1 US10/234,501 US23450102A US2003042531A1 US 20030042531 A1 US20030042531 A1 US 20030042531A1 US 23450102 A US23450102 A US 23450102A US 2003042531 A1 US2003042531 A1 US 2003042531A1
- Authority
- US
- United States
- Prior art keywords
- oxide film
- flash memory
- memory element
- active area
- fin active
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Granted
Links
- 238000004519 manufacturing process Methods 0.000 title claims abstract description 21
- 230000005641 tunneling Effects 0.000 claims abstract description 57
- XUIMIQQOPSSXEZ-UHFFFAOYSA-N Silicon Chemical compound [Si] XUIMIQQOPSSXEZ-UHFFFAOYSA-N 0.000 claims abstract description 29
- 229910052710 silicon Inorganic materials 0.000 claims abstract description 29
- 239000010703 silicon Substances 0.000 claims abstract description 29
- 239000000758 substrate Substances 0.000 claims abstract description 17
- 238000000034 method Methods 0.000 claims description 53
- 230000008569 process Effects 0.000 claims description 49
- 150000004767 nitrides Chemical class 0.000 claims description 25
- 125000006850 spacer group Chemical group 0.000 claims description 21
- 238000005530 etching Methods 0.000 claims description 11
- 239000000126 substance Substances 0.000 claims description 8
- 229910021420 polycrystalline silicon Inorganic materials 0.000 claims description 6
- 229920005591 polysilicon Polymers 0.000 claims description 6
- 230000006870 function Effects 0.000 claims description 4
- 229910000577 Silicon-germanium Inorganic materials 0.000 claims description 3
- 239000007769 metal material Substances 0.000 claims description 3
- 238000009279 wet oxidation reaction Methods 0.000 claims description 3
- 230000008719 thickening Effects 0.000 claims description 2
- 230000014759 maintenance of location Effects 0.000 abstract description 5
- 230000000694 effects Effects 0.000 description 4
- 239000011810 insulating material Substances 0.000 description 3
- 238000011160 research Methods 0.000 description 3
- 239000004065 semiconductor Substances 0.000 description 3
- 238000003949 trap density measurement Methods 0.000 description 3
- 229910052581 Si3N4 Inorganic materials 0.000 description 2
- 229910044991 metal oxide Inorganic materials 0.000 description 2
- 150000004706 metal oxides Chemical class 0.000 description 2
- 229920002120 photoresistant polymer Polymers 0.000 description 2
- VYPSYNLAJGMNEJ-UHFFFAOYSA-N Silicium dioxide Chemical compound O=[Si]=O VYPSYNLAJGMNEJ-UHFFFAOYSA-N 0.000 description 1
- 239000011248 coating agent Substances 0.000 description 1
- 238000000576 coating method Methods 0.000 description 1
- 230000000295 complement effect Effects 0.000 description 1
- VYQRBKCKQCRYEE-UHFFFAOYSA-N ctk1a7239 Chemical compound C12=CC=CC=C2N2CC=CC3=NC=CC1=C32 VYQRBKCKQCRYEE-UHFFFAOYSA-N 0.000 description 1
- 238000001312 dry etching Methods 0.000 description 1
- 238000005516 engineering process Methods 0.000 description 1
- 230000006386 memory function Effects 0.000 description 1
- 238000012986 modification Methods 0.000 description 1
- 230000004048 modification Effects 0.000 description 1
- 238000000059 patterning Methods 0.000 description 1
- 238000001020 plasma etching Methods 0.000 description 1
- 238000012545 processing Methods 0.000 description 1
- 238000012552 review Methods 0.000 description 1
- HQVNEWCFYHHQES-UHFFFAOYSA-N silicon nitride Chemical compound N12[Si]34N5[Si]62N3[Si]51N64 HQVNEWCFYHHQES-UHFFFAOYSA-N 0.000 description 1
- 229910052814 silicon oxide Inorganic materials 0.000 description 1
- 230000000087 stabilizing effect Effects 0.000 description 1
Images
Classifications
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10B—ELECTRONIC MEMORY DEVICES
- H10B99/00—Subject matter not provided for in other groups of this subclass
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L29/00—Semiconductor devices specially adapted for rectifying, amplifying, oscillating or switching and having potential barriers; Capacitors or resistors having potential barriers, e.g. a PN-junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof ; Multistep manufacturing processes therefor
- H01L29/66—Types of semiconductor device ; Multistep manufacturing processes therefor
- H01L29/68—Types of semiconductor device ; Multistep manufacturing processes therefor controllable by only the electric current supplied, or only the electric potential applied, to an electrode which does not carry the current to be rectified, amplified or switched
- H01L29/76—Unipolar devices, e.g. field effect transistors
- H01L29/772—Field effect transistors
- H01L29/78—Field effect transistors with field effect produced by an insulated gate
- H01L29/792—Field effect transistors with field effect produced by an insulated gate with charge trapping gate insulator, e.g. MNOS-memory transistors
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L29/00—Semiconductor devices specially adapted for rectifying, amplifying, oscillating or switching and having potential barriers; Capacitors or resistors having potential barriers, e.g. a PN-junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof ; Multistep manufacturing processes therefor
- H01L29/40—Electrodes ; Multistep manufacturing processes therefor
- H01L29/401—Multistep manufacturing processes
- H01L29/4011—Multistep manufacturing processes for data storage electrodes
- H01L29/40114—Multistep manufacturing processes for data storage electrodes the electrodes comprising a conductor-insulator-conductor-insulator-semiconductor structure
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L29/00—Semiconductor devices specially adapted for rectifying, amplifying, oscillating or switching and having potential barriers; Capacitors or resistors having potential barriers, e.g. a PN-junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof ; Multistep manufacturing processes therefor
- H01L29/40—Electrodes ; Multistep manufacturing processes therefor
- H01L29/41—Electrodes ; Multistep manufacturing processes therefor characterised by their shape, relative sizes or dispositions
- H01L29/423—Electrodes ; Multistep manufacturing processes therefor characterised by their shape, relative sizes or dispositions not carrying the current to be rectified, amplified or switched
- H01L29/42312—Gate electrodes for field effect devices
- H01L29/42316—Gate electrodes for field effect devices for field-effect transistors
- H01L29/4232—Gate electrodes for field effect devices for field-effect transistors with insulated gate
- H01L29/42324—Gate electrodes for transistors with a floating gate
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L29/00—Semiconductor devices specially adapted for rectifying, amplifying, oscillating or switching and having potential barriers; Capacitors or resistors having potential barriers, e.g. a PN-junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof ; Multistep manufacturing processes therefor
- H01L29/66—Types of semiconductor device ; Multistep manufacturing processes therefor
- H01L29/68—Types of semiconductor device ; Multistep manufacturing processes therefor controllable by only the electric current supplied, or only the electric potential applied, to an electrode which does not carry the current to be rectified, amplified or switched
- H01L29/76—Unipolar devices, e.g. field effect transistors
- H01L29/772—Field effect transistors
- H01L29/78—Field effect transistors with field effect produced by an insulated gate
- H01L29/788—Field effect transistors with field effect produced by an insulated gate with floating gate
- H01L29/7881—Programmable transistors with only two possible levels of programmation
-
- B—PERFORMING OPERATIONS; TRANSPORTING
- B82—NANOTECHNOLOGY
- B82Y—SPECIFIC USES OR APPLICATIONS OF NANOSTRUCTURES; MEASUREMENT OR ANALYSIS OF NANOSTRUCTURES; MANUFACTURE OR TREATMENT OF NANOSTRUCTURES
- B82Y10/00—Nanotechnology for information processing, storage or transmission, e.g. quantum computing or single electron logic
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L29/00—Semiconductor devices specially adapted for rectifying, amplifying, oscillating or switching and having potential barriers; Capacitors or resistors having potential barriers, e.g. a PN-junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof ; Multistep manufacturing processes therefor
- H01L29/66—Types of semiconductor device ; Multistep manufacturing processes therefor
- H01L29/68—Types of semiconductor device ; Multistep manufacturing processes therefor controllable by only the electric current supplied, or only the electric potential applied, to an electrode which does not carry the current to be rectified, amplified or switched
- H01L29/76—Unipolar devices, e.g. field effect transistors
- H01L29/772—Field effect transistors
- H01L29/78—Field effect transistors with field effect produced by an insulated gate
- H01L29/785—Field effect transistors with field effect produced by an insulated gate having a channel with a horizontal current flow in a vertical sidewall of a semiconductor body, e.g. FinFET, MuGFET
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L29/00—Semiconductor devices specially adapted for rectifying, amplifying, oscillating or switching and having potential barriers; Capacitors or resistors having potential barriers, e.g. a PN-junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof ; Multistep manufacturing processes therefor
- H01L29/66—Types of semiconductor device ; Multistep manufacturing processes therefor
- H01L29/68—Types of semiconductor device ; Multistep manufacturing processes therefor controllable by only the electric current supplied, or only the electric potential applied, to an electrode which does not carry the current to be rectified, amplified or switched
- H01L29/76—Unipolar devices, e.g. field effect transistors
- H01L29/772—Field effect transistors
- H01L29/78—Field effect transistors with field effect produced by an insulated gate
- H01L29/785—Field effect transistors with field effect produced by an insulated gate having a channel with a horizontal current flow in a vertical sidewall of a semiconductor body, e.g. FinFET, MuGFET
- H01L29/7853—Field effect transistors with field effect produced by an insulated gate having a channel with a horizontal current flow in a vertical sidewall of a semiconductor body, e.g. FinFET, MuGFET the body having a non-rectangular crossection
- H01L29/7854—Field effect transistors with field effect produced by an insulated gate having a channel with a horizontal current flow in a vertical sidewall of a semiconductor body, e.g. FinFET, MuGFET the body having a non-rectangular crossection with rounded corners
Definitions
- the present invention relates to a nano flash memory element and manufacturing method thereof.
- it relates to a flash memory element having improved overall memory characteristics with a double-gate element being constituted therein for improving the scaling down characteristic of flash memory element.
- a flash memory is a well-known representative nonvolatile memory and is quite useful for various application fields.
- flash memory is suitable for the recently being developed embedded logic technology which requires a memory having no processing complexity.
- a novel type of high-performance, highly-integrated flash memory can produce a large scale of added-value by being linked to a related logic as well as by memory itself, and thus various researches are currently being carried out worldwide on flash memory.
- FIG. 1 a and FIG. 1 b show an example of scaling down a flash memory element in the prior art.
- FIG. 1 b comparing with FIG. 1 a , it is noticed that the gate height and the junction depth as well as the channel length are reduced, however, the thickness of the tunneling oxide film( 14 ) and that of the inter-gates oxide film( 18 ) between the floating electrode( 16 ) and the control electrode( 20 ) are not reduced.
- the numeral 10 represents a silicon substrate and the numeral 12 represents a source/drain area.
- a conventional metal-oxide semiconductor(MOS) element can easily restrain a short-channel effect by using a thin gate oxide film according to the scaling down, however, a flash memory element can not afford the same performance.
- An element constituting a flash memory has a similar configuration to a conventional complementary metaloxide semiconductor(CMOS) element except having a floating electrode( 16 ) for storing electric charges between a control electrode( 20 ) and a channel of the element.
- CMOS complementary metaloxide semiconductor
- a tunneling oxide film( 14 ) is constituted under the floating electrode( 16 ), and the thickness of a tunneling oxide film( 14 ) can not be reduced according to the scaling down.
- the present invention presents a flash memory element comprising: a first oxide film formed on a surface of a silicon substrate; a fin active area vertically formed on the first oxide film with a narrow width; a gate tunneling oxide film formed on the top and at both sides of the fin active area; a floating electrode formed on the surfaces of the gate tunneling oxide film and the first oxide film for storing electric charges; a inter-gates oxide film formed on the surface of the floating electrode; and a control electrode formed on the surface of the inter-gates oxide film.
- the present invention also presents a manufacturing method of a flash memory element comprising: the first process of forming a second oxide film on a silicon film of an SOI type wafer constituted of a silicon substrate, a first oxide film and a silicon film; the second process of forming a fin active area by forming a pattern thereon and etching it thereafter; the third process of forming a gate tunneling oxide film on the top and at both sides of the fin active area; the fourth process of forming a floating electrode on the surfaces of the gate tunneling oxide film and the first and the second oxide films for storing electric charges; the fifth process of forming a inter-gates oxide film on the surface of the floating electrode; and the sixth process of forming a control electrode on the surface of the inter-gates oxide film.
- FIG. 1 a and FIG 1 b are views illustrating the structure of a flash memory in the prior art, wherein FIG. 1 a shows a sectional view of a flash memory before scaling down and FIG. 1 b shows a sectional view after scaling down.
- FIG. 2 a and FIG. 2 b are perspective views of a FinFET double-gate element in the prior art, wherein FIG. 2 a is a perspective view with a gate being described to be transparent and FIG. 2 b is a view with a gate being described to be opaque.
- FIG. 3 a ?? FIG. 3 c are views illustrating the main portion of a double-gate element described in FIG. 2, wherein FIG. 3 a is a top view of an element, and FIG. 3 b and FIG. 3 c are sectional views of an element in case of crossing the center of a channel in the lateral direction and the longitudinal direction respectively.
- FIG. 4 a ?? FIG. 4 d are sectional views illustrating the processes of manufacturing a flash memory in accordance with an embodiment of the present invention.
- FIG. 5 a ?? FIG. 5 d are sectional views illustrating the processes of manufacturing a flash memory in accordance with another embodiment of the present invention.
- FIG. 6 a ?? FIG. 6 d are sectional views illustrating the processes of manufacturing a flash memory in accordance with yet another embodiment of the present invention.
- the above-described double-gate element is characterized by the shortest possible channel length among the elements that have been developed up to the present.
- FIG. 2 a and FIG. 2 b are views illustrating a double-gate element formed on an SOI substrate, wherein the gate is described to be transparent in FIG. 2 a and opaque in FIG. 2 b.
- the double-gate element is constituted to have gate electrode( 28 ) at both sides(or top and bottom) of a channel, and thus it can considerably improve the so-called short-channel effect.
- FIG. 3 a ?? FIG. 3 c are views illustrating the main portion of a double-gate element described above, wherein FIG. 3 a is a top view of an element, and FIG. 3 b and FIG. 3 c are sectional views of an element in case of crossing the center of a channel in the lateral direction and the longitudinal direction respectively.
- the numeral 22 represents a first oxide film(a buried oxide on an SOI wafer), 24 represents a gate oxide film, 26 represents a fin active area comprising a fin-type channel and source/drain, and 30 represents a thick second oxide film formed on the fin active area.
- the present invention presents an element configuration that can improve the integrity of a flash memory by further developing the double-gate CMOS element structure described above.
- the present invention constitutes a fin active area whose width is less than 150 nm without any limitation on the height of an SOI wafer and uses it as a channel and a source/drain of an element.
- FIG. 4 a ?? FIG. 4 d are sectional views illustrating the processes of manufacturing a flash memory in accordance with an embodiment of the present invention.
- FIG. 4 a shows an SOI substrate composed of a silicon substrate( 10 ), a first oxide film( 22 ) and a silicon film( 46 ).
- the height(or thickness) of the fin active area( 26 ) is no more than that of the silicon film( 46 ), and the value of the height is 1 nm ⁇ 150 nm.
- a floating electrode( 32 ) for storing charges is formed in the fourth process and a inter-gates oxide film( 34 ) is formed between the floating electrode( 32 ) and the control electrode( 36 ; not described yet) in the fifth process.
- a control electrode( 36 ) is formed thereon in the sixth process as described in FIG. 4 d.
- a flash memory manufactured by the processes described above comprises: a first oxide film( 22 ) formed on a surface of a silicon substrate( 10 ); a fin active area( 26 ) vertically formed on the first oxide film( 22 ) with a narrow width; a gate tunneling oxide film( 42 ) formed on the top and at both sides of the fin active area( 26 ); a floating electrode( 32 ) formed on the surfaces of the gate tunneling oxide film( 42 ) and the first oxide film( 22 ) for storing electric charges; a inter-gates oxide film( 34 ) formed on the surface of the floating electrode( 32 ); and a control electrode( 36 ) formed on the surface of the inter-gates oxide film( 34 ).
- a second oxide film( 30 ), thicker than the gate tunneling oxide film( 42 ) and thinner than 500 nm, may be formed on the gate tunneling oxide film( 42 ).
- a vertical-shape silicon nano pattern i.e. a fin active area( 26 ) is constituted.
- the fin active area( 26 ) is constituted to be 3 nm ⁇ 50 nm in its width or 10 14 cm ⁇ 3 ⁇ 10 19 cm ⁇ 3 in its doping density for being electrically fully depleted or partially depleted in the second process.
- the four corners of the fin active area( 26 ) are formed to be rounded by dry- or wet-oxidation over 900° C.
- a gate tunneling oxide film( 42 ) is formed with a thickness of 2 nm ⁇ 15 nm on the top and at both sides of the fin active area( 26 ) in the third process.
- a floating electrode( 32 ), in which electric charges can be stored, is formed on the surfaces of the gate tunneling oxide film( 42 ) and the first and the second oxide films( 22 , 30 ) as described in FIG. 4 c.
- spacer floating electrodes( 38 ) can be formed in spacer-shape at both sides of the gate tunneling oxide film( 42 ) covering the fin active area( 26 ) by anisotropically etching the floating electrode substance in the fourth process as described in FIG. 5 c .
- the floating electrode( 32 ) can remain still without an anisotropic etching on the floating electrode substance as described in FIG. 4 c.
- a inter-gates oxide film( 34 ) is formed of an insulating material on the floating electrode( 32 , or 38 ) with a thickness of 5 nm ⁇ 40 nm in the fifth process as described in FIG. 4 c or FIG. 5 c.
- a control electrode( 36 ) is formed on the inter-gates oxide film( 34 ) in the sixth process as described in FIG. 4 d or FIG. 5 d.
- the floating electrode( 32 ) remains still without being anisotropically etched and is eventually defined together with the control electrode( 36 ). And thus, the top view is the same as the control electrode( 36 ).
- the flash memory elements described in FIG. 4 and FIG. 5 have an advanced structure of double-gate CMOS element, where a floating electrode( 32 or 38 ), a inter-gates oxide film( 34 ) and a control electrode( 36 ) are formed at both sides of an active area channel, i.e. the fin active area( 26 ), and thus they are very effective for being scaled down.
- the present invention provides other supplementary advantages:
- spacer floating electrodes( 38 ) are constituted in the form of spacer at both sides of a fin active area( 26 ), the spacer floating electrodes( 38 ) at both sides are electrically isolated from each other, and thus they can store charges independently.
- a flash memory element in accordance with the present invention has no problem in its memory function even when relatively small amounts of charges are stored in the spacer floating electrodes( 38 ) at both sides. This means that the amount of tunneling charges through a gate tunneling oxide film( 42 ) can be reduced, and consequently the lifetime of a gate tunneling oxide film( 42 ) can be increased.
- the floating electrode( 32 ) has the same shape as that of the control electrode( 36 ) when watching the memory element from the top, and is overlapped in the area of the control electrode( 36 ). Therefore, the capacity between the two electrodes( 32 , 36 ) is so large that the writing voltage for storing information can be lowered considerably.
- FIG. 6 shows another example of a flash memory element with the similar characteristics to those of the elements described in FIG. 4 and FIG. 5.
- the manufacturing method comprises: the first process of forming a second oxide film( 30 ) on a silicon film( 46 ) of an SOI type wafer constituted of a silicon substrate( 10 ), a first oxide film( 22 ) and a silicon film( 46 ); the second process of forming a fin active area( 26 ) by forming a pattern thereon and etching it thereafter; the third process of forming a gate tunneling oxide film( 42 ) on the top and at both sides of the fin active area( 26 ); the fourth process of forming a nitride film( 40 ), which stores electric charges by using traps, on the surfaces of the gate tunneling oxide film( 42 ) and the first and the second oxide films( 22 , 30 ); the fifth process of forming a third oxide film( 44 ) on the surface of the nitride film( 40 ); and the sixth process of forming a control electrode( 36 ) on the surface of the third oxide film( 44 ).
- the method described in FIG. 6 can thin the thickness of the gate tunneling oxide film( 42 ) formed in the third process.
- a nitride film( 40 ) is formed, instead of a floating electrode( 32 or 38 ), in the fourth process as described in FIG. 6 b.
- a nitride film instead of using a floating electrode( 32 or 38 ) in FIG. 4 or FIG. 5, a nitride film, an insulating material containing traps, is used for storing charges by program. Besides, a third oxide film( 44 ) is formed between the nitride film( 40 ) and the control electrode( 36 ) instead of a inter-gates oxide film( 34 ).
- a flash memory manufactured by the method described in FIG. 6 comprises: a first oxide film( 22 ) formed on a surface of a silicon substrate( 10 ); a fin active area( 26 ) vertically formed on the first oxide film( 22 ) with a narrow width; a gate tunneling oxide film( 42 ) formed on the top and at both sides of the fin active area( 26 ); a nitride film( 40 ), for storing electric charges by using traps, formed on the surfaces of the gate tunneling oxide film( 42 ) and the first oxide film( 22 ); a third oxide film( 44 ) formed on the surface of the nitride film( 40 ); and a control electrode( 36 ) formed on the surface of the third oxide film( 44 ).
- the nitride film( 40 ) storing charges in traps is a substantially insulating material, the programmed charges in a memory element described in FIG. 6 are hardly leaked out due to a problem of the gate tunneling oxide film( 42 ) and/or a bias condition compared with those in memory elements described in FIG. 4 and FIG. 5. Therefore, the retention characteristic is relatively better and the manufacturing processes are relatively simple.
- the thickness of the gate tunneling oxide film( 42 ) and the third oxide film( 44 ) of an SONOS type flash memory element can be thinned compared with that of the gate tunneling oxide film( 42 ) and the inter-gates oxide film( 34 ) of a flash memory element in FIG. 4 or FIG. 5, the writing voltage can be lowered in programming.
- the thickness of the gate tunneling oxide film( 42 ) is 0.5 nm ⁇ 10 nm
- the thickness of the nitride film( 40 ) is 0.5 nm ⁇ 50 nm
- the thickness of the third oxide film( 44 ) is 0.5 nm ⁇ 50 nm.
- the floating electrode( 16 ) in FIG. 1 is formed of nitride film, it is the structure of an SONOS type flash memory element in the prior art.
- a tunneling oxide film( 14 ) is constituted to be an ONO(oxide-nitride-oxide) structure, and thus the thickness of the tunneling oxide film( 14 ) can not be thinned compared with that of a conventional MOS element. Consequently, there is a limitation in reducing the channel length of an element as mentioned before in the explanation on FIG. 1.
- the thickness of a tunneling oxide film( 14 ) should be thinned to suppress the short-channel effect, however, it is impossible under the prior SONOS structure.
- the trap density in the nitride film for storing the tunneling charges in programming stage is formed nonuniform over the whole wafer in the prior SONOS element structure, and thus the threshold voltage of an element may be largely different from one another at each location.
- the channel length and width of an element should be maintained larger than a certain value to prevent this kind of problem, and in consequence, the size of an element gets bigger and the integrity of a memory element becomes worse.
- a flash memory element proposed in FIG. 6 of the present invention shows a relatively better scaling down characteristic compared with the conventional bulk structured element by virtue of a double-gate structure.
- the area of channel covered by the nitride film( 40 ) storing charges is enlarged without broadening the two dimensional area from the top.
- the area of a channel covered by the nitride film( 40 ) can be considerably enlarged compared with the prior art since the nitride film( 40 ) is formed at both sides of a channel.
- the problem due to nonuniform trap density mentioned above can be mitigated very much.
- a flash memory element having a double-gate structure in accordance with the present invention improves the scaling down characteristic and the programming and retention characteristic of a flash memory element. That is, the present invention provides a novel flash memory element structure that provides a highly improved integrity as well as supplementary characteristics such as an excellent programming capability, and excellent retention and endurance characteristics.
Landscapes
- Engineering & Computer Science (AREA)
- Microelectronics & Electronic Packaging (AREA)
- Power Engineering (AREA)
- Physics & Mathematics (AREA)
- Ceramic Engineering (AREA)
- Condensed Matter Physics & Semiconductors (AREA)
- General Physics & Mathematics (AREA)
- Computer Hardware Design (AREA)
- Manufacturing & Machinery (AREA)
- Non-Volatile Memory (AREA)
- Semiconductor Memories (AREA)
Abstract
Description
- 1. Field of the Invention
- The present invention relates to a nano flash memory element and manufacturing method thereof. In more detail, it relates to a flash memory element having improved overall memory characteristics with a double-gate element being constituted therein for improving the scaling down characteristic of flash memory element.
- 2. Description of the Related Art
- A flash memory is a well-known representative nonvolatile memory and is quite useful for various application fields.
- A flash memory is widely used for various electronic instruments as well as for memory itself.
- In particular, it has been noticed that flash memory is suitable for the recently being developed embedded logic technology which requires a memory having no processing complexity.
- A novel type of high-performance, highly-integrated flash memory can produce a large scale of added-value by being linked to a related logic as well as by memory itself, and thus various researches are currently being carried out worldwide on flash memory.
- In addition, the capacity increase is urgently required for keeping in step with the functions of current electronic instruments being continuously developed.
- Since an element for DRAM memory in the prior art has a comparatively good scaling down characteristic, it can be suited for given specification without any major problem.
- On the other hand, as for an element for flash memory whose scaling down characteristic is not so good, a new manufacturing method and/or a new configuration of an element is required.
- The main reason for this demand of new configuration is that there exists some limitation in scaling down the size of an element used for flash memory in the prior art.
- FIG. 1a and FIG. 1b show an example of scaling down a flash memory element in the prior art.
- Looking into FIG. 1b comparing with FIG. 1a, it is noticed that the gate height and the junction depth as well as the channel length are reduced, however, the thickness of the tunneling oxide film(14) and that of the inter-gates oxide film(18) between the floating electrode(16) and the control electrode(20) are not reduced.
- Here, the
numeral 10 represents a silicon substrate and thenumeral 12 represents a source/drain area. - A conventional metal-oxide semiconductor(MOS) element can easily restrain a short-channel effect by using a thin gate oxide film according to the scaling down, however, a flash memory element can not afford the same performance.
- An element constituting a flash memory has a similar configuration to a conventional complementary metaloxide semiconductor(CMOS) element except having a floating electrode(16) for storing electric charges between a control electrode(20) and a channel of the element.
- A tunneling oxide film(14) is constituted under the floating electrode(16), and the thickness of a tunneling oxide film(14) can not be reduced according to the scaling down.
- The reason is that the thickness of a tunneling oxide film(14), through which the charges in a channel are tunneling to move into a floating electrode(16), can not be reduced less than 7 nm or 8 nm. If the thickness of a tunneling oxide film(14) is less than that, the charges stored in a floating electrode(16) are leaking back to the channel, and thus the retention characteristic of a memory becomes to be bad.
- Researches on silicon-oxide-nitride-oxide-Semiconductor (SONOS) type flash memory element, which has a somewhat modified configuration compared with that of a conventional flash memory element, are currently being carried on. The configuration of SONOS type element is the same as that of FIG. 1 with the substance of the floating electrode(16) being substituted with a silicon nitride film(Si3N4).
- In an SONOS type flash memory element, however, the thickness of oxide-nitride-oxide(ONO) film, which is corresponding to a gate oxide film in a CMOS element, is still thicker than that of the gate oxide film(for example, 2 nm/4 nm/4 nm), and thus the scaling down characteristic is worse than that of CMOS element having the same gate length.
- Additionally, there exist traps, in which charges can be stored, in the nitride film corresponding to N in an ONO-structured film, and thus charges are trapped therein during a writing program.
- Since the trap density is nonuniform, it requires gate length and width over a certain minimum value, and thus it has a limitation in improving its overall integrity.
- The present invention is proposed to solve the problems of the prior art mentioned above. It is therefore the object of the present invention to provide a flash memory element and manufacturing method thereof, which introduces a new silicon oxide integrated(SOI) double-gate type flash memory element having highly-improved memory characteristics including an improved scaling down characteristic compared with the conventional flash memory element, and thereby fundamentally improves the performance and the integrity of a flash memory element at the same time.
- To achieve the object mentioned above, the present invention presents a flash memory element comprising: a first oxide film formed on a surface of a silicon substrate; a fin active area vertically formed on the first oxide film with a narrow width; a gate tunneling oxide film formed on the top and at both sides of the fin active area; a floating electrode formed on the surfaces of the gate tunneling oxide film and the first oxide film for storing electric charges; a inter-gates oxide film formed on the surface of the floating electrode; and a control electrode formed on the surface of the inter-gates oxide film.
- To achieve the object mentioned above, the present invention also presents a manufacturing method of a flash memory element comprising: the first process of forming a second oxide film on a silicon film of an SOI type wafer constituted of a silicon substrate, a first oxide film and a silicon film; the second process of forming a fin active area by forming a pattern thereon and etching it thereafter; the third process of forming a gate tunneling oxide film on the top and at both sides of the fin active area; the fourth process of forming a floating electrode on the surfaces of the gate tunneling oxide film and the first and the second oxide films for storing electric charges; the fifth process of forming a inter-gates oxide film on the surface of the floating electrode; and the sixth process of forming a control electrode on the surface of the inter-gates oxide film.
- FIG. 1a and FIG 1 b are views illustrating the structure of a flash memory in the prior art, wherein FIG. 1a shows a sectional view of a flash memory before scaling down and FIG. 1b shows a sectional view after scaling down.
- FIG. 2a and FIG. 2b are perspective views of a FinFET double-gate element in the prior art, wherein FIG. 2a is a perspective view with a gate being described to be transparent and FIG. 2b is a view with a gate being described to be opaque.
- FIG. 3a˜FIG. 3c are views illustrating the main portion of a double-gate element described in FIG. 2, wherein FIG. 3a is a top view of an element, and FIG. 3b and FIG. 3c are sectional views of an element in case of crossing the center of a channel in the lateral direction and the longitudinal direction respectively.
- FIG. 4a˜FIG. 4d are sectional views illustrating the processes of manufacturing a flash memory in accordance with an embodiment of the present invention.
- FIG. 5a˜FIG. 5d are sectional views illustrating the processes of manufacturing a flash memory in accordance with another embodiment of the present invention.
- FIG. 6a˜FIG. 6d are sectional views illustrating the processes of manufacturing a flash memory in accordance with yet another embodiment of the present invention.
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
- Hereinafter, referring to appended drawings of FIG. 2a˜FIG. 6d, the embodiments of the present invention are described in detail.
- First, let us review the structure of a double-gate element constituted on an SOI substrate in the prior CMOS element-related researches for better understanding of the present invention.
- The above-described double-gate element is characterized by the shortest possible channel length among the elements that have been developed up to the present.
- FIG. 2a and FIG. 2b are views illustrating a double-gate element formed on an SOI substrate, wherein the gate is described to be transparent in FIG. 2a and opaque in FIG. 2b.
- The double-gate element is constituted to have gate electrode(28) at both sides(or top and bottom) of a channel, and thus it can considerably improve the so-called short-channel effect.
- Therefore, by applying this concept to scaling down of flash memory element, the element size can be reduced, the integrity is improved in consequence, and the memory capacity can be increased thereby.
- FIG. 3a˜FIG. 3c are views illustrating the main portion of a double-gate element described above, wherein FIG. 3a is a top view of an element, and FIG. 3b and FIG. 3c are sectional views of an element in case of crossing the center of a channel in the lateral direction and the longitudinal direction respectively.
- The numeral22 represents a first oxide film(a buried oxide on an SOI wafer), 24 represents a gate oxide film, 26 represents a fin active area comprising a fin-type channel and source/drain, and 30 represents a thick second oxide film formed on the fin active area.
- The present invention presents an element configuration that can improve the integrity of a flash memory by further developing the double-gate CMOS element structure described above.
- Differently from the conventional structure of a flash memory element formed on a plane channel of a bulk silicon wafer in the prior art, the present invention constitutes a fin active area whose width is less than 150 nm without any limitation on the height of an SOI wafer and uses it as a channel and a source/drain of an element.
- FIG. 4a˜FIG. 4d are sectional views illustrating the processes of manufacturing a flash memory in accordance with an embodiment of the present invention.
- FIG. 4a shows an SOI substrate composed of a silicon substrate(10), a first oxide film(22) and a silicon film(46).
- Referring to FIG. 4b, a second oxide film(30) is formed on the silicon film(46) in the first process, a fin active area(26) is formed by forming a pattern thereon followed by an etching in the second process, and a gate tunneling oxide film(42) is formed in the third process.
- Here, the height(or thickness) of the fin active area(26) is no more than that of the silicon film(46), and the value of the height is 1 nm˜150 nm.
- Referring to FIG. 4c, a floating electrode(32) for storing charges is formed in the fourth process and a inter-gates oxide film(34) is formed between the floating electrode(32) and the control electrode(36; not described yet) in the fifth process.
- Then, a control electrode(36) is formed thereon in the sixth process as described in FIG. 4d.
- A flash memory manufactured by the processes described above comprises: a first oxide film(22) formed on a surface of a silicon substrate(10); a fin active area(26) vertically formed on the first oxide film(22) with a narrow width; a gate tunneling oxide film(42) formed on the top and at both sides of the fin active area(26); a floating electrode(32) formed on the surfaces of the gate tunneling oxide film(42) and the first oxide film(22) for storing electric charges; a inter-gates oxide film(34) formed on the surface of the floating electrode(32); and a control electrode(36) formed on the surface of the inter-gates oxide film(34).
- In addition, a second oxide film(30), thicker than the gate tunneling oxide film(42) and thinner than 500 nm, may be formed on the gate tunneling oxide film(42).
- Referring to FIG. 4b, by forming a second oxide film(30) on the first oxide film(22) and the silicon film(46) constituted on a surface of a silicon substrate(10), coating a photoresist thereon, and dry-etching with narrow-width nano patterning, a vertical-shape silicon nano pattern, i.e. a fin active area(26), is constituted.
- Here, the fin active area(26) is constituted to be 3 nm˜50 nm in its width or 1014cm−3˜1019cm−3 in its doping density for being electrically fully depleted or partially depleted in the second process.
- In order to improve the element endurance, the four corners of the fin active area(26) are formed to be rounded by dry- or wet-oxidation over 900° C.
- After eliminating the photoresist, a process for solving the problems due to plasma etching and a process for stabilizing the gate tunneling oxide film are performed.
- Then, a gate tunneling oxide film(42) is formed with a thickness of 2 nm˜15 nm on the top and at both sides of the fin active area(26) in the third process.
- In the fourth process, a floating electrode(32), in which electric charges can be stored, is formed on the surfaces of the gate tunneling oxide film(42) and the first and the second oxide films(22, 30) as described in FIG. 4c.
- Here, the thickness of the substance for constituting the floating electrode is 3 nm˜300 nm.
- n+ polysilicon, p+ polysilicon, SiGe having a changeable work function, or a metallic material can be a substance for constituting a floating electrode(32).
- Here, spacer floating electrodes(38) can be formed in spacer-shape at both sides of the gate tunneling oxide film(42) covering the fin active area(26) by anisotropically etching the floating electrode substance in the fourth process as described in FIG. 5c. Or, the floating electrode(32) can remain still without an anisotropic etching on the floating electrode substance as described in FIG. 4c.
- The two spacer floating electrodes(38) formed at both sides of the gate tunneling oxide film(42) can store charges independently by being set to be electrically independent.
- The first to the fourth process described in FIG. 5a and FIG. 5b are the same as those in FIG. 4a and FIG. 4b, and thus the explanation on these processes is omitted.
- Next, a inter-gates oxide film(34) is formed of an insulating material on the floating electrode(32, or 38) with a thickness of 5 nm˜40 nm in the fifth process as described in FIG. 4c or FIG. 5c.
- Then, a control electrode(36) is formed on the inter-gates oxide film(34) in the sixth process as described in FIG. 4d or FIG. 5d.
- In case of FIG. 4d, the floating electrode(32) remains still without being anisotropically etched and is eventually defined together with the control electrode(36). And thus, the top view is the same as the control electrode(36).
- In FIG. 5d, increasing the capacity between the control electrode(36) and the spacer floating electrode(38) by thickening the gate tunneling oxide film(42) and heightening the spacer floating electrode(38), the writing voltage of a flash memory can be lowered.
- Conclusively, the flash memory elements described in FIG. 4 and FIG. 5 have an advanced structure of double-gate CMOS element, where a floating electrode(32 or 38), a inter-gates oxide film(34) and a control electrode(36) are formed at both sides of an active area channel, i.e. the fin active area(26), and thus they are very effective for being scaled down.
- In addition to an excellent scaling down characteristic described above, the present invention provides other supplementary advantages:
- Looking into FIG. 5d where spacer floating electrodes(38) are constituted in the form of spacer at both sides of a fin active area(26), the spacer floating electrodes(38) at both sides are electrically isolated from each other, and thus they can store charges independently.
- For example, even when the charges in a spacer floating electrode(38) at the left side are leaked out, the charges in a spacer floating electrode(38) at the right side can be still preserved so that the program characteristic is maintained.
- In addition, in the normal state where charges are stored in both spacer floating electrodes(38), it provides a characteristic of considerably increasing the threshold voltage compared with that of the conventional structure where charges are stored in the floating electrode formed at a plane channel.
- Therefore, a flash memory element in accordance with the present invention has no problem in its memory function even when relatively small amounts of charges are stored in the spacer floating electrodes(38) at both sides. This means that the amount of tunneling charges through a gate tunneling oxide film(42) can be reduced, and consequently the lifetime of a gate tunneling oxide film(42) can be increased.
- In case of a floating electrode(32) without being anisotropically etched in FIG. 4d, it shows almost the same excellent characteristics as those of the spacer floating electrode(38) in FIG. 5d.
- In this case, the floating electrode(32) has the same shape as that of the control electrode(36) when watching the memory element from the top, and is overlapped in the area of the control electrode(36). Therefore, the capacity between the two electrodes(32, 36) is so large that the writing voltage for storing information can be lowered considerably.
- In addition, it stores charges at both sides of channel, i.e. the fin active area(26), just like in the case of spacer floating electrode(38). to increase the channel threshold voltage, and thus it can control the threshold voltage in a wider range with the same amount of charges. In consequence, it increases the endurance of a gate tunneling oxide film(42).
- FIG. 6 shows another example of a flash memory element with the similar characteristics to those of the elements described in FIG. 4 and FIG. 5.
- Looking into FIG. 6, the manufacturing method comprises: the first process of forming a second oxide film(30) on a silicon film(46) of an SOI type wafer constituted of a silicon substrate(10), a first oxide film(22) and a silicon film(46); the second process of forming a fin active area(26) by forming a pattern thereon and etching it thereafter; the third process of forming a gate tunneling oxide film(42) on the top and at both sides of the fin active area(26); the fourth process of forming a nitride film(40), which stores electric charges by using traps, on the surfaces of the gate tunneling oxide film(42) and the first and the second oxide films(22, 30); the fifth process of forming a third oxide film(44) on the surface of the nitride film(40); and the sixth process of forming a control electrode(36) on the surface of the third oxide film(44).
- Compared with the methods described in FIG. 4 and FIG. 5, the method described in FIG. 6 can thin the thickness of the gate tunneling oxide film(42) formed in the third process. In the method described in FIG. 6, a nitride film(40) is formed, instead of a floating electrode(32 or 38), in the fourth process as described in FIG. 6b.
- In other words, instead of using a floating electrode(32 or 38) in FIG. 4 or FIG. 5, a nitride film, an insulating material containing traps, is used for storing charges by program. Besides, a third oxide film(44) is formed between the nitride film(40) and the control electrode(36) instead of a inter-gates oxide film(34).
- A flash memory manufactured by the method described in FIG. 6 comprises: a first oxide film(22) formed on a surface of a silicon substrate(10); a fin active area(26) vertically formed on the first oxide film(22) with a narrow width; a gate tunneling oxide film(42) formed on the top and at both sides of the fin active area(26); a nitride film(40), for storing electric charges by using traps, formed on the surfaces of the gate tunneling oxide film(42) and the first oxide film(22); a third oxide film(44) formed on the surface of the nitride film(40); and a control electrode(36) formed on the surface of the third oxide film(44).
- This is called a SONOS type flash memory element configuration.
- Here, by carrying out an anisotropic etching on the nitride film(40) to shape it to a spacer shape similar to the spacer floating electrode(38) in FIG. 5, the same effect as that of the spacer floating electrode(38) in FIG. 5 can be obtained.
- Since the nitride film(40) storing charges in traps is a substantially insulating material, the programmed charges in a memory element described in FIG. 6 are hardly leaked out due to a problem of the gate tunneling oxide film(42) and/or a bias condition compared with those in memory elements described in FIG. 4 and FIG. 5. Therefore, the retention characteristic is relatively better and the manufacturing processes are relatively simple.
- Since the thickness of the gate tunneling oxide film(42) and the third oxide film(44) of an SONOS type flash memory element can be thinned compared with that of the gate tunneling oxide film(42) and the inter-gates oxide film(34) of a flash memory element in FIG. 4 or FIG. 5, the writing voltage can be lowered in programming.
- That is, the thickness of the gate tunneling oxide film(42) is 0.5 nm˜10 nm, the thickness of the nitride film(40) is 0.5 nm˜50 nm, and the thickness of the third oxide film(44) is 0.5 nm˜50 nm.
- For evaluating the effectiveness of an SONOS type flash memory element proposed in the present invention compared with the conventional SONOS type flash memory element in the prior art, let us first investigate what causes the scaling down characteristic problem in the prior art.
- To begin with, assuming that the floating electrode(16) in FIG. 1 is formed of nitride film, it is the structure of an SONOS type flash memory element in the prior art.
- In the prior SONOS structure like this, a tunneling oxide film(14) is constituted to be an ONO(oxide-nitride-oxide) structure, and thus the thickness of the tunneling oxide film(14) can not be thinned compared with that of a conventional MOS element. Consequently, there is a limitation in reducing the channel length of an element as mentioned before in the explanation on FIG. 1.
- In other words, to perform an easy scaling down of an element, the thickness of a tunneling oxide film(14) should be thinned to suppress the short-channel effect, however, it is impossible under the prior SONOS structure.
- Besides, the trap density in the nitride film for storing the tunneling charges in programming stage is formed nonuniform over the whole wafer in the prior SONOS element structure, and thus the threshold voltage of an element may be largely different from one another at each location.
- For example, in a nitride film formed on a channel whose length and width are very small, only a very few traps exist in the worst case so that a program may not be carried out.
- Thus, the channel length and width of an element should be maintained larger than a certain value to prevent this kind of problem, and in consequence, the size of an element gets bigger and the integrity of a memory element becomes worse.
- However, a flash memory element proposed in FIG. 6 of the present invention shows a relatively better scaling down characteristic compared with the conventional bulk structured element by virtue of a double-gate structure.
- In addition, by simply heightening the height of the fin active area(26), where channel is formed, the area of channel covered by the nitride film(40) storing charges is enlarged without broadening the two dimensional area from the top. Besides, the area of a channel covered by the nitride film(40) can be considerably enlarged compared with the prior art since the nitride film(40) is formed at both sides of a channel. Thus, the problem due to nonuniform trap density mentioned above can be mitigated very much.
- As mentioned thereinbefore, a flash memory element having a double-gate structure in accordance with the present invention improves the scaling down characteristic and the programming and retention characteristic of a flash memory element. That is, the present invention provides a novel flash memory element structure that provides a highly improved integrity as well as supplementary characteristics such as an excellent programming capability, and excellent retention and endurance characteristics.
- Since those having ordinary knowledge and skill in the art of the present invention will recognize additional modifications and applications within the scope thereof, the present invention is not limited to the embodiments and drawings described above.
Claims (23)
Applications Claiming Priority (2)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
KR10-2001-0054055A KR100431489B1 (en) | 2001-09-04 | 2001-09-04 | Flash memory element and manufacturing method |
KR2001-54055 | 2001-09-04 |
Publications (2)
Publication Number | Publication Date |
---|---|
US20030042531A1 true US20030042531A1 (en) | 2003-03-06 |
US6768158B2 US6768158B2 (en) | 2004-07-27 |
Family
ID=19713906
Family Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US10/234,501 Expired - Fee Related US6768158B2 (en) | 2001-09-04 | 2002-09-04 | Flash memory element and manufacturing method thereof |
Country Status (2)
Country | Link |
---|---|
US (1) | US6768158B2 (en) |
KR (1) | KR100431489B1 (en) |
Cited By (51)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US20040108523A1 (en) * | 2002-12-06 | 2004-06-10 | Hao-Yu Chen | Multiple-gate transistor structure and method for fabricating |
US6762483B1 (en) * | 2003-01-23 | 2004-07-13 | Advanced Micro Devices, Inc. | Narrow fin FinFET |
US20040145000A1 (en) * | 2003-01-23 | 2004-07-29 | An Judy Xilin | Tri-gate and gate around MOSFET devices and methods for making same |
US6812119B1 (en) | 2003-07-08 | 2004-11-02 | Advanced Micro Devices, Inc. | Narrow fins by oxidation in double-gate finfet |
US20040227180A1 (en) * | 2003-05-14 | 2004-11-18 | Chiu-Tsung Huang | [multi-level memory cell |
US20040251487A1 (en) * | 2003-06-12 | 2004-12-16 | Yider Wu | Non-volatile memory device |
US6853020B1 (en) | 2002-11-08 | 2005-02-08 | Advanced Micro Devices, Inc. | Double-gate semiconductor device |
EP1505658A2 (en) * | 2003-08-07 | 2005-02-09 | Samsung Electronics Co., Ltd. | Nonvolatile semiconductor memory device having double floating gate structure and method of manufacturing the same |
US20050062088A1 (en) * | 2003-09-22 | 2005-03-24 | Texas Instruments Incorporated | Multi-gate one-transistor dynamic random access memory |
US6876042B1 (en) | 2003-09-03 | 2005-04-05 | Advanced Micro Devices, Inc. | Additional gate control for a double-gate MOSFET |
US20050104091A1 (en) * | 2003-11-04 | 2005-05-19 | Tabery Cyrus E. | Self aligned damascene gate |
US20050136617A1 (en) * | 2003-12-03 | 2005-06-23 | Young-Chul Jang | MOS transistor having protruded-shape channel and method of fabricating the same |
US20050139893A1 (en) * | 2002-05-10 | 2005-06-30 | Infineon Technologies Ag | Non-volatile flash semiconductor memory and fabrication method |
WO2005060000A2 (en) * | 2003-12-19 | 2005-06-30 | Infineon Technologies Ag | Bridge field-effect transistor storage cell, device comprising said cells and method for producing a bridge field-effect transistor storage cell |
US20050156202A1 (en) * | 2004-01-17 | 2005-07-21 | Hwa-Sung Rhee | At least penta-sided-channel type of FinFET transistor |
US20050164454A1 (en) * | 2004-01-27 | 2005-07-28 | Micron Technology, Inc. | Selective epitaxy vertical integrated circuit components and methods |
US20050161739A1 (en) * | 2004-01-28 | 2005-07-28 | International Business Machines Corporation | Method and structure to create multiple device widths in finfet technology in both bulk and soi |
US20050184283A1 (en) * | 2004-02-20 | 2005-08-25 | Shigenobu Maeda | Semiconductor device having a triple gate transistor and method for manufacturing the same |
US20050205924A1 (en) * | 2004-03-16 | 2005-09-22 | Jae-Man Yoon | Non-volatile memory device and method of manufacturing the same |
US6960804B1 (en) | 2003-08-04 | 2005-11-01 | Hussman Corporation | Semiconductor device having a gate structure surrounding a fin |
US20050260814A1 (en) * | 2004-05-24 | 2005-11-24 | Cho Eun-Suk | Nonvolatile memory cells having high control gate coupling ratios using grooved floating gates and methods of forming same |
US20050275010A1 (en) * | 2004-06-10 | 2005-12-15 | Hung-Wei Chen | Semiconductor nano-wire devices and methods of fabrication |
US20060043616A1 (en) * | 2004-08-30 | 2006-03-02 | International Business Machines Corporation | Finfet with low gate capacitance and low extrinsic resistance |
EP1566844A3 (en) * | 2004-02-20 | 2006-04-05 | Samsung Electronics Co., Ltd. | Multi-gate transistor and method for manufacturing the same |
US20060071259A1 (en) * | 2004-09-29 | 2006-04-06 | Martin Verhoeven | Charge-trapping memory cell and charge-trapping memory device |
DE102005049195A1 (en) * | 2004-10-08 | 2006-04-20 | Samsung Electronics Co., Ltd., Suwon | Non-volatile storage component, has floating gate electrode provided with storage gate electrodes between control gate electrode and rib, and blocking isolation layer provided between control gate electrode and floating gate electrode |
US20060097329A1 (en) * | 2004-11-05 | 2006-05-11 | International Business Machines Corporation | Fin device with capacitor integrated under gate electrode |
EP1555688A3 (en) * | 2004-01-17 | 2006-05-17 | Samsung Electronics Co., Ltd. | A multi-sided-channel finfet transistor and manufacturing method |
US7087950B2 (en) | 2004-04-30 | 2006-08-08 | Infineon Technologies Ag | Flash memory cell, flash memory device and manufacturing method thereof |
US7091551B1 (en) | 2005-04-13 | 2006-08-15 | International Business Machines Corporation | Four-bit FinFET NVRAM memory device |
US20060220133A1 (en) * | 2003-04-29 | 2006-10-05 | Yee-Chia Yeo | Doping of semiconductor fin devices |
US7148526B1 (en) * | 2003-01-23 | 2006-12-12 | Advanced Micro Devices, Inc. | Germanium MOSFET devices and methods for making same |
US20060278915A1 (en) * | 2005-06-09 | 2006-12-14 | Di-Hong Lee | FinFET split gate EEPROM structure and method of its fabrication |
US7196374B1 (en) * | 2003-09-03 | 2007-03-27 | Advanced Micro Devices, Inc. | Doped structure for FinFET devices |
US20070170508A1 (en) * | 2003-12-29 | 2007-07-26 | Samsung Electronics Co., Ltd. | Semiconductor device and method of manufacturing the semiconductor device |
US20070218628A1 (en) * | 2006-03-15 | 2007-09-20 | Freescale Semiconductor, Inc. | Electronic device including a semiconductor fin and a process for forming the electronic device |
US20080054346A1 (en) * | 2006-09-01 | 2008-03-06 | Kabushiki Kaisha Toshiba | Semiconductor device |
US20080242075A1 (en) * | 2004-04-12 | 2008-10-02 | Samsung Electronics Co., Ltd. | Method for forming non-volatile memory devices |
US20080237675A1 (en) * | 2007-03-29 | 2008-10-02 | Doyle Brian S | Capacitor, method of increasing a capacitance area of same, and system containing same |
US20080303079A1 (en) * | 2004-05-31 | 2008-12-11 | Samsung Electronics Co., Ltd. | Non-volatile Memory Cells Including Fin Structures |
CN100466186C (en) * | 2003-05-22 | 2009-03-04 | 飞思卡尔半导体公司 | Transistor with independant gate structures |
CN100477229C (en) * | 2004-11-10 | 2009-04-08 | 三星电子株式会社 | Multi-bit non-volatile memory device, method of operating the same, and method of manufacturing the same |
US20090269918A1 (en) * | 2008-04-28 | 2009-10-29 | Yi Ma | Methods for fabricating memory cells having fin structures with smoot sidewalls and rounded top corners and edges |
US20100006916A1 (en) * | 2008-07-10 | 2010-01-14 | Seagate Technology Llc | Non-volatile memory |
US7863133B2 (en) | 2005-06-28 | 2011-01-04 | Micron Technology, Inc. | Oxide epitaxial isolation |
KR101114703B1 (en) * | 2003-11-10 | 2012-02-29 | 프리스케일 세미컨덕터, 인크. | Transistor having three electronically isolated electrodes and method of formation |
US8217450B1 (en) * | 2004-02-03 | 2012-07-10 | GlobalFoundries, Inc. | Double-gate semiconductor device with gate contacts formed adjacent sidewalls of a fin |
US8222680B2 (en) * | 2002-10-22 | 2012-07-17 | Advanced Micro Devices, Inc. | Double and triple gate MOSFET devices and methods for making same |
CN105632926A (en) * | 2014-10-30 | 2016-06-01 | 中芯国际集成电路制造(上海)有限公司 | Method for forming fin type field effect transistor |
JP2019197772A (en) * | 2018-05-08 | 2019-11-14 | ルネサスエレクトロニクス株式会社 | Semiconductor device and manufacturing method thereof |
TWI844098B (en) * | 2021-10-25 | 2024-06-01 | 台灣積體電路製造股份有限公司 | Method of manufacturing semiconductor structure |
Families Citing this family (53)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US7163864B1 (en) * | 2000-10-18 | 2007-01-16 | International Business Machines Corporation | Method of fabricating semiconductor side wall fin |
DE10131276B4 (en) * | 2001-06-28 | 2007-08-02 | Infineon Technologies Ag | Field effect transistor and method for its production |
US6800905B2 (en) * | 2001-12-14 | 2004-10-05 | International Business Machines Corporation | Implanted asymmetric doped polysilicon gate FinFET |
KR100458288B1 (en) * | 2002-01-30 | 2004-11-26 | 한국과학기술원 | Double-Gate FinFET |
KR100420070B1 (en) * | 2002-02-01 | 2004-02-25 | 한국과학기술원 | Double-Gate Flash Memory |
US6853587B2 (en) * | 2002-06-21 | 2005-02-08 | Micron Technology, Inc. | Vertical NROM having a storage density of 1 bit per 1F2 |
KR100474850B1 (en) | 2002-11-15 | 2005-03-11 | 삼성전자주식회사 | Silicon/Oxide/Nitride/Oxide/Silicon nonvolatile memory with vertical channel and Fabricating method thereof |
DE10260334B4 (en) * | 2002-12-20 | 2007-07-12 | Infineon Technologies Ag | Fin field effect surge memory cell, fin field effect transistor memory cell array, and method of fabricating a fin field effect transistor memory cell |
KR100881201B1 (en) * | 2003-01-09 | 2009-02-05 | 삼성전자주식회사 | Memory device having side gate and method of manufacturing the same |
US6855606B2 (en) * | 2003-02-20 | 2005-02-15 | Taiwan Semiconductor Manufacturing Company, Ltd. | Semiconductor nano-rod devices |
US6967143B2 (en) * | 2003-04-30 | 2005-11-22 | Freescale Semiconductor, Inc. | Semiconductor fabrication process with asymmetrical conductive spacers |
US6903967B2 (en) * | 2003-05-22 | 2005-06-07 | Freescale Semiconductor, Inc. | Memory with charge storage locations and adjacent gate structures |
US7005330B2 (en) * | 2003-06-27 | 2006-02-28 | Taiwan Semiconductor Manufacturing Company, Ltd. | Structure and method for forming the gate electrode in a multiple-gate transistor |
US7196372B1 (en) | 2003-07-08 | 2007-03-27 | Spansion Llc | Flash memory device |
KR100973092B1 (en) | 2003-07-21 | 2010-07-29 | 매그나칩 반도체 유한회사 | Method for manufacturing metal oxide semiconductor capacitor of vertical structure by using silicon on insulator wafer |
KR100515061B1 (en) | 2003-10-31 | 2005-09-14 | 삼성전자주식회사 | Semiconductor devices having a fin field effect transistor and methods for forming the same |
US6933558B2 (en) * | 2003-12-04 | 2005-08-23 | Advanced Micro Devices, Inc. | Flash memory device |
US6924178B2 (en) * | 2003-12-08 | 2005-08-02 | International Business Machines Corporation | Oxide/nitride stacked in FinFET spacer process |
US6958512B1 (en) * | 2004-02-03 | 2005-10-25 | Advanced Micro Devices, Inc. | Non-volatile memory device |
KR20050108916A (en) | 2004-05-14 | 2005-11-17 | 삼성전자주식회사 | Methods of forming a fin field effect transistor using damascene process |
US7112997B1 (en) | 2004-05-19 | 2006-09-26 | Altera Corporation | Apparatus and methods for multi-gate silicon-on-insulator transistors |
KR100634372B1 (en) * | 2004-06-04 | 2006-10-16 | 삼성전자주식회사 | Semiconductor devices and methods for forming the same |
KR100545863B1 (en) | 2004-07-30 | 2006-01-24 | 삼성전자주식회사 | Semiconductor device having a fin structure and method of manufacturing the same |
KR100654339B1 (en) | 2004-08-27 | 2006-12-08 | 삼성전자주식회사 | Nonvolatile semiconductor device and method of fabricating the same |
KR100591770B1 (en) * | 2004-09-01 | 2006-06-26 | 삼성전자주식회사 | Flash memory device using a semiconductor fin and method for fabricating the same |
US7087952B2 (en) * | 2004-11-01 | 2006-08-08 | International Business Machines Corporation | Dual function FinFET, finmemory and method of manufacture |
KR100645053B1 (en) * | 2004-12-28 | 2006-11-10 | 삼성전자주식회사 | Semiconductor device with an increased active width and method for forming the same |
KR100715228B1 (en) | 2005-06-18 | 2007-05-04 | 삼성전자주식회사 | Sonos memory device having curved surface and method for fabricating the same |
KR100706249B1 (en) | 2005-06-23 | 2007-04-12 | 삼성전자주식회사 | Non-volatile memory device having fin shaped active region and method of fabricating the same |
EP1932172A1 (en) * | 2005-09-28 | 2008-06-18 | Nxp B.V. | Double gate non-volatile memory device and method of manufacturing |
US7432122B2 (en) * | 2006-01-06 | 2008-10-07 | Freescale Semiconductor, Inc. | Electronic device and a process for forming the electronic device |
CN100468744C (en) * | 2006-01-19 | 2009-03-11 | 力晶半导体股份有限公司 | Non-volatile storage and its producing method |
US7563681B2 (en) * | 2006-01-27 | 2009-07-21 | Freescale Semiconductor, Inc. | Double-gated non-volatile memory and methods for forming thereof |
US7583542B2 (en) * | 2006-03-28 | 2009-09-01 | Freescale Semiconductor Inc. | Memory with charge storage locations |
JP4300228B2 (en) * | 2006-08-28 | 2009-07-22 | 株式会社東芝 | Nonvolatile semiconductor memory device |
KR100784930B1 (en) | 2006-09-25 | 2007-12-11 | 재단법인서울대학교산학협력재단 | Memory cell device having vertical channel and double gate structures |
US7811890B2 (en) | 2006-10-11 | 2010-10-12 | Macronix International Co., Ltd. | Vertical channel transistor structure and manufacturing method thereof |
US8772858B2 (en) * | 2006-10-11 | 2014-07-08 | Macronix International Co., Ltd. | Vertical channel memory and manufacturing method thereof and operating method using the same |
US20080105946A1 (en) * | 2006-10-24 | 2008-05-08 | Atmel Corporation | Solid state field emission charge storage |
US7560344B2 (en) * | 2006-11-15 | 2009-07-14 | Samsung Electronics Co., Ltd. | Semiconductor device having a pair of fins and method of manufacturing the same |
KR100831390B1 (en) * | 2006-11-25 | 2008-05-21 | 경북대학교 산학협력단 | High density flash memory device and fabricating method thereof |
US8785268B2 (en) * | 2006-12-21 | 2014-07-22 | Spansion Llc | Memory system with Fin FET technology |
US7872297B2 (en) * | 2007-04-17 | 2011-01-18 | Snu R&Db Foundation | Flash memory device and fabricating method thereof comprising a body recess region |
US7452776B1 (en) * | 2007-04-24 | 2008-11-18 | Promos Technoloies Pte. Ltd. | Integrated circuits with substrate protrusions, including (but not limited to) floating gate memories |
US20080315310A1 (en) * | 2007-06-19 | 2008-12-25 | Willy Rachmady | High k dielectric materials integrated into multi-gate transistor structures |
JP2009016615A (en) | 2007-07-05 | 2009-01-22 | Toshiba Corp | Semiconductor memory device |
KR100975912B1 (en) * | 2008-02-15 | 2010-08-13 | 한양대학교 산학협력단 | Multi-bit nonvolatile memory device and operation method of the device |
US7833887B2 (en) * | 2008-06-24 | 2010-11-16 | Intel Corporation | Notched-base spacer profile for non-planar transistors |
JP2010093102A (en) * | 2008-10-09 | 2010-04-22 | Tokyo Electron Ltd | Memory device |
EP2230633A1 (en) | 2009-03-17 | 2010-09-22 | Commissariat à l'Énergie Atomique et aux Énergies Alternatives | Neural network circuit comprising nanoscale synapses and CMOS neurons |
US8461640B2 (en) | 2009-09-08 | 2013-06-11 | Silicon Storage Technology, Inc. | FIN-FET non-volatile memory cell, and an array and method of manufacturing |
US10355134B2 (en) * | 2017-05-23 | 2019-07-16 | Qualcomm Incorporated | Metal-oxide semiconductor (MOS) device with thick oxide |
US10636910B2 (en) * | 2017-05-30 | 2020-04-28 | Taiwan Semiconductor Manufacturing Co., Ltd. | Semiconductor device structure and method of forming the same |
Citations (2)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US6391752B1 (en) * | 2000-09-12 | 2002-05-21 | Taiwan Semiconductor Manufacturing, Co., Ltd. | Method of fabricating a silicon-on-insulator semiconductor device with an implanted ground plane |
US6580124B1 (en) * | 2000-08-14 | 2003-06-17 | Matrix Semiconductor Inc. | Multigate semiconductor device with vertical channel current and method of fabrication |
Family Cites Families (1)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US6252284B1 (en) * | 1999-12-09 | 2001-06-26 | International Business Machines Corporation | Planarized silicon fin device |
-
2001
- 2001-09-04 KR KR10-2001-0054055A patent/KR100431489B1/en not_active IP Right Cessation
-
2002
- 2002-09-04 US US10/234,501 patent/US6768158B2/en not_active Expired - Fee Related
Patent Citations (2)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US6580124B1 (en) * | 2000-08-14 | 2003-06-17 | Matrix Semiconductor Inc. | Multigate semiconductor device with vertical channel current and method of fabrication |
US6391752B1 (en) * | 2000-09-12 | 2002-05-21 | Taiwan Semiconductor Manufacturing, Co., Ltd. | Method of fabricating a silicon-on-insulator semiconductor device with an implanted ground plane |
Cited By (136)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US20050139893A1 (en) * | 2002-05-10 | 2005-06-30 | Infineon Technologies Ag | Non-volatile flash semiconductor memory and fabrication method |
US7157768B2 (en) * | 2002-05-10 | 2007-01-02 | Infineon Technologies Ag | Non-volatile flash semiconductor memory and fabrication method |
US8222680B2 (en) * | 2002-10-22 | 2012-07-17 | Advanced Micro Devices, Inc. | Double and triple gate MOSFET devices and methods for making same |
US8580660B2 (en) * | 2002-10-22 | 2013-11-12 | Advanced Micro Devices, Inc. | Double and triple gate MOSFET devices and methods for making same |
US20120252193A1 (en) * | 2002-10-22 | 2012-10-04 | Advanced Micro Devices, Inc. | Double and triple gate mosfet devices and methods for making same |
US6853020B1 (en) | 2002-11-08 | 2005-02-08 | Advanced Micro Devices, Inc. | Double-gate semiconductor device |
US20040108523A1 (en) * | 2002-12-06 | 2004-06-10 | Hao-Yu Chen | Multiple-gate transistor structure and method for fabricating |
US7948037B2 (en) | 2002-12-06 | 2011-05-24 | Taiwan Semiconductor Manufacturing Co., Ltd. | Multiple-gate transistor structure and method for fabricating |
US7728360B2 (en) * | 2002-12-06 | 2010-06-01 | Taiwan Semiconductor Manufacturing Co., Ltd. | Multiple-gate transistor structure |
US20100200923A1 (en) * | 2002-12-06 | 2010-08-12 | Taiwan Semiconductor Manufacturing Co., Ltd. | Multiple-gate transistor structure and method for fabricating |
US6921963B2 (en) | 2003-01-23 | 2005-07-26 | Advanced Micro Devices, Inc | Narrow fin FinFET |
US7259425B2 (en) * | 2003-01-23 | 2007-08-21 | Advanced Micro Devices, Inc. | Tri-gate and gate around MOSFET devices and methods for making same |
US8334181B1 (en) | 2003-01-23 | 2012-12-18 | Advanced Micro Devices, Inc. | Germanium MOSFET devices and methods for making same |
US20040197975A1 (en) * | 2003-01-23 | 2004-10-07 | Zoran Krivokapic | Narrow fin finfet |
US20040145000A1 (en) * | 2003-01-23 | 2004-07-29 | An Judy Xilin | Tri-gate and gate around MOSFET devices and methods for making same |
US7148526B1 (en) * | 2003-01-23 | 2006-12-12 | Advanced Micro Devices, Inc. | Germanium MOSFET devices and methods for making same |
US7781810B1 (en) | 2003-01-23 | 2010-08-24 | Advanced Micro Devices, Inc. | Germanium MOSFET devices and methods for making same |
US6762483B1 (en) * | 2003-01-23 | 2004-07-13 | Advanced Micro Devices, Inc. | Narrow fin FinFET |
US20060220133A1 (en) * | 2003-04-29 | 2006-10-05 | Yee-Chia Yeo | Doping of semiconductor fin devices |
US8053839B2 (en) | 2003-04-29 | 2011-11-08 | Taiwan Semiconductor Manufacturing Company, Ltd. | Doping of semiconductor fin devices |
US20060234431A1 (en) * | 2003-04-29 | 2006-10-19 | Yee-Chia Yeo | Doping of semiconductor fin devices |
US8790970B2 (en) | 2003-04-29 | 2014-07-29 | Taiwan Semiconductor Manufacturing Company, Ltd. | Doping of semiconductor fin devices |
US20100176424A1 (en) * | 2003-04-29 | 2010-07-15 | Taiwan Semiconductor Manufacturing Company, Ltd. | Doping of Semiconductor Fin Devices |
US7701008B2 (en) | 2003-04-29 | 2010-04-20 | Taiwan Semiconductor Manufacturing Company, Ltd. | Doping of semiconductor fin devices |
US20040227180A1 (en) * | 2003-05-14 | 2004-11-18 | Chiu-Tsung Huang | [multi-level memory cell |
US6943404B2 (en) * | 2003-05-14 | 2005-09-13 | Powerchip Semiconductor Corp. | Sonos multi-level memory cell |
US20050227443A1 (en) * | 2003-05-14 | 2005-10-13 | Chiu-Tsung Huang | Multi-level memory cell and fabricating method thereof |
US7098109B2 (en) * | 2003-05-14 | 2006-08-29 | Powerchip Semiconductor Corp. | Multi-level memory cell and fabricating method thereof |
CN100466186C (en) * | 2003-05-22 | 2009-03-04 | 飞思卡尔半导体公司 | Transistor with independant gate structures |
US6963104B2 (en) * | 2003-06-12 | 2005-11-08 | Advanced Micro Devices, Inc. | Non-volatile memory device |
WO2004112042A3 (en) * | 2003-06-12 | 2005-03-17 | Advanced Micro Devices Inc | Non-volatile memory device |
JP2007500953A (en) * | 2003-06-12 | 2007-01-18 | アドバンスト・マイクロ・ディバイシズ・インコーポレイテッド | Nonvolatile memory device |
DE112004001049B4 (en) * | 2003-06-12 | 2011-02-24 | Spansion LLC (n.d.Ges.d. Staates Delaware), Sunnyvale | Method of manufacturing a nonvolatile memory device |
WO2004112042A2 (en) * | 2003-06-12 | 2004-12-23 | Advanced Micro Devices, Inc. | Non-volatile memory device |
GB2418535A (en) * | 2003-06-12 | 2006-03-29 | Advanced Micro Devices Inc | Non-volatile memory device |
US20040251487A1 (en) * | 2003-06-12 | 2004-12-16 | Yider Wu | Non-volatile memory device |
GB2418535B (en) * | 2003-06-12 | 2007-11-07 | Advanced Micro Devices Inc | Non-volatile memory device |
JP4927550B2 (en) * | 2003-06-12 | 2012-05-09 | スパンション エルエルシー | Nonvolatile memory device, method of manufacturing nonvolatile memory device, and nonvolatile memory array |
US6812119B1 (en) | 2003-07-08 | 2004-11-02 | Advanced Micro Devices, Inc. | Narrow fins by oxidation in double-gate finfet |
US6960804B1 (en) | 2003-08-04 | 2005-11-01 | Hussman Corporation | Semiconductor device having a gate structure surrounding a fin |
US7288810B2 (en) | 2003-08-07 | 2007-10-30 | Samsung Electronics Co., Ltd. | Nonvolatile semiconductor memory device having double floating gate structure and method of manufacturing the same |
EP1505658A2 (en) * | 2003-08-07 | 2005-02-09 | Samsung Electronics Co., Ltd. | Nonvolatile semiconductor memory device having double floating gate structure and method of manufacturing the same |
JP2005057296A (en) * | 2003-08-07 | 2005-03-03 | Samsung Electronics Co Ltd | Split gate type nonvolatile semiconductor memory device with double floating gate structure, and method of fabricating the same |
EP1505658A3 (en) * | 2003-08-07 | 2005-05-25 | Samsung Electronics Co., Ltd. | Nonvolatile semiconductor memory device having double floating gate structure and method of manufacturing the same |
US20080006870A1 (en) * | 2003-08-07 | 2008-01-10 | Yang Jeong-Hwan | Nonvolatile semiconductor memory device having double floating gate structure and method of manufacturing the same |
US6876042B1 (en) | 2003-09-03 | 2005-04-05 | Advanced Micro Devices, Inc. | Additional gate control for a double-gate MOSFET |
US20070141791A1 (en) * | 2003-09-03 | 2007-06-21 | Advanced Micro Devices, Inc. | Doped structure for finfet devices |
US7416925B2 (en) * | 2003-09-03 | 2008-08-26 | Advanced Micro Devices, Inc. | Doped structure for finfet devices |
US7196374B1 (en) * | 2003-09-03 | 2007-03-27 | Advanced Micro Devices, Inc. | Doped structure for FinFET devices |
US20050062088A1 (en) * | 2003-09-22 | 2005-03-24 | Texas Instruments Incorporated | Multi-gate one-transistor dynamic random access memory |
US20050104091A1 (en) * | 2003-11-04 | 2005-05-19 | Tabery Cyrus E. | Self aligned damascene gate |
US7029958B2 (en) | 2003-11-04 | 2006-04-18 | Advanced Micro Devices, Inc. | Self aligned damascene gate |
KR101114703B1 (en) * | 2003-11-10 | 2012-02-29 | 프리스케일 세미컨덕터, 인크. | Transistor having three electronically isolated electrodes and method of formation |
US20050136617A1 (en) * | 2003-12-03 | 2005-06-23 | Young-Chul Jang | MOS transistor having protruded-shape channel and method of fabricating the same |
US7538386B2 (en) * | 2003-12-03 | 2009-05-26 | Samsung Electronics Co., Ltd. | MOS transistor having protruded-shape channel and method of fabricating the same |
US7759203B2 (en) | 2003-12-03 | 2010-07-20 | Samsung Electronics Co., Ltd. | MOS transistor having protruded-shape channel and method of fabricating the same |
US20090203180A1 (en) * | 2003-12-03 | 2009-08-13 | Samsung Electronics Co., Ltd. | Mos transistor having protruded-shape channel and method of fabricating the same |
WO2005060000A2 (en) * | 2003-12-19 | 2005-06-30 | Infineon Technologies Ag | Bridge field-effect transistor storage cell, device comprising said cells and method for producing a bridge field-effect transistor storage cell |
WO2005060000A3 (en) * | 2003-12-19 | 2005-10-27 | Infineon Technologies Ag | Bridge field-effect transistor storage cell, device comprising said cells and method for producing a bridge field-effect transistor storage cell |
JP2007517386A (en) * | 2003-12-19 | 2007-06-28 | インフィネオン テクノロジーズ アクチエンゲゼルシャフト | BRIDGE FIELD EFFECT TRANSISTOR MEMORY CELL, DEVICE HAVING THE CELL, AND METHOD FOR MANUFACTURING BRIDGE FIELD EFFECT TRANSISTOR MEMORY CELL |
US20070170508A1 (en) * | 2003-12-29 | 2007-07-26 | Samsung Electronics Co., Ltd. | Semiconductor device and method of manufacturing the semiconductor device |
US7723193B2 (en) | 2004-01-17 | 2010-05-25 | Samsung Electronics Co., Ltd. | Method of forming an at least penta-sided-channel type of FinFET transistor |
US20080242010A1 (en) * | 2004-01-17 | 2008-10-02 | Hwa-Sung Rhee | At least penta-sided-channel type of finfet transistor |
EP1555688A3 (en) * | 2004-01-17 | 2006-05-17 | Samsung Electronics Co., Ltd. | A multi-sided-channel finfet transistor and manufacturing method |
US7385247B2 (en) | 2004-01-17 | 2008-06-10 | Samsung Electronics Co., Ltd. | At least penta-sided-channel type of FinFET transistor |
US20050156202A1 (en) * | 2004-01-17 | 2005-07-21 | Hwa-Sung Rhee | At least penta-sided-channel type of FinFET transistor |
US20060006444A1 (en) * | 2004-01-27 | 2006-01-12 | Micron Technology, Inc. | Selective epitaxy vertical integrated circuit components and methods |
US20050164454A1 (en) * | 2004-01-27 | 2005-07-28 | Micron Technology, Inc. | Selective epitaxy vertical integrated circuit components and methods |
US7514324B2 (en) | 2004-01-27 | 2009-04-07 | Micron Technology, Inc. | Selective epitaxy in vertical integrated circuit |
US20090197379A1 (en) * | 2004-01-27 | 2009-08-06 | Leslie Terrence C | Selective epitaxy vertical integrated circuit components and methods |
US7372091B2 (en) | 2004-01-27 | 2008-05-13 | Micron Technology, Inc. | Selective epitaxy vertical integrated circuit components |
US7851309B2 (en) | 2004-01-27 | 2010-12-14 | Micron Technology, Inc. | Selective epitaxy vertical integrated circuit components and methods |
US7224029B2 (en) | 2004-01-28 | 2007-05-29 | International Business Machines Corporation | Method and structure to create multiple device widths in FinFET technology in both bulk and SOI |
US20050161739A1 (en) * | 2004-01-28 | 2005-07-28 | International Business Machines Corporation | Method and structure to create multiple device widths in finfet technology in both bulk and soi |
US7534669B2 (en) | 2004-01-28 | 2009-05-19 | International Business Machines Corporation | Method and structure to create multiple device widths in FinFET technology in both bulk and SOI |
US8217450B1 (en) * | 2004-02-03 | 2012-07-10 | GlobalFoundries, Inc. | Double-gate semiconductor device with gate contacts formed adjacent sidewalls of a fin |
EP1566844A3 (en) * | 2004-02-20 | 2006-04-05 | Samsung Electronics Co., Ltd. | Multi-gate transistor and method for manufacturing the same |
US8159006B2 (en) | 2004-02-20 | 2012-04-17 | Samsung Electronics Co., Ltd. | Semiconductor device having a triple gate transistor and method for manufacturing the same |
US20080211022A1 (en) * | 2004-02-20 | 2008-09-04 | Samsung Electronics Co., Ltd. | Semiconductor device having a triple gate transistor and method for manufacturing the same |
US7339213B2 (en) | 2004-02-20 | 2008-03-04 | Samsung Electronics Co., Ltd. | Semiconductor device having a triple gate transistor and method for manufacturing the same |
US9123811B2 (en) | 2004-02-20 | 2015-09-01 | Samsung Electronics Co., Ltd. | Semiconductor device having a triple gate transistor and method for manufacturing the same |
US20050184283A1 (en) * | 2004-02-20 | 2005-08-25 | Shigenobu Maeda | Semiconductor device having a triple gate transistor and method for manufacturing the same |
US8710555B2 (en) | 2004-02-20 | 2014-04-29 | Samsung Electronics Co., Ltd. | Semiconductor device having a triple gate transistor and method for manufacturing the same |
US20050205924A1 (en) * | 2004-03-16 | 2005-09-22 | Jae-Man Yoon | Non-volatile memory device and method of manufacturing the same |
US7259430B2 (en) | 2004-03-16 | 2007-08-21 | Samsung Electronics Co., Ltd | Non-volatile memory device and method of manufacturing the same |
US7601592B2 (en) | 2004-04-12 | 2009-10-13 | Samsung Electronics Co., Ltd. | Method for forming multi-gate non-volatile memory devices using a damascene process |
US20090065850A1 (en) * | 2004-04-12 | 2009-03-12 | Samsung Electronics Co., Ltd. | Non-volatile memory devices |
US20080242075A1 (en) * | 2004-04-12 | 2008-10-02 | Samsung Electronics Co., Ltd. | Method for forming non-volatile memory devices |
US7087950B2 (en) | 2004-04-30 | 2006-08-08 | Infineon Technologies Ag | Flash memory cell, flash memory device and manufacturing method thereof |
DE102005018347B4 (en) * | 2004-04-30 | 2007-02-22 | Infineon Technologies Ag | Flash memory cell, flash memory device and manufacturing method thereof |
US7371638B2 (en) | 2004-05-24 | 2008-05-13 | Samsung Electronics Co., Ltd. | Nonvolatile memory cells having high control gate coupling ratios using grooved floating gates and methods of forming same |
US20050260814A1 (en) * | 2004-05-24 | 2005-11-24 | Cho Eun-Suk | Nonvolatile memory cells having high control gate coupling ratios using grooved floating gates and methods of forming same |
US20080303079A1 (en) * | 2004-05-31 | 2008-12-11 | Samsung Electronics Co., Ltd. | Non-volatile Memory Cells Including Fin Structures |
US7737485B2 (en) * | 2004-05-31 | 2010-06-15 | Samsung Electronics Co., Ltd. | Non-volatile memory cells including fin structures |
US20050275010A1 (en) * | 2004-06-10 | 2005-12-15 | Hung-Wei Chen | Semiconductor nano-wire devices and methods of fabrication |
US7452778B2 (en) | 2004-06-10 | 2008-11-18 | Taiwan Semiconductor Manufacturing Company, Ltd. | Semiconductor nano-wire devices and methods of fabrication |
US20060043616A1 (en) * | 2004-08-30 | 2006-03-02 | International Business Machines Corporation | Finfet with low gate capacitance and low extrinsic resistance |
US7105934B2 (en) * | 2004-08-30 | 2006-09-12 | International Business Machines Corporation | FinFET with low gate capacitance and low extrinsic resistance |
US20060071259A1 (en) * | 2004-09-29 | 2006-04-06 | Martin Verhoeven | Charge-trapping memory cell and charge-trapping memory device |
WO2006034854A2 (en) * | 2004-09-29 | 2006-04-06 | Infineon Technologies Ag | Semiconductor memory device having charge-trapping memory cells |
US7423310B2 (en) | 2004-09-29 | 2008-09-09 | Infineon Technologies Ag | Charge-trapping memory cell and charge-trapping memory device |
WO2006034854A3 (en) * | 2004-09-29 | 2006-06-22 | Infineon Technologies Ag | Semiconductor memory device having charge-trapping memory cells |
DE102005049195A1 (en) * | 2004-10-08 | 2006-04-20 | Samsung Electronics Co., Ltd., Suwon | Non-volatile storage component, has floating gate electrode provided with storage gate electrodes between control gate electrode and rib, and blocking isolation layer provided between control gate electrode and floating gate electrode |
DE102005049195B4 (en) * | 2004-10-08 | 2014-01-02 | Samsung Electronics Co., Ltd. | Non-volatile memory device and manufacturing method |
US7462904B2 (en) | 2004-10-08 | 2008-12-09 | Samsung Electronics, Co., Ltd. | Non-volatile memory devices and methods of forming the same |
US20060270156A1 (en) * | 2004-10-08 | 2006-11-30 | Seong-Gyun Kim | Non-volatile memory devices and methods of forming the same |
US20070231987A1 (en) * | 2004-11-05 | 2007-10-04 | Anderson Brent A | Fin device with capacitor integrated under gate electrode |
US20060097329A1 (en) * | 2004-11-05 | 2006-05-11 | International Business Machines Corporation | Fin device with capacitor integrated under gate electrode |
US7274053B2 (en) * | 2004-11-05 | 2007-09-25 | International Business Machines Corporation | Fin device with capacitor integrated under gate electrode |
US7741184B2 (en) | 2004-11-05 | 2010-06-22 | International Business Machines Corporation | Fin device with capacitor integrated under gate electrode |
CN100459162C (en) * | 2004-11-05 | 2009-02-04 | 国际商业机器公司 | Fin device with capacitor integrated under gate electrode |
CN100477229C (en) * | 2004-11-10 | 2009-04-08 | 三星电子株式会社 | Multi-bit non-volatile memory device, method of operating the same, and method of manufacturing the same |
US7416941B2 (en) | 2005-04-13 | 2008-08-26 | International Business Machines Corporation | Four-bit finfet NVRAM memory device |
US20060234456A1 (en) * | 2005-04-13 | 2006-10-19 | Anderson Brent A | Four-bit finfet nvram memory device |
US7091551B1 (en) | 2005-04-13 | 2006-08-15 | International Business Machines Corporation | Four-bit FinFET NVRAM memory device |
US20060278915A1 (en) * | 2005-06-09 | 2006-12-14 | Di-Hong Lee | FinFET split gate EEPROM structure and method of its fabrication |
US7205601B2 (en) | 2005-06-09 | 2007-04-17 | Taiwan Semiconductor Manufacturing Company, Ltd. | FinFET split gate EEPROM structure and method of its fabrication |
US7863133B2 (en) | 2005-06-28 | 2011-01-04 | Micron Technology, Inc. | Oxide epitaxial isolation |
US7456055B2 (en) * | 2006-03-15 | 2008-11-25 | Freescale Semiconductor, Inc. | Process for forming an electronic device including semiconductor fins |
US20070218628A1 (en) * | 2006-03-15 | 2007-09-20 | Freescale Semiconductor, Inc. | Electronic device including a semiconductor fin and a process for forming the electronic device |
US7605422B2 (en) * | 2006-09-01 | 2009-10-20 | Kabushiki Kaisha Toshiba | Semiconductor device |
US20080054346A1 (en) * | 2006-09-01 | 2008-03-06 | Kabushiki Kaisha Toshiba | Semiconductor device |
US20110079837A1 (en) * | 2007-03-29 | 2011-04-07 | Doyle Brian S | Capacitor, method of increasing a capacitance area of same, and system containing same |
US8138042B2 (en) | 2007-03-29 | 2012-03-20 | Intel Corporation | Capacitor, method of increasing a capacitance area of same, and system containing same |
US7859081B2 (en) * | 2007-03-29 | 2010-12-28 | Intel Corporation | Capacitor, method of increasing a capacitance area of same, and system containing same |
US20080237675A1 (en) * | 2007-03-29 | 2008-10-02 | Doyle Brian S | Capacitor, method of increasing a capacitance area of same, and system containing same |
US20090269918A1 (en) * | 2008-04-28 | 2009-10-29 | Yi Ma | Methods for fabricating memory cells having fin structures with smoot sidewalls and rounded top corners and edges |
US8563441B2 (en) * | 2008-04-28 | 2013-10-22 | Spansion Llc | Methods for fabricating memory cells having fin structures with smooth sidewalls and rounded top corners and edges |
US7859040B2 (en) | 2008-07-10 | 2010-12-28 | Seagate Technology Llc | Non-volatile memory |
US20110059605A1 (en) * | 2008-07-10 | 2011-03-10 | Seagate Technology Llc | Methods of forming non-volatile memory |
US20100006916A1 (en) * | 2008-07-10 | 2010-01-14 | Seagate Technology Llc | Non-volatile memory |
US8372707B2 (en) | 2008-07-10 | 2013-02-12 | Seagate Technology Llc | Methods of forming non-volatile memory |
CN105632926A (en) * | 2014-10-30 | 2016-06-01 | 中芯国际集成电路制造(上海)有限公司 | Method for forming fin type field effect transistor |
JP2019197772A (en) * | 2018-05-08 | 2019-11-14 | ルネサスエレクトロニクス株式会社 | Semiconductor device and manufacturing method thereof |
JP6998267B2 (en) | 2018-05-08 | 2022-01-18 | ルネサスエレクトロニクス株式会社 | Semiconductor devices and their manufacturing methods |
TWI844098B (en) * | 2021-10-25 | 2024-06-01 | 台灣積體電路製造股份有限公司 | Method of manufacturing semiconductor structure |
Also Published As
Publication number | Publication date |
---|---|
KR100431489B1 (en) | 2004-05-12 |
KR20030020644A (en) | 2003-03-10 |
US6768158B2 (en) | 2004-07-27 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
US6768158B2 (en) | Flash memory element and manufacturing method thereof | |
US7205601B2 (en) | FinFET split gate EEPROM structure and method of its fabrication | |
KR100591770B1 (en) | Flash memory device using a semiconductor fin and method for fabricating the same | |
US7683424B2 (en) | Ballistic direct injection NROM cell on strained silicon structures | |
US7812375B2 (en) | Non-volatile memory device and method of fabricating the same | |
US7602010B2 (en) | Multi-bit multi-level non-volatile memory device and methods of operating and fabricating the same | |
US7652322B2 (en) | Split gate flash memory device having self-aligned control gate and method of manufacturing the same | |
JP5806439B2 (en) | Memory cell and manufacturing method thereof | |
US7315060B2 (en) | Semiconductor storage device, manufacturing method therefor and portable electronic equipment | |
US8716803B2 (en) | 3-D single floating gate non-volatile memory device | |
KR100745766B1 (en) | Non-volatile memory device having four storage node films and method of operating the same | |
JP2004343014A (en) | Semiconductor memory, semiconductor device, and their manufacturing method, portable electronic apparatus, and ic card | |
US7544993B2 (en) | Semiconductor storage device and portable electronic equipment | |
US20180374924A1 (en) | Semiconductor device and method of manufacturing same | |
WO2004034474A1 (en) | Semiconductor storage | |
US7187594B2 (en) | Semiconductor storage device, semiconductor device, manufacturing method of semiconductor storage device, and mobile electronic device | |
CN114335186A (en) | Split-gate non-volatile memory cell with erase gate disposed over word line gate and method of making the same | |
US20100038702A1 (en) | Nonvolatile memory device and methods of forming the same | |
US20070284632A1 (en) | Non-volatile memory device and a method of fabricating the same | |
US7221597B2 (en) | Ballistic direct injection flash memory cell on strained silicon structures | |
US20050173766A1 (en) | Semiconductor memory and manufacturing method thereof | |
US7262992B2 (en) | Hearing aid | |
TWI499044B (en) | 3-d single floating gate non-volatile memory device | |
JP2006190810A (en) | Semiconductor memory device and its manufacturing method | |
JP2006196686A (en) | Semiconductor memory device, its manufacturing method, and portable electronic equipment |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
AS | Assignment |
Owner name: KOREA ADVANCED INSTITUTE OF SCIENCE AND TECHNOLOGY Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNORS:LEE, JONG HO;SHIN, HYUNG CHEOL;REEL/FRAME:013264/0517 Effective date: 20020715 |
|
FEPP | Fee payment procedure |
Free format text: PAYOR NUMBER ASSIGNED (ORIGINAL EVENT CODE: ASPN); ENTITY STATUS OF PATENT OWNER: SMALL ENTITY |
|
FPAY | Fee payment |
Year of fee payment: 4 |
|
FEPP | Fee payment procedure |
Free format text: PAYER NUMBER DE-ASSIGNED (ORIGINAL EVENT CODE: RMPN); ENTITY STATUS OF PATENT OWNER: SMALL ENTITY |
|
FEPP | Fee payment procedure |
Free format text: PAYOR NUMBER ASSIGNED (ORIGINAL EVENT CODE: ASPN); ENTITY STATUS OF PATENT OWNER: SMALL ENTITY |
|
REMI | Maintenance fee reminder mailed | ||
AS | Assignment |
Owner name: SMARTISM CO., LTD., KOREA, REPUBLIC OF Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:KOREA ADVANCED INSTITUTE OF SCIENCE AND TECHNOLOGY;REEL/FRAME:028587/0664 Effective date: 20120716 |
|
FPAY | Fee payment |
Year of fee payment: 8 |
|
SULP | Surcharge for late payment |
Year of fee payment: 7 |
|
REMI | Maintenance fee reminder mailed | ||
LAPS | Lapse for failure to pay maintenance fees | ||
STCH | Information on status: patent discontinuation |
Free format text: PATENT EXPIRED DUE TO NONPAYMENT OF MAINTENANCE FEES UNDER 37 CFR 1.362 |
|
FP | Lapsed due to failure to pay maintenance fee |
Effective date: 20160727 |