US20030013263A1 - Capacitor with high dielectric constant materials and method of making - Google Patents

Capacitor with high dielectric constant materials and method of making Download PDF

Info

Publication number
US20030013263A1
US20030013263A1 US10/170,987 US17098702A US2003013263A1 US 20030013263 A1 US20030013263 A1 US 20030013263A1 US 17098702 A US17098702 A US 17098702A US 2003013263 A1 US2003013263 A1 US 2003013263A1
Authority
US
United States
Prior art keywords
layer
electrode
dielectric constant
high dielectric
dielectric material
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Abandoned
Application number
US10/170,987
Inventor
Cem Basceri
Gurtej Sandhu
Mark Visokay
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
Round Rock Research LLC
Original Assignee
Individual
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Individual filed Critical Individual
Priority to US10/170,987 priority Critical patent/US20030013263A1/en
Publication of US20030013263A1 publication Critical patent/US20030013263A1/en
Assigned to ROUND ROCK RESEARCH, LLC reassignment ROUND ROCK RESEARCH, LLC ASSIGNMENT OF ASSIGNORS INTEREST (SEE DOCUMENT FOR DETAILS). Assignors: MICRON TECHNOLOGY, INC.
Abandoned legal-status Critical Current

Links

Images

Classifications

    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L28/00Passive two-terminal components without a potential-jump or surface barrier for integrated circuits; Details thereof; Multistep manufacturing processes therefor
    • H01L28/40Capacitors
    • H01L28/55Capacitors with a dielectric comprising a perovskite structure material
    • H01L28/56Capacitors with a dielectric comprising a perovskite structure material the dielectric comprising two or more layers, e.g. comprising buffer layers, seed layers, gradient layers
    • HELECTRICITY
    • H10SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
    • H10BELECTRONIC MEMORY DEVICES
    • H10B12/00Dynamic random access memory [DRAM] devices
    • H10B12/30DRAM devices comprising one-transistor - one-capacitor [1T-1C] memory cells
    • H10B12/31DRAM devices comprising one-transistor - one-capacitor [1T-1C] memory cells having a storage electrode stacked over the transistor
    • H10B12/312DRAM devices comprising one-transistor - one-capacitor [1T-1C] memory cells having a storage electrode stacked over the transistor with a bit line higher than the capacitor

Definitions

  • This invention relates generally to capacitors, and more particularly to capacitors made with oxide dielectrics having high dielectric constants but with reduced leakage current, and to methods of making such capacitors and their incorporation into DRAM cells.
  • Dielectric constant is a value characteristic of a material and is proportional to the amount of charge that can be stored in a material when the material is interposed between two electrodes.
  • Promising dielectric materials include Ba x Sr (1 ⁇ x) TiO 3 (“BST”), BaTiO 3 , SrTiO 3 , PbTiO 3 , Pb(Zr,Ti)O 3 (“PZT”), (Pb,La)(Zr,Ti)O 3 (“PLZT”), (Pb,La)TiO 3 (“PLT”), KNO 3 , Nb 2 O 5 , Ta 2 O 5 , and LiNbO 3 , all of which have high dielectric constants making them particularly desirable for use in capacitors.
  • BST Ba x Sr (1 ⁇ x) TiO 3
  • SrTiO 3 SrTiO 3
  • PZT Pb(Zr,Ti)O 3
  • PZT Pb(Zr,Ti)O 3
  • PZT Pb(Zr,Ti)O 3
  • PZT Pb(Zr,Ti)O 3
  • PZT Pb(Zr,Ti)O
  • U.S. Pat. No. 5,768,248 to Schuegraf involves the deposition of a dielectric nitride layer after the removal of an oxide layer on the capacitor plate. A Ta 2 O 5 dielectric layer is then deposited, followed by a second nitride layer. The nitride layer restricts oxidation of the inner capacitor plate during the annealing of the Ta 2 O 5 layer.
  • a primarily amorphous diffusion barrier layer is deposited on the Ta 2 O 5 dielectric layer.
  • high dielectric constant oxide dielectric materials we mean oxides of barium, titanium, strontium, lead, zirconium, lanthanum, and niobium, including, but not limited to Ba x Sr (1 ⁇ x) TiO 3 (“BST”), BaTiO 3 , SrTiO 3 , Ta 2 O 5 , Nb 2 O 5 , PbTiO 3 , Pb(Zr,Ti)O 3 (“PZT”), (Pb,La)(Zr,Ti)O 3 (“PLZT”), (Pb,La)TiO 3 (“PLT”), KNO 3 , and LiNbO 3 and having a dielectric constant of at least about 20.
  • the method includes providing a conductive oxide electrode, depositing a first layer of a high dielectric constant oxide dielectric material onto the conductive oxide electrode, oxidizing the conductive oxide electrode and the first layer of the high dielectric constant oxide dielectric material, depositing a second layer of the high dielectric constant oxide dielectric material onto the first layer of the conductive oxide electrode, and depositing an upper layer electrode onto the second layer of the high dielectric constant oxide dielectric material.
  • the upper layer electrode comprises a conductive oxide.
  • the high dielectric constant oxide dielectric material is selected from the group consisting of Ba x Sr (1 ⁇ x) TiO 3 , BaTiO 3 , SrTiO 3 , Ta 2 O 5 , Nb 2 O 5 , PbTiO 3 , Pb(Zr,Ti)O 3 , (Pb,La)(Zr,Ti)O 3 , (Pb,La)TiO 3 , KNO 3 , and LiNbO 3 , and preferably comprises either Ta 2 O 5 or Ba x Sr (1 ⁇ x) TiO 3 .
  • the high dielectric constant oxide dielectric material is preferably oxidized using a gas plasma treatment which is performed using an oxidizing gas such as, for example, O 2 and O 3 , at a temperature in the range of from about 250° to about 500° C.
  • the upper layer electrode may be oxidized, preferably also using a plasma treatment in an oxidizing environment at a temperature in the range of from about 250° to about 500° C.
  • a gas permeable electrode may be deposited on the upper layer electrode.
  • the upper layer electrode is preferably oxidized by annealing under oxidizing conditions at a temperature in the range of from about 350° to about 500° C., and more preferably from about 400° to about 475° C.
  • the gas permeable electrode preferably comprises platinum.
  • the second layer of Ta 2 O 5 in the capacitor structure is preferably oxidized during fabrication.
  • a number of oxidation methods can be used, including, but not limited to, treatment in an oxidizing gas selected from the group consisting of O 2 and O 3 at a temperature in the range of from about 300° to about 500° C., furnace oxidation at a temperature less than about 700° C. in an atmosphere containing a gas selected from the group consisting of O 2 and N 2 O, and rapid thermal oxidation at a temperature of less than about 700° C. in an atmosphere containing an oxidizing gas selected from the group consisting of O 2 and N 2 O.
  • the second layer of the Ta 2 O 5 dielectric can be crystallized before depositing the upper electrode.
  • the Ta 2 O 5 dielectric can be crystallized by heating the dielectric material at a temperature greater than about 700° C. in an inert atmosphere such as nitrogen or argon.
  • the crystallization and oxidation steps may be performed simultaneously by heating the material at a temperature greater than about 700° C. in an atmosphere containing O 2 and N 2 O.
  • the dielectric material is Ba x Sr (1 ⁇ x) TiO 3 , where x is >0 and ⁇ 1
  • the first layer of the Ba x Sr (1 ⁇ x) TiO 3 dielectric is preferably deposited at a temperature of less than about 650° C., and more preferably in the range of from about 400° to about 500° C.
  • the second layer of the Ba x Sr (1 ⁇ x) TiO 3 dielectric material is preferably deposited at a temperature in the range of from about 550 to about 600° C.
  • the conductive oxide electrode and the upper layer electrodes preferably comprise RuO x or IrO x , where x is >0 and ⁇ 2.
  • RuO x is used as the oxide electrode
  • the surface of the oxide electrode may be oxidized prior to depositing the first layer of the high dielectric constant dielectric material.
  • the oxidation may be carried out at a temperature in the range of from about 400° to about 475° C. in an atmosphere containing an oxidizing gas selected from the group consisting of O 2 , O 3 , and N 2 O.
  • Another aspect of the present invention is a capacitor comprising an oxidized conductive oxide electrode, an oxidized first layer of a high dielectric constant oxide dielectric material adjacent the oxidized conductive oxide electrode, a second layer of the high dielectric constant oxide dielectric material adjacent the first layer of the high dielectric constant oxide dielectric material, and an upper layer electrode adjacent the second layer of the high dielectric constant oxide dielectric material.
  • the oxidized conductive oxide electrode and the oxidized first layer of the high dielectric constant oxide dielectric material are oxidized prior to the deposition of the second layer of the high dielectric constant oxide material.
  • the first layer of the high dielectric constant oxide dielectric material preferably has a thickness of between about 20 and about 50 ⁇ .
  • the high dielectric constant oxide dielectric material is preferably selected from Ta 2 O 5 and Ba x Sr (1 ⁇ x) TiO 3 .
  • the oxidized conductive oxide electrode and the upper layer electrode are preferably comprised of RuO x and IrO x .
  • the capacitor can include a gas permeable electrode, preferably comprising platinum, adjacent to the top electrode.
  • Another aspect of the present invention is a DRAM cell and method of making it.
  • the method comprises providing a conductive oxide electrode, depositing a first layer of a high dielectric constant oxide dielectric material on said conductive oxide electrode, oxidizing said conductive oxide electrode and said first layer of said high dielectric constant oxide dielectric material under oxidizing conditions, depositing a second layer of said high dielectric constant oxide dielectric material on said first layer of said high dielectric constant oxide dielectric material, depositing an upper layer electrode on said second layer of said high dielectric constant oxide dielectric material, providing a field effect transistor having a pair of source/drain regions, electrically connecting one of said source/drain regions with said conductive oxide electrode and electrically connecting the other of said source/drain regions with a bit line.
  • FIG. 1 is a diagrammatic fragmentary sectional view of a semiconductor substrate fragment made according to one embodiment of the present invention
  • FIG. 2 is a diagrammatic fragmentary sectional view of an alternative embodiment of a semiconductor substrate fragment made according to the present invention.
  • FIG. 3 is a diagrammatic fragmentary sectional view of another embodiment of the present invention.
  • semiconductor substrate refers to silicon structures including silicon wafers, silicon structures in the process of fabrication, a semiconductor layer, including a semiconductor layer in the process of fabrication, and the like.
  • the semiconductor substrate 10 includes a bulk silicon substrate 12 with a conductive diffusion area 14 formed therein.
  • An insulating layer 16 typically a borophososilicate glass (BPSG), is provided over substrate 12 .
  • BPSG borophososilicate glass
  • a conductive material 20 fills contact opening 18 forming an electrically conductive plug, with conductive material 20 and oxide layer 16 having been planarized using conventional techniques.
  • Conductive material 20 can be any suitable material, such as, for example, tungsten or conductively doped polysilicon.
  • a barrier layer (not shown) of a material such as TiAlN may be present at the top of the plug.
  • the plug of conductive material 20 can be produced by initially forming conductively doped polysilicon to completely fill opening 18 .
  • the polysilicon layer can then be etched back using wet or dry etch processes, or by chemical-mechanical polishing (CMP) such that all conductive material has been removed from the upper surface of insulating layer 16 .
  • CMP chemical-mechanical polishing
  • the removal technique causes a slight recess of conductive material 20 within opening 18 .
  • a capacitor 22 is provided on insulating layer 16 and plug 20 , with conductive plug 20 constituting a node to which an electrical connection to capacitor 22 is made.
  • Capacitor 22 comprises an oxide electrode 24 which is electrically conductive and has been provided and patterned over plug 20 .
  • oxide electrode 24 include, but are not limited to, RuO x and IrO x .
  • One example of a process for depositing oxide electrode 24 is to deposit RuO x using chemical vapor deposition (CVD) of a metalorganic precursor containing ruthenium. Typically, this process would be carried out in a reaction chamber at a pressure of about 1 Torr and a temperature of from about 150° to about 200° C. using appropriate gas flow rates for the metalorganic precursor.
  • CVD chemical vapor deposition
  • a thin layer of a high dielectric constant oxide dielectric material 28 is on oxide electrode 24 .
  • the high dielectric constant oxide dielectric material is preferably either Ta 2 O 5 or Ba x Sr (1 ⁇ x) TiO 3 .
  • Layer 28 is preferably between about 20 and about 50 ⁇ thick.
  • Ta 2 O 5 is the dielectric material
  • layer 28 is preferably between about 20 and about 30 ⁇ thick.
  • Ba x Sr (1 ⁇ x) TiO 3 is the dielectric, layer 28 is preferably between about 40 and 50 ⁇ thick.
  • a second layer of high dielectric constant oxide dielectric material 30 is on first layer 28 at the desired thickness.
  • One example of a process for depositing a high dielectric constant oxide dielectric material such as Ba x Sr (1 ⁇ x) TiO 3 includes using CVD techniques and metalorganic precursors. Typically, such metalorganic precursors would be flowed into a reactor at an appropriate rate under reduced pressure and elevated temperatures to form the dielectric layers 28 and 30 .
  • One advantage of the present invention is that the second layer 30 is deposited at a lower temperature, as explained in greater detail below, which improves step coverage for three dimensional capacitor structures.
  • the capacitor structure also includes top layer electrode 32 on second layer 30 of the oxide dielectric material.
  • Top electrode layer 32 is preferably RuO x or IrO x .
  • Top layer electrode 32 is preferably oxidized, such as by a plasma treatment at low temperatures in oxidizing conditions.
  • the capacitor structure may include a gas permeable electrode 34 , comprised of, for example, platinum, on the top layer electrode 32 .
  • Electrode 34 is permeable to oxygen which permits oxidation of underlying layer 32 when the capacitor is treated under annealing conditions.
  • Capacitor 22 is formed by depositing oxide electrode 24 onto insulating layer 16 and plug 20 . Then, a thin layer of high dielectric constant oxide dielectric material 28 is deposited onto oxide electrode 24 . The stack, including the thin layer of oxide dielectric 28 and the oxide electrode 24 , is then oxidized.
  • the oxidation is preferably a gas plasma treatment under oxidizing conditions and is preferably carried out at a temperature of about 400° C. using a gas containing either O 2 or O 3 .
  • gas plasma may be formed using microwave power on oxygen or ozone gas sufficient to dissociate the oxygen molecules into individual activated atoms.
  • the thin layer of oxide dielectric 28 and the oxide electrode 24 are oxidized. This provides at least the surface, and preferably an upper portion of the oxide electrode, with enough oxygen so that electrode 24 will be stable with the oxide dielectric layer 28 .
  • the thin layer can be deposited at a temperature in the range of from about 400 to about 500° C., which is much less than typical deposition temperatures of about 650° C. used in the prior art.
  • the low temperature deposition of the Ba x Sr (1 ⁇ x) TiO 3 layer improves step coverage on three dimensional capacitor structures.
  • a second layer of high dielectric constant oxide dielectric material 30 is deposited on first layer 28 to a desired thickness.
  • This second layer 30 of oxide dielectric is then treated as appropriate for the dielectric material permitting optimization of the dielectric properties of the layer and addressing specific integration issues, such as step coverage issues for Ba x Sr (1 ⁇ x) TiO 3 , for the capacitor structure.
  • the second Ta 2 O 5 layer is preferably oxidized.
  • the oxidation procedure can be performed using known methods, including, but not limited to, plasma treatment, furnace oxidation, and rapid thermal oxidation(RTO).
  • the plasma oxidation is preferably carried out at about 400° C. in an atmosphere containing O 2 or O 3 .
  • Either the furnace oxidation or the RTO can be performed at a temperature of less than 700° C. in an atmosphere containing O 2 or N 2 O.
  • These oxidation steps require less time and/or can be performed at lower temperatures as compared to typical single step deposition processes without plasma treatment, because no oxygen will be lost through diffusion to the bottom oxide electrode during these treatments.
  • amorphous Ta 2 O 5 has a permittivity of about 25, and there is less leakage current.
  • Crystalline Ta 2 O 5 has a permittivity of about 40 to 50.
  • crystalline Ta 2 O 5 is used as the dielectric material, it should be crystallized before the oxidation step.
  • the Ta 2 O 5 can be crystallized by heating it at a temperature above about 700° C. in a nitrogen atmosphere.
  • the crystalline material can then be oxidized using the plasma treatment, furnace oxidation, or RTO techniques, as discussed above.
  • the oxidation and crystallization steps can be performed simultaneously by heating the Ta 2 O 5 dielectric at a temperature above 700° C. in an atmosphere of oxygen or N 2 O.
  • the dielectric material can be further oxidized using the above described techniques if needed. This additional oxidation step can be performed at lower temperatures and/or shorter times if the oxidation step followed a separate crystallization step.
  • the deposition temperature for applying second layer 30 of dielectric material is between about 550 and about 600° C. Again, this is less than the typical deposition temperatures used to deposit Ba x Sr (1 ⁇ x) TiO 3 in the prior art (about 650° C.).
  • the ability to use a lower deposition temperature is believed to be the result of the first Ba x Sr (1 ⁇ x) TiO 3 layer 28 improving nucleation and growth of second layer 30 . This prevents oxidation of the barrier layer/poly plug 20 (e.g., TiAlN/poly plug).
  • the stress of the second Ba x Sr (1 ⁇ x) TiO 3 layer which is deposited is also believed to be less using a thin first layer 28 . This results in improvements in the dielectric properties (e.g., less thickness dependent permittivity and less dielectric loss) of the dielectric layer.
  • Another advantage of utilizing first layer 28 is the prevention of haze formation in the Ba x Sr (1 ⁇ x) TiO 3 .
  • the top layer electrode 32 is then deposited on the second layer of the oxide dielectric 30 .
  • the top electrode layer 32 is preferably RuO x or IrO x which can be deposited using CVD techniques as described above.
  • Top layer electrode 32 is then oxidized, such as by a gas plasma treatment at low temperatures in oxidizing conditions.
  • a permeable electrode 34 is deposited on top layer electrode 32 , which is then annealed in oxidizing conditions.
  • the permeable electrode 34 is preferable platinum. Because oxygen can easily diffuse through platinum, it will oxidize the top layer electrode 32 . In this way oxygen loss from second layer 30 of the dielectric material to top layer electrode 32 in subsequent high temperature processes is prevented.
  • FIG. 2 illustrates an alternative embodiment of the capacitor construction and method in accordance with the present invention.
  • Substrate 10 A includes a capacitor 22 A which differs from the previously described embodiment.
  • RuO x is used as oxide electrode 24
  • the upper surface 26 of electrode 24 may be oxidized if desired.
  • RuO x films include both RuO and Ru metal phases. The presence of the Ru metal phase causes unstable reactions, e.g., the oxidation of Ru metal to RuO 2 in Ta 2 O 5 metal-insulator-metal (MIM) processing.
  • MIM metal-insulator-metal
  • the overall thickness of the RuO x layer should preferably be in the range of between about 50 to about 1000 ⁇ , and more preferably between about 100 and about 200 ⁇ .
  • the oxidation should be limited to the upper surface of the RuO x layer, generally between about the first 10 to about 50 ⁇ of thickness. If the oxidation is carried out in the entire layer, rather than just the surface, the layer has a tendency to become very rough and disturbed.
  • the oxidation procedure may be a low-temperature annealing for a short time.
  • the oxidation is preferably performed at a temperature in the range of between about 400 to about 475° C in an atmosphere of O 2 , O 3 , or N 2 O.
  • the oxidation is done at a relatively low temperature because RuO 4 , which is a vapor, forms at higher temperatures, leading to the loss of material from the surface of the layer.
  • the oxidation can be done either before or after crystallization of the RuO x .
  • a layer of Ru metal may be deposited, and then the surface layer oxidized to form a layer of RuO 2 .
  • FIG. 3 depicts another embodiment of the invention in the fabrication of DRAM circuitry.
  • a semiconductor substrate 40 comprises two memory cells, each memory cell including a capacitor 42 and a shared bit contact 44 .
  • Capacitors 42 electrically connect with substrate diffusion regions 46 (source/drain regions) through silicide regions 48 .
  • capacitors 42 are shown as comprising a first capacitor electrode 50 , a capacitor dielectric 52 comprising a first thin layer of a high dielectric constant oxide dielectric 52 a and a second layer of a high dielectric constant oxide dielectric material 52 b, and a second capacitor electrode/cell plate 54 .
  • These layers are fabricated of the materials described above, including conductive oxide electrode materials and the high dielectric constant oxide dielectric materials.
  • a dielectric layer 56 is formed over second capacitor plate 54 .
  • a bit line 58 is fabricated in electrical connection with bit contact 44 .
  • Word lines 60 are fabricated to enable selective gating of the capacitors relative to bit contact 44 .

Landscapes

  • Engineering & Computer Science (AREA)
  • Power Engineering (AREA)
  • Chemical & Material Sciences (AREA)
  • Materials Engineering (AREA)
  • Computer Hardware Design (AREA)
  • Microelectronics & Electronic Packaging (AREA)
  • Semiconductor Memories (AREA)

Abstract

Stabilized capacitors and DRAM cells using high dielectric constant oxide dielectric materials such as Ta2O5 and BaxSr(1−x)TiO3, and methods of making such capacitors and DRAM cells are provided. A preferred method includes providing a conductive oxide electrode, depositing a first layer of a high dielectric constant oxide dielectric material on the conductive oxide electrode, oxidizing the conductive oxide electrode and the first layer of the high dielectric constant oxide dielectric material under oxidizing conditions, depositing a second layer of the high dielectric constant oxide dielectric material on the first layer of the dielectric, and depositing an upper layer electrode on the second layer of the high dielectric constant oxide dielectric material.

Description

    CROSS-REFERENCE TO RELATED APPLICATIONS
  • This application is a divisional of U.S. patent application Ser. No. 09/904,112, filed Jul. 11, 2001.[0001]
  • BACKGROUND OF THE INVENTION
  • This invention relates generally to capacitors, and more particularly to capacitors made with oxide dielectrics having high dielectric constants but with reduced leakage current, and to methods of making such capacitors and their incorporation into DRAM cells. [0002]
  • The increase in memory cell density in DRAMs presents semiconductor chip designers and manufacturers with the challenge of maintaining sufficient storage capacity while decreasing cell area. One way of increasing cell capacitance is through cell structure techniques, including three dimensional cell capacitors. The continuing drive to decrease size has also led to consideration of materials with higher dielectric constants for use in capacitors. Dielectric constant is a value characteristic of a material and is proportional to the amount of charge that can be stored in a material when the material is interposed between two electrodes. Promising dielectric materials include Ba[0003] xSr(1−x)TiO3 (“BST”), BaTiO3, SrTiO3, PbTiO3, Pb(Zr,Ti)O3 (“PZT”), (Pb,La)(Zr,Ti)O3 (“PLZT”), (Pb,La)TiO3 (“PLT”), KNO3, Nb2O5, Ta2O5, and LiNbO3, all of which have high dielectric constants making them particularly desirable for use in capacitors. However, the use of these materials has been hampered by their incompatability with current processing techniques and their leakage current characteristics.
  • Attempts have been made to overcome the problems associated with the use of Ta[0004] 2O5. For example, U.S. Pat. No. 5,768,248 to Schuegraf involves the deposition of a dielectric nitride layer after the removal of an oxide layer on the capacitor plate. A Ta2O5 dielectric layer is then deposited, followed by a second nitride layer. The nitride layer restricts oxidation of the inner capacitor plate during the annealing of the Ta2O5 layer. In U.S. Pat. No. 5,814,852 to Sandhu et al., a primarily amorphous diffusion barrier layer is deposited on the Ta2O5 dielectric layer.
  • While these techniques have been successful, there remains a need for improved processes for incorporating high dielectric constant oxide dielectrics in capacitor constructions and for capacitors containing these materials. [0005]
  • SUMMARY OF THE INVENTION
  • The present invention meets these needs by providing a stabilized capacitor having improved leakage current characteristics using high dielectric constant oxide dielectric materials, and methods of making such capacitors. By “high dielectric constant oxide dielectric” materials we mean oxides of barium, titanium, strontium, lead, zirconium, lanthanum, and niobium, including, but not limited to Ba[0006] xSr(1−x)TiO3 (“BST”), BaTiO3, SrTiO3, Ta2O5, Nb2O5, PbTiO3, Pb(Zr,Ti)O3 (“PZT”), (Pb,La)(Zr,Ti)O3 (“PLZT”), (Pb,La)TiO3 (“PLT”), KNO3, and LiNbO3 and having a dielectric constant of at least about 20.
  • In accordance with one aspect of the present invention, the method includes providing a conductive oxide electrode, depositing a first layer of a high dielectric constant oxide dielectric material onto the conductive oxide electrode, oxidizing the conductive oxide electrode and the first layer of the high dielectric constant oxide dielectric material, depositing a second layer of the high dielectric constant oxide dielectric material onto the first layer of the conductive oxide electrode, and depositing an upper layer electrode onto the second layer of the high dielectric constant oxide dielectric material. Preferably, the upper layer electrode comprises a conductive oxide. [0007]
  • The high dielectric constant oxide dielectric material is selected from the group consisting of Ba[0008] xSr(1−x)TiO3, BaTiO3, SrTiO3, Ta2O5, Nb2O5, PbTiO3, Pb(Zr,Ti)O3, (Pb,La)(Zr,Ti)O3, (Pb,La)TiO3, KNO3, and LiNbO3, and preferably comprises either Ta2O5 or BaxSr(1−x)TiO3. The high dielectric constant oxide dielectric material is preferably oxidized using a gas plasma treatment which is performed using an oxidizing gas such as, for example, O2 and O3, at a temperature in the range of from about 250° to about 500° C.
  • The upper layer electrode may be oxidized, preferably also using a plasma treatment in an oxidizing environment at a temperature in the range of from about 250° to about 500° C. Alternatively, a gas permeable electrode may be deposited on the upper layer electrode. In this case, the upper layer electrode is preferably oxidized by annealing under oxidizing conditions at a temperature in the range of from about 350° to about 500° C., and more preferably from about 400° to about 475° C. The gas permeable electrode preferably comprises platinum. [0009]
  • When the high dielectric constant dielectric material is Ta[0010] 2O5, the second layer of Ta2O5 in the capacitor structure is preferably oxidized during fabrication. A number of oxidation methods can be used, including, but not limited to, treatment in an oxidizing gas selected from the group consisting of O2 and O3 at a temperature in the range of from about 300° to about 500° C., furnace oxidation at a temperature less than about 700° C. in an atmosphere containing a gas selected from the group consisting of O2 and N2O, and rapid thermal oxidation at a temperature of less than about 700° C. in an atmosphere containing an oxidizing gas selected from the group consisting of O2 and N2O.
  • If the use of crystalline Ta[0011] 2O5 is desired, the second layer of the Ta2O5 dielectric can be crystallized before depositing the upper electrode. The Ta2O5 dielectric can be crystallized by heating the dielectric material at a temperature greater than about 700° C. in an inert atmosphere such as nitrogen or argon. The crystallization and oxidation steps may be performed simultaneously by heating the material at a temperature greater than about 700° C. in an atmosphere containing O2 and N2O.
  • When the dielectric material is Ba[0012] xSr(1−x)TiO3, where x is >0 and <1, the first layer of the BaxSr(1−x)TiO3 dielectric is preferably deposited at a temperature of less than about 650° C., and more preferably in the range of from about 400° to about 500° C. The second layer of the BaxSr(1−x)TiO3 dielectric material is preferably deposited at a temperature in the range of from about 550 to about 600° C.
  • The conductive oxide electrode and the upper layer electrodes preferably comprise RuO[0013] x or IrOx, where x is >0 and <2. When RuOx is used as the oxide electrode, the surface of the oxide electrode may be oxidized prior to depositing the first layer of the high dielectric constant dielectric material. The oxidation may be carried out at a temperature in the range of from about 400° to about 475° C. in an atmosphere containing an oxidizing gas selected from the group consisting of O2, O3, and N2O.
  • Another aspect of the present invention is a capacitor comprising an oxidized conductive oxide electrode, an oxidized first layer of a high dielectric constant oxide dielectric material adjacent the oxidized conductive oxide electrode, a second layer of the high dielectric constant oxide dielectric material adjacent the first layer of the high dielectric constant oxide dielectric material, and an upper layer electrode adjacent the second layer of the high dielectric constant oxide dielectric material. The oxidized conductive oxide electrode and the oxidized first layer of the high dielectric constant oxide dielectric material are oxidized prior to the deposition of the second layer of the high dielectric constant oxide material. [0014]
  • The first layer of the high dielectric constant oxide dielectric material preferably has a thickness of between about 20 and about 50 Å. The high dielectric constant oxide dielectric material is preferably selected from Ta[0015] 2O5 and BaxSr(1−x)TiO3. The oxidized conductive oxide electrode and the upper layer electrode are preferably comprised of RuOx and IrOx. The capacitor can include a gas permeable electrode, preferably comprising platinum, adjacent to the top electrode.
  • Another aspect of the present invention is a DRAM cell and method of making it. In a preferred form, the method comprises providing a conductive oxide electrode, depositing a first layer of a high dielectric constant oxide dielectric material on said conductive oxide electrode, oxidizing said conductive oxide electrode and said first layer of said high dielectric constant oxide dielectric material under oxidizing conditions, depositing a second layer of said high dielectric constant oxide dielectric material on said first layer of said high dielectric constant oxide dielectric material, depositing an upper layer electrode on said second layer of said high dielectric constant oxide dielectric material, providing a field effect transistor having a pair of source/drain regions, electrically connecting one of said source/drain regions with said conductive oxide electrode and electrically connecting the other of said source/drain regions with a bit line. [0016]
  • Accordingly, it is a feature of the present invention to provide a stabilized capacitor having improved leakage current characteristics using high dielectric constant oxide dielectric materials, their incorporation into DRAM cells, and methods of making such capacitors. These, and other features and advantages of the present invention, will become apparent from the following detailed description, the accompanying drawings, and the appended claims.[0017]
  • BRIEF DESCRIPTION OF THE DRAWINGS
  • FIG. 1 is a diagrammatic fragmentary sectional view of a semiconductor substrate fragment made according to one embodiment of the present invention; [0018]
  • FIG. 2 is a diagrammatic fragmentary sectional view of an alternative embodiment of a semiconductor substrate fragment made according to the present invention; and [0019]
  • FIG. 3 is a diagrammatic fragmentary sectional view of another embodiment of the present invention.[0020]
  • DETAILED DESCRIPTION OF THE PREFERRED EMBODIMENTS
  • As shown in FIG. 1, a fragmentary view of a semiconductor substrate is indicated generally by [0021] reference number 10. As used herein, the term “semiconductor substrate” refers to silicon structures including silicon wafers, silicon structures in the process of fabrication, a semiconductor layer, including a semiconductor layer in the process of fabrication, and the like. The semiconductor substrate 10 includes a bulk silicon substrate 12 with a conductive diffusion area 14 formed therein. An insulating layer 16, typically a borophososilicate glass (BPSG), is provided over substrate 12. There is a contact opening 18 formed in the insulating layer 16 to diffusion area 14. A conductive material 20 fills contact opening 18 forming an electrically conductive plug, with conductive material 20 and oxide layer 16 having been planarized using conventional techniques. Conductive material 20 can be any suitable material, such as, for example, tungsten or conductively doped polysilicon. A barrier layer (not shown) of a material such as TiAlN may be present at the top of the plug.
  • The plug of [0022] conductive material 20 can be produced by initially forming conductively doped polysilicon to completely fill opening 18. The polysilicon layer can then be etched back using wet or dry etch processes, or by chemical-mechanical polishing (CMP) such that all conductive material has been removed from the upper surface of insulating layer 16. Preferably, the removal technique causes a slight recess of conductive material 20 within opening 18.
  • A [0023] capacitor 22 is provided on insulating layer 16 and plug 20, with conductive plug 20 constituting a node to which an electrical connection to capacitor 22 is made. Capacitor 22 comprises an oxide electrode 24 which is electrically conductive and has been provided and patterned over plug 20. Examples of preferred materials for electrode 24 include, but are not limited to, RuOx and IrOx. Oxide electrodes, either as deposited or after crystallization by annealing in a nitrogen atmosphere, are mostly oxygen-deficient.
  • One example of a process for depositing [0024] oxide electrode 24 is to deposit RuOx using chemical vapor deposition (CVD) of a metalorganic precursor containing ruthenium. Typically, this process would be carried out in a reaction chamber at a pressure of about 1 Torr and a temperature of from about 150° to about 200° C. using appropriate gas flow rates for the metalorganic precursor.
  • A thin layer of a high dielectric constant [0025] oxide dielectric material 28 is on oxide electrode 24. The high dielectric constant oxide dielectric material is preferably either Ta2O5 or BaxSr(1−x)TiO3. Layer 28 is preferably between about 20 and about 50 Å thick. When Ta2O5 is the dielectric material, layer 28 is preferably between about 20 and about 30 Å thick. When BaxSr(1−x)TiO3 is the dielectric, layer 28 is preferably between about 40 and 50 Å thick. A second layer of high dielectric constant oxide dielectric material 30 is on first layer 28 at the desired thickness.
  • One example of a process for depositing a high dielectric constant oxide dielectric material such as Ba[0026] xSr(1−x)TiO3 includes using CVD techniques and metalorganic precursors. Typically, such metalorganic precursors would be flowed into a reactor at an appropriate rate under reduced pressure and elevated temperatures to form the dielectric layers 28 and 30. One advantage of the present invention is that the second layer 30 is deposited at a lower temperature, as explained in greater detail below, which improves step coverage for three dimensional capacitor structures.
  • The capacitor structure also includes [0027] top layer electrode 32 on second layer 30 of the oxide dielectric material. Top electrode layer 32 is preferably RuOx or IrOx. Top layer electrode 32 is preferably oxidized, such as by a plasma treatment at low temperatures in oxidizing conditions. Alternatively, the capacitor structure may include a gas permeable electrode 34, comprised of, for example, platinum, on the top layer electrode 32. Electrode 34 is permeable to oxygen which permits oxidation of underlying layer 32 when the capacitor is treated under annealing conditions.
  • [0028] Capacitor 22 is formed by depositing oxide electrode 24 onto insulating layer 16 and plug 20. Then, a thin layer of high dielectric constant oxide dielectric material 28 is deposited onto oxide electrode 24. The stack, including the thin layer of oxide dielectric 28 and the oxide electrode 24, is then oxidized. The oxidation is preferably a gas plasma treatment under oxidizing conditions and is preferably carried out at a temperature of about 400° C. using a gas containing either O2 or O3. For example, gas plasma may be formed using microwave power on oxygen or ozone gas sufficient to dissociate the oxygen molecules into individual activated atoms. With this step, the thin layer of oxide dielectric 28 and the oxide electrode 24 are oxidized. This provides at least the surface, and preferably an upper portion of the oxide electrode, with enough oxygen so that electrode 24 will be stable with the oxide dielectric layer 28.
  • When Ba[0029] xSr(1−x)TiO3 is used as the oxide dielectric for layer 28, the thin layer can be deposited at a temperature in the range of from about 400 to about 500° C., which is much less than typical deposition temperatures of about 650° C. used in the prior art. The low temperature deposition of the BaxSr(1−x)TiO3 layer improves step coverage on three dimensional capacitor structures.
  • After oxidation of the partially fabricated capacitor stack, a second layer of high dielectric constant [0030] oxide dielectric material 30 is deposited on first layer 28 to a desired thickness. This second layer 30 of oxide dielectric is then treated as appropriate for the dielectric material permitting optimization of the dielectric properties of the layer and addressing specific integration issues, such as step coverage issues for BaxSr(1−x)TiO3, for the capacitor structure.
  • When Ta[0031] 2O5 is used as the high dielectric constant oxide dielectric material, the second Ta2O5 layer is preferably oxidized. The oxidation procedure can be performed using known methods, including, but not limited to, plasma treatment, furnace oxidation, and rapid thermal oxidation(RTO). The plasma oxidation is preferably carried out at about 400° C. in an atmosphere containing O2 or O3. Either the furnace oxidation or the RTO can be performed at a temperature of less than 700° C. in an atmosphere containing O2 or N2O. These oxidation steps require less time and/or can be performed at lower temperatures as compared to typical single step deposition processes without plasma treatment, because no oxygen will be lost through diffusion to the bottom oxide electrode during these treatments. Despite the low-temperature, short time re-oxidation conditions, the dielectric properties of the dielectric material will still be acceptably high. For example, amorphous Ta2O5 has a permittivity of about 25, and there is less leakage current. Crystalline Ta2O5 has a permittivity of about 40 to 50. These process conditions allow the capacitor to be integrated with the wafer substrate at lower temperatures and under less oxidizing conditions than heretofore possible using prior art techniques.
  • If crystalline Ta[0032] 2O5 is used as the dielectric material, it should be crystallized before the oxidation step. The Ta2O5 can be crystallized by heating it at a temperature above about 700° C. in a nitrogen atmosphere. The crystalline material can then be oxidized using the plasma treatment, furnace oxidation, or RTO techniques, as discussed above. Alternatively, the oxidation and crystallization steps can be performed simultaneously by heating the Ta2O5 dielectric at a temperature above 700° C. in an atmosphere of oxygen or N2O. Following the crystallization/oxidation step, the dielectric material can be further oxidized using the above described techniques if needed. This additional oxidation step can be performed at lower temperatures and/or shorter times if the oxidation step followed a separate crystallization step.
  • When Ba[0033] xSr(1−x)TiO3 is used as the high dielectric constant oxide dielectric material, the deposition temperature for applying second layer 30 of dielectric material is between about 550 and about 600° C. Again, this is less than the typical deposition temperatures used to deposit BaxSr(1−x)TiO3 in the prior art (about 650° C.). The ability to use a lower deposition temperature is believed to be the result of the first BaxSr(1−x)TiO3 layer 28 improving nucleation and growth of second layer 30. This prevents oxidation of the barrier layer/poly plug 20 (e.g., TiAlN/poly plug). The stress of the second BaxSr(1−x)TiO3 layer which is deposited is also believed to be less using a thin first layer 28. This results in improvements in the dielectric properties (e.g., less thickness dependent permittivity and less dielectric loss) of the dielectric layer. Another advantage of utilizing first layer 28 is the prevention of haze formation in the BaxSr(1−x)TiO3.
  • The [0034] top layer electrode 32 is then deposited on the second layer of the oxide dielectric 30. The top electrode layer 32 is preferably RuOx or IrOx which can be deposited using CVD techniques as described above. Top layer electrode 32 is then oxidized, such as by a gas plasma treatment at low temperatures in oxidizing conditions. Alternatively, a permeable electrode 34 is deposited on top layer electrode 32, which is then annealed in oxidizing conditions. The permeable electrode 34 is preferable platinum. Because oxygen can easily diffuse through platinum, it will oxidize the top layer electrode 32. In this way oxygen loss from second layer 30 of the dielectric material to top layer electrode 32 in subsequent high temperature processes is prevented.
  • FIG. 2 illustrates an alternative embodiment of the capacitor construction and method in accordance with the present invention. Like numbers from FIG. 1 have been used where appropriate, with differences indicated by the use of different reference numerals or the use of like numbers with the suffix “A.” [0035] Substrate 10A includes a capacitor 22A which differs from the previously described embodiment. When RuOx is used as oxide electrode 24, the upper surface 26 of electrode 24 may be oxidized if desired. As deposited, RuOx films include both RuO and Ru metal phases. The presence of the Ru metal phase causes unstable reactions, e.g., the oxidation of Ru metal to RuO2 in Ta2O5 metal-insulator-metal (MIM) processing. This condition is undesirable because it deteriorates the oxidation kinetics of Ta2O5 and also causes formation of interface defects between RuOx and Ta2O5. Therefore, it is beneficial to oxidize the upper surface of RuOx layer 24 prior to Ta2O5 deposition. This provides a stable RuOx/Ta2O5 interface.
  • The overall thickness of the RuO[0036] x layer should preferably be in the range of between about 50 to about 1000 Å, and more preferably between about 100 and about 200 Å. The oxidation should be limited to the upper surface of the RuOx layer, generally between about the first 10 to about 50 Å of thickness. If the oxidation is carried out in the entire layer, rather than just the surface, the layer has a tendency to become very rough and disturbed. The oxidation procedure may be a low-temperature annealing for a short time. The oxidation is preferably performed at a temperature in the range of between about 400 to about 475° C in an atmosphere of O2, O3, or N2O.
  • The oxidation is done at a relatively low temperature because RuO[0037] 4, which is a vapor, forms at higher temperatures, leading to the loss of material from the surface of the layer. The oxidation can be done either before or after crystallization of the RuOx. Alternatively, rather than depositing a layer of RuOx, a layer of Ru metal may be deposited, and then the surface layer oxidized to form a layer of RuO2.
  • FIG. 3 depicts another embodiment of the invention in the fabrication of DRAM circuitry. A [0038] semiconductor substrate 40 comprises two memory cells, each memory cell including a capacitor 42 and a shared bit contact 44. Capacitors 42 electrically connect with substrate diffusion regions 46 (source/drain regions) through silicide regions 48. For simplicity, capacitors 42 are shown as comprising a first capacitor electrode 50, a capacitor dielectric 52 comprising a first thin layer of a high dielectric constant oxide dielectric 52 a and a second layer of a high dielectric constant oxide dielectric material 52 b, and a second capacitor electrode/cell plate 54. These layers are fabricated of the materials described above, including conductive oxide electrode materials and the high dielectric constant oxide dielectric materials. These layers are processed as described above to provide the capacitor structure of the present invention. A dielectric layer 56 is formed over second capacitor plate 54. A bit line 58 is fabricated in electrical connection with bit contact 44. Word lines 60 are fabricated to enable selective gating of the capacitors relative to bit contact 44.
  • While certain representative embodiments and details have been shown for the purpose of illustrating the invention, it will be apparent to those skilled in the art that various changes in the methods and apparatus disclosed herein may be made without departing from the scope of the invention, which is defined in the appended claims.[0039]

Claims (20)

What is claimed is:
1. A capacitor comprising an oxidized conductive oxide electrode, an oxidized first layer of a high dielectric constant oxide dielectric material adjacent said oxidized conductive oxide electrode, a second layer of said high dielectric constant oxide dielectric material adjacent said first layer of said high dielectric constant oxide dielectric material, and an upper layer electrode adjacent said second layer of said high dielectric constant oxide dielectric material, wherein said oxidized conductive oxide electrode and said oxidized first layer of said high dielectric constant oxide dielectric material are oxidized prior to depositing said second layer of said high dielectric constant oxide dielectric material oxide dielectric.
2. A capacitor as claimed in claim 1 wherein said high dielectric constant oxide dielectric material is selected from the group consisting of Ta2O5 and BaxSr(1−x)TiO3.
3. A capacitor as claimed in claim 1 wherein said oxidized conductive oxide electrode is selected from the group consisting of RuOx and IrOx.
4. A capacitor as claimed in claim 1 wherein said upper layer electrode is selected from the group consisting of RuOx and IrOx.
5. A capacitor as claimed in claim 1 further comprising a gas permeable electrode adjacent said upper layer electrode.
6. A capacitor as claimed in claim 5 wherein said gas permeable electrode comprises platinum.
7. A capacitor as claimed in claim 1 wherein said first layer of said high dielectric constant oxide dielectric material is between about 20 and about 50 Å thick.
8. A capacitor comprising an oxidized conductive oxide electrode selected from the group consisting of RuOx and IrOx, an oxidized first layer of a high dielectric constant oxide dielectric material adjacent to said oxidized conductive oxide layer, a second layer of said high dielectric constant oxide dielectric material adjacent to said first layer of said high dielectric constant oxide dielectric material, and an upper layer electrode selected from the group consisting of RuOx and IrOx adjacent said second layer of said high dielectric constant oxide dielectric material, wherein said oxidized conductive oxide electrode and said oxidized first layer of said high dielectric constant oxide dielectric material are oxidized prior to the deposition of said second layer of said high dielectric constant oxide dielectric material.
9. A capacitor as claimed in claim 8 wherein said high dielectric constant oxide dielectric material is selected from the group consisting of Ta2O5 and BaxSr(1−x)TiO3.
10. A capacitor as claimed in claim 8 wherein said first layer of said high dielectric constant oxide dielectric material is between about 20 and about 50 Å thick.
11. A capacitor comprising an oxidized conductive oxide electrode, an oxidized first layer of a high dielectric constant oxide dielectric material selected from the group consisting of Ta2O5 and BaxSr(1−x)TiO3 adjacent said oxidized conductive oxide electrode, a second layer of said high dielectric constant oxide dielectric material adjacent said first layer of said high dielectric constant oxide dielectric material, and an upper layer electrode adjacent said second layer of said high dielectric constant oxide dielectric material, and wherein said oxidized conductive oxide electrode and said oxidized first layer of said high dielectric constant oxide dielectric material are oxidized prior to the deposition of said second layer of said high dielectric constant oxide dielectric material.
12. A capacitor as claimed in claim 11 wherein said oxidized conductive oxide electrode is selected from the group consisting of RuOx and IrOx.
13. A capacitor as claimed in claim 11 wherein said upper layer electrode is selected from the group consisting of RuOx and IrOx.
14. A capacitor as claimed in claim 11 further comprising a gas permeable electrode adjacent to said upper layer electrode.
15. A capacitor as claimed in claim 14 wherein said gas permeable electrode comprises platinum.
16. A capacitor as claimed in claim 11 wherein said first layer of said high dielectric constant oxide dielectric material is between about 20 and about 50 Å thick.
17. A capacitor comprising an oxidized conductive oxide electrode selected from the group consisting of RuOx and IrOx, an oxidized first layer of a high dielectric constant oxide dielectric material selected from the group consisting of Ta2O5 and BaxSr(1−x)TiO3 adjacent to said oxidized conductive oxide layer; a second layer of high dielectric constant oxide dielectric material adjacent to said first layer of said high dielectric constant oxide dielectric material, and an upper layer electrode selected from the group consisting of RuOx and IrOx adjacent to said second layer of said high dielectric constant oxide dielectric material, and wherein said oxidized conductive oxide electrode and said oxidized first layer of said high dielectric constant oxide dielectric material are oxidized prior to the deposition of said second layer of said high dielectric constant oxide dielectric material.
18. A capacitor as claimed in claim 17 further comprising a gas permeable electrode adjacent said upper layer electrode.
19. A capacitor as claimed in claim 18 wherein said gas permeable electrode comprises platinum.
20. A capacitor as claimed in claim 17 wherein said first layer of said high dielectric constant oxide dielectric material is between about 20 and about 50 Å thick.
US10/170,987 2001-07-11 2002-06-11 Capacitor with high dielectric constant materials and method of making Abandoned US20030013263A1 (en)

Priority Applications (1)

Application Number Priority Date Filing Date Title
US10/170,987 US20030013263A1 (en) 2001-07-11 2002-06-11 Capacitor with high dielectric constant materials and method of making

Applications Claiming Priority (2)

Application Number Priority Date Filing Date Title
US09/904,112 US7037730B2 (en) 2001-07-11 2001-07-11 Capacitor with high dielectric constant materials and method of making
US10/170,987 US20030013263A1 (en) 2001-07-11 2002-06-11 Capacitor with high dielectric constant materials and method of making

Related Parent Applications (1)

Application Number Title Priority Date Filing Date
US09/904,112 Division US7037730B2 (en) 2001-07-11 2001-07-11 Capacitor with high dielectric constant materials and method of making

Publications (1)

Publication Number Publication Date
US20030013263A1 true US20030013263A1 (en) 2003-01-16

Family

ID=25418581

Family Applications (3)

Application Number Title Priority Date Filing Date
US09/904,112 Expired - Fee Related US7037730B2 (en) 2001-07-11 2001-07-11 Capacitor with high dielectric constant materials and method of making
US10/170,987 Abandoned US20030013263A1 (en) 2001-07-11 2002-06-11 Capacitor with high dielectric constant materials and method of making
US11/346,676 Abandoned US20060154382A1 (en) 2001-07-11 2006-02-03 Capacitor with high dielectric constant materials and method of making

Family Applications Before (1)

Application Number Title Priority Date Filing Date
US09/904,112 Expired - Fee Related US7037730B2 (en) 2001-07-11 2001-07-11 Capacitor with high dielectric constant materials and method of making

Family Applications After (1)

Application Number Title Priority Date Filing Date
US11/346,676 Abandoned US20060154382A1 (en) 2001-07-11 2006-02-03 Capacitor with high dielectric constant materials and method of making

Country Status (1)

Country Link
US (3) US7037730B2 (en)

Cited By (3)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20030224567A1 (en) * 2002-05-31 2003-12-04 Samsung Electronics Co., Ltd. Method for forming dielectric layer of capacitor
US20050263852A1 (en) * 2004-05-28 2005-12-01 Kabushiki Kaisha Toshiba Semiconductor device
US20060091439A1 (en) * 2004-11-01 2006-05-04 Djomehri Ihsan J System and method for protecting semiconductor devices

Families Citing this family (7)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
KR100378197B1 (en) * 2001-04-10 2003-03-29 삼성전자주식회사 Method for suppressing degration of surface morphology property of metal layer and method for manufacturing semiconductor device having metal layer resulted from the same
KR100641944B1 (en) * 2005-07-21 2006-11-02 주식회사 하이닉스반도체 Transistor of semiconductor device and method for forming the same
JP2007067366A (en) * 2005-08-05 2007-03-15 Elpida Memory Inc Method for manufacturing semiconductor device
KR20090012834A (en) * 2007-07-31 2009-02-04 삼성전자주식회사 Semiconductor device and method for fabricating the same
JP6837475B2 (en) 2015-08-14 2021-03-03 イバンティス インコーポレイテッド Ocular implant and delivery system with pressure sensor
CA3073198A1 (en) * 2017-08-16 2019-02-21 The Regents Of The University Of California Miniature implantable wireless pressure sensor
JP6990321B2 (en) 2018-02-22 2022-01-12 イバンティス インコーポレイテッド Ocular implants and delivery system

Citations (5)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US6271131B1 (en) * 1998-08-26 2001-08-07 Micron Technology, Inc. Methods for forming rhodium-containing layers such as platinum-rhodium barrier layers
US6316275B2 (en) * 2000-02-25 2001-11-13 Infineon Technologies Ag Method for fabricating a semiconductor component
US6323081B1 (en) * 1998-09-03 2001-11-27 Micron Technology, Inc. Diffusion barrier layers and methods of forming same
US6461909B1 (en) * 2000-08-30 2002-10-08 Micron Technology, Inc. Process for fabricating RuSixOy-containing adhesion layers
US6660631B1 (en) * 2000-08-31 2003-12-09 Micron Technology, Inc. Devices containing platinum-iridium films and methods of preparing such films and devices

Family Cites Families (14)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US6030847A (en) 1993-04-02 2000-02-29 Micron Technology, Inc. Method for forming a storage cell capacitor compatible with high dielectric constant materials
US5555486A (en) * 1994-12-29 1996-09-10 North Carolina State University Hybrid metal/metal oxide electrodes for ferroelectric capacitors
US5663088A (en) 1995-05-19 1997-09-02 Micron Technology, Inc. Method of forming a Ta2 O5 dielectric layer with amorphous diffusion barrier layer and method of forming a capacitor having a Ta2 O5 dielectric layer and amorphous diffusion barrier layer
US5786248A (en) 1995-10-12 1998-07-28 Micron Technology, Inc. Semiconductor processing method of forming a tantalum oxide containing capacitor
JP2804951B2 (en) * 1996-02-23 1998-09-30 九州日本電気株式会社 Precise quantitative discharge method and discharge device
JP3587004B2 (en) 1996-11-05 2004-11-10 ソニー株式会社 Capacitor structure of semiconductor memory cell and method of manufacturing the same
KR100239417B1 (en) * 1996-12-03 2000-01-15 김영환 Capacitor of semiconductor device amd manufacturing method thereof
US5935650A (en) 1997-10-17 1999-08-10 Lerch; Wilfried Method of oxidation of semiconductor wafers in a rapid thermal processing (RTP) system
US6162744A (en) 1998-02-28 2000-12-19 Micron Technology, Inc. Method of forming capacitors having high-K oxygen containing capacitor dielectric layers, method of processing high-K oxygen containing dielectric layers, method of forming a DRAM cell having having high-K oxygen containing capacitor dielectric layers
US6165834A (en) 1998-05-07 2000-12-26 Micron Technology, Inc. Method of forming capacitors, method of processing dielectric layers, method of forming a DRAM cell
JP2000012796A (en) * 1998-06-19 2000-01-14 Hitachi Ltd Semiconductor device, and manufacturing method and apparatus thereof
US6133159A (en) 1998-08-27 2000-10-17 Micron Technology, Inc. Methods for preparing ruthenium oxide films
US6265262B1 (en) * 1999-06-02 2001-07-24 Matsushita Electric Industrial Co., Ltd. Semiconductor device and method of fabricating the same
US6281543B1 (en) * 1999-08-31 2001-08-28 Micron Technology, Inc. Double layer electrode and barrier system on hemispherical grain silicon for use with high dielectric constant materials and methods for fabricating the same

Patent Citations (5)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US6271131B1 (en) * 1998-08-26 2001-08-07 Micron Technology, Inc. Methods for forming rhodium-containing layers such as platinum-rhodium barrier layers
US6323081B1 (en) * 1998-09-03 2001-11-27 Micron Technology, Inc. Diffusion barrier layers and methods of forming same
US6316275B2 (en) * 2000-02-25 2001-11-13 Infineon Technologies Ag Method for fabricating a semiconductor component
US6461909B1 (en) * 2000-08-30 2002-10-08 Micron Technology, Inc. Process for fabricating RuSixOy-containing adhesion layers
US6660631B1 (en) * 2000-08-31 2003-12-09 Micron Technology, Inc. Devices containing platinum-iridium films and methods of preparing such films and devices

Cited By (9)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20030224567A1 (en) * 2002-05-31 2003-12-04 Samsung Electronics Co., Ltd. Method for forming dielectric layer of capacitor
US7416904B2 (en) * 2002-05-31 2008-08-26 Samsung Electronics Co., Ltd. Method for forming dielectric layer of capacitor
US20050263852A1 (en) * 2004-05-28 2005-12-01 Kabushiki Kaisha Toshiba Semiconductor device
US7456487B2 (en) * 2004-05-28 2008-11-25 Kabushiki Kaisha Toshiba Semiconductor device
US20090039386A1 (en) * 2004-05-28 2009-02-12 Kabushiki Kaisha Toshiba Semiconductor Device
US20110101417A1 (en) * 2004-05-28 2011-05-05 Kabushiki Kaisha Toshiba Semiconductor device
US8319314B2 (en) 2004-05-28 2012-11-27 Kabushiki Kaisha Toshiba Semiconductor device
US20060091439A1 (en) * 2004-11-01 2006-05-04 Djomehri Ihsan J System and method for protecting semiconductor devices
US7402868B2 (en) * 2004-11-01 2008-07-22 Spansion L.L.C. System and method for protecting semiconductor devices

Also Published As

Publication number Publication date
US20060154382A1 (en) 2006-07-13
US7037730B2 (en) 2006-05-02
US20030011961A1 (en) 2003-01-16

Similar Documents

Publication Publication Date Title
US6165834A (en) Method of forming capacitors, method of processing dielectric layers, method of forming a DRAM cell
KR100746192B1 (en) Methods for forming and integrated circuit structures containing ruthenium and tungsten containing layers
US8421140B2 (en) Dielectric structures
US6144060A (en) Integrated circuit devices having buffer layers therein which contain metal oxide stabilized by heat treatment under low temperature
US7326984B2 (en) MIS capacitor and method of formation
US6483143B2 (en) Semiconductor device having a capacitor structure including a self-alignment deposition preventing film
US20060154382A1 (en) Capacitor with high dielectric constant materials and method of making
US7018933B2 (en) Method of forming a metal-insulator-metal capacitor
US7005695B1 (en) Integrated circuitry including a capacitor with an amorphous and a crystalline high K capacitor dielectric region
US6586796B2 (en) Capacitor with high dielectric constant materials
US6162744A (en) Method of forming capacitors having high-K oxygen containing capacitor dielectric layers, method of processing high-K oxygen containing dielectric layers, method of forming a DRAM cell having having high-K oxygen containing capacitor dielectric layers
EP1383162A2 (en) Deposition method of dielectric layer
US20030062558A1 (en) Memory cell capacitor structure and method of formation
US6117689A (en) Stable high-dielectric-constant material electrode and method
US6646298B2 (en) Capacitor with oxygenated metal electrodes and high dielectric constant materials
US20020177273A1 (en) Method for manufacturing capacitor of semiconductor device having dielectric layer of high dielectric constant
KR100633330B1 (en) Method for fabricating capacitor in semiconductor device
KR19990080412A (en) High dielectric constant capacitor with double dielectric film and manufacturing method
US6815224B2 (en) Low-temperature processing of a ferroelectric strontium bismuth tantalate layer, and fabrication of ferroelectric components using the layer

Legal Events

Date Code Title Description
AS Assignment

Owner name: ROUND ROCK RESEARCH, LLC,NEW YORK

Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:MICRON TECHNOLOGY, INC.;REEL/FRAME:023786/0416

Effective date: 20091223

Owner name: ROUND ROCK RESEARCH, LLC, NEW YORK

Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:MICRON TECHNOLOGY, INC.;REEL/FRAME:023786/0416

Effective date: 20091223

STCB Information on status: application discontinuation

Free format text: ABANDONED -- FAILURE TO RESPOND TO AN OFFICE ACTION