US20020145462A1 - Low voltage CMOS analog switch - Google Patents
Low voltage CMOS analog switch Download PDFInfo
- Publication number
- US20020145462A1 US20020145462A1 US10/161,886 US16188602A US2002145462A1 US 20020145462 A1 US20020145462 A1 US 20020145462A1 US 16188602 A US16188602 A US 16188602A US 2002145462 A1 US2002145462 A1 US 2002145462A1
- Authority
- US
- United States
- Prior art keywords
- channel transistor
- channel
- transistors
- coupled
- gate
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Abandoned
Links
Images
Classifications
-
- H—ELECTRICITY
- H03—ELECTRONIC CIRCUITRY
- H03K—PULSE TECHNIQUE
- H03K17/00—Electronic switching or gating, i.e. not by contact-making and –breaking
- H03K17/51—Electronic switching or gating, i.e. not by contact-making and –breaking characterised by the components used
- H03K17/56—Electronic switching or gating, i.e. not by contact-making and –breaking characterised by the components used by the use, as active elements, of semiconductor devices
- H03K17/687—Electronic switching or gating, i.e. not by contact-making and –breaking characterised by the components used by the use, as active elements, of semiconductor devices the devices being field-effect transistors
- H03K17/6871—Electronic switching or gating, i.e. not by contact-making and –breaking characterised by the components used by the use, as active elements, of semiconductor devices the devices being field-effect transistors the output circuit comprising more than one controlled field-effect transistor
- H03K17/6872—Electronic switching or gating, i.e. not by contact-making and –breaking characterised by the components used by the use, as active elements, of semiconductor devices the devices being field-effect transistors the output circuit comprising more than one controlled field-effect transistor using complementary field-effect transistors
-
- H—ELECTRICITY
- H03—ELECTRONIC CIRCUITRY
- H03K—PULSE TECHNIQUE
- H03K17/00—Electronic switching or gating, i.e. not by contact-making and –breaking
- H03K17/16—Modifications for eliminating interference voltages or currents
- H03K17/161—Modifications for eliminating interference voltages or currents in field-effect transistor switches
- H03K17/162—Modifications for eliminating interference voltages or currents in field-effect transistor switches without feedback from the output circuit to the control circuit
-
- H—ELECTRICITY
- H03—ELECTRONIC CIRCUITRY
- H03K—PULSE TECHNIQUE
- H03K17/00—Electronic switching or gating, i.e. not by contact-making and –breaking
- H03K17/51—Electronic switching or gating, i.e. not by contact-making and –breaking characterised by the components used
- H03K17/56—Electronic switching or gating, i.e. not by contact-making and –breaking characterised by the components used by the use, as active elements, of semiconductor devices
- H03K17/687—Electronic switching or gating, i.e. not by contact-making and –breaking characterised by the components used by the use, as active elements, of semiconductor devices the devices being field-effect transistors
- H03K17/6871—Electronic switching or gating, i.e. not by contact-making and –breaking characterised by the components used by the use, as active elements, of semiconductor devices the devices being field-effect transistors the output circuit comprising more than one controlled field-effect transistor
- H03K17/6874—Electronic switching or gating, i.e. not by contact-making and –breaking characterised by the components used by the use, as active elements, of semiconductor devices the devices being field-effect transistors the output circuit comprising more than one controlled field-effect transistor in a symmetrical configuration
Definitions
- the present disclosure relates to CMOS analog switches and more particularly to a low voltage, low leakage CMOS analog switch employing low threshold devices.
- Analog integrated circuits are generally implemented using switched-capacitor techniques employing transmission gate switches.
- the ability of transmission gates to conduct reliably in the rail-to-rail range imposes a lower limit upon low voltage operation.
- the disclosed embodiments of a new transmission gate overcome this limitation and allow for operation with voltages as low as 1 V.
- a conventional CMOS transmission gate consists of an N-channel and a P-channel enhancement MOSFET connected in parallel.
- the respective drains and sources of the two transistors are tied together to become the switch terminals while the gates of the two transistors are usually driven to the power supply rails such that they are of complementary polarity.
- the switch is on.
- the gate of the N-channel MOSFET is driven to the negative rail and the gate of P-channel MOSFET is driven to the positive rail, the switch is turned off.
- the “on” resistance of the transmission gate is a function of the device sizes, supply voltage, signal voltage and the threshold voltages of the MOSFETs.
- the switch For the switch to have a finite “on” resistance over the entire range of the signal voltage, the sum of the magnitudes of the threshold voltages of the N-channel MOSFET and the P-channel MOSFET, V TN +
- is therefore constrained to be less than 1.5V over process and temperature variations.
- reducing the threshold voltages of the devices results in the exponential increase of the sub-threshold leakage when the transmission gate is turned off.
- Prior art solutions to this problem generally comprise increasing the gate voltage (i.e., clock multiplication) or reducing the leakage off-current.
- known methods of reducing the leakage off-current include limiting the signal swing, adjusting V T by back bias, providing a series transmission gate switch and a parallel/series transmission gate.
- Bazarjani et al. disclose a parallel transmission gate using high V T MOSFETs along with a series transmission gate switch using low V T MOSFETs. The disclosed transmission gate does not however reduce leakage off-current in the case where the signal is close to or equal to the negative supply rail.
- a parallel/series transmission gate using high V T MOSFETs in the parallel transmission gate and low V T MOSFETs in the series transmission gate is useful for general purpose signal routing.
- the series transmission gate includes either a P-channel MOSFET, N-channel MOSFET, P-channel MOSFET series configuration or an N-channel MOSFET, P-channel MOSFET, N-channel MOSFET series configuration.
- the disclosed embodiments substantially reduce leakage off-current.
- the minimum required supply voltage for the “on” condition is reduced by the lower of ( ⁇ V TN , ⁇ V TP ). Additionally, the leakage current of the series transmission gate is less than or equal to the leakage current of the parallel transmission gate for the same device geometries as long as the supply voltage is greater than ⁇ V TN + ⁇ V TP .
- FIG. 1 is a schematic view of a first embodiment of a low voltage analog switch.
- FIG. 2 is a schematic view of a second embodiment of a low voltage analog switch.
- a conventional transmission gate generally designated 12 includes a first N-channel MOSFET 14 connected in parallel to a first P-channel MOSFET 16 .
- the threshold voltage of the first N-channel MOSFET 14 is V TN and the threshold voltage of the first P-channel MOSFET 16 is V TP .
- the respective drains (D) and sources (S) of the two transistors 14 and 16 are tied together to become the switch terminals while the gates of the two transistors N and P are usually driven to the power supply rails such that they are of complementary polarity.
- a series transmission gate generally designated 20 is connected in parallel to transmission gate 12 and includes a series combination of a second N-channel MOSFET 22 having a low threshold voltage V TN′ , a second P-channel MOSFET 24 having a low threshold voltage V TP′ , and a third N-channel MOSFET 26 having a low threshold voltage V TN′ .
- the gates of the N-channel MOSFETs 14 , 22 and 26 are tied together and the gates of the P-channel MOSFETs 16 and 24 are tied together.
- a second embodiment of a low voltage analog switch is shown generally as 100 .
- a conventional transmission gate generally designated 120 includes a first N-channel MOSFET 140 connected in parallel to a first P-channel MOSFET 160 .
- the threshold voltage of the first N-channel MOSFET 140 is V TN and the threshold voltage of the first P-channel MOSFET 160 is V TP .
- the respective drains (D) and sources (S) of the two transistors 140 and 160 are tied together to become the switch terminals while the gates of the two transistors N and P are usually driven to the power supply rails such that they are of complementary polarity.
- a series transmission gate generally designated 200 is connected in parallel to transmission gate 120 and includes a series combination of a second P-channel MOSFET 220 having a low threshold voltage V TP′ , a second N-channel MOSFET 240 having a low threshold voltage V TN′ , and a third P-channel MOSFET 260 having a low threshold voltage V TP′ .
- the gates of the N-channel MOSFETs 140 and 240 are tied together and the gates of the P-channel MOSFETs 160 , 220 and 260 are tied together.
- transmission gate ( 12 , 120 ) is on over the signal range
- transmission gate ( 20 , 200 ) is on over the signal range
- V cc V TN >
- V TP ⁇ V cc ⁇ V TN + ⁇ V TN .
- V cc >V TN +
- V cc >V TN +
- terminal X is the source side of MOSFETs ( 24 , 240 ) and ( 22 , 260 ).
- Vx ⁇ V TN for N-channel MOSFET sub-threshold conduction
- V cc ⁇ V TN + ⁇ V TP .
- terminal Y is the source side of MOSFETs ( 24 , 240 ) and ( 26 , 220 ). Because of symmetry, the above inequalities are valid with Vy replacing Vx. As above, if V cc > ⁇ V TN + ⁇ V TP there is no sub-threshold current flow from D to S.
Landscapes
- Electronic Switches (AREA)
Abstract
A low voltage analog switch having low leakage off-current and including a first transmission gate having a first N-channel transistor and a first P-channel transistor, each first and second transistor having respective drain and source terminals coupled together to form switch drain and source terminals, and a second transmission gate having a second N-channel transistor coupled in series to a second P-channel transistor coupled in series to a third N-channel transistor, the second transmission gate being coupled in parallel to the first transmission gate, the gates of the second and third N-channel transistors being coupled to the gate of the first N-channel transistor and a gate of the second P-channel transistor being coupled to the gate of the first P-channel transistor. In another embodiment, the second transmission gate includes a second P-channel transistor coupled in series to a second N-channel transistor coupled in series to a third P-channel transistor, the second transmission gate being coupled in parallel to the first transmission gate, the gates of the second and third P-channel transistors being coupled to the gate of the first P-channel transistor and a gate of the second N-channel transistor being coupled to the gate of the first N-channel transistor
Description
- This application is a continuation claiming priority to application Ser. No. 09/626,013 entitled: “LOW VOLTAGE CMOS ANALOG SWITCH”, filed on Jul. 25, 2000, which is incorporated herein by reference.
- The present disclosure relates to CMOS analog switches and more particularly to a low voltage, low leakage CMOS analog switch employing low threshold devices.
- Battery-powered operation and low voltage digital circuits have motivated the design of low voltage analog circuits. Analog integrated circuits are generally implemented using switched-capacitor techniques employing transmission gate switches. The ability of transmission gates to conduct reliably in the rail-to-rail range imposes a lower limit upon low voltage operation. The disclosed embodiments of a new transmission gate overcome this limitation and allow for operation with voltages as low as 1 V.
- A conventional CMOS transmission gate consists of an N-channel and a P-channel enhancement MOSFET connected in parallel. The respective drains and sources of the two transistors are tied together to become the switch terminals while the gates of the two transistors are usually driven to the power supply rails such that they are of complementary polarity. When the gate of the N-channel MOSFET is driven to the positive rail and the gate of the P-channel MOSFET is driven to the negative rail, the switch is on. When the gate of the N-channel MOSFET is driven to the negative rail and the gate of P-channel MOSFET is driven to the positive rail, the switch is turned off.
- The “on” resistance of the transmission gate is a function of the device sizes, supply voltage, signal voltage and the threshold voltages of the MOSFETs. For the switch to have a finite “on” resistance over the entire range of the signal voltage, the sum of the magnitudes of the threshold voltages of the N-channel MOSFET and the P-channel MOSFET, VTN+|VTP|, must be less than or equal to the supply voltage. For low voltage operation (<1.5V), VTN+|VTP| is therefore constrained to be less than 1.5V over process and temperature variations. However, reducing the threshold voltages of the devices results in the exponential increase of the sub-threshold leakage when the transmission gate is turned off.
- In order to ensure that sub-threshold leakage is negligible, it is necessary to keep VTN>0.5V and VTP<−0.5V over all process corners and temperatures. Given the typical process variations, these constraints are very difficult to achieve without unacceptable yield loss. It is generally not possible to satisfy both constraints simultaneously because the imposed limits are very tight over process variations and temperature. Moreover, for a 1.2V supply voltage, it is impossible to satisfy both threshold voltage constraints simultaneously.
- Prior art solutions to this problem generally comprise increasing the gate voltage (i.e., clock multiplication) or reducing the leakage off-current. As disclosed in Bazarjani et al., “Low voltage SC Circuit Design with Low−Vt MOSFETs”, known methods of reducing the leakage off-current include limiting the signal swing, adjusting VT by back bias, providing a series transmission gate switch and a parallel/series transmission gate. In particular, Bazarjani et al. disclose a parallel transmission gate using high VT MOSFETs along with a series transmission gate switch using low VT MOSFETs. The disclosed transmission gate does not however reduce leakage off-current in the case where the signal is close to or equal to the negative supply rail.
- There therefore exists a need for an analog switch capable of low voltage operation which substantially reduces leakage off-current over the entire signal range.
- A parallel/series transmission gate using high VT MOSFETs in the parallel transmission gate and low VT MOSFETs in the series transmission gate is useful for general purpose signal routing. The series transmission gate includes either a P-channel MOSFET, N-channel MOSFET, P-channel MOSFET series configuration or an N-channel MOSFET, P-channel MOSFET, N-channel MOSFET series configuration. The disclosed embodiments substantially reduce leakage off-current. For low threshold voltage N-channel MOSFETs having VTN′=VTN−ΔVTN and low threshold voltage P-channel MOSFETs having |VTP′|=|VTP|−ΔVTP, the minimum required supply voltage for the “on” condition is reduced by the lower of (ΔVTN, ΔVTP). Additionally, the leakage current of the series transmission gate is less than or equal to the leakage current of the parallel transmission gate for the same device geometries as long as the supply voltage is greater than ΔVTN+ΔVTP. To provide for both finite “on” resistance and low leakage current, both of the above constraints are satisfied and the resulting supply voltage is the lower of ΔVTN+ΔVTP and the minimum supply voltage reduced by the lower of (ΔVTN, ΔVTP).
- FIG. 1 is a schematic view of a first embodiment of a low voltage analog switch.
- FIG. 2 is a schematic view of a second embodiment of a low voltage analog switch.
- Referring first to FIG. 1, a first embodiment of a low voltage analog switch is shown generally as10. A conventional transmission gate generally designated 12 includes a first N-
channel MOSFET 14 connected in parallel to a first P-channel MOSFET 16. The threshold voltage of the first N-channel MOSFET 14 is VTN and the threshold voltage of the first P-channel MOSFET 16 is VTP. The respective drains (D) and sources (S) of the twotransistors transmission gate 12 and includes a series combination of a second N-channel MOSFET 22 having a low threshold voltage VTN′, a second P-channel MOSFET 24 having a low threshold voltage VTP′, and a third N-channel MOSFET 26 having a low threshold voltage VTN′. As shown, the gates of the N-channel MOSFETs channel MOSFETs - Referring to FIG. 2, a second embodiment of a low voltage analog switch is shown generally as100. A conventional transmission gate generally designated 120 includes a first N-
channel MOSFET 140 connected in parallel to a first P-channel MOSFET 160. The threshold voltage of the first N-channel MOSFET 140 is VTN and the threshold voltage of the first P-channel MOSFET 160 is VTP. The respective drains (D) and sources (S) of the twotransistors transmission gate 120 and includes a series combination of a second P-channel MOSFET 220 having a low threshold voltage VTP′, a second N-channel MOSFET 240 having a low threshold voltage VTN′, and a third P-channel MOSFET 260 having a low threshold voltage VTP′. As shown, the gates of the N-channel MOSFETs channel MOSFETs - With regard to either embodiment, assuming the negative supply voltage is 0 and the positive supply is Vcc, transmission gate (12, 120) is on over the signal range |VTP| to Vcc−VTN. For the same supply voltage, transmission gate (20, 200) is on over the signal range |VTP′| to Vcc−VTN′. To ensure that at least one of the gates (12,120) and (20,200) is on over the entire range of 0 to Vcc, the following conditions must be satisfied:
- V cc −V TN >|V TP′| and
- |V TP |<V cc −V TN′.
- Substituting VTN′=VTN−ΔVTN and |VTP′|=|VTP|−ΔVTP yields
- V cc −V TN >|V TP |−ΔV TP and
- |V TP |<V cc −V TN +ΔV TN.
- The last two equations can be rearranged as
- V cc >V TN +|V TP |−ΔV TP and
- V cc >V TN +|V TP |−ΔV TN.
- Therefore the improvement in supply voltage for the “on” condition is the smaller of ΔVTP and ΔVTN.
- Assuming that the “off” leakage of the conventional transmission gate (12,120) is low enough to be taken as the benchmark for the “off” leakage of the series transmission gate (20,200) and further assuming that all the leakage of series transmission gate (20,200) is due to sub-threshold conduction of transistors (22,220), (24,240) and/or (26,260), for sub-threshold leakage current flowing from terminal S to terminal D (FIGS. 1 and 2), terminal X is the source side of MOSFETs (24,240) and (22,260). With the above assumptions, the voltage at node X (Vx) should satisfy the following two constraints
- Vx>V cc −ΔV TP (for P-channel MOSFET sub-threshold conduction) and
- Vx<ΔV TN (for N-channel MOSFET sub-threshold conduction)
- Combining the two inequalities yields:
- ΔV TN >V cc −ΔV TP or
- V cc <ΔV TN +ΔV TP.
- Therefore, if Vcc>ΔVTN+ΔVTP there is no sub-threshold current flow from S to D.
- For sub-threshold current flowing from D to S, terminal Y is the source side of MOSFETs (24,240) and (26,220). Because of symmetry, the above inequalities are valid with Vy replacing Vx. As above, if Vcc>ΔVTN+ΔVTP there is no sub-threshold current flow from D to S.
- The described embodiments are to be considered as illustrative and not restrictive, and the invention is not to be limited to the details given herein, but may be modified within the scope of the appended claims. In particular, it will be apparent to one skilled in the art that the inclusion of passive components in series with the transistors of the disclosed embodiments is within the scope of the invention.
Claims (30)
1. A low voltage analog switch comprising:
a first transmission gate having a first N-channel transistor and a first P-channel transistor, each first and second transistor having respective drain and source terminals coupled together and forming switch drain and source terminals; and
a second transmission gate comprising a second N-channel transistor coupled in series to a second P-channel transistor coupled in series to a third N-channel transistor, the second transmission gate being coupled in parallel to the switch drain and source terminals, the gates of the second and third N-channel transistors being coupled to a gate of the first N-channel transistor and a gate of the second P-channel transistor being coupled to a gate of the first P-channel transistor.
2. A low voltage analog switch as recited in claim 1 wherein the second transmission gate is operable to reduce a minimum supply voltage of the switch.
3. A low voltage analog switch as recited in claim 1 wherein the second transmission gate is operable to maintain a leakage off-current of the switch.
4. A low voltage analog switch as recited in claim 2 wherein the first N-channel transistor and the first P-channel transistor are high threshold voltage transistors and wherein the second and third N-channel transistors and the second P-channel transistor are low threshold voltage transistors.
5. A low voltage analog switch as recited in claim 4 wherein the threshold voltage of the second and third N-channel transistors is ΔVTN less than the threshold voltage of the first N-channel transistor, the threshold voltage of the second P-channel transistor is ΔVTP less than the threshold of the first P-channel transistor and the minimum supply voltage is greater than ΔVTN+ΔVTP.
6. A low voltage analog switch as recited in claim 4 wherein the threshold voltage of the second and third N-channel transistors is ΔVTN less than the threshold voltage of the first N-channel transistor, the threshold voltage of the second P-channel transistor is ΔVTP less than the threshold of the first P-channel transistor and the reduction in the minimum supply voltage is the lesser of ΔVTN and ΔVTP.
7. A low voltage analog switch as recited in claim 4 wherein the threshold voltage of the second and third N-channel transistors is ΔVTN less than the threshold voltage of the first N-channel transistor, the threshold voltage of the second P-channel transistor is ΔVTP less than the threshold of the first P-channel transistor and the reduction in the minimum supply voltage is the lesser of ΔVTN and ΔVTP and wherein the minimum supply voltage is greater than ΔVTN+ΔVTP.
8. A low voltage analog switch as recited in claim 2 wherein a positive rail of the supply voltage is coupled to the gate of the first N-channel transistor and a negative rail of the supply voltage is coupled to the gate of the second P-channel transistor.
9. A low voltage analog switch as recited in claim 3 wherein the first N-channel transistor and the first P-channel transistor are high threshold voltage transistors and wherein the second and third N-channel transistors and the second P-channel transistor are low threshold voltage transistors.
10. A low voltage analog switch as recited in claim 1 further comprising a plurality of passive device in series with the first, second and third N-channel transistors and first and second P-channel transistors.
11. A low voltage analog switch as recited in claim 1 wherein the N-channel transistors are N-channel MOSFETs and the P-channel transistors are P-channel MOSFETs.
12. A low voltage analog switch as recited in claim 1 wherein the second transmission gate is operable to reduce a minimum supply voltage of the switch while maintaining a leakage off-current of the switch.
13. A low voltage analog switch as recited in claim 12 wherein the leakage off-current of the switch is maintained over a rail-to-rail range of a switched signal.
14. A low voltage analog switch comprising:
a first transmission gate having a first N-channel transistor and a first P-channel transistor, each first and second transistor having respective drain and source terminals coupled together and forming switch drain and source terminals; and
a second transmission gate comprising a second P-channel transistor coupled in series to a second N-channel transistor coupled in series to a third P-channel transistor, the second transmission gate being coupled in parallel to the first transmission gate drain and source terminals, the gates of the second and third N-channel transistors being coupled to a gate of the first N-channel transistor and a gate of the second P-channel transistor being coupled to a gate of the first P-channel transistor.
15. A low voltage analog switch as recited in claim 14 wherein the second transmission gate is operable to reduce a minimum supply voltage of the switch.
16. A low voltage analog switch as recited in claim 14 wherein the second transmission gate is operable to maintain a leakage off-current of the switch.
17. A low voltage analog switch as recited in claim 15 wherein the first N-channel transistor and the first P-channel transistor are high threshold voltage transistors and wherein the second and third P-channel transistors and the second N-channel transistor are low threshold voltage transistors.
18. A low voltage analog switch as recited in claim 17 wherein the threshold voltage of the second and third P-channel transistors is ΔVTP less than the threshold voltage of the first P-channel transistor, the threshold voltage of the second N-channel transistor is ΔVTN less than the threshold of the first N-channel transistor and the minimum supply voltage is greater than ΔVTN+ΔVTP.
19. A low voltage analog switch as recited in claim 17 wherein the threshold voltage of the second and third P-channel transistors is ΔVTP less than the threshold voltage of the first P-channel transistor, the threshold voltage of the second N-channel transistor is ΔVTN less than the threshold of the first N-channel transistor and the reduction in the minimum supply voltage is the lesser of ΔVTN and ΔVTP.
20. A low voltage analog switch as recited in claim 17 wherein the threshold voltage of the second and third P-channel transistors is ΔVTP less than the threshold voltage of the first P-channel transistor, the threshold voltage of the second N-channel transistor is ΔVTN less than the threshold of the first N-channel transistor and the reduction in the minimum supply voltage is the lesser of ΔVTN and ΔVTP and wherein the minimum supply voltage is greater than ΔVTN+ΔVTP.
21. A low voltage analog switch as recited in claim 15 wherein a positive rail of the supply voltage is coupled to the gate of the first N-channel transistor and a negative rail of the supply voltage is coupled to the gate of the second P-channel transistor.
22. A low voltage analog switch as recited in claim 16 wherein the first N-channel transistor and the first P-channel transistor are high threshold voltage transistors and wherein the second and third P-channel transistors and the second N-channel transistor are low threshold voltage transistors.
23. A low voltage analog switch as recited in claim 14 further comprising a plurality of passive device in series with the first, second and third P-channel transistors and first and second N-channel transistors.
24. A low voltage analog switch as recited in claim 14 wherein the N-channel transistors are N-channel MOSFETs and the P-channel transistors are P-channel MOSFETs.
25. A low voltage analog switch as recited in claim 14 wherein the second transmission gate is operable to reduce a minimum supply voltage of the switch while maintaining a leakage off-current of the switch.
26. A low voltage analog switch as recited in claim 25 wherein the leakage off-current of the switch is maintained over a rail-to-rail range of a switched signal.
27. A method for reducing the supply voltage of an analog switch while maintaining the leakage off-current comprising the acts of:
providing a first transmission gate having a first N-channel transistor and a first P-channel transistor, each first and second transistor having respective drain and source terminals coupled together and forming switch drain and source terminals;
providing a second transmission gate comprising a second N-channel transistor coupled in series to a second P-channel transistor coupled in series to a third N-channel transistor;
coupling the second transmission gate in parallel to the switch drain and source terminals, the gates of the second and third N-channel transistors being coupled to a gate of the first N-channel transistor and a gate of the second P-channel transistor being coupled to a gate of the first P-channel transistor.
28. A method as recited in claim 27 wherein the first N-channel transistor and the first P-channel transistor are high threshold voltage transistors and wherein the second and third N-channel transistors and the second P-channel transistor are low threshold voltage transistors.
29. A method for reducing the supply voltage of an analog switch while maintaining the leakage off-current comprising the acts of:
providing a first transmission gate having a first N-channel transistor and a first P-channel transistor, each first and second transistor having respective drain and source terminals coupled together and forming switch drain and source terminals;
providing a second transmission gate comprising a second P-channel transistor coupled in series to a second N-channel transistor coupled in series to a third P-channel transistor;
coupling the second transmission gate in parallel to the switch drain and source terminals, the gates of the second and third P-channel transistors being coupled to a gate of the first P-channel transistor and a gate of the second N-channel transistor being coupled to a gate of the first N-channel transistor.
30. A method as recited in claim 29 wherein the first N-channel transistor and the first P-channel transistor are high threshold voltage transistors and wherein the second and third P-channel transistors and the second N-channel transistor are low threshold voltage transistors.
Priority Applications (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US10/161,886 US20020145462A1 (en) | 2000-07-26 | 2002-06-05 | Low voltage CMOS analog switch |
Applications Claiming Priority (2)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US09/626,013 US6492860B1 (en) | 2000-07-26 | 2000-07-26 | Low voltage CMOS analog switch |
US10/161,886 US20020145462A1 (en) | 2000-07-26 | 2002-06-05 | Low voltage CMOS analog switch |
Related Parent Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US09/626,013 Continuation US6492860B1 (en) | 2000-07-26 | 2000-07-26 | Low voltage CMOS analog switch |
Publications (1)
Publication Number | Publication Date |
---|---|
US20020145462A1 true US20020145462A1 (en) | 2002-10-10 |
Family
ID=24508589
Family Applications (2)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US09/626,013 Expired - Lifetime US6492860B1 (en) | 2000-07-26 | 2000-07-26 | Low voltage CMOS analog switch |
US10/161,886 Abandoned US20020145462A1 (en) | 2000-07-26 | 2002-06-05 | Low voltage CMOS analog switch |
Family Applications Before (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US09/626,013 Expired - Lifetime US6492860B1 (en) | 2000-07-26 | 2000-07-26 | Low voltage CMOS analog switch |
Country Status (2)
Country | Link |
---|---|
US (2) | US6492860B1 (en) |
WO (1) | WO2002011287A1 (en) |
Cited By (2)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US20100109751A1 (en) * | 2008-10-30 | 2010-05-06 | Qualcomm Incorporated | High-performance analog switch |
WO2019231943A1 (en) * | 2018-05-31 | 2019-12-05 | Bae Systems Information And Electronic Systems Integration Inc. | Radiation-hardened latch circuit |
Families Citing this family (13)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
ES2220209B1 (en) * | 2003-04-25 | 2006-01-16 | Universidad De Sevilla | METHOD FOR SWITCHING SWITCHES UNDER LOW VOLTAGE POWER SUPPLY AND SWITCH CONDITIONS FOR THE PRACTICE OF THE SAME. |
JP4291295B2 (en) * | 2005-04-08 | 2009-07-08 | エルピーダメモリ株式会社 | Logic circuit |
DE102005016748A1 (en) * | 2005-04-11 | 2006-10-12 | Micronas Gmbh | Regulation circuit for field effect transistor (FET) has first and second switching configurations for respectively maintaining and regulating source voltage of FET |
US20070085577A1 (en) * | 2005-10-18 | 2007-04-19 | Texas Instruments Incorporated | High frequency transmission gate buffer |
EP2293444B1 (en) * | 2009-08-26 | 2017-08-23 | The Alfred E. Mann Foundation for Scientific Research | High voltage switch in low voltage process |
US8054122B2 (en) * | 2009-12-08 | 2011-11-08 | STMicroelectronics Asia Pacific Pte Ltd (SG) | Analog switch with a low flatness operating characteristic |
US20120081172A1 (en) * | 2010-09-30 | 2012-04-05 | Jonathan Hoang Huynh | High Voltage Switch Suitable for Use in Flash Memory |
US8537593B2 (en) | 2011-04-28 | 2013-09-17 | Sandisk Technologies Inc. | Variable resistance switch suitable for supplying high voltage to drive load |
US8368453B2 (en) | 2011-05-25 | 2013-02-05 | Analog Devices, Inc. | Switch circuits |
US8395434B1 (en) | 2011-10-05 | 2013-03-12 | Sandisk Technologies Inc. | Level shifter with negative voltage capability |
US9330776B2 (en) | 2014-08-14 | 2016-05-03 | Sandisk Technologies Inc. | High voltage step down regulator with breakdown protection |
US9601167B1 (en) | 2015-03-02 | 2017-03-21 | Michael C. Stephens, Jr. | Semiconductor device having dual-gate transistors and calibration circuitry |
TWI824867B (en) * | 2022-12-05 | 2023-12-01 | 財團法人工業技術研究院 | Switching circuit and programmable connection chip |
Family Cites Families (9)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
KR860001485B1 (en) * | 1982-09-13 | 1986-09-26 | 산요덴기 가부시기가이샤 | Analog switch circuit |
JPH07105447B2 (en) * | 1988-12-15 | 1995-11-13 | 株式会社東芝 | Transmission gate |
JP2642465B2 (en) * | 1989-01-17 | 1997-08-20 | 株式会社東芝 | Analog signal input circuit |
US5289062A (en) * | 1991-03-18 | 1994-02-22 | Quality Semiconductor, Inc. | Fast transmission gate switch |
JP2833289B2 (en) * | 1991-10-01 | 1998-12-09 | 日本電気株式会社 | Analog switch |
EP0698966B1 (en) * | 1994-07-29 | 1998-10-07 | STMicroelectronics S.r.l. | MOS transistor switch without body effect |
US5506528A (en) * | 1994-10-31 | 1996-04-09 | International Business Machines Corporation | High speed off-chip CMOS receiver |
US6154085A (en) * | 1998-09-08 | 2000-11-28 | Maxim Integrated Products, Inc. | Constant gate drive MOS analog switch |
US6163199A (en) * | 1999-01-29 | 2000-12-19 | Fairchild Semiconductor Corp. | Overvoltage/undervoltage tolerant transfer gate |
-
2000
- 2000-07-26 US US09/626,013 patent/US6492860B1/en not_active Expired - Lifetime
-
2001
- 2001-03-15 WO PCT/US2001/008514 patent/WO2002011287A1/en active Application Filing
-
2002
- 2002-06-05 US US10/161,886 patent/US20020145462A1/en not_active Abandoned
Cited By (3)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US20100109751A1 (en) * | 2008-10-30 | 2010-05-06 | Qualcomm Incorporated | High-performance analog switch |
US7940111B2 (en) | 2008-10-30 | 2011-05-10 | Qualcomm Incorporated | High-performance analog switch |
WO2019231943A1 (en) * | 2018-05-31 | 2019-12-05 | Bae Systems Information And Electronic Systems Integration Inc. | Radiation-hardened latch circuit |
Also Published As
Publication number | Publication date |
---|---|
US6492860B1 (en) | 2002-12-10 |
WO2002011287A1 (en) | 2002-02-07 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
US6492860B1 (en) | Low voltage CMOS analog switch | |
US6885234B2 (en) | Resistance load source follower circuit | |
US7176741B2 (en) | Level shift circuit | |
US4578600A (en) | CMOS buffer circuit | |
US6154085A (en) | Constant gate drive MOS analog switch | |
US7400171B1 (en) | Electronic switch having extended voltage range | |
US7271452B2 (en) | Analog switch | |
US20040207450A1 (en) | Voltage level shifter and system mounting voltage level shifter therein | |
US6633470B2 (en) | Overvoltage protection circuit for bidirectional transmission gate | |
EP0798860A3 (en) | High voltage level shift circuit including cmos transistor having thin gate insulating film | |
KR950016002A (en) | 3-input buffer circuit | |
JPS623611B2 (en) | ||
US20040004499A1 (en) | Semiconductor integrated circuit | |
JP2788890B2 (en) | Level shift circuit | |
JP3386661B2 (en) | Output buffer | |
JP2001111412A (en) | Input signal level conversion circuit and liquid crystal display device | |
JP2500791B2 (en) | Operational amplifier circuit | |
US6049226A (en) | Level converter | |
JP4183599B2 (en) | Differential output circuit | |
JPH0779145A (en) | Analog switch | |
JP3811300B2 (en) | CMOS buffer circuit | |
JP2004282121A (en) | Semiconductor integrated circuit and differential amplifier | |
JPH02170618A (en) | Semiconductor integrated circuit having multi-bit constant current output circuit | |
JP3104637B2 (en) | Oscillation circuit | |
JP2001223563A (en) | Flip flop circuit |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
STCB | Information on status: application discontinuation |
Free format text: ABANDONED -- FAILURE TO RESPOND TO AN OFFICE ACTION |