US20020071325A1 - Built-in self-test arrangement for integrated circuit memory devices - Google Patents

Built-in self-test arrangement for integrated circuit memory devices Download PDF

Info

Publication number
US20020071325A1
US20020071325A1 US09/941,075 US94107501A US2002071325A1 US 20020071325 A1 US20020071325 A1 US 20020071325A1 US 94107501 A US94107501 A US 94107501A US 2002071325 A1 US2002071325 A1 US 2002071325A1
Authority
US
United States
Prior art keywords
bist
test
self
address
built
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Abandoned
Application number
US09/941,075
Inventor
Kuong Hii
Danny Cline
Theo Powell
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
Individual
Original Assignee
Individual
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Priority claimed from US08/846,922 external-priority patent/US5883843A/en
Priority claimed from US09/268,281 external-priority patent/US6353563B1/en
Application filed by Individual filed Critical Individual
Priority to US09/941,075 priority Critical patent/US20020071325A1/en
Publication of US20020071325A1 publication Critical patent/US20020071325A1/en
Abandoned legal-status Critical Current

Links

Images

Classifications

    • GPHYSICS
    • G01MEASURING; TESTING
    • G01RMEASURING ELECTRIC VARIABLES; MEASURING MAGNETIC VARIABLES
    • G01R31/00Arrangements for testing electric properties; Arrangements for locating electric faults; Arrangements for electrical testing characterised by what is being tested not provided for elsewhere
    • G01R31/28Testing of electronic circuits, e.g. by signal tracer
    • G01R31/30Marginal testing, e.g. by varying supply voltage
    • GPHYSICS
    • G06COMPUTING; CALCULATING OR COUNTING
    • G06FELECTRIC DIGITAL DATA PROCESSING
    • G06F1/00Details not covered by groups G06F3/00 - G06F13/00 and G06F21/00
    • G06F1/04Generating or distributing clock signals or signals derived directly therefrom
    • G06F1/08Clock generators with changeable or programmable clock frequency
    • GPHYSICS
    • G06COMPUTING; CALCULATING OR COUNTING
    • G06FELECTRIC DIGITAL DATA PROCESSING
    • G06F11/00Error detection; Error correction; Monitoring
    • G06F11/22Detection or location of defective computer hardware by testing during standby operation or during idle time, e.g. start-up testing
    • G06F11/26Functional testing
    • G06F11/27Built-in tests
    • GPHYSICS
    • G11INFORMATION STORAGE
    • G11CSTATIC STORES
    • G11C29/00Checking stores for correct operation ; Subsequent repair; Testing stores during standby or offline operation
    • G11C29/04Detection or location of defective memory elements, e.g. cell constructio details, timing of test signals
    • G11C29/08Functional testing, e.g. testing during refresh, power-on self testing [POST] or distributed testing
    • G11C29/12Built-in arrangements for testing, e.g. built-in self testing [BIST] or interconnection details
    • G11C29/12015Built-in arrangements for testing, e.g. built-in self testing [BIST] or interconnection details comprising clock generation or timing circuitry
    • GPHYSICS
    • G11INFORMATION STORAGE
    • G11CSTATIC STORES
    • G11C29/00Checking stores for correct operation ; Subsequent repair; Testing stores during standby or offline operation
    • G11C29/04Detection or location of defective memory elements, e.g. cell constructio details, timing of test signals
    • G11C29/08Functional testing, e.g. testing during refresh, power-on self testing [POST] or distributed testing
    • G11C29/12Built-in arrangements for testing, e.g. built-in self testing [BIST] or interconnection details
    • G11C29/14Implementation of control logic, e.g. test mode decoders
    • GPHYSICS
    • G11INFORMATION STORAGE
    • G11CSTATIC STORES
    • G11C29/00Checking stores for correct operation ; Subsequent repair; Testing stores during standby or offline operation
    • G11C29/04Detection or location of defective memory elements, e.g. cell constructio details, timing of test signals
    • G11C29/08Functional testing, e.g. testing during refresh, power-on self testing [POST] or distributed testing
    • G11C29/12Built-in arrangements for testing, e.g. built-in self testing [BIST] or interconnection details
    • G11C29/14Implementation of control logic, e.g. test mode decoders
    • G11C29/16Implementation of control logic, e.g. test mode decoders using microprogrammed units, e.g. state machines
    • GPHYSICS
    • G11INFORMATION STORAGE
    • G11CSTATIC STORES
    • G11C29/00Checking stores for correct operation ; Subsequent repair; Testing stores during standby or offline operation
    • G11C29/04Detection or location of defective memory elements, e.g. cell constructio details, timing of test signals
    • G11C29/08Functional testing, e.g. testing during refresh, power-on self testing [POST] or distributed testing
    • G11C29/12Built-in arrangements for testing, e.g. built-in self testing [BIST] or interconnection details
    • G11C29/36Data generation devices, e.g. data inverters
    • GPHYSICS
    • G11INFORMATION STORAGE
    • G11CSTATIC STORES
    • G11C29/00Checking stores for correct operation ; Subsequent repair; Testing stores during standby or offline operation
    • G11C29/04Detection or location of defective memory elements, e.g. cell constructio details, timing of test signals
    • G11C29/08Functional testing, e.g. testing during refresh, power-on self testing [POST] or distributed testing
    • G11C29/12Built-in arrangements for testing, e.g. built-in self testing [BIST] or interconnection details
    • G11C29/38Response verification devices
    • GPHYSICS
    • G11INFORMATION STORAGE
    • G11CSTATIC STORES
    • G11C29/00Checking stores for correct operation ; Subsequent repair; Testing stores during standby or offline operation
    • G11C29/04Detection or location of defective memory elements, e.g. cell constructio details, timing of test signals
    • G11C29/08Functional testing, e.g. testing during refresh, power-on self testing [POST] or distributed testing
    • G11C29/12Built-in arrangements for testing, e.g. built-in self testing [BIST] or interconnection details
    • G11C29/46Test trigger logic
    • GPHYSICS
    • G11INFORMATION STORAGE
    • G11CSTATIC STORES
    • G11C29/00Checking stores for correct operation ; Subsequent repair; Testing stores during standby or offline operation
    • G11C29/04Detection or location of defective memory elements, e.g. cell constructio details, timing of test signals
    • G11C29/50Marginal testing, e.g. race, voltage or current testing
    • GPHYSICS
    • G11INFORMATION STORAGE
    • G11CSTATIC STORES
    • G11C29/00Checking stores for correct operation ; Subsequent repair; Testing stores during standby or offline operation
    • G11C29/56External testing equipment for static stores, e.g. automatic test equipment [ATE]; Interfaces therefor
    • G11C29/56012Timing aspects, clock generation, synchronisation
    • GPHYSICS
    • G11INFORMATION STORAGE
    • G11CSTATIC STORES
    • G11C5/00Details of stores covered by group G11C11/00
    • G11C5/14Power supply arrangements, e.g. power down, chip selection or deselection, layout of wirings or power grids, or multiple supply levels
    • G11C5/147Voltage reference generators, voltage or current regulators; Internally lowered supply levels; Compensation for voltage drops
    • GPHYSICS
    • G06COMPUTING; CALCULATING OR COUNTING
    • G06FELECTRIC DIGITAL DATA PROCESSING
    • G06F2201/00Indexing scheme relating to error detection, to error correction, and to monitoring
    • G06F2201/88Monitoring involving counting
    • GPHYSICS
    • G11INFORMATION STORAGE
    • G11CSTATIC STORES
    • G11C11/00Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor
    • G11C11/21Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using electric elements
    • G11C11/34Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using electric elements using semiconductor devices
    • G11C11/40Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using electric elements using semiconductor devices using transistors
    • G11C11/401Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using electric elements using semiconductor devices using transistors forming cells needing refreshing or charge regeneration, i.e. dynamic cells
    • GPHYSICS
    • G11INFORMATION STORAGE
    • G11CSTATIC STORES
    • G11C29/00Checking stores for correct operation ; Subsequent repair; Testing stores during standby or offline operation
    • G11C29/04Detection or location of defective memory elements, e.g. cell constructio details, timing of test signals
    • G11C2029/0407Detection or location of defective memory elements, e.g. cell constructio details, timing of test signals on power on

Definitions

  • This invention relates to the field of testing an integrated circuit device and more particularly to a built-in self-test (BIST) arrangement for an integrated circuit device.
  • BIST built-in self-test
  • a tester In conventional testing of memory devices, a tester is used to supply the control signals such as RAS, CAS and WE, address signals, such as A 0 -An, and data to the device under test. Outputs from the device under test are sampled by the tester to determine whether the device passes or fails. Testing of memories requires longer tester times, as device density increases. This results in escalating test cost. As the capacity of integrated circuit memory devices increases to 256 Mbits and above, testing time per device becomes a major component of cost of integrated circuit memory devices.
  • One way to test integrated circuit memory devices in less time per device is to apply a single test data bit to several cells concurrently by multiplexing the single bit to the several cells in parallel. Some failures, however, cannot be screened unless a single cell is accessed at a time. With limited parallelism, i.e., a number of units being tested simultaneously, high test time also translates into a long manufacturing cycle time. Testing of one batch of memory devices requires most of the other devices to be waiting in queue to be tested while some of the memory devices are actually undergoing functional test. One solution would be to get more testers, but this is not practical as it involves even higher cost. The time to deliver a batch of tested memory devices to a customer increases as a result. Another solution is to apply the test from the testers in parallel to the devices under test. The problem with this solution is that the parallel leads occasionally cause good devices to fail because of cross talk among the parallel leads.
  • the built-in self-test arrangement includes a read only memory that stores test algorithm instructions.
  • a logic circuit receives an instruction read from the read only memory and produces a group of output signals dependent upon the instruction.
  • a BIST register receives and stores the group of output signals from the logic circuit for controlling self-test of the integrated circuit.
  • a pass/fail comparator circuit compares expected data bits with data bits written into and read from a memory array to determine whether the integrate circuit passes or fails the test.
  • FIGS. 1 - 4 when positioned as shown in FIG. 5 present a block diagram of an integrated circuit memory device arranged with built-in self-test circuitry;
  • FIG. 6 shows a plurality of devices mounted for concurrent testing
  • FIG. 7 is a logic schematic of a test enabled shift register for BIST operation
  • FIG. 8 is a block diagram of an address control circuit for the BIST arrangement
  • FIGS. 9 - 12 are logic schematics used in the address control circuit of FIG. 8;
  • FIGS. 13 A- 13 C are schematic diagrams showing the operation of the address buffer of the memory device
  • FIG. 14 is a logic diagram of a BIST detector circuit
  • FIG. 15 is a timing diagram showing operating conditions of the detector circuit of FIG. 14;
  • FIGS. 16 - 21 are logic schematics of BIST address register circuits
  • FIG. 22 is a logic schematic of a BIST clock generator circuit
  • FIG. 23 is a table showing the register positions for storing data representing what test operations should be enabled to run or not enabled to run for a specific self-test;
  • FIGS. 24 and 25 show a logic schematic of a BIST program control circuit that includes a program counter
  • FIG. 26 is a logic schematic of the BIST ROM decoder
  • FIG. 27 is a schematic diagram of a BIST ROM for storing test algorithm instructions
  • FIG. 28 is a table of data stored in the BIST ROM for determining the operating sequences for several DRAM tests that can be run;
  • FIG. 29 is a table showing functions of bit stored in separate columns of the BIST ROM
  • FIGS. 30 and 31 are logic schematics for an exemplary ROM logic circuit
  • FIG. 31 is a logic schematic for a ROM logic circuit
  • FIG. 32 is table of VHDL language description of a Pass/Fail comparator.
  • FIG. 33 is a truth table and definitions.
  • FIGS. 1 - 4 there is shown the block diagram of an integrated circuit dynamic random access memory device 50 including a built-in self-test (BIST) arrangement 60 .
  • the device 50 is designed to operate as a synchronous random access memory during normal operation.
  • the built-in self-test arrangement operates in a distinctive self-test mode at times while the device 50 is not operating in the normal mode.
  • the built-in self-test arrangement is designed such that all the test signals are generated internally to a device, and the arrangement only takes a simple setup to get the device into a self-test mode to perform a self test. With the simple setup up, the built-in self-test arrangement performs a memory self-test in a cost effective procedure.
  • the arrangement also allows many devices to be tested in parallel without being limited by tester resources.
  • the device 50 While the device 50 operates in the normal mode, it operates like a well-known synchronous dynamic random access memory device.
  • the control signals RAS_ and CAS_ also are produced by the digital processor, which is not shown.
  • data is either written into or read out from storage cells located in the banks of the memory array 220 .
  • Data, to be written into the banks of the memory array 220 is applied to the device 50 by way of a data bus DQ 0 -DQ 31 .
  • This in-coming data is buffered in a data buffer circuit 230 and forwarded by way of an internal data bus 240 to the memory array 220 where it is stored until it is written over or until it is no longer refreshed at specified intervals.
  • This data bus DQ 0 -DQ 31 typically is connected to the data receiving and sending terminals of a digital processor, such as a microprocessor that is not shown.
  • a system clock signal CLK is applied to the device from an external source for synchronizing its operation with the digital processor, peripheral devices, and control circuitry that are connected in a system.
  • the system clock is the clock which controls operation of the digital processor.
  • the clock signal CLK is applied to a clock buffer 110 , which outputs an internal clock signal CLK for operating the memory array 220 during normal operation. This internal clock signal CLK controls operation of address decoding, writing data to the memory array, and reading data out of the memory array during such normal synchronous memory operations.
  • control signals RAS_, CAS_, and WE_ which are applied to the memory device 50 from the digital processor, are applied to a control signal buffer 120 .
  • these control signals pass through the control buffer 120 and a control bus 125 to the main control unit 130 of the memory array 220 .
  • these control signals RAS_, CAS_, and WE_ together with the internal system clock signal CLK control operations of the array 220 , as previously described.
  • Normal mode operation and self-test mode operation are two separate and distinct operations of the memory device 50 . Those two modes occur alternatively. Thus while the device 50 operates in its normal mode it is not able to inadvertently go into its self-test mode. Also while it is in its active self-test mode, it cannot inadvertently go into its normal mode. These are conditions that are imposed upon the operation of the device 50 by the built-in self-test arrangement 60 to be described.
  • the self-test mode of operation is different from the normal mode of operation.
  • Self-test mode is entered only upon power up of the memory device 50 . Special signal conditions are applied at that time to put the device 50 into the self-test mode.
  • FIG. 6 shows an arrangement for mounting several integrated circuit devices which are interconnected in parallel so that they all can be set up at once for self-test. Once set up the self-test can be run concurrently on some of or all of the devices.
  • BIST circuits take over control of all the signals such as CLK, RAS_, CAS_, WE_, the address bits, and the data bits.
  • a BIST address bit B_Ax is generated by the BIST circuits.
  • the BIST address bits replace the externally generated address bits Ax.
  • the BIST address bits B_Ax interface with the main circuit right out of the address buffer.
  • a test enabled shift register 330 receives and stores data that determines whether or not specific tests are enabled. The data are stored in the shift register at the righthand side of FIG. 3. During active self-test mode, BIST generated address signals are used for operating the device and externally applied address signals Ax are ignored.
  • FIG. 8 there is a block diagram of a BIST address control circuit 65 that controls generation of array addresses during an active self-test operation.
  • FIGS. 9, 10, 11 and 12 are logic schematics of circuits included within the address control circuit 65 of FIG. 8.
  • the BIST signals interface with the main circuit as close to the buffer as possible to ensure that they closely simulate conventional test conditions. This will allow the BIST circuits to test as much of the memory device circuitry as possible.
  • FIGS. 13 A_ 13 C show the interface between BIST generated signals and the main devices.
  • the main function of the BIST generated signals is to replace the external signals that the memory device receives.
  • the BIST interface there is a multiplex circuit which chooses between the BIST generated signals B-Ax and the external signals Ax from outside.
  • the address lines are being used for multiple purposes, besides the above two cases, they are also used in power up to bring information into the BIST circuit, as illustrated in FIG. 13B.
  • Control signals B_PADDIS and B_IN_EN generated by the self-test arrangement control how the multiplexer operates at anytime.
  • the address bus A 0 -A 13 of FIG. 1 is used for applying the special signal conditions for the self-test mode during and after power up.
  • An overvoltage signal is applied by way of one lead of the address bus A 0 -A 13 to a BIST detector circuit 300 , which responds to the overvoltage condition by putting itself in a standby self-test condition.
  • the address lead A 4 is used as an exemplary over voltage lead. While the BIST detector circuit 300 remains in its standby condition, it allows the built-in self-test arrangement to prepare for testing by accumulating information about a specific test to be run. Typically the specific test will be selected from a large group of tests which might be run.
  • the built-in self-test arrangement will remain in the self-test standby condition until another input signal is applied. Meanwhile data can be written into or read out of the memory array 220 , as if it were in the normal mode because the built-in self-test arrangement 60 is in standby rather than in active self-test mode.
  • the self-test arrangement 60 is put into the active self-test mode from standby by applying a high level signal CS_ by way of a lead 135 to the BIST detector circuit 300 .
  • the built-in self-test arrangement 60 and the memory device 50 will operate in the active self-test mode as long as the signal CS_ remains at the high level and then return to normal operation when the signal CS_ goes to its low level.
  • the BIST detector circuit 300 includes input terminals 301 , 135 , and 303 for receiving, respectively, a signal VUPB, an over voltage signal A 4 from the lead of the address bus A 0 -A 13 , and the control signal CS_.
  • An output lead 304 carries a built-in self-test enable signal BIST_EN that indicates when the device 50 is operating in its self-test mode.
  • the BIST detector circuit 300 detects a BIST request during power up only. To detect a BIST request requires an overvoltage to be detected at power up and the signal CS_ having a value of ‘0’ at that time. When the circuit 300 detects these two conditions at power up, the chip goes into a BIST standby mode. While the circuit 300 is in BIST standby mode and the signal CS_ goes high, the circuit 300 enters the self-test active mode.
  • FIG. 15 presents the timing diagram for the operation of the BIST detector circuit 300 of FIG. 14.
  • Several key signals are presented in FIG. 15 together with their interdependency. It is noted that all of the signals applied to the BIST detector circuit 300 are fundamentally voltage levels. As will be demonstrated subsequently herein, no external fluctuating control signals need to be applied to the memory device 50 during the active self-test mode. All signals for performing the repertoire of tests are produced by the built-in self-test arrangement 60 on the device 50 .
  • Two signals, A 4 and control signal CS_ are multiplexed for built-in self-test entry.
  • the signal A 4 or any other address bit, is multiplexed as an overvoltage.
  • Control signal CS_ is used for timing BIST entry and EXIT.
  • a BIST request is detected if an overvoltage is detected and the control signal CS_ is low when the device is being powered up. If an overvoltage is detected at the falling edge of VUPB, the device will go into BIST standby mode. The device will only go into BIST active mode if the control signal CS_ is subsequently pulled high. This will allow full control of the time to enter the BIST active mode.
  • CS_ if CS_ is pulled low, the device will exit BIST immediately. Normal operation occurs when CS_ is low. This prevents the BIST active mode from occurring during normal mode operation.
  • DFT Design for test
  • FIGS. 16 - 21 there are address range registers for storing address information used during self-test operations.
  • an internal signal B_SR_LOAD is generated to load in the information located on the address lines except the address for the overvoltage signal on lead A 4 .
  • the information loaded in contains two sets of information.
  • Test selection data on the address leads A 0 -A 3 , A 5 -A 10 determine whether or not each specific test is to be run in BIST active mode.
  • BIST operation options such as internal external clock option, full/sub array option, enable disable output option.
  • FIG. 3 there is shown a BIST oscillator circuit 310 that includes an arrangement for generating a continuously repetitive clock signal B_CLK which is used to produce a group of specific clock signals for controlling different parts of the built-in self-test operation.
  • FIG. 22 is a logic schematic of a BIST clock generator circuit 350 of FIG. 3. It derives BIST clock signals B_CLK_A, B_CLK_B, and B_CLK_C.
  • the clock signal B_CLK is applied to the clock buffer circuit 110 of FIG. 1 for taking over control of the clock buffer circuit 110 , which thereafter during the active self-test mode produces the clock signal B_CLK to control access to and the operations of the memory array 220 , as well as parts of the built-in self-test arrangement 60 .
  • Initially data from the address buffer 100 is transferred by way of an internal address bus 140 to an enabled tests circuit 330 in FIG. 3.
  • Exemplary circuit 330 is a shift register arrangement that stores data identifying a specific test, or a group of tests to be run during the relevant active self-test mode.
  • This data may be, for example, a high level for each test to be run and a low level for each test that is not to be run.
  • FIG. 23 there is shown a diagram of the information that is stored in the enabled test circuit 330 .
  • the address bits positions A 0 -A 3 represent the gross test, the pause test, X march and Y march.
  • Address bit positions A 5 -A 10 respectively, represent short disturb, long disturb, page disturb, burn in, write one row, and read one column.
  • Address bit position A 11 and bank addresses BA 0 and BA 1 respectively, represent output enable, sub array option, and internal clock/external clock selection.
  • a clock is needed for the BIST operation.
  • BIST circuit has an internal oscillator which provides this clock with a fixed frequency.
  • the previously mentioned address range registers 340 include a group of four registers which receive and store, respectively, row and column addresses which determine start and stop addresses in the memory array 220 where the test or tests should commence and end. Such addresses are used at the discretion of the person responsible for testing the device 50 . A default condition runs the tests throughout the entire memory starting at row address 0 and column address 0 . Thus the address range registers 340 are reset to zero when the device 50 is initially put into the active self-test mode. Thereafter the range addresses may be stored if desired during a DFT mode load operation.
  • Sub array testing permits the starting address to be any location and the ending address to be any location and they cna be loaded into the BIST address range registers via a DFT mode.
  • the BIST testing is applied between the starting and ending locations including one address location of the starting address is the same as the ending location.
  • the address ranges can be changed each time prior to BIST application thereby permitting the BIST to be applied to islands to fault free areas through repeated testing.
  • FIGS. 24 and 25 there is shown a program control circuit that includes a program counter 360 .
  • the BIST program counter 360 is included in the built-in self-test arrangement 60 for controlling test sequences.
  • the BIST program counter 360 Upon initiation of the active self-test mode, the BIST program counter 360 is reset by a signal B_RESET to its zero state.
  • This is a sequential logic arrangement in which its current state, in combination with the state of data furnished by a BIST ROM register determines the neat state of the BIST program counter 360 .
  • the state changes in response to a clock signal B_CLK_B applied from the clock generator 350 .
  • FIG. 26 is a logic schematic for a BIST ROM address decoder 370 , shown in FIG. 3.
  • the state of the BIST program counter 360 is represented by a group of binary signals that are applied by way of a bus 361 to the input of the BIST ROM address decoder 370 .
  • the group of input binary signals are decoded into a 1 out of 64 code for selecting a row of data from the BIST ROM 400 .
  • FIG. 27 shows the schematic layout of an sixty-four word by twelve bit BIST ROM 400 of FIG. 4.
  • the BIST ROM 400 is a sixty-four row read only memory that stores sequences of instructions for controlling several different test routines used to determine the operability of the memory array 220 .
  • the proposed BIST scheme has ten algorithms stored in a ROM. Each algorithm is typically made up of a series of instructions. The ten algorithms take up sixty-four ROM words and each ROM word has twelve bits. Each row address applied to the BIST ROM 400 , accesses a row of data stored therein in response to a clock signal B_CLK.
  • the first instruction in an algorithm is an instruction to determine if that test is being enabled. Whether the test is enabled or not is decided at power up when test selection information is loaded into the test enabled register. All or any subset of tests can be selected. A block of test code is skipped if a ‘0’ logical value is loaded in the corresponding tests enabled register.
  • the last instruction in an algorithm tests for ‘inverted pattern’.
  • two data patterns (‘0’ and ‘1’) need to be performed. This means each test is executed twice, once for each pattern.
  • This instruction looks at a register to determine if the current test is executing the normal pattern (pattern ‘0’). If it is, then the program counter will jump to the start of the test and repeat the test with an inverted pattern. If the instruction determines that it is e executing an inverted pattern, it will simple increment the program counter by 1 and move on to the next test since both data patterns have already been executed.
  • FIG. 28 there is shown the table of data stored in the BIST ROM 400 .
  • the lefthand column is the list of names of ten algorithms which represent the tests which may be selected to be run plus an instruction that all tests have been completed.
  • the first algorithm GROSS is for running a gross test. There are four rows of data, each representing one instruction for the gross test. Addresses for the instructions are shown in hexadecimal code in the second column from the left. The righthand column presents the mnemonic name for each instruction.
  • the main block of the table presents the data which is stored in the BIST ROM 400 . There are twelve columns of data in the table. In the table, there is a bold horizontal line setting off the beginning and ending addresses of each algorithm. Thus there is a bold line below the address hex 3 which is the fourth instruction in the algorithm GROSS.
  • the four instructions in the algorithm GROSS are jump not test enable (jnte) to pause, write all cells zero, read all cells with expected data zero, and invert data and jump if not previously inverted (divnj).
  • the Z 1 is the label at which to jump.
  • the first type is the program control instruction. This type of instruction deals with the flow of the program.
  • the program control instruction are introduced to control BIST operation.
  • the second type is the array access instruction which control how the cells of the array are to be accessed and written to and/or read from. They are basically the same type of instruction usually found on a tester which are translated into BIST ROM format.
  • An instruction that reads back a pattern from the array ( 220 ) is an example of a array access instruction.
  • the instruction is divided into two parts.
  • the first six bits of an instruction defines the actions to be taken and the last six bits is the data associated with the instruction.
  • the first six bits define the type of array access, whether it is a write or a read or both, whether the full array, only the rows, or the columns are accessed.
  • Read bit 11
  • the last six bits of the instruction provides information on how the whole array is read including the timing sets to be used (Tset 0 , Tset 1 ), the data values (ED) and pattern () and whether the address is to be incremented or decremented.
  • the last instruction in the ROM is an idle instruction to signal the end of BIST operation.
  • the last six bits of this instruction holds the revision number of the current 256M.
  • FIGS. 30 and 31 there is shown logic schematics for a ROM logic circuit 410 .
  • the data is applied to the input of the ROM logic circuit 410 , which is a combinational logic circuit that decodes the twelve bits of data of each instruction word.
  • Output signals from the ROM logic circuit 410 are applied to the data inputs of a ROM register circuit 420 where the data are stored for the duration required to complete execution of the instruction.
  • the BIST program counter 360 is reset. This initial state of the program counter 360 is decoded through BIST ROM address decoder 370 to produce a row address signal for the BIST ROM 400 . After the row address is applied and in response to a clock signal, the data from the selected row of the BIST ROM 400 is read out. All of the data read out from the selected row is applied to the input of the ROM logic circuit 410 .
  • FIGS. 30 and 31 present an exemplary logic schematic diagram of the ROM logic circuit 410 that performs desired combinational logic functions on the row of data applied from the selected row of the BIST ROM 400 .
  • the circuit 410 produces a group of output signals resulting from logical processing through the circuit 410 .
  • This group of output signals from the circuit are applied in parallel to and are stored in the ROM register 420 , which is arranged to forward them by way of a BIST data bus 421 to the pass/fail comparator circuit 430 , by way of a group of leads 422 to the BIST timing generator 440 , and by way of a program counter input bus 423 to the BIST program counter 360 .
  • FIG. 31 there is shown a logic schematic of an exemplary ROM register circuit 420 .
  • the data applied onto the program counter input bus 423 is accepted by the program counter 360 only when a program control instruction is being executed.
  • Data applied to the BIST timing generator controls generation of self-test signals, such as B_RAS_, B_CAS_ and B_WE_, which perform the functions of their similarly named control signals RAS_, CAS_ and WE_, used by a microprocessor to access the memory during normal operation.
  • Signals, applied by way of the BIST data bus 421 to the pass/fail comparator circuit 430 include memory access instructions and a data bit.
  • FIG. 44 presents the logic schematic diagram of an exemplary pass/fail circuit 430 that can be used in the built-in self-test arrangement 60 .
  • the pass/fail circuit 430 is responsive to control signals and a data bit received by way of the BIST data bus 421 from the ROM register 420 to produce a sequence of groups of data signals to be written into at least one bank of the memory array 220 in response to a write instruction from the BIST ROM 400 .
  • Pass/fail circuit 430 also receives control signals and a data bit by way of the BIST data bus 421 and read out data on a DQ bus 431 from the memory array 60 , in response to a read instruction.
  • the data bit from the BIST data bus 421 is processed to agree with the state of a prior-existing data bit that was written into the array location/locations from which the data on the DQ bus 431 is read.
  • the processed data bit is referred to as an expected data bit.
  • This expected data bit is compared with the data read from the memory array 60 and the result of the comparison is a Pass signal if the compared data are equal and is a Fail signal if the compared data are not equal.
  • the Pass signal indicating that the circuits traversed by the written in and read out data and the storage cell are operating correctly, is a low level signal.
  • a Fail signal indicating that some part of the circuits traversed by the written in and read out data or the storage cell is malfunctioning, is a high level signal.
  • a Fail signal is transmitted by way of a lead B_Pass/Fail to a PF register 432 where it is stored. Subsequently the stored Fail signal can be conveyed through a DQ buffer circuit 230 to an external pad of the memory device.
  • PF register 432 is reset upon entry of the active self-test mode. Pass signals are ignored and in effect discarded because they are a low level and the PF register is reset to begin the test operation. An assumption is made that the device is operable. So a single test failure is the only information of importance to be retained.
  • VHDL language is a standard language for describing logic circuits used by designers today.
  • B_ALTERNATE for alternate data
  • B_RDATA for expected data
  • B_WDATA for write data
  • FIG. 33 the functional table is given.
  • the compression table is shown in FIG. 33.
  • B_PF_ results gives the pass or fail depending on the corresponding values shown in the table.

Landscapes

  • Engineering & Computer Science (AREA)
  • General Engineering & Computer Science (AREA)
  • Theoretical Computer Science (AREA)
  • Physics & Mathematics (AREA)
  • General Physics & Mathematics (AREA)
  • Power Engineering (AREA)
  • Computer Hardware Design (AREA)
  • Quality & Reliability (AREA)
  • Tests Of Electronic Circuits (AREA)
  • For Increasing The Reliability Of Semiconductor Memories (AREA)

Abstract

An integrated circuit has a built-in self-test (BIST) arrangement (60). The built-in self-test arrangement includes a read only memory (ROM), (140) that stores test algorithm instructions. A ROM logic circuit (410) receives an instruction read from the read only memory and produces a group of output signals dependent upon the instruction. A BIST register 420 receives and stores the group of output signals from the logic circuit for controlling self-test of the integrated circuit.

Description

    FIELD OF THE INVENTION
  • This invention, relates to the field of testing an integrated circuit device and more particularly to a built-in self-test (BIST) arrangement for an integrated circuit device. [0001]
  • BACKGROUND OF THE INVENTION
  • In conventional testing of memory devices, a tester is used to supply the control signals such as RAS, CAS and WE, address signals, such as A[0002] 0-An, and data to the device under test. Outputs from the device under test are sampled by the tester to determine whether the device passes or fails. Testing of memories requires longer tester times, as device density increases. This results in escalating test cost. As the capacity of integrated circuit memory devices increases to 256 Mbits and above, testing time per device becomes a major component of cost of integrated circuit memory devices.
  • One way to test integrated circuit memory devices in less time per device is to apply a single test data bit to several cells concurrently by multiplexing the single bit to the several cells in parallel. Some failures, however, cannot be screened unless a single cell is accessed at a time. With limited parallelism, i.e., a number of units being tested simultaneously, high test time also translates into a long manufacturing cycle time. Testing of one batch of memory devices requires most of the other devices to be waiting in queue to be tested while some of the memory devices are actually undergoing functional test. One solution would be to get more testers, but this is not practical as it involves even higher cost. The time to deliver a batch of tested memory devices to a customer increases as a result. Another solution is to apply the test from the testers in parallel to the devices under test. The problem with this solution is that the parallel leads occasionally cause good devices to fail because of cross talk among the parallel leads. [0003]
  • Thus there is a problem in finding some way to efficiently test large capacity memory devices without requiring an enormous amount of time on a tester per memory device. [0004]
  • SUMMARY OF THE INVENTION
  • This problem and others are resolved by an integrated circuit which has a built-in self-test (BIST) arrangement. The built-in self-test arrangement includes a read only memory that stores test algorithm instructions. A logic circuit, receives an instruction read from the read only memory and produces a group of output signals dependent upon the instruction. A BIST register receives and stores the group of output signals from the logic circuit for controlling self-test of the integrated circuit. A pass/fail comparator circuit compares expected data bits with data bits written into and read from a memory array to determine whether the integrate circuit passes or fails the test. [0005]
  • BRIEF DESCRIPTION OF THE DRAWINGS
  • FIGS. [0006] 1-4 when positioned as shown in FIG. 5 present a block diagram of an integrated circuit memory device arranged with built-in self-test circuitry;
  • FIG. 6 shows a plurality of devices mounted for concurrent testing; [0007]
  • FIG. 7 is a logic schematic of a test enabled shift register for BIST operation; [0008]
  • FIG. 8 is a block diagram of an address control circuit for the BIST arrangement; [0009]
  • FIGS. [0010] 9-12 are logic schematics used in the address control circuit of FIG. 8;
  • FIGS. [0011] 13A-13C are schematic diagrams showing the operation of the address buffer of the memory device;
  • FIG. 14 is a logic diagram of a BIST detector circuit; [0012]
  • FIG. 15 is a timing diagram showing operating conditions of the detector circuit of FIG. 14; [0013]
  • FIGS. [0014] 16-21 are logic schematics of BIST address register circuits;
  • FIG. 22 is a logic schematic of a BIST clock generator circuit; [0015]
  • FIG. 23 is a table showing the register positions for storing data representing what test operations should be enabled to run or not enabled to run for a specific self-test; [0016]
  • FIGS. 24 and 25 show a logic schematic of a BIST program control circuit that includes a program counter; [0017]
  • FIG. 26 is a logic schematic of the BIST ROM decoder; [0018]
  • FIG. 27 is a schematic diagram of a BIST ROM for storing test algorithm instructions; [0019]
  • FIG. 28 is a table of data stored in the BIST ROM for determining the operating sequences for several DRAM tests that can be run; [0020]
  • FIG. 29 is a table showing functions of bit stored in separate columns of the BIST ROM; [0021]
  • FIGS. 30 and 31 are logic schematics for an exemplary ROM logic circuit; [0022]
  • FIG. 31 is a logic schematic for a ROM logic circuit; [0023]
  • FIG. 32 is table of VHDL language description of a Pass/Fail comparator; and [0024]
  • FIG. 33 is a truth table and definitions. [0025]
  • DETAILED DESCRIPTION
  • Referring now to FIGS. [0026] 1-4, there is shown the block diagram of an integrated circuit dynamic random access memory device 50 including a built-in self-test (BIST) arrangement 60. The device 50 is designed to operate as a synchronous random access memory during normal operation. Alternatively the built-in self-test arrangement operates in a distinctive self-test mode at times while the device 50 is not operating in the normal mode. The built-in self-test arrangement is designed such that all the test signals are generated internally to a device, and the arrangement only takes a simple setup to get the device into a self-test mode to perform a self test. With the simple setup up, the built-in self-test arrangement performs a memory self-test in a cost effective procedure. The arrangement also allows many devices to be tested in parallel without being limited by tester resources.
  • While the [0027] device 50 operates in the normal mode, it operates like a well-known synchronous dynamic random access memory device. Row and column addresses produced by a digital processor, such as a microprocessor, are time multiplexed by way of the address bus A0-A13 into an address buffer 100 until control signals RAS_ and CAS_, respectively, which load them. Thereafter they are decoded either by the row decoder 200 or the column decoder 210. The control signals RAS_ and CAS_ also are produced by the digital processor, which is not shown.
  • Depending upon the state of the write enable signal WE_ from the digital processor, data is either written into or read out from storage cells located in the banks of the [0028] memory array 220. Data, to be written into the banks of the memory array 220, is applied to the device 50 by way of a data bus DQ0-DQ31. This in-coming data is buffered in a data buffer circuit 230 and forwarded by way of an internal data bus 240 to the memory array 220 where it is stored until it is written over or until it is no longer refreshed at specified intervals. While data is stored in the memory array 220, that data can be addressed and read out of the array 220 through the internal data bus 240 and the data buffer 230 to the data bus DQ0-DQ31. This data bus DQ0-DQ31 typically is connected to the data receiving and sending terminals of a digital processor, such as a microprocessor that is not shown.
  • Because the [0029] memory device 50 is a synchronous dynamic random access memory, a system clock signal CLK is applied to the device from an external source for synchronizing its operation with the digital processor, peripheral devices, and control circuitry that are connected in a system. The system clock is the clock which controls operation of the digital processor. The clock signal CLK is applied to a clock buffer 110, which outputs an internal clock signal CLK for operating the memory array 220 during normal operation. This internal clock signal CLK controls operation of address decoding, writing data to the memory array, and reading data out of the memory array during such normal synchronous memory operations.
  • The control signals RAS_, CAS_, and WE_, which are applied to the [0030] memory device 50 from the digital processor, are applied to a control signal buffer 120. During normal mode operation, these control signals pass through the control buffer 120 and a control bus 125 to the main control unit 130 of the memory array 220. At the memory array 220 during normal operation, these control signals RAS_, CAS_, and WE_ together with the internal system clock signal CLK control operations of the array 220, as previously described.
  • Normal mode operation and self-test mode operation are two separate and distinct operations of the [0031] memory device 50. Those two modes occur alternatively. Thus while the device 50 operates in its normal mode it is not able to inadvertently go into its self-test mode. Also while it is in its active self-test mode, it cannot inadvertently go into its normal mode. These are conditions that are imposed upon the operation of the device 50 by the built-in self-test arrangement 60 to be described.
  • As just mentioned, the self-test mode of operation is different from the normal mode of operation. Self-test mode is entered only upon power up of the [0032] memory device 50. Special signal conditions are applied at that time to put the device 50 into the self-test mode.
  • In this proposed BIST scheme, only DC signals are needed external to the device to enter the self-test mode and to actually proceed through the self-test. The following types of external DC signals are supplied: [0033]
  • a) An overvoltage on one of the multiple.-ed address pins (e.g., pin A[0034] 4.)
  • b) A switch on CS_ which allows both a ‘0’ and a ‘1’ to be connected to it. [0035]
  • c) A logic level of ‘0’ or a ‘1’ on the rest of the address pins for tests and options selections. [0036]
  • d) Pass, fail detection on one of the output pins. [0037]
  • e) An output detector pin to identify completion of the self-test operations. [0038]
  • With the above set up, only DC signals are involved. No complex timing is needed. Thus there is no need to be concerned with signal quality. The signal quality to the device is always good since the signals are DC. Multiple devices can be put on a BIST board and self tested simultaneously. Test cycle time can be reduced per device since BIST can be applied to all devices on the BIST board in parallel. [0039]
  • FIG. 6 shows an arrangement for mounting several integrated circuit devices which are interconnected in parallel so that they all can be set up at once for self-test. Once set up the self-test can be run concurrently on some of or all of the devices. [0040]
  • While in self test operations, BIST circuits take over control of all the signals such as CLK, RAS_, CAS_, WE_, the address bits, and the data bits. For example, a BIST address bit B_Ax is generated by the BIST circuits. During a self-test operation, the BIST address bits replace the externally generated address bits Ax. The BIST address bits B_Ax interface with the main circuit right out of the address buffer. [0041]
  • During normal mode operation, the BIST address bits B_Ax are not generated and are ignored. During power up, if a BIST request is detected, the address lines are used to bring in information into the BIST arrangement. Referring now to FIG. 7, a test enabled [0042] shift register 330 receives and stores data that determines whether or not specific tests are enabled. The data are stored in the shift register at the righthand side of FIG. 3. During active self-test mode, BIST generated address signals are used for operating the device and externally applied address signals Ax are ignored.
  • Referring now to FIG. 8 there is a block diagram of a BIST [0043] address control circuit 65 that controls generation of array addresses during an active self-test operation. FIGS. 9, 10, 11 and 12 are logic schematics of circuits included within the address control circuit 65 of FIG. 8.
  • The BIST signals interface with the main circuit as close to the buffer as possible to ensure that they closely simulate conventional test conditions. This will allow the BIST circuits to test as much of the memory device circuitry as possible. [0044]
  • FIGS. [0045] 13A_13C show the interface between BIST generated signals and the main devices. The main function of the BIST generated signals is to replace the external signals that the memory device receives. Thus at the BIST interface there is a multiplex circuit which chooses between the BIST generated signals B-Ax and the external signals Ax from outside. The address lines are being used for multiple purposes, besides the above two cases, they are also used in power up to bring information into the BIST circuit, as illustrated in FIG. 13B. Control signals B_PADDIS and B_IN_EN, generated by the self-test arrangement control how the multiplexer operates at anytime.
  • The address bus A[0046] 0-A13 of FIG. 1 is used for applying the special signal conditions for the self-test mode during and after power up. An overvoltage signal is applied by way of one lead of the address bus A0-A13 to a BIST detector circuit 300, which responds to the overvoltage condition by putting itself in a standby self-test condition. In this description the address lead A4 is used as an exemplary over voltage lead. While the BIST detector circuit 300 remains in its standby condition, it allows the built-in self-test arrangement to prepare for testing by accumulating information about a specific test to be run. Typically the specific test will be selected from a large group of tests which might be run. The built-in self-test arrangement will remain in the self-test standby condition until another input signal is applied. Meanwhile data can be written into or read out of the memory array 220, as if it were in the normal mode because the built-in self-test arrangement 60 is in standby rather than in active self-test mode.
  • The self-[0047] test arrangement 60 is put into the active self-test mode from standby by applying a high level signal CS_ by way of a lead 135 to the BIST detector circuit 300. The built-in self-test arrangement 60 and the memory device 50 will operate in the active self-test mode as long as the signal CS_ remains at the high level and then return to normal operation when the signal CS_ goes to its low level.
  • Referring now to FIG. 14, the [0048] BIST detector circuit 300 includes input terminals 301, 135, and 303 for receiving, respectively, a signal VUPB, an over voltage signal A4 from the lead of the address bus A0-A13, and the control signal CS_. An output lead 304 carries a built-in self-test enable signal BIST_EN that indicates when the device 50 is operating in its self-test mode. The BIST detector circuit 300 detects a BIST request during power up only. To detect a BIST request requires an overvoltage to be detected at power up and the signal CS_ having a value of ‘0’ at that time. When the circuit 300 detects these two conditions at power up, the chip goes into a BIST standby mode. While the circuit 300 is in BIST standby mode and the signal CS_ goes high, the circuit 300 enters the self-test active mode.
  • FIG. 15 presents the timing diagram for the operation of the [0049] BIST detector circuit 300 of FIG. 14. Several key signals are presented in FIG. 15 together with their interdependency. It is noted that all of the signals applied to the BIST detector circuit 300 are fundamentally voltage levels. As will be demonstrated subsequently herein, no external fluctuating control signals need to be applied to the memory device 50 during the active self-test mode. All signals for performing the repertoire of tests are produced by the built-in self-test arrangement 60 on the device 50.
  • A more detailed description of the arrangement and operation of the [0050] BIST detector circuit 300 is presented in a co-pending patent application, Ser. No. _______. (TI-22640) which was filed concurrently herewith. In that patent application, the BIST detector circuit 300 is referred to as an entry and exit control circuit. The subject matter of that patent application is incorporated herein by reference thereto.
  • Two signals, A[0051] 4 and control signal CS_ are multiplexed for built-in self-test entry. The signal A4, or any other address bit, is multiplexed as an overvoltage. Control signal CS_ is used for timing BIST entry and EXIT. A BIST request is detected if an overvoltage is detected and the control signal CS_ is low when the device is being powered up. If an overvoltage is detected at the falling edge of VUPB, the device will go into BIST standby mode. The device will only go into BIST active mode if the control signal CS_ is subsequently pulled high. This will allow full control of the time to enter the BIST active mode. During BIST operation, if CS_ is pulled low, the device will exit BIST immediately. Normal operation occurs when CS_ is low. This prevents the BIST active mode from occurring during normal mode operation.
  • In BIST standby mode, the device can operate as if it were in normal mode. Note that the control signal CS_ behaves normally while the device is operating in normal mode. It is only in the BIST mode that the control signal CS_ function differently. Design for test (DFT) modes can be executed when device is in BIST standby mode. One of the ways to use DFT mode while in BIST standby is to have the address range mode load start and stop addresses before the BIST active mode operation. [0052]
  • Referring now to FIGS. [0053] 16-21, there are address range registers for storing address information used during self-test operations. When a BIST request is detected, an internal signal B_SR_LOAD is generated to load in the information located on the address lines except the address for the overvoltage signal on lead A4. The information loaded in contains two sets of information. Test selection data on the address leads A0-A3, A5-A10 determine whether or not each specific test is to be run in BIST active mode. Secondly, BIST operation options such as internal external clock option, full/sub array option, enable disable output option.
  • In FIG. 3, there is shown a [0054] BIST oscillator circuit 310 that includes an arrangement for generating a continuously repetitive clock signal B_CLK which is used to produce a group of specific clock signals for controlling different parts of the built-in self-test operation.
  • FIG. 22 is a logic schematic of a BIST [0055] clock generator circuit 350 of FIG. 3. It derives BIST clock signals B_CLK_A, B_CLK_B, and B_CLK_C.
  • Upon entering the active self-test mode, the clock signal B_CLK is applied to the [0056] clock buffer circuit 110 of FIG. 1 for taking over control of the clock buffer circuit 110, which thereafter during the active self-test mode produces the clock signal B_CLK to control access to and the operations of the memory array 220, as well as parts of the built-in self-test arrangement 60. Initially data from the address buffer 100 is transferred by way of an internal address bus 140 to an enabled tests circuit 330 in FIG. 3. Exemplary circuit 330 is a shift register arrangement that stores data identifying a specific test, or a group of tests to be run during the relevant active self-test mode. This data may be, for example, a high level for each test to be run and a low level for each test that is not to be run. Once the selected test data is stored in the enabled tests circuit 330, a group of addresses may be stored in the address range registers 340.
  • Referring now to FIG. 23, there is shown a diagram of the information that is stored in the [0057] enabled test circuit 330. In FIG. 23, the address bits positions A0-A3, respectively, represent the gross test, the pause test, X march and Y march. Address bit positions A5-A10, respectively, represent short disturb, long disturb, page disturb, burn in, write one row, and read one column. Address bit position A11 and bank addresses BA0 and BA1, respectively, represent output enable, sub array option, and internal clock/external clock selection.
  • A clock is needed for the BIST operation. BIST circuit has an internal oscillator which provides this clock with a fixed frequency. There is an external clock option built in for engineering and debug purposes which allows the clock frequency to be varied if needed. The decision to use an external or internal clock is loaded in when a BIST request is detected during power up. [0058]
  • The previously mentioned address range registers [0059] 340 include a group of four registers which receive and store, respectively, row and column addresses which determine start and stop addresses in the memory array 220 where the test or tests should commence and end. Such addresses are used at the discretion of the person responsible for testing the device 50. A default condition runs the tests throughout the entire memory starting at row address 0 and column address 0. Thus the address range registers 340 are reset to zero when the device 50 is initially put into the active self-test mode. Thereafter the range addresses may be stored if desired during a DFT mode load operation.
  • During prototype debug on any early production chip, it is unlikely that a complete array will work correctly. Under such circumstances, the BIST test will always fail since there will always be some cells which do not work and will cause failure of the BIST tests. This means that the BIST logic cannot be completely checked out since there will never be an application of BIST which permits the BIST logic to return a “PASS” signal until a completely good part is manufactured. A second problem occurs during debug of the chip. If the BIST is limited to the complete array test, it cannot be used to target a subset of the array as an aid for debug. [0060]
  • Sub array testing permits the starting address to be any location and the ending address to be any location and they cna be loaded into the BIST address range registers via a DFT mode. The BIST testing is applied between the starting and ending locations including one address location of the starting address is the same as the ending location. The address ranges can be changed each time prior to BIST application thereby permitting the BIST to be applied to islands to fault free areas through repeated testing. [0061]
  • Referring now to FIGS. 24 and 25, there is shown a program control circuit that includes a [0062] program counter 360. The BIST program counter 360 is included in the built-in self-test arrangement 60 for controlling test sequences. Upon initiation of the active self-test mode, the BIST program counter 360 is reset by a signal B_RESET to its zero state. This is a sequential logic arrangement in which its current state, in combination with the state of data furnished by a BIST ROM register determines the neat state of the BIST program counter 360. The state changes in response to a clock signal B_CLK_B applied from the clock generator 350.
  • FIG. 26 is a logic schematic for a BIST [0063] ROM address decoder 370, shown in FIG. 3. The state of the BIST program counter 360 is represented by a group of binary signals that are applied by way of a bus 361 to the input of the BIST ROM address decoder 370. The group of input binary signals are decoded into a 1 out of 64 code for selecting a row of data from the BIST ROM 400.
  • FIG. 27 shows the schematic layout of an sixty-four word by twelve [0064] bit BIST ROM 400 of FIG. 4. The BIST ROM 400 is a sixty-four row read only memory that stores sequences of instructions for controlling several different test routines used to determine the operability of the memory array 220. The proposed BIST scheme has ten algorithms stored in a ROM. Each algorithm is typically made up of a series of instructions. The ten algorithms take up sixty-four ROM words and each ROM word has twelve bits. Each row address applied to the BIST ROM 400, accesses a row of data stored therein in response to a clock signal B_CLK.
  • The first instruction in an algorithm is an instruction to determine if that test is being enabled. Whether the test is enabled or not is decided at power up when test selection information is loaded into the test enabled register. All or any subset of tests can be selected. A block of test code is skipped if a ‘0’ logical value is loaded in the corresponding tests enabled register. [0065]
  • For most algorithms, the last instruction in an algorithm tests for ‘inverted pattern’. In a typical test, two data patterns (‘0’ and ‘1’) need to be performed. This means each test is executed twice, once for each pattern. This instruction looks at a register to determine if the current test is executing the normal pattern (pattern ‘0’). If it is, then the program counter will jump to the start of the test and repeat the test with an inverted pattern. If the instruction determines that it is e executing an inverted pattern, it will simple increment the program counter by 1 and move on to the next test since both data patterns have already been executed. [0066]
  • Referring now to FIG. 28, there is shown the table of data stored in the [0067] BIST ROM 400. In the lefthand column is the list of names of ten algorithms which represent the tests which may be selected to be run plus an instruction that all tests have been completed.
  • The first algorithm GROSS is for running a gross test. There are four rows of data, each representing one instruction for the gross test. Addresses for the instructions are shown in hexadecimal code in the second column from the left. The righthand column presents the mnemonic name for each instruction. The main block of the table presents the data which is stored in the [0068] BIST ROM 400. There are twelve columns of data in the table. In the table, there is a bold horizontal line setting off the beginning and ending addresses of each algorithm. Thus there is a bold line below the address hex 3 which is the fourth instruction in the algorithm GROSS.
  • The four instructions in the algorithm GROSS are jump not test enable (jnte) to pause, write all cells zero, read all cells with expected data zero, and invert data and jump if not previously inverted (divnj). The Z[0069] 1 is the label at which to jump.
  • Referring now to FIG. 29, there are two major types of instructions. The first type is the program control instruction. This type of instruction deals with the flow of the program. The program control instruction are introduced to control BIST operation. The second type is the array access instruction which control how the cells of the array are to be accessed and written to and/or read from. They are basically the same type of instruction usually found on a tester which are translated into BIST ROM format. An instruction that reads back a pattern from the array ([0070] 220) is an example of a array access instruction.
  • The instruction is divided into two parts. The first six bits of an instruction defines the actions to be taken and the last six bits is the data associated with the instruction. [0071]
  • For an array access instruction such as read whole array, the first six bits define the type of array access, whether it is a write or a read or both, whether the full array, only the rows, or the columns are accessed. To read from the whole array, Read (bit[0072] 11), X(bit9) and Y(bit8) are set to 1. The last six bits of the instruction provides information on how the whole array is read including the timing sets to be used (Tset0, Tset1), the data values (ED) and pattern () and whether the address is to be incremented or decremented.
  • For a program control instruction such as the ‘test enable’ instruction. The four most significant bits are ‘0’, Bit[0073] 7 and Bit6 determines the program control type. The last six bits provides the address to be jumped to if indeed the decision is made to jump.
  • There is an unconditional jump instruction. ‘110011’ for the most significant 6 bits, and the address to jump to for the 6 least significant bits. [0074]
  • The last instruction in the ROM, see FIG. 28, is an idle instruction to signal the end of BIST operation. The last six bits of this instruction holds the revision number of the current 256M. [0075]
  • There are many possible combinations of instructions that can be programmed with the current circuits. If a new algorithm is needed for a BIST operation. It can be included by simply reprogramming the ROM. Combinations of options available to make up an instruction are as follows: [0076]
    Timing Access Array Data
    sets mode Addressing size ‘0’ or ‘1’ Pattern
    TSETA READ INC FULLA PATTERN0 CKBD
    TSETB WRITE DEC ROW PATTERN1 ALTERNATE
    TSETC RMW COL
  • Referring now to FIGS. 30 and 31, there is shown logic schematics for a [0077] ROM logic circuit 410. As each of the instructions is read out of the BIST ROM 400, the data is applied to the input of the ROM logic circuit 410, which is a combinational logic circuit that decodes the twelve bits of data of each instruction word. Output signals from the ROM logic circuit 410 are applied to the data inputs of a ROM register circuit 420 where the data are stored for the duration required to complete execution of the instruction.
  • When the built-in self-[0078] test arrangement 60 is put into the active self-test mode, the BIST program counter 360 is reset. This initial state of the program counter 360 is decoded through BIST ROM address decoder 370 to produce a row address signal for the BIST ROM 400. After the row address is applied and in response to a clock signal, the data from the selected row of the BIST ROM 400 is read out. All of the data read out from the selected row is applied to the input of the ROM logic circuit 410.
  • FIGS. 30 and 31 present an exemplary logic schematic diagram of the [0079] ROM logic circuit 410 that performs desired combinational logic functions on the row of data applied from the selected row of the BIST ROM 400. The circuit 410 produces a group of output signals resulting from logical processing through the circuit 410. This group of output signals from the circuit are applied in parallel to and are stored in the ROM register 420, which is arranged to forward them by way of a BIST data bus 421 to the pass/fail comparator circuit 430, by way of a group of leads 422 to the BIST timing generator 440, and by way of a program counter input bus 423 to the BIST program counter 360.
  • Referring now to FIG. 31, there is shown a logic schematic of an exemplary [0080] ROM register circuit 420. The data applied onto the program counter input bus 423 is accepted by the program counter 360 only when a program control instruction is being executed. Data applied to the BIST timing generator controls generation of self-test signals, such as B_RAS_, B_CAS_ and B_WE_, which perform the functions of their similarly named control signals RAS_, CAS_ and WE_, used by a microprocessor to access the memory during normal operation. Signals, applied by way of the BIST data bus 421 to the pass/fail comparator circuit 430, include memory access instructions and a data bit.
  • FIG. 44 presents the logic schematic diagram of an exemplary pass/[0081] fail circuit 430 that can be used in the built-in self-test arrangement 60. The pass/fail circuit 430 is responsive to control signals and a data bit received by way of the BIST data bus 421 from the ROM register 420 to produce a sequence of groups of data signals to be written into at least one bank of the memory array 220 in response to a write instruction from the BIST ROM 400. Pass/fail circuit 430 also receives control signals and a data bit by way of the BIST data bus 421 and read out data on a DQ bus 431 from the memory array 60, in response to a read instruction. In this instance, the data bit from the BIST data bus 421 is processed to agree with the state of a prior-existing data bit that was written into the array location/locations from which the data on the DQ bus 431 is read. The processed data bit is referred to as an expected data bit. This expected data bit is compared with the data read from the memory array 60 and the result of the comparison is a Pass signal if the compared data are equal and is a Fail signal if the compared data are not equal. The Pass signal, indicating that the circuits traversed by the written in and read out data and the storage cell are operating correctly, is a low level signal. A Fail signal, indicating that some part of the circuits traversed by the written in and read out data or the storage cell is malfunctioning, is a high level signal.
  • A Fail signal is transmitted by way of a lead B_Pass/Fail to a [0082] PF register 432 where it is stored. Subsequently the stored Fail signal can be conveyed through a DQ buffer circuit 230 to an external pad of the memory device. PF register 432 is reset upon entry of the active self-test mode. Pass signals are ignored and in effect discarded because they are a low level and the PF register is reset to begin the test operation. An assumption is made that the device is operable. So a single test failure is the only information of importance to be retained.
  • Referring to FIG. 32, a VHDL language description of the Pass/Fail comparator is shown. VHDL language is a standard language for describing logic circuits used by designers today. Using signal CKBDI for checker board data, B_ALTERNATE for alternate data, B_RDATA for expected data (ED) and B_WDATA for write data (DAT), the data which is expected to write and to compare the read data is calculated. The read data is compared to the calculated expected data to determine if the test passed or failed. [0083]
  • Referring to FIG. 33, the functional table is given. The 32 bits of the [0084] array 220 compressed to 4 data bits using 8 DQ lines. The compression table is shown in FIG. 33. B_PF_ results gives the pass or fail depending on the corresponding values shown in the table.
  • The foregoing describes the arrangement and operation of an exemplary integrated circuit memory device having built-in self-test circuitry. The described arrangement and method of and other arrangements made obvious in view there of are considered to be within the scope of the appended claims. [0085]

Claims (6)

What is claimed is:
1. An integrated circuit having a built-in self-test (BIST) arrangement, the built-in self-test arrangement comprising:
a read only memory storing test algorithm instructions;
a logic circuit, interconnected with the read only memory, for receiving an instruction read from the read only memory and producing at an output terminal a group of output signals dependent upon the instruction; and
a BIST register, connected with the output terminal, for receiving and storing the group of output signals from the logic circuit.
2. The integrated circuit having a built-in self-test arrangement, in accordance with claim 1, the built-in self-test arrangement further comprising:
a timing generator, interconnected with the BIST register, for receiving the signals stored in the BIST register and for producing row address strobes, column address strobes and a write enable signal.
3. The integrated circuit hating a built-in self-test arrangement, in accordance with claim 2, the built-in self-test arrangement further comprising:
a multiplexer having plural groups of input terminals, a group of input control terminals, and a group of output terminals;
a first bus, interconnecting a first group of input terminals of the multiplexer to the BIST register, for conveying the signals stored in the BIST register to the multiplexer; and
a second bus, interconnecting the group of input control terminals of the multiplexer, for transmitting the row address strobes, the column address strobes, and the write enable signal to the multiplexer.
4. The integrated circuit having a built-in self-test arrangement, in accordance with claim 2, the built-in self-test arrangement further comprising:
an oscillator for producing a BIST cloak signal;
a BIST program counter, arranged for counting in response to the BIST clock signal;
a third bus, interconnecting a group of input terminals of the BIST program counter to the BIST register, for conveying signals stored in the BIST register to the BIST program counter;
a BIST address decoder, responsive to a count in the BIST program counter, for decoding the count and producing a signal for selecting a row address for the read only memory; and
a fourth bus, interconnecting row address inputs of the read only memory to the BIST address decoder, for conveying the decoded row address from the BIST address decoder to the row address inputs of the read only memory.
5. The integrated circuit having a built-in self-test arrangement, in accordance with claim 4, wherein:
the BIST program counter includes:
a reset input for receiving a reset signal for setting the BIST program counter to a predetermined initial state;
an increment input for receiving an increment the counter signal for incrementing a count state stored in the BIST program counter; and
a jump input for receiving a jump signal for causing the state of the BIST program counter to change to a state represented by signals conveyed from the BIST register.
6. An integrated circuit memory array device having a built-in self-test (BIST) arrangement, the memory device comprising:
an address buffer for receiving and storing a sequence of addresses;
a built-in self-test detector, responsive to input signals, for controlling operation of the device alternatively in either a normal mode or a self-test mode;
address range registers, arranged for receiving and storing start and end addresses, for a self-test operation of the memory array while the device is operating in the self-test mode; and
a self-test address counter, interconnected with the address range registers and the address buffer, for applying to the address buffer a sequence of addresses commencing with the start address and stopping at the end address.
US09/941,075 1996-04-30 2001-08-28 Built-in self-test arrangement for integrated circuit memory devices Abandoned US20020071325A1 (en)

Priority Applications (1)

Application Number Priority Date Filing Date Title
US09/941,075 US20020071325A1 (en) 1996-04-30 2001-08-28 Built-in self-test arrangement for integrated circuit memory devices

Applications Claiming Priority (4)

Application Number Priority Date Filing Date Title
US1651696P 1996-04-30 1996-04-30
US08/846,922 US5883843A (en) 1996-04-30 1997-04-30 Built-in self-test arrangement for integrated circuit memory devices
US09/268,281 US6353563B1 (en) 1996-04-30 1999-03-15 Built-in self-test arrangement for integrated circuit memory devices
US09/941,075 US20020071325A1 (en) 1996-04-30 2001-08-28 Built-in self-test arrangement for integrated circuit memory devices

Related Parent Applications (1)

Application Number Title Priority Date Filing Date
US09/268,281 Division US6353563B1 (en) 1996-04-30 1999-03-15 Built-in self-test arrangement for integrated circuit memory devices

Publications (1)

Publication Number Publication Date
US20020071325A1 true US20020071325A1 (en) 2002-06-13

Family

ID=46278069

Family Applications (4)

Application Number Title Priority Date Filing Date
US09/941,075 Abandoned US20020071325A1 (en) 1996-04-30 2001-08-28 Built-in self-test arrangement for integrated circuit memory devices
US10/023,308 Expired - Lifetime US6801461B2 (en) 1996-04-30 2001-12-17 Built-in self-test arrangement for integrated circuit memory devices
US10/918,813 Expired - Fee Related US7278078B2 (en) 1996-04-30 2004-08-12 Built-in self-test arrangement for integrated circuit memory devices
US11/338,029 Expired - Fee Related US7328388B2 (en) 1997-04-30 2006-01-24 Built-in self-test arrangement for integrated circuit memory devices

Family Applications After (3)

Application Number Title Priority Date Filing Date
US10/023,308 Expired - Lifetime US6801461B2 (en) 1996-04-30 2001-12-17 Built-in self-test arrangement for integrated circuit memory devices
US10/918,813 Expired - Fee Related US7278078B2 (en) 1996-04-30 2004-08-12 Built-in self-test arrangement for integrated circuit memory devices
US11/338,029 Expired - Fee Related US7328388B2 (en) 1997-04-30 2006-01-24 Built-in self-test arrangement for integrated circuit memory devices

Country Status (1)

Country Link
US (4) US20020071325A1 (en)

Cited By (3)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20140258780A1 (en) * 2013-03-05 2014-09-11 Micron Technology, Inc. Memory controllers including test mode engines and methods for repair of memory over busses used during normal operation of the memory
US20160092285A1 (en) * 2014-09-25 2016-03-31 Intel Corporation Method and Apparatus for Approximating Detection of Overlaps Between Memory Ranges
US20210304835A1 (en) * 2020-03-30 2021-09-30 Micron Technology, Inc. Apparatuses and methods for self-test mode abort circuit

Families Citing this family (42)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20020071325A1 (en) * 1996-04-30 2002-06-13 Hii Kuong Hua Built-in self-test arrangement for integrated circuit memory devices
US7444575B2 (en) * 2000-09-21 2008-10-28 Inapac Technology, Inc. Architecture and method for testing of an integrated circuit device
US7240254B2 (en) * 2000-09-21 2007-07-03 Inapac Technology, Inc Multiple power levels for a chip within a multi-chip semiconductor package
US6812726B1 (en) * 2002-11-27 2004-11-02 Inapac Technology, Inc. Entering test mode and accessing of a packaged semiconductor device
JP4712183B2 (en) * 2000-11-30 2011-06-29 富士通セミコンダクター株式会社 Synchronous semiconductor device and test system
US8001439B2 (en) 2001-09-28 2011-08-16 Rambus Inc. Integrated circuit testing module including signal shaping interface
US8166361B2 (en) 2001-09-28 2012-04-24 Rambus Inc. Integrated circuit testing module configured for set-up and hold time testing
US8286046B2 (en) 2001-09-28 2012-10-09 Rambus Inc. Integrated circuit testing module including signal shaping interface
US7313740B2 (en) * 2002-07-25 2007-12-25 Inapac Technology, Inc. Internally generating patterns for testing in an integrated circuit device
US8063650B2 (en) 2002-11-27 2011-11-22 Rambus Inc. Testing fuse configurations in semiconductor devices
KR100543449B1 (en) * 2003-04-11 2006-01-23 삼성전자주식회사 Semiconductor memory device capable of accessing all memory cells by relative address manner
ITRM20030198A1 (en) * 2003-04-28 2004-10-29 Micron Technology Inc ROM-BASED CONTROL UNIT MONITOR IN ONE
US20050080581A1 (en) * 2003-09-22 2005-04-14 David Zimmerman Built-in self test for memory interconnect testing
US7533309B2 (en) * 2004-02-26 2009-05-12 Nilanjan Mukherjee Testing memories using algorithm selection
WO2006055862A2 (en) * 2004-11-18 2006-05-26 Mentor Graphics Corporation Programmable memory built-in-self-test (mbist) method and apparatus
US7164613B2 (en) * 2004-11-19 2007-01-16 Infineon Technologies Ag Flexible internal address counting method and apparatus
US7274201B2 (en) * 2005-05-19 2007-09-25 Micron Technology, Inc. Method and system for stressing semiconductor wafers during burn-in
US7904789B1 (en) * 2006-03-31 2011-03-08 Guillermo Rozas Techniques for detecting and correcting errors in a memory device
KR100791838B1 (en) * 2006-10-18 2008-01-07 삼성전자주식회사 Smart card and method for testing of smart card
WO2008099239A1 (en) * 2007-02-16 2008-08-21 Freescale Semiconductor, Inc. System, computer program product and method for testing a logic circuit
US7882406B2 (en) * 2008-05-09 2011-02-01 Lsi Corporation Built in test controller with a downloadable testing program
US8156391B2 (en) * 2008-05-27 2012-04-10 Lsi Corporation Data controlling in the MBIST chain architecture
US8046643B2 (en) * 2008-06-09 2011-10-25 Lsi Corporation Transport subsystem for an MBIST chain architecture
US7925950B2 (en) * 2009-02-26 2011-04-12 International Business Machines Corporation Implementing enhanced array access time tracking with logic built in self test of dynamic memory and random logic
CN102231286B (en) * 2009-10-08 2014-03-26 鸿富锦精密工业(深圳)有限公司 Test method of DRAM (dynamic random access memory)
TWI460732B (en) * 2009-10-12 2014-11-11 Hon Hai Prec Ind Co Ltd A method of testing dram
JP5795697B2 (en) 2012-05-16 2015-10-14 サイデンス コーポレーション Power-on detection system for memory devices
US8914688B2 (en) 2012-11-27 2014-12-16 International Business Machines Corporation System and method of reducing test time via address aware BIST circuitry
US9026893B1 (en) * 2012-12-13 2015-05-05 Western Digital Technologies, Inc. Dynamically assigning inactive pages not used in Reed-Solomon code in non-volatile solid-state storage array
US9275757B2 (en) * 2013-02-01 2016-03-01 Scaleo Chip Apparatus and method for non-intrusive random memory failure emulation within an integrated circuit
US20140281717A1 (en) * 2013-03-14 2014-09-18 Nisar Ahmed Built-in self test (bist) with clock control
KR20150041393A (en) * 2013-10-08 2015-04-16 에스케이하이닉스 주식회사 Counter circuit and semiconductor device including the same
US9286176B1 (en) 2013-11-08 2016-03-15 Western Digital Technologies, Inc. Selective skipping of blocks in an SSD
CN103744413B (en) * 2013-11-19 2016-07-06 广东威灵电机制造有限公司 The core register fault detection method of microprocessor in electric machine control system
US9256505B2 (en) 2014-03-17 2016-02-09 Avago Technologies General Ip (Singapore) Pte. Ltd. Data transformations to improve ROM yield and programming time
CN103943152B (en) * 2014-03-31 2017-02-01 西安紫光国芯半导体有限公司 Rapid built-in self-testing system and method of memory
US9281081B1 (en) * 2014-11-10 2016-03-08 SK Hynix Inc. Built-in test circuit of semiconductor apparatus
US10600495B2 (en) 2017-06-23 2020-03-24 Texas Instruments Incorporated Parallel memory self-testing
TWI662555B (en) * 2018-06-08 2019-06-11 華邦電子股份有限公司 Data reading device and data reading method for design-for-testing
US10628065B1 (en) * 2018-06-11 2020-04-21 Xilinx, Inc. Edge detection for memory controller
US11315652B1 (en) * 2020-11-19 2022-04-26 Winbond Electronics Corp. Semiconductor chip burn-in test with mutli-channel
WO2023076671A1 (en) * 2021-11-01 2023-05-04 Synopsys, Inc. Embedded memory transparent in-system built-in self-test

Family Cites Families (26)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US4590583A (en) * 1982-07-16 1986-05-20 At&T Bell Laboratories Coin telephone measurement circuitry
JPH0393099A (en) * 1989-09-04 1991-04-18 Nec Corp On chip test circuit for semiconductor memory
JP3072531B2 (en) * 1991-03-25 2000-07-31 安藤電気株式会社 Pattern memory circuit for integrated circuit test equipment
US5481671A (en) * 1992-02-03 1996-01-02 Advantest Corporation Memory testing device for multiported DRAMs
JP3474214B2 (en) * 1992-10-22 2003-12-08 株式会社東芝 Logic circuit and test facilitating circuit provided with the logic circuit
US5617531A (en) * 1993-11-02 1997-04-01 Motorola, Inc. Data Processor having a built-in internal self test controller for testing a plurality of memories internal to the data processor
US5548553A (en) * 1994-12-12 1996-08-20 Digital Equipment Corporation Method and apparatus for providing high-speed column redundancy
US5689466A (en) * 1995-04-07 1997-11-18 National Semiconductor Corporation Built in self test (BIST) for multiple RAMs
KR0152914B1 (en) * 1995-04-21 1998-12-01 문정환 Ic memory device
US5661729A (en) * 1995-04-28 1997-08-26 Song Corporation Semiconductor memory having built-in self-test circuit
US5661732A (en) * 1995-05-31 1997-08-26 International Business Machines Corporation Programmable ABIST microprocessor for testing arrays with two logical views
US5568437A (en) * 1995-06-20 1996-10-22 Vlsi Technology, Inc. Built-in self test for integrated circuits having read/write memory
US5640509A (en) * 1995-10-03 1997-06-17 Intel Corporation Programmable built-in self-test function for an integrated circuit
TW338159B (en) * 1996-04-29 1998-08-11 Texas Instruments Inc Apparatus and method for subarray testing in dynamic random access memories using a built-in-self-test unit
US6353563B1 (en) * 1996-04-30 2002-03-05 Texas Instruments Incorporated Built-in self-test arrangement for integrated circuit memory devices
KR100492205B1 (en) * 1996-04-30 2005-09-14 텍사스 인스트루먼츠 인코포레이티드 Built-In Self-Test Configuration of Integrated Circuit Memory Devices
US20020071325A1 (en) * 1996-04-30 2002-06-13 Hii Kuong Hua Built-in self-test arrangement for integrated circuit memory devices
US5640404A (en) * 1996-08-05 1997-06-17 Vlsi Technology, Inc. Limited probes device testing for high pin count digital devices
US5936900A (en) * 1996-12-19 1999-08-10 Texas Instruments Incorporated Integrated circuit memory device having built-in self test circuit with monitor and tester modes
US5953272A (en) * 1997-04-30 1999-09-14 Texas Instruments Incorporated Data invert jump instruction test for built-in self-test
US6014336A (en) * 1997-04-30 2000-01-11 Texas Instruments Incorporated Test enable control for built-in self-test
US5991213A (en) * 1997-04-30 1999-11-23 Texas Instruments Incorporated Short disturb test algorithm for built-in self-test
US5959912A (en) * 1997-04-30 1999-09-28 Texas Instruments Incorporated ROM embedded mask release number for built-in self-test
US5875153A (en) * 1997-04-30 1999-02-23 Texas Instruments Incorporated Internal/external clock option for built-in self test
GB2332539B (en) * 1997-12-17 2003-04-23 Fujitsu Ltd Memory access methods and devices for use with random access memories
US6415403B1 (en) * 1999-01-29 2002-07-02 Global Unichip Corporation Programmable built in self test for embedded DRAM

Cited By (5)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20140258780A1 (en) * 2013-03-05 2014-09-11 Micron Technology, Inc. Memory controllers including test mode engines and methods for repair of memory over busses used during normal operation of the memory
US20160092285A1 (en) * 2014-09-25 2016-03-31 Intel Corporation Method and Apparatus for Approximating Detection of Overlaps Between Memory Ranges
US9910650B2 (en) * 2014-09-25 2018-03-06 Intel Corporation Method and apparatus for approximating detection of overlaps between memory ranges
US20210304835A1 (en) * 2020-03-30 2021-09-30 Micron Technology, Inc. Apparatuses and methods for self-test mode abort circuit
US11705214B2 (en) * 2020-03-30 2023-07-18 Micron Technologv. Inc. Apparatuses and methods for self-test mode abort circuit

Also Published As

Publication number Publication date
US20060242521A1 (en) 2006-10-26
US20020089887A1 (en) 2002-07-11
US20050022084A1 (en) 2005-01-27
US7278078B2 (en) 2007-10-02
US7328388B2 (en) 2008-02-05
US6801461B2 (en) 2004-10-05

Similar Documents

Publication Publication Date Title
US20020071325A1 (en) Built-in self-test arrangement for integrated circuit memory devices
US6353563B1 (en) Built-in self-test arrangement for integrated circuit memory devices
US5883843A (en) Built-in self-test arrangement for integrated circuit memory devices
KR100328357B1 (en) Improved redundancy analyzer for automatic memory tester
US7284166B2 (en) Programmable multi-mode built-in self-test and self-repair structure for embedded memory arrays
US6560740B1 (en) Apparatus and method for programmable built-in self-test and self-repair of embedded memory
US7171596B2 (en) Circuit and method for testing embedded DRAM circuits through direct access mode
US5875153A (en) Internal/external clock option for built-in self test
US5673270A (en) Semiconductor memory device having register for holding test resultant signal
US6014336A (en) Test enable control for built-in self-test
KR19980041735A (en) Semiconductor memory with test function
KR19980064254A (en) Integrated circuit memory device with built-in self test circuit with monitor and tester mode
JP2003050269A (en) Trigger signal generation method in algorithmically programmable memory tester
KR100206677B1 (en) Semiconductor memory device having a test circuit
US5991213A (en) Short disturb test algorithm for built-in self-test
US20050262401A1 (en) Central processing unit and micro computer
JPH10170607A (en) Test device of semiconductor device
US6380730B1 (en) Integrated circuit tester having a program status memory
US6256243B1 (en) Test circuit for testing a digital semiconductor circuit configuration
KR940002904B1 (en) Memory card resident diagnostic testing
US5959912A (en) ROM embedded mask release number for built-in self-test
US5953272A (en) Data invert jump instruction test for built-in self-test
US6684355B2 (en) Memory testing apparatus and method
EP0263312A2 (en) Semiconductor memory device with a self-testing function
JPS6366798A (en) Semiconductor memory device

Legal Events

Date Code Title Description
STCB Information on status: application discontinuation

Free format text: ABANDONED -- FAILURE TO PAY ISSUE FEE