US20020047924A1 - Method and apparatus for recovering video color subcarrier signal - Google Patents

Method and apparatus for recovering video color subcarrier signal Download PDF

Info

Publication number
US20020047924A1
US20020047924A1 US08/918,280 US91828097A US2002047924A1 US 20020047924 A1 US20020047924 A1 US 20020047924A1 US 91828097 A US91828097 A US 91828097A US 2002047924 A1 US2002047924 A1 US 2002047924A1
Authority
US
United States
Prior art keywords
signal
color subcarrier
generate
frequency
counter
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Granted
Application number
US08/918,280
Other versions
US6380980B1 (en
Inventor
Samson Huang
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
Intel Corp
Original Assignee
Intel Corp
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Intel Corp filed Critical Intel Corp
Priority to US08/918,280 priority Critical patent/US6380980B1/en
Assigned to INTEL CORPORATION reassignment INTEL CORPORATION ASSIGNMENT OF ASSIGNORS INTEREST (SEE DOCUMENT FOR DETAILS). Assignors: HUANG, SAMSON
Publication of US20020047924A1 publication Critical patent/US20020047924A1/en
Application granted granted Critical
Publication of US6380980B1 publication Critical patent/US6380980B1/en
Anticipated expiration legal-status Critical
Expired - Lifetime legal-status Critical Current

Links

Images

Classifications

    • HELECTRICITY
    • H04ELECTRIC COMMUNICATION TECHNIQUE
    • H04NPICTORIAL COMMUNICATION, e.g. TELEVISION
    • H04N9/00Details of colour television systems
    • H04N9/44Colour synchronisation
    • H04N9/45Generation or recovery of colour sub-carriers

Definitions

  • This invention relates to systems for generating signals, and more particularly, to those systems which recover the color subcarrier signal and horizontal synchronization signal for digital video.
  • analog composite video signal To convert an analog composite video signal into a digital video signal, the analog composite video signal must first be sampled by an analog-to-digital converter to create a digital composite video signal. The digital composite video signal is then converted by a digital video encoder to become digital component video. Techniques to convert an analog composite video signal into a digital component video signal are known in the art.
  • the digital component video signal is composed of a series of discrete, pixelized scan lines. Since there are a certain number of pixels per scan line and a certain number of scan lines per second encoding digital composite video a digital decoder requires a pixel clock.
  • the pixel clock has frequency Fs that equals the number pixels per line times multiplied by the number of scan lines per second Fh.
  • chroma demodulation One of the difficult aspects of the encoding process in a digital video encoder is chroma demodulation.
  • the hue (or color) value of pixel is determined by the phase difference of the color subcarrier signal during the pixel from a color burst reference signal.
  • Television standards stipulate that the color subcarrier signal frequency be accurate to within +/ ⁇ 10 Hz. Inaccurate color subcarrier signal frequency precludes accurate reproduction of the color information. Therefore, a very accurate Fsc signal is required to demodulate chroma accurately.
  • a digital video encoder must work with two separate signals with different frequencies: the pixel clock Fs and the color subcarrier signal Fsc.
  • the standard pixel clock Fs and the color subcarrier signal Fsc do not have a simple integer multiple relationship.
  • the input analog composite video signal is not likely to be stable (e.g., from VCR) there is likely to be a significant variation in the horizontal synchronization frequency Fh. If horizontal synchronization frequency Fh varies, while the pixel clock frequency stays fixed at Fs, some lines will have more or less pixels than the other lines and there will be inaccurate color demodulation.
  • the conventional solution for maintaining a proper relationship between the pixel clock Fs and the horizontal synchronization frequency Fh is to use a phase-locked loop (PLL) that generates a pixel clock signal that is synchronized with the input video signal.
  • PLL phase-locked loop
  • the problem with using a PLL to generate a pixel clock is that a PLL is usually implemented as an analog circuit. Thus, it is difficult to integrate an analog PLL into a digital video encoder design. Digital PLLs exist but they are hard to design.
  • the ratio between Fsc and Fs can be represented as the ratio p/q where p and q are two integers. Since Fs is greater than Fsc, whenever a pixel clock running at Fs completes one cycle, a clock generating Fsc would have completed p/q of one cycle.
  • a ratio counter Using a ratio counter, a clock to generate Fsc can be obviated because for every clock pulse from the pixel clock the ratio counter can be incremented by p.
  • the output of the counter expresses the phase of the color subcarrier signal as a fraction of one period of the pixel clock's frequency, Fsc.
  • the contents of the counter can be used as an index to a look-up table containing the amplitude of a sine wave for all possible values that can be stored in the counter.
  • the phase can be translated to a corresponding amplitude.
  • a problem with generating the color subcarrier indirectly from a pixel clock is that the accuracy of the color subcarrier is very hard to control because the pixel clock is locked to the horizontal synchronization signal Fh that may vary by +/ ⁇ 8%. Additionally, many errors can exist in different parts of the horizontal timing recovery and clock generation circuits that also affect the accuracy of color subcarrier Fsc. For example, in a conventional design, the look-up table for a phase-to-amplitude translator requires at least 2048 entries and still carries up to +/ ⁇ 0.08% error that results in additional subcarrier phase error. Television standards stipulate that the color subcarrier frequency be accurate to within +/ ⁇ 10 Hz. Inaccurate subcarrier frequency precludes accurate reproduction of the color information.
  • An embodiment of the present invention provides a signal generator for generating a signal with a predetermined frequency.
  • the signal generator includes a first comparator for generating a first error signal and a second comparator for generating a second error signal.
  • the first and second comparators are coupled to an oscillator configured to receive the first and second error signals and generate the signal having a predetermined frequency.
  • Another embodiment of the present invention provides a signal generator for generating a signal with a predetermined frequency.
  • the signal generator includes a counter for generating a first count, Q_last.
  • the counter is coupled to a ratio counter which generates a signal having a value less than or equal to Q_last.
  • the contents of the ratio counter represent the phase of the signal having a predetermined frequency.
  • the ratio counter outputs the signal having a predetermined frequency.
  • FIG. 1 a illustrates a block diagram of a circuit that creates a 4*Fsc clock using a recovered horizontal sync and recovered color subcarrier to maintain synchronization;
  • FIG. 1 b illustrates a block diagram of one possible horizontal synchronization comparator circuit
  • FIG. 1 c illustrates a block diagram of one possible color subcarrier comparator circuit
  • FIG. 2 illustrates a block diagram of a digital video decoding system employing the signal generator of FIG. 1;
  • FIG. 3 illustrates a fixed pixel clock based color subcarrier generation circuit.
  • FIG. 1 a illustrates a signal generator 110 which is in accordance with the present invention.
  • the signal generator 110 of FIG. 1 a is used to generate an output signal with a frequency that is an integer multiple N of the television color subcarrier frequency Fsc.
  • the color subcarrier frequency Fsc is defined as 3.579545 MHz.
  • the integer multiple N is chosen to be large enough such that the output N*Fsc signal can be used as a pixel clock for sampling pixels.
  • the 4*Fsc signal is generated by a digitally controlled oscillator 12 .
  • the digitally controlled oscillator 12 is controlled by two different control loops: a horizontal sync control loop and a color subcarrier control loop. Each control loop uses a comparator to supply an error signal to the digitally controlled oscillator 12 .
  • the horizontal sync control loop compares the horizontal synchronization recovered from an input video signal with a horizontal synchronization pulse that is generated using the 4*Fsc output signal.
  • the digitized input video signal is first passed through a low pass filter 121 to remove the higher frequency components. Then, the filtered signal is processed by a zero crossing adjuster 125 such that the horizontal synchronization pulse is at the zero point.
  • a horizontal synchronization pulse To generate a horizontal synchronization pulse from the 4*Fsc output signal, a fixed relationship between the 4*Fsc pixel clock and the horizontal synchronization pulse is used. Specifically, since the input video signal will be sampled using 4*Fsc as a pixel clock, a horizontal synchronization pulse can be generated by dividing the 4*Fsc pixel clock by the number of pixels in a line.
  • the video frame rate is 59.94 frames per second wherein each video frame comprises 525 video scan lines.
  • Each video frame is built up of two interlaced fields that are interlaced at a ratio of 2:1. Therefore, the horizontal synchronization frequency, Fh, is defined as
  • the number of pixels per scan line (HCNT) in a system clocked by a 4*Fsc pixel clock is defined as follows:
  • the 4*Fsc output signal is applied to a pixel counter 114 that counts to a predetermined horizontal pixel count (HCNT) value of 910 pixels per scan line.
  • HCNT horizontal pixel count
  • pixel counter 114 is driven by the digitally controlled oscillator 112 that is generating 4*Fsc frequency signal.
  • the pixel counter 114 counts up to HCNT and generates a horizontal synchronization pulse when it reaches HCNT. (The pixel counter 114 wraps back to zero for the next count.)
  • the horizontal synchronization comparator 116 compares the horizontal synchronization pulse generated using the 4*Fsc output signal with a horizontal synchronization signal recovered from the analog video source.
  • the horizontal synchronization comparator 116 generates a horizontal synchronization phase error signal that is used to adjust the digitally controlled oscillator 112 .
  • FIG. 1 b illustrates one possible horizontal synchronization comparator 116 implementation.
  • the horizontal synchronization pulse generated from the 4*Fsc signal is processed with a weighted sampling factor ROM 150 .
  • the weighted sampling factors will cause the processed signal to generate a positive value if the horizontal synchronization pulse generated from the 4*Fsc is behind the horizontal synchronization pulse recovered from the video signal and a negative value if the horizontal synchronization pulse generated from the 4*Fsc is ahead of the horizontal synchronization pulse recovered from the video signal.
  • This value is accumulated in register 165 that generates the horizontal synchronization phase error signal.
  • the color subcarrier control loop compares a color subcarrier signal recovered from an input video signal with a color subcarrier signal that is generated using the 4*Fsc output signal.
  • the digitally controlled oscillator 112 generates a signal having a frequency of four times the color subcarrier signal (4*Fsc).
  • a simple divide by four is performed by frequency division circuit 118 .
  • the color subcarrier signal is recovered from input video signal by logically ANDing the input signal during the “back porch” of the vertical synchronization pulse. Specifically, the digitally sampled video signal is first adjusted by zero crossing adjuster 130 such that the “back porch” where the color subcarrier reference signal is placed is at the zero point. Then, adjusted signal is logically ANDed by AND gate 140 with a burst signal that is active during the “back porch.” The recovered color subcarrier reference signal is then provided to comparator 120 . Comparator 120 compares the color subcarrier reference signal recovered from the input video signal with the Fsc output of the frequency division circuit 118 and generates a color subcarrier phase error signal. The color subcarrier phase error signal is used to adjust the digitally controlled oscillator 112 .
  • FIG. 1 c illustrates one possible color subcarrier comparator 120 implementation.
  • the Fsc color subcarrier signal generated from the 4*Fsc signal.
  • the 4*Fsc signal is processed with a cosine translator 171 to generate the Fsc color subcarrier signal.
  • the translated color subcarrier is then multiplied with the gated color burst signal from the video input.
  • the output value is accumulated in register 175 which generates the color subcarrier phase error signal.
  • the color subcarrier phase error signal can be further processed by a loop filter 177 to filter out the high frequency components.
  • the oscillator 112 receives both a horizontal synchronization phase error signal and a color subcarrier phase error signal.
  • the horizontal synchronization phase error signal and the color subcarrier phase error signal are used to produce an accurate 4*Fsc signal that remains synchronized with the input video signal.
  • the 4*Fsc signal can be used as a pixel clock for sampling pixels.
  • the present invention enjoys more accurate color reproduction by generating directly a signal with a frequency which is a predetermined integer multiple of the color subcarrier frequency and locking it to both the horizontal synchronization signal and the color burst video signal.
  • the prior art devices use a look-up ROM table for phase to amplitude translation which, at 2048 entries, have up to +/ ⁇ 0.08% error in amplitude which results in inaccurate color subcarrier frequency signal generation.
  • the N*Fsc pixel clock signal can be easily and accurately transformed into a signal having the color subcarrier frequency by dividing by a factor of N.
  • the present invention enjoys the simplicity and ease of implementation afforded by a purely digital design.
  • FIG. 2 illustrates an application of the present invention.
  • a digital video encoding system 230 includes an analog-to-digital converter 232 , the signal generator 110 of FIG. 1 a, a digital video encoder 234 , a horizontal scaler 236 , and a FIFO memory 238 .
  • the signal generator 110 generates a four times color subcarrier frequency signal (4*Fsc) as previously set forth.
  • the analog-to-digital converter 232 receives an analog composite video signal from an analog video source and the four times color subcarrier frequency signal (4*Fsc).
  • the analog-to-digital converter 232 samples the analog composite video signal at a frequency four times the color subcarrier frequency and generates digital composite video.
  • the digital composite video and the four times color subcarrier frequency signal (4*Fsc) are applied to the digital decoder 234 .
  • the digital decoder 234 uses the four times color subcarrier frequency signal (4*Fsc) as a pixel clock and generates a digital component video output.
  • the digital component video is composed of pixelized scan lines and is applied to the horizontal scaler 236 .
  • the four times color subcarrier frequency signal is also applied to the horizontal scaler 236 .
  • the horizontal scaler 236 generates a write signal, FCLK, to the memory 238 which stores the pixelized scan lines.
  • FCLK write signal
  • the frequency with which an FCLK is generated depends upon the level of scaling needed to go from the pixels generated by the sampling process to the pixels used by the host system's display (not shown).
  • FIG. 3 illustrates another video processing circuit.
  • the video processing circuit of FIG. 3 operates using a fixed pixel clock frequency, but the number of pixels sampled per line varies dependent upon the input video signal.
  • the timing of the input video signal is determined by recovering the horizontal synchronization from the input video signal.
  • an input video signal is digitized by an analog-to-digital converter 305 .
  • the analog-to-digital converter 305 is clocked by a fixed pixel clock signal that is generated from a crystal 310 or another stable clock signal generator.
  • the digitized video signal is filtered by a low pass filter 307 and processed by a horizontal synchronization detector 315 that detects when the input video signal completes a scan line.
  • a pixel counter 352 counts the number of the number of pixels that exist on that scan line according to the fixed pixel clock signal generated by crystal 310 .
  • the pixel counter 352 is reset back to 1 when a horizontal synchronization indication occurs on the input video signal as detected by the horizontal synchronization detector 315 . Since the timing of the input video signal will vary, the number of pixels per scan line will vary accordingly. To prevent an overflow, the pixel counter 352 must be able to count at least 20% more than the normal number of pixels per line.
  • the ratio of color subcarrier frequency Fsc to horizontal synchronization frequency Fh (Fsc/Fh) can be expressed as the ratio of two integers, p/2.
  • the ratio Fsc/Fh equals 455/2.
  • Fs (pixels/line)* Fh.
  • Fs 780* Fh.
  • the ratio will vary in the present system.
  • ratio between the color subcarrier frequency Fsc and the pixel clock frequency Fs is Fsc/Fs in the present system can be defined as p/(2*HCNT_Last)) or p/q_last.
  • FIG. 3 illustrates how the q_last value is used to generate a color subcarrier Fsc.
  • q_last, the pixel clock, and the previous output are all are applied to modulo divide accumulator 354 . Since Fs is greater than Fsc, whenever the pixel clock running at Fs completes one cycle, a clock generating Fsc would have completed a fraction, p/q_last, of one cycle of the pixel clock.
  • a clock to generate Fsc can be obviated because for every clock pulse from the pixel clock the modulo divide accumulator can be incremented by p.
  • the contents of the modulo divide accumulator 354 represent the phase of the color subcarrier signal having a frequency Fsc.
  • the contents of the modulo divide accumulator 354 are controlled by these equations:
  • the contents of the modulo divide accumulator 354 is applied to a Phase to Amplitude translator 360 .
  • the Phase to Amplitude translator 360 uses the contents of the modulo divide accumulator 354 as an index into a look-up table containing the amplitude of a sine wave for an Fsc color subcarrier signal.
  • the color subcarrier signal is applied to a color subcarrier comparator 360 .
  • a color subcarrier signal recovered from the digitized input video signal is also applied to the color subcarrier comparator 360 .
  • the color subcarrier comparator 360 generates an color subcarrier phase error signal.
  • the color subcarrier phase error signal is used to adjust the p value used in the modulo divide accumulator 354 to compensate for the mismatch between the recovered color subcarrier signal and the color subcarrier signal produced by the modulo divide accumulator 354 .
  • the color subcarrier comparator 360 may be implemented as illustrated in FIG. 1 c.

Abstract

An embodiment of the present invention provides a signal generator for generating a signal with a predetermined frequency. The signal generator includes a first comparator for generating a first error signal and a second comparator for generating a second error signal. The first and second comparators are coupled to an oscillator configured to receive the first and second error signals and generate the signal having a predetermined frequency. Another embodiment of the present invention provides a signal generator for generating a signal with a predetermined frequency. The signal generator includes a counter for generating a first count, Q_last. The counter is coupled to a ratio counter which generates a signal having a value less than or equal to Q_last. The contents of the ratio counter represent the phase of the signal having a predetermined frequency. The ratio counter outputs the signal having a predetermined frequency.

Description

    FIELD OF THE INVENTION
  • This invention relates to systems for generating signals, and more particularly, to those systems which recover the color subcarrier signal and horizontal synchronization signal for digital video. [0001]
  • BACKGROUND
  • To convert an analog composite video signal into a digital video signal, the analog composite video signal must first be sampled by an analog-to-digital converter to create a digital composite video signal. The digital composite video signal is then converted by a digital video encoder to become digital component video. Techniques to convert an analog composite video signal into a digital component video signal are known in the art. [0002]
  • The digital component video signal is composed of a series of discrete, pixelized scan lines. Since there are a certain number of pixels per scan line and a certain number of scan lines per second encoding digital composite video a digital decoder requires a pixel clock. The pixel clock has frequency Fs that equals the number pixels per line times multiplied by the number of scan lines per second Fh. [0003]
  • One of the difficult aspects of the encoding process in a digital video encoder is chroma demodulation. The chroma portion of an analog video signal placed on a color subcarrier signal Fsc with a frequency of 3.579545 MHz. The hue (or color) value of pixel is determined by the phase difference of the color subcarrier signal during the pixel from a color burst reference signal. Television standards stipulate that the color subcarrier signal frequency be accurate to within +/−10 Hz. Inaccurate color subcarrier signal frequency precludes accurate reproduction of the color information. Therefore, a very accurate Fsc signal is required to demodulate chroma accurately. [0004]
  • Unfortunately, a digital video encoder must work with two separate signals with different frequencies: the pixel clock Fs and the color subcarrier signal Fsc. The standard pixel clock Fs and the color subcarrier signal Fsc do not have a simple integer multiple relationship. Moreover, since the input analog composite video signal is not likely to be stable (e.g., from VCR) there is likely to be a significant variation in the horizontal synchronization frequency Fh. If horizontal synchronization frequency Fh varies, while the pixel clock frequency stays fixed at Fs, some lines will have more or less pixels than the other lines and there will be inaccurate color demodulation. [0005]
  • The conventional solution for maintaining a proper relationship between the pixel clock Fs and the horizontal synchronization frequency Fh is to use a phase-locked loop (PLL) that generates a pixel clock signal that is synchronized with the input video signal. The problem with using a PLL to generate a pixel clock is that a PLL is usually implemented as an analog circuit. Thus, it is difficult to integrate an analog PLL into a digital video encoder design. Digital PLLs exist but they are hard to design. [0006]
  • If the problem of maintaining a proper relationship between the pixel clock Fs and the horizontal synchronization signal Fh is solved there still remains the problem of generating an accurate color subcarrier signal with frequency Fsc. The conventional solution for generating the color subcarrier signal has been to use a ratio counter. [0007]
  • The ratio between Fsc and Fs can be represented as the ratio p/q where p and q are two integers. Since Fs is greater than Fsc, whenever a pixel clock running at Fs completes one cycle, a clock generating Fsc would have completed p/q of one cycle. Using a ratio counter, a clock to generate Fsc can be obviated because for every clock pulse from the pixel clock the ratio counter can be incremented by p. During each clock cycle, the output of the counter expresses the phase of the color subcarrier signal as a fraction of one period of the pixel clock's frequency, Fsc. Thus, the contents of the counter can be used as an index to a look-up table containing the amplitude of a sine wave for all possible values that can be stored in the counter. Using the look-up table, the phase can be translated to a corresponding amplitude. [0008]
  • A problem with generating the color subcarrier indirectly from a pixel clock is that the accuracy of the color subcarrier is very hard to control because the pixel clock is locked to the horizontal synchronization signal Fh that may vary by +/−8%. Additionally, many errors can exist in different parts of the horizontal timing recovery and clock generation circuits that also affect the accuracy of color subcarrier Fsc. For example, in a conventional design, the look-up table for a phase-to-amplitude translator requires at least 2048 entries and still carries up to +/−0.08% error that results in additional subcarrier phase error. Television standards stipulate that the color subcarrier frequency be accurate to within +/−10 Hz. Inaccurate subcarrier frequency precludes accurate reproduction of the color information. [0009]
  • Thus, it would be highly desirable to reproduce color more accurately and with circuitry less complicated than the mixed digital/analog PLL method. [0010]
  • SUMMARY OF THE INVENTION
  • An embodiment of the present invention provides a signal generator for generating a signal with a predetermined frequency. The signal generator includes a first comparator for generating a first error signal and a second comparator for generating a second error signal. The first and second comparators are coupled to an oscillator configured to receive the first and second error signals and generate the signal having a predetermined frequency. [0011]
  • Another embodiment of the present invention provides a signal generator for generating a signal with a predetermined frequency. The signal generator includes a counter for generating a first count, Q_last. The counter is coupled to a ratio counter which generates a signal having a value less than or equal to Q_last. The contents of the ratio counter represent the phase of the signal having a predetermined frequency. The ratio counter outputs the signal having a predetermined frequency. [0012]
  • BRIEF DESCRIPTION OF THE DRAWINGS
  • The present invention is illustrated by way of example, and not limitation, in the figures of the accompanying drawings in which: [0013]
  • FIG. 1[0014] a illustrates a block diagram of a circuit that creates a 4*Fsc clock using a recovered horizontal sync and recovered color subcarrier to maintain synchronization;
  • FIG. 1[0015] b illustrates a block diagram of one possible horizontal synchronization comparator circuit;
  • FIG. 1[0016] c illustrates a block diagram of one possible color subcarrier comparator circuit;
  • FIG. 2 illustrates a block diagram of a digital video decoding system employing the signal generator of FIG. 1; [0017]
  • FIG. 3 illustrates a fixed pixel clock based color subcarrier generation circuit. [0018]
  • DETAILED DESCRIPTION
  • A method and apparatus for generating signals used for video processing is disclosed. In the following description, for purposes of explanation, specific nomenclature is set forth to provide a thorough understanding of the present invention. However, it will be apparent to one skilled in the art that these specific details are not required in order to practice the present invention. For example, the present invention has been described with reference to NTSC video standard. However, the same techniques can easily be applied to other video standards such as the PAL and SECAM video standards. [0019]
  • A Color Subcarrier Frequency Based Pixel Clock
  • FIG. 1[0020] a illustrates a signal generator 110 which is in accordance with the present invention. The signal generator 110 of FIG. 1a is used to generate an output signal with a frequency that is an integer multiple N of the television color subcarrier frequency Fsc. In the NTSC video standard, the color subcarrier frequency Fsc is defined as 3.579545 MHz. The integer multiple N is chosen to be large enough such that the output N*Fsc signal can be used as a pixel clock for sampling pixels.
  • In the embodiment of FIG. 1[0021] a, the signal generator 110 generates a signal that is four times the color subcarrier frequency (N=4), thus the output signal is:
  • 4*Fsc=14.31818 MHz
  • The 4*Fsc signal is generated by a digitally controlled oscillator [0022] 12. The digitally controlled oscillator 12 is controlled by two different control loops: a horizontal sync control loop and a color subcarrier control loop. Each control loop uses a comparator to supply an error signal to the digitally controlled oscillator 12.
  • Horizontal Synchronization Control Loop [0023]
  • The horizontal sync control loop compares the horizontal synchronization recovered from an input video signal with a horizontal synchronization pulse that is generated using the 4*Fsc output signal. [0024]
  • To recover the horizontal synchronization from the input video signal, the digitized input video signal is first passed through a [0025] low pass filter 121 to remove the higher frequency components. Then, the filtered signal is processed by a zero crossing adjuster 125 such that the horizontal synchronization pulse is at the zero point.
  • To generate a horizontal synchronization pulse from the 4*Fsc output signal, a fixed relationship between the 4*Fsc pixel clock and the horizontal synchronization pulse is used. Specifically, since the input video signal will be sampled using 4*Fsc as a pixel clock, a horizontal synchronization pulse can be generated by dividing the 4*Fsc pixel clock by the number of pixels in a line. [0026]
  • In the NTSC standard, the video frame rate is 59.94 frames per second wherein each video frame comprises 525 video scan lines. Each video frame is built up of two interlaced fields that are interlaced at a ratio of 2:1. Therefore, the horizontal synchronization frequency, Fh, is defined as[0027]
  • Fh=59.94*(525/2)=15734.25 Hz
  • Thus, the number of pixels per scan line (HCNT) in a system clocked by a 4*Fsc pixel clock is defined as follows:[0028]
  • HCNT=N*Fsc/Fh
  • HCNT=(14.31818 MHz)/15734.25 Hz
  • HCNT=910
  • Thus, to generate a horizontal synchronization pulse using the 4*Fsc output signal, the 4*Fsc output signal is applied to a [0029] pixel counter 114 that counts to a predetermined horizontal pixel count (HCNT) value of 910 pixels per scan line.
  • Referring again to FIG. 1[0030] a, pixel counter 114 is driven by the digitally controlled oscillator 112 that is generating 4*Fsc frequency signal. The pixel counter 114 counts up to HCNT and generates a horizontal synchronization pulse when it reaches HCNT. (The pixel counter 114 wraps back to zero for the next count.) The horizontal synchronization comparator 116 compares the horizontal synchronization pulse generated using the 4*Fsc output signal with a horizontal synchronization signal recovered from the analog video source. The horizontal synchronization comparator 116 generates a horizontal synchronization phase error signal that is used to adjust the digitally controlled oscillator 112.
  • FIG. 1[0031] b illustrates one possible horizontal synchronization comparator 116 implementation. In the implementation of FIG. 1b, the horizontal synchronization pulse generated from the 4*Fsc signal is processed with a weighted sampling factor ROM 150. The weighted sampling factors will cause the processed signal to generate a positive value if the horizontal synchronization pulse generated from the 4*Fsc is behind the horizontal synchronization pulse recovered from the video signal and a negative value if the horizontal synchronization pulse generated from the 4*Fsc is ahead of the horizontal synchronization pulse recovered from the video signal. This value is accumulated in register 165 that generates the horizontal synchronization phase error signal.
  • Color Subcarrier Control Loop [0032]
  • The color subcarrier control loop compares a color subcarrier signal recovered from an input video signal with a color subcarrier signal that is generated using the 4*Fsc output signal. As previously set forth, the digitally controlled [0033] oscillator 112 generates a signal having a frequency of four times the color subcarrier signal (4*Fsc). Thus, to generate the Fsc color subcarrier signal, a simple divide by four is performed by frequency division circuit 118.
  • The color subcarrier signal is recovered from input video signal by logically ANDing the input signal during the “back porch” of the vertical synchronization pulse. Specifically, the digitally sampled video signal is first adjusted by zero [0034] crossing adjuster 130 such that the “back porch” where the color subcarrier reference signal is placed is at the zero point. Then, adjusted signal is logically ANDed by AND gate 140 with a burst signal that is active during the “back porch.” The recovered color subcarrier reference signal is then provided to comparator 120. Comparator 120 compares the color subcarrier reference signal recovered from the input video signal with the Fsc output of the frequency division circuit 118 and generates a color subcarrier phase error signal. The color subcarrier phase error signal is used to adjust the digitally controlled oscillator 112.
  • FIG. 1[0035] c illustrates one possible color subcarrier comparator 120 implementation. In the implementation of FIG. 1c, the Fsc color subcarrier signal generated from the 4*Fsc signal. The 4*Fsc signal is processed with a cosine translator 171 to generate the Fsc color subcarrier signal. The translated color subcarrier is then multiplied with the gated color burst signal from the video input. The output value is accumulated in register 175 which generates the color subcarrier phase error signal. The color subcarrier phase error signal can be further processed by a loop filter 177 to filter out the high frequency components.
  • Thus, referring back to FIG. 1[0036] a, the oscillator 112 receives both a horizontal synchronization phase error signal and a color subcarrier phase error signal. The horizontal synchronization phase error signal and the color subcarrier phase error signal are used to produce an accurate 4*Fsc signal that remains synchronized with the input video signal. Thus, if the input video signal varies from the published standard, the generate 4*Fsc signal will vary accordingly. The 4*Fsc signal can be used as a pixel clock for sampling pixels.
  • Unlike the prior art devices that use a pixel clock locked to the horizontal synchronization signal to generate the subcarrier signal, the present invention enjoys more accurate color reproduction by generating directly a signal with a frequency which is a predetermined integer multiple of the color subcarrier frequency and locking it to both the horizontal synchronization signal and the color burst video signal. The prior art devices use a look-up ROM table for phase to amplitude translation which, at 2048 entries, have up to +/−0.08% error in amplitude which results in inaccurate color subcarrier frequency signal generation. By generating a pixel clock signal which has a frequency that is an integer multiple N of the color subcarrier frequency Fsc, the N*Fsc pixel clock signal can be easily and accurately transformed into a signal having the color subcarrier frequency by dividing by a factor of N. Moreover, unlike the prior art devices that use a phase-locked loop to generate the pixel clock, the present invention enjoys the simplicity and ease of implementation afforded by a purely digital design. [0037]
  • Application of the Signal Generator [0038]
  • FIG. 2 illustrates an application of the present invention. A digital [0039] video encoding system 230 includes an analog-to-digital converter 232, the signal generator 110 of FIG. 1a, a digital video encoder 234, a horizontal scaler 236, and a FIFO memory 238. The signal generator 110 generates a four times color subcarrier frequency signal (4*Fsc) as previously set forth. The analog-to-digital converter 232 receives an analog composite video signal from an analog video source and the four times color subcarrier frequency signal (4*Fsc). The analog-to-digital converter 232 samples the analog composite video signal at a frequency four times the color subcarrier frequency and generates digital composite video.
  • The digital composite video and the four times color subcarrier frequency signal (4*Fsc) are applied to the [0040] digital decoder 234. The digital decoder 234 uses the four times color subcarrier frequency signal (4*Fsc) as a pixel clock and generates a digital component video output.
  • The digital component video is composed of pixelized scan lines and is applied to the horizontal scaler [0041] 236. The four times color subcarrier frequency signal is also applied to the horizontal scaler 236. The horizontal scaler 236 generates a write signal, FCLK, to the memory 238 which stores the pixelized scan lines. The frequency with which an FCLK is generated depends upon the level of scaling needed to go from the pixels generated by the sampling process to the pixels used by the host system's display (not shown).
  • For example, at a sampling frequency of four times the color subcarrier frequency (3.579545 MHz) and a horizontal synchronization frequency, Fh, of 15734.25 Hz 910 pixels are generated per line. Of these 910 pixels only 768 pixels are visible since the other 142 pixels occur during the horizontal blanking period and are thus invisible. All the invisible pixels are automatically skipped by de-asserting FCLK during the horizontal blanking period. For square pixel video, only 640 visible pixels in each line are written into the [0042] FIFO memory 238. These 640 pixels are generated from the original 768 pixels by the horizontal scaling process of the horizontal scaler 236, and 640 FCLKs are generated to write 640 pixels into the FIFO memory 238. If the host system's display is able to process all 768 pixels, a 20% up scaling is achieved without additional hardware cost.
  • A Fixed Pixel Clock Based Video Decoder
  • FIG. 3 illustrates another video processing circuit. The video processing circuit of FIG. 3 operates using a fixed pixel clock frequency, but the number of pixels sampled per line varies dependent upon the input video signal. The timing of the input video signal is determined by recovering the horizontal synchronization from the input video signal. [0043]
  • Referring to FIG. 3, an input video signal is digitized by an analog-to-[0044] digital converter 305. The analog-to-digital converter 305 is clocked by a fixed pixel clock signal that is generated from a crystal 310 or another stable clock signal generator. The digitized video signal is filtered by a low pass filter 307 and processed by a horizontal synchronization detector 315 that detects when the input video signal completes a scan line.
  • During each scan line, a [0045] pixel counter 352 counts the number of the number of pixels that exist on that scan line according to the fixed pixel clock signal generated by crystal 310. The pixel counter 352 is reset back to 1 when a horizontal synchronization indication occurs on the input video signal as detected by the horizontal synchronization detector 315. Since the timing of the input video signal will vary, the number of pixels per scan line will vary accordingly. To prevent an overflow, the pixel counter 352 must be able to count at least 20% more than the normal number of pixels per line.
  • At the end of each scan line, when a horizontal synchronization indication occurs, the contents of the [0046] pixel counter 352 will be latched into and HCNT_Last latch 321 that stores the number of pixels on the previous scan line. The number of number of pixels on the previous scan line is multiplied by multiplier 323 to generate a q_last signal. The q_last signal will be used to perform Quadrature Subcarrier Generation.
  • In a standard NTSC video system, the ratio of color subcarrier frequency Fsc to horizontal synchronization frequency Fh (Fsc/Fh) can be expressed as the ratio of two integers, p/2. For an NTSC system, the ratio Fsc/Fh equals 455/2. There is also an even integer relationship between the pixel frequency Fs and the horizontal synchronization frequency Fh, name Fs =(pixels/line)* Fh. In square pixel system using the NTSC video standard, the relationship is Fs=780* Fh. Thus, the ratio between the color subcarrier frequency Fsc and the pixel clock frequency Fs is Fsc/Fs=p/(2*(pixels/line)). [0047]
  • In the present system, the number of pixels per line varies depending upon the input video signal. Thus, the ratio will vary in the present system. Specifically, ratio between the color subcarrier frequency Fsc and the pixel clock frequency Fs is Fsc/Fs in the present system can be defined as p/(2*HCNT_Last)) or p/q_last. [0048]
  • FIG. 3 illustrates how the q_last value is used to generate a color subcarrier Fsc. Referring to FIG. 3, q_last, the pixel clock, and the previous output are all are applied to modulo [0049] divide accumulator 354. Since Fs is greater than Fsc, whenever the pixel clock running at Fs completes one cycle, a clock generating Fsc would have completed a fraction, p/q_last, of one cycle of the pixel clock. Using the modulo divide accumulator 354, a clock to generate Fsc can be obviated because for every clock pulse from the pixel clock the modulo divide accumulator can be incremented by p. The contents of the modulo divide accumulator 354 represent the phase of the color subcarrier signal having a frequency Fsc. The contents of the modulo divide accumulator 354 are controlled by these equations:
  • Q n =Q n−1 +p if (Q n−1 +p)<q last;
  • Q n =Q n−1 +p−q last if (Q n−1 +p)≧q last;
  • The contents of the [0050] modulo divide accumulator 354 is applied to a Phase to Amplitude translator 360. The Phase to Amplitude translator 360 uses the contents of the modulo divide accumulator 354 as an index into a look-up table containing the amplitude of a sine wave for an Fsc color subcarrier signal.
  • For further refinement, the color subcarrier signal is applied to a [0051] color subcarrier comparator 360. A color subcarrier signal recovered from the digitized input video signal is also applied to the color subcarrier comparator 360. The color subcarrier comparator 360 generates an color subcarrier phase error signal. The color subcarrier phase error signal is used to adjust the p value used in the modulo divide accumulator 354 to compensate for the mismatch between the recovered color subcarrier signal and the color subcarrier signal produced by the modulo divide accumulator 354. The color subcarrier comparator 360 may be implemented as illustrated in FIG. 1c.
  • Thus, a novel system for recovering a color subcarrier signal from video signal has been disclosed. Although discussed with reference to specific embodiments and the accompanying illustrations, it should be appreciated that the present invention is applicable to a variety of carrier recovery systems. Accordingly, the invention should only be measured in terms of the claims which follow. [0052]

Claims (19)

What is claimed is:
1. A signal generator, said signal generator comprising:
a horizontal sync comparator, said horizontal sync comparator configured to receive a reference horizontal sync signal and a generated horizontal sync signal to generate a horizontal sync error signal;
a color subcarrier comparator, said color subcarrier comparator configured to receive a reference color subcarrier signal and a generated color subcarrier signal to generate a color subcarrier error signal; and
an oscillator coupled to the horizontal sync comparator and the color subcarrier comparator, said oscillator configured receive the horizontal sync error signal and the color subcarrier error signal, said oscillator configured to generate an output signal.
2. The signal generator of claim 1, wherein the output signal has a frequency that is substantially a predetermined integer multiple of a color subcarrier signal.
3. The signal generator of claim 1, wherein the output signal has a frequency that is four times the color subcarrier signal.
4. The signal generator of claim 1, wherein the signal generator further comprises:
a pixel counter having an input for receiving the output signal and configured to generate said reference horizontal sync signal when the pixel counter reaches a predetermined count; and.
5. The signal generator of claim 1, wherein the signal generator further comprises:
a divider having an input for receiving said output signal and configured to generate a color subcarrier signal.
6. The signal generator of claim 1, wherein the horizontal sync comparator comprises:
a weighted sampling factors ROM coupled to the counter, the weighted sampling factors ROM configured to generate weighting factors;
a multiplier coupled to the weighted sampling factors ROM, the multiplier configured to generate a product of the weighting factors and the reference horizontal sync signal; and
an accumulator coupled to the multiplier, the accumulator configured to generate the horizontal sync error signal.
7. The signal generator of claim 1, wherein the first comparator comprises:
a multiplier coupled to the divider, the multiplier having an input for receiving the fifth signal and configured to generate a product of the fifth signal and the first signal;
an accumulator coupled to the multiplier, the accumulator configured to receive the product and configured to generate a sixth signal; and
a loop filter coupled to the accumulator; the loop filter configured to receive the sixth signal and configured to output the first error signal.
8. A method for generating a video clocking signal comprising the steps of:
producing an output video clocking signal from an oscillator,
receiving a reference video signal;
generating a first error signal by comparing a first aspect of said reference video signal with a first aspect of said output video clocking signal;
generating a second error signal by comparing a second aspect of said video reference signal with a second aspect of said video clocking output signal; and
adjusting said oscillator using the first error signal and the second error signal.
9. The method of claim 8, wherein the output signal has a frequency that is a predetermined integer multiple of a color subcarrier frequency.
10. The method of claim 9, wherein the output signal has a frequency which is four times a color subcarrier frequency.
11. The method of claim 8, wherein the step of generating the second error signal further comprises:
generating a horizontal sync signal from a counter;
generating weighted sampling factors; and
producing a product of the weighted sampling factors and the horizontal sync signal.
12. The method of claim 8, wherein the step of generating a first error signal further comprises:
dividing the output video signal by a predetermined integer factor to produce a color subcarrier signal; and
comparing said color subcarrier signal with a color burst from said reference video signal.
13. A video signal generator, said video signal generator comprising:
a fixed pixel clock generator;
a counter coupled to said fixed pixel clock generator, said counter configure to count a number of pixels during each horizontal scan line of a reference video signal;
a ratio counter coupled to the counter, the ratio counter configured to generate a phase signal; and
a phase to amplitude converter, said phase to amplitude converter receiving said phase signal to generate an output color subcarrier signal.
14. The video signal generator of claim 13 further comprising:
a phase comparator coupled to the ratio counter, the phase comparator configured to receive the output color subcarrier signal and the reference video signal and configured to generate an color subcarrier error signal.
15. The signal generator of claim 13, wherein the ratio counter receives twice the number of pixels received during the previous horizontal scan line.
16. The signal generator of claim 13, wherein the phase comparator compares a color burst signal from the reference video signal with the output signal.
17. The signal generator of claim 13, wherein the fixed pixel clock generator generates a signal having a frequency of 12.27 Mhz.
18. A signal generator, comprising:
a first input for receiving a horizontal synchronization signal;
a second input for receiving a color burst signal having a color subcarrier frequency;
a first output for outputting a first signal having a frequency which is a predetermined integer multiple of the color subcarrier frequency.
19. The signal generator of claim 18, wherein the signal generator further comprises:
a first phase comparator coupled to the first input, the first phase comparator configured to generate a first error signal;
a second phase comparator coupled to the second input, the second phase comparator configured to generate a second error signal;
an oscillator, the oscillator configured to receive the first and second error signals, and the oscillator including the first output; and
a divider coupled to the first phase comparator, the divider configured to receive the first signal and configured to generate a second signal having a frequency which is a predetermined integer fraction of the first signal;
a counter, the counter configured to receive the first signal and configured to generate a third signal for input to the second phase comparator.
US08/918,280 1997-08-25 1997-08-25 Method and apparatus for recovering video color subcarrier signal Expired - Lifetime US6380980B1 (en)

Priority Applications (1)

Application Number Priority Date Filing Date Title
US08/918,280 US6380980B1 (en) 1997-08-25 1997-08-25 Method and apparatus for recovering video color subcarrier signal

Applications Claiming Priority (1)

Application Number Priority Date Filing Date Title
US08/918,280 US6380980B1 (en) 1997-08-25 1997-08-25 Method and apparatus for recovering video color subcarrier signal

Publications (2)

Publication Number Publication Date
US20020047924A1 true US20020047924A1 (en) 2002-04-25
US6380980B1 US6380980B1 (en) 2002-04-30

Family

ID=25440118

Family Applications (1)

Application Number Title Priority Date Filing Date
US08/918,280 Expired - Lifetime US6380980B1 (en) 1997-08-25 1997-08-25 Method and apparatus for recovering video color subcarrier signal

Country Status (1)

Country Link
US (1) US6380980B1 (en)

Cited By (5)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20010043283A1 (en) * 2000-05-22 2001-11-22 Karl Renner Feed forward error correction in video decoder
US20040125283A1 (en) * 2002-12-30 2004-07-01 Samson Huang LCOS imaging device
US20060050089A1 (en) * 2004-09-09 2006-03-09 Atousa Soroushi Method and apparatus for selecting pixels to write to a buffer when creating an enlarged image
US20080273864A1 (en) * 2007-05-02 2008-11-06 Novatek Microelectronics Corp. Controlling device of a liquid crystal display
US20090135301A1 (en) * 2007-11-23 2009-05-28 Mstar Semiconductor, Inc. Multi-slicing Horizontal Synchronization Signal Generating Apparatus and Method

Families Citing this family (7)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
ATE414377T1 (en) * 2000-09-22 2008-11-15 Pace Micro Tech Plc BROADCAST DATA RECEIVER AND METHOD OF USE THEREOF
KR100477646B1 (en) * 2002-05-29 2005-03-23 삼성전자주식회사 Apparatus for compensating color carrier of image signal and method therefor
JP4679872B2 (en) * 2004-10-13 2011-05-11 パナソニック株式会社 Clock generator
KR100688511B1 (en) * 2004-12-20 2007-03-02 삼성전자주식회사 Digital processing apparatus and method for estimating subcarrier included in video signal
KR100780937B1 (en) * 2004-12-20 2007-12-03 삼성전자주식회사 Digital processing apparatus and method for estimating horizontal sync included in video signal
US20080062312A1 (en) * 2006-09-13 2008-03-13 Jiliang Song Methods and Devices of Using a 26 MHz Clock to Encode Videos
US20080062311A1 (en) * 2006-09-13 2008-03-13 Jiliang Song Methods and Devices to Use Two Different Clocks in a Television Digital Encoder

Family Cites Families (39)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US3578902A (en) * 1968-08-28 1971-05-18 Rca Corp Apparatus for synchronized generation of a signal from a composite color video signal subjected to signal perturbations
US3860952B2 (en) * 1973-07-23 1996-05-07 Harris Corp Video time base corrector
JPS5821872B2 (en) * 1975-02-17 1983-05-04 ソニー株式会社 Pulse heart warmer
JPS6013636B2 (en) * 1979-10-09 1985-04-08 株式会社 アサカ TV camera automatic phase adjustment device
US4370672A (en) * 1980-09-24 1983-01-25 Rca Corporation Color subcarrier regenerator for slow down processor
NL8103437A (en) * 1981-07-21 1983-02-16 Philips Nv SYNCHRONIZER CIRCUIT FOR A TELEVISION RECEIVER.
JPS5871784A (en) * 1981-10-26 1983-04-28 Hitachi Ltd Generating circuit of synchronizing signal for solid-state color video camera
JPS60170075A (en) * 1984-02-14 1985-09-03 Sony Corp Digital video signal processor
JPS61189094A (en) * 1985-02-16 1986-08-22 Sony Corp Read start pulse generating circuit
US4675724A (en) * 1985-09-27 1987-06-23 Ampex Corporation Video signal phase and frequency correction using a digital off-tape clock generator
US4694326A (en) * 1986-03-28 1987-09-15 Rca Corporation Digital phase locked loop stabilization circuitry including a secondary digital phase locked loop which may be locked at an indeterminate frequency
US4954883A (en) * 1986-04-14 1990-09-04 Corporate Communications Consultants, Inc. Interweave picture comparison apparatus and method
US4703340A (en) * 1986-05-02 1987-10-27 Rca Corporation Frequency division multiplexed analog to digital converter
JPH0832059B2 (en) * 1987-03-09 1996-03-27 株式会社日立製作所 Digital television signal processor
JPH01103392A (en) * 1987-10-16 1989-04-20 Canon Inc Picture information signal processor
JP2503546B2 (en) * 1987-11-02 1996-06-05 三菱電機株式会社 Low frequency converter for carrier color signal
US4847678A (en) * 1988-01-11 1989-07-11 Eastman Kodak Company Dual mode gen-lock system which automatically locks to color burst or to sync information
JP2635667B2 (en) * 1988-03-31 1997-07-30 株式会社東芝 Automatic frequency control circuit
JP2579998B2 (en) * 1988-05-09 1997-02-12 株式会社東芝 Synchronous signal reproduction circuit
US4970581A (en) * 1988-09-09 1990-11-13 Ampex Corporation Circuit for and method of detecting color field sequence in a color video signal
US5142376A (en) * 1988-12-16 1992-08-25 Canon Kabushiki Kaisha Image signal recording and reproducing system with pilot signal phase-locked with a synchronizing signal
US5025310A (en) * 1989-03-23 1991-06-18 Hitachi, Ltd. Clock pulse generator capable of being switched to process both standard and non-standard television signals
US5068905A (en) * 1989-12-28 1991-11-26 Eastman Kodak Company Scaler gate array for scaling image data
US5068717A (en) * 1990-04-27 1991-11-26 Jenison Timothy P Method and apparatus for synchronization in a digital composite video system
DE69114411T2 (en) * 1990-08-09 1996-05-02 Victor Company Of Japan Circuit for generating a clock signal which is synchronized on a specific phase of a color burst signal contained in a video signal.
US5325093A (en) * 1991-05-08 1994-06-28 Sony Corporation Analog-to-digital converter for composite video signals
JPH0591522A (en) * 1991-09-30 1993-04-09 Toshiba Corp Digital oscillator and chrominance subcarrier reproducing circuit using same
US5486867A (en) * 1993-11-30 1996-01-23 Raytheon Company High resolution digital phase detector
DE4423214C2 (en) * 1994-07-01 1998-02-12 Harris Corp Multinorm decoder for video signals and method for decoding video signals
US5534939A (en) * 1994-12-09 1996-07-09 Tektronix, Inc. Digital video clock generation system
US5526055A (en) * 1995-05-15 1996-06-11 Aitech International Apparatus and method to derive a television color subcarrier frequency signal from a computer video signal
US5691780A (en) * 1995-06-13 1997-11-25 Texas Instruments Incorporated Phase error control for color wheel
US5794119A (en) * 1995-11-21 1998-08-11 Stanford Telecommunications, Inc. Subscriber frequency control system and method in point-to-multipoint RF communication system
US5844622A (en) * 1995-12-12 1998-12-01 Trw Inc. Digital video horizontal synchronization pulse detector and processor
US5808691A (en) * 1995-12-12 1998-09-15 Cirrus Logic, Inc. Digital carrier synthesis synchronized to a reference signal that is asynchronous with respect to a digital sampling clock
KR100200589B1 (en) * 1996-06-12 1999-06-15 윤종용 Digital encoding circuit and method of high resolution tv receiver
US5786866A (en) * 1996-10-15 1998-07-28 Fairchild Semiconductor Corporation Video color subcarrier signal generator
US6038276A (en) * 1997-08-26 2000-03-14 Dinh; Truong T. Digital phase lock loop for non-continuous reference signal
US6028642A (en) * 1998-06-02 2000-02-22 Ati Technologies, Inc. Digital horizontal synchronization pulse phase detector circuit and method

Cited By (9)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20010043283A1 (en) * 2000-05-22 2001-11-22 Karl Renner Feed forward error correction in video decoder
US6839092B2 (en) * 2000-05-22 2005-01-04 Texas Instruments Incorporated Feed forward error correction in video decoder
US20040125283A1 (en) * 2002-12-30 2004-07-01 Samson Huang LCOS imaging device
US20040179155A1 (en) * 2002-12-30 2004-09-16 Samson Huang LCOS imaging device
US20060050089A1 (en) * 2004-09-09 2006-03-09 Atousa Soroushi Method and apparatus for selecting pixels to write to a buffer when creating an enlarged image
US20080273864A1 (en) * 2007-05-02 2008-11-06 Novatek Microelectronics Corp. Controlling device of a liquid crystal display
US8385724B2 (en) * 2007-05-02 2013-02-26 Novatek Microelectronics Corp. Controlling device of a liquid crystal display
US20090135301A1 (en) * 2007-11-23 2009-05-28 Mstar Semiconductor, Inc. Multi-slicing Horizontal Synchronization Signal Generating Apparatus and Method
US8144249B2 (en) * 2007-11-23 2012-03-27 Mstar Semiconductor, Inc. Multi-slicing horizontal synchronization signal generating apparatus and method

Also Published As

Publication number Publication date
US6380980B1 (en) 2002-04-30

Similar Documents

Publication Publication Date Title
EP0690631B1 (en) Multistandard decoder for video signals and video signal decoding method
US4870661A (en) Sample rate conversion system having interpolation function
JP4313852B2 (en) Video display device
EP0615383A2 (en) Phase locked loop synchronizer for a resampling system having incompatible input and output sample rates
US5189515A (en) Television synchronization signal separator
US6380980B1 (en) Method and apparatus for recovering video color subcarrier signal
JPS61142891A (en) Phase fixing loop
USRE41399E1 (en) Technique to stabilize the chrominance subcarrier generation in a line-locked digital video system
WO1991015081A1 (en) Display locked timing signals for video processing
CA2060654C (en) Method and apparatus for synchronization in a digital composite video system
JP3304036B2 (en) Clock generation circuit of digital video processor
US4531147A (en) Digital memory color framing circuit
US5253042A (en) Burst phase detection circuit
US4772937A (en) Skew signal generating apparatus for digital TV
JP3320576B2 (en) Oscillator circuit
KR100320881B1 (en) Chrominance signal processing device and method
US5534939A (en) Digital video clock generation system
JPH0693778B2 (en) Color television signal receiver
JP3070053B2 (en) Digital PLL circuit
US5703656A (en) Digital phase error detector for locking to color subcarrier of video signals
Brett et al. High performance picture-in-picture (PIP) IC using embedded DRAM technology
JP3022729B2 (en) Burst lock PLL circuit
JP3026695B2 (en) Clock pulse generator
JP3426090B2 (en) Image information processing device
JPH03108875A (en) Clamp device

Legal Events

Date Code Title Description
AS Assignment

Owner name: INTEL CORPORATION, CALIFORNIA

Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:HUANG, SAMSON;REEL/FRAME:008692/0471

Effective date: 19970821

STCF Information on status: patent grant

Free format text: PATENTED CASE

FPAY Fee payment

Year of fee payment: 4

FPAY Fee payment

Year of fee payment: 8

FPAY Fee payment

Year of fee payment: 12