US20020009866A1 - Method for forming gate electrode for a semiconductor device - Google Patents

Method for forming gate electrode for a semiconductor device Download PDF

Info

Publication number
US20020009866A1
US20020009866A1 US09/895,295 US89529501A US2002009866A1 US 20020009866 A1 US20020009866 A1 US 20020009866A1 US 89529501 A US89529501 A US 89529501A US 2002009866 A1 US2002009866 A1 US 2002009866A1
Authority
US
United States
Prior art keywords
gate electrode
forming
semiconductor device
nitride
etching
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Granted
Application number
US09/895,295
Other versions
US6417055B2 (en
Inventor
Se Jang
Tae Kim
In Yeo
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
SK Hynix Inc
Original Assignee
Hynix Semiconductor Inc
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Hynix Semiconductor Inc filed Critical Hynix Semiconductor Inc
Assigned to HYNIX SEMICONDUCTOR INC. reassignment HYNIX SEMICONDUCTOR INC. ASSIGNMENT OF ASSIGNORS INTEREST (SEE DOCUMENT FOR DETAILS). Assignors: JANG, SE ANG, KIM, TAE KYUN, YEO, IN SEOK
Publication of US20020009866A1 publication Critical patent/US20020009866A1/en
Application granted granted Critical
Publication of US6417055B2 publication Critical patent/US6417055B2/en
Anticipated expiration legal-status Critical
Expired - Lifetime legal-status Critical Current

Links

Images

Classifications

    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/02Manufacture or treatment of semiconductor devices or of parts thereof
    • H01L21/04Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer
    • H01L21/18Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer the devices having semiconductor bodies comprising elements of Group IV of the Periodic Table or AIIIBV compounds with or without impurities, e.g. doping materials
    • H01L21/28Manufacture of electrodes on semiconductor bodies using processes or apparatus not provided for in groups H01L21/20 - H01L21/268
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/70Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
    • H01L21/71Manufacture of specific parts of devices defined in group H01L21/70
    • H01L21/768Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics
    • H01L21/76897Formation of self-aligned vias or contact plugs, i.e. involving a lithographically uncritical step
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L29/00Semiconductor devices specially adapted for rectifying, amplifying, oscillating or switching and having potential barriers; Capacitors or resistors having potential barriers, e.g. a PN-junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof ; Multistep manufacturing processes therefor
    • H01L29/66Types of semiconductor device ; Multistep manufacturing processes therefor
    • H01L29/66007Multistep manufacturing processes
    • H01L29/66075Multistep manufacturing processes of devices having semiconductor bodies comprising group 14 or group 13/15 materials
    • H01L29/66227Multistep manufacturing processes of devices having semiconductor bodies comprising group 14 or group 13/15 materials the devices being controllable only by the electric current supplied or the electric potential applied, to an electrode which does not carry the current to be rectified, amplified or switched, e.g. three-terminal devices
    • H01L29/66409Unipolar field-effect transistors
    • H01L29/66477Unipolar field-effect transistors with an insulated gate, i.e. MISFET
    • H01L29/665Unipolar field-effect transistors with an insulated gate, i.e. MISFET using self aligned silicidation, i.e. salicide

Definitions

  • the invention relates to a method for forming a gate electrode in a semiconductor device and, more particularly, a method for forming a gate electrode in a semiconductor device that includes a self-aligned contact (SAC) process for forming a damascene tungsten (W) gate.
  • SAC self-aligned contact
  • a gate electrode is an electrode utilized to control a single MOS transistor and is most commonly formed from a doped polysilicon layer. Utilizing a polysilicon gate electrode is advantageous in that the process for forming such gates is well known and stable. However, it is known that polysilicon gates have certain drawbacks such as a high resistivity and/or a depletion phenomenon. For these reasons, polysilicon is unsuitable as the gate material in highly integrated semiconductor devices.
  • a metal film having a high electric conductivity and good thermal stability was used as a material for gate electrodes.
  • the preferred metal films exhibited a work function located in a mid-band gap of silicon and could, therefore, provide a threshold voltage that is symmetric between NMOS and PMOS regions.
  • Such metal films have included tungsten (W), tungsten nitride (WN), titanium (Ti), molybdenum (Mo), tantalum (Ta), aluminum (Al) and copper (Cu).
  • the metal films has a difficulty to be patterned into a gate electrode form. Also, during the ion implantation process necessary to form the source and drain regions, the surface of the metal film may be damaged. Moreover, during the thermal processing necessary to activate the implanted impurity ions to form the source and drain regions, a thermal load is exerted on the gate electrode, causing variations in the characteristics of the resulting semiconductor devices.
  • a buffer gate insulating film 2 , polysilicon layer 3 a , and a hard mask layer 3 b are sequentially formed on a semiconductor substrate 1 where a field-oxidized film (not shown) has been formed to a desired height to define active and isolation regions.
  • the hard mask layer 3 b is then patterned and etched in the form of a gate electrode.
  • the polysilicon layer 3 a and the buffer gate insulating film 2 are then etched using the hard mask 3 b as an etch mask to have to form dummy gate g.
  • Spacers 4 are then formed at both sides of each dummy gate g utilizing a conventional method. Impurity ions are then implanted into the exposed portion of semiconductor substrate 1 outside of the spacers 4 to form source and drain regions 5 .
  • an interlayer insulating film 6 is then deposited over the resulting structure of the semiconductor substrate 1 and dummy gate electrodes g.
  • the interlayer insulating film 6 is then subjected to a chemical mechanical polishing (CMP) process to remove a portion of the insulating interlayer insulating film and expose the top surfaces of the dummy gates g.
  • CMP chemical mechanical polishing
  • the dummy gates g that is, the hard mask layer 3 b , the polysilicon layer 3 a , and the buffer gate insulating film 2 , are then selectively etched. Consequently, only the interlayer insulating film 6 and the spacers 4 remain on the semiconductor substrate 1 .
  • a gate insulating film 7 and a metal film 8 are sequentially formed on the exposed surface portions of the semiconductor substrate 1 , the inner sidewall surfaces of the spacers 4 and the top surface of the interlayer insulating film 6 .
  • the metal film 8 and the gate insulating film 7 are chemically and mechanically polished to expose the top surfaces of the interlayer insulating films 6 , thereby forming damascene metal gate electroces 8 a in respective regions where the dummy gates had been formed.
  • the damascene metal gate electrodes 8 a thus obtained provide certain advantages by deferring the gate electrode formation until after the transistor source/drain regions have been formed. For example, it is possible to avoid both the difficulties associated with patterning metal layers, plasma damage that can occur during the etch process, and damage from the ion implantation processes, and thermal damage that can occur during the subsequent thermal process used to activate the source/drain regions.
  • FIG. 2 is a cross-sectional view illustrating problems involved in conventional gate electrodes.
  • the manufacture of a memory device involves a process for forming contact openings for bringing the sources/drains into contact with the desired bit lines and storage lines after a formation of transistors.
  • FIG. 2 shows a method conventionally used to compensate for such misalignment problems.
  • a gate electrode patterning process is only after a hard mask layer 3 b has been deposited over a gate electrode g and nitride film spacers 4 have been formed on the sidewalls of the gate electrode g to surround the gate electrode g.
  • the spacers 4 and the hard mask layer 3 b serve as etch barriers and insulators, whereby the formation of being short-circuits between the gate electrode and a bit line or storage line can be suppressed.
  • An object of the present invention is to provide a method for forming a gate electrode in a semiconductor device in which a nitride film is formed over damascene metal gate electrodes, thereby protecting the gate electrodes from being short-circuited to a bit line or storage line even if the contact pattern is misaligned.
  • the method for forming a gate electrode in a semiconductor device according to the present invention is characterized by the steps of:
  • the damascene metal gate electrodes are preferably made from a material selected from a group consisting of tungsten (W), tungsten nitride (WN), titanium (Ti), titanium nitride (TiN), molybdenum (Mo), tantalum (Ta), and tantalum nitride (TaN) with a preferred thickness of 2,000-2,500 ⁇ .
  • the spacers are made from a nitride film with a deposited thickness of between 100 to 1,500 ⁇ .
  • the trench has a preferred depth of 500 to 1,000 ⁇ .
  • FIGS. 1A to 1 E are cross-sectional views illustrating a prior art method for forming a gate electrode
  • FIG. 2 is a cross-sectional view illustrating misalignment problems of the gate electrodes in a prior art method.
  • FIGS. 3A to 3 F are cross-sectional views respectively illustrating sequential processing steps of a method according to the present invention for forming a gate electrode in a semiconductor device.
  • FIG. 3A shows a water 1 after damascene metal gate electrodes 8 a provided with spacers 4 at the gate sidewalls have been formed (FIG. 1E) .
  • the damascene metal gate electrodes 8 a may be made of tungsten (W) , tungsten nitride (WN), titanium (Ti), titanium nitride (TiN), molybdenum (Mo) , tantalum (Ta), or tantalum nitride (TaN).
  • a nitride film is generally preferred.
  • the damascene metal gate electrodes 8 a preferably have a metal thickness of 2,000 to 2,500 ⁇ .
  • the damascene metal gate electrodes 8 a are then recess-etched to a depth of 500 to 1,000 ⁇ using an appropriate dry or wet etch method to form trenches (FIG. 3B).
  • a nitride film 11 is then deposited on the resultant structure (FIG. 3C).
  • the nitride film 11 is deposited to a thickness of 100 to 1,500 ⁇ .
  • the nitride film is subsequently blanket-etched in a dry way without using any mask (FIG. 3D).
  • the gate design rule is small (for example, a gate width of 0.10 ⁇ m) and the thickness of the nitride film 11 is great (for example, a deposition thickness of more than 1,000 ⁇ ), the trenches are completely filled by the nitride film 11 . Meanwhile, in wide gate regions, the structure shown in FIG. 3D resulting from the process has spacers 12 on the inner sidewalls of the gates. However, this does not interfere with the realization of the present invention.
  • An interlayer insulating film 13 is then deposited over the structure shown in FIG. 3D resulting from the described process to form the structure shown in FIG. 3E.
  • Source and drain regions 5 are then exposed by conducting conventional patterning and etch process to form contacts 14 (FIG. 3F).
  • the maximum degree of contact hole misalignment acceptable for a patterning process is typically not more than 30% of the design rule.
  • devices having a gate width of 0.10 ⁇ m would typically have a maximum misalignment degree of 0.03 ⁇ m (300 ⁇ ).
  • the nitride is preferably film 11 deposited to a thickness of at least 300 ⁇ .
  • the method of the present invention makes it possible to apply a self-aligned contact process to damascene gates without high levels of shorts or excessively stringent alignment requirements.

Landscapes

  • Engineering & Computer Science (AREA)
  • Physics & Mathematics (AREA)
  • Condensed Matter Physics & Semiconductors (AREA)
  • General Physics & Mathematics (AREA)
  • Manufacturing & Machinery (AREA)
  • Computer Hardware Design (AREA)
  • Microelectronics & Electronic Packaging (AREA)
  • Power Engineering (AREA)
  • Electrodes Of Semiconductors (AREA)
  • Internal Circuitry In Semiconductor Integrated Circuit Devices (AREA)

Abstract

The present invention relates to a method for forming a gate electrode in a semiconductor device that is more tolerant of misalignment during contact formation processing. The improved gate structure reduces the formation of shorts between the gate electrode and subsequently formed conductors such as DRAM bit lines and storage lines. The gate electrode is formed from a damascene metal gate electrode having adjacent insulating spacers by partially etching the metal gate electrode to form a trench; depositing a nitride film; and etching the nitride film to form additional protective insulators above outer portions of the gate electrodes. With these protective insulators in place, subsequent contact processing becomes more tolerant of misalignment, reducing rework and improving yield.

Description

    BACKGROUND OF THE INVENTION
  • 1. Field of the Invention [0001]
  • The invention relates to a method for forming a gate electrode in a semiconductor device and, more particularly, a method for forming a gate electrode in a semiconductor device that includes a self-aligned contact (SAC) process for forming a damascene tungsten (W) gate. [0002]
  • 2. Description of the Related Art [0003]
  • In general, a gate electrode is an electrode utilized to control a single MOS transistor and is most commonly formed from a doped polysilicon layer. Utilizing a polysilicon gate electrode is advantageous in that the process for forming such gates is well known and stable. However, it is known that polysilicon gates have certain drawbacks such as a high resistivity and/or a depletion phenomenon. For these reasons, polysilicon is unsuitable as the gate material in highly integrated semiconductor devices. [0004]
  • In the past, in order to make up for the drawbacks of the doped polysilicon gate, a metal film having a high electric conductivity and good thermal stability was used as a material for gate electrodes. The preferred metal films exhibited a work function located in a mid-band gap of silicon and could, therefore, provide a threshold voltage that is symmetric between NMOS and PMOS regions. Such metal films have included tungsten (W), tungsten nitride (WN), titanium (Ti), molybdenum (Mo), tantalum (Ta), aluminum (Al) and copper (Cu). [0005]
  • However, the metal films has a difficulty to be patterned into a gate electrode form. Also, during the ion implantation process necessary to form the source and drain regions, the surface of the metal film may be damaged. Moreover, during the thermal processing necessary to activate the implanted impurity ions to form the source and drain regions, a thermal load is exerted on the gate electrode, causing variations in the characteristics of the resulting semiconductor devices. [0006]
  • In order to solve the above-mentioned problems, a method has been proposed for forming a gate electrode using a metal film in accordance with a damascene technique. This technique will be described with reference to FIGS. 1A to [0007] 1E.
  • As shown in FIG. 1A, a buffer gate [0008] insulating film 2, polysilicon layer 3 a, and a hard mask layer 3 b are sequentially formed on a semiconductor substrate 1 where a field-oxidized film (not shown) has been formed to a desired height to define active and isolation regions. The hard mask layer 3 b is then patterned and etched in the form of a gate electrode. The polysilicon layer 3 a and the buffer gate insulating film 2 are then etched using the hard mask 3 b as an etch mask to have to form dummy gate g. Spacers 4 are then formed at both sides of each dummy gate g utilizing a conventional method. Impurity ions are then implanted into the exposed portion of semiconductor substrate 1 outside of the spacers 4 to form source and drain regions 5.
  • As shown in FIG. 1B, an interlayer [0009] insulating film 6 is then deposited over the resulting structure of the semiconductor substrate 1 and dummy gate electrodes g. The interlayer insulating film 6 is then subjected to a chemical mechanical polishing (CMP) process to remove a portion of the insulating interlayer insulating film and expose the top surfaces of the dummy gates g.
  • As shown in FIG. 1C, the dummy gates g, that is, the [0010] hard mask layer 3 b, the polysilicon layer 3 a, and the buffer gate insulating film 2, are then selectively etched. Consequently, only the interlayer insulating film 6 and the spacers 4 remain on the semiconductor substrate 1.
  • As shown in FIG. 1D, a gate [0011] insulating film 7 and a metal film 8 are sequentially formed on the exposed surface portions of the semiconductor substrate 1, the inner sidewall surfaces of the spacers 4 and the top surface of the interlayer insulating film 6.
  • Finally, as shown in FIG. 1E, the metal film [0012] 8 and the gate insulating film 7 are chemically and mechanically polished to expose the top surfaces of the interlayer insulating films 6, thereby forming damascene metal gate electroces 8 a in respective regions where the dummy gates had been formed.
  • The damascene [0013] metal gate electrodes 8 a thus obtained provide certain advantages by deferring the gate electrode formation until after the transistor source/drain regions have been formed. For example, it is possible to avoid both the difficulties associated with patterning metal layers, plasma damage that can occur during the etch process, and damage from the ion implantation processes, and thermal damage that can occur during the subsequent thermal process used to activate the source/drain regions.
  • FIG. 2 is a cross-sectional view illustrating problems involved in conventional gate electrodes. [0014]
  • Conventionally, the manufacture of a memory device involves a process for forming contact openings for bringing the sources/drains into contact with the desired bit lines and storage lines after a formation of transistors. [0015]
  • In the manufacture of highly integrated memory devices, misalignment problems inevitably occur in association with the contact patterning process. FIG. 2 shows a method conventionally used to compensate for such misalignment problems. In accordance with the method shown in FIG. 2, a gate electrode patterning process is only after a [0016] hard mask layer 3 b has been deposited over a gate electrode g and nitride film spacers 4 have been formed on the sidewalls of the gate electrode g to surround the gate electrode g. As a result, as shown in FIG. 2, even if contacts 9 are misaligned during the exposing process, the spacers 4 and the hard mask layer 3 b serve as etch barriers and insulators, whereby the formation of being short-circuits between the gate electrode and a bit line or storage line can be suppressed.
  • In the case of the gate structure formed by using the damascene process as shown in FIGS. 1A to [0017] 1E, however, it is impossible to prevent the metal gate electrode 8 a from being prone to short-circuits with a bit line or storage line in the event of contact misalignment because there is no nitride film metal gate electrode 8 a that can serve as an etch barrier.
  • SUMMARY OF THE INVENTION
  • Therefore, the present invention has been made in order to solve the above-mentioned problems in the prior art. An object of the present invention is to provide a method for forming a gate electrode in a semiconductor device in which a nitride film is formed over damascene metal gate electrodes, thereby protecting the gate electrodes from being short-circuited to a bit line or storage line even if the contact pattern is misaligned. [0018]
  • In order to achieve the above object, the method for forming a gate electrode in a semiconductor device according to the present invention is characterized by the steps of: [0019]
  • forming a damascene metal gate electrode provided with spacers at respective sidewalls thereof; [0020]
  • recess-etching the damascene metal gate electrode to form a trench; [0021]
  • depositing a nitride film over a structure obtained after the formation of the trench; [0022]
  • blanket-etching the nitride film with a dry etch without using a mask; [0023]
  • depositing an interlayer insulating film over a structure obtained from the blanket-etching step; and [0024]
  • subjecting a structure obtained after the deposition of the interlayer insulating film to a patterning and etch process to partially expose respective surfaces of source and drain regions formed in the structure, thereby forming contact openings. [0025]
  • The damascene metal gate electrodes are preferably made from a material selected from a group consisting of tungsten (W), tungsten nitride (WN), titanium (Ti), titanium nitride (TiN), molybdenum (Mo), tantalum (Ta), and tantalum nitride (TaN) with a preferred thickness of 2,000-2,500 Å. [0026]
  • The spacers are made from a nitride film with a deposited thickness of between 100 to 1,500 Å. [0027]
  • The trench has a preferred depth of 500 to 1,000 Å.[0028]
  • BRIEF DESCRIPTION OF THE DRAWINGS
  • The above objects, and other features and advantages of the present invention will become more apparent after a reading of the following detailed description when taken in conjunction with the referenced drawings. [0029]
  • FIGS. 1A to [0030] 1E are cross-sectional views illustrating a prior art method for forming a gate electrode;
  • FIG. 2 is a cross-sectional view illustrating misalignment problems of the gate electrodes in a prior art method. [0031]
  • FIGS. 3A to [0032] 3F are cross-sectional views respectively illustrating sequential processing steps of a method according to the present invention for forming a gate electrode in a semiconductor device.
  • DESCRIPTION OF THE PREFERRED EMBODIMENTS
  • Now, a preferred embodiment according to the present invention will be described in detail, with reference to the incorporated drawings. [0033]
  • FIG. 3A shows a [0034] water 1 after damascene metal gate electrodes 8 a provided with spacers 4 at the gate sidewalls have been formed (FIG. 1E) . The damascene metal gate electrodes 8 a may be made of tungsten (W) , tungsten nitride (WN), titanium (Ti), titanium nitride (TiN), molybdenum (Mo) , tantalum (Ta), or tantalum nitride (TaN). For forming the spacers 4, a nitride film is generally preferred.
  • In order to implement the present invention, the damascene [0035] metal gate electrodes 8 a preferably have a metal thickness of 2,000 to 2,500 Å.
  • The damascene [0036] metal gate electrodes 8 a are then recess-etched to a depth of 500 to 1,000 Å using an appropriate dry or wet etch method to form trenches (FIG. 3B).
  • A [0037] nitride film 11 is then deposited on the resultant structure (FIG. 3C). The nitride film 11 is deposited to a thickness of 100 to 1,500 Å.
  • The nitride film is subsequently blanket-etched in a dry way without using any mask (FIG. 3D). [0038]
  • When the gate design rule is small (for example, a gate width of 0.10 μm) and the thickness of the [0039] nitride film 11 is great (for example, a deposition thickness of more than 1,000 Å), the trenches are completely filled by the nitride film 11. Meanwhile, in wide gate regions, the structure shown in FIG. 3D resulting from the process has spacers 12 on the inner sidewalls of the gates. However, this does not interfere with the realization of the present invention.
  • An [0040] interlayer insulating film 13 is then deposited over the structure shown in FIG. 3D resulting from the described process to form the structure shown in FIG. 3E.
  • Source and [0041] drain regions 5 are then exposed by conducting conventional patterning and etch process to form contacts 14 (FIG. 3F).
  • The maximum degree of contact hole misalignment acceptable for a patterning process is typically not more than 30% of the design rule. For example, devices having a gate width of 0.10 μm would typically have a maximum misalignment degree of 0.03 μm (300 Å). Accordingly, for a device having a 0.10 μm gate electrode design rule, the nitride is preferably [0042] film 11 deposited to a thickness of at least 300 Å. By ensuring that the nitride layer is at least as thick as the maximum misalignment even if inner spacers 12 are formed at inner sidewalls of gates they will be of sufficient width to serve as etch barriers during the self-aligned contact etching process and thus prevent shorts to the gate electrodes.
  • As described above, according to the present invention of the method forming a gate electrode with a nitride film over the damascene [0043] metal gate electrodes 8 a, short-circuits between the gate electrodes and the bit lines or storage lines can be prevented when the contacts are misaligned. Therefore, the method of the present invention makes it possible to apply a self-aligned contact process to damascene gates without high levels of shorts or excessively stringent alignment requirements. Thus, it is possible to fabricate a transistor of a memory device having repeatable good quality and yield.
  • Although the preferred embodiments of the invention have been disclosed for illustrative purposes, those skilled in the art will appreciate that various modifications, additions and substitutions are possible, without departing from the scope and spirit of the invention as disclosed in the accompanying claims. [0044]

Claims (11)

What is claimed:
1. A method for forming a gate electrode in a semiconductor device comprising steps of:
forming a damascene metal gate electrode provided with spacers at respective sidewalls thereof;
recess-etching the damascene metal gate electrode to form a trench;
depositing a nitride film over a structure obtained after the formation of the trench;
blanket-etching the nitride film in a dry way without using a mask;
depositing an interlayer insulating film over a structure obtained from the blanket-etching step; and
subjecting a structure obtained after the deposition of the interlayer insulating film to an exposing process and an etching process to partially expose respective surfaces of sources and drains formed in the structure, thereby forming contacts.
2. The method for forming a gate electrode in a semiconductor device according to claim 1, wherein the damascene metal gate electrodes comprise a material selected from a group consisting of tungsten (W), tungsten nitride (WN), titanium (Ti), titanium nitride (TiN), molybdenum (Mo), tantalum (Ta), and tantalum nitride (TaN).
3. The method for forming a gate electrode in a semiconductor device according to claim 1, wherein the spacers comprise a nitride.
4. The method for forming a gate electrode in a semiconductor device according to claim 1, wherein the damascene metal gate electrodes have a height of 2,000 to 2,500 Å.
5. The method for forming a gate electrode in a semiconductor device according to claim 1, wherein the trench has a depth of 500 to 1,000 Å.
6. The method for forming a gate electrode in a semiconductor device according to claim 1, wherein the nitride film has a thickness of 100 to 1,500 Å.
7. A method for forming a gate electrode in a semiconductor device comprising steps performed in the following sequence:
forming a plurality of damascene metal gate electrodes on a semiconductor substrate, the metal gate electrodes having substantially vertical sidewalls with nitride spacers formed adjacent the sidewalls, the metal gate electrodes being further separated by an insulating material between the nitride spacers;
etching a portion of the metal gate electrode to form a trench, the trench having substantially vertical trench walls;
depositing a nitride film; and
etching the nitride film using an anisotropic etch, the duration of the etch being sufficient to remove the majority of the nitride film while leaving intact a portion of the nitride film adjacent the trench walls.
8. A method for forming a gate electrode in a semiconductor device according to claim 7 further comprising the steps of:
depositing an interlayer insulating film;
forming a photoresist pattern on the interlayer insulating film;
etching the exposed portions of the interlayer insulating film and the insulating material to form exposed regions on the semiconductor substrate.
9. A method for forming a gate electrode in a semiconductor device according to claim 8 further comprising the steps of:
depositing a conductive layer, the conductive layer being deposited on the semiconductor substrate in the exposed regions of the semiconductor substrate to establish an electrical contact having a resistivity;
patterning and etching the conductive layer to form a contact pattern;
treating the semiconductor substrate to lower the resistivity of the electrical contact between the conductive layer and the semiconductor substrate.
10. A method for forming a gate electrode in a semiconductor device according to claim 9 wherein the exposed regions of the semiconductor regions comprise heavily doped regions of the semiconductor substrate.
11. A method for forming a gate electrode in a semiconductor device according to claim 10 wherein the heavily doped regions are source/drain regions of transistors controlled by the metal gate electrode.
US09/895,295 2000-06-30 2001-07-02 Method for forming gate electrode for a semiconductor device Expired - Lifetime US6417055B2 (en)

Applications Claiming Priority (2)

Application Number Priority Date Filing Date Title
KR10-2000-0037413A KR100376876B1 (en) 2000-06-30 2000-06-30 Method for forming a self aligned contact in a damascene metal gate
KR2000-37413 2000-06-30

Publications (2)

Publication Number Publication Date
US20020009866A1 true US20020009866A1 (en) 2002-01-24
US6417055B2 US6417055B2 (en) 2002-07-09

Family

ID=19675644

Family Applications (1)

Application Number Title Priority Date Filing Date
US09/895,295 Expired - Lifetime US6417055B2 (en) 2000-06-30 2001-07-02 Method for forming gate electrode for a semiconductor device

Country Status (2)

Country Link
US (1) US6417055B2 (en)
KR (1) KR100376876B1 (en)

Cited By (5)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20060079043A1 (en) * 2004-08-10 2006-04-13 Jun Osanai Method of manufacturing semiconductor integrated circuit device
US8507375B1 (en) * 2012-02-02 2013-08-13 GlobalFoundries, Inc. Alignment tolerant semiconductor contact and method
US9653302B2 (en) * 2015-07-31 2017-05-16 Taiwan Semiconductor Manufacturing Co., Ltd. Gate structure with multiple spacer and method for manufacturing the same
US20170148917A1 (en) * 2010-05-06 2017-05-25 Taiwan Semiconductor Manufacturing Company, Ltd. Method for Fabricating a Strained Structure and Structure Formed
US9716095B2 (en) 2014-01-29 2017-07-25 Samsung Electronics Co., Ltd. Semiconductor memory devices with multi-level contact structures

Families Citing this family (15)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
JP4530552B2 (en) * 2001-01-29 2010-08-25 富士通セミコンダクター株式会社 Semiconductor device and manufacturing method thereof
KR100443917B1 (en) * 2002-07-12 2004-08-09 삼성전자주식회사 Semiconductor memory device and method for fabricating the same using damascene gate and epitaxial growth
KR100470127B1 (en) * 2002-09-18 2005-02-05 동부아남반도체 주식회사 Method for forming a self aligned silicide contact hole
US20040092126A1 (en) * 2002-11-07 2004-05-13 Silicon Integrated Systems Corporation Method for preventing reworked photoresist from collapsing
KR100465632B1 (en) * 2002-12-21 2005-01-13 주식회사 하이닉스반도체 Method for forming bit line of semiconductor device
US7332421B2 (en) * 2003-12-31 2008-02-19 Dongbu Electronics Co., Ltd. Method of fabricating gate electrode of semiconductor device
US7227228B2 (en) * 2004-05-21 2007-06-05 Kabushika Kaisha Toshiba Silicon on insulator device and method of manufacturing the same
CN101840920B (en) * 2009-12-15 2012-05-09 中国科学院微电子研究所 Semiconductor structure and forming method thereof
KR101718794B1 (en) 2010-12-16 2017-03-23 삼성전자주식회사 Method of manufacturing a semiconductor device
KR20130010362A (en) * 2011-07-18 2013-01-28 삼성전자주식회사 Method for fabricating semiconductor device
US9349731B2 (en) 2012-10-09 2016-05-24 Samsung Electronics Co., Ltd. Method for manufacturing a semiconductor device
US9214349B2 (en) 2012-10-12 2015-12-15 Samsung Electronics Co., Ltd. Method for manufacturing semiconductor device
US10644130B2 (en) * 2012-10-25 2020-05-05 Taiwan Semiconductor Manufacturing Company, Ltd. Metal-oxide-semiconductor field-effect transistor with spacer over gate
US9831090B2 (en) * 2015-08-19 2017-11-28 Taiwan Semiconductor Manufacturing Company, Ltd. Method and structure for semiconductor device having gate spacer protection layer
KR102514620B1 (en) * 2016-04-28 2023-03-29 삼성전자주식회사 Semiconductor device and method for manufacturing the same

Family Cites Families (2)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US5811350A (en) * 1996-08-22 1998-09-22 Micron Technology, Inc. Method of forming contact openings and an electronic component formed from the same and other methods
US6054355A (en) * 1997-06-30 2000-04-25 Kabushiki Kaisha Toshiba Method of manufacturing a semiconductor device which includes forming a dummy gate

Cited By (7)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20060079043A1 (en) * 2004-08-10 2006-04-13 Jun Osanai Method of manufacturing semiconductor integrated circuit device
US7749880B2 (en) * 2004-08-10 2010-07-06 Seiko Instruments Inc. Method of manufacturing semiconductor integrated circuit device
US20170148917A1 (en) * 2010-05-06 2017-05-25 Taiwan Semiconductor Manufacturing Company, Ltd. Method for Fabricating a Strained Structure and Structure Formed
US8507375B1 (en) * 2012-02-02 2013-08-13 GlobalFoundries, Inc. Alignment tolerant semiconductor contact and method
US9716095B2 (en) 2014-01-29 2017-07-25 Samsung Electronics Co., Ltd. Semiconductor memory devices with multi-level contact structures
US9653302B2 (en) * 2015-07-31 2017-05-16 Taiwan Semiconductor Manufacturing Co., Ltd. Gate structure with multiple spacer and method for manufacturing the same
US10103235B2 (en) 2015-07-31 2018-10-16 Taiwan Semiconductor Manufacturing Co., Ltd Gate structure with multiple spacers

Also Published As

Publication number Publication date
KR100376876B1 (en) 2003-03-19
KR20020003027A (en) 2002-01-10
US6417055B2 (en) 2002-07-09

Similar Documents

Publication Publication Date Title
US6417055B2 (en) Method for forming gate electrode for a semiconductor device
US6737308B2 (en) Semiconductor device having LDD-type source/drain regions and fabrication method thereof
US6900492B2 (en) Integrated circuit device with P-type gate memory cell having pedestal contact plug and peripheral circuit
US6194301B1 (en) Method of fabricating an integrated circuit of logic and memory using damascene gate structure
US20110263113A1 (en) Method for manufacturing a semiconductor device
US20040192027A1 (en) Semiconductor device with fully self-aligned local interconnects, and method for fabricating the device
JPH11224949A (en) Submicron metal gate mos transistor and formation thereof
CN111463215B (en) Memory structure and manufacturing method thereof
US7417283B2 (en) CMOS device with dual polycide gates and method of manufacturing the same
JP4751705B2 (en) Manufacturing method of semiconductor device
US6599795B2 (en) Method of manufacturing semiconductor device including a step of forming a silicide layer, and semiconductor device manufactured thereby
US6087727A (en) Misfet semiconductor device having different vertical levels
US6136686A (en) Fabrication of interconnects with two different thicknesses
US6787857B2 (en) Contact structure a semiconductor device and manufacturing method thereof
US6083827A (en) Method for fabricating local interconnect
JPH1187529A (en) Integrated circuit contact
KR20100008942A (en) Semiconductor device and manufacturing method thereof
US6576963B2 (en) Semiconductor device having transistor
KR20080002480A (en) Method of manufacturing semiconductor device
KR20050028514A (en) Semiconductor device having gates of mos transistors and method of the same
US6093602A (en) Method to form polycide local interconnects between narrowly-spaced features while eliminating stringers
KR20010008589A (en) Method of forming bit-line of semiconductor device utilized damascene process
KR100486120B1 (en) Method for forming of mos transistor
KR20070002396A (en) Method for manufacturing semiconductor device
US20070010089A1 (en) Method of forming bit line of semiconductor device

Legal Events

Date Code Title Description
AS Assignment

Owner name: HYNIX SEMICONDUCTOR INC., KOREA, REPUBLIC OF

Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNORS:JANG, SE ANG;YEO, IN SEOK;KIM, TAE KYUN;REEL/FRAME:011970/0929

Effective date: 20010604

STCF Information on status: patent grant

Free format text: PATENTED CASE

FPAY Fee payment

Year of fee payment: 4

FEPP Fee payment procedure

Free format text: PAYOR NUMBER ASSIGNED (ORIGINAL EVENT CODE: ASPN); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY

Free format text: PAYER NUMBER DE-ASSIGNED (ORIGINAL EVENT CODE: RMPN); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY

FPAY Fee payment

Year of fee payment: 8

FPAY Fee payment

Year of fee payment: 12