US20020009841A1 - Fabrication process of semiconductor devices - Google Patents
Fabrication process of semiconductor devices Download PDFInfo
- Publication number
- US20020009841A1 US20020009841A1 US09/144,938 US14493898A US2002009841A1 US 20020009841 A1 US20020009841 A1 US 20020009841A1 US 14493898 A US14493898 A US 14493898A US 2002009841 A1 US2002009841 A1 US 2002009841A1
- Authority
- US
- United States
- Prior art keywords
- temperature
- annealing
- fabrication process
- conducted
- ramp
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Granted
Links
- 238000000034 method Methods 0.000 title claims abstract description 31
- 238000004519 manufacturing process Methods 0.000 title claims abstract description 27
- 239000004065 semiconductor Substances 0.000 title claims abstract description 27
- 238000000137 annealing Methods 0.000 claims abstract description 52
- 238000010438 heat treatment Methods 0.000 claims abstract description 51
- 239000000758 substrate Substances 0.000 claims abstract description 25
- 238000005468 ion implantation Methods 0.000 claims abstract description 18
- 239000010410 layer Substances 0.000 description 22
- 238000004151 rapid thermal annealing Methods 0.000 description 14
- 230000015572 biosynthetic process Effects 0.000 description 12
- 230000007547 defect Effects 0.000 description 11
- XAGFODPZIPBFFR-UHFFFAOYSA-N aluminium Chemical compound [Al] XAGFODPZIPBFFR-UHFFFAOYSA-N 0.000 description 4
- 229910052782 aluminium Inorganic materials 0.000 description 4
- 238000010586 diagram Methods 0.000 description 4
- 230000001133 acceleration Effects 0.000 description 3
- 230000000052 comparative effect Effects 0.000 description 3
- 239000002019 doping agent Substances 0.000 description 3
- 230000000694 effects Effects 0.000 description 3
- OAICVXFJPJFONN-UHFFFAOYSA-N Phosphorus Chemical compound [P] OAICVXFJPJFONN-UHFFFAOYSA-N 0.000 description 2
- VYPSYNLAJGMNEJ-UHFFFAOYSA-N Silicium dioxide Chemical compound O=[Si]=O VYPSYNLAJGMNEJ-UHFFFAOYSA-N 0.000 description 2
- 230000015556 catabolic process Effects 0.000 description 2
- 239000013078 crystal Substances 0.000 description 2
- 230000003247 decreasing effect Effects 0.000 description 2
- 239000011229 interlayer Substances 0.000 description 2
- 238000011835 investigation Methods 0.000 description 2
- 229910052698 phosphorus Inorganic materials 0.000 description 2
- 239000011574 phosphorus Substances 0.000 description 2
- 229910052814 silicon oxide Inorganic materials 0.000 description 2
- 230000005457 Black-body radiation Effects 0.000 description 1
- 238000002347 injection Methods 0.000 description 1
- 239000007924 injection Substances 0.000 description 1
- 150000002500 ions Chemical class 0.000 description 1
- 238000012423 maintenance Methods 0.000 description 1
- 230000014759 maintenance of location Effects 0.000 description 1
- 239000000463 material Substances 0.000 description 1
- 229910021421 monocrystalline silicon Inorganic materials 0.000 description 1
- 238000012545 processing Methods 0.000 description 1
- 230000000644 propagated effect Effects 0.000 description 1
- 238000011160 research Methods 0.000 description 1
- 238000004904 shortening Methods 0.000 description 1
- 239000000243 solution Substances 0.000 description 1
Images
Classifications
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/04—Manufacture or treatment of semiconductor devices or of parts thereof the devices having at least one potential-jump barrier or surface barrier, e.g. PN junction, depletion layer or carrier concentration layer
- H01L21/18—Manufacture or treatment of semiconductor devices or of parts thereof the devices having at least one potential-jump barrier or surface barrier, e.g. PN junction, depletion layer or carrier concentration layer the devices having semiconductor bodies comprising elements of Group IV of the Periodic System or AIIIBV compounds with or without impurities, e.g. doping materials
- H01L21/26—Bombardment with radiation
- H01L21/263—Bombardment with radiation with high-energy radiation
- H01L21/265—Bombardment with radiation with high-energy radiation producing ion implantation
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/04—Manufacture or treatment of semiconductor devices or of parts thereof the devices having at least one potential-jump barrier or surface barrier, e.g. PN junction, depletion layer or carrier concentration layer
- H01L21/18—Manufacture or treatment of semiconductor devices or of parts thereof the devices having at least one potential-jump barrier or surface barrier, e.g. PN junction, depletion layer or carrier concentration layer the devices having semiconductor bodies comprising elements of Group IV of the Periodic System or AIIIBV compounds with or without impurities, e.g. doping materials
- H01L21/26—Bombardment with radiation
- H01L21/263—Bombardment with radiation with high-energy radiation
- H01L21/265—Bombardment with radiation with high-energy radiation producing ion implantation
- H01L21/26506—Bombardment with radiation with high-energy radiation producing ion implantation in group IV semiconductors
- H01L21/26513—Bombardment with radiation with high-energy radiation producing ion implantation in group IV semiconductors of electrically active species
- H01L21/2652—Through-implantation
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/04—Manufacture or treatment of semiconductor devices or of parts thereof the devices having at least one potential-jump barrier or surface barrier, e.g. PN junction, depletion layer or carrier concentration layer
- H01L21/18—Manufacture or treatment of semiconductor devices or of parts thereof the devices having at least one potential-jump barrier or surface barrier, e.g. PN junction, depletion layer or carrier concentration layer the devices having semiconductor bodies comprising elements of Group IV of the Periodic System or AIIIBV compounds with or without impurities, e.g. doping materials
- H01L21/26—Bombardment with radiation
- H01L21/263—Bombardment with radiation with high-energy radiation
- H01L21/265—Bombardment with radiation with high-energy radiation producing ion implantation
- H01L21/2658—Bombardment with radiation with high-energy radiation producing ion implantation of a molecular ion, e.g. decaborane
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/04—Manufacture or treatment of semiconductor devices or of parts thereof the devices having at least one potential-jump barrier or surface barrier, e.g. PN junction, depletion layer or carrier concentration layer
- H01L21/18—Manufacture or treatment of semiconductor devices or of parts thereof the devices having at least one potential-jump barrier or surface barrier, e.g. PN junction, depletion layer or carrier concentration layer the devices having semiconductor bodies comprising elements of Group IV of the Periodic System or AIIIBV compounds with or without impurities, e.g. doping materials
- H01L21/26—Bombardment with radiation
- H01L21/263—Bombardment with radiation with high-energy radiation
- H01L21/265—Bombardment with radiation with high-energy radiation producing ion implantation
- H01L21/266—Bombardment with radiation with high-energy radiation producing ion implantation using masks
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/04—Manufacture or treatment of semiconductor devices or of parts thereof the devices having at least one potential-jump barrier or surface barrier, e.g. PN junction, depletion layer or carrier concentration layer
- H01L21/18—Manufacture or treatment of semiconductor devices or of parts thereof the devices having at least one potential-jump barrier or surface barrier, e.g. PN junction, depletion layer or carrier concentration layer the devices having semiconductor bodies comprising elements of Group IV of the Periodic System or AIIIBV compounds with or without impurities, e.g. doping materials
- H01L21/30—Treatment of semiconductor bodies using processes or apparatus not provided for in groups H01L21/20 - H01L21/26
- H01L21/324—Thermal treatment for modifying the properties of semiconductor bodies, e.g. annealing, sintering
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L29/00—Semiconductor devices adapted for rectifying, amplifying, oscillating or switching, or capacitors or resistors with at least one potential-jump barrier or surface barrier, e.g. PN junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof ; Multistep manufacturing processes therefor
- H01L29/66—Types of semiconductor device ; Multistep manufacturing processes therefor
- H01L29/66007—Multistep manufacturing processes
- H01L29/66075—Multistep manufacturing processes of devices having semiconductor bodies comprising group 14 or group 13/15 materials
- H01L29/66083—Multistep manufacturing processes of devices having semiconductor bodies comprising group 14 or group 13/15 materials the devices being controllable only by variation of the electric current supplied or the electric potential applied, to one or more of the electrodes carrying the current to be rectified, amplified, oscillated or switched, e.g. two-terminal devices
- H01L29/6609—Diodes
Definitions
- This invention relates to a fabrication process of semiconductor devices, and especially to a fabrication process of semiconductor devices suitable for use in bipolar transistors or biCMOS transistors.
- the leakage currents across the junctions of individual chips in a wafer can be lowered and their variations can be reduced to about a half when RTA to a temperature of 1,050° C. is conducted by controlling the ramp-up rate at 1° C./sec from room temperature to 600° C. and at 100° C./sec beyond 600° C. instead of performing the heat treatment to the heat treatment temperature of 1,050° C. by using a ramp-up rate of 100° C./sec or higher from room temperature.
- a ramp-up rate as low as 100° C./sec or so involves a potential problem in that the above-described defects propagated from the projection range of ion implantation may grow to an area to which a depletion layer may extend upon application of a reverse bias. As soon as the depletion layer reaches a depth where defects exist, an increased leakage current occurs across the junction. According to the above-described conventional art, variations of leakage currents at a wafer surface may reach as much as 50% or so.
- the present invention has as a primary object thereof the provision of a process for the fabrication of semiconductors featuring both smaller leakage currents and reduced variations of the leakage currents even when ion implantation is conducted with high energy.
- the temperature at which the heating is initiated at the ramp-up rate equal to or higher than 200° C./sec may preferably be from 600° C. to 800° C.
- the heat treatment is conducted under hard conditions for the growth of defects occurred by the ion implantation so that, during the annealing step, the defects (dislocations) do not reach an area to which a depletion layer may extend.
- the process can therefore reduce leakage currents and their variations than the conventional art.
- the annealing at 1,200° C. and lower has made it possible to avoid the occurrence of slips (faults) in a wafer surface such as those occurring when the heat treatment is conducted at higher temperatures.
- the ramp-up rate of 50° C./sec or higher is used, which includes ramp-up rates lower than those usable in the first aspect of the present invention.
- the subsequent heat treatment at a temperature of from 1,000° C. to 1,200° C. can eliminate the defects (dislocations) and restore the original crystalline structure, thereby making it possible to reduce leakage currents and their variations than the conventional art.
- FIG. 1A through FIG. 1D are cross-sectional views of a substrate-illustrating the formation of p/n diodes at various stages according to one example of fabrication processes of the present invention
- FIG. 2 is a diagrammatic representation of the ramp-up rate to an annealing temperature of 1,150° C. versus junction leakage current variation according to a first embodiment
- FIG. 3 is a diagrammatic representation of annealing temperature versus variations of junction leakage currents
- FIG. 4 is a diagrammatic representation of annealing temperature versus junction leakage currents
- FIG. 5 is a diagram showing leakage characteristics
- FIG. 6 is a diagrammatic representation of the heating commencing temperature in a second heat treatment step and variations of junction leakage current in a second embodiment
- FIG. 7 is a diagram comparing the variations of junction leakage currents in the first embodiment and those in the second embodiment;
- FIG. 8 is a diagram illustrating a second (additional) heat treatment temperature and time in a third embodiment, which control at 20% the variations of junction leakage currents.
- a field oxide film 2 was first formed on a p-type single-crystal silicon substrate 1 , followed by the formation of a silicon oxide film 3 to a thickness of 7 mm.
- P (phosphorus) ions were next implanted at an acceleration voltage of 1 MeV and a dose of 1 ⁇ 10 14 cm ⁇ 2 .
- the resulting implanted substrate 1 was then annealed by RTA at a temperature of 1,150° C. by controlling the ramp-up temperature from room temperature at 100° C./sec (comparative example), 200° C./sec, 300° C./sec or 400° C./sec, whereby a buried n-type layer 4 was formed as shown in FIG. 1B.
- ion implantation was then effected selectively at positions, where formation of p-type layers 5 was intended, at an acceleration voltage of 30 keV and a dose of 3 ⁇ 10 15 cm ⁇ 2 while using BF 2 as a dopant source.
- P phosphorus
- To establish a contact with the buried layer 4 P (phosphorus) was ion-implanted selectively at positions, where formation of contact layers 6 to the buried n-type layer 4 was intended, at 70 keV and 5 ⁇ 10 15 cm ⁇ 2 and at 250 keV and 3 ⁇ 10 13 cm ⁇ 2 .
- the resulting substrate was subjected to heat treatment at 900° C. for several minutes in an electric furnace, so that the p-type layers 5 and the contact layers 6 were formed.
- the annealing temperature (ultimate temperature) upon formation of the buried n-type layer 4 was changed to 700, 800, 900, 985, 1,015, 1,100 and 1,150° C. to investigate their characteristics.
- leakage currents have smaller variations when the heat treatment temperature (ultimate temperature) is 800° C. or lower or 1,100° C. or higher. From FIG. 4, on the other hand, it is also envisaged that leakage currents are small when the heat treatment temperature is 800° C. or lower or 1,000° C. or higher.
- a heat treatment temperature of 800° C. or lower may look preferable at first view, because leakage currents are small and variations are small.
- Such a low heat treatment temperature is however not preferred from the practical viewpoint since, when exposed to high temperatures of 800° C. and higher in the subsequent step, defects (dislocations) occurred by the ion implantation grow and leakage currents increase.
- a sample was introduced in an RTA apparatus which had been heated at 500° C. in advance, and was heated to a first annealing temperature of 600° C., 700° C., 800° C, 900° C. (comparative example) or 1,000 (comparative example) while controlling the first ramp-up rate to the first treatment temperature at 1° C./sec.
- a second annealing temperature 1,150° C. at a second ramp-up rate of 200, 300 or 400° C./sec, whereby a buried n-type layer 4 was formed.
- FIG. 6 illustrates a relationship between the first annealing temperature, namely, the temperature at which heating was commenced at 200° C./sec and the variations (relative standard deviation) of leakage currents across junctions in a wafer surface.
- junction leakage currents can be reduced when the 200° C./sec heating is commenced at a temperature of 800° C. or lower.
- FIG. 7 makes a comparison in the variations (relative standard deviation) of junction leakage currents in a wafer surface between a case in which in accordance with this embodiment, a sample was introduced in an RTA apparatus heated at 500° C. in advance, was heated to a first annealing temperature of 600° C. at a ramp-up rate of 1° C./sec, and was then heated at a second ramp-up rate of 200, 300 or 400° C./sec to conduct heat treatment at a second heat treatment of 1,150° C. (the line representing the second embodiment in FIG.
- the first ramp-up rate is however not particularly important, but annealing at a temperature of from 600° C. to 800° C. as the first annealing temperature is important. It is to equalize the temperature of the whole substrate at this stage to prevent the variations of substrate temperatures from increasing further upon subsequently heating the substrate at a high ramp-up rate that the first heat treatment is conducted. Further, the use of 600° C. or higher as the first heat treatment temperature is needed because the equalizing effects of a substrate temperature by black body radiation are hardly available at a temperature lower than 600° C.
- the retention time at the first heat temperature can be set as desired to equalize the substrate temperature.
- p/n diodes having the cross-sectional structure shown in FIG. 1D were formed at 53 locations in a wafer surface.
- the annealing method employed upon formation of the buried n-type layer 4 in FIG. 1B was modified as will be described next.
- a sample was introduced in an RTA apparatus which had been heated at 500° C. in advance, and was heated at a ramp-up rate of 1° C./sec to a heat treatment temperature of 600° C., at which the sample was annealed for 1 minute. The sample was then heated at a ramp-up rate of 50 or 100° C./sec to an annealing temperature of 1,015° C. or 1,100° C., at which the sample was subjected to heat temperature for 30 seconds.
- the sample was introduced in an electric furnace and was subjected to annealing for one of preset various annealing times at an annealing temperature in a range of from 1,015° C. to 1,200° C. with its furnace entering and leaving temperatures being set at 800° C., whereby a buried n-type layer 4 was formed.
- FIG. 8 illustrates a relationship between the annealing temperature and the annealing time in the second annealing (additional annealing) conducted in an electric furnace so that the variations (relative standard deviation) of leakage currents across junctions in a wafer surface became 20%.
- the annealing temperature and the ramp-up rate are set, for example, at 1,015° C. and 100° C./sec as RTA treatment conditions, respectively
- FIG. 8 indicates that the variations are smaller than 20% above the curve extending through the filled circles. To reduce the variations to 20% or smaller, it is therefore necessary to choose an additional annealing temperature and an additional annealing time on the curve or in an area above the curve.
- the variations of leakage currents can be reduced by conducting the second annealing as described above. Further, it is appreciated that the time required for reducing the variations in the second annealing becomes longer when the annealing temperature is lowered and also that the time required for reducing the variations can be shortened by raising the heat treatment temperature. It is also understood that the variations can be reduced to 20% or smaller even when the ramp-up rate is decreased to 50° C./sec.
- the ramp-up rate can be decreased to 50° C./sec upon conducting the second annealing.
- the second annealing has also been found to be effective in reducing the variations even when a high ramp-up rate of 200° C./sec or higher is used.
- the second annealing can be conducted in the same RTA apparatus as that employed in the preceding heating step. Similar advantageous effects were brought about when the second annealing was conducted, for example, in a temperature range of from 1,000 to 1,200° C. subsequent to heating to 1,150° C.
- the second annealing step can bring about similar advantageous effects no matter whether it is conducted in an RTA apparatus or an electric furnace.
- an RTA apparatus treats semiconductor substrates one after one, whereas an electric furnace can perform heat treatment of plural (about 100 or so) semiconductor substrates at once. Accordingly, an electric furnace can significantly shorten the total time required for the heat treatment of such many semiconductor substrates.
- this embodiment when the additional annealing is conducted separately, makes it possible to use a heating furnace having large processing capacity such as an electric furnace and hence to extremely shorten the fabrication time.
- defects which cause varied leakage currents across junctions are not allowed to grow to an area where a depletion layer extends even when ion implantation is conducted with high energy, thereby making it possible to fabricate semiconductors featuring both smaller leakage currents and reduced variations of the leakage currents.
Abstract
Description
- 1. Field of the Invention
- This invention relates to a fabrication process of semiconductor devices, and especially to a fabrication process of semiconductor devices suitable for use in bipolar transistors or biCMOS transistors.
- 2. Description of the Prior Art
- With a view to reducing fabrication costs and shortening TAT (Turn Around Time; time from the acceptance of an order until its delivery), high-energy ion implantation (which means ion implantation with an acceleration voltage of several hundreds kev or higher) has been attempted as a substitute for the conventional epitaxial growth in recent years for the formation of buried collector layers for bipolar or biCMOS transistors.
- Because of the need for a reduction in collector resistance to permit operation of a device at a higher speed, a dopant dose higher than that (<5×1013 cm−2) employed to date for the formation of wells and the like is required upon high-energy ion implantation. However, use of a dose of about 1×1014 cm−2 or so is desired in view of the maintenance of an adequate balance between collector resistance and maximum collector-base breakdown voltage since a higher dose results in a lower maximum collector-base breakdown voltage.
- All the same, formation of p+/n junctions by ion implantation at an injection dopant dose around 1×1014 cm−2 and subsequent annealing by RTA (rapid thermal annealing) or an electric furnace under conditions of 10° C./sec or lower in terms of ramp-up rate is accompanied by a problem in that very large leakage currents occur across the junctions under the influence of defects extended to the surface of the sample from the neighborhood of the projection range of the ion implantation.
- As a solution to this problem, Mat. Res. Soc. Symp. Proc. 396, 739 (1996, Materials Research Society) discloses that the leakage current across a junction can be reduced by RTA which makes use of a ramp-up rate of 50° C./sec or higher. It also discloses that, as the above-mentioned defects begin to grow abruptly when the temperature of RTA rises to 800° C., the leakage current can be reduced when the RTA is conducted by heating a wafer at a ramp-up rate of 50° C./sec or higher in the temperature range higher than or equal to 800° C. It is also disclosed that the leakage currents across the junctions of individual chips in a wafer can be lowered and their variations can be reduced to about a half when RTA to a temperature of 1,050° C. is conducted by controlling the ramp-up rate at 1° C./sec from room temperature to 600° C. and at 100° C./sec beyond 600° C. instead of performing the heat treatment to the heat treatment temperature of 1,050° C. by using a ramp-up rate of 100° C./sec or higher from room temperature.
- A ramp-up rate as low as 100° C./sec or so, however, involves a potential problem in that the above-described defects propagated from the projection range of ion implantation may grow to an area to which a depletion layer may extend upon application of a reverse bias. As soon as the depletion layer reaches a depth where defects exist, an increased leakage current occurs across the junction. According to the above-described conventional art, variations of leakage currents at a wafer surface may reach as much as 50% or so.
- Namely, the process of the above-described conventional art is very effective in reducing the average value of leakage currents across junctions in a wafer, but further improvements are desired for the reduction of variations.
- With the foregoing problems in view, the present invention has as a primary object thereof the provision of a process for the fabrication of semiconductors featuring both smaller leakage currents and reduced variations of the leakage currents even when ion implantation is conducted with high energy.
- In a first aspect of the present invention, there is thus provided a fabrication process of semiconductor devices, which comprises the following steps:
- subjecting a semiconductor substrate to ion implantation with high energy; and
- heating the resulting ion-implanted semiconductor substrate to a temperature of from 1,000° C. to 1,200° C. at a ramp-up rate equal to or higher than 200° C./sec.
- In this process, the temperature at which the heating is initiated at the ramp-up rate equal to or higher than 200° C./sec may preferably be from 600° C. to 800° C.
- In a second aspect of the present invention, there is also provided a fabrication process of semiconductor devices, which comprises the following steps:
- subjecting a semiconductor substrate to ion implantation with high energy;
- heating the resulting ion-implanted semiconductor substrate to a temperature of from 1,000° C. to 1,200° C. at a ramp-up rate equal to or higher than 50° C./sec; and
- subjecting the thus-heated semiconductor substrate to annealing at a temperature of from 1,000° C. to 1,200° C.
- According to the first aspect of this invention, the heat treatment is conducted under hard conditions for the growth of defects occurred by the ion implantation so that, during the annealing step, the defects (dislocations) do not reach an area to which a depletion layer may extend. The process can therefore reduce leakage currents and their variations than the conventional art. Further, the annealing at 1,200° C. and lower has made it possible to avoid the occurrence of slips (faults) in a wafer surface such as those occurring when the heat treatment is conducted at higher temperatures.
- According to the second aspect of this invention, on the other hand, the ramp-up rate of 50° C./sec or higher is used, which includes ramp-up rates lower than those usable in the first aspect of the present invention. At such lower ramp-up rates, defects occurred as a result of the ion implantation may reach an area to which a depletion layer may extends. However, the subsequent heat treatment at a temperature of from 1,000° C. to 1,200° C. can eliminate the defects (dislocations) and restore the original crystalline structure, thereby making it possible to reduce leakage currents and their variations than the conventional art.
- FIG. 1A through FIG. 1D are cross-sectional views of a substrate-illustrating the formation of p/n diodes at various stages according to one example of fabrication processes of the present invention;
- FIG. 2 is a diagrammatic representation of the ramp-up rate to an annealing temperature of 1,150° C. versus junction leakage current variation according to a first embodiment;
- FIG. 3 is a diagrammatic representation of annealing temperature versus variations of junction leakage currents;
- FIG. 4 is a diagrammatic representation of annealing temperature versus junction leakage currents;
- FIG. 5 is a diagram showing leakage characteristics;
- FIG. 6 is a diagrammatic representation of the heating commencing temperature in a second heat treatment step and variations of junction leakage current in a second embodiment;
- FIG. 7 is a diagram comparing the variations of junction leakage currents in the first embodiment and those in the second embodiment;
- FIG. 8 is a diagram illustrating a second (additional) heat treatment temperature and time in a third embodiment, which control at 20% the variations of junction leakage currents.
- [First Embodiment]
- The first embodiment will hereinafter be described based on a specific fabrication process according to the first aspect of the present invention.
- As is illustrated in FIG. 1A, a
field oxide film 2 was first formed on a p-type single-crystal silicon substrate 1, followed by the formation of asilicon oxide film 3 to a thickness of 7 mm. P (phosphorus) ions were next implanted at an acceleration voltage of 1 MeV and a dose of 1×1014 cm−2. The resulting implantedsubstrate 1 was then annealed by RTA at a temperature of 1,150° C. by controlling the ramp-up temperature from room temperature at 100° C./sec (comparative example), 200° C./sec, 300° C./sec or 400° C./sec, whereby a buried n-type layer 4 was formed as shown in FIG. 1B. - As is illustrated in FIG. 1C, ion implantation was then effected selectively at positions, where formation of p-
type layers 5 was intended, at an acceleration voltage of 30 keV and a dose of 3×1015 cm−2 while using BF2 as a dopant source. To establish a contact with the buriedlayer 4, P (phosphorus) was ion-implanted selectively at positions, where formation ofcontact layers 6 to the buried n-type layer 4 was intended, at 70 keV and 5×1015 cm−2 and at 250 keV and 3×1013 cm−2. The resulting substrate was subjected to heat treatment at 900° C. for several minutes in an electric furnace, so that the p-type layers 5 and thecontact layers 6 were formed. - Subsequent to the formation of an interlayer film7, openings were formed through the interlayer film 7 and the
silicon oxide layer 3, andaluminum electrodes 8 and aluminum electrodes 9 were then formed in contact with the p-type layers 5 and thecontact layers 6, respectively. As a result, p/n diodes each of which had a cross-sectional structure depicted in FIG. 1D were formed at 53 locations in the wafer surface. - The p/n diodes fabricated as described above were grounded on a
back side 10 of the substrate. A voltage of −5 V was applied to thealuminum electrodes 8, and leakage currents across the junctions were measured at the aluminum electrodes 9. An investigation was made for a relationship between variations (relative standard deviation: σ/X) of the thus-obtained leakage currents across the junctions in the wafer surface and the ramp-up rate. The results are shown in FIG. 2. - From the results, it has been found that upon formation of n-type buried layers, use of 200° C./sec or higher as a ramp-up rate to an annealing temperature of 1,150° C. can reduce the variations of leakage voltages across junctions to {fraction (1/10)} or even smaller compared with 100° C./sec.
- Next, the annealing temperature (ultimate temperature) upon formation of the buried n-
type layer 4 was changed to 700, 800, 900, 985, 1,015, 1,100 and 1,150° C. to investigate their characteristics. - As is illustrated in FIG. 3, it is appreciated that leakage currents have smaller variations when the heat treatment temperature (ultimate temperature) is 800° C. or lower or 1,100° C. or higher. From FIG. 4, on the other hand, it is also envisaged that leakage currents are small when the heat treatment temperature is 800° C. or lower or 1,000° C. or higher.
- In view of these two results, 1,015° C. which is higher than 1,000° C. but exceeds 1,000° C. only a little seems to result in leakage voltages of large variations although the leakage voltages themselves are small. An investigation was therefore made for leakage characteristics of diodes fabricated at the heat treatment temperature of 1,015° C. Although most of them were found to have such characteristics as represented by curve A in FIG. 5, some devices were found to exhibit such characteristics as represented by curve B in the same diagram. This clearly explains the occurrence of large variations in terms of numerical values.
- On the other hand, use of a heat treatment temperature higher than 800° C. but lower than 1,000° C. leads to such leakage characteristics as indicated by curve C in FIG. 5. It is hence understood that such a heat treatment temperature is not preferred because it leads to large leakage voltages although their variations are apparently small.
- Further, use of a heat treatment temperature of 800° C. or lower may look preferable at first view, because leakage currents are small and variations are small. Such a low heat treatment temperature is however not preferred from the practical viewpoint since, when exposed to high temperatures of 800° C. and higher in the subsequent step, defects (dislocations) occurred by the ion implantation grow and leakage currents increase.
- [Second Embodiment]
- In a similar manner as in the fabrication process described above as the first embodiment, p/n diodes having the cross-sectional structure shown in FIG. 1D were formed at 53 locations in a wafer surface. In the second embodiment, however, the annealing method employed upon formation of the buried n-
type layer 4 in FIG. 1B was modified as will be described next. - Described specifically, a sample was introduced in an RTA apparatus which had been heated at 500° C. in advance, and was heated to a first annealing temperature of 600° C., 700° C., 800° C, 900° C. (comparative example) or 1,000 (comparative example) while controlling the first ramp-up rate to the first treatment temperature at 1° C./sec. After the sample was annealed for 1 minute at the first annealing temperature, the sample was heated to a second annealing temperature of 1,150° C. at a second ramp-up rate of 200, 300 or 400° C./sec, whereby a buried n-
type layer 4 was formed. - FIG. 6 illustrates a relationship between the first annealing temperature, namely, the temperature at which heating was commenced at 200° C./sec and the variations (relative standard deviation) of leakage currents across junctions in a wafer surface.
- From the results shown in FIG. 6, it is envisaged that the variations of junction leakage currents can be reduced when the 200° C./sec heating is commenced at a temperature of 800° C. or lower.
- FIG. 7 makes a comparison in the variations (relative standard deviation) of junction leakage currents in a wafer surface between a case in which in accordance with this embodiment, a sample was introduced in an RTA apparatus heated at 500° C. in advance, was heated to a first annealing temperature of 600° C. at a ramp-up rate of 1° C./sec, and was then heated at a second ramp-up rate of 200, 300 or 400° C./sec to conduct heat treatment at a second heat treatment of 1,150° C. (the line representing the second embodiment in FIG. 7) and another case in which as in the first embodiment, heating of a sample was commenced at a ramp-up rate of 200-400° C./sec from room temperature and annealing was conducted at an annealing temperature of 1,150° C. (the line representing the first embodiment in FIG. 7).
- From the results of the above comparison, it is understood that the use of the annealing method according to this embodiment, at any ramp-up rate chosen here, makes it possible to reduce the variations of leakage currents across junctions in a wafer surface to about ½ of those obtained from the use of the annealing method in the first embodiment.
- In the above description of the second embodiment, 1° C./sec was used as the first ramp-up rate. The first ramp-up rate is however not particularly important, but annealing at a temperature of from 600° C. to 800° C. as the first annealing temperature is important. It is to equalize the temperature of the whole substrate at this stage to prevent the variations of substrate temperatures from increasing further upon subsequently heating the substrate at a high ramp-up rate that the first heat treatment is conducted. Further, the use of 600° C. or higher as the first heat treatment temperature is needed because the equalizing effects of a substrate temperature by black body radiation are hardly available at a temperature lower than 600° C.
- Incidentally, the retention time at the first heat temperature can be set as desired to equalize the substrate temperature.
- [Third Embodiment]
- The third embodiment will hereinafter be described based on a specific fabrication process according to the second aspect of the present invention.
- In a similar manner as in the fabrication process described above as the first embodiment, p/n diodes having the cross-sectional structure shown in FIG. 1D were formed at 53 locations in a wafer surface. In the third embodiment, however, the annealing method employed upon formation of the buried n-
type layer 4 in FIG. 1B was modified as will be described next. - Described specifically, as a first annealing step, a sample was introduced in an RTA apparatus which had been heated at 500° C. in advance, and was heated at a ramp-up rate of 1° C./sec to a heat treatment temperature of 600° C., at which the sample was annealed for 1 minute. The sample was then heated at a ramp-up rate of 50 or 100° C./sec to an annealing temperature of 1,015° C. or 1,100° C., at which the sample was subjected to heat temperature for 30 seconds.
- Next, as a second annealing step, the sample was introduced in an electric furnace and was subjected to annealing for one of preset various annealing times at an annealing temperature in a range of from 1,015° C. to 1,200° C. with its furnace entering and leaving temperatures being set at 800° C., whereby a buried n-
type layer 4 was formed. - FIG. 8 illustrates a relationship between the annealing temperature and the annealing time in the second annealing (additional annealing) conducted in an electric furnace so that the variations (relative standard deviation) of leakage currents across junctions in a wafer surface became 20%. When the annealing temperature and the ramp-up rate are set, for example, at 1,015° C. and 100° C./sec as RTA treatment conditions, respectively, FIG. 8 indicates that the variations are smaller than 20% above the curve extending through the filled circles. To reduce the variations to 20% or smaller, it is therefore necessary to choose an additional annealing temperature and an additional annealing time on the curve or in an area above the curve.
- It is envisaged from the results as shown in FIG. 8 that the variations of leakage currents can be reduced by conducting the second annealing as described above. Further, it is appreciated that the time required for reducing the variations in the second annealing becomes longer when the annealing temperature is lowered and also that the time required for reducing the variations can be shortened by raising the heat treatment temperature. It is also understood that the variations can be reduced to 20% or smaller even when the ramp-up rate is decreased to 50° C./sec.
- On the other hand, it was impossible to reduce the variations when the temperature of the second annealing was set below 1,000° C. Further, the second heat treatment, when conducted at a temperature higher than 1,200° C., has been found to develop a problem that crystal defects such as slips occur in the crystal.
- As has been described above, the ramp-up rate can be decreased to 50° C./sec upon conducting the second annealing. On the other hand, the second annealing has also been found to be effective in reducing the variations even when a high ramp-up rate of 200° C./sec or higher is used. In this case, the second annealing can be conducted in the same RTA apparatus as that employed in the preceding heating step. Similar advantageous effects were brought about when the second annealing was conducted, for example, in a temperature range of from 1,000 to 1,200° C. subsequent to heating to 1,150° C.
- As is readily appreciated from the foregoing, the second annealing step can bring about similar advantageous effects no matter whether it is conducted in an RTA apparatus or an electric furnace. In general, however, an RTA apparatus treats semiconductor substrates one after one, whereas an electric furnace can perform heat treatment of plural (about 100 or so) semiconductor substrates at once. Accordingly, an electric furnace can significantly shorten the total time required for the heat treatment of such many semiconductor substrates.
- Namely, this embodiment, when the additional annealing is conducted separately, makes it possible to use a heating furnace having large processing capacity such as an electric furnace and hence to extremely shorten the fabrication time.
- According to the fabrication process in each aspect of the present invention, defects which cause varied leakage currents across junctions are not allowed to grow to an area where a depletion layer extends even when ion implantation is conducted with high energy, thereby making it possible to fabricate semiconductors featuring both smaller leakage currents and reduced variations of the leakage currents.
Claims (11)
Applications Claiming Priority (3)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
JP248880/1997 | 1997-09-12 | ||
JP24888097A JP3450163B2 (en) | 1997-09-12 | 1997-09-12 | Method for manufacturing semiconductor device |
JP9-248880 | 1997-09-12 |
Publications (2)
Publication Number | Publication Date |
---|---|
US20020009841A1 true US20020009841A1 (en) | 2002-01-24 |
US6444549B2 US6444549B2 (en) | 2002-09-03 |
Family
ID=17184818
Family Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US09/144,938 Expired - Fee Related US6444549B2 (en) | 1997-09-12 | 1998-09-01 | Thermal processing of semiconductor devices |
Country Status (4)
Country | Link |
---|---|
US (1) | US6444549B2 (en) |
JP (1) | JP3450163B2 (en) |
KR (1) | KR19990029502A (en) |
CN (1) | CN1100342C (en) |
Cited By (3)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
WO2004032227A1 (en) * | 2002-10-01 | 2004-04-15 | S.O.I.Tec Silicon On Insulator Technologies | Rapid annealing process for wafers in semiconductor material |
DE102007017788A1 (en) | 2007-04-16 | 2008-10-30 | Infineon Technologies Ag | Doping zone producing method for semiconductor body, involves executing short-time heat treatment at one temperature, and executing longer heat treatment at another temperature for forming doping zone |
DE102007063786B3 (en) | 2007-04-16 | 2022-09-15 | Infineon Technologies Ag | Process for producing a doping zone in a semiconductor body |
Families Citing this family (1)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
KR100481476B1 (en) * | 2002-11-19 | 2005-04-07 | 주식회사 실트론 | A annealed wafer and a method for manufacturing thereof |
Family Cites Families (25)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
JPS56100412A (en) * | 1979-12-17 | 1981-08-12 | Sony Corp | Manufacture of semiconductor device |
WO1983002314A1 (en) * | 1981-12-31 | 1983-07-07 | Chye, Patrick, W. | Method for reducing oxygen precipitation in silicon wafers |
JPS59108315A (en) * | 1982-12-14 | 1984-06-22 | Toshiba Corp | Diffusion treatment of semiconductor wafer |
US4522657A (en) | 1983-10-20 | 1985-06-11 | Westinghouse Electric Corp. | Low temperature process for annealing shallow implanted N+/P junctions |
US4732866A (en) * | 1984-03-12 | 1988-03-22 | Motorola Inc. | Method for producing low noise, high grade constant semiconductor junctions |
US4753895A (en) * | 1987-02-24 | 1988-06-28 | Hughes Aircraft Company | Method of forming low leakage CMOS device on insulating substrate |
US4743569A (en) * | 1987-04-20 | 1988-05-10 | Texas Instruments Incorporated | Two step rapid thermal anneal of implanted compound semiconductor |
US4784964A (en) * | 1987-10-19 | 1988-11-15 | Motorola Inc. | EPI defect reduction using rapid thermal annealing |
US4912053A (en) * | 1988-02-01 | 1990-03-27 | Harris Corporation | Ion implanted JFET with self-aligned source and drain |
JPH0397224A (en) * | 1989-09-11 | 1991-04-23 | Toshiba Corp | Manufacture of semiconductor device |
US5155336A (en) | 1990-01-19 | 1992-10-13 | Applied Materials, Inc. | Rapid thermal heating apparatus and method |
US5242858A (en) * | 1990-09-07 | 1993-09-07 | Canon Kabushiki Kaisha | Process for preparing semiconductor device by use of a flattening agent and diffusion |
JPH04249315A (en) | 1991-02-05 | 1992-09-04 | Oki Electric Ind Co Ltd | Manufacture of semiconductor element |
JP3211394B2 (en) * | 1992-08-13 | 2001-09-25 | ソニー株式会社 | Method for manufacturing semiconductor device |
US5312764A (en) * | 1993-05-28 | 1994-05-17 | Motorola, Inc. | Method of doping a semiconductor substrate |
JP3293987B2 (en) | 1993-06-21 | 2002-06-17 | 株式会社東芝 | Method for manufacturing semiconductor device |
US5612253A (en) * | 1995-01-31 | 1997-03-18 | Advanced Micro Devices, Inc. | Method for forming ordered titanium nitride and titanium silicide upon a semiconductor wafer using a three-step anneal process |
JP2755214B2 (en) | 1995-06-12 | 1998-05-20 | ソニー株式会社 | Method of forming semiconductor thin film |
JPH09148570A (en) | 1995-11-21 | 1997-06-06 | Seiko Epson Corp | Manufacture of semiconductor device |
US5940699A (en) * | 1996-02-26 | 1999-08-17 | Sony Corporation | Process of fabricating semiconductor device |
KR100203131B1 (en) | 1996-06-24 | 1999-06-15 | 김영환 | A method for forming super low junction of semiconductor device |
JP2839018B2 (en) * | 1996-07-31 | 1998-12-16 | 日本電気株式会社 | Method for manufacturing semiconductor device |
KR100231607B1 (en) * | 1996-12-31 | 1999-11-15 | 김영환 | Method forming super junction of semiconductor device |
US5950078A (en) * | 1997-09-19 | 1999-09-07 | Sharp Laboratories Of America, Inc. | Rapid thermal annealing with absorptive layers for thin film transistors on transparent substrates |
US5834353A (en) * | 1997-10-20 | 1998-11-10 | Texas Instruments-Acer Incorporated | Method of making deep sub-micron meter MOSFET with a high permitivity gate dielectric |
-
1997
- 1997-09-12 JP JP24888097A patent/JP3450163B2/en not_active Expired - Fee Related
-
1998
- 1998-09-01 US US09/144,938 patent/US6444549B2/en not_active Expired - Fee Related
- 1998-09-03 KR KR1019980036316A patent/KR19990029502A/en not_active Application Discontinuation
- 1998-09-11 CN CN98119320A patent/CN1100342C/en not_active Expired - Fee Related
Cited By (5)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US20040106303A1 (en) * | 2002-01-10 | 2004-06-03 | Eric Neyret | Method for minimizing slip line faults on a semiconductor wafer surface |
WO2004032227A1 (en) * | 2002-10-01 | 2004-04-15 | S.O.I.Tec Silicon On Insulator Technologies | Rapid annealing process for wafers in semiconductor material |
US7138344B2 (en) | 2002-10-01 | 2006-11-21 | S.O.I.Tec Silicon On Insulator Technologies S.A. | Method for minimizing slip line faults on a semiconductor wafer surface |
DE102007017788A1 (en) | 2007-04-16 | 2008-10-30 | Infineon Technologies Ag | Doping zone producing method for semiconductor body, involves executing short-time heat treatment at one temperature, and executing longer heat treatment at another temperature for forming doping zone |
DE102007063786B3 (en) | 2007-04-16 | 2022-09-15 | Infineon Technologies Ag | Process for producing a doping zone in a semiconductor body |
Also Published As
Publication number | Publication date |
---|---|
JP3450163B2 (en) | 2003-09-22 |
KR19990029502A (en) | 1999-04-26 |
US6444549B2 (en) | 2002-09-03 |
CN1211815A (en) | 1999-03-24 |
CN1100342C (en) | 2003-01-29 |
JPH1187260A (en) | 1999-03-30 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
US4584026A (en) | Ion-implantation of phosphorus, arsenic or boron by pre-amorphizing with fluorine ions | |
US5017508A (en) | Method of annealing fully-fabricated, radiation damaged semiconductor devices | |
EP0146233B1 (en) | Low temperature process for annealing shallow implanted n+/p junctions | |
US6068928A (en) | Method for producing a polycrystalline silicon structure and polycrystalline silicon layer to be produced by the method | |
EP0167249B1 (en) | Method of making a polysilicon resistor with low thermal activation energy | |
US6214707B1 (en) | Method of forming a doped region in a semiconductor substrate | |
US4456489A (en) | Method of forming a shallow and high conductivity boron doped layer in silicon | |
US6355493B1 (en) | Method for forming IC's comprising a highly-resistive or semi-insulating semiconductor substrate having a thin, low resistance active semiconductor layer thereon | |
US3925106A (en) | Ion bombardment method of producing integrated semiconductor circuit resistors of low temperature coefficient of resistance | |
JPS6066814A (en) | Method of producing semiconductor device | |
US4851360A (en) | NMOS source/drain doping with both P and As | |
JPH09199719A (en) | Manufacture of semiconductor device | |
US3982967A (en) | Method of proton-enhanced diffusion for simultaneously forming integrated circuit regions of varying depths | |
US6444549B2 (en) | Thermal processing of semiconductor devices | |
US4135292A (en) | Integrated circuit contact and method for fabricating the same | |
US5898007A (en) | Method for forming wells of a semiconductor device | |
Pramanik et al. | MeV implantation for VLSI | |
US6136673A (en) | Process utilizing selective TED effect when forming devices with shallow junctions | |
JP2675011B2 (en) | Heat treatment apparatus and heat treatment method | |
JPH0334649B2 (en) | ||
Pearton et al. | Transient thermal processing of GaAs | |
US6297120B1 (en) | Method of manufacturing a semiconductor device | |
JP2685384B2 (en) | Semiconductor substrate manufacturing method | |
JP2001358146A (en) | Semiconductor device and its processing method | |
Saris et al. | Avoiding dislocations in ion-implanted silicon |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
AS | Assignment |
Owner name: NEC CORPORATION, JAPAN Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNORS:HAYASHI, TOSHIYA;MIYOSHI, KOUSUKE;HAMADA, KOUJI;AND OTHERS;REEL/FRAME:009439/0291 Effective date: 19980821 |
|
FEPP | Fee payment procedure |
Free format text: PAYOR NUMBER ASSIGNED (ORIGINAL EVENT CODE: ASPN); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY |
|
AS | Assignment |
Owner name: NEC ELECTRONICS CORPORATION, JAPAN Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:NEC CORPORATION;REEL/FRAME:013774/0295 Effective date: 20021101 |
|
FPAY | Fee payment |
Year of fee payment: 4 |
|
FPAY | Fee payment |
Year of fee payment: 8 |
|
AS | Assignment |
Owner name: RENESAS ELECTRONICS CORPORATION, JAPAN Free format text: CHANGE OF NAME;ASSIGNOR:NEC ELECTRONICS CORPORATION;REEL/FRAME:025185/0597 Effective date: 20100401 |
|
REMI | Maintenance fee reminder mailed | ||
LAPS | Lapse for failure to pay maintenance fees | ||
STCH | Information on status: patent discontinuation |
Free format text: PATENT EXPIRED DUE TO NONPAYMENT OF MAINTENANCE FEES UNDER 37 CFR 1.362 |
|
FP | Lapsed due to failure to pay maintenance fee |
Effective date: 20140903 |